blob: 3bf4fe7ea13a7ab348a0494cee0442ecd8438802 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000066
67 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
68
69 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000077 }
78 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000100 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000101 setUseUnderscoreSetJmp(false);
102 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000103 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000104 // MS runtime is weird: it exports _setjmp, but longjmp!
105 setUseUnderscoreSetJmp(true);
106 setUseUnderscoreLongJmp(false);
107 } else {
108 setUseUnderscoreSetJmp(true);
109 setUseUnderscoreLongJmp(true);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000114 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000120
Scott Michelfdc40a02009-02-17 22:15:04 +0000121 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000125 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
127 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000128
129 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000137 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
138 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000142
Evan Cheng25ab6902006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
145 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000146 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000147 // We have an algorithm for SSE2->double, and we turn this into a
148 // 64-bit FILD followed by conditional FADD for other targets.
149 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000150 // We have an algorithm for SSE2, and we turn this into a 64-bit
151 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000152 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
155 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159
Devang Patel6a784892009-06-05 18:48:29 +0000160 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000161 // SSE has no i16 to fp conversion, only i32
162 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000164 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000170 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000173 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
Dale Johannesen73328d12007-09-19 23:55:34 +0000175 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
176 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000179
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
183 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000184
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000185 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000187 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
191 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000192 }
193
194 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
202 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000203 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000205 // Expand FP_TO_UINT into a select.
206 // FIXME: We would like to use a Custom expander here eventually to do
207 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000210 // With SSE3 we can use fisttpll to convert to a signed i64; without
211 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Chris Lattner399610a2006-12-05 18:22:22 +0000215 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000216 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
218 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000219 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000220 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000221 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
222 if (Subtarget->hasMMX() && !DisableMMX)
223 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
224 else
225 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000226 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000227 }
Chris Lattner21f66852005-12-23 05:15:23 +0000228
Dan Gohmanb00ee212008-02-18 19:34:53 +0000229 // Scalar integer divide and remainder are lowered to use operations that
230 // produce two results, to match the available instructions. This exposes
231 // the two-result form to trivial CSE, which is able to combine x/y and x%y
232 // into a single instruction.
233 //
234 // Scalar integer multiply-high is also lowered to use two-result
235 // operations, to match the available instructions. However, plain multiply
236 // (low) operations are left as Legal, as there are single-result
237 // instructions for this in x86. Using the two-result multiply instructions
238 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::SREM , MVT::i8 , Expand);
244 setOperationAction(ISD::UREM , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::SREM , MVT::i16 , Expand);
250 setOperationAction(ISD::UREM , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::SREM , MVT::i32 , Expand);
256 setOperationAction(ISD::UREM , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
258 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
259 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::SREM , MVT::i64 , Expand);
262 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000263
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
265 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
266 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
267 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000268 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
273 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f64 , Expand);
276 setOperationAction(ISD::FREM , MVT::f80 , Expand);
277 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
280 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
290 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 }
293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
295 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000298 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000300 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000301 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000307 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000317
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000318 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
320 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000323 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
325 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000326 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
331 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000332 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000338 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000342 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000343
Evan Chengd2cde682008-03-10 19:38:10 +0000344 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000346
Eric Christopher9a9d2752010-07-22 02:48:34 +0000347 // We may not have a libcall for MEMBARRIER so we should lower this.
348 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
349
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000356
Mon P Wang63307c32008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000367
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000376 }
377
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000383 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000402
Nate Begemanacc398c2006-01-25 18:21:52 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 }
Evan Chengae642192007-03-02 23:16:35 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000420 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000422
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Evan Cheng223547a2006-01-31 22:28:30 +0000429 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440
Evan Chengd25e9e82006-02-02 00:28:23 +0000441 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446
Chris Lattnera54aa942006-01-29 06:26:08 +0000447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
Nate Begemane1795842008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000494
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000508
Dale Johannesen59a58732007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000534 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000535
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546
Mon P Wangf007a8b2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000612 }
613
Evan Chengc7ce29b2009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Bill Wendlingd8dd5752010-09-07 20:03:56 +0000617 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass, false);
618
619 // FIXME: Remove the rest of this stuff.
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
621 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
622 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000623
Dale Johannesen76090172010-04-20 22:34:09 +0000624 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
627 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
628 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
629 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
632 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
633 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
634 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
637 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::AND, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::AND, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::OR, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::OR, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000654
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
658 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
659 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
665 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
666 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
667 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
678 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
679 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
683 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
688 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
689 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
690 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
693 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694
695 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
696 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
697 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
698 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000699 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
700 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000799 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000800 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000801
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000831 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
834 setOperationAction(ISD::FRINT, MVT::f32, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
836 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
837 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
838 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
839 setOperationAction(ISD::FRINT, MVT::f64, Legal);
840 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
841
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000845 // Can turn SHL into an integer multiply.
846 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000847 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000848
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849 // i8 and i16 vectors are custom , because the source register and source
850 // source memory operand types are not the same width. f32 vectors are
851 // custom since the immediate controlling the insert encodes additional
852 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
854 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
859 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862
863 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000866 }
867 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000868
Nate Begeman30a0de92008-07-17 16:51:19 +0000869 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000871 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
David Greene9b9838d2009-06-29 16:47:10 +0000873 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
875 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
876 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
877 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000878 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
881 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
882 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
883 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
884 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
885 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
886 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
887 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
888 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
889 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000890 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
892 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
893 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
894 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
896 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
898 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
899 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
900 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
901 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
902 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
903 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
904 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
905 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
906 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
907 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
908 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
909 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
910 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
913 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
914 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
915 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
918 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
919 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
921 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000922
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
924 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
926 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
927 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
928 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000929
930#if 0
931 // Not sure we want to do this since there are no 256-bit integer
932 // operations in AVX
933
934 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
935 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
937 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000938
939 // Do not attempt to custom lower non-power-of-2 vectors
940 if (!isPowerOf2_32(VT.getVectorNumElements()))
941 continue;
942
943 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
944 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
945 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
946 }
947
948 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000951 }
David Greene9b9838d2009-06-29 16:47:10 +0000952#endif
953
954#if 0
955 // Not sure we want to do this since there are no 256-bit integer
956 // operations in AVX
957
958 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
959 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
961 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000962
963 if (!VT.is256BitVector()) {
964 continue;
965 }
966 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000974 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000976 }
977
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000979#endif
980 }
981
Evan Cheng6be2c582006-04-05 23:38:46 +0000982 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000984
Bill Wendling74c37652008-12-09 22:08:41 +0000985 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000991
Eli Friedman962f5492010-06-02 19:35:46 +0000992 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
993 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000994 //
Eli Friedman962f5492010-06-02 19:35:46 +0000995 // FIXME: We really should do custom legalization for addition and
996 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
997 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000998 if (Subtarget->is64Bit()) {
999 setOperationAction(ISD::SADDO, MVT::i64, Custom);
1000 setOperationAction(ISD::UADDO, MVT::i64, Custom);
1001 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
1002 setOperationAction(ISD::USUBO, MVT::i64, Custom);
1003 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1004 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001005
Evan Chengd54f2d52009-03-31 19:38:51 +00001006 if (!Subtarget->is64Bit()) {
1007 // These libcalls are not available in 32-bit.
1008 setLibcallName(RTLIB::SHL_I128, 0);
1009 setLibcallName(RTLIB::SRL_I128, 0);
1010 setLibcallName(RTLIB::SRA_I128, 0);
1011 }
1012
Evan Cheng206ee9d2006-07-07 08:33:52 +00001013 // We have target-specific dag combine patterns for the following nodes:
1014 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001015 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001016 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001017 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001018 setTargetDAGCombine(ISD::SHL);
1019 setTargetDAGCombine(ISD::SRA);
1020 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001021 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001022 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001023 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001024 if (Subtarget->is64Bit())
1025 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001026
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001027 computeRegisterProperties();
1028
Evan Cheng87ed7162006-02-14 08:25:08 +00001029 // FIXME: These should be based on subtarget info. Plus, the values should
1030 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001031 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001032 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001033 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001034 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001035 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001036}
1037
Scott Michel5b8f82e2008-03-10 15:42:14 +00001038
Owen Anderson825b72b2009-08-11 20:47:22 +00001039MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1040 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001041}
1042
1043
Evan Cheng29286502008-01-23 23:17:41 +00001044/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1045/// the desired ByVal argument alignment.
1046static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1047 if (MaxAlign == 16)
1048 return;
1049 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1050 if (VTy->getBitWidth() == 128)
1051 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001052 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1053 unsigned EltAlign = 0;
1054 getMaxByValAlign(ATy->getElementType(), EltAlign);
1055 if (EltAlign > MaxAlign)
1056 MaxAlign = EltAlign;
1057 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1058 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1059 unsigned EltAlign = 0;
1060 getMaxByValAlign(STy->getElementType(i), EltAlign);
1061 if (EltAlign > MaxAlign)
1062 MaxAlign = EltAlign;
1063 if (MaxAlign == 16)
1064 break;
1065 }
1066 }
1067 return;
1068}
1069
1070/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1071/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001072/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1073/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001074unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001075 if (Subtarget->is64Bit()) {
1076 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001077 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001078 if (TyAlign > 8)
1079 return TyAlign;
1080 return 8;
1081 }
1082
Evan Cheng29286502008-01-23 23:17:41 +00001083 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001084 if (Subtarget->hasSSE1())
1085 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001086 return Align;
1087}
Chris Lattner2b02a442007-02-25 08:29:00 +00001088
Evan Chengf0df0312008-05-15 08:39:06 +00001089/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001090/// and store operations as a result of memset, memcpy, and memmove
1091/// lowering. If DstAlign is zero that means it's safe to destination
1092/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1093/// means there isn't a need to check it against alignment requirement,
1094/// probably because the source does not need to be loaded. If
1095/// 'NonScalarIntSafe' is true, that means it's safe to return a
1096/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1097/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1098/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001099/// It returns EVT::Other if the type should be determined using generic
1100/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001101EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001102X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1103 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001104 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001105 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001107 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1108 // linux. This is because the stack realignment code can't handle certain
1109 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001110 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001111 if (NonScalarIntSafe &&
1112 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 if (Size >= 16 &&
1114 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001115 ((DstAlign == 0 || DstAlign >= 16) &&
1116 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 Subtarget->getStackAlignment() >= 16) {
1118 if (Subtarget->hasSSE2())
1119 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001120 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001121 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001122 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001123 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 Subtarget->hasSSE2()) {
1126 // Do not use f64 to lower memcpy if source is string constant. It's
1127 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001128 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001129 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001130 }
Evan Chengf0df0312008-05-15 08:39:06 +00001131 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 return MVT::i64;
1133 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001134}
1135
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001136/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1137/// current function. The returned value is a member of the
1138/// MachineJumpTableInfo::JTEntryKind enum.
1139unsigned X86TargetLowering::getJumpTableEncoding() const {
1140 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1141 // symbol.
1142 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1143 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001144 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001145
1146 // Otherwise, use the normal jump table encoding heuristics.
1147 return TargetLowering::getJumpTableEncoding();
1148}
1149
Chris Lattner589c6f62010-01-26 06:28:43 +00001150/// getPICBaseSymbol - Return the X86-32 PIC base.
1151MCSymbol *
1152X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1153 MCContext &Ctx) const {
1154 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001155 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1156 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001157}
1158
1159
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160const MCExpr *
1161X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1162 const MachineBasicBlock *MBB,
1163 unsigned uid,MCContext &Ctx) const{
1164 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1165 Subtarget->isPICStyleGOT());
1166 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1167 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001168 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1169 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001170}
1171
Evan Chengcc415862007-11-09 01:32:10 +00001172/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1173/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001174SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001175 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001176 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001177 // This doesn't have DebugLoc associated with it, but is not really the
1178 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001179 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001180 return Table;
1181}
1182
Chris Lattner589c6f62010-01-26 06:28:43 +00001183/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1184/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1185/// MCExpr.
1186const MCExpr *X86TargetLowering::
1187getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1188 MCContext &Ctx) const {
1189 // X86-64 uses RIP relative addressing based on the jump table label.
1190 if (Subtarget->isPICStyleRIPRel())
1191 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1192
1193 // Otherwise, the reference is relative to the PIC base.
1194 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1195}
1196
Bill Wendlingb4202b82009-07-01 18:50:55 +00001197/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001198unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001199 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001200}
1201
Evan Chengdee81012010-07-26 21:50:05 +00001202std::pair<const TargetRegisterClass*, uint8_t>
1203X86TargetLowering::findRepresentativeClass(EVT VT) const{
1204 const TargetRegisterClass *RRC = 0;
1205 uint8_t Cost = 1;
1206 switch (VT.getSimpleVT().SimpleTy) {
1207 default:
1208 return TargetLowering::findRepresentativeClass(VT);
1209 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1210 RRC = (Subtarget->is64Bit()
1211 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1212 break;
1213 case MVT::v8i8: case MVT::v4i16:
1214 case MVT::v2i32: case MVT::v1i64:
1215 RRC = X86::VR64RegisterClass;
1216 break;
1217 case MVT::f32: case MVT::f64:
1218 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1219 case MVT::v4f32: case MVT::v2f64:
1220 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1221 case MVT::v4f64:
1222 RRC = X86::VR128RegisterClass;
1223 break;
1224 }
1225 return std::make_pair(RRC, Cost);
1226}
1227
Evan Cheng70017e42010-07-24 00:39:05 +00001228unsigned
1229X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1230 MachineFunction &MF) const {
1231 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1232 switch (RC->getID()) {
1233 default:
1234 return 0;
1235 case X86::GR32RegClassID:
1236 return 4 - FPDiff;
1237 case X86::GR64RegClassID:
1238 return 8 - FPDiff;
1239 case X86::VR128RegClassID:
1240 return Subtarget->is64Bit() ? 10 : 4;
1241 case X86::VR64RegClassID:
1242 return 4;
1243 }
1244}
1245
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001246bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1247 unsigned &Offset) const {
1248 if (!Subtarget->isTargetLinux())
1249 return false;
1250
1251 if (Subtarget->is64Bit()) {
1252 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1253 Offset = 0x28;
1254 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1255 AddressSpace = 256;
1256 else
1257 AddressSpace = 257;
1258 } else {
1259 // %gs:0x14 on i386
1260 Offset = 0x14;
1261 AddressSpace = 256;
1262 }
1263 return true;
1264}
1265
1266
Chris Lattner2b02a442007-02-25 08:29:00 +00001267//===----------------------------------------------------------------------===//
1268// Return Value Calling Convention Implementation
1269//===----------------------------------------------------------------------===//
1270
Chris Lattner59ed56b2007-02-28 04:55:35 +00001271#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001272
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273bool
1274X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001275 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001276 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277 SmallVector<CCValAssign, 16> RVLocs;
1278 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001279 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001280 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001281}
1282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283SDValue
1284X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001287 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001288 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001289 MachineFunction &MF = DAG.getMachineFunction();
1290 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
Chris Lattner9774c912007-02-27 05:28:59 +00001292 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1294 RVLocs, *DAG.getContext());
1295 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Evan Chengdcea1632010-02-04 02:40:39 +00001297 // Add the regs to the liveout set for the function.
1298 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1299 for (unsigned i = 0; i != RVLocs.size(); ++i)
1300 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1301 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Dan Gohman475871a2008-07-27 21:46:04 +00001303 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001304
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001306 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1307 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001308 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1309 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001311 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001312 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1313 CCValAssign &VA = RVLocs[i];
1314 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001315 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001316 EVT ValVT = ValToCopy.getValueType();
1317
1318 // If this is x86-64, and we disabled SSE, we can't return FP values
1319 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1320 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1321 report_fatal_error("SSE register return with SSE disabled");
1322 }
1323 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1324 // llvm-gcc has never done it right and no one has noticed, so this
1325 // should be OK for now.
1326 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001327 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001328 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1331 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (VA.getLocReg() == X86::ST0 ||
1333 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001334 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1335 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001336 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001338 RetOps.push_back(ValToCopy);
1339 // Don't emit a copytoreg.
1340 continue;
1341 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001342
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1344 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001345 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001346 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001348 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001349 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1350 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001351
1352 // If we don't have SSE2 available, convert to v4f32 so the generated
1353 // register is legal.
1354 if (!Subtarget->hasSSE2())
1355 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1356 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001357 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001358 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001359
Dale Johannesendd64c412009-02-04 00:33:20 +00001360 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001361 Flag = Chain.getValue(1);
1362 }
Dan Gohman61a92132008-04-21 23:59:07 +00001363
1364 // The x86-64 ABI for returning structs by value requires that we copy
1365 // the sret argument into %rax for the return. We saved the argument into
1366 // a virtual register in the entry block, so now we copy the value out
1367 // and into %rax.
1368 if (Subtarget->is64Bit() &&
1369 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1370 MachineFunction &MF = DAG.getMachineFunction();
1371 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1372 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001373 assert(Reg &&
1374 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001375 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001376
Dale Johannesendd64c412009-02-04 00:33:20 +00001377 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001379
1380 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001381 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001383
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps[0] = Chain; // Update chain.
1385
1386 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001387 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001388 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001389
1390 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001392}
1393
Dan Gohman98ca4f22009-08-05 01:29:28 +00001394/// LowerCallResult - Lower the result values of a call into the
1395/// appropriate copies out of appropriate physical registers.
1396///
1397SDValue
1398X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001399 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 const SmallVectorImpl<ISD::InputArg> &Ins,
1401 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001402 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001403
Chris Lattnere32bbf62007-02-28 07:09:55 +00001404 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001405 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001406 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001408 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001410
Chris Lattner3085e152007-02-25 08:59:22 +00001411 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001412 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001413 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001414 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001415
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001417 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001419 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001420 }
1421
Evan Cheng79fb3b42009-02-20 20:43:02 +00001422 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001423
1424 // If this is a call to a function that returns an fp value on the floating
1425 // point stack, we must guarantee the the value is popped from the stack, so
1426 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1427 // if the return value is not used. We use the FpGET_ST0 instructions
1428 // instead.
1429 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1430 // If we prefer to use the value in xmm registers, copy it out as f80 and
1431 // use a truncate to move it from fp stack reg to xmm reg.
1432 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1433 bool isST0 = VA.getLocReg() == X86::ST0;
1434 unsigned Opc = 0;
1435 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1436 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1437 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1438 SDValue Ops[] = { Chain, InFlag };
1439 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1440 Ops, 2), 1);
1441 Val = Chain.getValue(0);
1442
1443 // Round the f80 to the right size, which also moves it to the appropriate
1444 // xmm register.
1445 if (CopyVT != VA.getValVT())
1446 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1447 // This truncation won't change the value.
1448 DAG.getIntPtrConstant(1));
1449 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1451 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1452 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001454 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1456 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001457 } else {
1458 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001460 Val = Chain.getValue(0);
1461 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001462 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1463 } else {
1464 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1465 CopyVT, InFlag).getValue(1);
1466 Val = Chain.getValue(0);
1467 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001468 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001470 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001473}
1474
1475
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001476//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001477// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001478//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001479// StdCall calling convention seems to be standard for many Windows' API
1480// routines and around. It differs from C calling convention just a little:
1481// callee should clean up the stack, not caller. Symbols should be also
1482// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001483// For info on fast calling convention see Fast Calling Convention (tail call)
1484// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001485
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001487/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1489 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001491
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493}
1494
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001495/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001496/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497static bool
1498ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1499 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001501
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001503}
1504
Dan Gohman095cc292008-09-13 01:54:27 +00001505/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1506/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001507CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001508 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001509 if (CC == CallingConv::GHC)
1510 return CC_X86_64_GHC;
1511 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001512 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001513 else
1514 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001515 }
1516
Gordon Henriksen86737662008-01-05 16:56:59 +00001517 if (CC == CallingConv::X86_FastCall)
1518 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001519 else if (CC == CallingConv::X86_ThisCall)
1520 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001521 else if (CC == CallingConv::Fast)
1522 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001523 else if (CC == CallingConv::GHC)
1524 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 else
1526 return CC_X86_32_C;
1527}
1528
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001529/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1530/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001531/// the specific parameter attribute. The copy will be passed as a byval
1532/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001533static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001534CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001535 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1536 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001537 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
1538
Dale Johannesendd64c412009-02-04 00:33:20 +00001539 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001540 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnere72f2022010-09-21 05:40:29 +00001541 MachinePointerInfo(0), MachinePointerInfo(0));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001542}
1543
Chris Lattner29689432010-03-11 00:22:57 +00001544/// IsTailCallConvention - Return true if the calling convention is one that
1545/// supports tail call optimization.
1546static bool IsTailCallConvention(CallingConv::ID CC) {
1547 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1548}
1549
Evan Cheng0c439eb2010-01-27 00:07:07 +00001550/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1551/// a tailcall target by changing its ABI.
1552static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001553 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001554}
1555
Dan Gohman98ca4f22009-08-05 01:29:28 +00001556SDValue
1557X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001558 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 const SmallVectorImpl<ISD::InputArg> &Ins,
1560 DebugLoc dl, SelectionDAG &DAG,
1561 const CCValAssign &VA,
1562 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001563 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001564 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001566 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001567 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001568 EVT ValVT;
1569
1570 // If value is passed by pointer we have address passed instead of the value
1571 // itself.
1572 if (VA.getLocInfo() == CCValAssign::Indirect)
1573 ValVT = VA.getLocVT();
1574 else
1575 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001576
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001577 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001578 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001579 // In case of tail call optimization mark all arguments mutable. Since they
1580 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001581 if (Flags.isByVal()) {
1582 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001583 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001584 return DAG.getFrameIndex(FI, getPointerTy());
1585 } else {
1586 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001587 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001588 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1589 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001590 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001591 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001592 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001593}
1594
Dan Gohman475871a2008-07-27 21:46:04 +00001595SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001597 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 bool isVarArg,
1599 const SmallVectorImpl<ISD::InputArg> &Ins,
1600 DebugLoc dl,
1601 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001602 SmallVectorImpl<SDValue> &InVals)
1603 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001604 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 const Function* Fn = MF.getFunction();
1608 if (Fn->hasExternalLinkage() &&
1609 Subtarget->isTargetCygMing() &&
1610 Fn->getName() == "main")
1611 FuncInfo->setForceFramePointer(true);
1612
Evan Cheng1bc78042006-04-26 01:20:17 +00001613 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001615 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001616
Chris Lattner29689432010-03-11 00:22:57 +00001617 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1618 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001619
Chris Lattner638402b2007-02-28 07:00:42 +00001620 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1623 ArgLocs, *DAG.getContext());
1624 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Chris Lattnerf39f7712007-02-28 05:46:49 +00001626 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001627 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001628 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1629 CCValAssign &VA = ArgLocs[i];
1630 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1631 // places.
1632 assert(VA.getValNo() != LastVal &&
1633 "Don't support value assigned to multiple locs yet");
1634 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001635
Chris Lattnerf39f7712007-02-28 05:46:49 +00001636 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001637 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001638 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001640 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001644 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001646 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001647 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1648 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001649 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001650 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001651 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1652 RC = X86::VR64RegisterClass;
1653 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001654 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001655
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001656 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001657 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001658
Chris Lattnerf39f7712007-02-28 05:46:49 +00001659 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1660 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1661 // right size.
1662 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001663 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001664 DAG.getValueType(VA.getValVT()));
1665 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001666 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001667 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001668 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001669 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001670
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001671 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001672 // Handle MMX values passed in XMM regs.
1673 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1675 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001676 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1677 } else
1678 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001679 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001680 } else {
1681 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001683 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001684
1685 // If value is passed via pointer - do a load.
1686 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001687 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1688 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001689
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001691 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692
Dan Gohman61a92132008-04-21 23:59:07 +00001693 // The x86-64 ABI for returning structs by value requires that we copy
1694 // the sret argument into %rax for the return. Save the argument into
1695 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001696 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001697 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1698 unsigned Reg = FuncInfo->getSRetReturnReg();
1699 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001701 FuncInfo->setSRetReturnReg(Reg);
1702 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001705 }
1706
Chris Lattnerf39f7712007-02-28 05:46:49 +00001707 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001708 // Align stack specially for tail calls.
1709 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001711
Evan Cheng1bc78042006-04-26 01:20:17 +00001712 // If the function takes variable number of arguments, make a frame index for
1713 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001715 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1716 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001717 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 }
1719 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001720 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1721
1722 // FIXME: We should really autogenerate these arrays
1723 static const unsigned GPR64ArgRegsWin64[] = {
1724 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001726 static const unsigned XMMArgRegsWin64[] = {
1727 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1728 };
1729 static const unsigned GPR64ArgRegs64Bit[] = {
1730 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1731 };
1732 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001733 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1734 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1735 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001736 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1737
1738 if (IsWin64) {
1739 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1740 GPR64ArgRegs = GPR64ArgRegsWin64;
1741 XMMArgRegs = XMMArgRegsWin64;
1742 } else {
1743 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1744 GPR64ArgRegs = GPR64ArgRegs64Bit;
1745 XMMArgRegs = XMMArgRegs64Bit;
1746 }
1747 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1748 TotalNumIntRegs);
1749 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1750 TotalNumXMMRegs);
1751
Devang Patel578efa92009-06-05 21:57:13 +00001752 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001753 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001754 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001755 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001756 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001757 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001758 // Kernel mode asks for SSE to be disabled, so don't push them
1759 // on the stack.
1760 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001761
Gordon Henriksen86737662008-01-05 16:56:59 +00001762 // For X86-64, if there are vararg parameters that are passed via
1763 // registers, then we must store them to their spots on the stack so they
1764 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001765 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1766 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1767 FuncInfo->setRegSaveFrameIndex(
1768 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1769 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001770
Gordon Henriksen86737662008-01-05 16:56:59 +00001771 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001773 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1774 getPointerTy());
1775 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001777 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1778 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001779 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1780 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001783 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001784 MachinePointerInfo::getFixedStack(
1785 FuncInfo->getRegSaveFrameIndex(), Offset),
1786 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001787 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001788 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001790
Dan Gohmanface41a2009-08-16 21:24:25 +00001791 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1792 // Now store the XMM (fp + vector) parameter registers.
1793 SmallVector<SDValue, 11> SaveXMMOps;
1794 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001795
Dan Gohmanface41a2009-08-16 21:24:25 +00001796 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1797 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1798 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001799
Dan Gohman1e93df62010-04-17 14:41:14 +00001800 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1801 FuncInfo->getRegSaveFrameIndex()));
1802 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1803 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001804
Dan Gohmanface41a2009-08-16 21:24:25 +00001805 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1806 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1807 X86::VR128RegisterClass);
1808 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1809 SaveXMMOps.push_back(Val);
1810 }
1811 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1812 MVT::Other,
1813 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001815
1816 if (!MemOps.empty())
1817 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1818 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001820 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001821
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001823 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001825 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001826 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001828 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001829 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001830 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001831
Gordon Henriksen86737662008-01-05 16:56:59 +00001832 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001833 // RegSaveFrameIndex is X86-64 only.
1834 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001835 if (CallConv == CallingConv::X86_FastCall ||
1836 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001837 // fastcc functions can't have varargs.
1838 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 }
Evan Cheng25caf632006-05-23 21:06:34 +00001840
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001842}
1843
Dan Gohman475871a2008-07-27 21:46:04 +00001844SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1846 SDValue StackPtr, SDValue Arg,
1847 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001848 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001849 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001850 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1851 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001853 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001854 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001855 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001856 }
Dale Johannesenace16102009-02-03 19:33:06 +00001857 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001858 PseudoSourceValue::getStack(), LocMemOffset,
1859 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001860}
1861
Bill Wendling64e87322009-01-16 19:25:27 +00001862/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001864SDValue
1865X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001866 SDValue &OutRetAddr, SDValue Chain,
1867 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001868 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001869 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001870 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001872
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001873 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001874 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1875 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001876 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001877}
1878
1879/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1880/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001881static SDValue
1882EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001883 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001884 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001885 // Store the return address to the appropriate stack slot.
1886 if (!FPDiff) return Chain;
1887 // Calculate the new stack slot for the return address.
1888 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001889 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001890 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001893 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001894 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001895 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001896 return Chain;
1897}
1898
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001900X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001901 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001902 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001904 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 const SmallVectorImpl<ISD::InputArg> &Ins,
1906 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001907 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 MachineFunction &MF = DAG.getMachineFunction();
1909 bool Is64Bit = Subtarget->is64Bit();
1910 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001911 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912
Evan Cheng5f941932010-02-05 02:21:12 +00001913 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001915 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1916 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001917 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001918
1919 // Sibcalls are automatically detected tailcalls which do not require
1920 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001921 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001922 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001923
1924 if (isTailCall)
1925 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001926 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001927
Chris Lattner29689432010-03-11 00:22:57 +00001928 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1929 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001930
Chris Lattner638402b2007-02-28 07:00:42 +00001931 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001932 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1934 ArgLocs, *DAG.getContext());
1935 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001936
Chris Lattner423c5f42007-02-28 05:31:48 +00001937 // Get a count of how many bytes are to be pushed on the stack.
1938 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001939 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001940 // This is a sibcall. The memory operands are available in caller's
1941 // own caller's stack.
1942 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001943 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001944 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001945
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001947 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001949 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1951 FPDiff = NumBytesCallerPushed - NumBytes;
1952
1953 // Set the delta of movement of the returnaddr stackslot.
1954 // But only set if delta is greater than previous delta.
1955 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1956 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1957 }
1958
Evan Chengf22f9b32010-02-06 03:28:46 +00001959 if (!IsSibcall)
1960 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001961
Dan Gohman475871a2008-07-27 21:46:04 +00001962 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001963 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001964 if (isTailCall && FPDiff)
1965 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1966 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001967
Dan Gohman475871a2008-07-27 21:46:04 +00001968 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1969 SmallVector<SDValue, 8> MemOpChains;
1970 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001971
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001972 // Walk the register/memloc assignments, inserting copies/loads. In the case
1973 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001974 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1975 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001976 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001977 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001979 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001980
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 // Promote the value if needed.
1982 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001983 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 case CCValAssign::Full: break;
1985 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001987 break;
1988 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001989 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001990 break;
1991 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001992 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1993 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1995 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1996 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001997 } else
1998 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1999 break;
2000 case CCValAssign::BCvt:
2001 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002002 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002003 case CCValAssign::Indirect: {
2004 // Store the argument.
2005 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002006 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002007 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002008 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002009 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002010 Arg = SpillSlot;
2011 break;
2012 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Chris Lattner423c5f42007-02-28 05:31:48 +00002015 if (VA.isRegLoc()) {
2016 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002017 if (isVarArg && Subtarget->isTargetWin64()) {
2018 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2019 // shadow reg if callee is a varargs function.
2020 unsigned ShadowReg = 0;
2021 switch (VA.getLocReg()) {
2022 case X86::XMM0: ShadowReg = X86::RCX; break;
2023 case X86::XMM1: ShadowReg = X86::RDX; break;
2024 case X86::XMM2: ShadowReg = X86::R8; break;
2025 case X86::XMM3: ShadowReg = X86::R9; break;
2026 }
2027 if (ShadowReg)
2028 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2029 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002030 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002031 assert(VA.isMemLoc());
2032 if (StackPtr.getNode() == 0)
2033 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2034 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2035 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002038
Evan Cheng32fe1032006-05-25 00:59:30 +00002039 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002041 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002042
Evan Cheng347d5f72006-04-28 21:29:37 +00002043 // Build a sequence of copy-to-reg nodes chained together with token chain
2044 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002045 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 // Tail call byval lowering might overwrite argument registers so in case of
2047 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002048 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002049 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002050 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002051 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002052 InFlag = Chain.getValue(1);
2053 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002054
Chris Lattner88e1fd52009-07-09 04:24:46 +00002055 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2057 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002059 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2060 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002061 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002062 InFlag);
2063 InFlag = Chain.getValue(1);
2064 } else {
2065 // If we are tail calling and generating PIC/GOT style code load the
2066 // address of the callee into ECX. The value in ecx is used as target of
2067 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2068 // for tail calls on PIC/GOT architectures. Normally we would just put the
2069 // address of GOT into ebx and then call target@PLT. But for tail calls
2070 // ebx would be restored (since ebx is callee saved) before jumping to the
2071 // target@PLT.
2072
2073 // Note: The actual moving to ECX is done further down.
2074 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2075 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2076 !G->getGlobal()->hasProtectedVisibility())
2077 Callee = LowerGlobalAddress(Callee, DAG);
2078 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002079 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002080 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002081 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002082
Nate Begemanc8ea6732010-07-21 20:49:52 +00002083 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002084 // From AMD64 ABI document:
2085 // For calls that may call functions that use varargs or stdargs
2086 // (prototype-less calls or calls to functions containing ellipsis (...) in
2087 // the declaration) %al is used as hidden argument to specify the number
2088 // of SSE registers used. The contents of %al do not need to match exactly
2089 // the number of registers, but must be an ubound on the number of SSE
2090 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002091
Gordon Henriksen86737662008-01-05 16:56:59 +00002092 // Count the number of XMM registers allocated.
2093 static const unsigned XMMArgRegs[] = {
2094 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2095 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2096 };
2097 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002098 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002099 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002100
Dale Johannesendd64c412009-02-04 00:33:20 +00002101 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002103 InFlag = Chain.getValue(1);
2104 }
2105
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002106
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002107 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002108 if (isTailCall) {
2109 // Force all the incoming stack arguments to be loaded from the stack
2110 // before any new outgoing arguments are stored to the stack, because the
2111 // outgoing stack slots may alias the incoming argument stack slots, and
2112 // the alias isn't otherwise explicit. This is slightly more conservative
2113 // than necessary, because it means that each store effectively depends
2114 // on every argument instead of just those arguments it would clobber.
2115 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2116
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SmallVector<SDValue, 8> MemOpChains2;
2118 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002119 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002120 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002121 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002122 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002123 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2124 CCValAssign &VA = ArgLocs[i];
2125 if (VA.isRegLoc())
2126 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002127 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002130 // Create frame index.
2131 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002132 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002133 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002134 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002135
Duncan Sands276dcbd2008-03-21 09:14:45 +00002136 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002137 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002138 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002139 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002140 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002141 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002142 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002143
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2145 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002146 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002148 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002149 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002151 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002152 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002153 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155 }
2156
2157 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002159 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002160
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002161 // Copy arguments to their registers.
2162 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002163 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002164 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165 InFlag = Chain.getValue(1);
2166 }
Dan Gohman475871a2008-07-27 21:46:04 +00002167 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002168
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002170 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002171 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 }
2173
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002174 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2175 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2176 // In the 64-bit large code model, we have to make all calls
2177 // through a register, since the call instruction's 32-bit
2178 // pc-relative offset may not be large enough to hold the whole
2179 // address.
2180 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002181 // If the callee is a GlobalAddress node (quite common, every direct call
2182 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2183 // it.
2184
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002185 // We should use extra load for direct calls to dllimported functions in
2186 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002187 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002188 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002189 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002190
Chris Lattner48a7d022009-07-09 05:02:21 +00002191 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2192 // external symbols most go through the PLT in PIC mode. If the symbol
2193 // has hidden or protected visibility, or if it is static or local, then
2194 // we don't need to use the PLT - we can directly call it.
2195 if (Subtarget->isTargetELF() &&
2196 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002197 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002198 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002199 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002200 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2201 Subtarget->getDarwinVers() < 9) {
2202 // PC-relative references to external symbols should go through $stub,
2203 // unless we're building with the leopard linker or later, which
2204 // automatically synthesizes these stubs.
2205 OpFlags = X86II::MO_DARWIN_STUB;
2206 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002207
Devang Patel0d881da2010-07-06 22:08:15 +00002208 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002209 G->getOffset(), OpFlags);
2210 }
Bill Wendling056292f2008-09-16 21:48:12 +00002211 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002212 unsigned char OpFlags = 0;
2213
2214 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2215 // symbols should go through the PLT.
2216 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002217 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002218 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002219 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002220 Subtarget->getDarwinVers() < 9) {
2221 // PC-relative references to external symbols should go through $stub,
2222 // unless we're building with the leopard linker or later, which
2223 // automatically synthesizes these stubs.
2224 OpFlags = X86II::MO_DARWIN_STUB;
2225 }
Eric Christopherfd179292009-08-27 18:07:15 +00002226
Chris Lattner48a7d022009-07-09 05:02:21 +00002227 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2228 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002229 }
2230
Chris Lattnerd96d0722007-02-25 06:40:16 +00002231 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002234
Evan Chengf22f9b32010-02-06 03:28:46 +00002235 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002236 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2237 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002238 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002241 Ops.push_back(Chain);
2242 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002243
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002246
Gordon Henriksen86737662008-01-05 16:56:59 +00002247 // Add argument registers to the end of the list so that they are known live
2248 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002249 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2250 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2251 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002252
Evan Cheng586ccac2008-03-18 23:36:35 +00002253 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002255 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2256
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002257 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2258 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002260
Gabor Greifba36cb52008-08-28 21:40:38 +00002261 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002262 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002263
Dan Gohman98ca4f22009-08-05 01:29:28 +00002264 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002265 // We used to do:
2266 //// If this is the first return lowered for this function, add the regs
2267 //// to the liveout set for the function.
2268 // This isn't right, although it's probably harmless on x86; liveouts
2269 // should be computed from returns not tail calls. Consider a void
2270 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 return DAG.getNode(X86ISD::TC_RETURN, dl,
2272 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002273 }
2274
Dale Johannesenace16102009-02-03 19:33:06 +00002275 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002276 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002277
Chris Lattner2d297092006-05-23 18:50:38 +00002278 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002279 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002280 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002281 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002282 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002283 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002284 // pops the hidden struct pointer, so we have to push it back.
2285 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002286 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002287 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002288 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002289
Gordon Henriksenae636f82008-01-03 16:47:34 +00002290 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002291 if (!IsSibcall) {
2292 Chain = DAG.getCALLSEQ_END(Chain,
2293 DAG.getIntPtrConstant(NumBytes, true),
2294 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2295 true),
2296 InFlag);
2297 InFlag = Chain.getValue(1);
2298 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002299
Chris Lattner3085e152007-02-25 08:59:22 +00002300 // Handle result values, copying them out of physregs into vregs that we
2301 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2303 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002304}
2305
Evan Cheng25ab6902006-09-08 06:48:29 +00002306
2307//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002308// Fast Calling Convention (tail call) implementation
2309//===----------------------------------------------------------------------===//
2310
2311// Like std call, callee cleans arguments, convention except that ECX is
2312// reserved for storing the tail called function address. Only 2 registers are
2313// free for argument passing (inreg). Tail call optimization is performed
2314// provided:
2315// * tailcallopt is enabled
2316// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002317// On X86_64 architecture with GOT-style position independent code only local
2318// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002319// To keep the stack aligned according to platform abi the function
2320// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2321// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002322// If a tail called function callee has more arguments than the caller the
2323// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002324// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002325// original REtADDR, but before the saved framepointer or the spilled registers
2326// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2327// stack layout:
2328// arg1
2329// arg2
2330// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002331// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002332// move area ]
2333// (possible EBP)
2334// ESI
2335// EDI
2336// local1 ..
2337
2338/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2339/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002340unsigned
2341X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2342 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002343 MachineFunction &MF = DAG.getMachineFunction();
2344 const TargetMachine &TM = MF.getTarget();
2345 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2346 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002347 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002348 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002349 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002350 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2351 // Number smaller than 12 so just add the difference.
2352 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2353 } else {
2354 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002355 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002356 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002357 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002358 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002359}
2360
Evan Cheng5f941932010-02-05 02:21:12 +00002361/// MatchingStackOffset - Return true if the given stack call argument is
2362/// already available in the same position (relatively) of the caller's
2363/// incoming argument stack.
2364static
2365bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2366 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2367 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002368 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2369 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002370 if (Arg.getOpcode() == ISD::CopyFromReg) {
2371 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2372 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2373 return false;
2374 MachineInstr *Def = MRI->getVRegDef(VR);
2375 if (!Def)
2376 return false;
2377 if (!Flags.isByVal()) {
2378 if (!TII->isLoadFromStackSlot(Def, FI))
2379 return false;
2380 } else {
2381 unsigned Opcode = Def->getOpcode();
2382 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2383 Def->getOperand(1).isFI()) {
2384 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002385 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002386 } else
2387 return false;
2388 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002389 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2390 if (Flags.isByVal())
2391 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002392 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002393 // define @foo(%struct.X* %A) {
2394 // tail call @bar(%struct.X* byval %A)
2395 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002396 return false;
2397 SDValue Ptr = Ld->getBasePtr();
2398 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2399 if (!FINode)
2400 return false;
2401 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002402 } else
2403 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002404
Evan Cheng4cae1332010-03-05 08:38:04 +00002405 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002406 if (!MFI->isFixedObjectIndex(FI))
2407 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002408 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002409}
2410
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2412/// for tail call optimization. Targets which want to do tail call
2413/// optimization should implement this function.
2414bool
2415X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002416 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002418 bool isCalleeStructRet,
2419 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002420 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002421 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002422 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002423 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002424 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002425 CalleeCC != CallingConv::C)
2426 return false;
2427
Evan Cheng7096ae42010-01-29 06:45:59 +00002428 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002429 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002430 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002431 CallingConv::ID CallerCC = CallerF->getCallingConv();
2432 bool CCMatch = CallerCC == CalleeCC;
2433
Dan Gohman1797ed52010-02-08 20:27:50 +00002434 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002435 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002436 return true;
2437 return false;
2438 }
2439
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002440 // Look for obvious safe cases to perform tail call optimization that do not
2441 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002442
Evan Cheng2c12cb42010-03-26 16:26:03 +00002443 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2444 // emit a special epilogue.
2445 if (RegInfo->needsStackRealignment(MF))
2446 return false;
2447
Eric Christopher90eb4022010-07-22 00:26:08 +00002448 // Do not sibcall optimize vararg calls unless the call site is not passing
2449 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002450 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002451 return false;
2452
Evan Chenga375d472010-03-15 18:54:48 +00002453 // Also avoid sibcall optimization if either caller or callee uses struct
2454 // return semantics.
2455 if (isCalleeStructRet || isCallerStructRet)
2456 return false;
2457
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002458 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2459 // Therefore if it's not used by the call it is not safe to optimize this into
2460 // a sibcall.
2461 bool Unused = false;
2462 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2463 if (!Ins[i].Used) {
2464 Unused = true;
2465 break;
2466 }
2467 }
2468 if (Unused) {
2469 SmallVector<CCValAssign, 16> RVLocs;
2470 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2471 RVLocs, *DAG.getContext());
2472 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002473 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002474 CCValAssign &VA = RVLocs[i];
2475 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2476 return false;
2477 }
2478 }
2479
Evan Cheng13617962010-04-30 01:12:32 +00002480 // If the calling conventions do not match, then we'd better make sure the
2481 // results are returned in the same way as what the caller expects.
2482 if (!CCMatch) {
2483 SmallVector<CCValAssign, 16> RVLocs1;
2484 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2485 RVLocs1, *DAG.getContext());
2486 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2487
2488 SmallVector<CCValAssign, 16> RVLocs2;
2489 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2490 RVLocs2, *DAG.getContext());
2491 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2492
2493 if (RVLocs1.size() != RVLocs2.size())
2494 return false;
2495 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2496 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2497 return false;
2498 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2499 return false;
2500 if (RVLocs1[i].isRegLoc()) {
2501 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2502 return false;
2503 } else {
2504 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2505 return false;
2506 }
2507 }
2508 }
2509
Evan Chenga6bff982010-01-30 01:22:00 +00002510 // If the callee takes no arguments then go on to check the results of the
2511 // call.
2512 if (!Outs.empty()) {
2513 // Check if stack adjustment is needed. For now, do not do this if any
2514 // argument is passed on the stack.
2515 SmallVector<CCValAssign, 16> ArgLocs;
2516 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2517 ArgLocs, *DAG.getContext());
2518 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002519 if (CCInfo.getNextStackOffset()) {
2520 MachineFunction &MF = DAG.getMachineFunction();
2521 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2522 return false;
2523 if (Subtarget->isTargetWin64())
2524 // Win64 ABI has additional complications.
2525 return false;
2526
2527 // Check if the arguments are already laid out in the right way as
2528 // the caller's fixed stack objects.
2529 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002530 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2531 const X86InstrInfo *TII =
2532 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002533 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2534 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002535 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002536 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002537 if (VA.getLocInfo() == CCValAssign::Indirect)
2538 return false;
2539 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002540 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2541 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002542 return false;
2543 }
2544 }
2545 }
Evan Cheng9c044672010-05-29 01:35:22 +00002546
2547 // If the tailcall address may be in a register, then make sure it's
2548 // possible to register allocate for it. In 32-bit, the call address can
2549 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002550 // callee-saved registers are restored. These happen to be the same
2551 // registers used to pass 'inreg' arguments so watch out for those.
2552 if (!Subtarget->is64Bit() &&
2553 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002554 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002555 unsigned NumInRegs = 0;
2556 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2557 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002558 if (!VA.isRegLoc())
2559 continue;
2560 unsigned Reg = VA.getLocReg();
2561 switch (Reg) {
2562 default: break;
2563 case X86::EAX: case X86::EDX: case X86::ECX:
2564 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002565 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002566 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002567 }
2568 }
2569 }
Evan Chenga6bff982010-01-30 01:22:00 +00002570 }
Evan Chengb1712452010-01-27 06:25:16 +00002571
Evan Cheng86809cc2010-02-03 03:28:02 +00002572 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002573}
2574
Dan Gohman3df24e62008-09-03 23:12:08 +00002575FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002576X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2577 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002578}
2579
2580
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002581//===----------------------------------------------------------------------===//
2582// Other Lowering Hooks
2583//===----------------------------------------------------------------------===//
2584
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002585static bool MayFoldLoad(SDValue Op) {
2586 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2587}
2588
2589static bool MayFoldIntoStore(SDValue Op) {
2590 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2591}
2592
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002593static bool isTargetShuffle(unsigned Opcode) {
2594 switch(Opcode) {
2595 default: return false;
2596 case X86ISD::PSHUFD:
2597 case X86ISD::PSHUFHW:
2598 case X86ISD::PSHUFLW:
2599 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002600 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002601 case X86ISD::SHUFPS:
2602 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002603 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002604 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002605 case X86ISD::MOVLPS:
2606 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002607 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002608 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002609 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002610 case X86ISD::MOVSS:
2611 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002612 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002613 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002614 case X86ISD::PUNPCKLWD:
2615 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002616 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002617 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002618 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002619 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002620 case X86ISD::PUNPCKHWD:
2621 case X86ISD::PUNPCKHBW:
2622 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002623 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002624 return true;
2625 }
2626 return false;
2627}
2628
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002629static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002630 SDValue V1, SelectionDAG &DAG) {
2631 switch(Opc) {
2632 default: llvm_unreachable("Unknown x86 shuffle node");
2633 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002634 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002635 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002636 return DAG.getNode(Opc, dl, VT, V1);
2637 }
2638
2639 return SDValue();
2640}
2641
2642static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002643 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002644 switch(Opc) {
2645 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002646 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002647 case X86ISD::PSHUFHW:
2648 case X86ISD::PSHUFLW:
2649 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2650 }
2651
2652 return SDValue();
2653}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002654
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002655static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2656 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2657 switch(Opc) {
2658 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002659 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002660 case X86ISD::SHUFPD:
2661 case X86ISD::SHUFPS:
2662 return DAG.getNode(Opc, dl, VT, V1, V2,
2663 DAG.getConstant(TargetMask, MVT::i8));
2664 }
2665 return SDValue();
2666}
2667
2668static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2669 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2670 switch(Opc) {
2671 default: llvm_unreachable("Unknown x86 shuffle node");
2672 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002673 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002674 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002675 case X86ISD::MOVLPS:
2676 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002677 case X86ISD::MOVSS:
2678 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002679 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002680 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002681 case X86ISD::PUNPCKLWD:
2682 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002683 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002684 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002685 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002686 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002687 case X86ISD::PUNPCKHWD:
2688 case X86ISD::PUNPCKHBW:
2689 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002690 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002691 return DAG.getNode(Opc, dl, VT, V1, V2);
2692 }
2693 return SDValue();
2694}
2695
Dan Gohmand858e902010-04-17 15:26:15 +00002696SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002697 MachineFunction &MF = DAG.getMachineFunction();
2698 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2699 int ReturnAddrIndex = FuncInfo->getRAIndex();
2700
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002701 if (ReturnAddrIndex == 0) {
2702 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002703 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002704 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002705 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002706 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002707 }
2708
Evan Cheng25ab6902006-09-08 06:48:29 +00002709 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002710}
2711
2712
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002713bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2714 bool hasSymbolicDisplacement) {
2715 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002716 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002717 return false;
2718
2719 // If we don't have a symbolic displacement - we don't have any extra
2720 // restrictions.
2721 if (!hasSymbolicDisplacement)
2722 return true;
2723
2724 // FIXME: Some tweaks might be needed for medium code model.
2725 if (M != CodeModel::Small && M != CodeModel::Kernel)
2726 return false;
2727
2728 // For small code model we assume that latest object is 16MB before end of 31
2729 // bits boundary. We may also accept pretty large negative constants knowing
2730 // that all objects are in the positive half of address space.
2731 if (M == CodeModel::Small && Offset < 16*1024*1024)
2732 return true;
2733
2734 // For kernel code model we know that all object resist in the negative half
2735 // of 32bits address space. We may not accept negative offsets, since they may
2736 // be just off and we may accept pretty large positive ones.
2737 if (M == CodeModel::Kernel && Offset > 0)
2738 return true;
2739
2740 return false;
2741}
2742
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002743/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2744/// specific condition code, returning the condition code and the LHS/RHS of the
2745/// comparison to make.
2746static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2747 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002748 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002749 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2750 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2751 // X > -1 -> X == 0, jump !sign.
2752 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002753 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002754 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2755 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002756 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002757 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002758 // X < 1 -> X <= 0
2759 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002760 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002761 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002762 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002763
Evan Chengd9558e02006-01-06 00:43:03 +00002764 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002765 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002766 case ISD::SETEQ: return X86::COND_E;
2767 case ISD::SETGT: return X86::COND_G;
2768 case ISD::SETGE: return X86::COND_GE;
2769 case ISD::SETLT: return X86::COND_L;
2770 case ISD::SETLE: return X86::COND_LE;
2771 case ISD::SETNE: return X86::COND_NE;
2772 case ISD::SETULT: return X86::COND_B;
2773 case ISD::SETUGT: return X86::COND_A;
2774 case ISD::SETULE: return X86::COND_BE;
2775 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002776 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002778
Chris Lattner4c78e022008-12-23 23:42:27 +00002779 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002780
Chris Lattner4c78e022008-12-23 23:42:27 +00002781 // If LHS is a foldable load, but RHS is not, flip the condition.
2782 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2783 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2784 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2785 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002786 }
2787
Chris Lattner4c78e022008-12-23 23:42:27 +00002788 switch (SetCCOpcode) {
2789 default: break;
2790 case ISD::SETOLT:
2791 case ISD::SETOLE:
2792 case ISD::SETUGT:
2793 case ISD::SETUGE:
2794 std::swap(LHS, RHS);
2795 break;
2796 }
2797
2798 // On a floating point condition, the flags are set as follows:
2799 // ZF PF CF op
2800 // 0 | 0 | 0 | X > Y
2801 // 0 | 0 | 1 | X < Y
2802 // 1 | 0 | 0 | X == Y
2803 // 1 | 1 | 1 | unordered
2804 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002805 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002806 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002807 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002808 case ISD::SETOLT: // flipped
2809 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002810 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002811 case ISD::SETOLE: // flipped
2812 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002813 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002814 case ISD::SETUGT: // flipped
2815 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002816 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002817 case ISD::SETUGE: // flipped
2818 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002819 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002820 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002821 case ISD::SETNE: return X86::COND_NE;
2822 case ISD::SETUO: return X86::COND_P;
2823 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002824 case ISD::SETOEQ:
2825 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002826 }
Evan Chengd9558e02006-01-06 00:43:03 +00002827}
2828
Evan Cheng4a460802006-01-11 00:33:36 +00002829/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2830/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002831/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002832static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002833 switch (X86CC) {
2834 default:
2835 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002836 case X86::COND_B:
2837 case X86::COND_BE:
2838 case X86::COND_E:
2839 case X86::COND_P:
2840 case X86::COND_A:
2841 case X86::COND_AE:
2842 case X86::COND_NE:
2843 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002844 return true;
2845 }
2846}
2847
Evan Chengeb2f9692009-10-27 19:56:55 +00002848/// isFPImmLegal - Returns true if the target can instruction select the
2849/// specified FP immediate natively. If false, the legalizer will
2850/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002851bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002852 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2853 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2854 return true;
2855 }
2856 return false;
2857}
2858
Nate Begeman9008ca62009-04-27 18:41:29 +00002859/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2860/// the specified range (L, H].
2861static bool isUndefOrInRange(int Val, int Low, int Hi) {
2862 return (Val < 0) || (Val >= Low && Val < Hi);
2863}
2864
2865/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2866/// specified value.
2867static bool isUndefOrEqual(int Val, int CmpVal) {
2868 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002869 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002871}
2872
Nate Begeman9008ca62009-04-27 18:41:29 +00002873/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2874/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2875/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002876static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002877 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 return (Mask[0] < 2 && Mask[1] < 2);
2881 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002882}
2883
Nate Begeman9008ca62009-04-27 18:41:29 +00002884bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002885 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 N->getMask(M);
2887 return ::isPSHUFDMask(M, N->getValueType(0));
2888}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2891/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002892static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002893 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 // Lower quadword copied in order or undef.
2897 for (int i = 0; i != 4; ++i)
2898 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002899 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002900
Evan Cheng506d3df2006-03-29 23:07:14 +00002901 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 for (int i = 4; i != 8; ++i)
2903 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002904 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002905
Evan Cheng506d3df2006-03-29 23:07:14 +00002906 return true;
2907}
2908
Nate Begeman9008ca62009-04-27 18:41:29 +00002909bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002910 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 N->getMask(M);
2912 return ::isPSHUFHWMask(M, N->getValueType(0));
2913}
Evan Cheng506d3df2006-03-29 23:07:14 +00002914
Nate Begeman9008ca62009-04-27 18:41:29 +00002915/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2916/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002917static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002918 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002919 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002920
Rafael Espindola15684b22009-04-24 12:40:33 +00002921 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 for (int i = 4; i != 8; ++i)
2923 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002924 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002925
Rafael Espindola15684b22009-04-24 12:40:33 +00002926 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 for (int i = 0; i != 4; ++i)
2928 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002930
Rafael Espindola15684b22009-04-24 12:40:33 +00002931 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002932}
2933
Nate Begeman9008ca62009-04-27 18:41:29 +00002934bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002935 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 N->getMask(M);
2937 return ::isPSHUFLWMask(M, N->getValueType(0));
2938}
2939
Nate Begemana09008b2009-10-19 02:17:23 +00002940/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2941/// is suitable for input to PALIGNR.
2942static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2943 bool hasSSSE3) {
2944 int i, e = VT.getVectorNumElements();
2945
2946 // Do not handle v2i64 / v2f64 shuffles with palignr.
2947 if (e < 4 || !hasSSSE3)
2948 return false;
2949
2950 for (i = 0; i != e; ++i)
2951 if (Mask[i] >= 0)
2952 break;
2953
2954 // All undef, not a palignr.
2955 if (i == e)
2956 return false;
2957
2958 // Determine if it's ok to perform a palignr with only the LHS, since we
2959 // don't have access to the actual shuffle elements to see if RHS is undef.
2960 bool Unary = Mask[i] < (int)e;
2961 bool NeedsUnary = false;
2962
2963 int s = Mask[i] - i;
2964
2965 // Check the rest of the elements to see if they are consecutive.
2966 for (++i; i != e; ++i) {
2967 int m = Mask[i];
2968 if (m < 0)
2969 continue;
2970
2971 Unary = Unary && (m < (int)e);
2972 NeedsUnary = NeedsUnary || (m < s);
2973
2974 if (NeedsUnary && !Unary)
2975 return false;
2976 if (Unary && m != ((s+i) & (e-1)))
2977 return false;
2978 if (!Unary && m != (s+i))
2979 return false;
2980 }
2981 return true;
2982}
2983
2984bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2985 SmallVector<int, 8> M;
2986 N->getMask(M);
2987 return ::isPALIGNRMask(M, N->getValueType(0), true);
2988}
2989
Evan Cheng14aed5e2006-03-24 01:18:28 +00002990/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2991/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002992static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 int NumElems = VT.getVectorNumElements();
2994 if (NumElems != 2 && NumElems != 4)
2995 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002996
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 int Half = NumElems / 2;
2998 for (int i = 0; i < Half; ++i)
2999 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003000 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 for (int i = Half; i < NumElems; ++i)
3002 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003003 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003004
Evan Cheng14aed5e2006-03-24 01:18:28 +00003005 return true;
3006}
3007
Nate Begeman9008ca62009-04-27 18:41:29 +00003008bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3009 SmallVector<int, 8> M;
3010 N->getMask(M);
3011 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003012}
3013
Evan Cheng213d2cf2007-05-17 18:45:50 +00003014/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003015/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3016/// half elements to come from vector 1 (which would equal the dest.) and
3017/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003018static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003020
3021 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 int Half = NumElems / 2;
3025 for (int i = 0; i < Half; ++i)
3026 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003027 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 for (int i = Half; i < NumElems; ++i)
3029 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003030 return false;
3031 return true;
3032}
3033
Nate Begeman9008ca62009-04-27 18:41:29 +00003034static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3035 SmallVector<int, 8> M;
3036 N->getMask(M);
3037 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003038}
3039
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003040/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3041/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003042bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3043 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003044 return false;
3045
Evan Cheng2064a2b2006-03-28 06:50:32 +00003046 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3048 isUndefOrEqual(N->getMaskElt(1), 7) &&
3049 isUndefOrEqual(N->getMaskElt(2), 2) &&
3050 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003051}
3052
Nate Begeman0b10b912009-11-07 23:17:15 +00003053/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3054/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3055/// <2, 3, 2, 3>
3056bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3057 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3058
3059 if (NumElems != 4)
3060 return false;
3061
3062 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3063 isUndefOrEqual(N->getMaskElt(1), 3) &&
3064 isUndefOrEqual(N->getMaskElt(2), 2) &&
3065 isUndefOrEqual(N->getMaskElt(3), 3);
3066}
3067
Evan Cheng5ced1d82006-04-06 23:23:56 +00003068/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3069/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003070bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3071 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003072
Evan Cheng5ced1d82006-04-06 23:23:56 +00003073 if (NumElems != 2 && NumElems != 4)
3074 return false;
3075
Evan Chengc5cdff22006-04-07 21:53:05 +00003076 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003078 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003079
Evan Chengc5cdff22006-04-07 21:53:05 +00003080 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003082 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003083
3084 return true;
3085}
3086
Nate Begeman0b10b912009-11-07 23:17:15 +00003087/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3088/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3089bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003091
Evan Cheng5ced1d82006-04-06 23:23:56 +00003092 if (NumElems != 2 && NumElems != 4)
3093 return false;
3094
Evan Chengc5cdff22006-04-07 21:53:05 +00003095 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003097 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003098
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 for (unsigned i = 0; i < NumElems/2; ++i)
3100 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003101 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003102
3103 return true;
3104}
3105
Evan Cheng0038e592006-03-28 00:39:58 +00003106/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3107/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003108static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003109 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003111 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003112 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003113
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3115 int BitI = Mask[i];
3116 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003117 if (!isUndefOrEqual(BitI, j))
3118 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003119 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003120 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003121 return false;
3122 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003123 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003124 return false;
3125 }
Evan Cheng0038e592006-03-28 00:39:58 +00003126 }
Evan Cheng0038e592006-03-28 00:39:58 +00003127 return true;
3128}
3129
Nate Begeman9008ca62009-04-27 18:41:29 +00003130bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3131 SmallVector<int, 8> M;
3132 N->getMask(M);
3133 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003134}
3135
Evan Cheng4fcb9222006-03-28 02:43:26 +00003136/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3137/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003138static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003139 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003141 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003142 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3145 int BitI = Mask[i];
3146 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003147 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003148 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003149 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003150 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003151 return false;
3152 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003153 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003154 return false;
3155 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003156 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003157 return true;
3158}
3159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3161 SmallVector<int, 8> M;
3162 N->getMask(M);
3163 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003164}
3165
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003166/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3167/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3168/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003169static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003171 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003172 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003173
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3175 int BitI = Mask[i];
3176 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003177 if (!isUndefOrEqual(BitI, j))
3178 return false;
3179 if (!isUndefOrEqual(BitI1, j))
3180 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003181 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003182 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003183}
3184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3186 SmallVector<int, 8> M;
3187 N->getMask(M);
3188 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3189}
3190
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003191/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3192/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3193/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003194static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003196 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3197 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003198
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3200 int BitI = Mask[i];
3201 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003202 if (!isUndefOrEqual(BitI, j))
3203 return false;
3204 if (!isUndefOrEqual(BitI1, j))
3205 return false;
3206 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003207 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003208}
3209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3211 SmallVector<int, 8> M;
3212 N->getMask(M);
3213 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3214}
3215
Evan Cheng017dcc62006-04-21 01:05:10 +00003216/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3217/// specifies a shuffle of elements that is suitable for input to MOVSS,
3218/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003219static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003220 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003221 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003222
3223 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003224
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 for (int i = 1; i < NumElts; ++i)
3229 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003230 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003231
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003232 return true;
3233}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003234
Nate Begeman9008ca62009-04-27 18:41:29 +00003235bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3236 SmallVector<int, 8> M;
3237 N->getMask(M);
3238 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003239}
3240
Evan Cheng017dcc62006-04-21 01:05:10 +00003241/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3242/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003243/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003244static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 bool V2IsSplat = false, bool V2IsUndef = false) {
3246 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003247 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003248 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003249
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003251 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003252
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 for (int i = 1; i < NumOps; ++i)
3254 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3255 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3256 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003257 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003258
Evan Cheng39623da2006-04-20 08:58:49 +00003259 return true;
3260}
3261
Nate Begeman9008ca62009-04-27 18:41:29 +00003262static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003263 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 SmallVector<int, 8> M;
3265 N->getMask(M);
3266 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003267}
3268
Evan Chengd9539472006-04-14 21:59:03 +00003269/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3270/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003271bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3272 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003273 return false;
3274
3275 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003276 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 int Elt = N->getMaskElt(i);
3278 if (Elt >= 0 && Elt != 1)
3279 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003280 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003281
3282 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003283 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 int Elt = N->getMaskElt(i);
3285 if (Elt >= 0 && Elt != 3)
3286 return false;
3287 if (Elt == 3)
3288 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003289 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003290 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003292 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003293}
3294
3295/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3296/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003297bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3298 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003299 return false;
3300
3301 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 for (unsigned i = 0; i < 2; ++i)
3303 if (N->getMaskElt(i) > 0)
3304 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003305
3306 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003307 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 int Elt = N->getMaskElt(i);
3309 if (Elt >= 0 && Elt != 2)
3310 return false;
3311 if (Elt == 2)
3312 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003313 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003315 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003316}
3317
Evan Cheng0b457f02008-09-25 20:50:48 +00003318/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3319/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003320bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3321 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003322
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 for (int i = 0; i < e; ++i)
3324 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003325 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 for (int i = 0; i < e; ++i)
3327 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003328 return false;
3329 return true;
3330}
3331
Evan Cheng63d33002006-03-22 08:01:21 +00003332/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003333/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003334unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3336 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3337
Evan Chengb9df0ca2006-03-22 02:53:00 +00003338 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3339 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 for (int i = 0; i < NumOperands; ++i) {
3341 int Val = SVOp->getMaskElt(NumOperands-i-1);
3342 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003343 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003344 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003345 if (i != NumOperands - 1)
3346 Mask <<= Shift;
3347 }
Evan Cheng63d33002006-03-22 08:01:21 +00003348 return Mask;
3349}
3350
Evan Cheng506d3df2006-03-29 23:07:14 +00003351/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003352/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003353unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003355 unsigned Mask = 0;
3356 // 8 nodes, but we only care about the last 4.
3357 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 int Val = SVOp->getMaskElt(i);
3359 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003360 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003361 if (i != 4)
3362 Mask <<= 2;
3363 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003364 return Mask;
3365}
3366
3367/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003368/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003369unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003371 unsigned Mask = 0;
3372 // 8 nodes, but we only care about the first 4.
3373 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 int Val = SVOp->getMaskElt(i);
3375 if (Val >= 0)
3376 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003377 if (i != 0)
3378 Mask <<= 2;
3379 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003380 return Mask;
3381}
3382
Nate Begemana09008b2009-10-19 02:17:23 +00003383/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3384/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3385unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3386 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3387 EVT VVT = N->getValueType(0);
3388 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3389 int Val = 0;
3390
3391 unsigned i, e;
3392 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3393 Val = SVOp->getMaskElt(i);
3394 if (Val >= 0)
3395 break;
3396 }
3397 return (Val - i) * EltSize;
3398}
3399
Evan Cheng37b73872009-07-30 08:33:02 +00003400/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3401/// constant +0.0.
3402bool X86::isZeroNode(SDValue Elt) {
3403 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003404 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003405 (isa<ConstantFPSDNode>(Elt) &&
3406 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3407}
3408
Nate Begeman9008ca62009-04-27 18:41:29 +00003409/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3410/// their permute mask.
3411static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3412 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003413 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003414 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003416
Nate Begeman5a5ca152009-04-29 05:20:52 +00003417 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 int idx = SVOp->getMaskElt(i);
3419 if (idx < 0)
3420 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003421 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003423 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3427 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428}
3429
Evan Cheng779ccea2007-12-07 21:30:01 +00003430/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3431/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003432static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003433 unsigned NumElems = VT.getVectorNumElements();
3434 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 int idx = Mask[i];
3436 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003437 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003438 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003440 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003442 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003443}
3444
Evan Cheng533a0aa2006-04-19 20:35:22 +00003445/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3446/// match movhlps. The lower half elements should come from upper half of
3447/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003448/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003449static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3450 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003451 return false;
3452 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003454 return false;
3455 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003457 return false;
3458 return true;
3459}
3460
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003462/// is promoted to a vector. It also returns the LoadSDNode by reference if
3463/// required.
3464static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003465 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3466 return false;
3467 N = N->getOperand(0).getNode();
3468 if (!ISD::isNON_EXTLoad(N))
3469 return false;
3470 if (LD)
3471 *LD = cast<LoadSDNode>(N);
3472 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003473}
3474
Evan Cheng533a0aa2006-04-19 20:35:22 +00003475/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3476/// match movlp{s|d}. The lower half elements should come from lower half of
3477/// V1 (and in order), and the upper half elements should come from the upper
3478/// half of V2 (and in order). And since V1 will become the source of the
3479/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003480static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3481 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003482 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003483 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003484 // Is V2 is a vector load, don't do this transformation. We will try to use
3485 // load folding shufps op.
3486 if (ISD::isNON_EXTLoad(V2))
3487 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003488
Nate Begeman5a5ca152009-04-29 05:20:52 +00003489 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003490
Evan Cheng533a0aa2006-04-19 20:35:22 +00003491 if (NumElems != 2 && NumElems != 4)
3492 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003493 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003495 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003496 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003498 return false;
3499 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003500}
3501
Evan Cheng39623da2006-04-20 08:58:49 +00003502/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3503/// all the same.
3504static bool isSplatVector(SDNode *N) {
3505 if (N->getOpcode() != ISD::BUILD_VECTOR)
3506 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003507
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003509 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3510 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003511 return false;
3512 return true;
3513}
3514
Evan Cheng213d2cf2007-05-17 18:45:50 +00003515/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003516/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003517/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003518static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003519 SDValue V1 = N->getOperand(0);
3520 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003521 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3522 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003524 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003526 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3527 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003528 if (Opc != ISD::BUILD_VECTOR ||
3529 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 return false;
3531 } else if (Idx >= 0) {
3532 unsigned Opc = V1.getOpcode();
3533 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3534 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003535 if (Opc != ISD::BUILD_VECTOR ||
3536 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003537 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003538 }
3539 }
3540 return true;
3541}
3542
3543/// getZeroVector - Returns a vector of specified type with all zero elements.
3544///
Owen Andersone50ed302009-08-10 22:56:29 +00003545static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003546 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003547 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003548
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003549 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3550 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003551 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003552 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3554 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003555 } else if (VT.getSizeInBits() == 128) {
3556 if (HasSSE2) { // SSE2
3557 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3558 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3559 } else { // SSE1
3560 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3561 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3562 }
3563 } else if (VT.getSizeInBits() == 256) { // AVX
3564 // 256-bit logic and arithmetic instructions in AVX are
3565 // all floating-point, no support for integer ops. Default
3566 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003568 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3569 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003570 }
Dale Johannesenace16102009-02-03 19:33:06 +00003571 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003572}
3573
Chris Lattner8a594482007-11-25 00:24:49 +00003574/// getOnesVector - Returns a vector of specified type with all bits set.
3575///
Owen Andersone50ed302009-08-10 22:56:29 +00003576static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003577 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003578
Chris Lattner8a594482007-11-25 00:24:49 +00003579 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3580 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003582 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003583 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003585 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003587 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003588}
3589
3590
Evan Cheng39623da2006-04-20 08:58:49 +00003591/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3592/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003593static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003594 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003595 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003596
Evan Cheng39623da2006-04-20 08:58:49 +00003597 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 SmallVector<int, 8> MaskVec;
3599 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003600
Nate Begeman5a5ca152009-04-29 05:20:52 +00003601 for (unsigned i = 0; i != NumElems; ++i) {
3602 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 MaskVec[i] = NumElems;
3604 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003605 }
Evan Cheng39623da2006-04-20 08:58:49 +00003606 }
Evan Cheng39623da2006-04-20 08:58:49 +00003607 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3609 SVOp->getOperand(1), &MaskVec[0]);
3610 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003611}
3612
Evan Cheng017dcc62006-04-21 01:05:10 +00003613/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3614/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003615static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 SDValue V2) {
3617 unsigned NumElems = VT.getVectorNumElements();
3618 SmallVector<int, 8> Mask;
3619 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003620 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 Mask.push_back(i);
3622 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003623}
3624
Nate Begeman9008ca62009-04-27 18:41:29 +00003625/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003626static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 SDValue V2) {
3628 unsigned NumElems = VT.getVectorNumElements();
3629 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003630 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 Mask.push_back(i);
3632 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003633 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003635}
3636
Nate Begeman9008ca62009-04-27 18:41:29 +00003637/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003638static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 SDValue V2) {
3640 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003641 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003643 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 Mask.push_back(i + Half);
3645 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003646 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003648}
3649
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003650/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3651static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003653 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 DebugLoc dl = SV->getDebugLoc();
3655 SDValue V1 = SV->getOperand(0);
3656 int NumElems = VT.getVectorNumElements();
3657 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003658
Nate Begeman9008ca62009-04-27 18:41:29 +00003659 // unpack elements to the correct location
3660 while (NumElems > 4) {
3661 if (EltNo < NumElems/2) {
3662 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3663 } else {
3664 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3665 EltNo -= NumElems/2;
3666 }
3667 NumElems >>= 1;
3668 }
Eric Christopherfd179292009-08-27 18:07:15 +00003669
Nate Begeman9008ca62009-04-27 18:41:29 +00003670 // Perform the splat.
3671 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003672 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3674 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003675}
3676
Evan Chengba05f722006-04-21 23:03:30 +00003677/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003678/// vector of zero or undef vector. This produces a shuffle where the low
3679/// element of V2 is swizzled into the zero/undef vector, landing at element
3680/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003681static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003682 bool isZero, bool HasSSE2,
3683 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003684 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003685 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003686 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3687 unsigned NumElems = VT.getVectorNumElements();
3688 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003689 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003690 // If this is the insertion idx, put the low elt of V2 here.
3691 MaskVec.push_back(i == Idx ? NumElems : i);
3692 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003693}
3694
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003695/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3696/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003697SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3698 unsigned Depth) {
3699 if (Depth == 6)
3700 return SDValue(); // Limit search depth.
3701
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003702 SDValue V = SDValue(N, 0);
3703 EVT VT = V.getValueType();
3704 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003705
3706 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3707 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3708 Index = SV->getMaskElt(Index);
3709
3710 if (Index < 0)
3711 return DAG.getUNDEF(VT.getVectorElementType());
3712
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003713 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003714 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003715 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003716 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003717
3718 // Recurse into target specific vector shuffles to find scalars.
3719 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003720 int NumElems = VT.getVectorNumElements();
3721 SmallVector<unsigned, 16> ShuffleMask;
3722 SDValue ImmN;
3723
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003724 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003725 case X86ISD::SHUFPS:
3726 case X86ISD::SHUFPD:
3727 ImmN = N->getOperand(N->getNumOperands()-1);
3728 DecodeSHUFPSMask(NumElems,
3729 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3730 ShuffleMask);
3731 break;
3732 case X86ISD::PUNPCKHBW:
3733 case X86ISD::PUNPCKHWD:
3734 case X86ISD::PUNPCKHDQ:
3735 case X86ISD::PUNPCKHQDQ:
3736 DecodePUNPCKHMask(NumElems, ShuffleMask);
3737 break;
3738 case X86ISD::UNPCKHPS:
3739 case X86ISD::UNPCKHPD:
3740 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3741 break;
3742 case X86ISD::PUNPCKLBW:
3743 case X86ISD::PUNPCKLWD:
3744 case X86ISD::PUNPCKLDQ:
3745 case X86ISD::PUNPCKLQDQ:
3746 DecodePUNPCKLMask(NumElems, ShuffleMask);
3747 break;
3748 case X86ISD::UNPCKLPS:
3749 case X86ISD::UNPCKLPD:
3750 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3751 break;
3752 case X86ISD::MOVHLPS:
3753 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3754 break;
3755 case X86ISD::MOVLHPS:
3756 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3757 break;
3758 case X86ISD::PSHUFD:
3759 ImmN = N->getOperand(N->getNumOperands()-1);
3760 DecodePSHUFMask(NumElems,
3761 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3762 ShuffleMask);
3763 break;
3764 case X86ISD::PSHUFHW:
3765 ImmN = N->getOperand(N->getNumOperands()-1);
3766 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3767 ShuffleMask);
3768 break;
3769 case X86ISD::PSHUFLW:
3770 ImmN = N->getOperand(N->getNumOperands()-1);
3771 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3772 ShuffleMask);
3773 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003774 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003775 case X86ISD::MOVSD: {
3776 // The index 0 always comes from the first element of the second source,
3777 // this is why MOVSS and MOVSD are used in the first place. The other
3778 // elements come from the other positions of the first source vector.
3779 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003780 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3781 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003782 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003783 default:
3784 assert("not implemented for target shuffle node");
3785 return SDValue();
3786 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003787
3788 Index = ShuffleMask[Index];
3789 if (Index < 0)
3790 return DAG.getUNDEF(VT.getVectorElementType());
3791
3792 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3793 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3794 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003795 }
3796
3797 // Actual nodes that may contain scalar elements
3798 if (Opcode == ISD::BIT_CONVERT) {
3799 V = V.getOperand(0);
3800 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003801 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003802
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003803 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003804 return SDValue();
3805 }
3806
3807 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3808 return (Index == 0) ? V.getOperand(0)
3809 : DAG.getUNDEF(VT.getVectorElementType());
3810
3811 if (V.getOpcode() == ISD::BUILD_VECTOR)
3812 return V.getOperand(Index);
3813
3814 return SDValue();
3815}
3816
3817/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3818/// shuffle operation which come from a consecutively from a zero. The
3819/// search can start in two diferent directions, from left or right.
3820static
3821unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3822 bool ZerosFromLeft, SelectionDAG &DAG) {
3823 int i = 0;
3824
3825 while (i < NumElems) {
3826 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003827 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003828 if (!(Elt.getNode() &&
3829 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3830 break;
3831 ++i;
3832 }
3833
3834 return i;
3835}
3836
3837/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3838/// MaskE correspond consecutively to elements from one of the vector operands,
3839/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3840static
3841bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3842 int OpIdx, int NumElems, unsigned &OpNum) {
3843 bool SeenV1 = false;
3844 bool SeenV2 = false;
3845
3846 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3847 int Idx = SVOp->getMaskElt(i);
3848 // Ignore undef indicies
3849 if (Idx < 0)
3850 continue;
3851
3852 if (Idx < NumElems)
3853 SeenV1 = true;
3854 else
3855 SeenV2 = true;
3856
3857 // Only accept consecutive elements from the same vector
3858 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3859 return false;
3860 }
3861
3862 OpNum = SeenV1 ? 0 : 1;
3863 return true;
3864}
3865
3866/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3867/// logical left shift of a vector.
3868static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3869 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3870 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3871 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3872 false /* check zeros from right */, DAG);
3873 unsigned OpSrc;
3874
3875 if (!NumZeros)
3876 return false;
3877
3878 // Considering the elements in the mask that are not consecutive zeros,
3879 // check if they consecutively come from only one of the source vectors.
3880 //
3881 // V1 = {X, A, B, C} 0
3882 // \ \ \ /
3883 // vector_shuffle V1, V2 <1, 2, 3, X>
3884 //
3885 if (!isShuffleMaskConsecutive(SVOp,
3886 0, // Mask Start Index
3887 NumElems-NumZeros-1, // Mask End Index
3888 NumZeros, // Where to start looking in the src vector
3889 NumElems, // Number of elements in vector
3890 OpSrc)) // Which source operand ?
3891 return false;
3892
3893 isLeft = false;
3894 ShAmt = NumZeros;
3895 ShVal = SVOp->getOperand(OpSrc);
3896 return true;
3897}
3898
3899/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3900/// logical left shift of a vector.
3901static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3902 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3903 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3904 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3905 true /* check zeros from left */, DAG);
3906 unsigned OpSrc;
3907
3908 if (!NumZeros)
3909 return false;
3910
3911 // Considering the elements in the mask that are not consecutive zeros,
3912 // check if they consecutively come from only one of the source vectors.
3913 //
3914 // 0 { A, B, X, X } = V2
3915 // / \ / /
3916 // vector_shuffle V1, V2 <X, X, 4, 5>
3917 //
3918 if (!isShuffleMaskConsecutive(SVOp,
3919 NumZeros, // Mask Start Index
3920 NumElems-1, // Mask End Index
3921 0, // Where to start looking in the src vector
3922 NumElems, // Number of elements in vector
3923 OpSrc)) // Which source operand ?
3924 return false;
3925
3926 isLeft = true;
3927 ShAmt = NumZeros;
3928 ShVal = SVOp->getOperand(OpSrc);
3929 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003930}
3931
3932/// isVectorShift - Returns true if the shuffle can be implemented as a
3933/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003934static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003935 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003936 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3937 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3938 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003939
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003940 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003941}
3942
Evan Chengc78d3b42006-04-24 18:01:45 +00003943/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3944///
Dan Gohman475871a2008-07-27 21:46:04 +00003945static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003946 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003947 SelectionDAG &DAG,
3948 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003949 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003950 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003951
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003952 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003953 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003954 bool First = true;
3955 for (unsigned i = 0; i < 16; ++i) {
3956 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3957 if (ThisIsNonZero && First) {
3958 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003960 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003962 First = false;
3963 }
3964
3965 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003966 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003967 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3968 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003969 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003971 }
3972 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3974 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3975 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003976 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003978 } else
3979 ThisElt = LastElt;
3980
Gabor Greifba36cb52008-08-28 21:40:38 +00003981 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003983 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003984 }
3985 }
3986
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003988}
3989
Bill Wendlinga348c562007-03-22 18:42:45 +00003990/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003991///
Dan Gohman475871a2008-07-27 21:46:04 +00003992static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003993 unsigned NumNonZero, unsigned NumZero,
3994 SelectionDAG &DAG,
3995 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003996 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003997 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003998
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003999 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004000 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004001 bool First = true;
4002 for (unsigned i = 0; i < 8; ++i) {
4003 bool isNonZero = (NonZeros & (1 << i)) != 0;
4004 if (isNonZero) {
4005 if (First) {
4006 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004008 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004010 First = false;
4011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004012 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004014 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004015 }
4016 }
4017
4018 return V;
4019}
4020
Evan Chengf26ffe92008-05-29 08:22:04 +00004021/// getVShift - Return a vector logical shift node.
4022///
Owen Andersone50ed302009-08-10 22:56:29 +00004023static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 unsigned NumBits, SelectionDAG &DAG,
4025 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004026 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004028 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00004029 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
4030 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4031 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004032 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004033}
4034
Dan Gohman475871a2008-07-27 21:46:04 +00004035SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004036X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004037 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00004038
4039 // Check if the scalar load can be widened into a vector load. And if
4040 // the address is "base + cst" see if the cst can be "absorbed" into
4041 // the shuffle mask.
4042 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4043 SDValue Ptr = LD->getBasePtr();
4044 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4045 return SDValue();
4046 EVT PVT = LD->getValueType(0);
4047 if (PVT != MVT::i32 && PVT != MVT::f32)
4048 return SDValue();
4049
4050 int FI = -1;
4051 int64_t Offset = 0;
4052 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4053 FI = FINode->getIndex();
4054 Offset = 0;
4055 } else if (Ptr.getOpcode() == ISD::ADD &&
4056 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4057 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4058 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4059 Offset = Ptr.getConstantOperandVal(1);
4060 Ptr = Ptr.getOperand(0);
4061 } else {
4062 return SDValue();
4063 }
4064
4065 SDValue Chain = LD->getChain();
4066 // Make sure the stack object alignment is at least 16.
4067 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4068 if (DAG.InferPtrAlignment(Ptr) < 16) {
4069 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004070 // Can't change the alignment. FIXME: It's possible to compute
4071 // the exact stack offset and reference FI + adjust offset instead.
4072 // If someone *really* cares about this. That's the way to implement it.
4073 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004074 } else {
4075 MFI->setObjectAlignment(FI, 16);
4076 }
4077 }
4078
4079 // (Offset % 16) must be multiple of 4. Then address is then
4080 // Ptr + (Offset & ~15).
4081 if (Offset < 0)
4082 return SDValue();
4083 if ((Offset % 16) & 3)
4084 return SDValue();
4085 int64_t StartOffset = Offset & ~15;
4086 if (StartOffset)
4087 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4088 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4089
4090 int EltNo = (Offset - StartOffset) >> 2;
4091 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4092 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004093 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4094 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004095 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004096 // Canonicalize it to a v4i32 shuffle.
4097 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4098 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4099 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004100 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004101 }
4102
4103 return SDValue();
4104}
4105
Nate Begeman1449f292010-03-24 22:19:06 +00004106/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4107/// vector of type 'VT', see if the elements can be replaced by a single large
4108/// load which has the same value as a build_vector whose operands are 'elts'.
4109///
4110/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4111///
4112/// FIXME: we'd also like to handle the case where the last elements are zero
4113/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4114/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004115static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4116 DebugLoc &dl, SelectionDAG &DAG) {
4117 EVT EltVT = VT.getVectorElementType();
4118 unsigned NumElems = Elts.size();
4119
Nate Begemanfdea31a2010-03-24 20:49:50 +00004120 LoadSDNode *LDBase = NULL;
4121 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004122
4123 // For each element in the initializer, see if we've found a load or an undef.
4124 // If we don't find an initial load element, or later load elements are
4125 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004126 for (unsigned i = 0; i < NumElems; ++i) {
4127 SDValue Elt = Elts[i];
4128
4129 if (!Elt.getNode() ||
4130 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4131 return SDValue();
4132 if (!LDBase) {
4133 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4134 return SDValue();
4135 LDBase = cast<LoadSDNode>(Elt.getNode());
4136 LastLoadedElt = i;
4137 continue;
4138 }
4139 if (Elt.getOpcode() == ISD::UNDEF)
4140 continue;
4141
4142 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4143 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4144 return SDValue();
4145 LastLoadedElt = i;
4146 }
Nate Begeman1449f292010-03-24 22:19:06 +00004147
4148 // If we have found an entire vector of loads and undefs, then return a large
4149 // load of the entire vector width starting at the base pointer. If we found
4150 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004151 if (LastLoadedElt == NumElems - 1) {
4152 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4153 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004154 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004155 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4156 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004157 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004158 LDBase->isVolatile(), LDBase->isNonTemporal(),
4159 LDBase->getAlignment());
4160 } else if (NumElems == 4 && LastLoadedElt == 1) {
4161 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4162 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4163 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4164 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4165 }
4166 return SDValue();
4167}
4168
Evan Chengc3630942009-12-09 21:00:30 +00004169SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004170X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004171 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004172 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4173 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004174 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4175 // is present, so AllOnes is ignored.
4176 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4177 (Op.getValueType().getSizeInBits() != 256 &&
4178 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004179 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4180 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4181 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004183 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004184
Gabor Greifba36cb52008-08-28 21:40:38 +00004185 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004186 return getOnesVector(Op.getValueType(), DAG, dl);
4187 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004188 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004189
Owen Andersone50ed302009-08-10 22:56:29 +00004190 EVT VT = Op.getValueType();
4191 EVT ExtVT = VT.getVectorElementType();
4192 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004193
4194 unsigned NumElems = Op.getNumOperands();
4195 unsigned NumZero = 0;
4196 unsigned NumNonZero = 0;
4197 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004198 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004199 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004200 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004201 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004202 if (Elt.getOpcode() == ISD::UNDEF)
4203 continue;
4204 Values.insert(Elt);
4205 if (Elt.getOpcode() != ISD::Constant &&
4206 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004207 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004208 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004209 NumZero++;
4210 else {
4211 NonZeros |= (1 << i);
4212 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004213 }
4214 }
4215
Chris Lattner97a2a562010-08-26 05:24:29 +00004216 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4217 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004218 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004219
Chris Lattner67f453a2008-03-09 05:42:06 +00004220 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004221 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004222 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004223 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004224
Chris Lattner62098042008-03-09 01:05:04 +00004225 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4226 // the value are obviously zero, truncate the value to i32 and do the
4227 // insertion that way. Only do this if the value is non-constant or if the
4228 // value is a constant being inserted into element 0. It is cheaper to do
4229 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004231 (!IsAllConstants || Idx == 0)) {
4232 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4233 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4235 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004236
Chris Lattner62098042008-03-09 01:05:04 +00004237 // Truncate the value (which may itself be a constant) to i32, and
4238 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004240 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004241 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4242 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004243
Chris Lattner62098042008-03-09 01:05:04 +00004244 // Now we have our 32-bit value zero extended in the low element of
4245 // a vector. If Idx != 0, swizzle it into place.
4246 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 SmallVector<int, 4> Mask;
4248 Mask.push_back(Idx);
4249 for (unsigned i = 1; i != VecElts; ++i)
4250 Mask.push_back(i);
4251 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004252 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004254 }
Dale Johannesenace16102009-02-03 19:33:06 +00004255 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004256 }
4257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004258
Chris Lattner19f79692008-03-08 22:59:52 +00004259 // If we have a constant or non-constant insertion into the low element of
4260 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4261 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004262 // depending on what the source datatype is.
4263 if (Idx == 0) {
4264 if (NumZero == 0) {
4265 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4267 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004268 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4269 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4270 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4271 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4273 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4274 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004275 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4276 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4277 Subtarget->hasSSE2(), DAG);
4278 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4279 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004280 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004281
4282 // Is it a vector logical left shift?
4283 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004284 X86::isZeroNode(Op.getOperand(0)) &&
4285 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004286 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004287 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004288 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004289 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004290 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004291 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004292
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004293 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004294 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004295
Chris Lattner19f79692008-03-08 22:59:52 +00004296 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4297 // is a non-constant being inserted into an element other than the low one,
4298 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4299 // movd/movss) to move this into the low element, then shuffle it into
4300 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004302 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004303
Evan Cheng0db9fe62006-04-25 20:13:52 +00004304 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004305 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4306 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004308 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 MaskVec.push_back(i == Idx ? 0 : 1);
4310 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 }
4312 }
4313
Chris Lattner67f453a2008-03-09 05:42:06 +00004314 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004315 if (Values.size() == 1) {
4316 if (EVTBits == 32) {
4317 // Instead of a shuffle like this:
4318 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4319 // Check if it's possible to issue this instead.
4320 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4321 unsigned Idx = CountTrailingZeros_32(NonZeros);
4322 SDValue Item = Op.getOperand(Idx);
4323 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4324 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4325 }
Dan Gohman475871a2008-07-27 21:46:04 +00004326 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
Dan Gohmana3941172007-07-24 22:55:08 +00004329 // A vector full of immediates; various special cases are already
4330 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004331 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004332 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004333
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004334 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004335 if (EVTBits == 64) {
4336 if (NumNonZero == 1) {
4337 // One half is zero or undef.
4338 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004339 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004340 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004341 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4342 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004343 }
Dan Gohman475871a2008-07-27 21:46:04 +00004344 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004345 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346
4347 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004348 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004349 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004350 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004351 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004352 }
4353
Bill Wendling826f36f2007-03-28 00:57:11 +00004354 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004355 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004356 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004357 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004358 }
4359
4360 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004361 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004362 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 if (NumElems == 4 && NumZero > 0) {
4364 for (unsigned i = 0; i < 4; ++i) {
4365 bool isZero = !(NonZeros & (1 << i));
4366 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004367 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004368 else
Dale Johannesenace16102009-02-03 19:33:06 +00004369 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370 }
4371
4372 for (unsigned i = 0; i < 2; ++i) {
4373 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4374 default: break;
4375 case 0:
4376 V[i] = V[i*2]; // Must be a zero vector.
4377 break;
4378 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004380 break;
4381 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004383 break;
4384 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004386 break;
4387 }
4388 }
4389
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004391 bool Reverse = (NonZeros & 0x3) == 2;
4392 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004394 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4395 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4397 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004398 }
4399
Nate Begemanfdea31a2010-03-24 20:49:50 +00004400 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4401 // Check for a build vector of consecutive loads.
4402 for (unsigned i = 0; i < NumElems; ++i)
4403 V[i] = Op.getOperand(i);
4404
4405 // Check for elements which are consecutive loads.
4406 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4407 if (LD.getNode())
4408 return LD;
4409
Chris Lattner24faf612010-08-28 17:59:08 +00004410 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004411 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004412 SDValue Result;
4413 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4414 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4415 else
4416 Result = DAG.getUNDEF(VT);
4417
4418 for (unsigned i = 1; i < NumElems; ++i) {
4419 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4420 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004422 }
4423 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004425
Chris Lattner6e80e442010-08-28 17:15:43 +00004426 // Otherwise, expand into a number of unpckl*, start by extending each of
4427 // our (non-undef) elements to the full vector width with the element in the
4428 // bottom slot of the vector (which generates no code for SSE).
4429 for (unsigned i = 0; i < NumElems; ++i) {
4430 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4431 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4432 else
4433 V[i] = DAG.getUNDEF(VT);
4434 }
4435
4436 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004437 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4438 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4439 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004440 unsigned EltStride = NumElems >> 1;
4441 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004442 for (unsigned i = 0; i < EltStride; ++i) {
4443 // If V[i+EltStride] is undef and this is the first round of mixing,
4444 // then it is safe to just drop this shuffle: V[i] is already in the
4445 // right place, the one element (since it's the first round) being
4446 // inserted as undef can be dropped. This isn't safe for successive
4447 // rounds because they will permute elements within both vectors.
4448 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4449 EltStride == NumElems/2)
4450 continue;
4451
Chris Lattner6e80e442010-08-28 17:15:43 +00004452 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004453 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004454 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004455 }
4456 return V[0];
4457 }
Dan Gohman475871a2008-07-27 21:46:04 +00004458 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004459}
4460
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004461SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004462X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004463 // We support concatenate two MMX registers and place them in a MMX
4464 // register. This is better than doing a stack convert.
4465 DebugLoc dl = Op.getDebugLoc();
4466 EVT ResVT = Op.getValueType();
4467 assert(Op.getNumOperands() == 2);
4468 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4469 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4470 int Mask[2];
4471 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4472 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4473 InVec = Op.getOperand(1);
4474 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4475 unsigned NumElts = ResVT.getVectorNumElements();
4476 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4477 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4478 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4479 } else {
4480 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4481 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4482 Mask[0] = 0; Mask[1] = 2;
4483 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4484 }
4485 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4486}
4487
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488// v8i16 shuffles - Prefer shuffles in the following order:
4489// 1. [all] pshuflw, pshufhw, optional move
4490// 2. [ssse3] 1 x pshufb
4491// 3. [ssse3] 2 x pshufb + 1 x por
4492// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004493SDValue
4494X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4495 SelectionDAG &DAG) const {
4496 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 SDValue V1 = SVOp->getOperand(0);
4498 SDValue V2 = SVOp->getOperand(1);
4499 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004501
Nate Begemanb9a47b82009-02-23 08:49:38 +00004502 // Determine if more than 1 of the words in each of the low and high quadwords
4503 // of the result come from the same quadword of one of the two inputs. Undef
4504 // mask values count as coming from any quadword, for better codegen.
4505 SmallVector<unsigned, 4> LoQuad(4);
4506 SmallVector<unsigned, 4> HiQuad(4);
4507 BitVector InputQuads(4);
4508 for (unsigned i = 0; i < 8; ++i) {
4509 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004511 MaskVals.push_back(EltIdx);
4512 if (EltIdx < 0) {
4513 ++Quad[0];
4514 ++Quad[1];
4515 ++Quad[2];
4516 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004517 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 }
4519 ++Quad[EltIdx / 4];
4520 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004521 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004522
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004524 unsigned MaxQuad = 1;
4525 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004526 if (LoQuad[i] > MaxQuad) {
4527 BestLoQuad = i;
4528 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004529 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004530 }
4531
Nate Begemanb9a47b82009-02-23 08:49:38 +00004532 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004533 MaxQuad = 1;
4534 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004535 if (HiQuad[i] > MaxQuad) {
4536 BestHiQuad = i;
4537 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004538 }
4539 }
4540
Nate Begemanb9a47b82009-02-23 08:49:38 +00004541 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004542 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 // single pshufb instruction is necessary. If There are more than 2 input
4544 // quads, disable the next transformation since it does not help SSSE3.
4545 bool V1Used = InputQuads[0] || InputQuads[1];
4546 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004547 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004548 if (InputQuads.count() == 2 && V1Used && V2Used) {
4549 BestLoQuad = InputQuads.find_first();
4550 BestHiQuad = InputQuads.find_next(BestLoQuad);
4551 }
4552 if (InputQuads.count() > 2) {
4553 BestLoQuad = -1;
4554 BestHiQuad = -1;
4555 }
4556 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004557
Nate Begemanb9a47b82009-02-23 08:49:38 +00004558 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4559 // the shuffle mask. If a quad is scored as -1, that means that it contains
4560 // words from all 4 input quadwords.
4561 SDValue NewV;
4562 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 SmallVector<int, 8> MaskV;
4564 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4565 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004566 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4568 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4569 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004570
Nate Begemanb9a47b82009-02-23 08:49:38 +00004571 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4572 // source words for the shuffle, to aid later transformations.
4573 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004574 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004575 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004577 if (idx != (int)i)
4578 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004580 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004581 AllWordsInNewV = false;
4582 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004583 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004584
Nate Begemanb9a47b82009-02-23 08:49:38 +00004585 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4586 if (AllWordsInNewV) {
4587 for (int i = 0; i != 8; ++i) {
4588 int idx = MaskVals[i];
4589 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004590 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004591 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004592 if ((idx != i) && idx < 4)
4593 pshufhw = false;
4594 if ((idx != i) && idx > 3)
4595 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004596 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 V1 = NewV;
4598 V2Used = false;
4599 BestLoQuad = 0;
4600 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004601 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004602
Nate Begemanb9a47b82009-02-23 08:49:38 +00004603 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4604 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004605 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004606 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4607 unsigned TargetMask = 0;
4608 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004609 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004610 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4611 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4612 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004613 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004614 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004615 }
Eric Christopherfd179292009-08-27 18:07:15 +00004616
Nate Begemanb9a47b82009-02-23 08:49:38 +00004617 // If we have SSSE3, and all words of the result are from 1 input vector,
4618 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4619 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004620 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004621 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004622
Nate Begemanb9a47b82009-02-23 08:49:38 +00004623 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004624 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004625 // mask, and elements that come from V1 in the V2 mask, so that the two
4626 // results can be OR'd together.
4627 bool TwoInputs = V1Used && V2Used;
4628 for (unsigned i = 0; i != 8; ++i) {
4629 int EltIdx = MaskVals[i] * 2;
4630 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4632 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004633 continue;
4634 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4636 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004637 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004639 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004640 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004642 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004644
Nate Begemanb9a47b82009-02-23 08:49:38 +00004645 // Calculate the shuffle mask for the second input, shuffle it, and
4646 // OR it with the first shuffled input.
4647 pshufbMask.clear();
4648 for (unsigned i = 0; i != 8; ++i) {
4649 int EltIdx = MaskVals[i] * 2;
4650 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4652 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004653 continue;
4654 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4656 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004657 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004659 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004660 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 MVT::v16i8, &pshufbMask[0], 16));
4662 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4663 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004664 }
4665
4666 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4667 // and update MaskVals with new element order.
4668 BitVector InOrder(8);
4669 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004671 for (int i = 0; i != 4; ++i) {
4672 int idx = MaskVals[i];
4673 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 InOrder.set(i);
4676 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004678 InOrder.set(i);
4679 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004681 }
4682 }
4683 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004687
4688 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4689 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4690 NewV.getOperand(0),
4691 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4692 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004693 }
Eric Christopherfd179292009-08-27 18:07:15 +00004694
Nate Begemanb9a47b82009-02-23 08:49:38 +00004695 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4696 // and update MaskVals with the new element order.
4697 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004699 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004700 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004701 for (unsigned i = 4; i != 8; ++i) {
4702 int idx = MaskVals[i];
4703 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004705 InOrder.set(i);
4706 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004708 InOrder.set(i);
4709 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004710 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004711 }
4712 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004715
4716 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4717 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4718 NewV.getOperand(0),
4719 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4720 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004721 }
Eric Christopherfd179292009-08-27 18:07:15 +00004722
Nate Begemanb9a47b82009-02-23 08:49:38 +00004723 // In case BestHi & BestLo were both -1, which means each quadword has a word
4724 // from each of the four input quadwords, calculate the InOrder bitvector now
4725 // before falling through to the insert/extract cleanup.
4726 if (BestLoQuad == -1 && BestHiQuad == -1) {
4727 NewV = V1;
4728 for (int i = 0; i != 8; ++i)
4729 if (MaskVals[i] < 0 || MaskVals[i] == i)
4730 InOrder.set(i);
4731 }
Eric Christopherfd179292009-08-27 18:07:15 +00004732
Nate Begemanb9a47b82009-02-23 08:49:38 +00004733 // The other elements are put in the right place using pextrw and pinsrw.
4734 for (unsigned i = 0; i != 8; ++i) {
4735 if (InOrder[i])
4736 continue;
4737 int EltIdx = MaskVals[i];
4738 if (EltIdx < 0)
4739 continue;
4740 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004742 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004743 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004744 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004746 DAG.getIntPtrConstant(i));
4747 }
4748 return NewV;
4749}
4750
4751// v16i8 shuffles - Prefer shuffles in the following order:
4752// 1. [ssse3] 1 x pshufb
4753// 2. [ssse3] 2 x pshufb + 1 x por
4754// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4755static
Nate Begeman9008ca62009-04-27 18:41:29 +00004756SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004757 SelectionDAG &DAG,
4758 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 SDValue V1 = SVOp->getOperand(0);
4760 SDValue V2 = SVOp->getOperand(1);
4761 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004764
Nate Begemanb9a47b82009-02-23 08:49:38 +00004765 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004766 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004767 // present, fall back to case 3.
4768 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4769 bool V1Only = true;
4770 bool V2Only = true;
4771 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004773 if (EltIdx < 0)
4774 continue;
4775 if (EltIdx < 16)
4776 V2Only = false;
4777 else
4778 V1Only = false;
4779 }
Eric Christopherfd179292009-08-27 18:07:15 +00004780
Nate Begemanb9a47b82009-02-23 08:49:38 +00004781 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4782 if (TLI.getSubtarget()->hasSSSE3()) {
4783 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004784
Nate Begemanb9a47b82009-02-23 08:49:38 +00004785 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004786 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004787 //
4788 // Otherwise, we have elements from both input vectors, and must zero out
4789 // elements that come from V2 in the first mask, and V1 in the second mask
4790 // so that we can OR them together.
4791 bool TwoInputs = !(V1Only || V2Only);
4792 for (unsigned i = 0; i != 16; ++i) {
4793 int EltIdx = MaskVals[i];
4794 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004796 continue;
4797 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 }
4800 // If all the elements are from V2, assign it to V1 and return after
4801 // building the first pshufb.
4802 if (V2Only)
4803 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004805 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004806 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004807 if (!TwoInputs)
4808 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004809
Nate Begemanb9a47b82009-02-23 08:49:38 +00004810 // Calculate the shuffle mask for the second input, shuffle it, and
4811 // OR it with the first shuffled input.
4812 pshufbMask.clear();
4813 for (unsigned i = 0; i != 16; ++i) {
4814 int EltIdx = MaskVals[i];
4815 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004817 continue;
4818 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004822 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 MVT::v16i8, &pshufbMask[0], 16));
4824 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004825 }
Eric Christopherfd179292009-08-27 18:07:15 +00004826
Nate Begemanb9a47b82009-02-23 08:49:38 +00004827 // No SSSE3 - Calculate in place words and then fix all out of place words
4828 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4829 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4831 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004832 SDValue NewV = V2Only ? V2 : V1;
4833 for (int i = 0; i != 8; ++i) {
4834 int Elt0 = MaskVals[i*2];
4835 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004836
Nate Begemanb9a47b82009-02-23 08:49:38 +00004837 // This word of the result is all undef, skip it.
4838 if (Elt0 < 0 && Elt1 < 0)
4839 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004840
Nate Begemanb9a47b82009-02-23 08:49:38 +00004841 // This word of the result is already in the correct place, skip it.
4842 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4843 continue;
4844 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4845 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004846
Nate Begemanb9a47b82009-02-23 08:49:38 +00004847 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4848 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4849 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004850
4851 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4852 // using a single extract together, load it and store it.
4853 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004855 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004857 DAG.getIntPtrConstant(i));
4858 continue;
4859 }
4860
Nate Begemanb9a47b82009-02-23 08:49:38 +00004861 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004862 // source byte is not also odd, shift the extracted word left 8 bits
4863 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004864 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004866 DAG.getIntPtrConstant(Elt1 / 2));
4867 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004869 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004870 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004871 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4872 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004873 }
4874 // If Elt0 is defined, extract it from the appropriate source. If the
4875 // source byte is not also even, shift the extracted word right 8 bits. If
4876 // Elt1 was also defined, OR the extracted values together before
4877 // inserting them in the result.
4878 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004879 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004880 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4881 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004883 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004884 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4886 DAG.getConstant(0x00FF, MVT::i16));
4887 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004888 : InsElt0;
4889 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004891 DAG.getIntPtrConstant(i));
4892 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004894}
4895
Evan Cheng7a831ce2007-12-15 03:00:47 +00004896/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004897/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004898/// done when every pair / quad of shuffle mask elements point to elements in
4899/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004900/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004901static
Nate Begeman9008ca62009-04-27 18:41:29 +00004902SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004903 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004904 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004905 SDValue V1 = SVOp->getOperand(0);
4906 SDValue V2 = SVOp->getOperand(1);
4907 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004908 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004909 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004911 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 case MVT::v4f32: NewVT = MVT::v2f64; break;
4913 case MVT::v4i32: NewVT = MVT::v2i64; break;
4914 case MVT::v8i16: NewVT = MVT::v4i32; break;
4915 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004916 }
4917
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 int Scale = NumElems / NewWidth;
4919 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004920 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 int StartIdx = -1;
4922 for (int j = 0; j < Scale; ++j) {
4923 int EltIdx = SVOp->getMaskElt(i+j);
4924 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004925 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004927 StartIdx = EltIdx - (EltIdx % Scale);
4928 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004929 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004930 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004931 if (StartIdx == -1)
4932 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004933 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004934 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004935 }
4936
Dale Johannesenace16102009-02-03 19:33:06 +00004937 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4938 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004940}
4941
Evan Chengd880b972008-05-09 21:53:03 +00004942/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004943///
Owen Andersone50ed302009-08-10 22:56:29 +00004944static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004945 SDValue SrcOp, SelectionDAG &DAG,
4946 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004948 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004949 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004950 LD = dyn_cast<LoadSDNode>(SrcOp);
4951 if (!LD) {
4952 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4953 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004954 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4955 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004956 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4957 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004958 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004959 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004961 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4962 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4963 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4964 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004965 SrcOp.getOperand(0)
4966 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004967 }
4968 }
4969 }
4970
Dale Johannesenace16102009-02-03 19:33:06 +00004971 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4972 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004973 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004974 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004975}
4976
Evan Chengace3c172008-07-22 21:13:36 +00004977/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4978/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004979static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004980LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4981 SDValue V1 = SVOp->getOperand(0);
4982 SDValue V2 = SVOp->getOperand(1);
4983 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004984 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004985
Evan Chengace3c172008-07-22 21:13:36 +00004986 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004987 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004988 SmallVector<int, 8> Mask1(4U, -1);
4989 SmallVector<int, 8> PermMask;
4990 SVOp->getMask(PermMask);
4991
Evan Chengace3c172008-07-22 21:13:36 +00004992 unsigned NumHi = 0;
4993 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004994 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004995 int Idx = PermMask[i];
4996 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004997 Locs[i] = std::make_pair(-1, -1);
4998 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5000 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005001 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005002 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005003 NumLo++;
5004 } else {
5005 Locs[i] = std::make_pair(1, NumHi);
5006 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005007 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005008 NumHi++;
5009 }
5010 }
5011 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005012
Evan Chengace3c172008-07-22 21:13:36 +00005013 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005014 // If no more than two elements come from either vector. This can be
5015 // implemented with two shuffles. First shuffle gather the elements.
5016 // The second shuffle, which takes the first shuffle as both of its
5017 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005018 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005019
Nate Begeman9008ca62009-04-27 18:41:29 +00005020 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005021
Evan Chengace3c172008-07-22 21:13:36 +00005022 for (unsigned i = 0; i != 4; ++i) {
5023 if (Locs[i].first == -1)
5024 continue;
5025 else {
5026 unsigned Idx = (i < 2) ? 0 : 4;
5027 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005028 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005029 }
5030 }
5031
Nate Begeman9008ca62009-04-27 18:41:29 +00005032 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005033 } else if (NumLo == 3 || NumHi == 3) {
5034 // Otherwise, we must have three elements from one vector, call it X, and
5035 // one element from the other, call it Y. First, use a shufps to build an
5036 // intermediate vector with the one element from Y and the element from X
5037 // that will be in the same half in the final destination (the indexes don't
5038 // matter). Then, use a shufps to build the final vector, taking the half
5039 // containing the element from Y from the intermediate, and the other half
5040 // from X.
5041 if (NumHi == 3) {
5042 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005043 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005044 std::swap(V1, V2);
5045 }
5046
5047 // Find the element from V2.
5048 unsigned HiIndex;
5049 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005050 int Val = PermMask[HiIndex];
5051 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005052 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005053 if (Val >= 4)
5054 break;
5055 }
5056
Nate Begeman9008ca62009-04-27 18:41:29 +00005057 Mask1[0] = PermMask[HiIndex];
5058 Mask1[1] = -1;
5059 Mask1[2] = PermMask[HiIndex^1];
5060 Mask1[3] = -1;
5061 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005062
5063 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005064 Mask1[0] = PermMask[0];
5065 Mask1[1] = PermMask[1];
5066 Mask1[2] = HiIndex & 1 ? 6 : 4;
5067 Mask1[3] = HiIndex & 1 ? 4 : 6;
5068 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005069 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005070 Mask1[0] = HiIndex & 1 ? 2 : 0;
5071 Mask1[1] = HiIndex & 1 ? 0 : 2;
5072 Mask1[2] = PermMask[2];
5073 Mask1[3] = PermMask[3];
5074 if (Mask1[2] >= 0)
5075 Mask1[2] += 4;
5076 if (Mask1[3] >= 0)
5077 Mask1[3] += 4;
5078 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005079 }
Evan Chengace3c172008-07-22 21:13:36 +00005080 }
5081
5082 // Break it into (shuffle shuffle_hi, shuffle_lo).
5083 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005084 SmallVector<int,8> LoMask(4U, -1);
5085 SmallVector<int,8> HiMask(4U, -1);
5086
5087 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005088 unsigned MaskIdx = 0;
5089 unsigned LoIdx = 0;
5090 unsigned HiIdx = 2;
5091 for (unsigned i = 0; i != 4; ++i) {
5092 if (i == 2) {
5093 MaskPtr = &HiMask;
5094 MaskIdx = 1;
5095 LoIdx = 0;
5096 HiIdx = 2;
5097 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005098 int Idx = PermMask[i];
5099 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005100 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005101 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005102 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005103 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005104 LoIdx++;
5105 } else {
5106 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005107 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005108 HiIdx++;
5109 }
5110 }
5111
Nate Begeman9008ca62009-04-27 18:41:29 +00005112 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5113 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5114 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005115 for (unsigned i = 0; i != 4; ++i) {
5116 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005117 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005118 } else {
5119 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005120 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005121 }
5122 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005123 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005124}
5125
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005126static bool MayFoldVectorLoad(SDValue V) {
5127 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5128 V = V.getOperand(0);
5129 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5130 V = V.getOperand(0);
5131 if (MayFoldLoad(V))
5132 return true;
5133 return false;
5134}
5135
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005136// FIXME: the version above should always be used. Since there's
5137// a bug where several vector shuffles can't be folded because the
5138// DAG is not updated during lowering and a node claims to have two
5139// uses while it only has one, use this version, and let isel match
5140// another instruction if the load really happens to have more than
5141// one use. Remove this version after this bug get fixed.
5142static bool RelaxedMayFoldVectorLoad(SDValue V) {
5143 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5144 V = V.getOperand(0);
5145 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5146 V = V.getOperand(0);
5147 if (ISD::isNormalLoad(V.getNode()))
5148 return true;
5149 return false;
5150}
5151
5152/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5153/// a vector extract, and if both can be later optimized into a single load.
5154/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5155/// here because otherwise a target specific shuffle node is going to be
5156/// emitted for this shuffle, and the optimization not done.
5157/// FIXME: This is probably not the best approach, but fix the problem
5158/// until the right path is decided.
5159static
5160bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5161 const TargetLowering &TLI) {
5162 EVT VT = V.getValueType();
5163 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5164
5165 // Be sure that the vector shuffle is present in a pattern like this:
5166 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5167 if (!V.hasOneUse())
5168 return false;
5169
5170 SDNode *N = *V.getNode()->use_begin();
5171 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5172 return false;
5173
5174 SDValue EltNo = N->getOperand(1);
5175 if (!isa<ConstantSDNode>(EltNo))
5176 return false;
5177
5178 // If the bit convert changed the number of elements, it is unsafe
5179 // to examine the mask.
5180 bool HasShuffleIntoBitcast = false;
5181 if (V.getOpcode() == ISD::BIT_CONVERT) {
5182 EVT SrcVT = V.getOperand(0).getValueType();
5183 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5184 return false;
5185 V = V.getOperand(0);
5186 HasShuffleIntoBitcast = true;
5187 }
5188
5189 // Select the input vector, guarding against out of range extract vector.
5190 unsigned NumElems = VT.getVectorNumElements();
5191 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5192 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5193 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5194
5195 // Skip one more bit_convert if necessary
5196 if (V.getOpcode() == ISD::BIT_CONVERT)
5197 V = V.getOperand(0);
5198
5199 if (ISD::isNormalLoad(V.getNode())) {
5200 // Is the original load suitable?
5201 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5202
5203 // FIXME: avoid the multi-use bug that is preventing lots of
5204 // of foldings to be detected, this is still wrong of course, but
5205 // give the temporary desired behavior, and if it happens that
5206 // the load has real more uses, during isel it will not fold, and
5207 // will generate poor code.
5208 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5209 return false;
5210
5211 if (!HasShuffleIntoBitcast)
5212 return true;
5213
5214 // If there's a bitcast before the shuffle, check if the load type and
5215 // alignment is valid.
5216 unsigned Align = LN0->getAlignment();
5217 unsigned NewAlign =
5218 TLI.getTargetData()->getABITypeAlignment(
5219 VT.getTypeForEVT(*DAG.getContext()));
5220
5221 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5222 return false;
5223 }
5224
5225 return true;
5226}
5227
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005228static
5229SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5230 bool HasSSE2) {
5231 SDValue V1 = Op.getOperand(0);
5232 SDValue V2 = Op.getOperand(1);
5233 EVT VT = Op.getValueType();
5234
5235 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5236
5237 if (HasSSE2 && VT == MVT::v2f64)
5238 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5239
5240 // v4f32 or v4i32
5241 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5242}
5243
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005244static
5245SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5246 SDValue V1 = Op.getOperand(0);
5247 SDValue V2 = Op.getOperand(1);
5248 EVT VT = Op.getValueType();
5249
5250 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5251 "unsupported shuffle type");
5252
5253 if (V2.getOpcode() == ISD::UNDEF)
5254 V2 = V1;
5255
5256 // v4i32 or v4f32
5257 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5258}
5259
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005260static
5261SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5262 SDValue V1 = Op.getOperand(0);
5263 SDValue V2 = Op.getOperand(1);
5264 EVT VT = Op.getValueType();
5265 unsigned NumElems = VT.getVectorNumElements();
5266
5267 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5268 // operand of these instructions is only memory, so check if there's a
5269 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5270 // same masks.
5271 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005272
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005273 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005274 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005275 CanFoldLoad = true;
5276
5277 // When V1 is a load, it can be folded later into a store in isel, example:
5278 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5279 // turns into:
5280 // (MOVLPSmr addr:$src1, VR128:$src2)
5281 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005282 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005283 CanFoldLoad = true;
5284
5285 if (CanFoldLoad) {
5286 if (HasSSE2 && NumElems == 2)
5287 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5288
5289 if (NumElems == 4)
5290 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5291 }
5292
5293 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5294 // movl and movlp will both match v2i64, but v2i64 is never matched by
5295 // movl earlier because we make it strict to avoid messing with the movlp load
5296 // folding logic (see the code above getMOVLP call). Match it here then,
5297 // this is horrible, but will stay like this until we move all shuffle
5298 // matching to x86 specific nodes. Note that for the 1st condition all
5299 // types are matched with movsd.
5300 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5301 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5302 else if (HasSSE2)
5303 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5304
5305
5306 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5307
5308 // Invert the operand order and use SHUFPS to match it.
5309 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5310 X86::getShuffleSHUFImmediate(SVOp), DAG);
5311}
5312
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005313static inline unsigned getUNPCKLOpcode(EVT VT) {
5314 switch(VT.getSimpleVT().SimpleTy) {
5315 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5316 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5317 case MVT::v4f32: return X86ISD::UNPCKLPS;
5318 case MVT::v2f64: return X86ISD::UNPCKLPD;
5319 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5320 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5321 default:
5322 llvm_unreachable("Unknow type for unpckl");
5323 }
5324 return 0;
5325}
5326
5327static inline unsigned getUNPCKHOpcode(EVT VT) {
5328 switch(VT.getSimpleVT().SimpleTy) {
5329 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5330 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5331 case MVT::v4f32: return X86ISD::UNPCKHPS;
5332 case MVT::v2f64: return X86ISD::UNPCKHPD;
5333 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5334 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5335 default:
5336 llvm_unreachable("Unknow type for unpckh");
5337 }
5338 return 0;
5339}
5340
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005341static
5342SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005343 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005344 const X86Subtarget *Subtarget) {
5345 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5346 EVT VT = Op.getValueType();
5347 DebugLoc dl = Op.getDebugLoc();
5348 SDValue V1 = Op.getOperand(0);
5349 SDValue V2 = Op.getOperand(1);
5350
5351 if (isZeroShuffle(SVOp))
5352 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5353
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005354 // Handle splat operations
5355 if (SVOp->isSplat()) {
5356 // Special case, this is the only place now where it's
5357 // allowed to return a vector_shuffle operation without
5358 // using a target specific node, because *hopefully* it
5359 // will be optimized away by the dag combiner.
5360 if (VT.getVectorNumElements() <= 4 &&
5361 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5362 return Op;
5363
5364 // Handle splats by matching through known masks
5365 if (VT.getVectorNumElements() <= 4)
5366 return SDValue();
5367
5368 // Canonize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005369 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005370 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005371
5372 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5373 // do it!
5374 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5375 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5376 if (NewOp.getNode())
5377 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5378 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5379 // FIXME: Figure out a cleaner way to do this.
5380 // Try to make use of movq to zero out the top part.
5381 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5382 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5383 if (NewOp.getNode()) {
5384 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5385 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5386 DAG, Subtarget, dl);
5387 }
5388 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5389 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5390 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5391 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5392 DAG, Subtarget, dl);
5393 }
5394 }
5395 return SDValue();
5396}
5397
Dan Gohman475871a2008-07-27 21:46:04 +00005398SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005399X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005400 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005401 SDValue V1 = Op.getOperand(0);
5402 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005403 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005404 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005405 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005406 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005407 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5408 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005409 bool V1IsSplat = false;
5410 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005411 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005412 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005413 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005414 MachineFunction &MF = DAG.getMachineFunction();
5415 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005416
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005417 // FIXME: this is somehow handled during isel by MMX pattern fragments. Remove
5418 // the check or come up with another solution when all MMX move to intrinsics,
5419 // but don't allow this to be considered legal, we don't want vector_shuffle
5420 // operations to be matched during isel anymore.
5421 if (isMMX && SVOp->isSplat())
5422 return Op;
5423
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005424 // Vector shuffle lowering takes 3 steps:
5425 //
5426 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5427 // narrowing and commutation of operands should be handled.
5428 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5429 // shuffle nodes.
5430 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5431 // so the shuffle can be broken into other shuffles and the legalizer can
5432 // try the lowering again.
5433 //
5434 // The general ideia is that no vector_shuffle operation should be left to
5435 // be matched during isel, all of them must be converted to a target specific
5436 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005437
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005438 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5439 // narrowing and commutation of operands should be handled. The actual code
5440 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005441 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005442 if (NewOp.getNode())
5443 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005444
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005445 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5446 // unpckh_undef). Only use pshufd if speed is more important than size.
5447 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5448 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5449 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5450 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5451 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5452 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005453
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005454 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
5455 RelaxedMayFoldVectorLoad(V1) && !isMMX)
5456 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
5457
5458 if (!isMMX && X86::isMOVHLPS_v_undef_Mask(SVOp))
5459 return getMOVHighToLow(Op, dl, DAG);
5460
5461 // Use to match splats
5462 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5463 (VT == MVT::v2f64 || VT == MVT::v2i64))
5464 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5465
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005466 if (X86::isPSHUFDMask(SVOp)) {
5467 // The actual implementation will match the mask in the if above and then
5468 // during isel it can match several different instructions, not only pshufd
5469 // as its name says, sad but true, emulate the behavior for now...
5470 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5471 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5472
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005473 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5474
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005475 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005476 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5477
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005478 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005479 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5480 TargetMask, DAG);
5481
5482 if (VT == MVT::v4f32)
5483 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5484 TargetMask, DAG);
5485 }
Eric Christopherfd179292009-08-27 18:07:15 +00005486
Evan Chengf26ffe92008-05-29 08:22:04 +00005487 // Check if this can be converted into a logical shift.
5488 bool isLeft = false;
5489 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005490 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005491 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005492 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005493 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005494 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005495 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005496 EVT EltVT = VT.getVectorElementType();
5497 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005498 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005499 }
Eric Christopherfd179292009-08-27 18:07:15 +00005500
Nate Begeman9008ca62009-04-27 18:41:29 +00005501 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005502 if (V1IsUndef)
5503 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005504 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005505 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005506 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005507 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005508 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5509
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005510 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005511 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5512 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005513 }
Eric Christopherfd179292009-08-27 18:07:15 +00005514
Nate Begeman9008ca62009-04-27 18:41:29 +00005515 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005516 if (!isMMX) {
Daniel Dunbar31394222010-09-03 19:38:11 +00005517 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005518 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5519
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005520 if (X86::isMOVHLPSMask(SVOp))
5521 return getMOVHighToLow(Op, dl, DAG);
5522
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005523 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5524 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5525
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005526 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5527 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5528
5529 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005530 return getMOVLP(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005531 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005532
Nate Begeman9008ca62009-04-27 18:41:29 +00005533 if (ShouldXformToMOVHLPS(SVOp) ||
5534 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5535 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005536
Evan Chengf26ffe92008-05-29 08:22:04 +00005537 if (isShift) {
5538 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005539 EVT EltVT = VT.getVectorElementType();
5540 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005541 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005542 }
Eric Christopherfd179292009-08-27 18:07:15 +00005543
Evan Cheng9eca5e82006-10-25 21:49:50 +00005544 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005545 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5546 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005547 V1IsSplat = isSplatVector(V1.getNode());
5548 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005549
Chris Lattner8a594482007-11-25 00:24:49 +00005550 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005551 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005552 Op = CommuteVectorShuffle(SVOp, DAG);
5553 SVOp = cast<ShuffleVectorSDNode>(Op);
5554 V1 = SVOp->getOperand(0);
5555 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005556 std::swap(V1IsSplat, V2IsSplat);
5557 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005558 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005559 }
5560
Nate Begeman9008ca62009-04-27 18:41:29 +00005561 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5562 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005563 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005564 return V1;
5565 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5566 // the instruction selector will not match, so get a canonical MOVL with
5567 // swapped operands to undo the commute.
5568 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005569 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005570
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005571 if (X86::isUNPCKLMask(SVOp))
5572 return (isMMX) ?
5573 Op : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
5574
5575 if (X86::isUNPCKHMask(SVOp))
5576 return (isMMX) ?
5577 Op : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005578
Evan Cheng9bbbb982006-10-25 20:48:19 +00005579 if (V2IsSplat) {
5580 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005581 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005582 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005583 SDValue NewMask = NormalizeMask(SVOp, DAG);
5584 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5585 if (NSVOp != SVOp) {
5586 if (X86::isUNPCKLMask(NSVOp, true)) {
5587 return NewMask;
5588 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5589 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005590 }
5591 }
5592 }
5593
Evan Cheng9eca5e82006-10-25 21:49:50 +00005594 if (Commuted) {
5595 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005596 // FIXME: this seems wrong.
5597 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5598 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005599
5600 if (X86::isUNPCKLMask(NewSVOp))
5601 return (isMMX) ?
5602 NewOp : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
5603
5604 if (X86::isUNPCKHMask(NewSVOp))
5605 return (isMMX) ?
5606 NewOp : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005607 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005608
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005610
5611 // Normalize the node to match x86 shuffle ops if needed
5612 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5613 return CommuteVectorShuffle(SVOp, DAG);
5614
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005615 // The checks below are all present in isShuffleMaskLegal, but they are
5616 // inlined here right now to enable us to directly emit target specific
5617 // nodes, and remove one by one until they don't return Op anymore.
5618 SmallVector<int, 16> M;
5619 SVOp->getMask(M);
5620
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005621 if (isPALIGNRMask(M, VT, HasSSSE3))
5622 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5623 X86::getShufflePALIGNRImmediate(SVOp),
5624 DAG);
5625
Bruno Cardoso Lopes2eb63df2010-09-04 02:58:56 +00005626 // Only a few shuffle masks are handled for 64-bit vectors (MMX), and
5627 // 64-bit vectors which made to this point can't be handled, they are
5628 // expanded.
Bruno Cardoso Lopes67fc1e72010-09-07 18:24:00 +00005629 if (isMMX)
Bruno Cardoso Lopes828f6ae2010-09-04 02:50:13 +00005630 return SDValue();
5631
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005632 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5633 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5634 if (VT == MVT::v2f64)
5635 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5636 if (VT == MVT::v2i64)
5637 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5638 }
5639
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005640 if (isPSHUFHWMask(M, VT))
5641 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5642 X86::getShufflePSHUFHWImmediate(SVOp),
5643 DAG);
5644
5645 if (isPSHUFLWMask(M, VT))
5646 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5647 X86::getShufflePSHUFLWImmediate(SVOp),
5648 DAG);
5649
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005650 if (isSHUFPMask(M, VT)) {
5651 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5652 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5653 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5654 TargetMask, DAG);
5655 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5656 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5657 TargetMask, DAG);
5658 }
5659
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005660 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5661 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5662 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5663 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5664 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5665 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5666
Evan Cheng14b32e12007-12-11 01:46:18 +00005667 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005669 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005670 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005671 return NewOp;
5672 }
5673
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005675 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 if (NewOp.getNode())
5677 return NewOp;
5678 }
Eric Christopherfd179292009-08-27 18:07:15 +00005679
Evan Chengace3c172008-07-22 21:13:36 +00005680 // Handle all 4 wide cases with a number of shuffles except for MMX.
5681 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005682 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005683
Dan Gohman475871a2008-07-27 21:46:04 +00005684 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005685}
5686
Dan Gohman475871a2008-07-27 21:46:04 +00005687SDValue
5688X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005689 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005690 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005691 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005692 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005694 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005696 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005697 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005698 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005699 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5700 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5701 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5703 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005704 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005706 Op.getOperand(0)),
5707 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005709 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005711 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005712 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005714 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5715 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005716 // result has a single use which is a store or a bitcast to i32. And in
5717 // the case of a store, it's not worth it if the index is a constant 0,
5718 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005719 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005720 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005721 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005722 if ((User->getOpcode() != ISD::STORE ||
5723 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5724 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005725 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005727 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5729 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005730 Op.getOperand(0)),
5731 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5733 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005734 // ExtractPS works with constant index.
5735 if (isa<ConstantSDNode>(Op.getOperand(1)))
5736 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005737 }
Dan Gohman475871a2008-07-27 21:46:04 +00005738 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005739}
5740
5741
Dan Gohman475871a2008-07-27 21:46:04 +00005742SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005743X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5744 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005745 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005746 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005747
Evan Cheng62a3f152008-03-24 21:52:23 +00005748 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005749 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005750 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005751 return Res;
5752 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005753
Owen Andersone50ed302009-08-10 22:56:29 +00005754 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005755 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005756 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005757 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005758 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005759 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005760 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5762 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005763 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005765 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005766 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005767 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005768 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005769 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005770 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005771 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005772 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005773 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005774 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005775 if (Idx == 0)
5776 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005777
Evan Cheng0db9fe62006-04-25 20:13:52 +00005778 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005779 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005780 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005781 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005782 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005783 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005784 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005785 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005786 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5787 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5788 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005789 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005790 if (Idx == 0)
5791 return Op;
5792
5793 // UNPCKHPD the element to the lowest double word, then movsd.
5794 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5795 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005796 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005798 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005799 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005800 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005801 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005802 }
5803
Dan Gohman475871a2008-07-27 21:46:04 +00005804 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005805}
5806
Dan Gohman475871a2008-07-27 21:46:04 +00005807SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005808X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5809 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005810 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005811 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005812 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005813
Dan Gohman475871a2008-07-27 21:46:04 +00005814 SDValue N0 = Op.getOperand(0);
5815 SDValue N1 = Op.getOperand(1);
5816 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005817
Dan Gohman8a55ce42009-09-23 21:02:20 +00005818 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005819 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005820 unsigned Opc;
5821 if (VT == MVT::v8i16)
5822 Opc = X86ISD::PINSRW;
5823 else if (VT == MVT::v4i16)
5824 Opc = X86ISD::MMX_PINSRW;
5825 else if (VT == MVT::v16i8)
5826 Opc = X86ISD::PINSRB;
5827 else
5828 Opc = X86ISD::PINSRB;
5829
Nate Begeman14d12ca2008-02-11 04:19:36 +00005830 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5831 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 if (N1.getValueType() != MVT::i32)
5833 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5834 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005835 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005836 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005837 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005838 // Bits [7:6] of the constant are the source select. This will always be
5839 // zero here. The DAG Combiner may combine an extract_elt index into these
5840 // bits. For example (insert (extract, 3), 2) could be matched by putting
5841 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005842 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005843 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005844 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005845 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005846 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005847 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005849 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005850 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005851 // PINSR* works with constant index.
5852 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005853 }
Dan Gohman475871a2008-07-27 21:46:04 +00005854 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005855}
5856
Dan Gohman475871a2008-07-27 21:46:04 +00005857SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005858X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005859 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005860 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005861
5862 if (Subtarget->hasSSE41())
5863 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5864
Dan Gohman8a55ce42009-09-23 21:02:20 +00005865 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005866 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005867
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005868 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005869 SDValue N0 = Op.getOperand(0);
5870 SDValue N1 = Op.getOperand(1);
5871 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005872
Dan Gohman8a55ce42009-09-23 21:02:20 +00005873 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005874 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5875 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 if (N1.getValueType() != MVT::i32)
5877 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5878 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005879 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005880 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5881 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882 }
Dan Gohman475871a2008-07-27 21:46:04 +00005883 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005884}
5885
Dan Gohman475871a2008-07-27 21:46:04 +00005886SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005887X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005888 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005889
5890 if (Op.getValueType() == MVT::v1i64 &&
5891 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005893
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5895 EVT VT = MVT::v2i32;
5896 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005897 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 case MVT::v16i8:
5899 case MVT::v8i16:
5900 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005901 break;
5902 }
Dale Johannesenace16102009-02-03 19:33:06 +00005903 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5904 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005905}
5906
Bill Wendling056292f2008-09-16 21:48:12 +00005907// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5908// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5909// one of the above mentioned nodes. It has to be wrapped because otherwise
5910// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5911// be used to form addressing mode. These wrapped nodes will be selected
5912// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005913SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005914X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005916
Chris Lattner41621a22009-06-26 19:22:52 +00005917 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5918 // global base reg.
5919 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005920 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005921 CodeModel::Model M = getTargetMachine().getCodeModel();
5922
Chris Lattner4f066492009-07-11 20:29:19 +00005923 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005924 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005925 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005926 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005927 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005928 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005929 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005930
Evan Cheng1606e8e2009-03-13 07:51:59 +00005931 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005932 CP->getAlignment(),
5933 CP->getOffset(), OpFlag);
5934 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005935 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005936 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005937 if (OpFlag) {
5938 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005939 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005940 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005941 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005942 }
5943
5944 return Result;
5945}
5946
Dan Gohmand858e902010-04-17 15:26:15 +00005947SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005948 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005949
Chris Lattner18c59872009-06-27 04:16:01 +00005950 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5951 // global base reg.
5952 unsigned char OpFlag = 0;
5953 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005954 CodeModel::Model M = getTargetMachine().getCodeModel();
5955
Chris Lattner4f066492009-07-11 20:29:19 +00005956 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005957 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005958 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005959 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005960 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005961 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005962 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005963
Chris Lattner18c59872009-06-27 04:16:01 +00005964 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5965 OpFlag);
5966 DebugLoc DL = JT->getDebugLoc();
5967 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005968
Chris Lattner18c59872009-06-27 04:16:01 +00005969 // With PIC, the address is actually $g + Offset.
5970 if (OpFlag) {
5971 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5972 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005973 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005974 Result);
5975 }
Eric Christopherfd179292009-08-27 18:07:15 +00005976
Chris Lattner18c59872009-06-27 04:16:01 +00005977 return Result;
5978}
5979
5980SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005981X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005982 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005983
Chris Lattner18c59872009-06-27 04:16:01 +00005984 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5985 // global base reg.
5986 unsigned char OpFlag = 0;
5987 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005988 CodeModel::Model M = getTargetMachine().getCodeModel();
5989
Chris Lattner4f066492009-07-11 20:29:19 +00005990 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005991 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005992 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005993 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005994 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005995 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005996 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005997
Chris Lattner18c59872009-06-27 04:16:01 +00005998 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005999
Chris Lattner18c59872009-06-27 04:16:01 +00006000 DebugLoc DL = Op.getDebugLoc();
6001 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006002
6003
Chris Lattner18c59872009-06-27 04:16:01 +00006004 // With PIC, the address is actually $g + Offset.
6005 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006006 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006007 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6008 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006009 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006010 Result);
6011 }
Eric Christopherfd179292009-08-27 18:07:15 +00006012
Chris Lattner18c59872009-06-27 04:16:01 +00006013 return Result;
6014}
6015
Dan Gohman475871a2008-07-27 21:46:04 +00006016SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006017X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006018 // Create the TargetBlockAddressAddress node.
6019 unsigned char OpFlags =
6020 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006021 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006022 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006023 DebugLoc dl = Op.getDebugLoc();
6024 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6025 /*isTarget=*/true, OpFlags);
6026
Dan Gohmanf705adb2009-10-30 01:28:02 +00006027 if (Subtarget->isPICStyleRIPRel() &&
6028 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006029 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6030 else
6031 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006032
Dan Gohman29cbade2009-11-20 23:18:13 +00006033 // With PIC, the address is actually $g + Offset.
6034 if (isGlobalRelativeToPICBase(OpFlags)) {
6035 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6036 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6037 Result);
6038 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006039
6040 return Result;
6041}
6042
6043SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006044X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006045 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006046 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006047 // Create the TargetGlobalAddress node, folding in the constant
6048 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006049 unsigned char OpFlags =
6050 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006051 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006052 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006053 if (OpFlags == X86II::MO_NO_FLAG &&
6054 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006055 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006056 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006057 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006058 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006059 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006060 }
Eric Christopherfd179292009-08-27 18:07:15 +00006061
Chris Lattner4f066492009-07-11 20:29:19 +00006062 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006063 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006064 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6065 else
6066 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006067
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006068 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006069 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006070 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6071 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006072 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006073 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006074
Chris Lattner36c25012009-07-10 07:34:39 +00006075 // For globals that require a load from a stub to get the address, emit the
6076 // load.
6077 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006078 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006079 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006080
Dan Gohman6520e202008-10-18 02:06:02 +00006081 // If there was a non-zero offset that we didn't fold, create an explicit
6082 // addition for it.
6083 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006084 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006085 DAG.getConstant(Offset, getPointerTy()));
6086
Evan Cheng0db9fe62006-04-25 20:13:52 +00006087 return Result;
6088}
6089
Evan Chengda43bcf2008-09-24 00:05:32 +00006090SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006091X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006092 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006093 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006094 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006095}
6096
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006097static SDValue
6098GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006099 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006100 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006101 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006102 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006103 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006104 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006105 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006106 GA->getOffset(),
6107 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006108 if (InFlag) {
6109 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006110 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006111 } else {
6112 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006113 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006114 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006115
6116 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006117 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006118
Rafael Espindola15f1b662009-04-24 12:59:40 +00006119 SDValue Flag = Chain.getValue(1);
6120 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006121}
6122
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006123// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006124static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006125LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006126 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006127 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006128 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6129 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006130 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006131 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006132 InFlag = Chain.getValue(1);
6133
Chris Lattnerb903bed2009-06-26 21:20:29 +00006134 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006135}
6136
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006137// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006138static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006139LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006140 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006141 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6142 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006143}
6144
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006145// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6146// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006147static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006148 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006149 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006150 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006151 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00006152 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006153 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006154 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00006155 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00006156
6157 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
Chris Lattner51abfe42010-09-21 06:02:19 +00006158 MachinePointerInfo(), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006159
Chris Lattnerb903bed2009-06-26 21:20:29 +00006160 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006161 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6162 // initialexec.
6163 unsigned WrapperKind = X86ISD::Wrapper;
6164 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006165 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006166 } else if (is64Bit) {
6167 assert(model == TLSModel::InitialExec);
6168 OperandFlags = X86II::MO_GOTTPOFF;
6169 WrapperKind = X86ISD::WrapperRIP;
6170 } else {
6171 assert(model == TLSModel::InitialExec);
6172 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006173 }
Eric Christopherfd179292009-08-27 18:07:15 +00006174
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006175 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6176 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00006177 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
6178 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006179 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006180 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006181
Rafael Espindola9a580232009-02-27 13:37:18 +00006182 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006183 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006184 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006185
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006186 // The address of the thread local variable is the add of the thread
6187 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006188 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006189}
6190
Dan Gohman475871a2008-07-27 21:46:04 +00006191SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006192X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00006193
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006194 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006195 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006196
Eric Christopher30ef0e52010-06-03 04:07:48 +00006197 if (Subtarget->isTargetELF()) {
6198 // TODO: implement the "local dynamic" model
6199 // TODO: implement the "initial exec"model for pic executables
6200
6201 // If GV is an alias then use the aliasee for determining
6202 // thread-localness.
6203 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6204 GV = GA->resolveAliasedGlobal(false);
6205
6206 TLSModel::Model model
6207 = getTLSModel(GV, getTargetMachine().getRelocationModel());
6208
6209 switch (model) {
6210 case TLSModel::GeneralDynamic:
6211 case TLSModel::LocalDynamic: // not implemented
6212 if (Subtarget->is64Bit())
6213 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6214 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
6215
6216 case TLSModel::InitialExec:
6217 case TLSModel::LocalExec:
6218 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6219 Subtarget->is64Bit());
6220 }
6221 } else if (Subtarget->isTargetDarwin()) {
6222 // Darwin only has one model of TLS. Lower to that.
6223 unsigned char OpFlag = 0;
6224 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6225 X86ISD::WrapperRIP : X86ISD::Wrapper;
6226
6227 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6228 // global base reg.
6229 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6230 !Subtarget->is64Bit();
6231 if (PIC32)
6232 OpFlag = X86II::MO_TLVP_PIC_BASE;
6233 else
6234 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00006235 DebugLoc DL = Op.getDebugLoc();
6236 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006237 getPointerTy(),
6238 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006239 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
6240
6241 // With PIC32, the address is actually $g + Offset.
6242 if (PIC32)
6243 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6244 DAG.getNode(X86ISD::GlobalBaseReg,
6245 DebugLoc(), getPointerTy()),
6246 Offset);
6247
6248 // Lowering the machine isd will make sure everything is in the right
6249 // location.
6250 SDValue Args[] = { Offset };
6251 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
6252
6253 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6254 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6255 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006256
Eric Christopher30ef0e52010-06-03 04:07:48 +00006257 // And our return value (tls address) is in the standard call return value
6258 // location.
6259 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6260 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006261 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00006262
6263 assert(false &&
6264 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006265
Torok Edwinc23197a2009-07-14 16:55:14 +00006266 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006267 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006268}
6269
Evan Cheng0db9fe62006-04-25 20:13:52 +00006270
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006271/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006272/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006273SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006274 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006275 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006276 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006277 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006278 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006279 SDValue ShOpLo = Op.getOperand(0);
6280 SDValue ShOpHi = Op.getOperand(1);
6281 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006282 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006283 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006284 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006285
Dan Gohman475871a2008-07-27 21:46:04 +00006286 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006287 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006288 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6289 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006290 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006291 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6292 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006293 }
Evan Chenge3413162006-01-09 18:33:28 +00006294
Owen Anderson825b72b2009-08-11 20:47:22 +00006295 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6296 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006297 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006298 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006299
Dan Gohman475871a2008-07-27 21:46:04 +00006300 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006302 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6303 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006304
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006305 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006306 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6307 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006308 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006309 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6310 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006311 }
6312
Dan Gohman475871a2008-07-27 21:46:04 +00006313 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006314 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006315}
Evan Chenga3195e82006-01-12 22:54:21 +00006316
Dan Gohmand858e902010-04-17 15:26:15 +00006317SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6318 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006319 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006320
6321 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006322 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006323 return Op;
6324 }
6325 return SDValue();
6326 }
6327
Owen Anderson825b72b2009-08-11 20:47:22 +00006328 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006329 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006330
Eli Friedman36df4992009-05-27 00:47:34 +00006331 // These are really Legal; return the operand so the caller accepts it as
6332 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006333 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006334 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006335 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006336 Subtarget->is64Bit()) {
6337 return Op;
6338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006339
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006340 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006341 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006342 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006343 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006344 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006345 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006346 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006347 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006348 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006349 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6350}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006351
Owen Andersone50ed302009-08-10 22:56:29 +00006352SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006353 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006354 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006355 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00006356 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006357 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006358 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006359 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006360 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006361 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006362 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006363 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00006364 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006365 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006366
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006367 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006368 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006370
6371 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6372 // shouldn't be necessary except that RFP cannot be live across
6373 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006374 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006375 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006376 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006377 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006378 SDValue Ops[] = {
6379 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6380 };
6381 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00006382 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006383 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006384 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006385 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006386
Evan Cheng0db9fe62006-04-25 20:13:52 +00006387 return Result;
6388}
6389
Bill Wendling8b8a6362009-01-17 03:56:04 +00006390// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006391SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6392 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006393 // This algorithm is not obvious. Here it is in C code, more or less:
6394 /*
6395 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6396 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6397 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006398
Bill Wendling8b8a6362009-01-17 03:56:04 +00006399 // Copy ints to xmm registers.
6400 __m128i xh = _mm_cvtsi32_si128( hi );
6401 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006402
Bill Wendling8b8a6362009-01-17 03:56:04 +00006403 // Combine into low half of a single xmm register.
6404 __m128i x = _mm_unpacklo_epi32( xh, xl );
6405 __m128d d;
6406 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006407
Bill Wendling8b8a6362009-01-17 03:56:04 +00006408 // Merge in appropriate exponents to give the integer bits the right
6409 // magnitude.
6410 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006411
Bill Wendling8b8a6362009-01-17 03:56:04 +00006412 // Subtract away the biases to deal with the IEEE-754 double precision
6413 // implicit 1.
6414 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006415
Bill Wendling8b8a6362009-01-17 03:56:04 +00006416 // All conversions up to here are exact. The correctly rounded result is
6417 // calculated using the current rounding mode using the following
6418 // horizontal add.
6419 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6420 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6421 // store doesn't really need to be here (except
6422 // maybe to zero the other double)
6423 return sd;
6424 }
6425 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006426
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006427 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006428 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006429
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006430 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006431 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006432 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6433 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6434 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6435 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006436 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006437 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006438
Bill Wendling8b8a6362009-01-17 03:56:04 +00006439 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006440 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006441 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006442 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006443 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006444 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006445 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006446
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6448 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006449 Op.getOperand(0),
6450 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6452 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006453 Op.getOperand(0),
6454 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6456 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006457 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006458 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6460 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6461 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006462 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006463 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006465
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006466 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006467 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006468 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6469 DAG.getUNDEF(MVT::v2f64), ShufMask);
6470 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6471 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006472 DAG.getIntPtrConstant(0));
6473}
6474
Bill Wendling8b8a6362009-01-17 03:56:04 +00006475// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006476SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6477 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006478 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006479 // FP constant to bias correct the final result.
6480 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006481 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006482
6483 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006484 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6485 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006486 Op.getOperand(0),
6487 DAG.getIntPtrConstant(0)));
6488
Owen Anderson825b72b2009-08-11 20:47:22 +00006489 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6490 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006491 DAG.getIntPtrConstant(0));
6492
6493 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6495 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006496 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006497 MVT::v2f64, Load)),
6498 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006499 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006500 MVT::v2f64, Bias)));
6501 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6502 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006503 DAG.getIntPtrConstant(0));
6504
6505 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006506 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006507
6508 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006509 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006510
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006512 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006513 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006514 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006515 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006516 }
6517
6518 // Handle final rounding.
6519 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006520}
6521
Dan Gohmand858e902010-04-17 15:26:15 +00006522SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6523 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006524 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006525 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006526
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006527 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006528 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6529 // the optimization here.
6530 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006531 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006532
Owen Andersone50ed302009-08-10 22:56:29 +00006533 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006534 EVT DstVT = Op.getValueType();
6535 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006536 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006537 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006538 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006539
6540 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006541 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006542 if (SrcVT == MVT::i32) {
6543 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6544 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6545 getPointerTy(), StackSlot, WordOff);
6546 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6547 StackSlot, NULL, 0, false, false, 0);
6548 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6549 OffsetSlot, NULL, 0, false, false, 0);
6550 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6551 return Fild;
6552 }
6553
6554 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6555 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006556 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006557 // For i64 source, we need to add the appropriate power of 2 if the input
6558 // was negative. This is the same as the optimization in
6559 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6560 // we must be careful to do the computation in x87 extended precision, not
6561 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6562 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6563 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6564 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6565
6566 APInt FF(32, 0x5F800000ULL);
6567
6568 // Check whether the sign bit is set.
6569 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6570 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6571 ISD::SETLT);
6572
6573 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6574 SDValue FudgePtr = DAG.getConstantPool(
6575 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6576 getPointerTy());
6577
6578 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6579 SDValue Zero = DAG.getIntPtrConstant(0);
6580 SDValue Four = DAG.getIntPtrConstant(4);
6581 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6582 Zero, Four);
6583 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6584
6585 // Load the value out, extending it from f32 to f80.
6586 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006587 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006588 FudgePtr, MachinePointerInfo::getConstantPool(),
6589 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006590 // Extend everything to 80 bits to force it to be done on x87.
6591 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6592 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006593}
6594
Dan Gohman475871a2008-07-27 21:46:04 +00006595std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006596FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006597 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006598
Owen Andersone50ed302009-08-10 22:56:29 +00006599 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006600
6601 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006602 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6603 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006604 }
6605
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6607 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006608 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006610 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006612 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006613 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006614 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006616 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006617 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006618
Evan Cheng87c89352007-10-15 20:11:21 +00006619 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6620 // stack slot.
6621 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006622 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006623 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006624 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006625
Evan Cheng0db9fe62006-04-25 20:13:52 +00006626 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006627 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006628 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6630 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6631 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006632 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006633
Dan Gohman475871a2008-07-27 21:46:04 +00006634 SDValue Chain = DAG.getEntryNode();
6635 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006636 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006637 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006638 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006639 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006640 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006642 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006643 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6644 };
Dale Johannesenace16102009-02-03 19:33:06 +00006645 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006646 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006647 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6649 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006650
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006652 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006653 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006654
Chris Lattner27a6c732007-11-24 07:07:01 +00006655 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006656}
6657
Dan Gohmand858e902010-04-17 15:26:15 +00006658SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6659 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006660 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 if (Op.getValueType() == MVT::v2i32 &&
6662 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006663 return Op;
6664 }
6665 return SDValue();
6666 }
6667
Eli Friedman948e95a2009-05-23 09:59:16 +00006668 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006669 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006670 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6671 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006672
Chris Lattner27a6c732007-11-24 07:07:01 +00006673 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006674 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006675 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006676}
6677
Dan Gohmand858e902010-04-17 15:26:15 +00006678SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6679 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006680 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6681 SDValue FIST = Vals.first, StackSlot = Vals.second;
6682 assert(FIST.getNode() && "Unexpected failure");
6683
6684 // Load the result.
6685 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006686 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006687}
6688
Dan Gohmand858e902010-04-17 15:26:15 +00006689SDValue X86TargetLowering::LowerFABS(SDValue Op,
6690 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006691 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006692 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006693 EVT VT = Op.getValueType();
6694 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006695 if (VT.isVector())
6696 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006698 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006699 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006700 CV.push_back(C);
6701 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006703 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006704 CV.push_back(C);
6705 CV.push_back(C);
6706 CV.push_back(C);
6707 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006709 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006710 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006711 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006712 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006713 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006714 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006715}
6716
Dan Gohmand858e902010-04-17 15:26:15 +00006717SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006718 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006719 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006720 EVT VT = Op.getValueType();
6721 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006722 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006723 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006724 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006726 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006727 CV.push_back(C);
6728 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006729 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006730 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006731 CV.push_back(C);
6732 CV.push_back(C);
6733 CV.push_back(C);
6734 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006736 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006737 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006738 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006739 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006740 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006741 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006742 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006743 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6744 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006745 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006747 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006748 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006749 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750}
6751
Dan Gohmand858e902010-04-17 15:26:15 +00006752SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006753 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006754 SDValue Op0 = Op.getOperand(0);
6755 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006756 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006757 EVT VT = Op.getValueType();
6758 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006759
6760 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006761 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006762 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006763 SrcVT = VT;
6764 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006765 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006766 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006767 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006768 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006769 }
6770
6771 // At this point the operands and the result should have the same
6772 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006773
Evan Cheng68c47cb2007-01-05 07:55:56 +00006774 // First get the sign bit of second operand.
6775 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006777 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6778 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006779 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006780 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6781 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6783 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006784 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006785 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006786 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006787 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006788 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006789 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006790 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006791
6792 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006793 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 // Op0 is MVT::f32, Op1 is MVT::f64.
6795 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6796 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6797 DAG.getConstant(32, MVT::i32));
6798 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6799 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006800 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006801 }
6802
Evan Cheng73d6cf12007-01-05 21:37:56 +00006803 // Clear first operand sign bit.
6804 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006806 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6807 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006808 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006809 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6810 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6811 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6812 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006813 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006814 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006815 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006816 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006817 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006818 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006819 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006820
6821 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006822 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006823}
6824
Dan Gohman076aee32009-03-04 19:44:21 +00006825/// Emit nodes that will be selected as "test Op0,Op0", or something
6826/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006827SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006828 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006829 DebugLoc dl = Op.getDebugLoc();
6830
Dan Gohman31125812009-03-07 01:58:32 +00006831 // CF and OF aren't always set the way we want. Determine which
6832 // of these we need.
6833 bool NeedCF = false;
6834 bool NeedOF = false;
6835 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006836 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006837 case X86::COND_A: case X86::COND_AE:
6838 case X86::COND_B: case X86::COND_BE:
6839 NeedCF = true;
6840 break;
6841 case X86::COND_G: case X86::COND_GE:
6842 case X86::COND_L: case X86::COND_LE:
6843 case X86::COND_O: case X86::COND_NO:
6844 NeedOF = true;
6845 break;
Dan Gohman31125812009-03-07 01:58:32 +00006846 }
6847
Dan Gohman076aee32009-03-04 19:44:21 +00006848 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006849 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6850 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006851 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6852 // Emit a CMP with 0, which is the TEST pattern.
6853 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6854 DAG.getConstant(0, Op.getValueType()));
6855
6856 unsigned Opcode = 0;
6857 unsigned NumOperands = 0;
6858 switch (Op.getNode()->getOpcode()) {
6859 case ISD::ADD:
6860 // Due to an isel shortcoming, be conservative if this add is likely to be
6861 // selected as part of a load-modify-store instruction. When the root node
6862 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6863 // uses of other nodes in the match, such as the ADD in this case. This
6864 // leads to the ADD being left around and reselected, with the result being
6865 // two adds in the output. Alas, even if none our users are stores, that
6866 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6867 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6868 // climbing the DAG back to the root, and it doesn't seem to be worth the
6869 // effort.
6870 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006871 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006872 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6873 goto default_case;
6874
6875 if (ConstantSDNode *C =
6876 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6877 // An add of one will be selected as an INC.
6878 if (C->getAPIntValue() == 1) {
6879 Opcode = X86ISD::INC;
6880 NumOperands = 1;
6881 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006882 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006883
6884 // An add of negative one (subtract of one) will be selected as a DEC.
6885 if (C->getAPIntValue().isAllOnesValue()) {
6886 Opcode = X86ISD::DEC;
6887 NumOperands = 1;
6888 break;
6889 }
Dan Gohman076aee32009-03-04 19:44:21 +00006890 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006891
6892 // Otherwise use a regular EFLAGS-setting add.
6893 Opcode = X86ISD::ADD;
6894 NumOperands = 2;
6895 break;
6896 case ISD::AND: {
6897 // If the primary and result isn't used, don't bother using X86ISD::AND,
6898 // because a TEST instruction will be better.
6899 bool NonFlagUse = false;
6900 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6901 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6902 SDNode *User = *UI;
6903 unsigned UOpNo = UI.getOperandNo();
6904 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6905 // Look pass truncate.
6906 UOpNo = User->use_begin().getOperandNo();
6907 User = *User->use_begin();
6908 }
6909
6910 if (User->getOpcode() != ISD::BRCOND &&
6911 User->getOpcode() != ISD::SETCC &&
6912 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6913 NonFlagUse = true;
6914 break;
6915 }
Dan Gohman076aee32009-03-04 19:44:21 +00006916 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006917
6918 if (!NonFlagUse)
6919 break;
6920 }
6921 // FALL THROUGH
6922 case ISD::SUB:
6923 case ISD::OR:
6924 case ISD::XOR:
6925 // Due to the ISEL shortcoming noted above, be conservative if this op is
6926 // likely to be selected as part of a load-modify-store instruction.
6927 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6928 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6929 if (UI->getOpcode() == ISD::STORE)
6930 goto default_case;
6931
6932 // Otherwise use a regular EFLAGS-setting instruction.
6933 switch (Op.getNode()->getOpcode()) {
6934 default: llvm_unreachable("unexpected operator!");
6935 case ISD::SUB: Opcode = X86ISD::SUB; break;
6936 case ISD::OR: Opcode = X86ISD::OR; break;
6937 case ISD::XOR: Opcode = X86ISD::XOR; break;
6938 case ISD::AND: Opcode = X86ISD::AND; break;
6939 }
6940
6941 NumOperands = 2;
6942 break;
6943 case X86ISD::ADD:
6944 case X86ISD::SUB:
6945 case X86ISD::INC:
6946 case X86ISD::DEC:
6947 case X86ISD::OR:
6948 case X86ISD::XOR:
6949 case X86ISD::AND:
6950 return SDValue(Op.getNode(), 1);
6951 default:
6952 default_case:
6953 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006954 }
6955
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006956 if (Opcode == 0)
6957 // Emit a CMP with 0, which is the TEST pattern.
6958 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6959 DAG.getConstant(0, Op.getValueType()));
6960
6961 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6962 SmallVector<SDValue, 4> Ops;
6963 for (unsigned i = 0; i != NumOperands; ++i)
6964 Ops.push_back(Op.getOperand(i));
6965
6966 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6967 DAG.ReplaceAllUsesWith(Op, New);
6968 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006969}
6970
6971/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6972/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006973SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006974 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006975 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6976 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006977 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006978
6979 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006981}
6982
Evan Chengd40d03e2010-01-06 19:38:29 +00006983/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6984/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006985SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6986 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006987 SDValue Op0 = And.getOperand(0);
6988 SDValue Op1 = And.getOperand(1);
6989 if (Op0.getOpcode() == ISD::TRUNCATE)
6990 Op0 = Op0.getOperand(0);
6991 if (Op1.getOpcode() == ISD::TRUNCATE)
6992 Op1 = Op1.getOperand(0);
6993
Evan Chengd40d03e2010-01-06 19:38:29 +00006994 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006995 if (Op1.getOpcode() == ISD::SHL)
6996 std::swap(Op0, Op1);
6997 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006998 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6999 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007000 // If we looked past a truncate, check that it's only truncating away
7001 // known zeros.
7002 unsigned BitWidth = Op0.getValueSizeInBits();
7003 unsigned AndBitWidth = And.getValueSizeInBits();
7004 if (BitWidth > AndBitWidth) {
7005 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7006 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7007 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7008 return SDValue();
7009 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007010 LHS = Op1;
7011 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007012 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007013 } else if (Op1.getOpcode() == ISD::Constant) {
7014 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7015 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007016 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7017 LHS = AndLHS.getOperand(0);
7018 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007019 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007020 }
Evan Cheng0488db92007-09-25 01:57:46 +00007021
Evan Chengd40d03e2010-01-06 19:38:29 +00007022 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007023 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007024 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007025 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007026 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007027 // Also promote i16 to i32 for performance / code size reason.
7028 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007029 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007030 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007031
Evan Chengd40d03e2010-01-06 19:38:29 +00007032 // If the operand types disagree, extend the shift amount to match. Since
7033 // BT ignores high bits (like shifts) we can use anyextend.
7034 if (LHS.getValueType() != RHS.getValueType())
7035 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007036
Evan Chengd40d03e2010-01-06 19:38:29 +00007037 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7038 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7039 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7040 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007041 }
7042
Evan Cheng54de3ea2010-01-05 06:52:31 +00007043 return SDValue();
7044}
7045
Dan Gohmand858e902010-04-17 15:26:15 +00007046SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007047 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7048 SDValue Op0 = Op.getOperand(0);
7049 SDValue Op1 = Op.getOperand(1);
7050 DebugLoc dl = Op.getDebugLoc();
7051 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7052
7053 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007054 // Lower (X & (1 << N)) == 0 to BT(X, N).
7055 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7056 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7057 if (Op0.getOpcode() == ISD::AND &&
7058 Op0.hasOneUse() &&
7059 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007060 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007061 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7062 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7063 if (NewSetCC.getNode())
7064 return NewSetCC;
7065 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007066
Evan Cheng2c755ba2010-02-27 07:36:59 +00007067 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7068 if (Op0.getOpcode() == X86ISD::SETCC &&
7069 Op1.getOpcode() == ISD::Constant &&
7070 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7071 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7072 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7073 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7074 bool Invert = (CC == ISD::SETNE) ^
7075 cast<ConstantSDNode>(Op1)->isNullValue();
7076 if (Invert)
7077 CCode = X86::GetOppositeBranchCondition(CCode);
7078 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7079 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7080 }
7081
Evan Chenge5b51ac2010-04-17 06:13:15 +00007082 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007083 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007084 if (X86CC == X86::COND_INVALID)
7085 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007086
Evan Cheng552f09a2010-04-26 19:06:11 +00007087 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007088
7089 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007090 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007091 return DAG.getNode(ISD::AND, dl, MVT::i8,
7092 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7093 DAG.getConstant(X86CC, MVT::i8), Cond),
7094 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007095
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7097 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007098}
7099
Dan Gohmand858e902010-04-17 15:26:15 +00007100SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007101 SDValue Cond;
7102 SDValue Op0 = Op.getOperand(0);
7103 SDValue Op1 = Op.getOperand(1);
7104 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007105 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007106 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7107 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007108 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007109
7110 if (isFP) {
7111 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007112 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007113 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7114 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007115 bool Swap = false;
7116
7117 switch (SetCCOpcode) {
7118 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007119 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007120 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007121 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007122 case ISD::SETGT: Swap = true; // Fallthrough
7123 case ISD::SETLT:
7124 case ISD::SETOLT: SSECC = 1; break;
7125 case ISD::SETOGE:
7126 case ISD::SETGE: Swap = true; // Fallthrough
7127 case ISD::SETLE:
7128 case ISD::SETOLE: SSECC = 2; break;
7129 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007130 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007131 case ISD::SETNE: SSECC = 4; break;
7132 case ISD::SETULE: Swap = true;
7133 case ISD::SETUGE: SSECC = 5; break;
7134 case ISD::SETULT: Swap = true;
7135 case ISD::SETUGT: SSECC = 6; break;
7136 case ISD::SETO: SSECC = 7; break;
7137 }
7138 if (Swap)
7139 std::swap(Op0, Op1);
7140
Nate Begemanfb8ead02008-07-25 19:05:58 +00007141 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007142 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007143 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007144 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7146 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007147 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007148 }
7149 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007150 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7152 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007153 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007154 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007155 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007156 }
7157 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007160
Nate Begeman30a0de92008-07-17 16:51:19 +00007161 // We are handling one of the integer comparisons here. Since SSE only has
7162 // GT and EQ comparisons for integer, swapping operands and multiple
7163 // operations may be required for some comparisons.
7164 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7165 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007166
Owen Anderson825b72b2009-08-11 20:47:22 +00007167 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007168 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 case MVT::v8i8:
7170 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
7171 case MVT::v4i16:
7172 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
7173 case MVT::v2i32:
7174 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7175 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007177
Nate Begeman30a0de92008-07-17 16:51:19 +00007178 switch (SetCCOpcode) {
7179 default: break;
7180 case ISD::SETNE: Invert = true;
7181 case ISD::SETEQ: Opc = EQOpc; break;
7182 case ISD::SETLT: Swap = true;
7183 case ISD::SETGT: Opc = GTOpc; break;
7184 case ISD::SETGE: Swap = true;
7185 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7186 case ISD::SETULT: Swap = true;
7187 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7188 case ISD::SETUGE: Swap = true;
7189 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7190 }
7191 if (Swap)
7192 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007193
Nate Begeman30a0de92008-07-17 16:51:19 +00007194 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7195 // bits of the inputs before performing those operations.
7196 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007197 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007198 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7199 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007200 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007201 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7202 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007203 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7204 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007206
Dale Johannesenace16102009-02-03 19:33:06 +00007207 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007208
7209 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007210 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007211 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007212
Nate Begeman30a0de92008-07-17 16:51:19 +00007213 return Result;
7214}
Evan Cheng0488db92007-09-25 01:57:46 +00007215
Evan Cheng370e5342008-12-03 08:38:43 +00007216// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007217static bool isX86LogicalCmp(SDValue Op) {
7218 unsigned Opc = Op.getNode()->getOpcode();
7219 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7220 return true;
7221 if (Op.getResNo() == 1 &&
7222 (Opc == X86ISD::ADD ||
7223 Opc == X86ISD::SUB ||
7224 Opc == X86ISD::SMUL ||
7225 Opc == X86ISD::UMUL ||
7226 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007227 Opc == X86ISD::DEC ||
7228 Opc == X86ISD::OR ||
7229 Opc == X86ISD::XOR ||
7230 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007231 return true;
7232
7233 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007234}
7235
Dan Gohmand858e902010-04-17 15:26:15 +00007236SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007237 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007238 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007239 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007240 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007241
Dan Gohman1a492952009-10-20 16:22:37 +00007242 if (Cond.getOpcode() == ISD::SETCC) {
7243 SDValue NewCond = LowerSETCC(Cond, DAG);
7244 if (NewCond.getNode())
7245 Cond = NewCond;
7246 }
Evan Cheng734503b2006-09-11 02:19:56 +00007247
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007248 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7249 SDValue Op1 = Op.getOperand(1);
7250 SDValue Op2 = Op.getOperand(2);
7251 if (Cond.getOpcode() == X86ISD::SETCC &&
7252 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7253 SDValue Cmp = Cond.getOperand(1);
7254 if (Cmp.getOpcode() == X86ISD::CMP) {
7255 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7256 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7257 ConstantSDNode *RHSC =
7258 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7259 if (N1C && N1C->isAllOnesValue() &&
7260 N2C && N2C->isNullValue() &&
7261 RHSC && RHSC->isNullValue()) {
7262 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007263 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007264 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7265 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7266 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7267 }
7268 }
7269 }
7270
Evan Chengad9c0a32009-12-15 00:53:42 +00007271 // Look pass (and (setcc_carry (cmp ...)), 1).
7272 if (Cond.getOpcode() == ISD::AND &&
7273 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7274 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7275 if (C && C->getAPIntValue() == 1)
7276 Cond = Cond.getOperand(0);
7277 }
7278
Evan Cheng3f41d662007-10-08 22:16:29 +00007279 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7280 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007281 if (Cond.getOpcode() == X86ISD::SETCC ||
7282 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007283 CC = Cond.getOperand(0);
7284
Dan Gohman475871a2008-07-27 21:46:04 +00007285 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007286 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007287 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007288
Evan Cheng3f41d662007-10-08 22:16:29 +00007289 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007290 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007291 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007292 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007293
Chris Lattnerd1980a52009-03-12 06:52:53 +00007294 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7295 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007296 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007297 addTest = false;
7298 }
7299 }
7300
7301 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007302 // Look pass the truncate.
7303 if (Cond.getOpcode() == ISD::TRUNCATE)
7304 Cond = Cond.getOperand(0);
7305
7306 // We know the result of AND is compared against zero. Try to match
7307 // it to BT.
7308 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7309 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7310 if (NewSetCC.getNode()) {
7311 CC = NewSetCC.getOperand(0);
7312 Cond = NewSetCC.getOperand(1);
7313 addTest = false;
7314 }
7315 }
7316 }
7317
7318 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007320 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007321 }
7322
Evan Cheng0488db92007-09-25 01:57:46 +00007323 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7324 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007325 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7326 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007327 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007328}
7329
Evan Cheng370e5342008-12-03 08:38:43 +00007330// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7331// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7332// from the AND / OR.
7333static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7334 Opc = Op.getOpcode();
7335 if (Opc != ISD::OR && Opc != ISD::AND)
7336 return false;
7337 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7338 Op.getOperand(0).hasOneUse() &&
7339 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7340 Op.getOperand(1).hasOneUse());
7341}
7342
Evan Cheng961d6d42009-02-02 08:19:07 +00007343// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7344// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007345static bool isXor1OfSetCC(SDValue Op) {
7346 if (Op.getOpcode() != ISD::XOR)
7347 return false;
7348 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7349 if (N1C && N1C->getAPIntValue() == 1) {
7350 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7351 Op.getOperand(0).hasOneUse();
7352 }
7353 return false;
7354}
7355
Dan Gohmand858e902010-04-17 15:26:15 +00007356SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007357 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007358 SDValue Chain = Op.getOperand(0);
7359 SDValue Cond = Op.getOperand(1);
7360 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007361 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007362 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007363
Dan Gohman1a492952009-10-20 16:22:37 +00007364 if (Cond.getOpcode() == ISD::SETCC) {
7365 SDValue NewCond = LowerSETCC(Cond, DAG);
7366 if (NewCond.getNode())
7367 Cond = NewCond;
7368 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007369#if 0
7370 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007371 else if (Cond.getOpcode() == X86ISD::ADD ||
7372 Cond.getOpcode() == X86ISD::SUB ||
7373 Cond.getOpcode() == X86ISD::SMUL ||
7374 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007375 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007376#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007377
Evan Chengad9c0a32009-12-15 00:53:42 +00007378 // Look pass (and (setcc_carry (cmp ...)), 1).
7379 if (Cond.getOpcode() == ISD::AND &&
7380 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7381 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7382 if (C && C->getAPIntValue() == 1)
7383 Cond = Cond.getOperand(0);
7384 }
7385
Evan Cheng3f41d662007-10-08 22:16:29 +00007386 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7387 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007388 if (Cond.getOpcode() == X86ISD::SETCC ||
7389 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007390 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007391
Dan Gohman475871a2008-07-27 21:46:04 +00007392 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007393 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007394 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007395 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007396 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007397 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007398 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007399 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007400 default: break;
7401 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007402 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007403 // These can only come from an arithmetic instruction with overflow,
7404 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007405 Cond = Cond.getNode()->getOperand(1);
7406 addTest = false;
7407 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007408 }
Evan Cheng0488db92007-09-25 01:57:46 +00007409 }
Evan Cheng370e5342008-12-03 08:38:43 +00007410 } else {
7411 unsigned CondOpc;
7412 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7413 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007414 if (CondOpc == ISD::OR) {
7415 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7416 // two branches instead of an explicit OR instruction with a
7417 // separate test.
7418 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007419 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007420 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007421 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007422 Chain, Dest, CC, Cmp);
7423 CC = Cond.getOperand(1).getOperand(0);
7424 Cond = Cmp;
7425 addTest = false;
7426 }
7427 } else { // ISD::AND
7428 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7429 // two branches instead of an explicit AND instruction with a
7430 // separate test. However, we only do this if this block doesn't
7431 // have a fall-through edge, because this requires an explicit
7432 // jmp when the condition is false.
7433 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007434 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007435 Op.getNode()->hasOneUse()) {
7436 X86::CondCode CCode =
7437 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7438 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007440 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007441 // Look for an unconditional branch following this conditional branch.
7442 // We need this because we need to reverse the successors in order
7443 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007444 if (User->getOpcode() == ISD::BR) {
7445 SDValue FalseBB = User->getOperand(1);
7446 SDNode *NewBR =
7447 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007448 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007449 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007450 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007451
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007453 Chain, Dest, CC, Cmp);
7454 X86::CondCode CCode =
7455 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7456 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007458 Cond = Cmp;
7459 addTest = false;
7460 }
7461 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007462 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007463 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7464 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7465 // It should be transformed during dag combiner except when the condition
7466 // is set by a arithmetics with overflow node.
7467 X86::CondCode CCode =
7468 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7469 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007470 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007471 Cond = Cond.getOperand(0).getOperand(1);
7472 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007473 }
Evan Cheng0488db92007-09-25 01:57:46 +00007474 }
7475
7476 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007477 // Look pass the truncate.
7478 if (Cond.getOpcode() == ISD::TRUNCATE)
7479 Cond = Cond.getOperand(0);
7480
7481 // We know the result of AND is compared against zero. Try to match
7482 // it to BT.
7483 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7484 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7485 if (NewSetCC.getNode()) {
7486 CC = NewSetCC.getOperand(0);
7487 Cond = NewSetCC.getOperand(1);
7488 addTest = false;
7489 }
7490 }
7491 }
7492
7493 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007495 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007496 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007498 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007499}
7500
Anton Korobeynikove060b532007-04-17 19:34:00 +00007501
7502// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7503// Calls to _alloca is needed to probe the stack when allocating more than 4k
7504// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7505// that the guard pages used by the OS virtual memory manager are allocated in
7506// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007507SDValue
7508X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007509 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007510 assert(Subtarget->isTargetCygMing() &&
7511 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007512 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007513
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007514 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007515 SDValue Chain = Op.getOperand(0);
7516 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007517 // FIXME: Ensure alignment here
7518
Dan Gohman475871a2008-07-27 21:46:04 +00007519 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007520
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007522
Dale Johannesendd64c412009-02-04 00:33:20 +00007523 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007524 Flag = Chain.getValue(1);
7525
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007526 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007527
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007528 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7529 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007530
Dale Johannesendd64c412009-02-04 00:33:20 +00007531 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007532
Dan Gohman475871a2008-07-27 21:46:04 +00007533 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007534 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007535}
7536
Dan Gohmand858e902010-04-17 15:26:15 +00007537SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007538 MachineFunction &MF = DAG.getMachineFunction();
7539 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7540
Dan Gohman69de1932008-02-06 22:27:42 +00007541 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007542 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007543
Evan Cheng25ab6902006-09-08 06:48:29 +00007544 if (!Subtarget->is64Bit()) {
7545 // vastart just stores the address of the VarArgsFrameIndex slot into the
7546 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007547 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7548 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007549 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7550 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007551 }
7552
7553 // __va_list_tag:
7554 // gp_offset (0 - 6 * 8)
7555 // fp_offset (48 - 48 + 8 * 16)
7556 // overflow_arg_area (point to parameters coming in memory).
7557 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007558 SmallVector<SDValue, 8> MemOps;
7559 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007560 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007561 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007562 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7563 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007564 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007565 MemOps.push_back(Store);
7566
7567 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007568 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007569 FIN, DAG.getIntPtrConstant(4));
7570 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007571 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7572 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007573 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007574 MemOps.push_back(Store);
7575
7576 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007577 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007579 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7580 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007581 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007582 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007583 MemOps.push_back(Store);
7584
7585 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007586 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007587 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007588 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7589 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007590 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007591 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007592 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007594 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007595}
7596
Dan Gohmand858e902010-04-17 15:26:15 +00007597SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007598 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7599 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007600
Chris Lattner75361b62010-04-07 22:58:41 +00007601 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007602 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007603}
7604
Dan Gohmand858e902010-04-17 15:26:15 +00007605SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007606 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007607 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007608 SDValue Chain = Op.getOperand(0);
7609 SDValue DstPtr = Op.getOperand(1);
7610 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007611 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7612 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007613 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007614
Chris Lattnere72f2022010-09-21 05:40:29 +00007615 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007616 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007617 false,
7618 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007619}
7620
Dan Gohman475871a2008-07-27 21:46:04 +00007621SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007622X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007623 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007624 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007625 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007626 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007627 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007628 case Intrinsic::x86_sse_comieq_ss:
7629 case Intrinsic::x86_sse_comilt_ss:
7630 case Intrinsic::x86_sse_comile_ss:
7631 case Intrinsic::x86_sse_comigt_ss:
7632 case Intrinsic::x86_sse_comige_ss:
7633 case Intrinsic::x86_sse_comineq_ss:
7634 case Intrinsic::x86_sse_ucomieq_ss:
7635 case Intrinsic::x86_sse_ucomilt_ss:
7636 case Intrinsic::x86_sse_ucomile_ss:
7637 case Intrinsic::x86_sse_ucomigt_ss:
7638 case Intrinsic::x86_sse_ucomige_ss:
7639 case Intrinsic::x86_sse_ucomineq_ss:
7640 case Intrinsic::x86_sse2_comieq_sd:
7641 case Intrinsic::x86_sse2_comilt_sd:
7642 case Intrinsic::x86_sse2_comile_sd:
7643 case Intrinsic::x86_sse2_comigt_sd:
7644 case Intrinsic::x86_sse2_comige_sd:
7645 case Intrinsic::x86_sse2_comineq_sd:
7646 case Intrinsic::x86_sse2_ucomieq_sd:
7647 case Intrinsic::x86_sse2_ucomilt_sd:
7648 case Intrinsic::x86_sse2_ucomile_sd:
7649 case Intrinsic::x86_sse2_ucomigt_sd:
7650 case Intrinsic::x86_sse2_ucomige_sd:
7651 case Intrinsic::x86_sse2_ucomineq_sd: {
7652 unsigned Opc = 0;
7653 ISD::CondCode CC = ISD::SETCC_INVALID;
7654 switch (IntNo) {
7655 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007656 case Intrinsic::x86_sse_comieq_ss:
7657 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007658 Opc = X86ISD::COMI;
7659 CC = ISD::SETEQ;
7660 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007661 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007662 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007663 Opc = X86ISD::COMI;
7664 CC = ISD::SETLT;
7665 break;
7666 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007667 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007668 Opc = X86ISD::COMI;
7669 CC = ISD::SETLE;
7670 break;
7671 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007672 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007673 Opc = X86ISD::COMI;
7674 CC = ISD::SETGT;
7675 break;
7676 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007677 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007678 Opc = X86ISD::COMI;
7679 CC = ISD::SETGE;
7680 break;
7681 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007682 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007683 Opc = X86ISD::COMI;
7684 CC = ISD::SETNE;
7685 break;
7686 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007687 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007688 Opc = X86ISD::UCOMI;
7689 CC = ISD::SETEQ;
7690 break;
7691 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007692 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693 Opc = X86ISD::UCOMI;
7694 CC = ISD::SETLT;
7695 break;
7696 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007697 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 Opc = X86ISD::UCOMI;
7699 CC = ISD::SETLE;
7700 break;
7701 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007702 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703 Opc = X86ISD::UCOMI;
7704 CC = ISD::SETGT;
7705 break;
7706 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007707 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007708 Opc = X86ISD::UCOMI;
7709 CC = ISD::SETGE;
7710 break;
7711 case Intrinsic::x86_sse_ucomineq_ss:
7712 case Intrinsic::x86_sse2_ucomineq_sd:
7713 Opc = X86ISD::UCOMI;
7714 CC = ISD::SETNE;
7715 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007716 }
Evan Cheng734503b2006-09-11 02:19:56 +00007717
Dan Gohman475871a2008-07-27 21:46:04 +00007718 SDValue LHS = Op.getOperand(1);
7719 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007720 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007721 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007722 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7723 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7724 DAG.getConstant(X86CC, MVT::i8), Cond);
7725 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007726 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007727 // ptest and testp intrinsics. The intrinsic these come from are designed to
7728 // return an integer value, not just an instruction so lower it to the ptest
7729 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007730 case Intrinsic::x86_sse41_ptestz:
7731 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007732 case Intrinsic::x86_sse41_ptestnzc:
7733 case Intrinsic::x86_avx_ptestz_256:
7734 case Intrinsic::x86_avx_ptestc_256:
7735 case Intrinsic::x86_avx_ptestnzc_256:
7736 case Intrinsic::x86_avx_vtestz_ps:
7737 case Intrinsic::x86_avx_vtestc_ps:
7738 case Intrinsic::x86_avx_vtestnzc_ps:
7739 case Intrinsic::x86_avx_vtestz_pd:
7740 case Intrinsic::x86_avx_vtestc_pd:
7741 case Intrinsic::x86_avx_vtestnzc_pd:
7742 case Intrinsic::x86_avx_vtestz_ps_256:
7743 case Intrinsic::x86_avx_vtestc_ps_256:
7744 case Intrinsic::x86_avx_vtestnzc_ps_256:
7745 case Intrinsic::x86_avx_vtestz_pd_256:
7746 case Intrinsic::x86_avx_vtestc_pd_256:
7747 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7748 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007749 unsigned X86CC = 0;
7750 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007751 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007752 case Intrinsic::x86_avx_vtestz_ps:
7753 case Intrinsic::x86_avx_vtestz_pd:
7754 case Intrinsic::x86_avx_vtestz_ps_256:
7755 case Intrinsic::x86_avx_vtestz_pd_256:
7756 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007757 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007758 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007759 // ZF = 1
7760 X86CC = X86::COND_E;
7761 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007762 case Intrinsic::x86_avx_vtestc_ps:
7763 case Intrinsic::x86_avx_vtestc_pd:
7764 case Intrinsic::x86_avx_vtestc_ps_256:
7765 case Intrinsic::x86_avx_vtestc_pd_256:
7766 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007767 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007768 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007769 // CF = 1
7770 X86CC = X86::COND_B;
7771 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007772 case Intrinsic::x86_avx_vtestnzc_ps:
7773 case Intrinsic::x86_avx_vtestnzc_pd:
7774 case Intrinsic::x86_avx_vtestnzc_ps_256:
7775 case Intrinsic::x86_avx_vtestnzc_pd_256:
7776 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007777 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007778 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007779 // ZF and CF = 0
7780 X86CC = X86::COND_A;
7781 break;
7782 }
Eric Christopherfd179292009-08-27 18:07:15 +00007783
Eric Christopher71c67532009-07-29 00:28:05 +00007784 SDValue LHS = Op.getOperand(1);
7785 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007786 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7787 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7789 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7790 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007791 }
Evan Cheng5759f972008-05-04 09:15:50 +00007792
7793 // Fix vector shift instructions where the last operand is a non-immediate
7794 // i32 value.
7795 case Intrinsic::x86_sse2_pslli_w:
7796 case Intrinsic::x86_sse2_pslli_d:
7797 case Intrinsic::x86_sse2_pslli_q:
7798 case Intrinsic::x86_sse2_psrli_w:
7799 case Intrinsic::x86_sse2_psrli_d:
7800 case Intrinsic::x86_sse2_psrli_q:
7801 case Intrinsic::x86_sse2_psrai_w:
7802 case Intrinsic::x86_sse2_psrai_d:
7803 case Intrinsic::x86_mmx_pslli_w:
7804 case Intrinsic::x86_mmx_pslli_d:
7805 case Intrinsic::x86_mmx_pslli_q:
7806 case Intrinsic::x86_mmx_psrli_w:
7807 case Intrinsic::x86_mmx_psrli_d:
7808 case Intrinsic::x86_mmx_psrli_q:
7809 case Intrinsic::x86_mmx_psrai_w:
7810 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007811 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007812 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007813 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007814
7815 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007816 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007817 switch (IntNo) {
7818 case Intrinsic::x86_sse2_pslli_w:
7819 NewIntNo = Intrinsic::x86_sse2_psll_w;
7820 break;
7821 case Intrinsic::x86_sse2_pslli_d:
7822 NewIntNo = Intrinsic::x86_sse2_psll_d;
7823 break;
7824 case Intrinsic::x86_sse2_pslli_q:
7825 NewIntNo = Intrinsic::x86_sse2_psll_q;
7826 break;
7827 case Intrinsic::x86_sse2_psrli_w:
7828 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7829 break;
7830 case Intrinsic::x86_sse2_psrli_d:
7831 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7832 break;
7833 case Intrinsic::x86_sse2_psrli_q:
7834 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7835 break;
7836 case Intrinsic::x86_sse2_psrai_w:
7837 NewIntNo = Intrinsic::x86_sse2_psra_w;
7838 break;
7839 case Intrinsic::x86_sse2_psrai_d:
7840 NewIntNo = Intrinsic::x86_sse2_psra_d;
7841 break;
7842 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007844 switch (IntNo) {
7845 case Intrinsic::x86_mmx_pslli_w:
7846 NewIntNo = Intrinsic::x86_mmx_psll_w;
7847 break;
7848 case Intrinsic::x86_mmx_pslli_d:
7849 NewIntNo = Intrinsic::x86_mmx_psll_d;
7850 break;
7851 case Intrinsic::x86_mmx_pslli_q:
7852 NewIntNo = Intrinsic::x86_mmx_psll_q;
7853 break;
7854 case Intrinsic::x86_mmx_psrli_w:
7855 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7856 break;
7857 case Intrinsic::x86_mmx_psrli_d:
7858 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7859 break;
7860 case Intrinsic::x86_mmx_psrli_q:
7861 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7862 break;
7863 case Intrinsic::x86_mmx_psrai_w:
7864 NewIntNo = Intrinsic::x86_mmx_psra_w;
7865 break;
7866 case Intrinsic::x86_mmx_psrai_d:
7867 NewIntNo = Intrinsic::x86_mmx_psra_d;
7868 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007869 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007870 }
7871 break;
7872 }
7873 }
Mon P Wangefa42202009-09-03 19:56:25 +00007874
7875 // The vector shift intrinsics with scalars uses 32b shift amounts but
7876 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7877 // to be zero.
7878 SDValue ShOps[4];
7879 ShOps[0] = ShAmt;
7880 ShOps[1] = DAG.getConstant(0, MVT::i32);
7881 if (ShAmtVT == MVT::v4i32) {
7882 ShOps[2] = DAG.getUNDEF(MVT::i32);
7883 ShOps[3] = DAG.getUNDEF(MVT::i32);
7884 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7885 } else {
7886 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7887 }
7888
Owen Andersone50ed302009-08-10 22:56:29 +00007889 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007890 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007891 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007892 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007893 Op.getOperand(1), ShAmt);
7894 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007895 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007896}
Evan Cheng72261582005-12-20 06:22:03 +00007897
Dan Gohmand858e902010-04-17 15:26:15 +00007898SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7899 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007900 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7901 MFI->setReturnAddressIsTaken(true);
7902
Bill Wendling64e87322009-01-16 19:25:27 +00007903 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007904 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007905
7906 if (Depth > 0) {
7907 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7908 SDValue Offset =
7909 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007910 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007911 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007912 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007913 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007914 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007915 }
7916
7917 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007918 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007919 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007920 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007921}
7922
Dan Gohmand858e902010-04-17 15:26:15 +00007923SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007924 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7925 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007926
Owen Andersone50ed302009-08-10 22:56:29 +00007927 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007928 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007929 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7930 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007931 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007932 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007933 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7934 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007935 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007936 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007937}
7938
Dan Gohman475871a2008-07-27 21:46:04 +00007939SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007940 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007941 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007942}
7943
Dan Gohmand858e902010-04-17 15:26:15 +00007944SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007945 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007946 SDValue Chain = Op.getOperand(0);
7947 SDValue Offset = Op.getOperand(1);
7948 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007949 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007950
Dan Gohmand8816272010-08-11 18:14:00 +00007951 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7952 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7953 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007954 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007955
Dan Gohmand8816272010-08-11 18:14:00 +00007956 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7957 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007959 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007960 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007961 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007962
Dale Johannesene4d209d2009-02-03 20:21:25 +00007963 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007964 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007965 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007966}
7967
Dan Gohman475871a2008-07-27 21:46:04 +00007968SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007969 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007970 SDValue Root = Op.getOperand(0);
7971 SDValue Trmp = Op.getOperand(1); // trampoline
7972 SDValue FPtr = Op.getOperand(2); // nested function
7973 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007974 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007975
Dan Gohman69de1932008-02-06 22:27:42 +00007976 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007977
7978 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007979 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007980
7981 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007982 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7983 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007984
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007985 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7986 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007987
7988 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7989
7990 // Load the pointer to the nested function into R11.
7991 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007992 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007993 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007994 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007995
Owen Anderson825b72b2009-08-11 20:47:22 +00007996 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7997 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007998 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7999 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008000
8001 // Load the 'nest' parameter value into R10.
8002 // R10 is specified in X86CallingConv.td
8003 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008004 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8005 DAG.getConstant(10, MVT::i64));
8006 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00008007 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008008
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8010 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00008011 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
8012 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008013
8014 // Jump to the nested function.
8015 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008016 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8017 DAG.getConstant(20, MVT::i64));
8018 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00008019 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008020
8021 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008022 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8023 DAG.getConstant(22, MVT::i64));
8024 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00008025 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008026
Dan Gohman475871a2008-07-27 21:46:04 +00008027 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008028 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008030 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008031 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008032 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008033 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008034 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008035
8036 switch (CC) {
8037 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008038 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008039 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008040 case CallingConv::X86_StdCall: {
8041 // Pass 'nest' parameter in ECX.
8042 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008043 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008044
8045 // Check that ECX wasn't needed by an 'inreg' parameter.
8046 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008047 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008048
Chris Lattner58d74912008-03-12 17:45:29 +00008049 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008050 unsigned InRegCount = 0;
8051 unsigned Idx = 1;
8052
8053 for (FunctionType::param_iterator I = FTy->param_begin(),
8054 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008055 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008056 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008057 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008058
8059 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008060 report_fatal_error("Nest register in use - reduce number of inreg"
8061 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008062 }
8063 }
8064 break;
8065 }
8066 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008067 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008068 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008069 // Pass 'nest' parameter in EAX.
8070 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008071 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008072 break;
8073 }
8074
Dan Gohman475871a2008-07-27 21:46:04 +00008075 SDValue OutChains[4];
8076 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008077
Owen Anderson825b72b2009-08-11 20:47:22 +00008078 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8079 DAG.getConstant(10, MVT::i32));
8080 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008081
Chris Lattnera62fe662010-02-05 19:20:30 +00008082 // This is storing the opcode for MOV32ri.
8083 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008084 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008085 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008086 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00008087 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008088
Owen Anderson825b72b2009-08-11 20:47:22 +00008089 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8090 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00008091 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
8092 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008093
Chris Lattnera62fe662010-02-05 19:20:30 +00008094 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008095 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8096 DAG.getConstant(5, MVT::i32));
8097 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00008098 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008099
Owen Anderson825b72b2009-08-11 20:47:22 +00008100 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8101 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00008102 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
8103 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008104
Dan Gohman475871a2008-07-27 21:46:04 +00008105 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008106 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008107 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008108 }
8109}
8110
Dan Gohmand858e902010-04-17 15:26:15 +00008111SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8112 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008113 /*
8114 The rounding mode is in bits 11:10 of FPSR, and has the following
8115 settings:
8116 00 Round to nearest
8117 01 Round to -inf
8118 10 Round to +inf
8119 11 Round to 0
8120
8121 FLT_ROUNDS, on the other hand, expects the following:
8122 -1 Undefined
8123 0 Round to 0
8124 1 Round to nearest
8125 2 Round to +inf
8126 3 Round to -inf
8127
8128 To perform the conversion, we do:
8129 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8130 */
8131
8132 MachineFunction &MF = DAG.getMachineFunction();
8133 const TargetMachine &TM = MF.getTarget();
8134 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8135 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008136 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008137 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008138
8139 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008140 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008141 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008142
Owen Anderson825b72b2009-08-11 20:47:22 +00008143 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00008144 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008145
8146 // Load FP Control Word from stack slot
Chris Lattner51abfe42010-09-21 06:02:19 +00008147 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot,
8148 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008149
8150 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008151 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008152 DAG.getNode(ISD::SRL, dl, MVT::i16,
8153 DAG.getNode(ISD::AND, dl, MVT::i16,
8154 CWD, DAG.getConstant(0x800, MVT::i16)),
8155 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008156 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008157 DAG.getNode(ISD::SRL, dl, MVT::i16,
8158 DAG.getNode(ISD::AND, dl, MVT::i16,
8159 CWD, DAG.getConstant(0x400, MVT::i16)),
8160 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008161
Dan Gohman475871a2008-07-27 21:46:04 +00008162 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00008163 DAG.getNode(ISD::AND, dl, MVT::i16,
8164 DAG.getNode(ISD::ADD, dl, MVT::i16,
8165 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
8166 DAG.getConstant(1, MVT::i16)),
8167 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008168
8169
Duncan Sands83ec4b62008-06-06 12:08:01 +00008170 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00008171 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008172}
8173
Dan Gohmand858e902010-04-17 15:26:15 +00008174SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008175 EVT VT = Op.getValueType();
8176 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008177 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008178 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008179
8180 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008181 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008182 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008183 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008184 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008185 }
Evan Cheng18efe262007-12-14 02:13:44 +00008186
Evan Cheng152804e2007-12-14 08:30:15 +00008187 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008188 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008189 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008190
8191 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008192 SDValue Ops[] = {
8193 Op,
8194 DAG.getConstant(NumBits+NumBits-1, OpVT),
8195 DAG.getConstant(X86::COND_E, MVT::i8),
8196 Op.getValue(1)
8197 };
8198 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008199
8200 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008202
Owen Anderson825b72b2009-08-11 20:47:22 +00008203 if (VT == MVT::i8)
8204 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008205 return Op;
8206}
8207
Dan Gohmand858e902010-04-17 15:26:15 +00008208SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008209 EVT VT = Op.getValueType();
8210 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008211 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008212 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008213
8214 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008215 if (VT == MVT::i8) {
8216 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008218 }
Evan Cheng152804e2007-12-14 08:30:15 +00008219
8220 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008221 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008222 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008223
8224 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008225 SDValue Ops[] = {
8226 Op,
8227 DAG.getConstant(NumBits, OpVT),
8228 DAG.getConstant(X86::COND_E, MVT::i8),
8229 Op.getValue(1)
8230 };
8231 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008232
Owen Anderson825b72b2009-08-11 20:47:22 +00008233 if (VT == MVT::i8)
8234 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008235 return Op;
8236}
8237
Dan Gohmand858e902010-04-17 15:26:15 +00008238SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008239 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008240 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008241 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008242
Mon P Wangaf9b9522008-12-18 21:42:19 +00008243 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8244 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8245 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8246 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8247 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8248 //
8249 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8250 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8251 // return AloBlo + AloBhi + AhiBlo;
8252
8253 SDValue A = Op.getOperand(0);
8254 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008255
Dale Johannesene4d209d2009-02-03 20:21:25 +00008256 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8258 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008259 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008260 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8261 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008262 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008263 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008264 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008265 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008266 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008267 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008268 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008269 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008270 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008271 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008272 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8273 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008274 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008275 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8276 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008277 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8278 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008279 return Res;
8280}
8281
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008282SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8283 EVT VT = Op.getValueType();
8284 DebugLoc dl = Op.getDebugLoc();
8285 SDValue R = Op.getOperand(0);
8286
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008287 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008288
Nate Begeman51409212010-07-28 00:21:48 +00008289 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8290
8291 if (VT == MVT::v4i32) {
8292 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8293 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8294 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8295
8296 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
8297
8298 std::vector<Constant*> CV(4, CI);
8299 Constant *C = ConstantVector::get(CV);
8300 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8301 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008302 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008303 false, false, 16);
8304
8305 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8306 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8307 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8308 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8309 }
8310 if (VT == MVT::v16i8) {
8311 // a = a << 5;
8312 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8313 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8314 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8315
8316 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8317 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8318
8319 std::vector<Constant*> CVM1(16, CM1);
8320 std::vector<Constant*> CVM2(16, CM2);
8321 Constant *C = ConstantVector::get(CVM1);
8322 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8323 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008324 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008325 false, false, 16);
8326
8327 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8328 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8329 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8330 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8331 DAG.getConstant(4, MVT::i32));
8332 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8333 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8334 R, M, Op);
8335 // a += a
8336 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8337
8338 C = ConstantVector::get(CVM2);
8339 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8340 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008341 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008342 false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +00008343
8344 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8345 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8346 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8347 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8348 DAG.getConstant(2, MVT::i32));
8349 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8350 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8351 R, M, Op);
8352 // a += a
8353 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8354
8355 // return pblendv(r, r+r, a);
8356 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8357 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8358 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8359 return R;
8360 }
8361 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008362}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008363
Dan Gohmand858e902010-04-17 15:26:15 +00008364SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008365 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8366 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008367 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8368 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008369 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008370 SDValue LHS = N->getOperand(0);
8371 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008372 unsigned BaseOp = 0;
8373 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008374 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008375
8376 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008377 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008378 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008379 // A subtract of one will be selected as a INC. Note that INC doesn't
8380 // set CF, so we can't do this for UADDO.
8381 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8382 if (C->getAPIntValue() == 1) {
8383 BaseOp = X86ISD::INC;
8384 Cond = X86::COND_O;
8385 break;
8386 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008387 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008388 Cond = X86::COND_O;
8389 break;
8390 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008391 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008392 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008393 break;
8394 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008395 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8396 // set CF, so we can't do this for USUBO.
8397 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8398 if (C->getAPIntValue() == 1) {
8399 BaseOp = X86ISD::DEC;
8400 Cond = X86::COND_O;
8401 break;
8402 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008403 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008404 Cond = X86::COND_O;
8405 break;
8406 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008407 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008408 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008409 break;
8410 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008411 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008412 Cond = X86::COND_O;
8413 break;
8414 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008415 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008416 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008417 break;
8418 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008419
Bill Wendling61edeb52008-12-02 01:06:39 +00008420 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008421 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008422 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008423
Bill Wendling61edeb52008-12-02 01:06:39 +00008424 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008425 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008426 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008427
Bill Wendling61edeb52008-12-02 01:06:39 +00008428 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8429 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008430}
8431
Eric Christopher9a9d2752010-07-22 02:48:34 +00008432SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8433 DebugLoc dl = Op.getDebugLoc();
8434
Eric Christopherb6729dc2010-08-04 23:03:04 +00008435 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008436 SDValue Chain = Op.getOperand(0);
8437 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008438 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008439 SDValue Ops[] = {
8440 DAG.getRegister(X86::ESP, MVT::i32), // Base
8441 DAG.getTargetConstant(1, MVT::i8), // Scale
8442 DAG.getRegister(0, MVT::i32), // Index
8443 DAG.getTargetConstant(0, MVT::i32), // Disp
8444 DAG.getRegister(0, MVT::i32), // Segment.
8445 Zero,
8446 Chain
8447 };
8448 SDNode *Res =
8449 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8450 array_lengthof(Ops));
8451 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008452 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008453
8454 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008455 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008456 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008457
8458 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8459 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8460 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8461 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8462
8463 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8464 if (!Op1 && !Op2 && !Op3 && Op4)
8465 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8466
8467 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8468 if (Op1 && !Op2 && !Op3 && !Op4)
8469 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8470
8471 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8472 // (MFENCE)>;
8473 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008474}
8475
Dan Gohmand858e902010-04-17 15:26:15 +00008476SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008477 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008478 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008479 unsigned Reg = 0;
8480 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008481 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008482 default:
8483 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008484 case MVT::i8: Reg = X86::AL; size = 1; break;
8485 case MVT::i16: Reg = X86::AX; size = 2; break;
8486 case MVT::i32: Reg = X86::EAX; size = 4; break;
8487 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008488 assert(Subtarget->is64Bit() && "Node not type legal!");
8489 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008490 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008491 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008492 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008493 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008494 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008495 Op.getOperand(1),
8496 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008497 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008498 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008499 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008500 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008501 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008502 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008503 return cpOut;
8504}
8505
Duncan Sands1607f052008-12-01 11:39:25 +00008506SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008507 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008508 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008509 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008510 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008511 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008512 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008513 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8514 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008515 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8517 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008518 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008519 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008520 rdx.getValue(1)
8521 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008522 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008523}
8524
Dale Johannesen7d07b482010-05-21 00:52:33 +00008525SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8526 SelectionDAG &DAG) const {
8527 EVT SrcVT = Op.getOperand(0).getValueType();
8528 EVT DstVT = Op.getValueType();
8529 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8530 Subtarget->hasMMX() && !DisableMMX) &&
8531 "Unexpected custom BIT_CONVERT");
8532 assert((DstVT == MVT::i64 ||
8533 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8534 "Unexpected custom BIT_CONVERT");
8535 // i64 <=> MMX conversions are Legal.
8536 if (SrcVT==MVT::i64 && DstVT.isVector())
8537 return Op;
8538 if (DstVT==MVT::i64 && SrcVT.isVector())
8539 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008540 // MMX <=> MMX conversions are Legal.
8541 if (SrcVT.isVector() && DstVT.isVector())
8542 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008543 // All other conversions need to be expanded.
8544 return SDValue();
8545}
Dan Gohmand858e902010-04-17 15:26:15 +00008546SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008547 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008548 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008549 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008550 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008551 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008552 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008553 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008554 Node->getOperand(0),
8555 Node->getOperand(1), negOp,
8556 cast<AtomicSDNode>(Node)->getSrcValue(),
8557 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008558}
8559
Evan Cheng0db9fe62006-04-25 20:13:52 +00008560/// LowerOperation - Provide custom lowering hooks for some operations.
8561///
Dan Gohmand858e902010-04-17 15:26:15 +00008562SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008563 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008564 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008565 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008566 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8567 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008568 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008569 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008570 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8571 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8572 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8573 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8574 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8575 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008576 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008577 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008578 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008579 case ISD::SHL_PARTS:
8580 case ISD::SRA_PARTS:
8581 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8582 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008583 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008584 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008585 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008586 case ISD::FABS: return LowerFABS(Op, DAG);
8587 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008588 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008589 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008590 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008591 case ISD::SELECT: return LowerSELECT(Op, DAG);
8592 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008593 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008594 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008595 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008596 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008597 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008598 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8599 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008600 case ISD::FRAME_TO_ARGS_OFFSET:
8601 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008602 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008603 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008604 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008605 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008606 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8607 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008608 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008609 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008610 case ISD::SADDO:
8611 case ISD::UADDO:
8612 case ISD::SSUBO:
8613 case ISD::USUBO:
8614 case ISD::SMULO:
8615 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008616 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008617 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008618 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008619}
8620
Duncan Sands1607f052008-12-01 11:39:25 +00008621void X86TargetLowering::
8622ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008623 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008624 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008625 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008626 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008627
8628 SDValue Chain = Node->getOperand(0);
8629 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008630 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008631 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008632 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008633 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008634 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008635 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008636 SDValue Result =
8637 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8638 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008639 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008640 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008641 Results.push_back(Result.getValue(2));
8642}
8643
Duncan Sands126d9072008-07-04 11:47:58 +00008644/// ReplaceNodeResults - Replace a node with an illegal result type
8645/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008646void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8647 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008648 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008649 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008650 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008651 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008652 assert(false && "Do not know how to custom type legalize this operation!");
8653 return;
8654 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008655 std::pair<SDValue,SDValue> Vals =
8656 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008657 SDValue FIST = Vals.first, StackSlot = Vals.second;
8658 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008659 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008660 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008661 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8662 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008663 }
8664 return;
8665 }
8666 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008667 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008668 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008669 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008670 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008671 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008672 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008673 eax.getValue(2));
8674 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8675 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008676 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008677 Results.push_back(edx.getValue(1));
8678 return;
8679 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008680 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008681 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008682 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008683 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008684 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8685 DAG.getConstant(0, MVT::i32));
8686 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8687 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008688 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8689 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008690 cpInL.getValue(1));
8691 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008692 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8693 DAG.getConstant(0, MVT::i32));
8694 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8695 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008696 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008697 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008698 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008699 swapInL.getValue(1));
8700 SDValue Ops[] = { swapInH.getValue(0),
8701 N->getOperand(1),
8702 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008703 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008704 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008705 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008706 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008707 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008708 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008709 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008710 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008711 Results.push_back(cpOutH.getValue(1));
8712 return;
8713 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008714 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008715 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8716 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008717 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008718 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8719 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008720 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008721 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8722 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008723 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008724 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8725 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008726 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008727 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8728 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008729 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008730 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8731 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008732 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008733 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8734 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008735 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008736}
8737
Evan Cheng72261582005-12-20 06:22:03 +00008738const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8739 switch (Opcode) {
8740 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008741 case X86ISD::BSF: return "X86ISD::BSF";
8742 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008743 case X86ISD::SHLD: return "X86ISD::SHLD";
8744 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008745 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008746 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008747 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008748 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008749 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008750 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008751 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8752 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8753 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008754 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008755 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008756 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008757 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008758 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008759 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008760 case X86ISD::COMI: return "X86ISD::COMI";
8761 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008762 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008763 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008764 case X86ISD::CMOV: return "X86ISD::CMOV";
8765 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008766 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008767 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8768 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008769 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008770 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008771 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008772 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008773 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008774 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8775 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008776 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008777 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008778 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008779 case X86ISD::FMAX: return "X86ISD::FMAX";
8780 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008781 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8782 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008783 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008784 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008785 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008786 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008787 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008788 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008789 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8790 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008791 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8792 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8793 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8794 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8795 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8796 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008797 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8798 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008799 case X86ISD::VSHL: return "X86ISD::VSHL";
8800 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008801 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8802 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8803 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8804 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8805 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8806 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8807 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8808 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8809 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8810 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008811 case X86ISD::ADD: return "X86ISD::ADD";
8812 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008813 case X86ISD::SMUL: return "X86ISD::SMUL";
8814 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008815 case X86ISD::INC: return "X86ISD::INC";
8816 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008817 case X86ISD::OR: return "X86ISD::OR";
8818 case X86ISD::XOR: return "X86ISD::XOR";
8819 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008820 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008821 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008822 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008823 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8824 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8825 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8826 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8827 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8828 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8829 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8830 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8831 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008832 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008833 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008834 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008835 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8836 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008837 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8838 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8839 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8840 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8841 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8842 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8843 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8844 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8845 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8846 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8847 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8848 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8849 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8850 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8851 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8852 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8853 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8854 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8855 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008856 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008857 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008858 }
8859}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008860
Chris Lattnerc9addb72007-03-30 23:15:24 +00008861// isLegalAddressingMode - Return true if the addressing mode represented
8862// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008863bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008864 const Type *Ty) const {
8865 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008866 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008867 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008868
Chris Lattnerc9addb72007-03-30 23:15:24 +00008869 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008870 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008871 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008872
Chris Lattnerc9addb72007-03-30 23:15:24 +00008873 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008874 unsigned GVFlags =
8875 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008876
Chris Lattnerdfed4132009-07-10 07:38:24 +00008877 // If a reference to this global requires an extra load, we can't fold it.
8878 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008879 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008880
Chris Lattnerdfed4132009-07-10 07:38:24 +00008881 // If BaseGV requires a register for the PIC base, we cannot also have a
8882 // BaseReg specified.
8883 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008884 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008885
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008886 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008887 if ((M != CodeModel::Small || R != Reloc::Static) &&
8888 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008889 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008891
Chris Lattnerc9addb72007-03-30 23:15:24 +00008892 switch (AM.Scale) {
8893 case 0:
8894 case 1:
8895 case 2:
8896 case 4:
8897 case 8:
8898 // These scales always work.
8899 break;
8900 case 3:
8901 case 5:
8902 case 9:
8903 // These scales are formed with basereg+scalereg. Only accept if there is
8904 // no basereg yet.
8905 if (AM.HasBaseReg)
8906 return false;
8907 break;
8908 default: // Other stuff never works.
8909 return false;
8910 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008911
Chris Lattnerc9addb72007-03-30 23:15:24 +00008912 return true;
8913}
8914
8915
Evan Cheng2bd122c2007-10-26 01:56:11 +00008916bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008917 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008918 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008919 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8920 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008921 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008922 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008923 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008924}
8925
Owen Andersone50ed302009-08-10 22:56:29 +00008926bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008927 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008928 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008929 unsigned NumBits1 = VT1.getSizeInBits();
8930 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008931 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008932 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008933 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008934}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008935
Dan Gohman97121ba2009-04-08 00:15:30 +00008936bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008937 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008938 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008939}
8940
Owen Andersone50ed302009-08-10 22:56:29 +00008941bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008942 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008943 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008944}
8945
Owen Andersone50ed302009-08-10 22:56:29 +00008946bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008947 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008948 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008949}
8950
Evan Cheng60c07e12006-07-05 22:17:51 +00008951/// isShuffleMaskLegal - Targets can use this to indicate that they only
8952/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8953/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8954/// are assumed to be legal.
8955bool
Eric Christopherfd179292009-08-27 18:07:15 +00008956X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008957 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008958 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008959 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008960 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008961
Nate Begemana09008b2009-10-19 02:17:23 +00008962 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008963 return (VT.getVectorNumElements() == 2 ||
8964 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8965 isMOVLMask(M, VT) ||
8966 isSHUFPMask(M, VT) ||
8967 isPSHUFDMask(M, VT) ||
8968 isPSHUFHWMask(M, VT) ||
8969 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008970 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008971 isUNPCKLMask(M, VT) ||
8972 isUNPCKHMask(M, VT) ||
8973 isUNPCKL_v_undef_Mask(M, VT) ||
8974 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008975}
8976
Dan Gohman7d8143f2008-04-09 20:09:42 +00008977bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008978X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008979 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008980 unsigned NumElts = VT.getVectorNumElements();
8981 // FIXME: This collection of masks seems suspect.
8982 if (NumElts == 2)
8983 return true;
8984 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8985 return (isMOVLMask(Mask, VT) ||
8986 isCommutedMOVLMask(Mask, VT, true) ||
8987 isSHUFPMask(Mask, VT) ||
8988 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008989 }
8990 return false;
8991}
8992
8993//===----------------------------------------------------------------------===//
8994// X86 Scheduler Hooks
8995//===----------------------------------------------------------------------===//
8996
Mon P Wang63307c32008-05-05 19:05:59 +00008997// private utility function
8998MachineBasicBlock *
8999X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9000 MachineBasicBlock *MBB,
9001 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009002 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009003 unsigned LoadOpc,
9004 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009005 unsigned notOpc,
9006 unsigned EAXreg,
9007 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009008 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009009 // For the atomic bitwise operator, we generate
9010 // thisMBB:
9011 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009012 // ld t1 = [bitinstr.addr]
9013 // op t2 = t1, [bitinstr.val]
9014 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009015 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9016 // bz newMBB
9017 // fallthrough -->nextMBB
9018 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9019 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009020 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009021 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009022
Mon P Wang63307c32008-05-05 19:05:59 +00009023 /// First build the CFG
9024 MachineFunction *F = MBB->getParent();
9025 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009026 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9027 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9028 F->insert(MBBIter, newMBB);
9029 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009030
Dan Gohman14152b42010-07-06 20:24:04 +00009031 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9032 nextMBB->splice(nextMBB->begin(), thisMBB,
9033 llvm::next(MachineBasicBlock::iterator(bInstr)),
9034 thisMBB->end());
9035 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009036
Mon P Wang63307c32008-05-05 19:05:59 +00009037 // Update thisMBB to fall through to newMBB
9038 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009039
Mon P Wang63307c32008-05-05 19:05:59 +00009040 // newMBB jumps to itself and fall through to nextMBB
9041 newMBB->addSuccessor(nextMBB);
9042 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009043
Mon P Wang63307c32008-05-05 19:05:59 +00009044 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009045 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009046 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009047 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009048 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009049 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009050 int numArgs = bInstr->getNumOperands() - 1;
9051 for (int i=0; i < numArgs; ++i)
9052 argOpers[i] = &bInstr->getOperand(i+1);
9053
9054 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009055 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009056 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009057
Dale Johannesen140be2d2008-08-19 18:47:28 +00009058 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009059 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009060 for (int i=0; i <= lastAddrIndx; ++i)
9061 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009062
Dale Johannesen140be2d2008-08-19 18:47:28 +00009063 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009064 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009065 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009066 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009067 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009068 tt = t1;
9069
Dale Johannesen140be2d2008-08-19 18:47:28 +00009070 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009071 assert((argOpers[valArgIndx]->isReg() ||
9072 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009073 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009074 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009076 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009077 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009078 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009079 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009080
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009081 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009082 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009083
Dale Johannesene4d209d2009-02-03 20:21:25 +00009084 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009085 for (int i=0; i <= lastAddrIndx; ++i)
9086 (*MIB).addOperand(*argOpers[i]);
9087 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009088 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009089 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9090 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009091
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009092 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009093 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009094
Mon P Wang63307c32008-05-05 19:05:59 +00009095 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009096 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009097
Dan Gohman14152b42010-07-06 20:24:04 +00009098 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009099 return nextMBB;
9100}
9101
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009102// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009103MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009104X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9105 MachineBasicBlock *MBB,
9106 unsigned regOpcL,
9107 unsigned regOpcH,
9108 unsigned immOpcL,
9109 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009110 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009111 // For the atomic bitwise operator, we generate
9112 // thisMBB (instructions are in pairs, except cmpxchg8b)
9113 // ld t1,t2 = [bitinstr.addr]
9114 // newMBB:
9115 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9116 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009117 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009118 // mov ECX, EBX <- t5, t6
9119 // mov EAX, EDX <- t1, t2
9120 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9121 // mov t3, t4 <- EAX, EDX
9122 // bz newMBB
9123 // result in out1, out2
9124 // fallthrough -->nextMBB
9125
9126 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9127 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009128 const unsigned NotOpc = X86::NOT32r;
9129 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9130 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9131 MachineFunction::iterator MBBIter = MBB;
9132 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009133
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009134 /// First build the CFG
9135 MachineFunction *F = MBB->getParent();
9136 MachineBasicBlock *thisMBB = MBB;
9137 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9138 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9139 F->insert(MBBIter, newMBB);
9140 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009141
Dan Gohman14152b42010-07-06 20:24:04 +00009142 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9143 nextMBB->splice(nextMBB->begin(), thisMBB,
9144 llvm::next(MachineBasicBlock::iterator(bInstr)),
9145 thisMBB->end());
9146 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009147
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009148 // Update thisMBB to fall through to newMBB
9149 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009150
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009151 // newMBB jumps to itself and fall through to nextMBB
9152 newMBB->addSuccessor(nextMBB);
9153 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009154
Dale Johannesene4d209d2009-02-03 20:21:25 +00009155 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009156 // Insert instructions into newMBB based on incoming instruction
9157 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009158 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009159 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009160 MachineOperand& dest1Oper = bInstr->getOperand(0);
9161 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009162 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9163 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009164 argOpers[i] = &bInstr->getOperand(i+2);
9165
Dan Gohman71ea4e52010-05-14 21:01:44 +00009166 // We use some of the operands multiple times, so conservatively just
9167 // clear any kill flags that might be present.
9168 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9169 argOpers[i]->setIsKill(false);
9170 }
9171
Evan Chengad5b52f2010-01-08 19:14:57 +00009172 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009173 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009174
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009175 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009176 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009177 for (int i=0; i <= lastAddrIndx; ++i)
9178 (*MIB).addOperand(*argOpers[i]);
9179 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009180 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009181 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009182 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009183 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009184 MachineOperand newOp3 = *(argOpers[3]);
9185 if (newOp3.isImm())
9186 newOp3.setImm(newOp3.getImm()+4);
9187 else
9188 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009189 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009190 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009191
9192 // t3/4 are defined later, at the bottom of the loop
9193 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9194 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009195 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009196 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009197 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009198 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9199
Evan Cheng306b4ca2010-01-08 23:41:50 +00009200 // The subsequent operations should be using the destination registers of
9201 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009202 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009203 t1 = F->getRegInfo().createVirtualRegister(RC);
9204 t2 = F->getRegInfo().createVirtualRegister(RC);
9205 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9206 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009207 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009208 t1 = dest1Oper.getReg();
9209 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009210 }
9211
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009212 int valArgIndx = lastAddrIndx + 1;
9213 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009214 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009215 "invalid operand");
9216 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9217 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009218 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009219 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009220 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009221 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009222 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009223 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009224 (*MIB).addOperand(*argOpers[valArgIndx]);
9225 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009226 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009227 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009228 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009229 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009230 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009231 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009232 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009233 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009234 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009235 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009236
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009237 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009238 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009239 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009240 MIB.addReg(t2);
9241
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009242 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009243 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009244 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009245 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009246
Dale Johannesene4d209d2009-02-03 20:21:25 +00009247 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009248 for (int i=0; i <= lastAddrIndx; ++i)
9249 (*MIB).addOperand(*argOpers[i]);
9250
9251 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009252 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9253 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009254
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009255 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009256 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009257 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009258 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009259
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009260 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009261 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009262
Dan Gohman14152b42010-07-06 20:24:04 +00009263 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009264 return nextMBB;
9265}
9266
9267// private utility function
9268MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009269X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9270 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009271 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009272 // For the atomic min/max operator, we generate
9273 // thisMBB:
9274 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009275 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009276 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009277 // cmp t1, t2
9278 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009279 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009280 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9281 // bz newMBB
9282 // fallthrough -->nextMBB
9283 //
9284 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9285 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009286 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009287 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009288
Mon P Wang63307c32008-05-05 19:05:59 +00009289 /// First build the CFG
9290 MachineFunction *F = MBB->getParent();
9291 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009292 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9293 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9294 F->insert(MBBIter, newMBB);
9295 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009296
Dan Gohman14152b42010-07-06 20:24:04 +00009297 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9298 nextMBB->splice(nextMBB->begin(), thisMBB,
9299 llvm::next(MachineBasicBlock::iterator(mInstr)),
9300 thisMBB->end());
9301 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009302
Mon P Wang63307c32008-05-05 19:05:59 +00009303 // Update thisMBB to fall through to newMBB
9304 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009305
Mon P Wang63307c32008-05-05 19:05:59 +00009306 // newMBB jumps to newMBB and fall through to nextMBB
9307 newMBB->addSuccessor(nextMBB);
9308 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009309
Dale Johannesene4d209d2009-02-03 20:21:25 +00009310 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009311 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009312 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009313 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009314 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009315 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009316 int numArgs = mInstr->getNumOperands() - 1;
9317 for (int i=0; i < numArgs; ++i)
9318 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009319
Mon P Wang63307c32008-05-05 19:05:59 +00009320 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009321 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009322 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009323
Mon P Wangab3e7472008-05-05 22:56:23 +00009324 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009325 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009326 for (int i=0; i <= lastAddrIndx; ++i)
9327 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009328
Mon P Wang63307c32008-05-05 19:05:59 +00009329 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009330 assert((argOpers[valArgIndx]->isReg() ||
9331 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009332 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009333
9334 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009335 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009336 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009337 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009338 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009339 (*MIB).addOperand(*argOpers[valArgIndx]);
9340
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009341 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009342 MIB.addReg(t1);
9343
Dale Johannesene4d209d2009-02-03 20:21:25 +00009344 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009345 MIB.addReg(t1);
9346 MIB.addReg(t2);
9347
9348 // Generate movc
9349 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009350 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009351 MIB.addReg(t2);
9352 MIB.addReg(t1);
9353
9354 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009355 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009356 for (int i=0; i <= lastAddrIndx; ++i)
9357 (*MIB).addOperand(*argOpers[i]);
9358 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009359 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009360 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9361 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009362
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009363 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009364 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009365
Mon P Wang63307c32008-05-05 19:05:59 +00009366 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009367 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009368
Dan Gohman14152b42010-07-06 20:24:04 +00009369 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009370 return nextMBB;
9371}
9372
Eric Christopherf83a5de2009-08-27 18:08:16 +00009373// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009374// or XMM0_V32I8 in AVX all of this code can be replaced with that
9375// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009376MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009377X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009378 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009379
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009380 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9381 "Target must have SSE4.2 or AVX features enabled");
9382
Eric Christopherb120ab42009-08-18 22:50:32 +00009383 DebugLoc dl = MI->getDebugLoc();
9384 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9385
9386 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009387
9388 if (!Subtarget->hasAVX()) {
9389 if (memArg)
9390 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9391 else
9392 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9393 } else {
9394 if (memArg)
9395 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9396 else
9397 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9398 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009399
9400 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9401
9402 for (unsigned i = 0; i < numArgs; ++i) {
9403 MachineOperand &Op = MI->getOperand(i+1);
9404
9405 if (!(Op.isReg() && Op.isImplicit()))
9406 MIB.addOperand(Op);
9407 }
9408
9409 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9410 .addReg(X86::XMM0);
9411
Dan Gohman14152b42010-07-06 20:24:04 +00009412 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009413
9414 return BB;
9415}
9416
9417MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009418X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9419 MachineInstr *MI,
9420 MachineBasicBlock *MBB) const {
9421 // Emit code to save XMM registers to the stack. The ABI says that the
9422 // number of registers to save is given in %al, so it's theoretically
9423 // possible to do an indirect jump trick to avoid saving all of them,
9424 // however this code takes a simpler approach and just executes all
9425 // of the stores if %al is non-zero. It's less code, and it's probably
9426 // easier on the hardware branch predictor, and stores aren't all that
9427 // expensive anyway.
9428
9429 // Create the new basic blocks. One block contains all the XMM stores,
9430 // and one block is the final destination regardless of whether any
9431 // stores were performed.
9432 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9433 MachineFunction *F = MBB->getParent();
9434 MachineFunction::iterator MBBIter = MBB;
9435 ++MBBIter;
9436 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9437 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9438 F->insert(MBBIter, XMMSaveMBB);
9439 F->insert(MBBIter, EndMBB);
9440
Dan Gohman14152b42010-07-06 20:24:04 +00009441 // Transfer the remainder of MBB and its successor edges to EndMBB.
9442 EndMBB->splice(EndMBB->begin(), MBB,
9443 llvm::next(MachineBasicBlock::iterator(MI)),
9444 MBB->end());
9445 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9446
Dan Gohmand6708ea2009-08-15 01:38:56 +00009447 // The original block will now fall through to the XMM save block.
9448 MBB->addSuccessor(XMMSaveMBB);
9449 // The XMMSaveMBB will fall through to the end block.
9450 XMMSaveMBB->addSuccessor(EndMBB);
9451
9452 // Now add the instructions.
9453 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9454 DebugLoc DL = MI->getDebugLoc();
9455
9456 unsigned CountReg = MI->getOperand(0).getReg();
9457 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9458 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9459
9460 if (!Subtarget->isTargetWin64()) {
9461 // If %al is 0, branch around the XMM save block.
9462 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009463 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009464 MBB->addSuccessor(EndMBB);
9465 }
9466
9467 // In the XMM save block, save all the XMM argument registers.
9468 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9469 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009470 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009471 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009472 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009473 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009474 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009475 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9476 .addFrameIndex(RegSaveFrameIndex)
9477 .addImm(/*Scale=*/1)
9478 .addReg(/*IndexReg=*/0)
9479 .addImm(/*Disp=*/Offset)
9480 .addReg(/*Segment=*/0)
9481 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009482 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009483 }
9484
Dan Gohman14152b42010-07-06 20:24:04 +00009485 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009486
9487 return EndMBB;
9488}
Mon P Wang63307c32008-05-05 19:05:59 +00009489
Evan Cheng60c07e12006-07-05 22:17:51 +00009490MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009491X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009492 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009493 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9494 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009495
Chris Lattner52600972009-09-02 05:57:00 +00009496 // To "insert" a SELECT_CC instruction, we actually have to insert the
9497 // diamond control-flow pattern. The incoming instruction knows the
9498 // destination vreg to set, the condition code register to branch on, the
9499 // true/false values to select between, and a branch opcode to use.
9500 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9501 MachineFunction::iterator It = BB;
9502 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009503
Chris Lattner52600972009-09-02 05:57:00 +00009504 // thisMBB:
9505 // ...
9506 // TrueVal = ...
9507 // cmpTY ccX, r1, r2
9508 // bCC copy1MBB
9509 // fallthrough --> copy0MBB
9510 MachineBasicBlock *thisMBB = BB;
9511 MachineFunction *F = BB->getParent();
9512 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9513 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009514 F->insert(It, copy0MBB);
9515 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009516
Bill Wendling730c07e2010-06-25 20:48:10 +00009517 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9518 // live into the sink and copy blocks.
9519 const MachineFunction *MF = BB->getParent();
9520 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9521 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009522
Dan Gohman14152b42010-07-06 20:24:04 +00009523 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9524 const MachineOperand &MO = MI->getOperand(I);
9525 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009526 unsigned Reg = MO.getReg();
9527 if (Reg != X86::EFLAGS) continue;
9528 copy0MBB->addLiveIn(Reg);
9529 sinkMBB->addLiveIn(Reg);
9530 }
9531
Dan Gohman14152b42010-07-06 20:24:04 +00009532 // Transfer the remainder of BB and its successor edges to sinkMBB.
9533 sinkMBB->splice(sinkMBB->begin(), BB,
9534 llvm::next(MachineBasicBlock::iterator(MI)),
9535 BB->end());
9536 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9537
9538 // Add the true and fallthrough blocks as its successors.
9539 BB->addSuccessor(copy0MBB);
9540 BB->addSuccessor(sinkMBB);
9541
9542 // Create the conditional branch instruction.
9543 unsigned Opc =
9544 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9545 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9546
Chris Lattner52600972009-09-02 05:57:00 +00009547 // copy0MBB:
9548 // %FalseValue = ...
9549 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009550 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009551
Chris Lattner52600972009-09-02 05:57:00 +00009552 // sinkMBB:
9553 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9554 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009555 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9556 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009557 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9558 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9559
Dan Gohman14152b42010-07-06 20:24:04 +00009560 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009561 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009562}
9563
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009564MachineBasicBlock *
9565X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009566 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009567 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9568 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009569
9570 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9571 // non-trivial part is impdef of ESP.
9572 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9573 // mingw-w64.
9574
Dan Gohman14152b42010-07-06 20:24:04 +00009575 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009576 .addExternalSymbol("_alloca")
9577 .addReg(X86::EAX, RegState::Implicit)
9578 .addReg(X86::ESP, RegState::Implicit)
9579 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009580 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9581 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009582
Dan Gohman14152b42010-07-06 20:24:04 +00009583 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009584 return BB;
9585}
Chris Lattner52600972009-09-02 05:57:00 +00009586
9587MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009588X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9589 MachineBasicBlock *BB) const {
9590 // This is pretty easy. We're taking the value that we received from
9591 // our load from the relocation, sticking it in either RDI (x86-64)
9592 // or EAX and doing an indirect call. The return value will then
9593 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009594 const X86InstrInfo *TII
9595 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009596 DebugLoc DL = MI->getDebugLoc();
9597 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009598 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009599
Eric Christopher54415362010-06-08 22:04:25 +00009600 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9601
Eric Christopher30ef0e52010-06-03 04:07:48 +00009602 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009603 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9604 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009605 .addReg(X86::RIP)
9606 .addImm(0).addReg(0)
9607 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9608 MI->getOperand(3).getTargetFlags())
9609 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009610 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009611 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009612 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009613 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9614 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009615 .addReg(0)
9616 .addImm(0).addReg(0)
9617 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9618 MI->getOperand(3).getTargetFlags())
9619 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009620 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009621 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009622 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009623 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9624 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009625 .addReg(TII->getGlobalBaseReg(F))
9626 .addImm(0).addReg(0)
9627 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9628 MI->getOperand(3).getTargetFlags())
9629 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009630 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009631 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009632 }
9633
Dan Gohman14152b42010-07-06 20:24:04 +00009634 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009635 return BB;
9636}
9637
9638MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009639X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009640 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009641 switch (MI->getOpcode()) {
9642 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009643 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009644 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009645 case X86::TLSCall_32:
9646 case X86::TLSCall_64:
9647 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009648 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009649 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009650 case X86::CMOV_FR32:
9651 case X86::CMOV_FR64:
9652 case X86::CMOV_V4F32:
9653 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009654 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009655 case X86::CMOV_GR16:
9656 case X86::CMOV_GR32:
9657 case X86::CMOV_RFP32:
9658 case X86::CMOV_RFP64:
9659 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009660 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009661
Dale Johannesen849f2142007-07-03 00:53:03 +00009662 case X86::FP32_TO_INT16_IN_MEM:
9663 case X86::FP32_TO_INT32_IN_MEM:
9664 case X86::FP32_TO_INT64_IN_MEM:
9665 case X86::FP64_TO_INT16_IN_MEM:
9666 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009667 case X86::FP64_TO_INT64_IN_MEM:
9668 case X86::FP80_TO_INT16_IN_MEM:
9669 case X86::FP80_TO_INT32_IN_MEM:
9670 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009671 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9672 DebugLoc DL = MI->getDebugLoc();
9673
Evan Cheng60c07e12006-07-05 22:17:51 +00009674 // Change the floating point control register to use "round towards zero"
9675 // mode when truncating to an integer value.
9676 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009677 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009678 addFrameReference(BuildMI(*BB, MI, DL,
9679 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009680
9681 // Load the old value of the high byte of the control word...
9682 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009683 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009684 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009685 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009686
9687 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009688 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009689 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009690
9691 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009692 addFrameReference(BuildMI(*BB, MI, DL,
9693 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009694
9695 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009696 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009697 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009698
9699 // Get the X86 opcode to use.
9700 unsigned Opc;
9701 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009702 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009703 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9704 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9705 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9706 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9707 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9708 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009709 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9710 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9711 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009712 }
9713
9714 X86AddressMode AM;
9715 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009716 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009717 AM.BaseType = X86AddressMode::RegBase;
9718 AM.Base.Reg = Op.getReg();
9719 } else {
9720 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009721 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009722 }
9723 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009724 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009725 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009726 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009727 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009728 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009729 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009730 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009731 AM.GV = Op.getGlobal();
9732 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009733 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009734 }
Dan Gohman14152b42010-07-06 20:24:04 +00009735 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009736 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009737
9738 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009739 addFrameReference(BuildMI(*BB, MI, DL,
9740 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009741
Dan Gohman14152b42010-07-06 20:24:04 +00009742 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009743 return BB;
9744 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009745 // String/text processing lowering.
9746 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009747 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009748 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9749 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009750 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009751 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9752 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009753 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009754 return EmitPCMP(MI, BB, 5, false /* in mem */);
9755 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009756 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009757 return EmitPCMP(MI, BB, 5, true /* in mem */);
9758
9759 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009760 case X86::ATOMAND32:
9761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009762 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009763 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009764 X86::NOT32r, X86::EAX,
9765 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009766 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9768 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009769 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009770 X86::NOT32r, X86::EAX,
9771 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009772 case X86::ATOMXOR32:
9773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009774 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009775 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009776 X86::NOT32r, X86::EAX,
9777 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009778 case X86::ATOMNAND32:
9779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009780 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009781 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009782 X86::NOT32r, X86::EAX,
9783 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009784 case X86::ATOMMIN32:
9785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9786 case X86::ATOMMAX32:
9787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9788 case X86::ATOMUMIN32:
9789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9790 case X86::ATOMUMAX32:
9791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009792
9793 case X86::ATOMAND16:
9794 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9795 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009796 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009797 X86::NOT16r, X86::AX,
9798 X86::GR16RegisterClass);
9799 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009800 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009801 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009802 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009803 X86::NOT16r, X86::AX,
9804 X86::GR16RegisterClass);
9805 case X86::ATOMXOR16:
9806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9807 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009808 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009809 X86::NOT16r, X86::AX,
9810 X86::GR16RegisterClass);
9811 case X86::ATOMNAND16:
9812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9813 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009814 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009815 X86::NOT16r, X86::AX,
9816 X86::GR16RegisterClass, true);
9817 case X86::ATOMMIN16:
9818 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9819 case X86::ATOMMAX16:
9820 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9821 case X86::ATOMUMIN16:
9822 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9823 case X86::ATOMUMAX16:
9824 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9825
9826 case X86::ATOMAND8:
9827 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9828 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009829 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009830 X86::NOT8r, X86::AL,
9831 X86::GR8RegisterClass);
9832 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009833 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009834 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009835 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009836 X86::NOT8r, X86::AL,
9837 X86::GR8RegisterClass);
9838 case X86::ATOMXOR8:
9839 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9840 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009841 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009842 X86::NOT8r, X86::AL,
9843 X86::GR8RegisterClass);
9844 case X86::ATOMNAND8:
9845 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9846 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009847 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009848 X86::NOT8r, X86::AL,
9849 X86::GR8RegisterClass, true);
9850 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009851 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009852 case X86::ATOMAND64:
9853 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009854 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009855 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009856 X86::NOT64r, X86::RAX,
9857 X86::GR64RegisterClass);
9858 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009859 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9860 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009861 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009862 X86::NOT64r, X86::RAX,
9863 X86::GR64RegisterClass);
9864 case X86::ATOMXOR64:
9865 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009866 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009867 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009868 X86::NOT64r, X86::RAX,
9869 X86::GR64RegisterClass);
9870 case X86::ATOMNAND64:
9871 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9872 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009873 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009874 X86::NOT64r, X86::RAX,
9875 X86::GR64RegisterClass, true);
9876 case X86::ATOMMIN64:
9877 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9878 case X86::ATOMMAX64:
9879 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9880 case X86::ATOMUMIN64:
9881 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9882 case X86::ATOMUMAX64:
9883 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009884
9885 // This group does 64-bit operations on a 32-bit host.
9886 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009887 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009888 X86::AND32rr, X86::AND32rr,
9889 X86::AND32ri, X86::AND32ri,
9890 false);
9891 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009892 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009893 X86::OR32rr, X86::OR32rr,
9894 X86::OR32ri, X86::OR32ri,
9895 false);
9896 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009897 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009898 X86::XOR32rr, X86::XOR32rr,
9899 X86::XOR32ri, X86::XOR32ri,
9900 false);
9901 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009902 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009903 X86::AND32rr, X86::AND32rr,
9904 X86::AND32ri, X86::AND32ri,
9905 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009906 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009907 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009908 X86::ADD32rr, X86::ADC32rr,
9909 X86::ADD32ri, X86::ADC32ri,
9910 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009911 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009912 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009913 X86::SUB32rr, X86::SBB32rr,
9914 X86::SUB32ri, X86::SBB32ri,
9915 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009916 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009917 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009918 X86::MOV32rr, X86::MOV32rr,
9919 X86::MOV32ri, X86::MOV32ri,
9920 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009921 case X86::VASTART_SAVE_XMM_REGS:
9922 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009923 }
9924}
9925
9926//===----------------------------------------------------------------------===//
9927// X86 Optimization Hooks
9928//===----------------------------------------------------------------------===//
9929
Dan Gohman475871a2008-07-27 21:46:04 +00009930void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009931 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009932 APInt &KnownZero,
9933 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009934 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009935 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009936 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009937 assert((Opc >= ISD::BUILTIN_OP_END ||
9938 Opc == ISD::INTRINSIC_WO_CHAIN ||
9939 Opc == ISD::INTRINSIC_W_CHAIN ||
9940 Opc == ISD::INTRINSIC_VOID) &&
9941 "Should use MaskedValueIsZero if you don't know whether Op"
9942 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009943
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009944 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009945 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009946 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009947 case X86ISD::ADD:
9948 case X86ISD::SUB:
9949 case X86ISD::SMUL:
9950 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009951 case X86ISD::INC:
9952 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009953 case X86ISD::OR:
9954 case X86ISD::XOR:
9955 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009956 // These nodes' second result is a boolean.
9957 if (Op.getResNo() == 0)
9958 break;
9959 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009960 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009961 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9962 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009963 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009964 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009965}
Chris Lattner259e97c2006-01-31 19:43:35 +00009966
Evan Cheng206ee9d2006-07-07 08:33:52 +00009967/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009968/// node is a GlobalAddress + offset.
9969bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009970 const GlobalValue* &GA,
9971 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009972 if (N->getOpcode() == X86ISD::Wrapper) {
9973 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009974 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009975 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009976 return true;
9977 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009978 }
Evan Chengad4196b2008-05-12 19:56:52 +00009979 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009980}
9981
Evan Cheng206ee9d2006-07-07 08:33:52 +00009982/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9983/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9984/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009985/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009986static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009987 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009988 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009989 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009990
Eli Friedman7a5e5552009-06-07 06:52:44 +00009991 if (VT.getSizeInBits() != 128)
9992 return SDValue();
9993
Nate Begemanfdea31a2010-03-24 20:49:50 +00009994 SmallVector<SDValue, 16> Elts;
9995 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00009996 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009997
Nate Begemanfdea31a2010-03-24 20:49:50 +00009998 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009999}
Evan Chengd880b972008-05-09 21:53:03 +000010000
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010001/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10002/// generation and convert it from being a bunch of shuffles and extracts
10003/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010004static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10005 const TargetLowering &TLI) {
10006 SDValue InputVector = N->getOperand(0);
10007
10008 // Only operate on vectors of 4 elements, where the alternative shuffling
10009 // gets to be more expensive.
10010 if (InputVector.getValueType() != MVT::v4i32)
10011 return SDValue();
10012
10013 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10014 // single use which is a sign-extend or zero-extend, and all elements are
10015 // used.
10016 SmallVector<SDNode *, 4> Uses;
10017 unsigned ExtractedElements = 0;
10018 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10019 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10020 if (UI.getUse().getResNo() != InputVector.getResNo())
10021 return SDValue();
10022
10023 SDNode *Extract = *UI;
10024 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10025 return SDValue();
10026
10027 if (Extract->getValueType(0) != MVT::i32)
10028 return SDValue();
10029 if (!Extract->hasOneUse())
10030 return SDValue();
10031 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10032 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10033 return SDValue();
10034 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10035 return SDValue();
10036
10037 // Record which element was extracted.
10038 ExtractedElements |=
10039 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10040
10041 Uses.push_back(Extract);
10042 }
10043
10044 // If not all the elements were used, this may not be worthwhile.
10045 if (ExtractedElements != 15)
10046 return SDValue();
10047
10048 // Ok, we've now decided to do the transformation.
10049 DebugLoc dl = InputVector.getDebugLoc();
10050
10051 // Store the value to a temporary stack slot.
10052 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +000010053 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
10054 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010055
10056 // Replace each use (extract) with a load of the appropriate element.
10057 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10058 UE = Uses.end(); UI != UE; ++UI) {
10059 SDNode *Extract = *UI;
10060
10061 // Compute the element's address.
10062 SDValue Idx = Extract->getOperand(1);
10063 unsigned EltSize =
10064 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10065 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10066 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10067
Eric Christopher90eb4022010-07-22 00:26:08 +000010068 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010069 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010070
10071 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010072 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010073 ScalarAddr, MachinePointerInfo(),
10074 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010075
10076 // Replace the exact with the load.
10077 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10078 }
10079
10080 // The replacement was made in place; don't return anything.
10081 return SDValue();
10082}
10083
Chris Lattner83e6c992006-10-04 06:57:07 +000010084/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010085static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010086 const X86Subtarget *Subtarget) {
10087 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010088 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010089 // Get the LHS/RHS of the select.
10090 SDValue LHS = N->getOperand(1);
10091 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010092
Dan Gohman670e5392009-09-21 18:03:22 +000010093 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010094 // instructions match the semantics of the common C idiom x<y?x:y but not
10095 // x<=y?x:y, because of how they handle negative zero (which can be
10096 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010097 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010099 Cond.getOpcode() == ISD::SETCC) {
10100 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010101
Chris Lattner47b4ce82009-03-11 05:48:52 +000010102 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010103 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010104 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10105 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010106 switch (CC) {
10107 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010108 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010109 // Converting this to a min would handle NaNs incorrectly, and swapping
10110 // the operands would cause it to handle comparisons between positive
10111 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010112 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010113 if (!UnsafeFPMath &&
10114 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10115 break;
10116 std::swap(LHS, RHS);
10117 }
Dan Gohman670e5392009-09-21 18:03:22 +000010118 Opcode = X86ISD::FMIN;
10119 break;
10120 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010121 // Converting this to a min would handle comparisons between positive
10122 // and negative zero incorrectly.
10123 if (!UnsafeFPMath &&
10124 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10125 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010126 Opcode = X86ISD::FMIN;
10127 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010128 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010129 // Converting this to a min would handle both negative zeros and NaNs
10130 // incorrectly, but we can swap the operands to fix both.
10131 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010132 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010133 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010134 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010135 Opcode = X86ISD::FMIN;
10136 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010137
Dan Gohman670e5392009-09-21 18:03:22 +000010138 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010139 // Converting this to a max would handle comparisons between positive
10140 // and negative zero incorrectly.
10141 if (!UnsafeFPMath &&
10142 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10143 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010144 Opcode = X86ISD::FMAX;
10145 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010146 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010147 // Converting this to a max would handle NaNs incorrectly, and swapping
10148 // the operands would cause it to handle comparisons between positive
10149 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010150 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010151 if (!UnsafeFPMath &&
10152 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10153 break;
10154 std::swap(LHS, RHS);
10155 }
Dan Gohman670e5392009-09-21 18:03:22 +000010156 Opcode = X86ISD::FMAX;
10157 break;
10158 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010159 // Converting this to a max would handle both negative zeros and NaNs
10160 // incorrectly, but we can swap the operands to fix both.
10161 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010162 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010163 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010164 case ISD::SETGE:
10165 Opcode = X86ISD::FMAX;
10166 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010167 }
Dan Gohman670e5392009-09-21 18:03:22 +000010168 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010169 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10170 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010171 switch (CC) {
10172 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010173 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010174 // Converting this to a min would handle comparisons between positive
10175 // and negative zero incorrectly, and swapping the operands would
10176 // cause it to handle NaNs incorrectly.
10177 if (!UnsafeFPMath &&
10178 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010179 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010180 break;
10181 std::swap(LHS, RHS);
10182 }
Dan Gohman670e5392009-09-21 18:03:22 +000010183 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010184 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010185 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010186 // Converting this to a min would handle NaNs incorrectly.
10187 if (!UnsafeFPMath &&
10188 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10189 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010190 Opcode = X86ISD::FMIN;
10191 break;
10192 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010193 // Converting this to a min would handle both negative zeros and NaNs
10194 // incorrectly, but we can swap the operands to fix both.
10195 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010196 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010197 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010198 case ISD::SETGE:
10199 Opcode = X86ISD::FMIN;
10200 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010201
Dan Gohman670e5392009-09-21 18:03:22 +000010202 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010203 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010204 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010205 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010206 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010207 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010208 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010209 // Converting this to a max would handle comparisons between positive
10210 // and negative zero incorrectly, and swapping the operands would
10211 // cause it to handle NaNs incorrectly.
10212 if (!UnsafeFPMath &&
10213 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010214 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010215 break;
10216 std::swap(LHS, RHS);
10217 }
Dan Gohman670e5392009-09-21 18:03:22 +000010218 Opcode = X86ISD::FMAX;
10219 break;
10220 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010221 // Converting this to a max would handle both negative zeros and NaNs
10222 // incorrectly, but we can swap the operands to fix both.
10223 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010224 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010225 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010226 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010227 Opcode = X86ISD::FMAX;
10228 break;
10229 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010230 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010231
Chris Lattner47b4ce82009-03-11 05:48:52 +000010232 if (Opcode)
10233 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010234 }
Eric Christopherfd179292009-08-27 18:07:15 +000010235
Chris Lattnerd1980a52009-03-12 06:52:53 +000010236 // If this is a select between two integer constants, try to do some
10237 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010238 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10239 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010240 // Don't do this for crazy integer types.
10241 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10242 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010243 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010244 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010245
Chris Lattnercee56e72009-03-13 05:53:31 +000010246 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010247 // Efficiently invertible.
10248 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10249 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10250 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10251 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010252 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010253 }
Eric Christopherfd179292009-08-27 18:07:15 +000010254
Chris Lattnerd1980a52009-03-12 06:52:53 +000010255 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010256 if (FalseC->getAPIntValue() == 0 &&
10257 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010258 if (NeedsCondInvert) // Invert the condition if needed.
10259 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10260 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010261
Chris Lattnerd1980a52009-03-12 06:52:53 +000010262 // Zero extend the condition if needed.
10263 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010264
Chris Lattnercee56e72009-03-13 05:53:31 +000010265 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010266 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010267 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010268 }
Eric Christopherfd179292009-08-27 18:07:15 +000010269
Chris Lattner97a29a52009-03-13 05:22:11 +000010270 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010271 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010272 if (NeedsCondInvert) // Invert the condition if needed.
10273 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10274 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010275
Chris Lattner97a29a52009-03-13 05:22:11 +000010276 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010277 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10278 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010279 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010280 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010281 }
Eric Christopherfd179292009-08-27 18:07:15 +000010282
Chris Lattnercee56e72009-03-13 05:53:31 +000010283 // Optimize cases that will turn into an LEA instruction. This requires
10284 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010285 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010286 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010288
Chris Lattnercee56e72009-03-13 05:53:31 +000010289 bool isFastMultiplier = false;
10290 if (Diff < 10) {
10291 switch ((unsigned char)Diff) {
10292 default: break;
10293 case 1: // result = add base, cond
10294 case 2: // result = lea base( , cond*2)
10295 case 3: // result = lea base(cond, cond*2)
10296 case 4: // result = lea base( , cond*4)
10297 case 5: // result = lea base(cond, cond*4)
10298 case 8: // result = lea base( , cond*8)
10299 case 9: // result = lea base(cond, cond*8)
10300 isFastMultiplier = true;
10301 break;
10302 }
10303 }
Eric Christopherfd179292009-08-27 18:07:15 +000010304
Chris Lattnercee56e72009-03-13 05:53:31 +000010305 if (isFastMultiplier) {
10306 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10307 if (NeedsCondInvert) // Invert the condition if needed.
10308 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10309 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010310
Chris Lattnercee56e72009-03-13 05:53:31 +000010311 // Zero extend the condition if needed.
10312 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10313 Cond);
10314 // Scale the condition by the difference.
10315 if (Diff != 1)
10316 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10317 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010318
Chris Lattnercee56e72009-03-13 05:53:31 +000010319 // Add the base if non-zero.
10320 if (FalseC->getAPIntValue() != 0)
10321 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10322 SDValue(FalseC, 0));
10323 return Cond;
10324 }
Eric Christopherfd179292009-08-27 18:07:15 +000010325 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010326 }
10327 }
Eric Christopherfd179292009-08-27 18:07:15 +000010328
Dan Gohman475871a2008-07-27 21:46:04 +000010329 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010330}
10331
Chris Lattnerd1980a52009-03-12 06:52:53 +000010332/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10333static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10334 TargetLowering::DAGCombinerInfo &DCI) {
10335 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010336
Chris Lattnerd1980a52009-03-12 06:52:53 +000010337 // If the flag operand isn't dead, don't touch this CMOV.
10338 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10339 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010340
Chris Lattnerd1980a52009-03-12 06:52:53 +000010341 // If this is a select between two integer constants, try to do some
10342 // optimizations. Note that the operands are ordered the opposite of SELECT
10343 // operands.
10344 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10345 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10346 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10347 // larger than FalseC (the false value).
10348 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010349
Chris Lattnerd1980a52009-03-12 06:52:53 +000010350 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10351 CC = X86::GetOppositeBranchCondition(CC);
10352 std::swap(TrueC, FalseC);
10353 }
Eric Christopherfd179292009-08-27 18:07:15 +000010354
Chris Lattnerd1980a52009-03-12 06:52:53 +000010355 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010356 // This is efficient for any integer data type (including i8/i16) and
10357 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010358 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10359 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10361 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010362
Chris Lattnerd1980a52009-03-12 06:52:53 +000010363 // Zero extend the condition if needed.
10364 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010365
Chris Lattnerd1980a52009-03-12 06:52:53 +000010366 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10367 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010368 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010369 if (N->getNumValues() == 2) // Dead flag value?
10370 return DCI.CombineTo(N, Cond, SDValue());
10371 return Cond;
10372 }
Eric Christopherfd179292009-08-27 18:07:15 +000010373
Chris Lattnercee56e72009-03-13 05:53:31 +000010374 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10375 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010376 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10377 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010378 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10379 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010380
Chris Lattner97a29a52009-03-13 05:22:11 +000010381 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010382 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10383 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010384 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10385 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010386
Chris Lattner97a29a52009-03-13 05:22:11 +000010387 if (N->getNumValues() == 2) // Dead flag value?
10388 return DCI.CombineTo(N, Cond, SDValue());
10389 return Cond;
10390 }
Eric Christopherfd179292009-08-27 18:07:15 +000010391
Chris Lattnercee56e72009-03-13 05:53:31 +000010392 // Optimize cases that will turn into an LEA instruction. This requires
10393 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010394 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010395 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010397
Chris Lattnercee56e72009-03-13 05:53:31 +000010398 bool isFastMultiplier = false;
10399 if (Diff < 10) {
10400 switch ((unsigned char)Diff) {
10401 default: break;
10402 case 1: // result = add base, cond
10403 case 2: // result = lea base( , cond*2)
10404 case 3: // result = lea base(cond, cond*2)
10405 case 4: // result = lea base( , cond*4)
10406 case 5: // result = lea base(cond, cond*4)
10407 case 8: // result = lea base( , cond*8)
10408 case 9: // result = lea base(cond, cond*8)
10409 isFastMultiplier = true;
10410 break;
10411 }
10412 }
Eric Christopherfd179292009-08-27 18:07:15 +000010413
Chris Lattnercee56e72009-03-13 05:53:31 +000010414 if (isFastMultiplier) {
10415 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10416 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010417 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10418 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010419 // Zero extend the condition if needed.
10420 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10421 Cond);
10422 // Scale the condition by the difference.
10423 if (Diff != 1)
10424 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10425 DAG.getConstant(Diff, Cond.getValueType()));
10426
10427 // Add the base if non-zero.
10428 if (FalseC->getAPIntValue() != 0)
10429 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10430 SDValue(FalseC, 0));
10431 if (N->getNumValues() == 2) // Dead flag value?
10432 return DCI.CombineTo(N, Cond, SDValue());
10433 return Cond;
10434 }
Eric Christopherfd179292009-08-27 18:07:15 +000010435 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010436 }
10437 }
10438 return SDValue();
10439}
10440
10441
Evan Cheng0b0cd912009-03-28 05:57:29 +000010442/// PerformMulCombine - Optimize a single multiply with constant into two
10443/// in order to implement it with two cheaper instructions, e.g.
10444/// LEA + SHL, LEA + LEA.
10445static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10446 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010447 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10448 return SDValue();
10449
Owen Andersone50ed302009-08-10 22:56:29 +000010450 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010451 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010452 return SDValue();
10453
10454 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10455 if (!C)
10456 return SDValue();
10457 uint64_t MulAmt = C->getZExtValue();
10458 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10459 return SDValue();
10460
10461 uint64_t MulAmt1 = 0;
10462 uint64_t MulAmt2 = 0;
10463 if ((MulAmt % 9) == 0) {
10464 MulAmt1 = 9;
10465 MulAmt2 = MulAmt / 9;
10466 } else if ((MulAmt % 5) == 0) {
10467 MulAmt1 = 5;
10468 MulAmt2 = MulAmt / 5;
10469 } else if ((MulAmt % 3) == 0) {
10470 MulAmt1 = 3;
10471 MulAmt2 = MulAmt / 3;
10472 }
10473 if (MulAmt2 &&
10474 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10475 DebugLoc DL = N->getDebugLoc();
10476
10477 if (isPowerOf2_64(MulAmt2) &&
10478 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10479 // If second multiplifer is pow2, issue it first. We want the multiply by
10480 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10481 // is an add.
10482 std::swap(MulAmt1, MulAmt2);
10483
10484 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010485 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010486 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010487 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010488 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010489 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010490 DAG.getConstant(MulAmt1, VT));
10491
Eric Christopherfd179292009-08-27 18:07:15 +000010492 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010493 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010494 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010495 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010496 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010497 DAG.getConstant(MulAmt2, VT));
10498
10499 // Do not add new nodes to DAG combiner worklist.
10500 DCI.CombineTo(N, NewMul, false);
10501 }
10502 return SDValue();
10503}
10504
Evan Chengad9c0a32009-12-15 00:53:42 +000010505static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10506 SDValue N0 = N->getOperand(0);
10507 SDValue N1 = N->getOperand(1);
10508 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10509 EVT VT = N0.getValueType();
10510
10511 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10512 // since the result of setcc_c is all zero's or all ones.
10513 if (N1C && N0.getOpcode() == ISD::AND &&
10514 N0.getOperand(1).getOpcode() == ISD::Constant) {
10515 SDValue N00 = N0.getOperand(0);
10516 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10517 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10518 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10519 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10520 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10521 APInt ShAmt = N1C->getAPIntValue();
10522 Mask = Mask.shl(ShAmt);
10523 if (Mask != 0)
10524 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10525 N00, DAG.getConstant(Mask, VT));
10526 }
10527 }
10528
10529 return SDValue();
10530}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010531
Nate Begeman740ab032009-01-26 00:52:55 +000010532/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10533/// when possible.
10534static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10535 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010536 EVT VT = N->getValueType(0);
10537 if (!VT.isVector() && VT.isInteger() &&
10538 N->getOpcode() == ISD::SHL)
10539 return PerformSHLCombine(N, DAG);
10540
Nate Begeman740ab032009-01-26 00:52:55 +000010541 // On X86 with SSE2 support, we can transform this to a vector shift if
10542 // all elements are shifted by the same amount. We can't do this in legalize
10543 // because the a constant vector is typically transformed to a constant pool
10544 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010545 if (!Subtarget->hasSSE2())
10546 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010547
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010549 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010550
Mon P Wang3becd092009-01-28 08:12:05 +000010551 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010552 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010553 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010554 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010555 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10556 unsigned NumElts = VT.getVectorNumElements();
10557 unsigned i = 0;
10558 for (; i != NumElts; ++i) {
10559 SDValue Arg = ShAmtOp.getOperand(i);
10560 if (Arg.getOpcode() == ISD::UNDEF) continue;
10561 BaseShAmt = Arg;
10562 break;
10563 }
10564 for (; i != NumElts; ++i) {
10565 SDValue Arg = ShAmtOp.getOperand(i);
10566 if (Arg.getOpcode() == ISD::UNDEF) continue;
10567 if (Arg != BaseShAmt) {
10568 return SDValue();
10569 }
10570 }
10571 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010572 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010573 SDValue InVec = ShAmtOp.getOperand(0);
10574 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10575 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10576 unsigned i = 0;
10577 for (; i != NumElts; ++i) {
10578 SDValue Arg = InVec.getOperand(i);
10579 if (Arg.getOpcode() == ISD::UNDEF) continue;
10580 BaseShAmt = Arg;
10581 break;
10582 }
10583 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10584 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010585 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010586 if (C->getZExtValue() == SplatIdx)
10587 BaseShAmt = InVec.getOperand(1);
10588 }
10589 }
10590 if (BaseShAmt.getNode() == 0)
10591 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10592 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010593 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010594 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010595
Mon P Wangefa42202009-09-03 19:56:25 +000010596 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010597 if (EltVT.bitsGT(MVT::i32))
10598 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10599 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010600 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010601
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010602 // The shift amount is identical so we can do a vector shift.
10603 SDValue ValOp = N->getOperand(0);
10604 switch (N->getOpcode()) {
10605 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010606 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010607 break;
10608 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010609 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010610 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010611 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010612 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010613 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010615 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010616 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010617 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010619 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010620 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010621 break;
10622 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010623 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010624 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010625 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010626 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010627 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010628 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010629 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010630 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010631 break;
10632 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010633 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010634 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010635 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010636 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010638 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010639 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010640 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010641 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010642 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010643 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010644 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010645 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010646 }
10647 return SDValue();
10648}
10649
Evan Cheng760d1942010-01-04 21:22:48 +000010650static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010651 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010652 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010653 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010654 return SDValue();
10655
Evan Cheng760d1942010-01-04 21:22:48 +000010656 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010657 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010658 return SDValue();
10659
10660 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10661 SDValue N0 = N->getOperand(0);
10662 SDValue N1 = N->getOperand(1);
10663 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10664 std::swap(N0, N1);
10665 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10666 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010667 if (!N0.hasOneUse() || !N1.hasOneUse())
10668 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010669
10670 SDValue ShAmt0 = N0.getOperand(1);
10671 if (ShAmt0.getValueType() != MVT::i8)
10672 return SDValue();
10673 SDValue ShAmt1 = N1.getOperand(1);
10674 if (ShAmt1.getValueType() != MVT::i8)
10675 return SDValue();
10676 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10677 ShAmt0 = ShAmt0.getOperand(0);
10678 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10679 ShAmt1 = ShAmt1.getOperand(0);
10680
10681 DebugLoc DL = N->getDebugLoc();
10682 unsigned Opc = X86ISD::SHLD;
10683 SDValue Op0 = N0.getOperand(0);
10684 SDValue Op1 = N1.getOperand(0);
10685 if (ShAmt0.getOpcode() == ISD::SUB) {
10686 Opc = X86ISD::SHRD;
10687 std::swap(Op0, Op1);
10688 std::swap(ShAmt0, ShAmt1);
10689 }
10690
Evan Cheng8b1190a2010-04-28 01:18:01 +000010691 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010692 if (ShAmt1.getOpcode() == ISD::SUB) {
10693 SDValue Sum = ShAmt1.getOperand(0);
10694 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010695 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10696 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10697 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10698 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010699 return DAG.getNode(Opc, DL, VT,
10700 Op0, Op1,
10701 DAG.getNode(ISD::TRUNCATE, DL,
10702 MVT::i8, ShAmt0));
10703 }
10704 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10705 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10706 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010707 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010708 return DAG.getNode(Opc, DL, VT,
10709 N0.getOperand(0), N1.getOperand(0),
10710 DAG.getNode(ISD::TRUNCATE, DL,
10711 MVT::i8, ShAmt0));
10712 }
10713
10714 return SDValue();
10715}
10716
Chris Lattner149a4e52008-02-22 02:09:43 +000010717/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010718static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010719 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010720 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10721 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010722 // A preferable solution to the general problem is to figure out the right
10723 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010724
10725 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010726 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010727 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010728 if (VT.getSizeInBits() != 64)
10729 return SDValue();
10730
Devang Patel578efa92009-06-05 21:57:13 +000010731 const Function *F = DAG.getMachineFunction().getFunction();
10732 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010733 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010734 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010735 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010736 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010737 isa<LoadSDNode>(St->getValue()) &&
10738 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10739 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010740 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010741 LoadSDNode *Ld = 0;
10742 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010743 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010744 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010745 // Must be a store of a load. We currently handle two cases: the load
10746 // is a direct child, and it's under an intervening TokenFactor. It is
10747 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010748 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010749 Ld = cast<LoadSDNode>(St->getChain());
10750 else if (St->getValue().hasOneUse() &&
10751 ChainVal->getOpcode() == ISD::TokenFactor) {
10752 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010753 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010754 TokenFactorIndex = i;
10755 Ld = cast<LoadSDNode>(St->getValue());
10756 } else
10757 Ops.push_back(ChainVal->getOperand(i));
10758 }
10759 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010760
Evan Cheng536e6672009-03-12 05:59:15 +000010761 if (!Ld || !ISD::isNormalLoad(Ld))
10762 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010763
Evan Cheng536e6672009-03-12 05:59:15 +000010764 // If this is not the MMX case, i.e. we are just turning i64 load/store
10765 // into f64 load/store, avoid the transformation if there are multiple
10766 // uses of the loaded value.
10767 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10768 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010769
Evan Cheng536e6672009-03-12 05:59:15 +000010770 DebugLoc LdDL = Ld->getDebugLoc();
10771 DebugLoc StDL = N->getDebugLoc();
10772 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10773 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10774 // pair instead.
10775 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010776 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000010777 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
10778 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010779 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010780 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010781 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010782 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010783 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010784 Ops.size());
10785 }
Evan Cheng536e6672009-03-12 05:59:15 +000010786 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010787 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010788 St->isVolatile(), St->isNonTemporal(),
10789 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010790 }
Evan Cheng536e6672009-03-12 05:59:15 +000010791
10792 // Otherwise, lower to two pairs of 32-bit loads / stores.
10793 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010794 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10795 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010796
Owen Anderson825b72b2009-08-11 20:47:22 +000010797 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000010798 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010799 Ld->isVolatile(), Ld->isNonTemporal(),
10800 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010801 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000010802 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000010803 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010804 MinAlign(Ld->getAlignment(), 4));
10805
10806 SDValue NewChain = LoLd.getValue(1);
10807 if (TokenFactorIndex != -1) {
10808 Ops.push_back(LoLd);
10809 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010810 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010811 Ops.size());
10812 }
10813
10814 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010815 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10816 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010817
10818 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10819 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010820 St->isVolatile(), St->isNonTemporal(),
10821 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010822 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10823 St->getSrcValue(),
10824 St->getSrcValueOffset() + 4,
10825 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010826 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010827 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010828 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010829 }
Dan Gohman475871a2008-07-27 21:46:04 +000010830 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010831}
10832
Chris Lattner6cf73262008-01-25 06:14:17 +000010833/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10834/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010835static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010836 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10837 // F[X]OR(0.0, x) -> x
10838 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010839 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10840 if (C->getValueAPF().isPosZero())
10841 return N->getOperand(1);
10842 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10843 if (C->getValueAPF().isPosZero())
10844 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010845 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010846}
10847
10848/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010849static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010850 // FAND(0.0, x) -> 0.0
10851 // FAND(x, 0.0) -> 0.0
10852 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10853 if (C->getValueAPF().isPosZero())
10854 return N->getOperand(0);
10855 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10856 if (C->getValueAPF().isPosZero())
10857 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010858 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010859}
10860
Dan Gohmane5af2d32009-01-29 01:59:02 +000010861static SDValue PerformBTCombine(SDNode *N,
10862 SelectionDAG &DAG,
10863 TargetLowering::DAGCombinerInfo &DCI) {
10864 // BT ignores high bits in the bit index operand.
10865 SDValue Op1 = N->getOperand(1);
10866 if (Op1.hasOneUse()) {
10867 unsigned BitWidth = Op1.getValueSizeInBits();
10868 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10869 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010870 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10871 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010872 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010873 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10874 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10875 DCI.CommitTargetLoweringOpt(TLO);
10876 }
10877 return SDValue();
10878}
Chris Lattner83e6c992006-10-04 06:57:07 +000010879
Eli Friedman7a5e5552009-06-07 06:52:44 +000010880static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10881 SDValue Op = N->getOperand(0);
10882 if (Op.getOpcode() == ISD::BIT_CONVERT)
10883 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010884 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010885 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010886 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010887 OpVT.getVectorElementType().getSizeInBits()) {
10888 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10889 }
10890 return SDValue();
10891}
10892
Evan Cheng2e489c42009-12-16 00:53:11 +000010893static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10894 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10895 // (and (i32 x86isd::setcc_carry), 1)
10896 // This eliminates the zext. This transformation is necessary because
10897 // ISD::SETCC is always legalized to i8.
10898 DebugLoc dl = N->getDebugLoc();
10899 SDValue N0 = N->getOperand(0);
10900 EVT VT = N->getValueType(0);
10901 if (N0.getOpcode() == ISD::AND &&
10902 N0.hasOneUse() &&
10903 N0.getOperand(0).hasOneUse()) {
10904 SDValue N00 = N0.getOperand(0);
10905 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10906 return SDValue();
10907 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10908 if (!C || C->getZExtValue() != 1)
10909 return SDValue();
10910 return DAG.getNode(ISD::AND, dl, VT,
10911 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10912 N00.getOperand(0), N00.getOperand(1)),
10913 DAG.getConstant(1, VT));
10914 }
10915
10916 return SDValue();
10917}
10918
Dan Gohman475871a2008-07-27 21:46:04 +000010919SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010920 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010921 SelectionDAG &DAG = DCI.DAG;
10922 switch (N->getOpcode()) {
10923 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010924 case ISD::EXTRACT_VECTOR_ELT:
10925 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010926 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010927 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010928 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010929 case ISD::SHL:
10930 case ISD::SRA:
10931 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010932 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010933 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010934 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010935 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10936 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010937 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010938 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010939 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010940 case X86ISD::SHUFPS: // Handle all target specific shuffles
10941 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000010942 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010943 case X86ISD::PUNPCKHBW:
10944 case X86ISD::PUNPCKHWD:
10945 case X86ISD::PUNPCKHDQ:
10946 case X86ISD::PUNPCKHQDQ:
10947 case X86ISD::UNPCKHPS:
10948 case X86ISD::UNPCKHPD:
10949 case X86ISD::PUNPCKLBW:
10950 case X86ISD::PUNPCKLWD:
10951 case X86ISD::PUNPCKLDQ:
10952 case X86ISD::PUNPCKLQDQ:
10953 case X86ISD::UNPCKLPS:
10954 case X86ISD::UNPCKLPD:
10955 case X86ISD::MOVHLPS:
10956 case X86ISD::MOVLHPS:
10957 case X86ISD::PSHUFD:
10958 case X86ISD::PSHUFHW:
10959 case X86ISD::PSHUFLW:
10960 case X86ISD::MOVSS:
10961 case X86ISD::MOVSD:
10962 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010963 }
10964
Dan Gohman475871a2008-07-27 21:46:04 +000010965 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010966}
10967
Evan Chenge5b51ac2010-04-17 06:13:15 +000010968/// isTypeDesirableForOp - Return true if the target has native support for
10969/// the specified value type and it is 'desirable' to use the type for the
10970/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10971/// instruction encodings are longer and some i16 instructions are slow.
10972bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10973 if (!isTypeLegal(VT))
10974 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010975 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010976 return true;
10977
10978 switch (Opc) {
10979 default:
10980 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010981 case ISD::LOAD:
10982 case ISD::SIGN_EXTEND:
10983 case ISD::ZERO_EXTEND:
10984 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010985 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010986 case ISD::SRL:
10987 case ISD::SUB:
10988 case ISD::ADD:
10989 case ISD::MUL:
10990 case ISD::AND:
10991 case ISD::OR:
10992 case ISD::XOR:
10993 return false;
10994 }
10995}
10996
10997/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010998/// beneficial for dag combiner to promote the specified node. If true, it
10999/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011000bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011001 EVT VT = Op.getValueType();
11002 if (VT != MVT::i16)
11003 return false;
11004
Evan Cheng4c26e932010-04-19 19:29:22 +000011005 bool Promote = false;
11006 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011007 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011008 default: break;
11009 case ISD::LOAD: {
11010 LoadSDNode *LD = cast<LoadSDNode>(Op);
11011 // If the non-extending load has a single use and it's not live out, then it
11012 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011013 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11014 Op.hasOneUse()*/) {
11015 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11016 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11017 // The only case where we'd want to promote LOAD (rather then it being
11018 // promoted as an operand is when it's only use is liveout.
11019 if (UI->getOpcode() != ISD::CopyToReg)
11020 return false;
11021 }
11022 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011023 Promote = true;
11024 break;
11025 }
11026 case ISD::SIGN_EXTEND:
11027 case ISD::ZERO_EXTEND:
11028 case ISD::ANY_EXTEND:
11029 Promote = true;
11030 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011031 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011032 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011033 SDValue N0 = Op.getOperand(0);
11034 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011035 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011036 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011037 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011038 break;
11039 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011040 case ISD::ADD:
11041 case ISD::MUL:
11042 case ISD::AND:
11043 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011044 case ISD::XOR:
11045 Commute = true;
11046 // fallthrough
11047 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011048 SDValue N0 = Op.getOperand(0);
11049 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011050 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011051 return false;
11052 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011053 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011054 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011055 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011056 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011057 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011058 }
11059 }
11060
11061 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011062 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011063}
11064
Evan Cheng60c07e12006-07-05 22:17:51 +000011065//===----------------------------------------------------------------------===//
11066// X86 Inline Assembly Support
11067//===----------------------------------------------------------------------===//
11068
Chris Lattnerb8105652009-07-20 17:51:36 +000011069static bool LowerToBSwap(CallInst *CI) {
11070 // FIXME: this should verify that we are targetting a 486 or better. If not,
11071 // we will turn this bswap into something that will be lowered to logical ops
11072 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11073 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011074
Chris Lattnerb8105652009-07-20 17:51:36 +000011075 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011076 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011077 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011078 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011079 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011080
Chris Lattnerb8105652009-07-20 17:51:36 +000011081 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11082 if (!Ty || Ty->getBitWidth() % 16 != 0)
11083 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011084
Chris Lattnerb8105652009-07-20 17:51:36 +000011085 // Okay, we can do this xform, do so now.
11086 const Type *Tys[] = { Ty };
11087 Module *M = CI->getParent()->getParent()->getParent();
11088 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011089
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011090 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011091 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011092
Chris Lattnerb8105652009-07-20 17:51:36 +000011093 CI->replaceAllUsesWith(Op);
11094 CI->eraseFromParent();
11095 return true;
11096}
11097
11098bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11099 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
11100 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
11101
11102 std::string AsmStr = IA->getAsmString();
11103
11104 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011105 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000011106 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
11107
11108 switch (AsmPieces.size()) {
11109 default: return false;
11110 case 1:
11111 AsmStr = AsmPieces[0];
11112 AsmPieces.clear();
11113 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11114
11115 // bswap $0
11116 if (AsmPieces.size() == 2 &&
11117 (AsmPieces[0] == "bswap" ||
11118 AsmPieces[0] == "bswapq" ||
11119 AsmPieces[0] == "bswapl") &&
11120 (AsmPieces[1] == "$0" ||
11121 AsmPieces[1] == "${0:q}")) {
11122 // No need to check constraints, nothing other than the equivalent of
11123 // "=r,0" would be valid here.
11124 return LowerToBSwap(CI);
11125 }
11126 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011127 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011128 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011129 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011130 AsmPieces[1] == "$$8," &&
11131 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011132 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11133 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011134 const std::string &Constraints = IA->getConstraintString();
11135 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011136 std::sort(AsmPieces.begin(), AsmPieces.end());
11137 if (AsmPieces.size() == 4 &&
11138 AsmPieces[0] == "~{cc}" &&
11139 AsmPieces[1] == "~{dirflag}" &&
11140 AsmPieces[2] == "~{flags}" &&
11141 AsmPieces[3] == "~{fpsr}") {
11142 return LowerToBSwap(CI);
11143 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011144 }
11145 break;
11146 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011147 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011148 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011149 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11150 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11151 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011152 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011153 SplitString(AsmPieces[0], Words, " \t");
11154 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11155 Words.clear();
11156 SplitString(AsmPieces[1], Words, " \t");
11157 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11158 Words.clear();
11159 SplitString(AsmPieces[2], Words, " \t,");
11160 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11161 Words[2] == "%edx") {
11162 return LowerToBSwap(CI);
11163 }
11164 }
11165 }
11166 }
11167 break;
11168 }
11169 return false;
11170}
11171
11172
11173
Chris Lattnerf4dff842006-07-11 02:54:03 +000011174/// getConstraintType - Given a constraint letter, return the type of
11175/// constraint it is for this target.
11176X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011177X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11178 if (Constraint.size() == 1) {
11179 switch (Constraint[0]) {
11180 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000011181 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011182 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000011183 case 'r':
11184 case 'R':
11185 case 'l':
11186 case 'q':
11187 case 'Q':
11188 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011189 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000011190 case 'Y':
11191 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011192 case 'e':
11193 case 'Z':
11194 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011195 default:
11196 break;
11197 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011198 }
Chris Lattner4234f572007-03-25 02:14:49 +000011199 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011200}
11201
John Thompsoneac6e1d2010-09-13 18:15:37 +000011202/// Examine constraint type and operand type and determine a weight value,
11203/// where: -1 = invalid match, and 0 = so-so match to 3 = good match.
11204/// This object must already have been set up with the operand type
11205/// and the current alternative constraint selected.
11206int X86TargetLowering::getSingleConstraintMatchWeight(
11207 AsmOperandInfo &info, const char *constraint) const {
11208 int weight = -1;
11209 Value *CallOperandVal = info.CallOperandVal;
11210 // If we don't have a value, we can't do a match,
11211 // but allow it at the lowest weight.
11212 if (CallOperandVal == NULL)
11213 return 0;
11214 // Look at the constraint type.
11215 switch (*constraint) {
11216 default:
11217 return TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11218 break;
11219 case 'I':
11220 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11221 if (C->getZExtValue() <= 31)
11222 weight = 3;
11223 }
11224 break;
11225 // etc.
11226 }
11227 return weight;
11228}
11229
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011230/// LowerXConstraint - try to replace an X constraint, which matches anything,
11231/// with another that has more specific requirements based on the type of the
11232/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011233const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011234LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011235 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11236 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011237 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011238 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011239 return "Y";
11240 if (Subtarget->hasSSE1())
11241 return "x";
11242 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011243
Chris Lattner5e764232008-04-26 23:02:14 +000011244 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011245}
11246
Chris Lattner48884cd2007-08-25 00:47:38 +000011247/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11248/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011249void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011250 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011251 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011252 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011253 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011254
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011255 switch (Constraint) {
11256 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011257 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011258 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011259 if (C->getZExtValue() <= 31) {
11260 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011261 break;
11262 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011263 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011264 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011265 case 'J':
11266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011267 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011268 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11269 break;
11270 }
11271 }
11272 return;
11273 case 'K':
11274 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011275 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011276 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11277 break;
11278 }
11279 }
11280 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011281 case 'N':
11282 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011283 if (C->getZExtValue() <= 255) {
11284 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011285 break;
11286 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011287 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011288 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011289 case 'e': {
11290 // 32-bit signed value
11291 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011292 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11293 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011294 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011295 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011296 break;
11297 }
11298 // FIXME gcc accepts some relocatable values here too, but only in certain
11299 // memory models; it's complicated.
11300 }
11301 return;
11302 }
11303 case 'Z': {
11304 // 32-bit unsigned value
11305 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011306 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11307 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011308 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11309 break;
11310 }
11311 }
11312 // FIXME gcc accepts some relocatable values here too, but only in certain
11313 // memory models; it's complicated.
11314 return;
11315 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011316 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011317 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011318 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011319 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011320 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011321 break;
11322 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011323
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011324 // In any sort of PIC mode addresses need to be computed at runtime by
11325 // adding in a register or some sort of table lookup. These can't
11326 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011327 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011328 return;
11329
Chris Lattnerdc43a882007-05-03 16:52:29 +000011330 // If we are in non-pic codegen mode, we allow the address of a global (with
11331 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011332 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011333 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011334
Chris Lattner49921962009-05-08 18:23:14 +000011335 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11336 while (1) {
11337 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11338 Offset += GA->getOffset();
11339 break;
11340 } else if (Op.getOpcode() == ISD::ADD) {
11341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11342 Offset += C->getZExtValue();
11343 Op = Op.getOperand(0);
11344 continue;
11345 }
11346 } else if (Op.getOpcode() == ISD::SUB) {
11347 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11348 Offset += -C->getZExtValue();
11349 Op = Op.getOperand(0);
11350 continue;
11351 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011352 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011353
Chris Lattner49921962009-05-08 18:23:14 +000011354 // Otherwise, this isn't something we can handle, reject it.
11355 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011356 }
Eric Christopherfd179292009-08-27 18:07:15 +000011357
Dan Gohman46510a72010-04-15 01:51:59 +000011358 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011359 // If we require an extra load to get this address, as in PIC mode, we
11360 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011361 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11362 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011363 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011364
Devang Patel0d881da2010-07-06 22:08:15 +000011365 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11366 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011367 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011368 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011369 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011370
Gabor Greifba36cb52008-08-28 21:40:38 +000011371 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011372 Ops.push_back(Result);
11373 return;
11374 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011375 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011376}
11377
Chris Lattner259e97c2006-01-31 19:43:35 +000011378std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011379getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011380 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011381 if (Constraint.size() == 1) {
11382 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011383 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011384 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011385 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11386 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011387 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011388 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11389 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11390 X86::R10D,X86::R11D,X86::R12D,
11391 X86::R13D,X86::R14D,X86::R15D,
11392 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011393 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011394 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11395 X86::SI, X86::DI, X86::R8W,X86::R9W,
11396 X86::R10W,X86::R11W,X86::R12W,
11397 X86::R13W,X86::R14W,X86::R15W,
11398 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011399 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011400 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11401 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11402 X86::R10B,X86::R11B,X86::R12B,
11403 X86::R13B,X86::R14B,X86::R15B,
11404 X86::BPL, X86::SPL, 0);
11405
Owen Anderson825b72b2009-08-11 20:47:22 +000011406 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011407 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11408 X86::RSI, X86::RDI, X86::R8, X86::R9,
11409 X86::R10, X86::R11, X86::R12,
11410 X86::R13, X86::R14, X86::R15,
11411 X86::RBP, X86::RSP, 0);
11412
11413 break;
11414 }
Eric Christopherfd179292009-08-27 18:07:15 +000011415 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011416 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011417 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011418 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011419 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011420 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011421 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011422 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011423 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011424 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11425 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011426 }
11427 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011428
Chris Lattner1efa40f2006-02-22 00:56:39 +000011429 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011430}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011431
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011432std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011433X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011434 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011435 // First, see if this is a constraint that directly corresponds to an LLVM
11436 // register class.
11437 if (Constraint.size() == 1) {
11438 // GCC Constraint Letters
11439 switch (Constraint[0]) {
11440 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011441 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011442 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011443 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011444 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011445 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011446 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011447 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011448 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011449 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011450 case 'R': // LEGACY_REGS
11451 if (VT == MVT::i8)
11452 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11453 if (VT == MVT::i16)
11454 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11455 if (VT == MVT::i32 || !Subtarget->is64Bit())
11456 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11457 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011458 case 'f': // FP Stack registers.
11459 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11460 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011461 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011462 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011463 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011464 return std::make_pair(0U, X86::RFP64RegisterClass);
11465 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011466 case 'y': // MMX_REGS if MMX allowed.
11467 if (!Subtarget->hasMMX()) break;
11468 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011469 case 'Y': // SSE_REGS if SSE2 allowed
11470 if (!Subtarget->hasSSE2()) break;
11471 // FALL THROUGH.
11472 case 'x': // SSE_REGS if SSE1 allowed
11473 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011474
Owen Anderson825b72b2009-08-11 20:47:22 +000011475 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011476 default: break;
11477 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011478 case MVT::f32:
11479 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011480 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011481 case MVT::f64:
11482 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011483 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011484 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011485 case MVT::v16i8:
11486 case MVT::v8i16:
11487 case MVT::v4i32:
11488 case MVT::v2i64:
11489 case MVT::v4f32:
11490 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011491 return std::make_pair(0U, X86::VR128RegisterClass);
11492 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011493 break;
11494 }
11495 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Chris Lattnerf76d1802006-07-31 23:26:50 +000011497 // Use the default implementation in TargetLowering to convert the register
11498 // constraint into a member of a register class.
11499 std::pair<unsigned, const TargetRegisterClass*> Res;
11500 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011501
11502 // Not found as a standard register?
11503 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011504 // Map st(0) -> st(7) -> ST0
11505 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11506 tolower(Constraint[1]) == 's' &&
11507 tolower(Constraint[2]) == 't' &&
11508 Constraint[3] == '(' &&
11509 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11510 Constraint[5] == ')' &&
11511 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011512
Chris Lattner56d77c72009-09-13 22:41:48 +000011513 Res.first = X86::ST0+Constraint[4]-'0';
11514 Res.second = X86::RFP80RegisterClass;
11515 return Res;
11516 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011517
Chris Lattner56d77c72009-09-13 22:41:48 +000011518 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011519 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011520 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011521 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011522 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011523 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011524
11525 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011526 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011527 Res.first = X86::EFLAGS;
11528 Res.second = X86::CCRRegisterClass;
11529 return Res;
11530 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011531
Dale Johannesen330169f2008-11-13 21:52:36 +000011532 // 'A' means EAX + EDX.
11533 if (Constraint == "A") {
11534 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011535 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011536 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011537 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011538 return Res;
11539 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011540
Chris Lattnerf76d1802006-07-31 23:26:50 +000011541 // Otherwise, check to see if this is a register class of the wrong value
11542 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11543 // turn into {ax},{dx}.
11544 if (Res.second->hasType(VT))
11545 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011546
Chris Lattnerf76d1802006-07-31 23:26:50 +000011547 // All of the single-register GCC register classes map their values onto
11548 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11549 // really want an 8-bit or 32-bit register, map to the appropriate register
11550 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011551 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011552 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011553 unsigned DestReg = 0;
11554 switch (Res.first) {
11555 default: break;
11556 case X86::AX: DestReg = X86::AL; break;
11557 case X86::DX: DestReg = X86::DL; break;
11558 case X86::CX: DestReg = X86::CL; break;
11559 case X86::BX: DestReg = X86::BL; break;
11560 }
11561 if (DestReg) {
11562 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011563 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011564 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011565 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011566 unsigned DestReg = 0;
11567 switch (Res.first) {
11568 default: break;
11569 case X86::AX: DestReg = X86::EAX; break;
11570 case X86::DX: DestReg = X86::EDX; break;
11571 case X86::CX: DestReg = X86::ECX; break;
11572 case X86::BX: DestReg = X86::EBX; break;
11573 case X86::SI: DestReg = X86::ESI; break;
11574 case X86::DI: DestReg = X86::EDI; break;
11575 case X86::BP: DestReg = X86::EBP; break;
11576 case X86::SP: DestReg = X86::ESP; break;
11577 }
11578 if (DestReg) {
11579 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011580 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011581 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011582 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011583 unsigned DestReg = 0;
11584 switch (Res.first) {
11585 default: break;
11586 case X86::AX: DestReg = X86::RAX; break;
11587 case X86::DX: DestReg = X86::RDX; break;
11588 case X86::CX: DestReg = X86::RCX; break;
11589 case X86::BX: DestReg = X86::RBX; break;
11590 case X86::SI: DestReg = X86::RSI; break;
11591 case X86::DI: DestReg = X86::RDI; break;
11592 case X86::BP: DestReg = X86::RBP; break;
11593 case X86::SP: DestReg = X86::RSP; break;
11594 }
11595 if (DestReg) {
11596 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011597 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011598 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011599 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011600 } else if (Res.second == X86::FR32RegisterClass ||
11601 Res.second == X86::FR64RegisterClass ||
11602 Res.second == X86::VR128RegisterClass) {
11603 // Handle references to XMM physical registers that got mapped into the
11604 // wrong class. This can happen with constraints like {xmm0} where the
11605 // target independent register mapper will just pick the first match it can
11606 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011607 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011608 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011609 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011610 Res.second = X86::FR64RegisterClass;
11611 else if (X86::VR128RegisterClass->hasType(VT))
11612 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011613 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011614
Chris Lattnerf76d1802006-07-31 23:26:50 +000011615 return Res;
11616}