blob: a000a8bf955be357749272e45a64ea860ccbc17b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000046static void
47i915_gem_object_retire(struct drm_i915_gem_object *obj);
48
Chris Wilson05394f32010-11-08 19:18:58 +000049static int i915_gem_phys_pwrite(struct drm_device *dev,
50 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100051 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000052 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070053
Chris Wilson61050802012-04-17 15:31:31 +010054static void i915_gem_write_fence(struct drm_device *dev, int reg,
55 struct drm_i915_gem_object *obj);
56static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
57 struct drm_i915_fence_reg *fence,
58 bool enable);
59
Dave Chinner7dc19d52013-08-28 10:18:11 +100060static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
61 struct shrink_control *sc);
62static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
63 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010064static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
65static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010066static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010067
Chris Wilsonc76ce032013-08-08 14:41:03 +010068static bool cpu_cache_is_coherent(struct drm_device *dev,
69 enum i915_cache_level level)
70{
71 return HAS_LLC(dev) || level != I915_CACHE_NONE;
72}
73
Chris Wilson2c225692013-08-09 12:26:45 +010074static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
75{
76 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
77 return true;
78
79 return obj->pin_display;
80}
81
Chris Wilson61050802012-04-17 15:31:31 +010082static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
83{
84 if (obj->tiling_mode)
85 i915_gem_release_mmap(obj);
86
87 /* As we do not have an associated fence register, we will force
88 * a tiling change if we ever need to acquire one.
89 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010090 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010091 obj->fence_reg = I915_FENCE_REG_NONE;
92}
93
Chris Wilson73aa8082010-09-30 11:46:12 +010094/* some bookkeeping */
95static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
96 size_t size)
97{
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099 dev_priv->mm.object_count++;
100 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102}
103
104static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
105 size_t size)
106{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108 dev_priv->mm.object_count--;
109 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111}
112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100114i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100115{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 int ret;
117
Daniel Vetter7abb6902013-05-24 21:29:32 +0200118#define EXIT_COND (!i915_reset_in_progress(error) || \
119 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121 return 0;
122
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 /*
124 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
125 * userspace. If it takes that long something really bad is going on and
126 * we should simply try to bail out and fail as gracefully as possible.
127 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100128 ret = wait_event_interruptible_timeout(error->reset_queue,
129 EXIT_COND,
130 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200131 if (ret == 0) {
132 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
133 return -EIO;
134 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200136 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100137#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138
Chris Wilson21dd3732011-01-26 15:55:56 +0000139 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100140}
141
Chris Wilson54cf91d2010-11-25 18:00:26 +0000142int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143{
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 int ret;
146
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 if (ret)
149 return ret;
150
151 ret = mutex_lock_interruptible(&dev->struct_mutex);
152 if (ret)
153 return ret;
154
Chris Wilson23bc5982010-09-29 16:10:57 +0100155 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100156 return 0;
157}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100158
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000160i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161{
Ben Widawsky98438772013-07-31 17:00:12 -0700162 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100163}
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165int
166i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000167 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700168{
Ben Widawsky93d18792013-01-17 12:45:17 -0800169 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700170 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000171
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200172 if (drm_core_check_feature(dev, DRIVER_MODESET))
173 return -ENODEV;
174
Chris Wilson20217462010-11-23 15:26:33 +0000175 if (args->gtt_start >= args->gtt_end ||
176 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
177 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700178
Daniel Vetterf534bc02012-03-26 22:37:04 +0200179 /* GEM with user mode setting was never supported on ilk and later. */
180 if (INTEL_INFO(dev)->gen >= 5)
181 return -ENODEV;
182
Eric Anholt673a3942008-07-30 12:06:12 -0700183 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800184 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
185 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800186 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700187 mutex_unlock(&dev->struct_mutex);
188
Chris Wilson20217462010-11-23 15:26:33 +0000189 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700190}
191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192int
193i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000194 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700195{
Chris Wilson73aa8082010-09-30 11:46:12 +0100196 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700197 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000198 struct drm_i915_gem_object *obj;
199 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200
Chris Wilson6299f992010-11-24 12:23:44 +0000201 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100202 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700203 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800204 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700205 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100206 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700207
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700208 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000210
Eric Anholt5a125c32008-10-22 21:40:13 -0700211 return 0;
212}
213
Chris Wilson42dcedd2012-11-15 11:32:30 +0000214void *i915_gem_object_alloc(struct drm_device *dev)
215{
216 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700217 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000218}
219
220void i915_gem_object_free(struct drm_i915_gem_object *obj)
221{
222 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
223 kmem_cache_free(dev_priv->slab, obj);
224}
225
Dave Airlieff72145b2011-02-07 12:16:14 +1000226static int
227i915_gem_create(struct drm_file *file,
228 struct drm_device *dev,
229 uint64_t size,
230 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700231{
Chris Wilson05394f32010-11-08 19:18:58 +0000232 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300233 int ret;
234 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700235
Dave Airlieff72145b2011-02-07 12:16:14 +1000236 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200237 if (size == 0)
238 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700239
240 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000241 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700242 if (obj == NULL)
243 return -ENOMEM;
244
Chris Wilson05394f32010-11-08 19:18:58 +0000245 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100246 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200247 drm_gem_object_unreference_unlocked(&obj->base);
248 if (ret)
249 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100250
Dave Airlieff72145b2011-02-07 12:16:14 +1000251 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700252 return 0;
253}
254
Dave Airlieff72145b2011-02-07 12:16:14 +1000255int
256i915_gem_dumb_create(struct drm_file *file,
257 struct drm_device *dev,
258 struct drm_mode_create_dumb *args)
259{
260 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300261 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000262 args->size = args->pitch * args->height;
263 return i915_gem_create(file, dev,
264 args->size, &args->handle);
265}
266
Dave Airlieff72145b2011-02-07 12:16:14 +1000267/**
268 * Creates a new mm object and returns a handle to it.
269 */
270int
271i915_gem_create_ioctl(struct drm_device *dev, void *data,
272 struct drm_file *file)
273{
274 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200275
Dave Airlieff72145b2011-02-07 12:16:14 +1000276 return i915_gem_create(file, dev,
277 args->size, &args->handle);
278}
279
Daniel Vetter8c599672011-12-14 13:57:31 +0100280static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100281__copy_to_user_swizzled(char __user *cpu_vaddr,
282 const char *gpu_vaddr, int gpu_offset,
283 int length)
284{
285 int ret, cpu_offset = 0;
286
287 while (length > 0) {
288 int cacheline_end = ALIGN(gpu_offset + 1, 64);
289 int this_length = min(cacheline_end - gpu_offset, length);
290 int swizzled_gpu_offset = gpu_offset ^ 64;
291
292 ret = __copy_to_user(cpu_vaddr + cpu_offset,
293 gpu_vaddr + swizzled_gpu_offset,
294 this_length);
295 if (ret)
296 return ret + length;
297
298 cpu_offset += this_length;
299 gpu_offset += this_length;
300 length -= this_length;
301 }
302
303 return 0;
304}
305
306static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700307__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
308 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100309 int length)
310{
311 int ret, cpu_offset = 0;
312
313 while (length > 0) {
314 int cacheline_end = ALIGN(gpu_offset + 1, 64);
315 int this_length = min(cacheline_end - gpu_offset, length);
316 int swizzled_gpu_offset = gpu_offset ^ 64;
317
318 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
319 cpu_vaddr + cpu_offset,
320 this_length);
321 if (ret)
322 return ret + length;
323
324 cpu_offset += this_length;
325 gpu_offset += this_length;
326 length -= this_length;
327 }
328
329 return 0;
330}
331
Brad Volkin4c914c02014-02-18 10:15:45 -0800332/*
333 * Pins the specified object's pages and synchronizes the object with
334 * GPU accesses. Sets needs_clflush to non-zero if the caller should
335 * flush the object from the CPU cache.
336 */
337int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
338 int *needs_clflush)
339{
340 int ret;
341
342 *needs_clflush = 0;
343
344 if (!obj->base.filp)
345 return -EINVAL;
346
347 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
348 /* If we're not in the cpu read domain, set ourself into the gtt
349 * read domain and manually flush cachelines (if required). This
350 * optimizes for the case when the gpu will dirty the data
351 * anyway again before the next pread happens. */
352 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
353 obj->cache_level);
354 ret = i915_gem_object_wait_rendering(obj, true);
355 if (ret)
356 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000357
358 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800359 }
360
361 ret = i915_gem_object_get_pages(obj);
362 if (ret)
363 return ret;
364
365 i915_gem_object_pin_pages(obj);
366
367 return ret;
368}
369
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370/* Per-page copy function for the shmem pread fastpath.
371 * Flushes invalid cachelines before reading the target if
372 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700373static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200374shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200381 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200382 return -EINVAL;
383
384 vaddr = kmap_atomic(page);
385 if (needs_clflush)
386 drm_clflush_virt_range(vaddr + shmem_page_offset,
387 page_length);
388 ret = __copy_to_user_inatomic(user_data,
389 vaddr + shmem_page_offset,
390 page_length);
391 kunmap_atomic(vaddr);
392
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100393 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200394}
395
Daniel Vetter23c18c72012-03-25 19:47:42 +0200396static void
397shmem_clflush_swizzled_range(char *addr, unsigned long length,
398 bool swizzled)
399{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200400 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200401 unsigned long start = (unsigned long) addr;
402 unsigned long end = (unsigned long) addr + length;
403
404 /* For swizzling simply ensure that we always flush both
405 * channels. Lame, but simple and it works. Swizzled
406 * pwrite/pread is far from a hotpath - current userspace
407 * doesn't use it at all. */
408 start = round_down(start, 128);
409 end = round_up(end, 128);
410
411 drm_clflush_virt_range((void *)start, end - start);
412 } else {
413 drm_clflush_virt_range(addr, length);
414 }
415
416}
417
Daniel Vetterd174bd62012-03-25 19:47:40 +0200418/* Only difference to the fast-path function is that this can handle bit17
419 * and uses non-atomic copy and kmap functions. */
420static int
421shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
422 char __user *user_data,
423 bool page_do_bit17_swizzling, bool needs_clflush)
424{
425 char *vaddr;
426 int ret;
427
428 vaddr = kmap(page);
429 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200430 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
431 page_length,
432 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200433
434 if (page_do_bit17_swizzling)
435 ret = __copy_to_user_swizzled(user_data,
436 vaddr, shmem_page_offset,
437 page_length);
438 else
439 ret = __copy_to_user(user_data,
440 vaddr + shmem_page_offset,
441 page_length);
442 kunmap(page);
443
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100444 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200445}
446
Eric Anholteb014592009-03-10 11:44:52 -0700447static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200448i915_gem_shmem_pread(struct drm_device *dev,
449 struct drm_i915_gem_object *obj,
450 struct drm_i915_gem_pread *args,
451 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700452{
Daniel Vetter8461d222011-12-14 13:57:32 +0100453 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700454 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100455 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100456 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200458 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200459 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200460 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700461
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200462 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700463 remain = args->size;
464
Daniel Vetter8461d222011-12-14 13:57:32 +0100465 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700466
Brad Volkin4c914c02014-02-18 10:15:45 -0800467 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100468 if (ret)
469 return ret;
470
Eric Anholteb014592009-03-10 11:44:52 -0700471 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100472
Imre Deak67d5a502013-02-18 19:28:02 +0200473 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
474 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200475 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100476
477 if (remain <= 0)
478 break;
479
Eric Anholteb014592009-03-10 11:44:52 -0700480 /* Operation in this page
481 *
Eric Anholteb014592009-03-10 11:44:52 -0700482 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700483 * page_length = bytes to copy for this page
484 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100485 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700486 page_length = remain;
487 if ((shmem_page_offset + page_length) > PAGE_SIZE)
488 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetter8461d222011-12-14 13:57:32 +0100490 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
491 (page_to_phys(page) & (1 << 17)) != 0;
492
Daniel Vetterd174bd62012-03-25 19:47:40 +0200493 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
494 user_data, page_do_bit17_swizzling,
495 needs_clflush);
496 if (ret == 0)
497 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700498
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200499 mutex_unlock(&dev->struct_mutex);
500
Jani Nikulad330a952014-01-21 11:24:25 +0200501 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200502 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200503 /* Userspace is tricking us, but we've already clobbered
504 * its pages with the prefault and promised to write the
505 * data up to the first fault. Hence ignore any errors
506 * and just continue. */
507 (void)ret;
508 prefaulted = 1;
509 }
510
Daniel Vetterd174bd62012-03-25 19:47:40 +0200511 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
512 user_data, page_do_bit17_swizzling,
513 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700514
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200515 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100516
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100517 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100518 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100519
Chris Wilson17793c92014-03-07 08:30:36 +0000520next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700521 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100522 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700523 offset += page_length;
524 }
525
Chris Wilson4f27b752010-10-14 15:26:45 +0100526out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100527 i915_gem_object_unpin_pages(obj);
528
Eric Anholteb014592009-03-10 11:44:52 -0700529 return ret;
530}
531
Eric Anholt673a3942008-07-30 12:06:12 -0700532/**
533 * Reads data from the object referenced by handle.
534 *
535 * On error, the contents of *data are undefined.
536 */
537int
538i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000539 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700540{
541 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000542 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100543 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson51311d02010-11-17 09:10:42 +0000545 if (args->size == 0)
546 return 0;
547
548 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200549 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000550 args->size))
551 return -EFAULT;
552
Chris Wilson4f27b752010-10-14 15:26:45 +0100553 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100554 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556
Chris Wilson05394f32010-11-08 19:18:58 +0000557 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000558 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100559 ret = -ENOENT;
560 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100561 }
Eric Anholt673a3942008-07-30 12:06:12 -0700562
Chris Wilson7dcd2492010-09-26 20:21:44 +0100563 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000564 if (args->offset > obj->base.size ||
565 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100566 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100567 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100568 }
569
Daniel Vetter1286ff72012-05-10 15:25:09 +0200570 /* prime objects have no backing filp to GEM pread/pwrite
571 * pages from.
572 */
573 if (!obj->base.filp) {
574 ret = -EINVAL;
575 goto out;
576 }
577
Chris Wilsondb53a302011-02-03 11:57:46 +0000578 trace_i915_gem_object_pread(obj, args->offset, args->size);
579
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200580 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700581
Chris Wilson35b62a82010-09-26 20:23:38 +0100582out:
Chris Wilson05394f32010-11-08 19:18:58 +0000583 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100584unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100585 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700586 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700587}
588
Keith Packard0839ccb2008-10-30 19:38:48 -0700589/* This is the fast write path which cannot handle
590 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700591 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700592
Keith Packard0839ccb2008-10-30 19:38:48 -0700593static inline int
594fast_user_write(struct io_mapping *mapping,
595 loff_t page_base, int page_offset,
596 char __user *user_data,
597 int length)
598{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700599 void __iomem *vaddr_atomic;
600 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700601 unsigned long unwritten;
602
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700603 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700604 /* We can use the cpu mem copy function because this is X86. */
605 vaddr = (void __force*)vaddr_atomic + page_offset;
606 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700608 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100609 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700610}
611
Eric Anholt3de09aa2009-03-09 09:42:23 -0700612/**
613 * This is the fast pwrite path, where we copy the data directly from the
614 * user into the GTT, uncached.
615 */
Eric Anholt673a3942008-07-30 12:06:12 -0700616static int
Chris Wilson05394f32010-11-08 19:18:58 +0000617i915_gem_gtt_pwrite_fast(struct drm_device *dev,
618 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700619 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000620 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700621{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300622 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700623 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700625 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200626 int page_offset, page_length, ret;
627
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100628 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200629 if (ret)
630 goto out;
631
632 ret = i915_gem_object_set_to_gtt_domain(obj, true);
633 if (ret)
634 goto out_unpin;
635
636 ret = i915_gem_object_put_fence(obj);
637 if (ret)
638 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200640 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700641 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700642
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700643 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700644
645 while (remain > 0) {
646 /* Operation in this page
647 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 * page_base = page offset within aperture
649 * page_offset = offset within page
650 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700651 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100652 page_base = offset & PAGE_MASK;
653 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700654 page_length = remain;
655 if ((page_offset + remain) > PAGE_SIZE)
656 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700657
Keith Packard0839ccb2008-10-30 19:38:48 -0700658 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700659 * source page isn't available. Return the error and we'll
660 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700661 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800662 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200663 page_offset, user_data, page_length)) {
664 ret = -EFAULT;
665 goto out_unpin;
666 }
Eric Anholt673a3942008-07-30 12:06:12 -0700667
Keith Packard0839ccb2008-10-30 19:38:48 -0700668 remain -= page_length;
669 user_data += page_length;
670 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700671 }
Eric Anholt673a3942008-07-30 12:06:12 -0700672
Daniel Vetter935aaa62012-03-25 19:47:35 +0200673out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800674 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200675out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700677}
678
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679/* Per-page copy function for the shmem pwrite fastpath.
680 * Flushes invalid cachelines before writing to the target if
681 * needs_clflush_before is set and flushes out any written cachelines after
682 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700683static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200684shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
685 char __user *user_data,
686 bool page_do_bit17_swizzling,
687 bool needs_clflush_before,
688 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700689{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700695
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696 vaddr = kmap_atomic(page);
697 if (needs_clflush_before)
698 drm_clflush_virt_range(vaddr + shmem_page_offset,
699 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000700 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
701 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 if (needs_clflush_after)
703 drm_clflush_virt_range(vaddr + shmem_page_offset,
704 page_length);
705 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700706
Chris Wilson755d2212012-09-04 21:02:55 +0100707 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700708}
709
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710/* Only difference to the fast-path function is that this can handle bit17
711 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700712static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200713shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
714 char __user *user_data,
715 bool page_do_bit17_swizzling,
716 bool needs_clflush_before,
717 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700718{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200719 char *vaddr;
720 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700721
Daniel Vetterd174bd62012-03-25 19:47:40 +0200722 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200723 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200724 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
725 page_length,
726 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 if (page_do_bit17_swizzling)
728 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100729 user_data,
730 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200731 else
732 ret = __copy_from_user(vaddr + shmem_page_offset,
733 user_data,
734 page_length);
735 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200736 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
737 page_length,
738 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200739 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100740
Chris Wilson755d2212012-09-04 21:02:55 +0100741 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700742}
743
Eric Anholt40123c12009-03-09 13:42:30 -0700744static int
Daniel Vettere244a442012-03-25 19:47:28 +0200745i915_gem_shmem_pwrite(struct drm_device *dev,
746 struct drm_i915_gem_object *obj,
747 struct drm_i915_gem_pwrite *args,
748 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700749{
Eric Anholt40123c12009-03-09 13:42:30 -0700750 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100751 loff_t offset;
752 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100753 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100754 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200755 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200756 int needs_clflush_after = 0;
757 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200758 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700761 remain = args->size;
762
Daniel Vetter8c599672011-12-14 13:57:31 +0100763 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700764
Daniel Vetter58642882012-03-25 19:47:37 +0200765 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
766 /* If we're not in the cpu write domain, set ourself into the gtt
767 * write domain and manually flush cachelines (if required). This
768 * optimizes for the case when the gpu will use the data
769 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100770 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700771 ret = i915_gem_object_wait_rendering(obj, false);
772 if (ret)
773 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000774
775 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200776 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100777 /* Same trick applies to invalidate partially written cachelines read
778 * before writing. */
779 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
780 needs_clflush_before =
781 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200782
Chris Wilson755d2212012-09-04 21:02:55 +0100783 ret = i915_gem_object_get_pages(obj);
784 if (ret)
785 return ret;
786
787 i915_gem_object_pin_pages(obj);
788
Eric Anholt40123c12009-03-09 13:42:30 -0700789 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000790 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700791
Imre Deak67d5a502013-02-18 19:28:02 +0200792 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
793 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200794 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200795 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100796
Chris Wilson9da3da62012-06-01 15:20:22 +0100797 if (remain <= 0)
798 break;
799
Eric Anholt40123c12009-03-09 13:42:30 -0700800 /* Operation in this page
801 *
Eric Anholt40123c12009-03-09 13:42:30 -0700802 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700803 * page_length = bytes to copy for this page
804 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100805 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700806
807 page_length = remain;
808 if ((shmem_page_offset + page_length) > PAGE_SIZE)
809 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700810
Daniel Vetter58642882012-03-25 19:47:37 +0200811 /* If we don't overwrite a cacheline completely we need to be
812 * careful to have up-to-date data by first clflushing. Don't
813 * overcomplicate things and flush the entire patch. */
814 partial_cacheline_write = needs_clflush_before &&
815 ((shmem_page_offset | page_length)
816 & (boot_cpu_data.x86_clflush_size - 1));
817
Daniel Vetter8c599672011-12-14 13:57:31 +0100818 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
819 (page_to_phys(page) & (1 << 17)) != 0;
820
Daniel Vetterd174bd62012-03-25 19:47:40 +0200821 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
822 user_data, page_do_bit17_swizzling,
823 partial_cacheline_write,
824 needs_clflush_after);
825 if (ret == 0)
826 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700827
Daniel Vettere244a442012-03-25 19:47:28 +0200828 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200829 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
831 user_data, page_do_bit17_swizzling,
832 partial_cacheline_write,
833 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700834
Daniel Vettere244a442012-03-25 19:47:28 +0200835 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100836
Chris Wilson755d2212012-09-04 21:02:55 +0100837 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100838 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100839
Chris Wilson17793c92014-03-07 08:30:36 +0000840next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700841 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700843 offset += page_length;
844 }
845
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100846out:
Chris Wilson755d2212012-09-04 21:02:55 +0100847 i915_gem_object_unpin_pages(obj);
848
Daniel Vettere244a442012-03-25 19:47:28 +0200849 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100850 /*
851 * Fixup: Flush cpu caches in case we didn't flush the dirty
852 * cachelines in-line while writing and the object moved
853 * out of the cpu write domain while we've dropped the lock.
854 */
855 if (!needs_clflush_after &&
856 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100857 if (i915_gem_clflush_object(obj, obj->pin_display))
858 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200859 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100860 }
Eric Anholt40123c12009-03-09 13:42:30 -0700861
Daniel Vetter58642882012-03-25 19:47:37 +0200862 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800863 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200864
Eric Anholt40123c12009-03-09 13:42:30 -0700865 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700866}
867
868/**
869 * Writes data to the object referenced by handle.
870 *
871 * On error, the contents of the buffer that were to be modified are undefined.
872 */
873int
874i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100875 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700876{
877 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000878 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000879 int ret;
880
881 if (args->size == 0)
882 return 0;
883
884 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200885 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000886 args->size))
887 return -EFAULT;
888
Jani Nikulad330a952014-01-21 11:24:25 +0200889 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800890 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
891 args->size);
892 if (ret)
893 return -EFAULT;
894 }
Eric Anholt673a3942008-07-30 12:06:12 -0700895
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896 ret = i915_mutex_lock_interruptible(dev);
897 if (ret)
898 return ret;
899
Chris Wilson05394f32010-11-08 19:18:58 +0000900 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000901 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100902 ret = -ENOENT;
903 goto unlock;
904 }
Eric Anholt673a3942008-07-30 12:06:12 -0700905
Chris Wilson7dcd2492010-09-26 20:21:44 +0100906 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000907 if (args->offset > obj->base.size ||
908 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100909 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100910 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100911 }
912
Daniel Vetter1286ff72012-05-10 15:25:09 +0200913 /* prime objects have no backing filp to GEM pread/pwrite
914 * pages from.
915 */
916 if (!obj->base.filp) {
917 ret = -EINVAL;
918 goto out;
919 }
920
Chris Wilsondb53a302011-02-03 11:57:46 +0000921 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
922
Daniel Vetter935aaa62012-03-25 19:47:35 +0200923 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700924 /* We can only do the GTT pwrite on untiled buffers, as otherwise
925 * it would end up going through the fenced access, and we'll get
926 * different detiling behavior between reading and writing.
927 * pread/pwrite currently are reading and writing from the CPU
928 * perspective, requiring manual detiling by the client.
929 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100930 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100931 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100932 goto out;
933 }
934
Chris Wilson2c225692013-08-09 12:26:45 +0100935 if (obj->tiling_mode == I915_TILING_NONE &&
936 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
937 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100938 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200939 /* Note that the gtt paths might fail with non-page-backed user
940 * pointers (e.g. gtt mappings when moving data between
941 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700942 }
Eric Anholt673a3942008-07-30 12:06:12 -0700943
Chris Wilson86a1ee22012-08-11 15:41:04 +0100944 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200945 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100946
Chris Wilson35b62a82010-09-26 20:23:38 +0100947out:
Chris Wilson05394f32010-11-08 19:18:58 +0000948 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100949unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100950 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700951 return ret;
952}
953
Chris Wilsonb3612372012-08-24 09:35:08 +0100954int
Daniel Vetter33196de2012-11-14 17:14:05 +0100955i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100956 bool interruptible)
957{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100958 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100959 /* Non-interruptible callers can't handle -EAGAIN, hence return
960 * -EIO unconditionally for these. */
961 if (!interruptible)
962 return -EIO;
963
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100964 /* Recovery complete, but the reset failed ... */
965 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100966 return -EIO;
967
968 return -EAGAIN;
969 }
970
971 return 0;
972}
973
974/*
975 * Compare seqno against outstanding lazy request. Emit a request if they are
976 * equal.
977 */
978static int
979i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
980{
981 int ret;
982
983 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
984
985 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100986 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300987 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100988
989 return ret;
990}
991
Chris Wilson094f9a52013-09-25 17:34:55 +0100992static void fake_irq(unsigned long data)
993{
994 wake_up_process((struct task_struct *)data);
995}
996
997static bool missed_irq(struct drm_i915_private *dev_priv,
998 struct intel_ring_buffer *ring)
999{
1000 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1001}
1002
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001003static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1004{
1005 if (file_priv == NULL)
1006 return true;
1007
1008 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1009}
1010
Chris Wilsonb3612372012-08-24 09:35:08 +01001011/**
1012 * __wait_seqno - wait until execution of seqno has finished
1013 * @ring: the ring expected to report seqno
1014 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001015 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001016 * @interruptible: do an interruptible wait (normally yes)
1017 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1018 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001019 * Note: It is of utmost importance that the passed in seqno and reset_counter
1020 * values have been read by the caller in an smp safe manner. Where read-side
1021 * locks are involved, it is sufficient to read the reset_counter before
1022 * unlocking the lock that protects the seqno. For lockless tricks, the
1023 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1024 * inserted.
1025 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001026 * Returns 0 if the seqno was found within the alloted time. Else returns the
1027 * errno with remaining time filled in timeout argument.
1028 */
1029static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001030 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001031 bool interruptible,
1032 struct timespec *timeout,
1033 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001034{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001035 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001036 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001037 const bool irq_test_in_progress =
1038 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001039 struct timespec before, now;
1040 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001041 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001042 int ret;
1043
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001044 WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001045
Chris Wilsonb3612372012-08-24 09:35:08 +01001046 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1047 return 0;
1048
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001049 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001050
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001051 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001052 gen6_rps_boost(dev_priv);
1053 if (file_priv)
1054 mod_delayed_work(dev_priv->wq,
1055 &file_priv->mm.idle_work,
1056 msecs_to_jiffies(100));
1057 }
1058
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001059 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001060 return -ENODEV;
1061
Chris Wilson094f9a52013-09-25 17:34:55 +01001062 /* Record current time in case interrupted by signal, or wedged */
1063 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001064 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001065 for (;;) {
1066 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001067
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 prepare_to_wait(&ring->irq_queue, &wait,
1069 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001070
Daniel Vetterf69061b2012-12-06 09:01:42 +01001071 /* We need to check whether any gpu reset happened in between
1072 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001073 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1074 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1075 * is truely gone. */
1076 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1077 if (ret == 0)
1078 ret = -EAGAIN;
1079 break;
1080 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001081
Chris Wilson094f9a52013-09-25 17:34:55 +01001082 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1083 ret = 0;
1084 break;
1085 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001086
Chris Wilson094f9a52013-09-25 17:34:55 +01001087 if (interruptible && signal_pending(current)) {
1088 ret = -ERESTARTSYS;
1089 break;
1090 }
1091
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001092 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001093 ret = -ETIME;
1094 break;
1095 }
1096
1097 timer.function = NULL;
1098 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001099 unsigned long expire;
1100
Chris Wilson094f9a52013-09-25 17:34:55 +01001101 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001102 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001103 mod_timer(&timer, expire);
1104 }
1105
Chris Wilson5035c272013-10-04 09:58:46 +01001106 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001107
Chris Wilson094f9a52013-09-25 17:34:55 +01001108 if (timer.function) {
1109 del_singleshot_timer_sync(&timer);
1110 destroy_timer_on_stack(&timer);
1111 }
1112 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001113 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001114 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001115
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001116 if (!irq_test_in_progress)
1117 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001118
1119 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001120
1121 if (timeout) {
1122 struct timespec sleep_time = timespec_sub(now, before);
1123 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001124 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1125 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001126 }
1127
Chris Wilson094f9a52013-09-25 17:34:55 +01001128 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001129}
1130
1131/**
1132 * Waits for a sequence number to be signaled, and cleans up the
1133 * request and object lists appropriately for that event.
1134 */
1135int
1136i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1137{
1138 struct drm_device *dev = ring->dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 bool interruptible = dev_priv->mm.interruptible;
1141 int ret;
1142
1143 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1144 BUG_ON(seqno == 0);
1145
Daniel Vetter33196de2012-11-14 17:14:05 +01001146 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 if (ret)
1148 return ret;
1149
1150 ret = i915_gem_check_olr(ring, seqno);
1151 if (ret)
1152 return ret;
1153
Daniel Vetterf69061b2012-12-06 09:01:42 +01001154 return __wait_seqno(ring, seqno,
1155 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001156 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001157}
1158
Chris Wilsond26e3af2013-06-29 22:05:26 +01001159static int
1160i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1161 struct intel_ring_buffer *ring)
1162{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001163 if (!obj->active)
1164 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001165
1166 /* Manually manage the write flush as we may have not yet
1167 * retired the buffer.
1168 *
1169 * Note that the last_write_seqno is always the earlier of
1170 * the two (read/write) seqno, so if we haved successfully waited,
1171 * we know we have passed the last write.
1172 */
1173 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001174
1175 return 0;
1176}
1177
Chris Wilsonb3612372012-08-24 09:35:08 +01001178/**
1179 * Ensures that all rendering to the object has completed and the object is
1180 * safe to unbind from the GTT or access from the CPU.
1181 */
1182static __must_check int
1183i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1184 bool readonly)
1185{
1186 struct intel_ring_buffer *ring = obj->ring;
1187 u32 seqno;
1188 int ret;
1189
1190 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1191 if (seqno == 0)
1192 return 0;
1193
1194 ret = i915_wait_seqno(ring, seqno);
1195 if (ret)
1196 return ret;
1197
Chris Wilsond26e3af2013-06-29 22:05:26 +01001198 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001199}
1200
Chris Wilson3236f572012-08-24 09:35:09 +01001201/* A nonblocking variant of the above wait. This is a highly dangerous routine
1202 * as the object state may change during this call.
1203 */
1204static __must_check int
1205i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001206 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001207 bool readonly)
1208{
1209 struct drm_device *dev = obj->base.dev;
1210 struct drm_i915_private *dev_priv = dev->dev_private;
1211 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001212 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001213 u32 seqno;
1214 int ret;
1215
1216 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1217 BUG_ON(!dev_priv->mm.interruptible);
1218
1219 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1220 if (seqno == 0)
1221 return 0;
1222
Daniel Vetter33196de2012-11-14 17:14:05 +01001223 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001224 if (ret)
1225 return ret;
1226
1227 ret = i915_gem_check_olr(ring, seqno);
1228 if (ret)
1229 return ret;
1230
Daniel Vetterf69061b2012-12-06 09:01:42 +01001231 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001232 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001233 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001234 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001235 if (ret)
1236 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001237
Chris Wilsond26e3af2013-06-29 22:05:26 +01001238 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001239}
1240
Eric Anholt673a3942008-07-30 12:06:12 -07001241/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001242 * Called when user space prepares to use an object with the CPU, either
1243 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001244 */
1245int
1246i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001247 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001248{
1249 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001250 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001251 uint32_t read_domains = args->read_domains;
1252 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001253 int ret;
1254
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001255 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001256 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001257 return -EINVAL;
1258
Chris Wilson21d509e2009-06-06 09:46:02 +01001259 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001260 return -EINVAL;
1261
1262 /* Having something in the write domain implies it's in the read
1263 * domain, and only that read domain. Enforce that in the request.
1264 */
1265 if (write_domain != 0 && read_domains != write_domain)
1266 return -EINVAL;
1267
Chris Wilson76c1dec2010-09-25 11:22:51 +01001268 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001269 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001270 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001271
Chris Wilson05394f32010-11-08 19:18:58 +00001272 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001273 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001274 ret = -ENOENT;
1275 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001276 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001277
Chris Wilson3236f572012-08-24 09:35:09 +01001278 /* Try to flush the object off the GPU without holding the lock.
1279 * We will repeat the flush holding the lock in the normal manner
1280 * to catch cases where we are gazumped.
1281 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001282 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1283 file->driver_priv,
1284 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001285 if (ret)
1286 goto unref;
1287
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001288 if (read_domains & I915_GEM_DOMAIN_GTT) {
1289 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001290
1291 /* Silently promote "you're not bound, there was nothing to do"
1292 * to success, since the client was just asking us to
1293 * make sure everything was done.
1294 */
1295 if (ret == -EINVAL)
1296 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001297 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001298 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001299 }
1300
Chris Wilson3236f572012-08-24 09:35:09 +01001301unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001302 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001303unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001304 mutex_unlock(&dev->struct_mutex);
1305 return ret;
1306}
1307
1308/**
1309 * Called when user space has done writes to this buffer
1310 */
1311int
1312i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001313 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001314{
1315 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001316 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001317 int ret = 0;
1318
Chris Wilson76c1dec2010-09-25 11:22:51 +01001319 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001321 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001322
Chris Wilson05394f32010-11-08 19:18:58 +00001323 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001324 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001325 ret = -ENOENT;
1326 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001327 }
1328
Eric Anholt673a3942008-07-30 12:06:12 -07001329 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001330 if (obj->pin_display)
1331 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001334unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001335 mutex_unlock(&dev->struct_mutex);
1336 return ret;
1337}
1338
1339/**
1340 * Maps the contents of an object, returning the address it is mapped
1341 * into.
1342 *
1343 * While the mapping holds a reference on the contents of the object, it doesn't
1344 * imply a ref on the object itself.
1345 */
1346int
1347i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001348 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001349{
1350 struct drm_i915_gem_mmap *args = data;
1351 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001352 unsigned long addr;
1353
Chris Wilson05394f32010-11-08 19:18:58 +00001354 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001355 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001356 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001357
Daniel Vetter1286ff72012-05-10 15:25:09 +02001358 /* prime objects have no backing filp to GEM mmap
1359 * pages from.
1360 */
1361 if (!obj->filp) {
1362 drm_gem_object_unreference_unlocked(obj);
1363 return -EINVAL;
1364 }
1365
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001366 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001367 PROT_READ | PROT_WRITE, MAP_SHARED,
1368 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001369 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001370 if (IS_ERR((void *)addr))
1371 return addr;
1372
1373 args->addr_ptr = (uint64_t) addr;
1374
1375 return 0;
1376}
1377
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378/**
1379 * i915_gem_fault - fault a page into the GTT
1380 * vma: VMA in question
1381 * vmf: fault info
1382 *
1383 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1384 * from userspace. The fault handler takes care of binding the object to
1385 * the GTT (if needed), allocating and programming a fence register (again,
1386 * only if needed based on whether the old reg is still valid or the object
1387 * is tiled) and inserting a new PTE into the faulting process.
1388 *
1389 * Note that the faulting process may involve evicting existing objects
1390 * from the GTT and/or fence registers to make room. So performance may
1391 * suffer if the GTT working set is large or there are few fence registers
1392 * left.
1393 */
1394int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1395{
Chris Wilson05394f32010-11-08 19:18:58 +00001396 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1397 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001398 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 pgoff_t page_offset;
1400 unsigned long pfn;
1401 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001402 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403
Paulo Zanonif65c9162013-11-27 18:20:34 -02001404 intel_runtime_pm_get(dev_priv);
1405
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 /* We don't use vmf->pgoff since that has the fake offset */
1407 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1408 PAGE_SHIFT;
1409
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001410 ret = i915_mutex_lock_interruptible(dev);
1411 if (ret)
1412 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001413
Chris Wilsondb53a302011-02-03 11:57:46 +00001414 trace_i915_gem_object_fault(obj, page_offset, true, write);
1415
Chris Wilson6e4930f2014-02-07 18:37:06 -02001416 /* Try to flush the object off the GPU first without holding the lock.
1417 * Upon reacquiring the lock, we will perform our sanity checks and then
1418 * repeat the flush holding the lock in the normal manner to catch cases
1419 * where we are gazumped.
1420 */
1421 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1422 if (ret)
1423 goto unlock;
1424
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001425 /* Access to snoopable pages through the GTT is incoherent. */
1426 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1427 ret = -EINVAL;
1428 goto unlock;
1429 }
1430
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001431 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001432 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001433 if (ret)
1434 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001435
Chris Wilsonc9839302012-11-20 10:45:17 +00001436 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1437 if (ret)
1438 goto unpin;
1439
1440 ret = i915_gem_object_get_fence(obj);
1441 if (ret)
1442 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001443
Chris Wilson6299f992010-11-24 12:23:44 +00001444 obj->fault_mappable = true;
1445
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001446 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1447 pfn >>= PAGE_SHIFT;
1448 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001449
1450 /* Finally, remap it using the new GTT offset */
1451 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001452unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001453 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001454unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001455 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001456out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001458 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001459 /* If this -EIO is due to a gpu hang, give the reset code a
1460 * chance to clean up the mess. Otherwise return the proper
1461 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001462 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1463 ret = VM_FAULT_SIGBUS;
1464 break;
1465 }
Chris Wilson045e7692010-11-07 09:18:22 +00001466 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001467 /*
1468 * EAGAIN means the gpu is hung and we'll wait for the error
1469 * handler to reset everything when re-faulting in
1470 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001471 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001472 case 0:
1473 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001474 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001475 case -EBUSY:
1476 /*
1477 * EBUSY is ok: this just means that another thread
1478 * already did the job.
1479 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001480 ret = VM_FAULT_NOPAGE;
1481 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001482 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001483 ret = VM_FAULT_OOM;
1484 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001485 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001486 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001487 ret = VM_FAULT_SIGBUS;
1488 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001489 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001490 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001491 ret = VM_FAULT_SIGBUS;
1492 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001493 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001494
1495 intel_runtime_pm_put(dev_priv);
1496 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001497}
1498
Paulo Zanoni48018a52013-12-13 15:22:31 -02001499void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1500{
1501 struct i915_vma *vma;
1502
1503 /*
1504 * Only the global gtt is relevant for gtt memory mappings, so restrict
1505 * list traversal to objects bound into the global address space. Note
1506 * that the active list should be empty, but better safe than sorry.
1507 */
1508 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1509 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1510 i915_gem_release_mmap(vma->obj);
1511 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1512 i915_gem_release_mmap(vma->obj);
1513}
1514
Jesse Barnesde151cf2008-11-12 10:03:55 -08001515/**
Chris Wilson901782b2009-07-10 08:18:50 +01001516 * i915_gem_release_mmap - remove physical page mappings
1517 * @obj: obj in question
1518 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001519 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001520 * relinquish ownership of the pages back to the system.
1521 *
1522 * It is vital that we remove the page mapping if we have mapped a tiled
1523 * object through the GTT and then lose the fence register due to
1524 * resource pressure. Similarly if the object has been moved out of the
1525 * aperture, than pages mapped into userspace must be revoked. Removing the
1526 * mapping will then trigger a page fault on the next user access, allowing
1527 * fixup by i915_gem_fault().
1528 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001529void
Chris Wilson05394f32010-11-08 19:18:58 +00001530i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001531{
Chris Wilson6299f992010-11-24 12:23:44 +00001532 if (!obj->fault_mappable)
1533 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001534
David Herrmann6796cb12014-01-03 14:24:19 +01001535 drm_vma_node_unmap(&obj->base.vma_node,
1536 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001537 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001538}
1539
Imre Deak0fa87792013-01-07 21:47:35 +02001540uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001541i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001542{
Chris Wilsone28f8712011-07-18 13:11:49 -07001543 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001544
1545 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001546 tiling_mode == I915_TILING_NONE)
1547 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001548
1549 /* Previous chips need a power-of-two fence region when tiling */
1550 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001551 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001552 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001553 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001554
Chris Wilsone28f8712011-07-18 13:11:49 -07001555 while (gtt_size < size)
1556 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001557
Chris Wilsone28f8712011-07-18 13:11:49 -07001558 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001559}
1560
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561/**
1562 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1563 * @obj: object to check
1564 *
1565 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001566 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567 */
Imre Deakd8651102013-01-07 21:47:33 +02001568uint32_t
1569i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1570 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001572 /*
1573 * Minimum alignment is 4k (GTT page size), but might be greater
1574 * if a fence register is needed for the object.
1575 */
Imre Deakd8651102013-01-07 21:47:33 +02001576 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001577 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001578 return 4096;
1579
1580 /*
1581 * Previous chips need to be aligned to the size of the smallest
1582 * fence register that can contain the object.
1583 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001584 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001585}
1586
Chris Wilsond8cb5082012-08-11 15:41:03 +01001587static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1588{
1589 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1590 int ret;
1591
David Herrmann0de23972013-07-24 21:07:52 +02001592 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001593 return 0;
1594
Daniel Vetterda494d72012-12-20 15:11:16 +01001595 dev_priv->mm.shrinker_no_lock_stealing = true;
1596
Chris Wilsond8cb5082012-08-11 15:41:03 +01001597 ret = drm_gem_create_mmap_offset(&obj->base);
1598 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001599 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001600
1601 /* Badly fragmented mmap space? The only way we can recover
1602 * space is by destroying unwanted objects. We can't randomly release
1603 * mmap_offsets as userspace expects them to be persistent for the
1604 * lifetime of the objects. The closest we can is to release the
1605 * offsets on purgeable objects by truncating it and marking it purged,
1606 * which prevents userspace from ever using that object again.
1607 */
1608 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1609 ret = drm_gem_create_mmap_offset(&obj->base);
1610 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001611 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001612
1613 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001614 ret = drm_gem_create_mmap_offset(&obj->base);
1615out:
1616 dev_priv->mm.shrinker_no_lock_stealing = false;
1617
1618 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001619}
1620
1621static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1622{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001623 drm_gem_free_mmap_offset(&obj->base);
1624}
1625
Jesse Barnesde151cf2008-11-12 10:03:55 -08001626int
Dave Airlieff72145b2011-02-07 12:16:14 +10001627i915_gem_mmap_gtt(struct drm_file *file,
1628 struct drm_device *dev,
1629 uint32_t handle,
1630 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001631{
Chris Wilsonda761a62010-10-27 17:37:08 +01001632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001633 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634 int ret;
1635
Chris Wilson76c1dec2010-09-25 11:22:51 +01001636 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001637 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001638 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001639
Dave Airlieff72145b2011-02-07 12:16:14 +10001640 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001641 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001642 ret = -ENOENT;
1643 goto unlock;
1644 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001645
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001646 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001647 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001648 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001649 }
1650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001652 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001653 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001654 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001655 }
1656
Chris Wilsond8cb5082012-08-11 15:41:03 +01001657 ret = i915_gem_object_create_mmap_offset(obj);
1658 if (ret)
1659 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001660
David Herrmann0de23972013-07-24 21:07:52 +02001661 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001662
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001663out:
Chris Wilson05394f32010-11-08 19:18:58 +00001664 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001665unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001666 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001667 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001668}
1669
Dave Airlieff72145b2011-02-07 12:16:14 +10001670/**
1671 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1672 * @dev: DRM device
1673 * @data: GTT mapping ioctl data
1674 * @file: GEM object info
1675 *
1676 * Simply returns the fake offset to userspace so it can mmap it.
1677 * The mmap call will end up in drm_gem_mmap(), which will set things
1678 * up so we can get faults in the handler above.
1679 *
1680 * The fault handler will take care of binding the object into the GTT
1681 * (since it may have been evicted to make room for something), allocating
1682 * a fence register, and mapping the appropriate aperture address into
1683 * userspace.
1684 */
1685int
1686i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1687 struct drm_file *file)
1688{
1689 struct drm_i915_gem_mmap_gtt *args = data;
1690
Dave Airlieff72145b2011-02-07 12:16:14 +10001691 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1692}
1693
Daniel Vetter225067e2012-08-20 10:23:20 +02001694/* Immediately discard the backing storage */
1695static void
1696i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001697{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001698 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001699
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001700 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001701
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001702 if (obj->base.filp == NULL)
1703 return;
1704
Daniel Vetter225067e2012-08-20 10:23:20 +02001705 /* Our goal here is to return as much of the memory as
1706 * is possible back to the system as we are called from OOM.
1707 * To do this we must instruct the shmfs to drop all of its
1708 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001709 */
Al Viro496ad9a2013-01-23 17:07:38 -05001710 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001711 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001712
Daniel Vetter225067e2012-08-20 10:23:20 +02001713 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001714}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001715
Daniel Vetter225067e2012-08-20 10:23:20 +02001716static inline int
1717i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1718{
1719 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001720}
1721
Chris Wilson5cdf5882010-09-27 15:51:07 +01001722static void
Chris Wilson05394f32010-11-08 19:18:58 +00001723i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001724{
Imre Deak90797e62013-02-18 19:28:03 +02001725 struct sg_page_iter sg_iter;
1726 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001727
Chris Wilson05394f32010-11-08 19:18:58 +00001728 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001729
Chris Wilson6c085a72012-08-20 11:40:46 +02001730 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1731 if (ret) {
1732 /* In the event of a disaster, abandon all caches and
1733 * hope for the best.
1734 */
1735 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001736 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001737 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1738 }
1739
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001740 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001741 i915_gem_object_save_bit_17_swizzle(obj);
1742
Chris Wilson05394f32010-11-08 19:18:58 +00001743 if (obj->madv == I915_MADV_DONTNEED)
1744 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001745
Imre Deak90797e62013-02-18 19:28:03 +02001746 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001747 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001748
Chris Wilson05394f32010-11-08 19:18:58 +00001749 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001750 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001751
Chris Wilson05394f32010-11-08 19:18:58 +00001752 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001753 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001754
Chris Wilson9da3da62012-06-01 15:20:22 +01001755 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001756 }
Chris Wilson05394f32010-11-08 19:18:58 +00001757 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001758
Chris Wilson9da3da62012-06-01 15:20:22 +01001759 sg_free_table(obj->pages);
1760 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001761}
1762
Chris Wilsondd624af2013-01-15 12:39:35 +00001763int
Chris Wilson37e680a2012-06-07 15:38:42 +01001764i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1765{
1766 const struct drm_i915_gem_object_ops *ops = obj->ops;
1767
Chris Wilson2f745ad2012-09-04 21:02:58 +01001768 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001769 return 0;
1770
Chris Wilsona5570172012-09-04 21:02:54 +01001771 if (obj->pages_pin_count)
1772 return -EBUSY;
1773
Ben Widawsky98438772013-07-31 17:00:12 -07001774 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001775
Chris Wilsona2165e32012-12-03 11:49:00 +00001776 /* ->put_pages might need to allocate memory for the bit17 swizzle
1777 * array, hence protect them from being reaped by removing them from gtt
1778 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001779 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001780
Chris Wilson37e680a2012-06-07 15:38:42 +01001781 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001782 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001783
Chris Wilson6c085a72012-08-20 11:40:46 +02001784 if (i915_gem_object_is_purgeable(obj))
1785 i915_gem_object_truncate(obj);
1786
1787 return 0;
1788}
1789
Chris Wilsond9973b42013-10-04 10:33:00 +01001790static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001791__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1792 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001793{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001794 struct list_head still_in_list;
1795 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001796 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001797
Chris Wilson57094f82013-09-04 10:45:50 +01001798 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001799 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001800 * (due to retiring requests) we have to strictly process only
1801 * one element of the list at the time, and recheck the list
1802 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001803 *
1804 * In particular, we must hold a reference whilst removing the
1805 * object as we may end up waiting for and/or retiring the objects.
1806 * This might release the final reference (held by the active list)
1807 * and result in the object being freed from under us. This is
1808 * similar to the precautions the eviction code must take whilst
1809 * removing objects.
1810 *
1811 * Also note that although these lists do not hold a reference to
1812 * the object we can safely grab one here: The final object
1813 * unreferencing and the bound_list are both protected by the
1814 * dev->struct_mutex and so we won't ever be able to observe an
1815 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001816 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001817 INIT_LIST_HEAD(&still_in_list);
1818 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1819 obj = list_first_entry(&dev_priv->mm.unbound_list,
1820 typeof(*obj), global_list);
1821 list_move_tail(&obj->global_list, &still_in_list);
1822
1823 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1824 continue;
1825
1826 drm_gem_object_reference(&obj->base);
1827
1828 if (i915_gem_object_put_pages(obj) == 0)
1829 count += obj->base.size >> PAGE_SHIFT;
1830
1831 drm_gem_object_unreference(&obj->base);
1832 }
1833 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1834
1835 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001836 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001837 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001838
Chris Wilson57094f82013-09-04 10:45:50 +01001839 obj = list_first_entry(&dev_priv->mm.bound_list,
1840 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001841 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001842
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001843 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1844 continue;
1845
Chris Wilson57094f82013-09-04 10:45:50 +01001846 drm_gem_object_reference(&obj->base);
1847
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001848 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1849 if (i915_vma_unbind(vma))
1850 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001851
Chris Wilson57094f82013-09-04 10:45:50 +01001852 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001853 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001854
1855 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001856 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00001857 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001858
1859 return count;
1860}
1861
Chris Wilsond9973b42013-10-04 10:33:00 +01001862static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001863i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1864{
1865 return __i915_gem_shrink(dev_priv, target, true);
1866}
1867
Chris Wilsond9973b42013-10-04 10:33:00 +01001868static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001869i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1870{
Chris Wilson6c085a72012-08-20 11:40:46 +02001871 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001872 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02001873}
1874
Chris Wilson37e680a2012-06-07 15:38:42 +01001875static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001876i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001877{
Chris Wilson6c085a72012-08-20 11:40:46 +02001878 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001879 int page_count, i;
1880 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001881 struct sg_table *st;
1882 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001883 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001884 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001885 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001886 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001887
Chris Wilson6c085a72012-08-20 11:40:46 +02001888 /* Assert that the object is not currently in any GPU domain. As it
1889 * wasn't in the GTT, there shouldn't be any way it could have been in
1890 * a GPU cache
1891 */
1892 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1893 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1894
Chris Wilson9da3da62012-06-01 15:20:22 +01001895 st = kmalloc(sizeof(*st), GFP_KERNEL);
1896 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001897 return -ENOMEM;
1898
Chris Wilson9da3da62012-06-01 15:20:22 +01001899 page_count = obj->base.size / PAGE_SIZE;
1900 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001901 kfree(st);
1902 return -ENOMEM;
1903 }
1904
1905 /* Get the list of pages out of our struct file. They'll be pinned
1906 * at this point until we release them.
1907 *
1908 * Fail silently without starting the shrinker
1909 */
Al Viro496ad9a2013-01-23 17:07:38 -05001910 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001911 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001912 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001913 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001914 sg = st->sgl;
1915 st->nents = 0;
1916 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001917 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1918 if (IS_ERR(page)) {
1919 i915_gem_purge(dev_priv, page_count);
1920 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1921 }
1922 if (IS_ERR(page)) {
1923 /* We've tried hard to allocate the memory by reaping
1924 * our own buffer, now let the real VM do its job and
1925 * go down in flames if truly OOM.
1926 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001927 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001928 gfp |= __GFP_IO | __GFP_WAIT;
1929
1930 i915_gem_shrink_all(dev_priv);
1931 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1932 if (IS_ERR(page))
1933 goto err_pages;
1934
Linus Torvaldscaf49192012-12-10 10:51:16 -08001935 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001936 gfp &= ~(__GFP_IO | __GFP_WAIT);
1937 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001938#ifdef CONFIG_SWIOTLB
1939 if (swiotlb_nr_tbl()) {
1940 st->nents++;
1941 sg_set_page(sg, page, PAGE_SIZE, 0);
1942 sg = sg_next(sg);
1943 continue;
1944 }
1945#endif
Imre Deak90797e62013-02-18 19:28:03 +02001946 if (!i || page_to_pfn(page) != last_pfn + 1) {
1947 if (i)
1948 sg = sg_next(sg);
1949 st->nents++;
1950 sg_set_page(sg, page, PAGE_SIZE, 0);
1951 } else {
1952 sg->length += PAGE_SIZE;
1953 }
1954 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001955
1956 /* Check that the i965g/gm workaround works. */
1957 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001958 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001959#ifdef CONFIG_SWIOTLB
1960 if (!swiotlb_nr_tbl())
1961#endif
1962 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001963 obj->pages = st;
1964
Eric Anholt673a3942008-07-30 12:06:12 -07001965 if (i915_gem_object_needs_bit17_swizzle(obj))
1966 i915_gem_object_do_bit_17_swizzle(obj);
1967
1968 return 0;
1969
1970err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001971 sg_mark_end(sg);
1972 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001973 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001974 sg_free_table(st);
1975 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001976 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001977}
1978
Chris Wilson37e680a2012-06-07 15:38:42 +01001979/* Ensure that the associated pages are gathered from the backing storage
1980 * and pinned into our object. i915_gem_object_get_pages() may be called
1981 * multiple times before they are released by a single call to
1982 * i915_gem_object_put_pages() - once the pages are no longer referenced
1983 * either as a result of memory pressure (reaping pages under the shrinker)
1984 * or as the object is itself released.
1985 */
1986int
1987i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1988{
1989 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1990 const struct drm_i915_gem_object_ops *ops = obj->ops;
1991 int ret;
1992
Chris Wilson2f745ad2012-09-04 21:02:58 +01001993 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001994 return 0;
1995
Chris Wilson43e28f02013-01-08 10:53:09 +00001996 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001997 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001998 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00001999 }
2000
Chris Wilsona5570172012-09-04 21:02:54 +01002001 BUG_ON(obj->pages_pin_count);
2002
Chris Wilson37e680a2012-06-07 15:38:42 +01002003 ret = ops->get_pages(obj);
2004 if (ret)
2005 return ret;
2006
Ben Widawsky35c20a62013-05-31 11:28:48 -07002007 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002008 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002009}
2010
Ben Widawskye2d05a82013-09-24 09:57:58 -07002011static void
Chris Wilson05394f32010-11-08 19:18:58 +00002012i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00002013 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002014{
Chris Wilson05394f32010-11-08 19:18:58 +00002015 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002016 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002017 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002018
Zou Nan hai852835f2010-05-21 09:08:56 +08002019 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002020 if (obj->ring != ring && obj->last_write_seqno) {
2021 /* Keep the seqno relative to the current ring */
2022 obj->last_write_seqno = seqno;
2023 }
Chris Wilson05394f32010-11-08 19:18:58 +00002024 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002025
2026 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002027 if (!obj->active) {
2028 drm_gem_object_reference(&obj->base);
2029 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002030 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002031
Chris Wilson05394f32010-11-08 19:18:58 +00002032 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002033
Chris Wilson0201f1e2012-07-20 12:41:01 +01002034 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002035
Chris Wilsoncaea7472010-11-12 13:53:37 +00002036 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002037 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002038
Chris Wilson7dd49062012-03-21 10:48:18 +00002039 /* Bump MRU to take account of the delayed flush */
2040 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2041 struct drm_i915_fence_reg *reg;
2042
2043 reg = &dev_priv->fence_regs[obj->fence_reg];
2044 list_move_tail(&reg->lru_list,
2045 &dev_priv->mm.fence_list);
2046 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002047 }
2048}
2049
Ben Widawskye2d05a82013-09-24 09:57:58 -07002050void i915_vma_move_to_active(struct i915_vma *vma,
2051 struct intel_ring_buffer *ring)
2052{
2053 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2054 return i915_gem_object_move_to_active(vma->obj, ring);
2055}
2056
Chris Wilsoncaea7472010-11-12 13:53:37 +00002057static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002058i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2059{
Ben Widawskyca191b12013-07-31 17:00:14 -07002060 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002061 struct i915_address_space *vm;
2062 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002063
Chris Wilson65ce3022012-07-20 12:41:02 +01002064 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002065 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002066
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002067 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2068 vma = i915_gem_obj_to_vma(obj, vm);
2069 if (vma && !list_empty(&vma->mm_list))
2070 list_move_tail(&vma->mm_list, &vm->inactive_list);
2071 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002072
Chris Wilson65ce3022012-07-20 12:41:02 +01002073 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002074 obj->ring = NULL;
2075
Chris Wilson65ce3022012-07-20 12:41:02 +01002076 obj->last_read_seqno = 0;
2077 obj->last_write_seqno = 0;
2078 obj->base.write_domain = 0;
2079
2080 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002081 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002082
2083 obj->active = 0;
2084 drm_gem_object_unreference(&obj->base);
2085
2086 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002087}
Eric Anholt673a3942008-07-30 12:06:12 -07002088
Chris Wilsonc8725f32014-03-17 12:21:55 +00002089static void
2090i915_gem_object_retire(struct drm_i915_gem_object *obj)
2091{
2092 struct intel_ring_buffer *ring = obj->ring;
2093
2094 if (ring == NULL)
2095 return;
2096
2097 if (i915_seqno_passed(ring->get_seqno(ring, true),
2098 obj->last_read_seqno))
2099 i915_gem_object_move_to_inactive(obj);
2100}
2101
Chris Wilson9d7730912012-11-27 16:22:52 +00002102static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002103i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002104{
Chris Wilson9d7730912012-11-27 16:22:52 +00002105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 struct intel_ring_buffer *ring;
2107 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002108
Chris Wilson107f27a52012-12-10 13:56:17 +02002109 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002110 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002111 ret = intel_ring_idle(ring);
2112 if (ret)
2113 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002114 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002115 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002116
2117 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002118 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002119 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002120
Ben Widawskyebc348b2014-04-29 14:52:28 -07002121 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2122 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002123 }
2124
2125 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002126}
2127
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002128int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2129{
2130 struct drm_i915_private *dev_priv = dev->dev_private;
2131 int ret;
2132
2133 if (seqno == 0)
2134 return -EINVAL;
2135
2136 /* HWS page needs to be set less than what we
2137 * will inject to ring
2138 */
2139 ret = i915_gem_init_seqno(dev, seqno - 1);
2140 if (ret)
2141 return ret;
2142
2143 /* Carefully set the last_seqno value so that wrap
2144 * detection still works
2145 */
2146 dev_priv->next_seqno = seqno;
2147 dev_priv->last_seqno = seqno - 1;
2148 if (dev_priv->last_seqno == 0)
2149 dev_priv->last_seqno--;
2150
2151 return 0;
2152}
2153
Chris Wilson9d7730912012-11-27 16:22:52 +00002154int
2155i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002156{
Chris Wilson9d7730912012-11-27 16:22:52 +00002157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002158
Chris Wilson9d7730912012-11-27 16:22:52 +00002159 /* reserve 0 for non-seqno */
2160 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002161 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002162 if (ret)
2163 return ret;
2164
2165 dev_priv->next_seqno = 1;
2166 }
2167
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002168 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002169 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002170}
2171
Mika Kuoppala0025c072013-06-12 12:35:30 +03002172int __i915_add_request(struct intel_ring_buffer *ring,
2173 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002174 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002175 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002176{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002177 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002178 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002179 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002180 int ret;
2181
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002182 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002183 /*
2184 * Emit any outstanding flushes - execbuf can fail to emit the flush
2185 * after having emitted the batchbuffer command. Hence we need to fix
2186 * things up similar to emitting the lazy request. The difference here
2187 * is that the flush _must_ happen before the next request, no matter
2188 * what.
2189 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002190 ret = intel_ring_flush_all_caches(ring);
2191 if (ret)
2192 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002193
Chris Wilson3c0e2342013-09-04 10:45:52 +01002194 request = ring->preallocated_lazy_request;
2195 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002196 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002197
Chris Wilsona71d8d92012-02-15 11:25:36 +00002198 /* Record the position of the start of the request so that
2199 * should we detect the updated seqno part-way through the
2200 * GPU processing the request, we never over-estimate the
2201 * position of the head.
2202 */
2203 request_ring_position = intel_ring_get_tail(ring);
2204
Chris Wilson9d7730912012-11-27 16:22:52 +00002205 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002206 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002207 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002208
Chris Wilson9d7730912012-11-27 16:22:52 +00002209 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002210 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002211 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002212 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002213
2214 /* Whilst this request exists, batch_obj will be on the
2215 * active_list, and so will hold the active reference. Only when this
2216 * request is retired will the the batch_obj be moved onto the
2217 * inactive_list and lose its active reference. Hence we do not need
2218 * to explicitly hold another reference here.
2219 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002220 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002221
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002222 /* Hold a reference to the current context so that we can inspect
2223 * it later in case a hangcheck error event fires.
2224 */
2225 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002226 if (request->ctx)
2227 i915_gem_context_reference(request->ctx);
2228
Eric Anholt673a3942008-07-30 12:06:12 -07002229 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002230 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002231 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002232
Chris Wilsondb53a302011-02-03 11:57:46 +00002233 if (file) {
2234 struct drm_i915_file_private *file_priv = file->driver_priv;
2235
Chris Wilson1c255952010-09-26 11:03:27 +01002236 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002237 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002238 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002239 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002240 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002241 }
Eric Anholt673a3942008-07-30 12:06:12 -07002242
Chris Wilson9d7730912012-11-27 16:22:52 +00002243 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002244 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002245 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002246
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002247 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002248 i915_queue_hangcheck(ring->dev);
2249
Chris Wilsonf62a0072014-02-21 17:55:39 +00002250 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2251 queue_delayed_work(dev_priv->wq,
2252 &dev_priv->mm.retire_work,
2253 round_jiffies_up_relative(HZ));
2254 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002255 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002256
Chris Wilsonacb868d2012-09-26 13:47:30 +01002257 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002259 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002260}
2261
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002262static inline void
2263i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002264{
Chris Wilson1c255952010-09-26 11:03:27 +01002265 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002266
Chris Wilson1c255952010-09-26 11:03:27 +01002267 if (!file_priv)
2268 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002269
Chris Wilson1c255952010-09-26 11:03:27 +01002270 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002271 list_del(&request->client_list);
2272 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002273 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002274}
2275
Mika Kuoppala939fd762014-01-30 19:04:44 +02002276static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002277 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002278{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002279 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002280
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002281 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2282
2283 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002284 return true;
2285
2286 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002287 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002288 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002289 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002290 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2291 if (i915_stop_ring_allow_warn(dev_priv))
2292 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002293 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002294 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002295 }
2296
2297 return false;
2298}
2299
Mika Kuoppala939fd762014-01-30 19:04:44 +02002300static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2301 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002302 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002303{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002304 struct i915_ctx_hang_stats *hs;
2305
2306 if (WARN_ON(!ctx))
2307 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002308
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002309 hs = &ctx->hang_stats;
2310
2311 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002312 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002313 hs->batch_active++;
2314 hs->guilty_ts = get_seconds();
2315 } else {
2316 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002317 }
2318}
2319
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002320static void i915_gem_free_request(struct drm_i915_gem_request *request)
2321{
2322 list_del(&request->list);
2323 i915_gem_request_remove_from_client(request);
2324
2325 if (request->ctx)
2326 i915_gem_context_unreference(request->ctx);
2327
2328 kfree(request);
2329}
2330
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002331struct drm_i915_gem_request *
2332i915_gem_find_active_request(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002333{
Chris Wilson4db080f2013-12-04 11:37:09 +00002334 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002335 u32 completed_seqno;
2336
2337 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002338
Chris Wilson4db080f2013-12-04 11:37:09 +00002339 list_for_each_entry(request, &ring->request_list, list) {
2340 if (i915_seqno_passed(completed_seqno, request->seqno))
2341 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002342
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002343 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002344 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002345
2346 return NULL;
2347}
2348
2349static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2350 struct intel_ring_buffer *ring)
2351{
2352 struct drm_i915_gem_request *request;
2353 bool ring_hung;
2354
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002355 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002356
2357 if (request == NULL)
2358 return;
2359
2360 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2361
Mika Kuoppala939fd762014-01-30 19:04:44 +02002362 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002363
2364 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002365 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002366}
2367
2368static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2369 struct intel_ring_buffer *ring)
2370{
Chris Wilsondfaae392010-09-22 10:31:52 +01002371 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002372 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002373
Chris Wilson05394f32010-11-08 19:18:58 +00002374 obj = list_first_entry(&ring->active_list,
2375 struct drm_i915_gem_object,
2376 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002377
Chris Wilson05394f32010-11-08 19:18:58 +00002378 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002379 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002380
2381 /*
2382 * We must free the requests after all the corresponding objects have
2383 * been moved off active lists. Which is the same order as the normal
2384 * retire_requests function does. This is important if object hold
2385 * implicit references on things like e.g. ppgtt address spaces through
2386 * the request.
2387 */
2388 while (!list_empty(&ring->request_list)) {
2389 struct drm_i915_gem_request *request;
2390
2391 request = list_first_entry(&ring->request_list,
2392 struct drm_i915_gem_request,
2393 list);
2394
2395 i915_gem_free_request(request);
2396 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002397
2398 /* These may not have been flush before the reset, do so now */
2399 kfree(ring->preallocated_lazy_request);
2400 ring->preallocated_lazy_request = NULL;
2401 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002402}
2403
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002404void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002405{
2406 struct drm_i915_private *dev_priv = dev->dev_private;
2407 int i;
2408
Daniel Vetter4b9de732011-10-09 21:52:02 +02002409 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002410 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002411
Daniel Vetter94a335d2013-07-17 14:51:28 +02002412 /*
2413 * Commit delayed tiling changes if we have an object still
2414 * attached to the fence, otherwise just clear the fence.
2415 */
2416 if (reg->obj) {
2417 i915_gem_object_update_fence(reg->obj, reg,
2418 reg->obj->tiling_mode);
2419 } else {
2420 i915_gem_write_fence(dev, i, NULL);
2421 }
Chris Wilson312817a2010-11-22 11:50:11 +00002422 }
2423}
2424
Chris Wilson069efc12010-09-30 16:53:18 +01002425void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002426{
Chris Wilsondfaae392010-09-22 10:31:52 +01002427 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002428 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002429 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002430
Chris Wilson4db080f2013-12-04 11:37:09 +00002431 /*
2432 * Before we free the objects from the requests, we need to inspect
2433 * them for finding the guilty party. As the requests only borrow
2434 * their reference to the objects, the inspection must be done first.
2435 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002436 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002437 i915_gem_reset_ring_status(dev_priv, ring);
2438
2439 for_each_ring(ring, dev_priv, i)
2440 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002441
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002442 i915_gem_context_reset(dev);
2443
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002444 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002445}
2446
2447/**
2448 * This function clears the request list as sequence numbers are passed.
2449 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002450void
Chris Wilsondb53a302011-02-03 11:57:46 +00002451i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002452{
Eric Anholt673a3942008-07-30 12:06:12 -07002453 uint32_t seqno;
2454
Chris Wilsondb53a302011-02-03 11:57:46 +00002455 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002456 return;
2457
Chris Wilsondb53a302011-02-03 11:57:46 +00002458 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002459
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002460 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002461
Chris Wilsone9103032014-01-07 11:45:14 +00002462 /* Move any buffers on the active list that are no longer referenced
2463 * by the ringbuffer to the flushing/inactive lists as appropriate,
2464 * before we free the context associated with the requests.
2465 */
2466 while (!list_empty(&ring->active_list)) {
2467 struct drm_i915_gem_object *obj;
2468
2469 obj = list_first_entry(&ring->active_list,
2470 struct drm_i915_gem_object,
2471 ring_list);
2472
2473 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2474 break;
2475
2476 i915_gem_object_move_to_inactive(obj);
2477 }
2478
2479
Zou Nan hai852835f2010-05-21 09:08:56 +08002480 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002481 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002482
Zou Nan hai852835f2010-05-21 09:08:56 +08002483 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002484 struct drm_i915_gem_request,
2485 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002486
Chris Wilsondfaae392010-09-22 10:31:52 +01002487 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002488 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002489
Chris Wilsondb53a302011-02-03 11:57:46 +00002490 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002491 /* We know the GPU must have read the request to have
2492 * sent us the seqno + interrupt, so use the position
2493 * of tail of the request to update the last known position
2494 * of the GPU head.
2495 */
2496 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002497
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002498 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002499 }
2500
Chris Wilsondb53a302011-02-03 11:57:46 +00002501 if (unlikely(ring->trace_irq_seqno &&
2502 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002503 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002504 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002505 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002506
Chris Wilsondb53a302011-02-03 11:57:46 +00002507 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002508}
2509
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002510bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002511i915_gem_retire_requests(struct drm_device *dev)
2512{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002513 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002514 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002515 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002516 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002517
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002518 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002519 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002520 idle &= list_empty(&ring->request_list);
2521 }
2522
2523 if (idle)
2524 mod_delayed_work(dev_priv->wq,
2525 &dev_priv->mm.idle_work,
2526 msecs_to_jiffies(100));
2527
2528 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002529}
2530
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002531static void
Eric Anholt673a3942008-07-30 12:06:12 -07002532i915_gem_retire_work_handler(struct work_struct *work)
2533{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002534 struct drm_i915_private *dev_priv =
2535 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2536 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002537 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002538
Chris Wilson891b48c2010-09-29 12:26:37 +01002539 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002540 idle = false;
2541 if (mutex_trylock(&dev->struct_mutex)) {
2542 idle = i915_gem_retire_requests(dev);
2543 mutex_unlock(&dev->struct_mutex);
2544 }
2545 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002546 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2547 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002548}
Chris Wilson891b48c2010-09-29 12:26:37 +01002549
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002550static void
2551i915_gem_idle_work_handler(struct work_struct *work)
2552{
2553 struct drm_i915_private *dev_priv =
2554 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002555
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002556 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002557}
2558
Ben Widawsky5816d642012-04-11 11:18:19 -07002559/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002560 * Ensures that an object will eventually get non-busy by flushing any required
2561 * write domains, emitting any outstanding lazy request and retiring and
2562 * completed requests.
2563 */
2564static int
2565i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2566{
2567 int ret;
2568
2569 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002570 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002571 if (ret)
2572 return ret;
2573
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002574 i915_gem_retire_requests_ring(obj->ring);
2575 }
2576
2577 return 0;
2578}
2579
2580/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002581 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2582 * @DRM_IOCTL_ARGS: standard ioctl arguments
2583 *
2584 * Returns 0 if successful, else an error is returned with the remaining time in
2585 * the timeout parameter.
2586 * -ETIME: object is still busy after timeout
2587 * -ERESTARTSYS: signal interrupted the wait
2588 * -ENONENT: object doesn't exist
2589 * Also possible, but rare:
2590 * -EAGAIN: GPU wedged
2591 * -ENOMEM: damn
2592 * -ENODEV: Internal IRQ fail
2593 * -E?: The add request failed
2594 *
2595 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2596 * non-zero timeout parameter the wait ioctl will wait for the given number of
2597 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2598 * without holding struct_mutex the object may become re-busied before this
2599 * function completes. A similar but shorter * race condition exists in the busy
2600 * ioctl
2601 */
2602int
2603i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2604{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002605 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002606 struct drm_i915_gem_wait *args = data;
2607 struct drm_i915_gem_object *obj;
2608 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002609 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002610 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002611 u32 seqno = 0;
2612 int ret = 0;
2613
Ben Widawskyeac1f142012-06-05 15:24:24 -07002614 if (args->timeout_ns >= 0) {
2615 timeout_stack = ns_to_timespec(args->timeout_ns);
2616 timeout = &timeout_stack;
2617 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002618
2619 ret = i915_mutex_lock_interruptible(dev);
2620 if (ret)
2621 return ret;
2622
2623 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2624 if (&obj->base == NULL) {
2625 mutex_unlock(&dev->struct_mutex);
2626 return -ENOENT;
2627 }
2628
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002629 /* Need to make sure the object gets inactive eventually. */
2630 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002631 if (ret)
2632 goto out;
2633
2634 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002635 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002636 ring = obj->ring;
2637 }
2638
2639 if (seqno == 0)
2640 goto out;
2641
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002642 /* Do this after OLR check to make sure we make forward progress polling
2643 * on this IOCTL with a 0 timeout (like busy ioctl)
2644 */
2645 if (!args->timeout_ns) {
2646 ret = -ETIME;
2647 goto out;
2648 }
2649
2650 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002651 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002652 mutex_unlock(&dev->struct_mutex);
2653
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002654 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002655 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002656 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002657 return ret;
2658
2659out:
2660 drm_gem_object_unreference(&obj->base);
2661 mutex_unlock(&dev->struct_mutex);
2662 return ret;
2663}
2664
2665/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002666 * i915_gem_object_sync - sync an object to a ring.
2667 *
2668 * @obj: object which may be in use on another ring.
2669 * @to: ring we wish to use the object on. May be NULL.
2670 *
2671 * This code is meant to abstract object synchronization with the GPU.
2672 * Calling with NULL implies synchronizing the object with the CPU
2673 * rather than a particular GPU ring.
2674 *
2675 * Returns 0 if successful, else propagates up the lower layer error.
2676 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002677int
2678i915_gem_object_sync(struct drm_i915_gem_object *obj,
2679 struct intel_ring_buffer *to)
2680{
2681 struct intel_ring_buffer *from = obj->ring;
2682 u32 seqno;
2683 int ret, idx;
2684
2685 if (from == NULL || to == from)
2686 return 0;
2687
Ben Widawsky5816d642012-04-11 11:18:19 -07002688 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002689 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002690
2691 idx = intel_ring_sync_index(from, to);
2692
Chris Wilson0201f1e2012-07-20 12:41:01 +01002693 seqno = obj->last_read_seqno;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002694 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002695 return 0;
2696
Ben Widawskyb4aca012012-04-25 20:50:12 -07002697 ret = i915_gem_check_olr(obj->ring, seqno);
2698 if (ret)
2699 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002700
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002701 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002702 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002703 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002704 /* We use last_read_seqno because sync_to()
2705 * might have just caused seqno wrap under
2706 * the radar.
2707 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002708 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002709
Ben Widawskye3a5a222012-04-11 11:18:20 -07002710 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002711}
2712
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002713static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2714{
2715 u32 old_write_domain, old_read_domains;
2716
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002717 /* Force a pagefault for domain tracking on next user access */
2718 i915_gem_release_mmap(obj);
2719
Keith Packardb97c3d92011-06-24 21:02:59 -07002720 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2721 return;
2722
Chris Wilson97c809fd2012-10-09 19:24:38 +01002723 /* Wait for any direct GTT access to complete */
2724 mb();
2725
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002726 old_read_domains = obj->base.read_domains;
2727 old_write_domain = obj->base.write_domain;
2728
2729 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2730 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2731
2732 trace_i915_gem_object_change_domain(obj,
2733 old_read_domains,
2734 old_write_domain);
2735}
2736
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002737int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002738{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002739 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002740 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002741 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002742
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002743 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002744 return 0;
2745
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002746 if (!drm_mm_node_allocated(&vma->node)) {
2747 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002748 return 0;
2749 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002750
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002751 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002752 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002753
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002754 BUG_ON(obj->pages == NULL);
2755
Chris Wilsona8198ee2011-04-13 22:04:09 +01002756 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002757 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002758 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002759 /* Continue on if we fail due to EIO, the GPU is hung so we
2760 * should be safe and we need to cleanup or else we might
2761 * cause memory corruption through use-after-free.
2762 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002763
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002764 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002765
Daniel Vetter96b47b62009-12-15 17:50:00 +01002766 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002767 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002768 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002769 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002770
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002771 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002772
Ben Widawsky6f65e292013-12-06 14:10:56 -08002773 vma->unbind_vma(vma);
2774
Daniel Vetter74163902012-02-15 23:50:21 +01002775 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002776
Chris Wilson64bf9302014-02-25 14:23:28 +00002777 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002778 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002779 if (i915_is_ggtt(vma->vm))
2780 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002781
Ben Widawsky2f633152013-07-17 12:19:03 -07002782 drm_mm_remove_node(&vma->node);
2783 i915_gem_vma_destroy(vma);
2784
2785 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002786 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002787 if (list_empty(&obj->vma_list))
2788 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002789
Chris Wilson70903c32013-12-04 09:59:09 +00002790 /* And finally now the object is completely decoupled from this vma,
2791 * we can drop its hold on the backing storage and allow it to be
2792 * reaped by the shrinker.
2793 */
2794 i915_gem_object_unpin_pages(obj);
2795
Chris Wilson88241782011-01-07 17:09:48 +00002796 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002797}
2798
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002799int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002800{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002801 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002802 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002803 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002804
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002805 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002806 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002807 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002808 if (ret)
2809 return ret;
2810
Chris Wilson3e960502012-11-27 16:22:54 +00002811 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002812 if (ret)
2813 return ret;
2814 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002815
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002816 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002817}
2818
Chris Wilson9ce079e2012-04-17 15:31:30 +01002819static void i965_write_fence_reg(struct drm_device *dev, int reg,
2820 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002821{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002822 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002823 int fence_reg;
2824 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002825
Imre Deak56c844e2013-01-07 21:47:34 +02002826 if (INTEL_INFO(dev)->gen >= 6) {
2827 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2828 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2829 } else {
2830 fence_reg = FENCE_REG_965_0;
2831 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2832 }
2833
Chris Wilsond18b9612013-07-10 13:36:23 +01002834 fence_reg += reg * 8;
2835
2836 /* To w/a incoherency with non-atomic 64-bit register updates,
2837 * we split the 64-bit update into two 32-bit writes. In order
2838 * for a partial fence not to be evaluated between writes, we
2839 * precede the update with write to turn off the fence register,
2840 * and only enable the fence as the last step.
2841 *
2842 * For extra levels of paranoia, we make sure each step lands
2843 * before applying the next step.
2844 */
2845 I915_WRITE(fence_reg, 0);
2846 POSTING_READ(fence_reg);
2847
Chris Wilson9ce079e2012-04-17 15:31:30 +01002848 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002849 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002850 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002851
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002852 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002853 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002854 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002855 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002856 if (obj->tiling_mode == I915_TILING_Y)
2857 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2858 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002859
Chris Wilsond18b9612013-07-10 13:36:23 +01002860 I915_WRITE(fence_reg + 4, val >> 32);
2861 POSTING_READ(fence_reg + 4);
2862
2863 I915_WRITE(fence_reg + 0, val);
2864 POSTING_READ(fence_reg);
2865 } else {
2866 I915_WRITE(fence_reg + 4, 0);
2867 POSTING_READ(fence_reg + 4);
2868 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002869}
2870
Chris Wilson9ce079e2012-04-17 15:31:30 +01002871static void i915_write_fence_reg(struct drm_device *dev, int reg,
2872 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002873{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002875 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002876
Chris Wilson9ce079e2012-04-17 15:31:30 +01002877 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002878 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002879 int pitch_val;
2880 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002881
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002882 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002883 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002884 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2885 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2886 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002887
2888 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2889 tile_width = 128;
2890 else
2891 tile_width = 512;
2892
2893 /* Note: pitch better be a power of two tile widths */
2894 pitch_val = obj->stride / tile_width;
2895 pitch_val = ffs(pitch_val) - 1;
2896
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002897 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002898 if (obj->tiling_mode == I915_TILING_Y)
2899 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2900 val |= I915_FENCE_SIZE_BITS(size);
2901 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2902 val |= I830_FENCE_REG_VALID;
2903 } else
2904 val = 0;
2905
2906 if (reg < 8)
2907 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002908 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002909 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002910
Chris Wilson9ce079e2012-04-17 15:31:30 +01002911 I915_WRITE(reg, val);
2912 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002913}
2914
Chris Wilson9ce079e2012-04-17 15:31:30 +01002915static void i830_write_fence_reg(struct drm_device *dev, int reg,
2916 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002917{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002918 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002919 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002920
Chris Wilson9ce079e2012-04-17 15:31:30 +01002921 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002922 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002923 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002924
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002925 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002926 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002927 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2928 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2929 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002930
Chris Wilson9ce079e2012-04-17 15:31:30 +01002931 pitch_val = obj->stride / 128;
2932 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002933
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002934 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002935 if (obj->tiling_mode == I915_TILING_Y)
2936 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2937 val |= I830_FENCE_SIZE_BITS(size);
2938 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2939 val |= I830_FENCE_REG_VALID;
2940 } else
2941 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002942
Chris Wilson9ce079e2012-04-17 15:31:30 +01002943 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2944 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2945}
2946
Chris Wilsond0a57782012-10-09 19:24:37 +01002947inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2948{
2949 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2950}
2951
Chris Wilson9ce079e2012-04-17 15:31:30 +01002952static void i915_gem_write_fence(struct drm_device *dev, int reg,
2953 struct drm_i915_gem_object *obj)
2954{
Chris Wilsond0a57782012-10-09 19:24:37 +01002955 struct drm_i915_private *dev_priv = dev->dev_private;
2956
2957 /* Ensure that all CPU reads are completed before installing a fence
2958 * and all writes before removing the fence.
2959 */
2960 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2961 mb();
2962
Daniel Vetter94a335d2013-07-17 14:51:28 +02002963 WARN(obj && (!obj->stride || !obj->tiling_mode),
2964 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2965 obj->stride, obj->tiling_mode);
2966
Chris Wilson9ce079e2012-04-17 15:31:30 +01002967 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002968 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002969 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002970 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002971 case 5:
2972 case 4: i965_write_fence_reg(dev, reg, obj); break;
2973 case 3: i915_write_fence_reg(dev, reg, obj); break;
2974 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002975 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002976 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002977
2978 /* And similarly be paranoid that no direct access to this region
2979 * is reordered to before the fence is installed.
2980 */
2981 if (i915_gem_object_needs_mb(obj))
2982 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002983}
2984
Chris Wilson61050802012-04-17 15:31:31 +01002985static inline int fence_number(struct drm_i915_private *dev_priv,
2986 struct drm_i915_fence_reg *fence)
2987{
2988 return fence - dev_priv->fence_regs;
2989}
2990
2991static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2992 struct drm_i915_fence_reg *fence,
2993 bool enable)
2994{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002995 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002996 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002997
Chris Wilson46a0b632013-07-10 13:36:24 +01002998 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002999
3000 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003001 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003002 fence->obj = obj;
3003 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3004 } else {
3005 obj->fence_reg = I915_FENCE_REG_NONE;
3006 fence->obj = NULL;
3007 list_del_init(&fence->lru_list);
3008 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003009 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003010}
3011
Chris Wilsond9e86c02010-11-10 16:40:20 +00003012static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003013i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003014{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003015 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003016 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003017 if (ret)
3018 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003019
3020 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003021 }
3022
Chris Wilson86d5bc32012-07-20 12:41:04 +01003023 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003024 return 0;
3025}
3026
3027int
3028i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3029{
Chris Wilson61050802012-04-17 15:31:31 +01003030 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003031 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003032 int ret;
3033
Chris Wilsond0a57782012-10-09 19:24:37 +01003034 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003035 if (ret)
3036 return ret;
3037
Chris Wilson61050802012-04-17 15:31:31 +01003038 if (obj->fence_reg == I915_FENCE_REG_NONE)
3039 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003040
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003041 fence = &dev_priv->fence_regs[obj->fence_reg];
3042
Chris Wilson61050802012-04-17 15:31:31 +01003043 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003044 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003045
3046 return 0;
3047}
3048
3049static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003050i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003051{
Daniel Vetterae3db242010-02-19 11:51:58 +01003052 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003053 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003054 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003055
3056 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003057 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003058 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3059 reg = &dev_priv->fence_regs[i];
3060 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003061 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003062
Chris Wilson1690e1e2011-12-14 13:57:08 +01003063 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003064 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003065 }
3066
Chris Wilsond9e86c02010-11-10 16:40:20 +00003067 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003068 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003069
3070 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003071 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003072 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003073 continue;
3074
Chris Wilson8fe301a2012-04-17 15:31:28 +01003075 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003076 }
3077
Chris Wilson5dce5b932014-01-20 10:17:36 +00003078deadlock:
3079 /* Wait for completion of pending flips which consume fences */
3080 if (intel_has_pending_fb_unpin(dev))
3081 return ERR_PTR(-EAGAIN);
3082
3083 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003084}
3085
Jesse Barnesde151cf2008-11-12 10:03:55 -08003086/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003087 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003088 * @obj: object to map through a fence reg
3089 *
3090 * When mapping objects through the GTT, userspace wants to be able to write
3091 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003092 * This function walks the fence regs looking for a free one for @obj,
3093 * stealing one if it can't find any.
3094 *
3095 * It then sets up the reg based on the object's properties: address, pitch
3096 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003097 *
3098 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003099 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003100int
Chris Wilson06d98132012-04-17 15:31:24 +01003101i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003102{
Chris Wilson05394f32010-11-08 19:18:58 +00003103 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003104 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003105 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003106 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003107 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003108
Chris Wilson14415742012-04-17 15:31:33 +01003109 /* Have we updated the tiling parameters upon the object and so
3110 * will need to serialise the write to the associated fence register?
3111 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003112 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003113 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003114 if (ret)
3115 return ret;
3116 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003117
Chris Wilsond9e86c02010-11-10 16:40:20 +00003118 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003119 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3120 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003121 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003122 list_move_tail(&reg->lru_list,
3123 &dev_priv->mm.fence_list);
3124 return 0;
3125 }
3126 } else if (enable) {
3127 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003128 if (IS_ERR(reg))
3129 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003130
Chris Wilson14415742012-04-17 15:31:33 +01003131 if (reg->obj) {
3132 struct drm_i915_gem_object *old = reg->obj;
3133
Chris Wilsond0a57782012-10-09 19:24:37 +01003134 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003135 if (ret)
3136 return ret;
3137
Chris Wilson14415742012-04-17 15:31:33 +01003138 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003139 }
Chris Wilson14415742012-04-17 15:31:33 +01003140 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003141 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003142
Chris Wilson14415742012-04-17 15:31:33 +01003143 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003144
Chris Wilson9ce079e2012-04-17 15:31:30 +01003145 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003146}
3147
Chris Wilson42d6ab42012-07-26 11:49:32 +01003148static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3149 struct drm_mm_node *gtt_space,
3150 unsigned long cache_level)
3151{
3152 struct drm_mm_node *other;
3153
3154 /* On non-LLC machines we have to be careful when putting differing
3155 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003156 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003157 */
3158 if (HAS_LLC(dev))
3159 return true;
3160
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003161 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003162 return true;
3163
3164 if (list_empty(&gtt_space->node_list))
3165 return true;
3166
3167 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3168 if (other->allocated && !other->hole_follows && other->color != cache_level)
3169 return false;
3170
3171 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3172 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3173 return false;
3174
3175 return true;
3176}
3177
3178static void i915_gem_verify_gtt(struct drm_device *dev)
3179{
3180#if WATCH_GTT
3181 struct drm_i915_private *dev_priv = dev->dev_private;
3182 struct drm_i915_gem_object *obj;
3183 int err = 0;
3184
Ben Widawsky35c20a62013-05-31 11:28:48 -07003185 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003186 if (obj->gtt_space == NULL) {
3187 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3188 err++;
3189 continue;
3190 }
3191
3192 if (obj->cache_level != obj->gtt_space->color) {
3193 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003194 i915_gem_obj_ggtt_offset(obj),
3195 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003196 obj->cache_level,
3197 obj->gtt_space->color);
3198 err++;
3199 continue;
3200 }
3201
3202 if (!i915_gem_valid_gtt_space(dev,
3203 obj->gtt_space,
3204 obj->cache_level)) {
3205 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003206 i915_gem_obj_ggtt_offset(obj),
3207 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003208 obj->cache_level);
3209 err++;
3210 continue;
3211 }
3212 }
3213
3214 WARN_ON(err);
3215#endif
3216}
3217
Jesse Barnesde151cf2008-11-12 10:03:55 -08003218/**
Eric Anholt673a3942008-07-30 12:06:12 -07003219 * Finds free space in the GTT aperture and binds the object there.
3220 */
Daniel Vetter262de142014-02-14 14:01:20 +01003221static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003222i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3223 struct i915_address_space *vm,
3224 unsigned alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003225 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003226{
Chris Wilson05394f32010-11-08 19:18:58 +00003227 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003228 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003229 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003230 size_t gtt_max =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003231 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003232 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003233 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003234
Chris Wilsone28f8712011-07-18 13:11:49 -07003235 fence_size = i915_gem_get_gtt_size(dev,
3236 obj->base.size,
3237 obj->tiling_mode);
3238 fence_alignment = i915_gem_get_gtt_alignment(dev,
3239 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003240 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003241 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003242 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003243 obj->base.size,
3244 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003245
Eric Anholt673a3942008-07-30 12:06:12 -07003246 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003247 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003248 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003249 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003250 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003251 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003252 }
3253
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003254 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003255
Chris Wilson654fc602010-05-27 13:18:21 +01003256 /* If the object is bigger than the entire aperture, reject it early
3257 * before evicting everything in a vain attempt to find space.
3258 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003259 if (obj->base.size > gtt_max) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003260 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003261 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003262 flags & PIN_MAPPABLE ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003263 gtt_max);
Daniel Vetter262de142014-02-14 14:01:20 +01003264 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003265 }
3266
Chris Wilson37e680a2012-06-07 15:38:42 +01003267 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003268 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003269 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003270
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003271 i915_gem_object_pin_pages(obj);
3272
Ben Widawskyaccfef22013-08-14 11:38:35 +02003273 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003274 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003275 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003276
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003277search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003278 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003279 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003280 obj->cache_level, 0, gtt_max,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003281 DRM_MM_SEARCH_DEFAULT,
3282 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003283 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003284 ret = i915_gem_evict_something(dev, vm, size, alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003285 obj->cache_level, flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003286 if (ret == 0)
3287 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003288
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003289 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003290 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003291 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003292 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003293 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003294 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003295 }
3296
Daniel Vetter74163902012-02-15 23:50:21 +01003297 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003298 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003299 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003300
Ben Widawsky35c20a62013-05-31 11:28:48 -07003301 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003302 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003303
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003304 if (i915_is_ggtt(vm)) {
3305 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003306
Daniel Vetter49987092013-08-14 10:21:23 +02003307 fenceable = (vma->node.size == fence_size &&
3308 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003309
Daniel Vetter49987092013-08-14 10:21:23 +02003310 mappable = (vma->node.start + obj->base.size <=
3311 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003312
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003313 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003314 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003315
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003316 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003317
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003318 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003319 vma->bind_vma(vma, obj->cache_level,
3320 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3321
Chris Wilson42d6ab42012-07-26 11:49:32 +01003322 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003323 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003324
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003325err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003326 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003327err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003328 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003329 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003330err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003331 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003332 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003333}
3334
Chris Wilson000433b2013-08-08 14:41:09 +01003335bool
Chris Wilson2c225692013-08-09 12:26:45 +01003336i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3337 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003338{
Eric Anholt673a3942008-07-30 12:06:12 -07003339 /* If we don't have a page list set up, then we're not pinned
3340 * to GPU, and we can ignore the cache flush because it'll happen
3341 * again at bind time.
3342 */
Chris Wilson05394f32010-11-08 19:18:58 +00003343 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003344 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003345
Imre Deak769ce462013-02-13 21:56:05 +02003346 /*
3347 * Stolen memory is always coherent with the GPU as it is explicitly
3348 * marked as wc by the system, or the system is cache-coherent.
3349 */
3350 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003351 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003352
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003353 /* If the GPU is snooping the contents of the CPU cache,
3354 * we do not need to manually clear the CPU cache lines. However,
3355 * the caches are only snooped when the render cache is
3356 * flushed/invalidated. As we always have to emit invalidations
3357 * and flushes when moving into and out of the RENDER domain, correct
3358 * snooping behaviour occurs naturally as the result of our domain
3359 * tracking.
3360 */
Chris Wilson2c225692013-08-09 12:26:45 +01003361 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003362 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003363
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003364 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003365 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003366
3367 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003368}
3369
3370/** Flushes the GTT write domain for the object if it's dirty. */
3371static void
Chris Wilson05394f32010-11-08 19:18:58 +00003372i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003373{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003374 uint32_t old_write_domain;
3375
Chris Wilson05394f32010-11-08 19:18:58 +00003376 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003377 return;
3378
Chris Wilson63256ec2011-01-04 18:42:07 +00003379 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003380 * to it immediately go to main memory as far as we know, so there's
3381 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003382 *
3383 * However, we do have to enforce the order so that all writes through
3384 * the GTT land before any writes to the device, such as updates to
3385 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003386 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003387 wmb();
3388
Chris Wilson05394f32010-11-08 19:18:58 +00003389 old_write_domain = obj->base.write_domain;
3390 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003391
3392 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003393 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003394 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003395}
3396
3397/** Flushes the CPU write domain for the object if it's dirty. */
3398static void
Chris Wilson2c225692013-08-09 12:26:45 +01003399i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3400 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003401{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003402 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003403
Chris Wilson05394f32010-11-08 19:18:58 +00003404 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003405 return;
3406
Chris Wilson000433b2013-08-08 14:41:09 +01003407 if (i915_gem_clflush_object(obj, force))
3408 i915_gem_chipset_flush(obj->base.dev);
3409
Chris Wilson05394f32010-11-08 19:18:58 +00003410 old_write_domain = obj->base.write_domain;
3411 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003412
3413 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003414 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003415 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003416}
3417
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003418/**
3419 * Moves a single object to the GTT read, and possibly write domain.
3420 *
3421 * This function returns when the move is complete, including waiting on
3422 * flushes to occur.
3423 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003424int
Chris Wilson20217462010-11-23 15:26:33 +00003425i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003426{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003427 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003428 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003429 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003430
Eric Anholt02354392008-11-26 13:58:13 -08003431 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003432 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003433 return -EINVAL;
3434
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003435 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3436 return 0;
3437
Chris Wilson0201f1e2012-07-20 12:41:01 +01003438 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003439 if (ret)
3440 return ret;
3441
Chris Wilsonc8725f32014-03-17 12:21:55 +00003442 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003443 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003444
Chris Wilsond0a57782012-10-09 19:24:37 +01003445 /* Serialise direct access to this object with the barriers for
3446 * coherent writes from the GPU, by effectively invalidating the
3447 * GTT domain upon first access.
3448 */
3449 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3450 mb();
3451
Chris Wilson05394f32010-11-08 19:18:58 +00003452 old_write_domain = obj->base.write_domain;
3453 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003454
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003455 /* It should now be out of any other write domains, and we can update
3456 * the domain values for our changes.
3457 */
Chris Wilson05394f32010-11-08 19:18:58 +00003458 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3459 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003460 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003461 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3462 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3463 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003464 }
3465
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003466 trace_i915_gem_object_change_domain(obj,
3467 old_read_domains,
3468 old_write_domain);
3469
Chris Wilson8325a092012-04-24 15:52:35 +01003470 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003471 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003472 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003473 if (vma)
3474 list_move_tail(&vma->mm_list,
3475 &dev_priv->gtt.base.inactive_list);
3476
3477 }
Chris Wilson8325a092012-04-24 15:52:35 +01003478
Eric Anholte47c68e2008-11-14 13:35:19 -08003479 return 0;
3480}
3481
Chris Wilsone4ffd172011-04-04 09:44:39 +01003482int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3483 enum i915_cache_level cache_level)
3484{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003485 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003486 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003487 int ret;
3488
3489 if (obj->cache_level == cache_level)
3490 return 0;
3491
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003492 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003493 DRM_DEBUG("can not change the cache level of pinned objects\n");
3494 return -EBUSY;
3495 }
3496
Chris Wilsondf6f7832014-03-21 07:40:56 +00003497 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003498 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003499 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003500 if (ret)
3501 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003502 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003503 }
3504
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003505 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003506 ret = i915_gem_object_finish_gpu(obj);
3507 if (ret)
3508 return ret;
3509
3510 i915_gem_object_finish_gtt(obj);
3511
3512 /* Before SandyBridge, you could not use tiling or fence
3513 * registers with snooped memory, so relinquish any fences
3514 * currently pointing to our region in the aperture.
3515 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003516 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003517 ret = i915_gem_object_put_fence(obj);
3518 if (ret)
3519 return ret;
3520 }
3521
Ben Widawsky6f65e292013-12-06 14:10:56 -08003522 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003523 if (drm_mm_node_allocated(&vma->node))
3524 vma->bind_vma(vma, cache_level,
3525 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003526 }
3527
Chris Wilson2c225692013-08-09 12:26:45 +01003528 list_for_each_entry(vma, &obj->vma_list, vma_link)
3529 vma->node.color = cache_level;
3530 obj->cache_level = cache_level;
3531
3532 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003533 u32 old_read_domains, old_write_domain;
3534
3535 /* If we're coming from LLC cached, then we haven't
3536 * actually been tracking whether the data is in the
3537 * CPU cache or not, since we only allow one bit set
3538 * in obj->write_domain and have been skipping the clflushes.
3539 * Just set it to the CPU cache for now.
3540 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003541 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003542 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003543
3544 old_read_domains = obj->base.read_domains;
3545 old_write_domain = obj->base.write_domain;
3546
3547 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3548 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3549
3550 trace_i915_gem_object_change_domain(obj,
3551 old_read_domains,
3552 old_write_domain);
3553 }
3554
Chris Wilson42d6ab42012-07-26 11:49:32 +01003555 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003556 return 0;
3557}
3558
Ben Widawsky199adf42012-09-21 17:01:20 -07003559int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3560 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003561{
Ben Widawsky199adf42012-09-21 17:01:20 -07003562 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003563 struct drm_i915_gem_object *obj;
3564 int ret;
3565
3566 ret = i915_mutex_lock_interruptible(dev);
3567 if (ret)
3568 return ret;
3569
3570 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3571 if (&obj->base == NULL) {
3572 ret = -ENOENT;
3573 goto unlock;
3574 }
3575
Chris Wilson651d7942013-08-08 14:41:10 +01003576 switch (obj->cache_level) {
3577 case I915_CACHE_LLC:
3578 case I915_CACHE_L3_LLC:
3579 args->caching = I915_CACHING_CACHED;
3580 break;
3581
Chris Wilson4257d3b2013-08-08 14:41:11 +01003582 case I915_CACHE_WT:
3583 args->caching = I915_CACHING_DISPLAY;
3584 break;
3585
Chris Wilson651d7942013-08-08 14:41:10 +01003586 default:
3587 args->caching = I915_CACHING_NONE;
3588 break;
3589 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003590
3591 drm_gem_object_unreference(&obj->base);
3592unlock:
3593 mutex_unlock(&dev->struct_mutex);
3594 return ret;
3595}
3596
Ben Widawsky199adf42012-09-21 17:01:20 -07003597int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3598 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003599{
Ben Widawsky199adf42012-09-21 17:01:20 -07003600 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003601 struct drm_i915_gem_object *obj;
3602 enum i915_cache_level level;
3603 int ret;
3604
Ben Widawsky199adf42012-09-21 17:01:20 -07003605 switch (args->caching) {
3606 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003607 level = I915_CACHE_NONE;
3608 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003609 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003610 level = I915_CACHE_LLC;
3611 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003612 case I915_CACHING_DISPLAY:
3613 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3614 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003615 default:
3616 return -EINVAL;
3617 }
3618
Ben Widawsky3bc29132012-09-26 16:15:20 -07003619 ret = i915_mutex_lock_interruptible(dev);
3620 if (ret)
3621 return ret;
3622
Chris Wilsone6994ae2012-07-10 10:27:08 +01003623 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3624 if (&obj->base == NULL) {
3625 ret = -ENOENT;
3626 goto unlock;
3627 }
3628
3629 ret = i915_gem_object_set_cache_level(obj, level);
3630
3631 drm_gem_object_unreference(&obj->base);
3632unlock:
3633 mutex_unlock(&dev->struct_mutex);
3634 return ret;
3635}
3636
Chris Wilsoncc98b412013-08-09 12:25:09 +01003637static bool is_pin_display(struct drm_i915_gem_object *obj)
3638{
3639 /* There are 3 sources that pin objects:
3640 * 1. The display engine (scanouts, sprites, cursors);
3641 * 2. Reservations for execbuffer;
3642 * 3. The user.
3643 *
3644 * We can ignore reservations as we hold the struct_mutex and
3645 * are only called outside of the reservation path. The user
3646 * can only increment pin_count once, and so if after
3647 * subtracting the potential reference by the user, any pin_count
3648 * remains, it must be due to another use by the display engine.
3649 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003650 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003651}
3652
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003653/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003654 * Prepare buffer for display plane (scanout, cursors, etc).
3655 * Can be called from an uninterruptible phase (modesetting) and allows
3656 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003657 */
3658int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003659i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3660 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003661 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003662{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003663 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003664 int ret;
3665
Chris Wilson0be73282010-12-06 14:36:27 +00003666 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003667 ret = i915_gem_object_sync(obj, pipelined);
3668 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003669 return ret;
3670 }
3671
Chris Wilsoncc98b412013-08-09 12:25:09 +01003672 /* Mark the pin_display early so that we account for the
3673 * display coherency whilst setting up the cache domains.
3674 */
3675 obj->pin_display = true;
3676
Eric Anholta7ef0642011-03-29 16:59:54 -07003677 /* The display engine is not coherent with the LLC cache on gen6. As
3678 * a result, we make sure that the pinning that is about to occur is
3679 * done with uncached PTEs. This is lowest common denominator for all
3680 * chipsets.
3681 *
3682 * However for gen6+, we could do better by using the GFDT bit instead
3683 * of uncaching, which would allow us to flush all the LLC-cached data
3684 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3685 */
Chris Wilson651d7942013-08-08 14:41:10 +01003686 ret = i915_gem_object_set_cache_level(obj,
3687 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003688 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003689 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003690
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003691 /* As the user may map the buffer once pinned in the display plane
3692 * (e.g. libkms for the bootup splash), we have to ensure that we
3693 * always use map_and_fenceable for all scanout buffers.
3694 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003695 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003696 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003697 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003698
Chris Wilson2c225692013-08-09 12:26:45 +01003699 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003700
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003701 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003702 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003703
3704 /* It should now be out of any other write domains, and we can update
3705 * the domain values for our changes.
3706 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003707 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003708 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003709
3710 trace_i915_gem_object_change_domain(obj,
3711 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003712 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003713
3714 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003715
3716err_unpin_display:
3717 obj->pin_display = is_pin_display(obj);
3718 return ret;
3719}
3720
3721void
3722i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3723{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003724 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003725 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003726}
3727
Chris Wilson85345512010-11-13 09:49:11 +00003728int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003729i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003730{
Chris Wilson88241782011-01-07 17:09:48 +00003731 int ret;
3732
Chris Wilsona8198ee2011-04-13 22:04:09 +01003733 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003734 return 0;
3735
Chris Wilson0201f1e2012-07-20 12:41:01 +01003736 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003737 if (ret)
3738 return ret;
3739
Chris Wilsona8198ee2011-04-13 22:04:09 +01003740 /* Ensure that we invalidate the GPU's caches and TLBs. */
3741 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003742 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003743}
3744
Eric Anholte47c68e2008-11-14 13:35:19 -08003745/**
3746 * Moves a single object to the CPU read, and possibly write domain.
3747 *
3748 * This function returns when the move is complete, including waiting on
3749 * flushes to occur.
3750 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003751int
Chris Wilson919926a2010-11-12 13:42:53 +00003752i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003753{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003754 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003755 int ret;
3756
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003757 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3758 return 0;
3759
Chris Wilson0201f1e2012-07-20 12:41:01 +01003760 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003761 if (ret)
3762 return ret;
3763
Chris Wilsonc8725f32014-03-17 12:21:55 +00003764 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003765 i915_gem_object_flush_gtt_write_domain(obj);
3766
Chris Wilson05394f32010-11-08 19:18:58 +00003767 old_write_domain = obj->base.write_domain;
3768 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003769
Eric Anholte47c68e2008-11-14 13:35:19 -08003770 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003771 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003772 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003773
Chris Wilson05394f32010-11-08 19:18:58 +00003774 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003775 }
3776
3777 /* It should now be out of any other write domains, and we can update
3778 * the domain values for our changes.
3779 */
Chris Wilson05394f32010-11-08 19:18:58 +00003780 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003781
3782 /* If we're writing through the CPU, then the GPU read domains will
3783 * need to be invalidated at next use.
3784 */
3785 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003786 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3787 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003788 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003789
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003790 trace_i915_gem_object_change_domain(obj,
3791 old_read_domains,
3792 old_write_domain);
3793
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003794 return 0;
3795}
3796
Eric Anholt673a3942008-07-30 12:06:12 -07003797/* Throttle our rendering by waiting until the ring has completed our requests
3798 * emitted over 20 msec ago.
3799 *
Eric Anholtb9624422009-06-03 07:27:35 +00003800 * Note that if we were to use the current jiffies each time around the loop,
3801 * we wouldn't escape the function with any frames outstanding if the time to
3802 * render a frame was over 20ms.
3803 *
Eric Anholt673a3942008-07-30 12:06:12 -07003804 * This should get us reasonable parallelism between CPU and GPU but also
3805 * relatively low latency when blocking on a particular request to finish.
3806 */
3807static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003808i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003809{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003810 struct drm_i915_private *dev_priv = dev->dev_private;
3811 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003812 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003813 struct drm_i915_gem_request *request;
3814 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003815 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003816 u32 seqno = 0;
3817 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003818
Daniel Vetter308887a2012-11-14 17:14:06 +01003819 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3820 if (ret)
3821 return ret;
3822
3823 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3824 if (ret)
3825 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003826
Chris Wilson1c255952010-09-26 11:03:27 +01003827 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003828 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003829 if (time_after_eq(request->emitted_jiffies, recent_enough))
3830 break;
3831
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003832 ring = request->ring;
3833 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003834 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003835 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003836 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003837
3838 if (seqno == 0)
3839 return 0;
3840
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003841 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003842 if (ret == 0)
3843 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003844
Eric Anholt673a3942008-07-30 12:06:12 -07003845 return ret;
3846}
3847
Eric Anholt673a3942008-07-30 12:06:12 -07003848int
Chris Wilson05394f32010-11-08 19:18:58 +00003849i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003850 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003851 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003852 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003853{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003854 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003855 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003856 int ret;
3857
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003858 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
3859 return -ENODEV;
3860
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003861 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003862 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003863
3864 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003865 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003866 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3867 return -EBUSY;
3868
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003869 if ((alignment &&
3870 vma->node.start & (alignment - 1)) ||
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003871 (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003872 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003873 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003874 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003875 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003876 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003877 flags & PIN_MAPPABLE,
Chris Wilson05394f32010-11-08 19:18:58 +00003878 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003879 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003880 if (ret)
3881 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003882
3883 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003884 }
3885 }
3886
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003887 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01003888 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
3889 if (IS_ERR(vma))
3890 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00003891 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003892
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003893 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
3894 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01003895
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003896 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003897 if (flags & PIN_MAPPABLE)
3898 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07003899
3900 return 0;
3901}
3902
3903void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003904i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003905{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003906 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003907
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003908 BUG_ON(!vma);
3909 BUG_ON(vma->pin_count == 0);
3910 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3911
3912 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003913 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003914}
3915
3916int
3917i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003918 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003919{
3920 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003921 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003922 int ret;
3923
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003924 if (INTEL_INFO(dev)->gen >= 6)
3925 return -ENODEV;
3926
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003927 ret = i915_mutex_lock_interruptible(dev);
3928 if (ret)
3929 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003930
Chris Wilson05394f32010-11-08 19:18:58 +00003931 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003932 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003933 ret = -ENOENT;
3934 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003935 }
Eric Anholt673a3942008-07-30 12:06:12 -07003936
Chris Wilson05394f32010-11-08 19:18:58 +00003937 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003938 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003939 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003940 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003941 }
3942
Chris Wilson05394f32010-11-08 19:18:58 +00003943 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003944 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003945 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003946 ret = -EINVAL;
3947 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003948 }
3949
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003950 if (obj->user_pin_count == ULONG_MAX) {
3951 ret = -EBUSY;
3952 goto out;
3953 }
3954
Chris Wilson93be8782013-01-02 10:31:22 +00003955 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003956 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003957 if (ret)
3958 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003959 }
3960
Chris Wilson93be8782013-01-02 10:31:22 +00003961 obj->user_pin_count++;
3962 obj->pin_filp = file;
3963
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003964 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003965out:
Chris Wilson05394f32010-11-08 19:18:58 +00003966 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003967unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003968 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003969 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003970}
3971
3972int
3973i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003974 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003975{
3976 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003977 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003978 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003979
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003980 ret = i915_mutex_lock_interruptible(dev);
3981 if (ret)
3982 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003983
Chris Wilson05394f32010-11-08 19:18:58 +00003984 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003985 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003986 ret = -ENOENT;
3987 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003988 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003989
Chris Wilson05394f32010-11-08 19:18:58 +00003990 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003991 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003992 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003993 ret = -EINVAL;
3994 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003995 }
Chris Wilson05394f32010-11-08 19:18:58 +00003996 obj->user_pin_count--;
3997 if (obj->user_pin_count == 0) {
3998 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003999 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004000 }
Eric Anholt673a3942008-07-30 12:06:12 -07004001
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004002out:
Chris Wilson05394f32010-11-08 19:18:58 +00004003 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004004unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004005 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004006 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004007}
4008
4009int
4010i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004011 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004012{
4013 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004014 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004015 int ret;
4016
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004017 ret = i915_mutex_lock_interruptible(dev);
4018 if (ret)
4019 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004020
Chris Wilson05394f32010-11-08 19:18:58 +00004021 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004022 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004023 ret = -ENOENT;
4024 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004025 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004026
Chris Wilson0be555b2010-08-04 15:36:30 +01004027 /* Count all active objects as busy, even if they are currently not used
4028 * by the gpu. Users of this interface expect objects to eventually
4029 * become non-busy without any further actions, therefore emit any
4030 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004031 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004032 ret = i915_gem_object_flush_active(obj);
4033
Chris Wilson05394f32010-11-08 19:18:58 +00004034 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004035 if (obj->ring) {
4036 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4037 args->busy |= intel_ring_flag(obj->ring) << 16;
4038 }
Eric Anholt673a3942008-07-30 12:06:12 -07004039
Chris Wilson05394f32010-11-08 19:18:58 +00004040 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004041unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004042 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004043 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004044}
4045
4046int
4047i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4048 struct drm_file *file_priv)
4049{
Akshay Joshi0206e352011-08-16 15:34:10 -04004050 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004051}
4052
Chris Wilson3ef94da2009-09-14 16:50:29 +01004053int
4054i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4055 struct drm_file *file_priv)
4056{
4057 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004058 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004059 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004060
4061 switch (args->madv) {
4062 case I915_MADV_DONTNEED:
4063 case I915_MADV_WILLNEED:
4064 break;
4065 default:
4066 return -EINVAL;
4067 }
4068
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004069 ret = i915_mutex_lock_interruptible(dev);
4070 if (ret)
4071 return ret;
4072
Chris Wilson05394f32010-11-08 19:18:58 +00004073 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004074 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004075 ret = -ENOENT;
4076 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004077 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004078
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004079 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004080 ret = -EINVAL;
4081 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004082 }
4083
Chris Wilson05394f32010-11-08 19:18:58 +00004084 if (obj->madv != __I915_MADV_PURGED)
4085 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004086
Chris Wilson6c085a72012-08-20 11:40:46 +02004087 /* if the object is no longer attached, discard its backing storage */
4088 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004089 i915_gem_object_truncate(obj);
4090
Chris Wilson05394f32010-11-08 19:18:58 +00004091 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004092
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004093out:
Chris Wilson05394f32010-11-08 19:18:58 +00004094 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004095unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004096 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004097 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004098}
4099
Chris Wilson37e680a2012-06-07 15:38:42 +01004100void i915_gem_object_init(struct drm_i915_gem_object *obj,
4101 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004102{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004103 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004104 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004105 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004106 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004107
Chris Wilson37e680a2012-06-07 15:38:42 +01004108 obj->ops = ops;
4109
Chris Wilson0327d6b2012-08-11 15:41:06 +01004110 obj->fence_reg = I915_FENCE_REG_NONE;
4111 obj->madv = I915_MADV_WILLNEED;
4112 /* Avoid an unnecessary call to unbind on the first bind. */
4113 obj->map_and_fenceable = true;
4114
4115 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4116}
4117
Chris Wilson37e680a2012-06-07 15:38:42 +01004118static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4119 .get_pages = i915_gem_object_get_pages_gtt,
4120 .put_pages = i915_gem_object_put_pages_gtt,
4121};
4122
Chris Wilson05394f32010-11-08 19:18:58 +00004123struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4124 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004125{
Daniel Vetterc397b902010-04-09 19:05:07 +00004126 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004127 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004128 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004129
Chris Wilson42dcedd2012-11-15 11:32:30 +00004130 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004131 if (obj == NULL)
4132 return NULL;
4133
4134 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004135 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004136 return NULL;
4137 }
4138
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004139 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4140 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4141 /* 965gm cannot relocate objects above 4GiB. */
4142 mask &= ~__GFP_HIGHMEM;
4143 mask |= __GFP_DMA32;
4144 }
4145
Al Viro496ad9a2013-01-23 17:07:38 -05004146 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004147 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004148
Chris Wilson37e680a2012-06-07 15:38:42 +01004149 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004150
Daniel Vetterc397b902010-04-09 19:05:07 +00004151 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4152 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4153
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004154 if (HAS_LLC(dev)) {
4155 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004156 * cache) for about a 10% performance improvement
4157 * compared to uncached. Graphics requests other than
4158 * display scanout are coherent with the CPU in
4159 * accessing this cache. This means in this mode we
4160 * don't need to clflush on the CPU side, and on the
4161 * GPU side we only need to flush internal caches to
4162 * get data visible to the CPU.
4163 *
4164 * However, we maintain the display planes as UC, and so
4165 * need to rebind when first used as such.
4166 */
4167 obj->cache_level = I915_CACHE_LLC;
4168 } else
4169 obj->cache_level = I915_CACHE_NONE;
4170
Daniel Vetterd861e332013-07-24 23:25:03 +02004171 trace_i915_gem_object_create(obj);
4172
Chris Wilson05394f32010-11-08 19:18:58 +00004173 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004174}
4175
Chris Wilson1488fc02012-04-24 15:47:31 +01004176void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004177{
Chris Wilson1488fc02012-04-24 15:47:31 +01004178 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004179 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004180 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004181 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004182
Paulo Zanonif65c9162013-11-27 18:20:34 -02004183 intel_runtime_pm_get(dev_priv);
4184
Chris Wilson26e12f892011-03-20 11:20:19 +00004185 trace_i915_gem_object_destroy(obj);
4186
Chris Wilson1488fc02012-04-24 15:47:31 +01004187 if (obj->phys_obj)
4188 i915_gem_detach_phys_object(dev, obj);
4189
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004190 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004191 int ret;
4192
4193 vma->pin_count = 0;
4194 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004195 if (WARN_ON(ret == -ERESTARTSYS)) {
4196 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004197
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004198 was_interruptible = dev_priv->mm.interruptible;
4199 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004200
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004201 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004202
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004203 dev_priv->mm.interruptible = was_interruptible;
4204 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004205 }
4206
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004207 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4208 * before progressing. */
4209 if (obj->stolen)
4210 i915_gem_object_unpin_pages(obj);
4211
Ben Widawsky401c29f2013-05-31 11:28:47 -07004212 if (WARN_ON(obj->pages_pin_count))
4213 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004214 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004215 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004216 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004217
Chris Wilson9da3da62012-06-01 15:20:22 +01004218 BUG_ON(obj->pages);
4219
Chris Wilson2f745ad2012-09-04 21:02:58 +01004220 if (obj->base.import_attach)
4221 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004222
Chris Wilson05394f32010-11-08 19:18:58 +00004223 drm_gem_object_release(&obj->base);
4224 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004225
Chris Wilson05394f32010-11-08 19:18:58 +00004226 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004227 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004228
4229 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004230}
4231
Daniel Vettere656a6c2013-08-14 14:14:04 +02004232struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004233 struct i915_address_space *vm)
4234{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004235 struct i915_vma *vma;
4236 list_for_each_entry(vma, &obj->vma_list, vma_link)
4237 if (vma->vm == vm)
4238 return vma;
4239
4240 return NULL;
4241}
4242
Ben Widawsky2f633152013-07-17 12:19:03 -07004243void i915_gem_vma_destroy(struct i915_vma *vma)
4244{
4245 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004246
4247 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4248 if (!list_empty(&vma->exec_list))
4249 return;
4250
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004251 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004252
Ben Widawsky2f633152013-07-17 12:19:03 -07004253 kfree(vma);
4254}
4255
Chris Wilsone3efda42014-04-09 09:19:41 +01004256static void
4257i915_gem_stop_ringbuffers(struct drm_device *dev)
4258{
4259 struct drm_i915_private *dev_priv = dev->dev_private;
4260 struct intel_ring_buffer *ring;
4261 int i;
4262
4263 for_each_ring(ring, dev_priv, i)
4264 intel_stop_ring_buffer(ring);
4265}
4266
Jesse Barnes5669fca2009-02-17 15:13:31 -08004267int
Chris Wilson45c5f202013-10-16 11:50:01 +01004268i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004269{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004270 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004271 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004272
Chris Wilson45c5f202013-10-16 11:50:01 +01004273 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004274 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004275 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004276
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004277 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004278 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004279 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004280
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004281 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004282
Chris Wilson29105cc2010-01-07 10:39:13 +00004283 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004284 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004285 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004286
Chris Wilson29105cc2010-01-07 10:39:13 +00004287 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004288 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004289
Chris Wilson45c5f202013-10-16 11:50:01 +01004290 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4291 * We need to replace this with a semaphore, or something.
4292 * And not confound ums.mm_suspended!
4293 */
4294 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4295 DRIVER_MODESET);
4296 mutex_unlock(&dev->struct_mutex);
4297
4298 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004299 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004300 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004301
Eric Anholt673a3942008-07-30 12:06:12 -07004302 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004303
4304err:
4305 mutex_unlock(&dev->struct_mutex);
4306 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004307}
4308
Ben Widawskyc3787e22013-09-17 21:12:44 -07004309int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004310{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004311 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004312 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004313 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4314 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004315 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004316
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004317 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004318 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004319
Ben Widawskyc3787e22013-09-17 21:12:44 -07004320 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4321 if (ret)
4322 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004323
Ben Widawskyc3787e22013-09-17 21:12:44 -07004324 /*
4325 * Note: We do not worry about the concurrent register cacheline hang
4326 * here because no other code should access these registers other than
4327 * at initialization time.
4328 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004329 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004330 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4331 intel_ring_emit(ring, reg_base + i);
4332 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004333 }
4334
Ben Widawskyc3787e22013-09-17 21:12:44 -07004335 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004336
Ben Widawskyc3787e22013-09-17 21:12:44 -07004337 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004338}
4339
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004340void i915_gem_init_swizzling(struct drm_device *dev)
4341{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004342 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004343
Daniel Vetter11782b02012-01-31 16:47:55 +01004344 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004345 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4346 return;
4347
4348 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4349 DISP_TILE_SURFACE_SWIZZLING);
4350
Daniel Vetter11782b02012-01-31 16:47:55 +01004351 if (IS_GEN5(dev))
4352 return;
4353
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004354 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4355 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004356 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004357 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004358 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004359 else if (IS_GEN8(dev))
4360 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004361 else
4362 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004363}
Daniel Vettere21af882012-02-09 20:53:27 +01004364
Chris Wilson67b1b572012-07-05 23:49:40 +01004365static bool
4366intel_enable_blt(struct drm_device *dev)
4367{
4368 if (!HAS_BLT(dev))
4369 return false;
4370
4371 /* The blitter was dysfunctional on early prototypes */
4372 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4373 DRM_INFO("BLT not supported on this pre-production hardware;"
4374 " graphics performance will be degraded.\n");
4375 return false;
4376 }
4377
4378 return true;
4379}
4380
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004381static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004382{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004383 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004384 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004385
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004386 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004387 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004388 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004389
4390 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004391 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004392 if (ret)
4393 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004394 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004395
Chris Wilson67b1b572012-07-05 23:49:40 +01004396 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004397 ret = intel_init_blt_ring_buffer(dev);
4398 if (ret)
4399 goto cleanup_bsd_ring;
4400 }
4401
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004402 if (HAS_VEBOX(dev)) {
4403 ret = intel_init_vebox_ring_buffer(dev);
4404 if (ret)
4405 goto cleanup_blt_ring;
4406 }
4407
Zhao Yakui845f74a2014-04-17 10:37:37 +08004408 if (HAS_BSD2(dev)) {
4409 ret = intel_init_bsd2_ring_buffer(dev);
4410 if (ret)
4411 goto cleanup_vebox_ring;
4412 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004413
Mika Kuoppala99433932013-01-22 14:12:17 +02004414 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4415 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004416 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004417
4418 return 0;
4419
Zhao Yakui845f74a2014-04-17 10:37:37 +08004420cleanup_bsd2_ring:
4421 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004422cleanup_vebox_ring:
4423 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004424cleanup_blt_ring:
4425 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4426cleanup_bsd_ring:
4427 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4428cleanup_render_ring:
4429 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4430
4431 return ret;
4432}
4433
4434int
4435i915_gem_init_hw(struct drm_device *dev)
4436{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004437 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004438 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004439
4440 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4441 return -EIO;
4442
Ben Widawsky59124502013-07-04 11:02:05 -07004443 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004444 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004445
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004446 if (IS_HASWELL(dev))
4447 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4448 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004449
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004450 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004451 if (IS_IVYBRIDGE(dev)) {
4452 u32 temp = I915_READ(GEN7_MSG_CTL);
4453 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4454 I915_WRITE(GEN7_MSG_CTL, temp);
4455 } else if (INTEL_INFO(dev)->gen >= 7) {
4456 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4457 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4458 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4459 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004460 }
4461
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004462 i915_gem_init_swizzling(dev);
4463
4464 ret = i915_gem_init_rings(dev);
4465 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004466 return ret;
4467
Ben Widawskyc3787e22013-09-17 21:12:44 -07004468 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4469 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4470
Ben Widawsky254f9652012-06-04 14:42:42 -07004471 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004472 * XXX: Contexts should only be initialized once. Doing a switch to the
4473 * default context switch however is something we'd like to do after
4474 * reset or thaw (the latter may not actually be necessary for HW, but
4475 * goes with our code better). Context switching requires rings (for
4476 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004477 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004478 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004479 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004480 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004481 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004482 }
Daniel Vettere21af882012-02-09 20:53:27 +01004483
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004484 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004485}
4486
Chris Wilson1070a422012-04-24 15:47:41 +01004487int i915_gem_init(struct drm_device *dev)
4488{
4489 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004490 int ret;
4491
Chris Wilson1070a422012-04-24 15:47:41 +01004492 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004493
4494 if (IS_VALLEYVIEW(dev)) {
4495 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004496 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4497 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4498 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004499 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4500 }
4501
Ben Widawskyd7e50082012-12-18 10:31:25 -08004502 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004503
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004504 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004505 if (ret) {
4506 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004507 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004508 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004509
Chris Wilson1070a422012-04-24 15:47:41 +01004510 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004511 if (ret == -EIO) {
4512 /* Allow ring initialisation to fail by marking the GPU as
4513 * wedged. But we only want to do this where the GPU is angry,
4514 * for all other failure, such as an allocation failure, bail.
4515 */
4516 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4517 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4518 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004519 }
Chris Wilson60990322014-04-09 09:19:42 +01004520 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004521
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004522 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4523 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4524 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004525 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004526}
4527
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004528void
4529i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4530{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004531 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004532 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004533 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004534
Chris Wilsonb4519512012-05-11 14:29:30 +01004535 for_each_ring(ring, dev_priv, i)
4536 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004537}
4538
4539int
Eric Anholt673a3942008-07-30 12:06:12 -07004540i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4541 struct drm_file *file_priv)
4542{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004543 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004544 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004545
Jesse Barnes79e53942008-11-07 14:24:08 -08004546 if (drm_core_check_feature(dev, DRIVER_MODESET))
4547 return 0;
4548
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004549 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004550 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004551 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004552 }
4553
Eric Anholt673a3942008-07-30 12:06:12 -07004554 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004555 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004556
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004557 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004558 if (ret != 0) {
4559 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004560 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004561 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004562
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004563 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004564
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004565 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004566 if (ret)
4567 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004568 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004569
Eric Anholt673a3942008-07-30 12:06:12 -07004570 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004571
4572cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004573 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004574 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004575 mutex_unlock(&dev->struct_mutex);
4576
4577 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004578}
4579
4580int
4581i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4582 struct drm_file *file_priv)
4583{
Jesse Barnes79e53942008-11-07 14:24:08 -08004584 if (drm_core_check_feature(dev, DRIVER_MODESET))
4585 return 0;
4586
Daniel Vettere090c532013-11-03 20:27:05 +01004587 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004588 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004589 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004590
Chris Wilson45c5f202013-10-16 11:50:01 +01004591 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004592}
4593
4594void
4595i915_gem_lastclose(struct drm_device *dev)
4596{
4597 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004598
Eric Anholte806b492009-01-22 09:56:58 -08004599 if (drm_core_check_feature(dev, DRIVER_MODESET))
4600 return;
4601
Chris Wilson45c5f202013-10-16 11:50:01 +01004602 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004603 if (ret)
4604 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004605}
4606
Chris Wilson64193402010-10-24 12:38:05 +01004607static void
4608init_ring_lists(struct intel_ring_buffer *ring)
4609{
4610 INIT_LIST_HEAD(&ring->active_list);
4611 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004612}
4613
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004614void i915_init_vm(struct drm_i915_private *dev_priv,
4615 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004616{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004617 if (!i915_is_ggtt(vm))
4618 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004619 vm->dev = dev_priv->dev;
4620 INIT_LIST_HEAD(&vm->active_list);
4621 INIT_LIST_HEAD(&vm->inactive_list);
4622 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004623 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004624}
4625
Eric Anholt673a3942008-07-30 12:06:12 -07004626void
4627i915_gem_load(struct drm_device *dev)
4628{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004629 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004630 int i;
4631
4632 dev_priv->slab =
4633 kmem_cache_create("i915_gem_object",
4634 sizeof(struct drm_i915_gem_object), 0,
4635 SLAB_HWCACHE_ALIGN,
4636 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004637
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004638 INIT_LIST_HEAD(&dev_priv->vm_list);
4639 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4640
Ben Widawskya33afea2013-09-17 21:12:45 -07004641 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004642 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4643 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004644 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004645 for (i = 0; i < I915_NUM_RINGS; i++)
4646 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004647 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004648 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004649 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4650 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004651 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4652 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004653 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004654
Dave Airlie94400122010-07-20 13:15:31 +10004655 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4656 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004657 I915_WRITE(MI_ARB_STATE,
4658 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004659 }
4660
Chris Wilson72bfa192010-12-19 11:42:05 +00004661 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4662
Jesse Barnesde151cf2008-11-12 10:03:55 -08004663 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004664 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4665 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004666
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004667 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4668 dev_priv->num_fence_regs = 32;
4669 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004670 dev_priv->num_fence_regs = 16;
4671 else
4672 dev_priv->num_fence_regs = 8;
4673
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004674 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004675 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4676 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004677
Eric Anholt673a3942008-07-30 12:06:12 -07004678 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004679 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004680
Chris Wilsonce453d82011-02-21 14:43:56 +00004681 dev_priv->mm.interruptible = true;
4682
Dave Chinner7dc19d52013-08-28 10:18:11 +10004683 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4684 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004685 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4686 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004687}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004688
4689/*
4690 * Create a physically contiguous memory object for this object
4691 * e.g. for cursor + overlay regs
4692 */
Chris Wilson995b6762010-08-20 13:23:26 +01004693static int i915_gem_init_phys_object(struct drm_device *dev,
4694 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004695{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004696 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004697 struct drm_i915_gem_phys_object *phys_obj;
4698 int ret;
4699
4700 if (dev_priv->mm.phys_objs[id - 1] || !size)
4701 return 0;
4702
Daniel Vetterb14c5672013-09-19 12:18:32 +02004703 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004704 if (!phys_obj)
4705 return -ENOMEM;
4706
4707 phys_obj->id = id;
4708
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004709 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004710 if (!phys_obj->handle) {
4711 ret = -ENOMEM;
4712 goto kfree_obj;
4713 }
4714#ifdef CONFIG_X86
4715 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4716#endif
4717
4718 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4719
4720 return 0;
4721kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004722 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723 return ret;
4724}
4725
Chris Wilson995b6762010-08-20 13:23:26 +01004726static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004727{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004728 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004729 struct drm_i915_gem_phys_object *phys_obj;
4730
4731 if (!dev_priv->mm.phys_objs[id - 1])
4732 return;
4733
4734 phys_obj = dev_priv->mm.phys_objs[id - 1];
4735 if (phys_obj->cur_obj) {
4736 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4737 }
4738
4739#ifdef CONFIG_X86
4740 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4741#endif
4742 drm_pci_free(dev, phys_obj->handle);
4743 kfree(phys_obj);
4744 dev_priv->mm.phys_objs[id - 1] = NULL;
4745}
4746
4747void i915_gem_free_all_phys_object(struct drm_device *dev)
4748{
4749 int i;
4750
Dave Airlie260883c2009-01-22 17:58:49 +10004751 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004752 i915_gem_free_phys_object(dev, i);
4753}
4754
4755void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004756 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757{
Al Viro496ad9a2013-01-23 17:07:38 -05004758 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004759 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004760 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004761 int page_count;
4762
Chris Wilson05394f32010-11-08 19:18:58 +00004763 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004764 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004765 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004766
Chris Wilson05394f32010-11-08 19:18:58 +00004767 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004768 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004769 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004770 if (!IS_ERR(page)) {
4771 char *dst = kmap_atomic(page);
4772 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4773 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004774
Chris Wilsone5281cc2010-10-28 13:45:36 +01004775 drm_clflush_pages(&page, 1);
4776
4777 set_page_dirty(page);
4778 mark_page_accessed(page);
4779 page_cache_release(page);
4780 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004781 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004782 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004783
Chris Wilson05394f32010-11-08 19:18:58 +00004784 obj->phys_obj->cur_obj = NULL;
4785 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004786}
4787
4788int
4789i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004790 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004791 int id,
4792 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004793{
Al Viro496ad9a2013-01-23 17:07:38 -05004794 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004795 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004796 int ret = 0;
4797 int page_count;
4798 int i;
4799
4800 if (id > I915_MAX_PHYS_OBJECT)
4801 return -EINVAL;
4802
Chris Wilson05394f32010-11-08 19:18:58 +00004803 if (obj->phys_obj) {
4804 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004805 return 0;
4806 i915_gem_detach_phys_object(dev, obj);
4807 }
4808
Dave Airlie71acb5e2008-12-30 20:31:46 +10004809 /* create a new object */
4810 if (!dev_priv->mm.phys_objs[id - 1]) {
4811 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004812 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004813 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004814 DRM_ERROR("failed to init phys object %d size: %zu\n",
4815 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004816 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004817 }
4818 }
4819
4820 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004821 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4822 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004823
Chris Wilson05394f32010-11-08 19:18:58 +00004824 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004825
4826 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004827 struct page *page;
4828 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004829
Hugh Dickins5949eac2011-06-27 16:18:18 -07004830 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004831 if (IS_ERR(page))
4832 return PTR_ERR(page);
4833
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004834 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004835 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004836 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004837 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004838
4839 mark_page_accessed(page);
4840 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004841 }
4842
4843 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004844}
4845
4846static int
Chris Wilson05394f32010-11-08 19:18:58 +00004847i915_gem_phys_pwrite(struct drm_device *dev,
4848 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004849 struct drm_i915_gem_pwrite *args,
4850 struct drm_file *file_priv)
4851{
Chris Wilson05394f32010-11-08 19:18:58 +00004852 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004853 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004854
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004855 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4856 unsigned long unwritten;
4857
4858 /* The physical object once assigned is fixed for the lifetime
4859 * of the obj, so we can safely drop the lock and continue
4860 * to access vaddr.
4861 */
4862 mutex_unlock(&dev->struct_mutex);
4863 unwritten = copy_from_user(vaddr, user_data, args->size);
4864 mutex_lock(&dev->struct_mutex);
4865 if (unwritten)
4866 return -EFAULT;
4867 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004868
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004869 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004870 return 0;
4871}
Eric Anholtb9624422009-06-03 07:27:35 +00004872
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004873void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004874{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004875 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004876
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004877 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4878
Eric Anholtb9624422009-06-03 07:27:35 +00004879 /* Clean up our request list when the client is going away, so that
4880 * later retire_requests won't dereference our soon-to-be-gone
4881 * file_priv.
4882 */
Chris Wilson1c255952010-09-26 11:03:27 +01004883 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004884 while (!list_empty(&file_priv->mm.request_list)) {
4885 struct drm_i915_gem_request *request;
4886
4887 request = list_first_entry(&file_priv->mm.request_list,
4888 struct drm_i915_gem_request,
4889 client_list);
4890 list_del(&request->client_list);
4891 request->file_priv = NULL;
4892 }
Chris Wilson1c255952010-09-26 11:03:27 +01004893 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004894}
Chris Wilson31169712009-09-14 16:50:28 +01004895
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004896static void
4897i915_gem_file_idle_work_handler(struct work_struct *work)
4898{
4899 struct drm_i915_file_private *file_priv =
4900 container_of(work, typeof(*file_priv), mm.idle_work.work);
4901
4902 atomic_set(&file_priv->rps_wait_boost, false);
4903}
4904
4905int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4906{
4907 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004908 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004909
4910 DRM_DEBUG_DRIVER("\n");
4911
4912 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4913 if (!file_priv)
4914 return -ENOMEM;
4915
4916 file->driver_priv = file_priv;
4917 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004918 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004919
4920 spin_lock_init(&file_priv->mm.lock);
4921 INIT_LIST_HEAD(&file_priv->mm.request_list);
4922 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4923 i915_gem_file_idle_work_handler);
4924
Ben Widawskye422b882013-12-06 14:10:58 -08004925 ret = i915_gem_context_open(dev, file);
4926 if (ret)
4927 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004928
Ben Widawskye422b882013-12-06 14:10:58 -08004929 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004930}
4931
Chris Wilson57745062012-11-21 13:04:04 +00004932static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4933{
4934 if (!mutex_is_locked(mutex))
4935 return false;
4936
4937#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4938 return mutex->owner == task;
4939#else
4940 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4941 return false;
4942#endif
4943}
4944
Dave Chinner7dc19d52013-08-28 10:18:11 +10004945static unsigned long
4946i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004947{
Chris Wilson17250b72010-10-28 12:51:39 +01004948 struct drm_i915_private *dev_priv =
4949 container_of(shrinker,
4950 struct drm_i915_private,
4951 mm.inactive_shrinker);
4952 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004953 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004954 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004955 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004956
Chris Wilson57745062012-11-21 13:04:04 +00004957 if (!mutex_trylock(&dev->struct_mutex)) {
4958 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004959 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004960
Daniel Vetter677feac2012-12-19 14:33:45 +01004961 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004962 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004963
Chris Wilson57745062012-11-21 13:04:04 +00004964 unlock = false;
4965 }
Chris Wilson31169712009-09-14 16:50:28 +01004966
Dave Chinner7dc19d52013-08-28 10:18:11 +10004967 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004968 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004969 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004970 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004971
4972 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4973 if (obj->active)
4974 continue;
4975
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004976 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004977 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004978 }
Chris Wilson31169712009-09-14 16:50:28 +01004979
Chris Wilson57745062012-11-21 13:04:04 +00004980 if (unlock)
4981 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004982
Dave Chinner7dc19d52013-08-28 10:18:11 +10004983 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004984}
Ben Widawskya70a3142013-07-31 16:59:56 -07004985
4986/* All the new VM stuff */
4987unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4988 struct i915_address_space *vm)
4989{
4990 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4991 struct i915_vma *vma;
4992
Ben Widawsky6f425322013-12-06 14:10:48 -08004993 if (!dev_priv->mm.aliasing_ppgtt ||
4994 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004995 vm = &dev_priv->gtt.base;
4996
4997 BUG_ON(list_empty(&o->vma_list));
4998 list_for_each_entry(vma, &o->vma_list, vma_link) {
4999 if (vma->vm == vm)
5000 return vma->node.start;
5001
5002 }
5003 return -1;
5004}
5005
5006bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5007 struct i915_address_space *vm)
5008{
5009 struct i915_vma *vma;
5010
5011 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005012 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005013 return true;
5014
5015 return false;
5016}
5017
5018bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5019{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005020 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005021
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005022 list_for_each_entry(vma, &o->vma_list, vma_link)
5023 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005024 return true;
5025
5026 return false;
5027}
5028
5029unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5030 struct i915_address_space *vm)
5031{
5032 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5033 struct i915_vma *vma;
5034
Ben Widawsky6f425322013-12-06 14:10:48 -08005035 if (!dev_priv->mm.aliasing_ppgtt ||
5036 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005037 vm = &dev_priv->gtt.base;
5038
5039 BUG_ON(list_empty(&o->vma_list));
5040
5041 list_for_each_entry(vma, &o->vma_list, vma_link)
5042 if (vma->vm == vm)
5043 return vma->node.size;
5044
5045 return 0;
5046}
5047
Dave Chinner7dc19d52013-08-28 10:18:11 +10005048static unsigned long
5049i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5050{
5051 struct drm_i915_private *dev_priv =
5052 container_of(shrinker,
5053 struct drm_i915_private,
5054 mm.inactive_shrinker);
5055 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005056 unsigned long freed;
5057 bool unlock = true;
5058
5059 if (!mutex_trylock(&dev->struct_mutex)) {
5060 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005061 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005062
5063 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005064 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005065
5066 unlock = false;
5067 }
5068
Chris Wilsond9973b42013-10-04 10:33:00 +01005069 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5070 if (freed < sc->nr_to_scan)
5071 freed += __i915_gem_shrink(dev_priv,
5072 sc->nr_to_scan - freed,
5073 false);
5074 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005075 freed += i915_gem_shrink_all(dev_priv);
5076
5077 if (unlock)
5078 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005079
Dave Chinner7dc19d52013-08-28 10:18:11 +10005080 return freed;
5081}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005082
5083struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5084{
5085 struct i915_vma *vma;
5086
5087 if (WARN_ON(list_empty(&obj->vma_list)))
5088 return NULL;
5089
5090 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005091 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005092 return NULL;
5093
5094 return vma;
5095}