blob: e5ec3e5ca37c6ffe41cdae0d7a5aa5a9a406ecee [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
251static bool cpt_can_enable_serr_int(struct drm_device *dev)
252{
253 struct drm_i915_private *dev_priv = dev->dev_private;
254 enum pipe pipe;
255 struct intel_crtc *crtc;
256
Daniel Vetterfee884e2013-07-04 23:35:21 +0200257 assert_spin_locked(&dev_priv->irq_lock);
258
Paulo Zanoni86642812013-04-12 17:57:57 -0300259 for_each_pipe(pipe) {
260 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
261
262 if (crtc->pch_fifo_underrun_disabled)
263 return false;
264 }
265
266 return true;
267}
268
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200269static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272 u32 reg = PIPESTAT(pipe);
273 u32 pipestat = I915_READ(reg) & 0x7fff0000;
274
275 assert_spin_locked(&dev_priv->irq_lock);
276
277 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
278 POSTING_READ(reg);
279}
280
Paulo Zanoni86642812013-04-12 17:57:57 -0300281static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
282 enum pipe pipe, bool enable)
283{
284 struct drm_i915_private *dev_priv = dev->dev_private;
285 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
286 DE_PIPEB_FIFO_UNDERRUN;
287
288 if (enable)
289 ironlake_enable_display_irq(dev_priv, bit);
290 else
291 ironlake_disable_display_irq(dev_priv, bit);
292}
293
294static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200295 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300296{
297 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300298 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200299 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
300
Paulo Zanoni86642812013-04-12 17:57:57 -0300301 if (!ivb_can_enable_err_int(dev))
302 return;
303
Paulo Zanoni86642812013-04-12 17:57:57 -0300304 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
305 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200306 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
307
308 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300309 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200310
311 if (!was_enabled &&
312 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
313 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
314 pipe_name(pipe));
315 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300316 }
317}
318
Daniel Vetter38d83c962013-11-07 11:05:46 +0100319static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
320 enum pipe pipe, bool enable)
321{
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
324 assert_spin_locked(&dev_priv->irq_lock);
325
326 if (enable)
327 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
328 else
329 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
330 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
331 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
332}
333
Daniel Vetterfee884e2013-07-04 23:35:21 +0200334/**
335 * ibx_display_interrupt_update - update SDEIMR
336 * @dev_priv: driver private
337 * @interrupt_mask: mask of interrupt bits to update
338 * @enabled_irq_mask: mask of interrupt bits to enable
339 */
340static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
341 uint32_t interrupt_mask,
342 uint32_t enabled_irq_mask)
343{
344 uint32_t sdeimr = I915_READ(SDEIMR);
345 sdeimr &= ~interrupt_mask;
346 sdeimr |= (~enabled_irq_mask & interrupt_mask);
347
348 assert_spin_locked(&dev_priv->irq_lock);
349
Paulo Zanoni730488b2014-03-07 20:12:32 -0300350 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300351 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300352
Daniel Vetterfee884e2013-07-04 23:35:21 +0200353 I915_WRITE(SDEIMR, sdeimr);
354 POSTING_READ(SDEIMR);
355}
356#define ibx_enable_display_interrupt(dev_priv, bits) \
357 ibx_display_interrupt_update((dev_priv), (bits), (bits))
358#define ibx_disable_display_interrupt(dev_priv, bits) \
359 ibx_display_interrupt_update((dev_priv), (bits), 0)
360
Daniel Vetterde280752013-07-04 23:35:24 +0200361static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
362 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300363 bool enable)
364{
Paulo Zanoni86642812013-04-12 17:57:57 -0300365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200366 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
367 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300368
369 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200370 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300371 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200372 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300373}
374
375static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
376 enum transcoder pch_transcoder,
377 bool enable)
378{
379 struct drm_i915_private *dev_priv = dev->dev_private;
380
381 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200382 I915_WRITE(SERR_INT,
383 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
384
Paulo Zanoni86642812013-04-12 17:57:57 -0300385 if (!cpt_can_enable_serr_int(dev))
386 return;
387
Daniel Vetterfee884e2013-07-04 23:35:21 +0200388 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200390 uint32_t tmp = I915_READ(SERR_INT);
391 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
392
393 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200394 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200395
396 if (!was_enabled &&
397 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
398 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
399 transcoder_name(pch_transcoder));
400 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300401 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300402}
403
404/**
405 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
406 * @dev: drm device
407 * @pipe: pipe
408 * @enable: true if we want to report FIFO underrun errors, false otherwise
409 *
410 * This function makes us disable or enable CPU fifo underruns for a specific
411 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
412 * reporting for one pipe may also disable all the other CPU error interruts for
413 * the other pipes, due to the fact that there's just one interrupt mask/enable
414 * bit for all the pipes.
415 *
416 * Returns the previous state of underrun reporting.
417 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200418bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
419 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
422 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300424 bool ret;
425
Imre Deak77961eb2014-03-05 16:20:56 +0200426 assert_spin_locked(&dev_priv->irq_lock);
427
Paulo Zanoni86642812013-04-12 17:57:57 -0300428 ret = !intel_crtc->cpu_fifo_underrun_disabled;
429
430 if (enable == ret)
431 goto done;
432
433 intel_crtc->cpu_fifo_underrun_disabled = !enable;
434
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200435 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
436 i9xx_clear_fifo_underrun(dev, pipe);
437 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
439 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200440 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100441 else if (IS_GEN8(dev))
442 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300443
444done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200445 return ret;
446}
447
448bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
449 enum pipe pipe, bool enable)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452 unsigned long flags;
453 bool ret;
454
455 spin_lock_irqsave(&dev_priv->irq_lock, flags);
456 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300457 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200458
Paulo Zanoni86642812013-04-12 17:57:57 -0300459 return ret;
460}
461
Imre Deak91d181d2014-02-10 18:42:49 +0200462static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
463 enum pipe pipe)
464{
465 struct drm_i915_private *dev_priv = dev->dev_private;
466 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
468
469 return !intel_crtc->cpu_fifo_underrun_disabled;
470}
471
Paulo Zanoni86642812013-04-12 17:57:57 -0300472/**
473 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
474 * @dev: drm device
475 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
476 * @enable: true if we want to report FIFO underrun errors, false otherwise
477 *
478 * This function makes us disable or enable PCH fifo underruns for a specific
479 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
480 * underrun reporting for one transcoder may also disable all the other PCH
481 * error interruts for the other transcoders, due to the fact that there's just
482 * one interrupt mask/enable bit for all the transcoders.
483 *
484 * Returns the previous state of underrun reporting.
485 */
486bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
487 enum transcoder pch_transcoder,
488 bool enable)
489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300493 unsigned long flags;
494 bool ret;
495
Daniel Vetterde280752013-07-04 23:35:24 +0200496 /*
497 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
498 * has only one pch transcoder A that all pipes can use. To avoid racy
499 * pch transcoder -> pipe lookups from interrupt code simply store the
500 * underrun statistics in crtc A. Since we never expose this anywhere
501 * nor use it outside of the fifo underrun code here using the "wrong"
502 * crtc on LPT won't cause issues.
503 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300504
505 spin_lock_irqsave(&dev_priv->irq_lock, flags);
506
507 ret = !intel_crtc->pch_fifo_underrun_disabled;
508
509 if (enable == ret)
510 goto done;
511
512 intel_crtc->pch_fifo_underrun_disabled = !enable;
513
514 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200515 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300516 else
517 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
518
519done:
520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
521 return ret;
522}
523
524
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100525static void
Imre Deak755e9012014-02-10 18:42:47 +0200526__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
527 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800528{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200529 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200530 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800531
Daniel Vetterb79480b2013-06-27 17:52:10 +0200532 assert_spin_locked(&dev_priv->irq_lock);
533
Ville Syrjälä04feced2014-04-03 13:28:33 +0300534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200538 return;
539
540 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200541 return;
542
Imre Deak91d181d2014-02-10 18:42:49 +0200543 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
544
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200545 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200546 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200547 I915_WRITE(reg, pipestat);
548 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800549}
550
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100551static void
Imre Deak755e9012014-02-10 18:42:47 +0200552__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
553 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800554{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200555 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200556 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800557
Daniel Vetterb79480b2013-06-27 17:52:10 +0200558 assert_spin_locked(&dev_priv->irq_lock);
559
Ville Syrjälä04feced2014-04-03 13:28:33 +0300560 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
561 status_mask & ~PIPESTAT_INT_STATUS_MASK,
562 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
563 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200564 return;
565
Imre Deak755e9012014-02-10 18:42:47 +0200566 if ((pipestat & enable_mask) == 0)
567 return;
568
Imre Deak91d181d2014-02-10 18:42:49 +0200569 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
570
Imre Deak755e9012014-02-10 18:42:47 +0200571 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200572 I915_WRITE(reg, pipestat);
573 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800574}
575
Imre Deak10c59c52014-02-10 18:42:48 +0200576static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
577{
578 u32 enable_mask = status_mask << 16;
579
580 /*
581 * On pipe A we don't support the PSR interrupt yet, on pipe B the
582 * same bit MBZ.
583 */
584 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
585 return 0;
586
587 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
588 SPRITE0_FLIP_DONE_INT_EN_VLV |
589 SPRITE1_FLIP_DONE_INT_EN_VLV);
590 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
591 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
592 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
593 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
594
595 return enable_mask;
596}
597
Imre Deak755e9012014-02-10 18:42:47 +0200598void
599i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
600 u32 status_mask)
601{
602 u32 enable_mask;
603
Imre Deak10c59c52014-02-10 18:42:48 +0200604 if (IS_VALLEYVIEW(dev_priv->dev))
605 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
606 status_mask);
607 else
608 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200609 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
610}
611
612void
613i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
614 u32 status_mask)
615{
616 u32 enable_mask;
617
Imre Deak10c59c52014-02-10 18:42:48 +0200618 if (IS_VALLEYVIEW(dev_priv->dev))
619 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
620 status_mask);
621 else
622 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200623 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
624}
625
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000626/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300627 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000628 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300629static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000630{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300631 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000632 unsigned long irqflags;
633
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300634 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
635 return;
636
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000638
Imre Deak755e9012014-02-10 18:42:47 +0200639 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300640 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200641 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200642 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643
644 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000645}
646
647/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700648 * i915_pipe_enabled - check if a pipe is enabled
649 * @dev: DRM device
650 * @pipe: pipe to check
651 *
652 * Reading certain registers when the pipe is disabled can hang the chip.
653 * Use this routine to make sure the PLL is running and the pipe is active
654 * before reading such registers if unsure.
655 */
656static int
657i915_pipe_enabled(struct drm_device *dev, int pipe)
658{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300659 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200660
Daniel Vettera01025a2013-05-22 00:50:23 +0200661 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
662 /* Locking is horribly broken here, but whatever. */
663 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300665
Daniel Vettera01025a2013-05-22 00:50:23 +0200666 return intel_crtc->active;
667 } else {
668 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
669 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700670}
671
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300672static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
673{
674 /* Gen2 doesn't have a hardware frame counter */
675 return 0;
676}
677
Keith Packard42f52ef2008-10-18 19:39:29 -0700678/* Called from drm generic code, passed a 'crtc', which
679 * we use as a pipe index
680 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700681static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700682{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300683 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700684 unsigned long high_frame;
685 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300686 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687
688 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800689 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800690 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700691 return 0;
692 }
693
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300694 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
695 struct intel_crtc *intel_crtc =
696 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
697 const struct drm_display_mode *mode =
698 &intel_crtc->config.adjusted_mode;
699
700 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
701 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100702 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300703 u32 htotal;
704
705 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
706 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
707
708 vbl_start *= htotal;
709 }
710
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800711 high_frame = PIPEFRAME(pipe);
712 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100713
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700714 /*
715 * High & low register fields aren't synchronized, so make sure
716 * we get a low value that's stable across two reads of the high
717 * register.
718 */
719 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100720 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300721 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100722 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700723 } while (high1 != high2);
724
Chris Wilson5eddb702010-09-11 13:48:45 +0100725 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300726 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100727 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300728
729 /*
730 * The frame counter increments at beginning of active.
731 * Cook up a vblank counter by also checking the pixel
732 * counter against vblank start.
733 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200734 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700737static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800738{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300739 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800740 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800741
742 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800743 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800745 return 0;
746 }
747
748 return I915_READ(reg);
749}
750
Mario Kleinerad3543e2013-10-30 05:13:08 +0100751/* raw reads, only for fast reads of display block, no need for forcewake etc. */
752#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100753
Ville Syrjäläa225f072014-04-29 13:35:45 +0300754static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
755{
756 struct drm_device *dev = crtc->base.dev;
757 struct drm_i915_private *dev_priv = dev->dev_private;
758 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
759 enum pipe pipe = crtc->pipe;
760 int vtotal = mode->crtc_vtotal;
761 int position;
762
763 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
764 vtotal /= 2;
765
766 if (IS_GEN2(dev))
767 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
768 else
769 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
770
771 /*
772 * Scanline counter increments at leading edge of hsync, and
773 * it starts counting from vtotal-1 on the first active line.
774 * That means the scanline counter value is always one less
775 * than what we would expect. Ie. just after start of vblank,
776 * which also occurs at start of hsync (on the last active line),
777 * the scanline counter will read vblank_start-1.
778 */
779 return (position + 1) % vtotal;
780}
781
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700782static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200783 unsigned int flags, int *vpos, int *hpos,
784 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100785{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300786 struct drm_i915_private *dev_priv = dev->dev_private;
787 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
789 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300790 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300791 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100792 bool in_vbl = true;
793 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100794 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100797 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800798 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100799 return 0;
800 }
801
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300802 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300803 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300804 vtotal = mode->crtc_vtotal;
805 vbl_start = mode->crtc_vblank_start;
806 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100807
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200808 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
809 vbl_start = DIV_ROUND_UP(vbl_start, 2);
810 vbl_end /= 2;
811 vtotal /= 2;
812 }
813
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300814 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
815
Mario Kleinerad3543e2013-10-30 05:13:08 +0100816 /*
817 * Lock uncore.lock, as we will do multiple timing critical raw
818 * register reads, potentially with preemption disabled, so the
819 * following code must not block on uncore.lock.
820 */
821 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300822
Mario Kleinerad3543e2013-10-30 05:13:08 +0100823 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
824
825 /* Get optional system timestamp before query. */
826 if (stime)
827 *stime = ktime_get();
828
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300829 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100830 /* No obvious pixelcount register. Only query vertical
831 * scanout position from Display scan line register.
832 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300833 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100834 } else {
835 /* Have access to pixelcount since start of frame.
836 * We can split this into vertical and horizontal
837 * scanout position.
838 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100839 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100840
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300841 /* convert to pixel counts */
842 vbl_start *= htotal;
843 vbl_end *= htotal;
844 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300845
846 /*
847 * Start of vblank interrupt is triggered at start of hsync,
848 * just prior to the first active line of vblank. However we
849 * consider lines to start at the leading edge of horizontal
850 * active. So, should we get here before we've crossed into
851 * the horizontal active of the first line in vblank, we would
852 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
853 * always add htotal-hsync_start to the current pixel position.
854 */
855 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300856 }
857
Mario Kleinerad3543e2013-10-30 05:13:08 +0100858 /* Get optional system timestamp after query. */
859 if (etime)
860 *etime = ktime_get();
861
862 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
863
864 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
865
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300866 in_vbl = position >= vbl_start && position < vbl_end;
867
868 /*
869 * While in vblank, position will be negative
870 * counting up towards 0 at vbl_end. And outside
871 * vblank, position will be positive counting
872 * up since vbl_end.
873 */
874 if (position >= vbl_start)
875 position -= vbl_end;
876 else
877 position += vtotal - vbl_end;
878
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300879 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300880 *vpos = position;
881 *hpos = 0;
882 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100883 *vpos = position / htotal;
884 *hpos = position - (*vpos * htotal);
885 }
886
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887 /* In vblank? */
888 if (in_vbl)
889 ret |= DRM_SCANOUTPOS_INVBL;
890
891 return ret;
892}
893
Ville Syrjäläa225f072014-04-29 13:35:45 +0300894int intel_get_crtc_scanline(struct intel_crtc *crtc)
895{
896 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
897 unsigned long irqflags;
898 int position;
899
900 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
901 position = __intel_get_crtc_scanline(crtc);
902 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
903
904 return position;
905}
906
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700907static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 int *max_error,
909 struct timeval *vblank_time,
910 unsigned flags)
911{
Chris Wilson4041b852011-01-22 10:07:56 +0000912 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100913
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700914 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000915 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100916 return -EINVAL;
917 }
918
919 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000920 crtc = intel_get_crtc_for_pipe(dev, pipe);
921 if (crtc == NULL) {
922 DRM_ERROR("Invalid crtc %d\n", pipe);
923 return -EINVAL;
924 }
925
926 if (!crtc->enabled) {
927 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
928 return -EBUSY;
929 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100930
931 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000932 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
933 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300934 crtc,
935 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100936}
937
Jani Nikula67c347f2013-09-17 14:26:34 +0300938static bool intel_hpd_irq_event(struct drm_device *dev,
939 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200940{
941 enum drm_connector_status old_status;
942
943 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
944 old_status = connector->status;
945
946 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300947 if (old_status == connector->status)
948 return false;
949
950 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200951 connector->base.id,
952 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300953 drm_get_connector_status_name(old_status),
954 drm_get_connector_status_name(connector->status));
955
956 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200957}
958
Jesse Barnes5ca58282009-03-31 14:11:15 -0700959/*
960 * Handle hotplug events outside the interrupt handler proper.
961 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200962#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
963
Jesse Barnes5ca58282009-03-31 14:11:15 -0700964static void i915_hotplug_work_func(struct work_struct *work)
965{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300966 struct drm_i915_private *dev_priv =
967 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700968 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700969 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200970 struct intel_connector *intel_connector;
971 struct intel_encoder *intel_encoder;
972 struct drm_connector *connector;
973 unsigned long irqflags;
974 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200975 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200976 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700977
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100978 /* HPD irq before everything is fully set up. */
979 if (!dev_priv->enable_hotplug_processing)
980 return;
981
Keith Packarda65e34c2011-07-25 10:04:56 -0700982 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800983 DRM_DEBUG_KMS("running encoder hotplug functions\n");
984
Egbert Eichcd569ae2013-04-16 13:36:57 +0200985 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200986
987 hpd_event_bits = dev_priv->hpd_event_bits;
988 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200989 list_for_each_entry(connector, &mode_config->connector_list, head) {
990 intel_connector = to_intel_connector(connector);
991 intel_encoder = intel_connector->encoder;
992 if (intel_encoder->hpd_pin > HPD_NONE &&
993 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
994 connector->polled == DRM_CONNECTOR_POLL_HPD) {
995 DRM_INFO("HPD interrupt storm detected on connector %s: "
996 "switching from hotplug detection to polling\n",
997 drm_get_connector_name(connector));
998 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
999 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1000 | DRM_CONNECTOR_POLL_DISCONNECT;
1001 hpd_disabled = true;
1002 }
Egbert Eich142e2392013-04-11 15:57:57 +02001003 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1004 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1005 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1006 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001007 }
1008 /* if there were no outputs to poll, poll was disabled,
1009 * therefore make sure it's enabled when disabling HPD on
1010 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001011 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001012 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001013 mod_timer(&dev_priv->hotplug_reenable_timer,
1014 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1015 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001016
1017 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1018
Egbert Eich321a1b32013-04-11 16:00:26 +02001019 list_for_each_entry(connector, &mode_config->connector_list, head) {
1020 intel_connector = to_intel_connector(connector);
1021 intel_encoder = intel_connector->encoder;
1022 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1023 if (intel_encoder->hot_plug)
1024 intel_encoder->hot_plug(intel_encoder);
1025 if (intel_hpd_irq_event(dev, connector))
1026 changed = true;
1027 }
1028 }
Keith Packard40ee3382011-07-28 15:31:19 -07001029 mutex_unlock(&mode_config->mutex);
1030
Egbert Eich321a1b32013-04-11 16:00:26 +02001031 if (changed)
1032 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001033}
1034
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001035static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1036{
1037 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1038}
1039
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001040static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001041{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001042 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001043 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001044 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001045
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001046 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001047
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001048 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1049
Daniel Vetter20e4d402012-08-08 23:35:39 +02001050 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001051
Jesse Barnes7648fa92010-05-20 14:28:11 -07001052 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001053 busy_up = I915_READ(RCPREVBSYTUPAVG);
1054 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001055 max_avg = I915_READ(RCBMAXAVG);
1056 min_avg = I915_READ(RCBMINAVG);
1057
1058 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001059 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001060 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1061 new_delay = dev_priv->ips.cur_delay - 1;
1062 if (new_delay < dev_priv->ips.max_delay)
1063 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001064 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001065 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1066 new_delay = dev_priv->ips.cur_delay + 1;
1067 if (new_delay > dev_priv->ips.min_delay)
1068 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069 }
1070
Jesse Barnes7648fa92010-05-20 14:28:11 -07001071 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001072 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001073
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001074 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001075
Jesse Barnesf97108d2010-01-29 11:27:07 -08001076 return;
1077}
1078
Chris Wilson549f7362010-10-19 11:19:32 +01001079static void notify_ring(struct drm_device *dev,
1080 struct intel_ring_buffer *ring)
1081{
Chris Wilson475553d2011-01-20 09:52:56 +00001082 if (ring->obj == NULL)
1083 return;
1084
Chris Wilson814e9b52013-09-23 17:33:19 -03001085 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001086
Chris Wilson549f7362010-10-19 11:19:32 +01001087 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001088 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001089}
1090
Ben Widawsky4912d042011-04-25 11:25:20 -07001091static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001092{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001093 struct drm_i915_private *dev_priv =
1094 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001095 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001096 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001097
Daniel Vetter59cdb632013-07-04 23:35:28 +02001098 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001099 pm_iir = dev_priv->rps.pm_iir;
1100 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -07001101 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Deepak Sa6706b42014-03-15 20:23:22 +05301102 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001103 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001104
Paulo Zanoni60611c12013-08-15 11:50:01 -03001105 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301106 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001107
Deepak Sa6706b42014-03-15 20:23:22 +05301108 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001109 return;
1110
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001111 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001112
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001113 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001114 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001115 if (adj > 0)
1116 adj *= 2;
1117 else
1118 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001119 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001120
1121 /*
1122 * For better performance, jump directly
1123 * to RPe if we're below it.
1124 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001125 if (new_delay < dev_priv->rps.efficient_freq)
1126 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001127 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001128 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1129 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001130 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001131 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001132 adj = 0;
1133 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1134 if (adj < 0)
1135 adj *= 2;
1136 else
1137 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001138 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001139 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001140 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001142
Ben Widawsky79249632012-09-07 19:43:42 -07001143 /* sysfs frequency interfaces may have snuck in while servicing the
1144 * interrupt
1145 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001146 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001147 dev_priv->rps.min_freq_softlimit,
1148 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301149
Ben Widawskyb39fb292014-03-19 18:31:11 -07001150 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151
1152 if (IS_VALLEYVIEW(dev_priv->dev))
1153 valleyview_set_rps(dev_priv->dev, new_delay);
1154 else
1155 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001156
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001157 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001158}
1159
Ben Widawskye3689192012-05-25 16:56:22 -07001160
1161/**
1162 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1163 * occurred.
1164 * @work: workqueue struct
1165 *
1166 * Doesn't actually do anything except notify userspace. As a consequence of
1167 * this event, userspace should try to remap the bad rows since statistically
1168 * it is likely the same row is more likely to go bad again.
1169 */
1170static void ivybridge_parity_work(struct work_struct *work)
1171{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001172 struct drm_i915_private *dev_priv =
1173 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001174 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001175 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001176 uint32_t misccpctl;
1177 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001178 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001179
1180 /* We must turn off DOP level clock gating to access the L3 registers.
1181 * In order to prevent a get/put style interface, acquire struct mutex
1182 * any time we access those registers.
1183 */
1184 mutex_lock(&dev_priv->dev->struct_mutex);
1185
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001186 /* If we've screwed up tracking, just let the interrupt fire again */
1187 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1188 goto out;
1189
Ben Widawskye3689192012-05-25 16:56:22 -07001190 misccpctl = I915_READ(GEN7_MISCCPCTL);
1191 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1192 POSTING_READ(GEN7_MISCCPCTL);
1193
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001194 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1195 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001196
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001197 slice--;
1198 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1199 break;
1200
1201 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1202
1203 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1204
1205 error_status = I915_READ(reg);
1206 row = GEN7_PARITY_ERROR_ROW(error_status);
1207 bank = GEN7_PARITY_ERROR_BANK(error_status);
1208 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1209
1210 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1211 POSTING_READ(reg);
1212
1213 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1214 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1215 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1216 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1217 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1218 parity_event[5] = NULL;
1219
Dave Airlie5bdebb12013-10-11 14:07:25 +10001220 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221 KOBJ_CHANGE, parity_event);
1222
1223 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1224 slice, row, bank, subbank);
1225
1226 kfree(parity_event[4]);
1227 kfree(parity_event[3]);
1228 kfree(parity_event[2]);
1229 kfree(parity_event[1]);
1230 }
Ben Widawskye3689192012-05-25 16:56:22 -07001231
1232 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1233
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001234out:
1235 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001236 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001237 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001238 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1239
1240 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001241}
1242
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001243static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001244{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001245 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001246
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001247 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001248 return;
1249
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001250 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001252 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001253
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001254 iir &= GT_PARITY_ERROR(dev);
1255 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1256 dev_priv->l3_parity.which_slice |= 1 << 1;
1257
1258 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1259 dev_priv->l3_parity.which_slice |= 1 << 0;
1260
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001261 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001262}
1263
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001264static void ilk_gt_irq_handler(struct drm_device *dev,
1265 struct drm_i915_private *dev_priv,
1266 u32 gt_iir)
1267{
1268 if (gt_iir &
1269 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1270 notify_ring(dev, &dev_priv->ring[RCS]);
1271 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1272 notify_ring(dev, &dev_priv->ring[VCS]);
1273}
1274
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001275static void snb_gt_irq_handler(struct drm_device *dev,
1276 struct drm_i915_private *dev_priv,
1277 u32 gt_iir)
1278{
1279
Ben Widawskycc609d52013-05-28 19:22:29 -07001280 if (gt_iir &
1281 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001283 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001284 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001285 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001286 notify_ring(dev, &dev_priv->ring[BCS]);
1287
Ben Widawskycc609d52013-05-28 19:22:29 -07001288 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1289 GT_BSD_CS_ERROR_INTERRUPT |
1290 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001291 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1292 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001293 }
Ben Widawskye3689192012-05-25 16:56:22 -07001294
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001295 if (gt_iir & GT_PARITY_ERROR(dev))
1296 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001297}
1298
Ben Widawskyabd58f02013-11-02 21:07:09 -07001299static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1300 struct drm_i915_private *dev_priv,
1301 u32 master_ctl)
1302{
1303 u32 rcs, bcs, vcs;
1304 uint32_t tmp = 0;
1305 irqreturn_t ret = IRQ_NONE;
1306
1307 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1308 tmp = I915_READ(GEN8_GT_IIR(0));
1309 if (tmp) {
1310 ret = IRQ_HANDLED;
1311 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1312 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1313 if (rcs & GT_RENDER_USER_INTERRUPT)
1314 notify_ring(dev, &dev_priv->ring[RCS]);
1315 if (bcs & GT_RENDER_USER_INTERRUPT)
1316 notify_ring(dev, &dev_priv->ring[BCS]);
1317 I915_WRITE(GEN8_GT_IIR(0), tmp);
1318 } else
1319 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1320 }
1321
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001322 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001323 tmp = I915_READ(GEN8_GT_IIR(1));
1324 if (tmp) {
1325 ret = IRQ_HANDLED;
1326 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1327 if (vcs & GT_RENDER_USER_INTERRUPT)
1328 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001329 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1330 if (vcs & GT_RENDER_USER_INTERRUPT)
1331 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332 I915_WRITE(GEN8_GT_IIR(1), tmp);
1333 } else
1334 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1335 }
1336
1337 if (master_ctl & GEN8_GT_VECS_IRQ) {
1338 tmp = I915_READ(GEN8_GT_IIR(3));
1339 if (tmp) {
1340 ret = IRQ_HANDLED;
1341 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1342 if (vcs & GT_RENDER_USER_INTERRUPT)
1343 notify_ring(dev, &dev_priv->ring[VECS]);
1344 I915_WRITE(GEN8_GT_IIR(3), tmp);
1345 } else
1346 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1347 }
1348
1349 return ret;
1350}
1351
Egbert Eichb543fb02013-04-16 13:36:54 +02001352#define HPD_STORM_DETECT_PERIOD 1000
1353#define HPD_STORM_THRESHOLD 5
1354
Daniel Vetter10a504d2013-06-27 17:52:12 +02001355static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001356 u32 hotplug_trigger,
1357 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001358{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001359 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001360 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001361 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001362
Daniel Vetter91d131d2013-06-27 17:52:14 +02001363 if (!hotplug_trigger)
1364 return;
1365
Imre Deakcc9bd492014-01-16 19:56:54 +02001366 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1367 hotplug_trigger);
1368
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001369 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001370 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001371
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001372 if (hpd[i] & hotplug_trigger &&
1373 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1374 /*
1375 * On GMCH platforms the interrupt mask bits only
1376 * prevent irq generation, not the setting of the
1377 * hotplug bits itself. So only WARN about unexpected
1378 * interrupts on saner platforms.
1379 */
1380 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1381 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1382 hotplug_trigger, i, hpd[i]);
1383
1384 continue;
1385 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001386
Egbert Eichb543fb02013-04-16 13:36:54 +02001387 if (!(hpd[i] & hotplug_trigger) ||
1388 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1389 continue;
1390
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001391 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001392 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1393 dev_priv->hpd_stats[i].hpd_last_jiffies
1394 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1395 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1396 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001397 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001398 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1399 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001400 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001401 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001402 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001403 } else {
1404 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001405 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1406 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001407 }
1408 }
1409
Daniel Vetter10a504d2013-06-27 17:52:12 +02001410 if (storm_detected)
1411 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001412 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001413
Daniel Vetter645416f2013-09-02 16:22:25 +02001414 /*
1415 * Our hotplug handler can grab modeset locks (by calling down into the
1416 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1417 * queue for otherwise the flush_work in the pageflip code will
1418 * deadlock.
1419 */
1420 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001421}
1422
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001423static void gmbus_irq_handler(struct drm_device *dev)
1424{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001425 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001426
Daniel Vetter28c70f12012-12-01 13:53:45 +01001427 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001428}
1429
Daniel Vetterce99c252012-12-01 13:53:47 +01001430static void dp_aux_irq_handler(struct drm_device *dev)
1431{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001432 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001433
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001434 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001435}
1436
Shuang He8bf1e9f2013-10-15 18:55:27 +01001437#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001438static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1439 uint32_t crc0, uint32_t crc1,
1440 uint32_t crc2, uint32_t crc3,
1441 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001442{
1443 struct drm_i915_private *dev_priv = dev->dev_private;
1444 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1445 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001446 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001447
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001448 spin_lock(&pipe_crc->lock);
1449
Damien Lespiau0c912c72013-10-15 18:55:37 +01001450 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001451 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001452 DRM_ERROR("spurious interrupt\n");
1453 return;
1454 }
1455
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001456 head = pipe_crc->head;
1457 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001458
1459 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001460 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001461 DRM_ERROR("CRC buffer overflowing\n");
1462 return;
1463 }
1464
1465 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001466
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001467 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001468 entry->crc[0] = crc0;
1469 entry->crc[1] = crc1;
1470 entry->crc[2] = crc2;
1471 entry->crc[3] = crc3;
1472 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001473
1474 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001475 pipe_crc->head = head;
1476
1477 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001478
1479 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001480}
Daniel Vetter277de952013-10-18 16:37:07 +02001481#else
1482static inline void
1483display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1484 uint32_t crc0, uint32_t crc1,
1485 uint32_t crc2, uint32_t crc3,
1486 uint32_t crc4) {}
1487#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001488
Daniel Vetter277de952013-10-18 16:37:07 +02001489
1490static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
Daniel Vetter277de952013-10-18 16:37:07 +02001494 display_pipe_crc_irq_handler(dev, pipe,
1495 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1496 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001497}
1498
Daniel Vetter277de952013-10-18 16:37:07 +02001499static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001500{
1501 struct drm_i915_private *dev_priv = dev->dev_private;
1502
Daniel Vetter277de952013-10-18 16:37:07 +02001503 display_pipe_crc_irq_handler(dev, pipe,
1504 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1505 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1506 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1507 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1508 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001509}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001510
Daniel Vetter277de952013-10-18 16:37:07 +02001511static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001512{
1513 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001514 uint32_t res1, res2;
1515
1516 if (INTEL_INFO(dev)->gen >= 3)
1517 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1518 else
1519 res1 = 0;
1520
1521 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1522 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1523 else
1524 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001525
Daniel Vetter277de952013-10-18 16:37:07 +02001526 display_pipe_crc_irq_handler(dev, pipe,
1527 I915_READ(PIPE_CRC_RES_RED(pipe)),
1528 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1529 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1530 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001531}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001532
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001533/* The RPS events need forcewake, so we add them to a work queue and mask their
1534 * IMR bits until the work is done. Other interrupts can be processed without
1535 * the work queue. */
1536static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001537{
Deepak Sa6706b42014-03-15 20:23:22 +05301538 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001539 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301540 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1541 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001542 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001543
1544 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001545 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001546
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001547 if (HAS_VEBOX(dev_priv->dev)) {
1548 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1549 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001550
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001551 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001552 i915_handle_error(dev_priv->dev, false,
1553 "VEBOX CS error interrupt 0x%08x",
1554 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001555 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001556 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001557}
1558
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001559static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1560{
1561 struct intel_crtc *crtc;
1562
1563 if (!drm_handle_vblank(dev, pipe))
1564 return false;
1565
1566 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1567 wake_up(&crtc->vbl_wait);
1568
1569 return true;
1570}
1571
Imre Deakc1874ed2014-02-04 21:35:46 +02001572static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1573{
1574 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001575 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001576 int pipe;
1577
Imre Deak58ead0d2014-02-04 21:35:47 +02001578 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001579 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001580 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001581 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001582
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001583 /*
1584 * PIPESTAT bits get signalled even when the interrupt is
1585 * disabled with the mask bits, and some of the status bits do
1586 * not generate interrupts at all (like the underrun bit). Hence
1587 * we need to be careful that we only handle what we want to
1588 * handle.
1589 */
1590 mask = 0;
1591 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1592 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1593
1594 switch (pipe) {
1595 case PIPE_A:
1596 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1597 break;
1598 case PIPE_B:
1599 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1600 break;
1601 }
1602 if (iir & iir_bit)
1603 mask |= dev_priv->pipestat_irq_mask[pipe];
1604
1605 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001606 continue;
1607
1608 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001609 mask |= PIPESTAT_INT_ENABLE_MASK;
1610 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001611
1612 /*
1613 * Clear the PIPE*STAT regs before the IIR
1614 */
Imre Deak91d181d2014-02-10 18:42:49 +02001615 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1616 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001617 I915_WRITE(reg, pipe_stats[pipe]);
1618 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001619 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001620
1621 for_each_pipe(pipe) {
1622 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001623 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001624
Imre Deak579a9b02014-02-04 21:35:48 +02001625 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001626 intel_prepare_page_flip(dev, pipe);
1627 intel_finish_page_flip(dev, pipe);
1628 }
1629
1630 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1631 i9xx_pipe_crc_irq_handler(dev, pipe);
1632
1633 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1634 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1635 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1636 }
1637
1638 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1639 gmbus_irq_handler(dev);
1640}
1641
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001642static void i9xx_hpd_irq_handler(struct drm_device *dev)
1643{
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1646
1647 if (IS_G4X(dev)) {
1648 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1649
1650 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1651 } else {
1652 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1653
1654 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1655 }
1656
1657 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1658 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1659 dp_aux_irq_handler(dev);
1660
1661 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1662 /*
1663 * Make sure hotplug status is cleared before we clear IIR, or else we
1664 * may miss hotplug events.
1665 */
1666 POSTING_READ(PORT_HOTPLUG_STAT);
1667}
1668
Daniel Vetterff1f5252012-10-02 15:10:55 +02001669static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001670{
1671 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001673 u32 iir, gt_iir, pm_iir;
1674 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001675
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001676 while (true) {
1677 iir = I915_READ(VLV_IIR);
1678 gt_iir = I915_READ(GTIIR);
1679 pm_iir = I915_READ(GEN6_PMIIR);
1680
1681 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1682 goto out;
1683
1684 ret = IRQ_HANDLED;
1685
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001686 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001687
Imre Deakc1874ed2014-02-04 21:35:46 +02001688 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001689
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001690 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001691 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1692 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001693
Paulo Zanoni60611c12013-08-15 11:50:01 -03001694 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001695 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001696
1697 I915_WRITE(GTIIR, gt_iir);
1698 I915_WRITE(GEN6_PMIIR, pm_iir);
1699 I915_WRITE(VLV_IIR, iir);
1700 }
1701
1702out:
1703 return ret;
1704}
1705
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001706static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1707{
1708 struct drm_device *dev = (struct drm_device *) arg;
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 u32 master_ctl, iir;
1711 irqreturn_t ret = IRQ_NONE;
1712 unsigned int pipes = 0;
1713
1714 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1715
1716 I915_WRITE(GEN8_MASTER_IRQ, 0);
1717
1718 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1719
1720 iir = I915_READ(VLV_IIR);
1721
1722 if (iir & (I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT))
1723 pipes |= 1 << 0;
1724 if (iir & (I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT))
1725 pipes |= 1 << 1;
1726 if (iir & (I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_C_EVENT_INTERRUPT))
1727 pipes |= 1 << 2;
1728
1729 if (pipes) {
1730 u32 pipe_stats[I915_MAX_PIPES] = {};
1731 unsigned long irqflags;
1732 int pipe;
1733
1734 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1735 for_each_pipe(pipe) {
1736 unsigned int reg;
1737
1738 if (!(pipes & (1 << pipe)))
1739 continue;
1740
1741 reg = PIPESTAT(pipe);
1742 pipe_stats[pipe] = I915_READ(reg);
1743
1744 /*
1745 * Clear the PIPE*STAT regs before the IIR
1746 */
1747 if (pipe_stats[pipe] & 0x8000ffff) {
1748 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1749 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1750 pipe_name(pipe));
1751 I915_WRITE(reg, pipe_stats[pipe]);
1752 }
1753 }
1754 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1755
1756 for_each_pipe(pipe) {
1757 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1758 drm_handle_vblank(dev, pipe);
1759
1760 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1761 intel_prepare_page_flip(dev, pipe);
1762 intel_finish_page_flip(dev, pipe);
1763 }
1764 }
1765
1766 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1767 gmbus_irq_handler(dev);
1768
1769 ret = IRQ_HANDLED;
1770 }
1771
1772 /* Consume port. Then clear IIR or we'll miss events */
1773 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1774 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1775
1776 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1777
1778 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1779 hotplug_status);
1780 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
1781 queue_work(dev_priv->wq,
1782 &dev_priv->hotplug_work);
1783
1784 ret = IRQ_HANDLED;
1785 }
1786
1787 I915_WRITE(VLV_IIR, iir);
1788
1789 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1790 POSTING_READ(GEN8_MASTER_IRQ);
1791
1792 return ret;
1793}
1794
Adam Jackson23e81d62012-06-06 15:45:44 -04001795static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001796{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001797 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001798 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001799 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001800
Daniel Vetter91d131d2013-06-27 17:52:14 +02001801 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1802
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001803 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1804 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1805 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001806 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001807 port_name(port));
1808 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001809
Daniel Vetterce99c252012-12-01 13:53:47 +01001810 if (pch_iir & SDE_AUX_MASK)
1811 dp_aux_irq_handler(dev);
1812
Jesse Barnes776ad802011-01-04 15:09:39 -08001813 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001814 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001815
1816 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1817 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1818
1819 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1820 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1821
1822 if (pch_iir & SDE_POISON)
1823 DRM_ERROR("PCH poison interrupt\n");
1824
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001825 if (pch_iir & SDE_FDI_MASK)
1826 for_each_pipe(pipe)
1827 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1828 pipe_name(pipe),
1829 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001830
1831 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1832 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1833
1834 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1835 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1836
Jesse Barnes776ad802011-01-04 15:09:39 -08001837 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001838 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1839 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001840 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001841
1842 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1843 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1844 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001845 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001846}
1847
1848static void ivb_err_int_handler(struct drm_device *dev)
1849{
1850 struct drm_i915_private *dev_priv = dev->dev_private;
1851 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001852 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001853
Paulo Zanonide032bf2013-04-12 17:57:58 -03001854 if (err_int & ERR_INT_POISON)
1855 DRM_ERROR("Poison interrupt\n");
1856
Daniel Vetter5a69b892013-10-16 22:55:52 +02001857 for_each_pipe(pipe) {
1858 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1859 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1860 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001861 DRM_ERROR("Pipe %c FIFO underrun\n",
1862 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001863 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001864
Daniel Vetter5a69b892013-10-16 22:55:52 +02001865 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1866 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001867 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001868 else
Daniel Vetter277de952013-10-18 16:37:07 +02001869 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001870 }
1871 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001872
Paulo Zanoni86642812013-04-12 17:57:57 -03001873 I915_WRITE(GEN7_ERR_INT, err_int);
1874}
1875
1876static void cpt_serr_int_handler(struct drm_device *dev)
1877{
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 u32 serr_int = I915_READ(SERR_INT);
1880
Paulo Zanonide032bf2013-04-12 17:57:58 -03001881 if (serr_int & SERR_INT_POISON)
1882 DRM_ERROR("PCH poison interrupt\n");
1883
Paulo Zanoni86642812013-04-12 17:57:57 -03001884 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1885 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1886 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001887 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001888
1889 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1890 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1891 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001892 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001893
1894 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1895 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1896 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001897 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001898
1899 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001900}
1901
Adam Jackson23e81d62012-06-06 15:45:44 -04001902static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1903{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001904 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001905 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001906 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001907
Daniel Vetter91d131d2013-06-27 17:52:14 +02001908 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1909
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001910 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1911 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1912 SDE_AUDIO_POWER_SHIFT_CPT);
1913 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1914 port_name(port));
1915 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001916
1917 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001918 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001919
1920 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001921 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001922
1923 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1924 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1925
1926 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1927 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1928
1929 if (pch_iir & SDE_FDI_MASK_CPT)
1930 for_each_pipe(pipe)
1931 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1932 pipe_name(pipe),
1933 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001934
1935 if (pch_iir & SDE_ERROR_CPT)
1936 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001937}
1938
Paulo Zanonic008bc62013-07-12 16:35:10 -03001939static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001942 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001943
1944 if (de_iir & DE_AUX_CHANNEL_A)
1945 dp_aux_irq_handler(dev);
1946
1947 if (de_iir & DE_GSE)
1948 intel_opregion_asle_intr(dev);
1949
Paulo Zanonic008bc62013-07-12 16:35:10 -03001950 if (de_iir & DE_POISON)
1951 DRM_ERROR("Poison interrupt\n");
1952
Daniel Vetter40da17c2013-10-21 18:04:36 +02001953 for_each_pipe(pipe) {
1954 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001955 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001956
Daniel Vetter40da17c2013-10-21 18:04:36 +02001957 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1958 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001959 DRM_ERROR("Pipe %c FIFO underrun\n",
1960 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001961
Daniel Vetter40da17c2013-10-21 18:04:36 +02001962 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1963 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001964
Daniel Vetter40da17c2013-10-21 18:04:36 +02001965 /* plane/pipes map 1:1 on ilk+ */
1966 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1967 intel_prepare_page_flip(dev, pipe);
1968 intel_finish_page_flip_plane(dev, pipe);
1969 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001970 }
1971
1972 /* check event from PCH */
1973 if (de_iir & DE_PCH_EVENT) {
1974 u32 pch_iir = I915_READ(SDEIIR);
1975
1976 if (HAS_PCH_CPT(dev))
1977 cpt_irq_handler(dev, pch_iir);
1978 else
1979 ibx_irq_handler(dev, pch_iir);
1980
1981 /* should clear PCH hotplug event before clear CPU irq */
1982 I915_WRITE(SDEIIR, pch_iir);
1983 }
1984
1985 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1986 ironlake_rps_change_irq_handler(dev);
1987}
1988
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001989static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1990{
1991 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001992 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001993
1994 if (de_iir & DE_ERR_INT_IVB)
1995 ivb_err_int_handler(dev);
1996
1997 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1998 dp_aux_irq_handler(dev);
1999
2000 if (de_iir & DE_GSE_IVB)
2001 intel_opregion_asle_intr(dev);
2002
Damien Lespiau07d27e22014-03-03 17:31:46 +00002003 for_each_pipe(pipe) {
2004 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002005 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002006
2007 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002008 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2009 intel_prepare_page_flip(dev, pipe);
2010 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002011 }
2012 }
2013
2014 /* check event from PCH */
2015 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2016 u32 pch_iir = I915_READ(SDEIIR);
2017
2018 cpt_irq_handler(dev, pch_iir);
2019
2020 /* clear PCH hotplug event before clear CPU irq */
2021 I915_WRITE(SDEIIR, pch_iir);
2022 }
2023}
2024
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002025static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002026{
2027 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002028 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002029 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002030 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002031
Paulo Zanoni86642812013-04-12 17:57:57 -03002032 /* We get interrupts on unclaimed registers, so check for this before we
2033 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002034 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002035
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002036 /* disable master interrupt before clearing iir */
2037 de_ier = I915_READ(DEIER);
2038 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002039 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002040
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002041 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2042 * interrupts will will be stored on its back queue, and then we'll be
2043 * able to process them after we restore SDEIER (as soon as we restore
2044 * it, we'll get an interrupt if SDEIIR still has something to process
2045 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002046 if (!HAS_PCH_NOP(dev)) {
2047 sde_ier = I915_READ(SDEIER);
2048 I915_WRITE(SDEIER, 0);
2049 POSTING_READ(SDEIER);
2050 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002051
Chris Wilson0e434062012-05-09 21:45:44 +01002052 gt_iir = I915_READ(GTIIR);
2053 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002054 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002055 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002056 else
2057 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002058 I915_WRITE(GTIIR, gt_iir);
2059 ret = IRQ_HANDLED;
2060 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002061
2062 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002063 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002064 if (INTEL_INFO(dev)->gen >= 7)
2065 ivb_display_irq_handler(dev, de_iir);
2066 else
2067 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002068 I915_WRITE(DEIIR, de_iir);
2069 ret = IRQ_HANDLED;
2070 }
2071
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002072 if (INTEL_INFO(dev)->gen >= 6) {
2073 u32 pm_iir = I915_READ(GEN6_PMIIR);
2074 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002075 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002076 I915_WRITE(GEN6_PMIIR, pm_iir);
2077 ret = IRQ_HANDLED;
2078 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002079 }
2080
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002081 I915_WRITE(DEIER, de_ier);
2082 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002083 if (!HAS_PCH_NOP(dev)) {
2084 I915_WRITE(SDEIER, sde_ier);
2085 POSTING_READ(SDEIER);
2086 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002087
2088 return ret;
2089}
2090
Ben Widawskyabd58f02013-11-02 21:07:09 -07002091static irqreturn_t gen8_irq_handler(int irq, void *arg)
2092{
2093 struct drm_device *dev = arg;
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 u32 master_ctl;
2096 irqreturn_t ret = IRQ_NONE;
2097 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002098 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002099
Ben Widawskyabd58f02013-11-02 21:07:09 -07002100 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2101 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2102 if (!master_ctl)
2103 return IRQ_NONE;
2104
2105 I915_WRITE(GEN8_MASTER_IRQ, 0);
2106 POSTING_READ(GEN8_MASTER_IRQ);
2107
2108 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2109
2110 if (master_ctl & GEN8_DE_MISC_IRQ) {
2111 tmp = I915_READ(GEN8_DE_MISC_IIR);
2112 if (tmp & GEN8_DE_MISC_GSE)
2113 intel_opregion_asle_intr(dev);
2114 else if (tmp)
2115 DRM_ERROR("Unexpected DE Misc interrupt\n");
2116 else
2117 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2118
2119 if (tmp) {
2120 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2121 ret = IRQ_HANDLED;
2122 }
2123 }
2124
Daniel Vetter6d766f02013-11-07 14:49:55 +01002125 if (master_ctl & GEN8_DE_PORT_IRQ) {
2126 tmp = I915_READ(GEN8_DE_PORT_IIR);
2127 if (tmp & GEN8_AUX_CHANNEL_A)
2128 dp_aux_irq_handler(dev);
2129 else if (tmp)
2130 DRM_ERROR("Unexpected DE Port interrupt\n");
2131 else
2132 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2133
2134 if (tmp) {
2135 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2136 ret = IRQ_HANDLED;
2137 }
2138 }
2139
Daniel Vetterc42664c2013-11-07 11:05:40 +01002140 for_each_pipe(pipe) {
2141 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002142
Daniel Vetterc42664c2013-11-07 11:05:40 +01002143 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2144 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002145
Daniel Vetterc42664c2013-11-07 11:05:40 +01002146 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2147 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002148 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002149
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002150 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002151 intel_prepare_page_flip(dev, pipe);
2152 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002153 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002154
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002155 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2156 hsw_pipe_crc_irq_handler(dev, pipe);
2157
Daniel Vetter38d83c962013-11-07 11:05:46 +01002158 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2159 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2160 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002161 DRM_ERROR("Pipe %c FIFO underrun\n",
2162 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002163 }
2164
Daniel Vetter30100f22013-11-07 14:49:24 +01002165 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2166 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2167 pipe_name(pipe),
2168 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2169 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002170
2171 if (pipe_iir) {
2172 ret = IRQ_HANDLED;
2173 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2174 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002175 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2176 }
2177
Daniel Vetter92d03a82013-11-07 11:05:43 +01002178 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2179 /*
2180 * FIXME(BDW): Assume for now that the new interrupt handling
2181 * scheme also closed the SDE interrupt handling race we've seen
2182 * on older pch-split platforms. But this needs testing.
2183 */
2184 u32 pch_iir = I915_READ(SDEIIR);
2185
2186 cpt_irq_handler(dev, pch_iir);
2187
2188 if (pch_iir) {
2189 I915_WRITE(SDEIIR, pch_iir);
2190 ret = IRQ_HANDLED;
2191 }
2192 }
2193
Ben Widawskyabd58f02013-11-02 21:07:09 -07002194 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2195 POSTING_READ(GEN8_MASTER_IRQ);
2196
2197 return ret;
2198}
2199
Daniel Vetter17e1df02013-09-08 21:57:13 +02002200static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2201 bool reset_completed)
2202{
2203 struct intel_ring_buffer *ring;
2204 int i;
2205
2206 /*
2207 * Notify all waiters for GPU completion events that reset state has
2208 * been changed, and that they need to restart their wait after
2209 * checking for potential errors (and bail out to drop locks if there is
2210 * a gpu reset pending so that i915_error_work_func can acquire them).
2211 */
2212
2213 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2214 for_each_ring(ring, dev_priv, i)
2215 wake_up_all(&ring->irq_queue);
2216
2217 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2218 wake_up_all(&dev_priv->pending_flip_queue);
2219
2220 /*
2221 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2222 * reset state is cleared.
2223 */
2224 if (reset_completed)
2225 wake_up_all(&dev_priv->gpu_error.reset_queue);
2226}
2227
Jesse Barnes8a905232009-07-11 16:48:03 -04002228/**
2229 * i915_error_work_func - do process context error handling work
2230 * @work: work struct
2231 *
2232 * Fire an error uevent so userspace can see that a hang or error
2233 * was detected.
2234 */
2235static void i915_error_work_func(struct work_struct *work)
2236{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002237 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2238 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002239 struct drm_i915_private *dev_priv =
2240 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002241 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002242 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2243 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2244 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002245 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002246
Dave Airlie5bdebb12013-10-11 14:07:25 +10002247 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002248
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002249 /*
2250 * Note that there's only one work item which does gpu resets, so we
2251 * need not worry about concurrent gpu resets potentially incrementing
2252 * error->reset_counter twice. We only need to take care of another
2253 * racing irq/hangcheck declaring the gpu dead for a second time. A
2254 * quick check for that is good enough: schedule_work ensures the
2255 * correct ordering between hang detection and this work item, and since
2256 * the reset in-progress bit is only ever set by code outside of this
2257 * work we don't need to worry about any other races.
2258 */
2259 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002260 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002261 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002262 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002263
Daniel Vetter17e1df02013-09-08 21:57:13 +02002264 /*
Imre Deakf454c692014-04-23 01:09:04 +03002265 * In most cases it's guaranteed that we get here with an RPM
2266 * reference held, for example because there is a pending GPU
2267 * request that won't finish until the reset is done. This
2268 * isn't the case at least when we get here by doing a
2269 * simulated reset via debugs, so get an RPM reference.
2270 */
2271 intel_runtime_pm_get(dev_priv);
2272 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002273 * All state reset _must_ be completed before we update the
2274 * reset counter, for otherwise waiters might miss the reset
2275 * pending state and not properly drop locks, resulting in
2276 * deadlocks with the reset work.
2277 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002278 ret = i915_reset(dev);
2279
Daniel Vetter17e1df02013-09-08 21:57:13 +02002280 intel_display_handle_reset(dev);
2281
Imre Deakf454c692014-04-23 01:09:04 +03002282 intel_runtime_pm_put(dev_priv);
2283
Daniel Vetterf69061b2012-12-06 09:01:42 +01002284 if (ret == 0) {
2285 /*
2286 * After all the gem state is reset, increment the reset
2287 * counter and wake up everyone waiting for the reset to
2288 * complete.
2289 *
2290 * Since unlock operations are a one-sided barrier only,
2291 * we need to insert a barrier here to order any seqno
2292 * updates before
2293 * the counter increment.
2294 */
2295 smp_mb__before_atomic_inc();
2296 atomic_inc(&dev_priv->gpu_error.reset_counter);
2297
Dave Airlie5bdebb12013-10-11 14:07:25 +10002298 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002299 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002300 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002301 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002302 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002303
Daniel Vetter17e1df02013-09-08 21:57:13 +02002304 /*
2305 * Note: The wake_up also serves as a memory barrier so that
2306 * waiters see the update value of the reset counter atomic_t.
2307 */
2308 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002309 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002310}
2311
Chris Wilson35aed2e2010-05-27 13:18:12 +01002312static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002313{
2314 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002315 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002316 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002317 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002318
Chris Wilson35aed2e2010-05-27 13:18:12 +01002319 if (!eir)
2320 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002321
Joe Perchesa70491c2012-03-18 13:00:11 -07002322 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002323
Ben Widawskybd9854f2012-08-23 15:18:09 -07002324 i915_get_extra_instdone(dev, instdone);
2325
Jesse Barnes8a905232009-07-11 16:48:03 -04002326 if (IS_G4X(dev)) {
2327 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2328 u32 ipeir = I915_READ(IPEIR_I965);
2329
Joe Perchesa70491c2012-03-18 13:00:11 -07002330 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2331 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002332 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2333 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002334 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002335 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002336 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002337 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002338 }
2339 if (eir & GM45_ERROR_PAGE_TABLE) {
2340 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002341 pr_err("page table error\n");
2342 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002343 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002344 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002345 }
2346 }
2347
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002348 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002349 if (eir & I915_ERROR_PAGE_TABLE) {
2350 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002351 pr_err("page table error\n");
2352 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002353 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002354 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002355 }
2356 }
2357
2358 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002359 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002360 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002361 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002362 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002363 /* pipestat has already been acked */
2364 }
2365 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002366 pr_err("instruction error\n");
2367 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002368 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2369 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002370 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002371 u32 ipeir = I915_READ(IPEIR);
2372
Joe Perchesa70491c2012-03-18 13:00:11 -07002373 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2374 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002375 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002376 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002377 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002378 } else {
2379 u32 ipeir = I915_READ(IPEIR_I965);
2380
Joe Perchesa70491c2012-03-18 13:00:11 -07002381 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2382 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002383 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002384 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002385 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002386 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002387 }
2388 }
2389
2390 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002391 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002392 eir = I915_READ(EIR);
2393 if (eir) {
2394 /*
2395 * some errors might have become stuck,
2396 * mask them.
2397 */
2398 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2399 I915_WRITE(EMR, I915_READ(EMR) | eir);
2400 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2401 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002402}
2403
2404/**
2405 * i915_handle_error - handle an error interrupt
2406 * @dev: drm device
2407 *
2408 * Do some basic checking of regsiter state at error interrupt time and
2409 * dump it to the syslog. Also call i915_capture_error_state() to make
2410 * sure we get a record and make it available in debugfs. Fire a uevent
2411 * so userspace knows something bad happened (should trigger collection
2412 * of a ring dump etc.).
2413 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002414void i915_handle_error(struct drm_device *dev, bool wedged,
2415 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002416{
2417 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002418 va_list args;
2419 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002420
Mika Kuoppala58174462014-02-25 17:11:26 +02002421 va_start(args, fmt);
2422 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2423 va_end(args);
2424
2425 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002426 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002427
Ben Gamariba1234d2009-09-14 17:48:47 -04002428 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002429 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2430 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002431
Ben Gamari11ed50e2009-09-14 17:48:45 -04002432 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002433 * Wakeup waiting processes so that the reset work function
2434 * i915_error_work_func doesn't deadlock trying to grab various
2435 * locks. By bumping the reset counter first, the woken
2436 * processes will see a reset in progress and back off,
2437 * releasing their locks and then wait for the reset completion.
2438 * We must do this for _all_ gpu waiters that might hold locks
2439 * that the reset work needs to acquire.
2440 *
2441 * Note: The wake_up serves as the required memory barrier to
2442 * ensure that the waiters see the updated value of the reset
2443 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002444 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002445 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002446 }
2447
Daniel Vetter122f46b2013-09-04 17:36:14 +02002448 /*
2449 * Our reset work can grab modeset locks (since it needs to reset the
2450 * state of outstanding pagelips). Hence it must not be run on our own
2451 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2452 * code will deadlock.
2453 */
2454 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002455}
2456
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002457static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002458{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002459 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002460 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002462 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002463 struct intel_unpin_work *work;
2464 unsigned long flags;
2465 bool stall_detected;
2466
2467 /* Ignore early vblank irqs */
2468 if (intel_crtc == NULL)
2469 return;
2470
2471 spin_lock_irqsave(&dev->event_lock, flags);
2472 work = intel_crtc->unpin_work;
2473
Chris Wilsone7d841c2012-12-03 11:36:30 +00002474 if (work == NULL ||
2475 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2476 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002477 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2478 spin_unlock_irqrestore(&dev->event_lock, flags);
2479 return;
2480 }
2481
2482 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002483 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002484 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002485 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002486 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002487 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002488 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002489 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002490 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002491 crtc->y * crtc->primary->fb->pitches[0] +
2492 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002493 }
2494
2495 spin_unlock_irqrestore(&dev->event_lock, flags);
2496
2497 if (stall_detected) {
2498 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2499 intel_prepare_page_flip(dev, intel_crtc->plane);
2500 }
2501}
2502
Keith Packard42f52ef2008-10-18 19:39:29 -07002503/* Called from drm generic code, passed 'crtc' which
2504 * we use as a pipe index
2505 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002506static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002507{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002508 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002509 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002510
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002512 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002513
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002514 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002515 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002516 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002517 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002518 else
Keith Packard7c463582008-11-04 02:03:27 -08002519 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002520 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002521
2522 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002523 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002524 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002525 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002526
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002527 return 0;
2528}
2529
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002530static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002531{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002532 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002533 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002534 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002535 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002536
2537 if (!i915_pipe_enabled(dev, pipe))
2538 return -EINVAL;
2539
2540 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002541 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002542 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2543
2544 return 0;
2545}
2546
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002547static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2548{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002549 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002550 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002551
2552 if (!i915_pipe_enabled(dev, pipe))
2553 return -EINVAL;
2554
2555 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002556 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002557 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002558 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2559
2560 return 0;
2561}
2562
Ben Widawskyabd58f02013-11-02 21:07:09 -07002563static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2564{
2565 struct drm_i915_private *dev_priv = dev->dev_private;
2566 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002567
2568 if (!i915_pipe_enabled(dev, pipe))
2569 return -EINVAL;
2570
2571 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002572 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2573 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2574 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002575 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2576 return 0;
2577}
2578
Keith Packard42f52ef2008-10-18 19:39:29 -07002579/* Called from drm generic code, passed 'crtc' which
2580 * we use as a pipe index
2581 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002582static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002583{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002584 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002585 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002586
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002587 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002588 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002589 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002590
Jesse Barnesf796cf82011-04-07 13:58:17 -07002591 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002592 PIPE_VBLANK_INTERRUPT_STATUS |
2593 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002594 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2595}
2596
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002597static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002598{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002600 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002601 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002602 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002603
2604 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002605 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002606 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2607}
2608
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002609static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2610{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002611 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002612 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002613
2614 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002615 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002616 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002617 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2618}
2619
Ben Widawskyabd58f02013-11-02 21:07:09 -07002620static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2621{
2622 struct drm_i915_private *dev_priv = dev->dev_private;
2623 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002624
2625 if (!i915_pipe_enabled(dev, pipe))
2626 return;
2627
2628 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002629 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2630 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2631 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002632 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2633}
2634
Chris Wilson893eead2010-10-27 14:44:35 +01002635static u32
2636ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002637{
Chris Wilson893eead2010-10-27 14:44:35 +01002638 return list_entry(ring->request_list.prev,
2639 struct drm_i915_gem_request, list)->seqno;
2640}
2641
Chris Wilson9107e9d2013-06-10 11:20:20 +01002642static bool
2643ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002644{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002645 return (list_empty(&ring->request_list) ||
2646 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002647}
2648
Daniel Vettera028c4b2014-03-15 00:08:56 +01002649static bool
2650ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2651{
2652 if (INTEL_INFO(dev)->gen >= 8) {
2653 /*
2654 * FIXME: gen8 semaphore support - currently we don't emit
2655 * semaphores on bdw anyway, but this needs to be addressed when
2656 * we merge that code.
2657 */
2658 return false;
2659 } else {
2660 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2661 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2662 MI_SEMAPHORE_REGISTER);
2663 }
2664}
2665
Chris Wilson6274f212013-06-10 11:20:21 +01002666static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002667semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2668{
2669 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2670 struct intel_ring_buffer *signaller;
2671 int i;
2672
2673 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2674 /*
2675 * FIXME: gen8 semaphore support - currently we don't emit
2676 * semaphores on bdw anyway, but this needs to be addressed when
2677 * we merge that code.
2678 */
2679 return NULL;
2680 } else {
2681 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2682
2683 for_each_ring(signaller, dev_priv, i) {
2684 if(ring == signaller)
2685 continue;
2686
Ben Widawskyebc348b2014-04-29 14:52:28 -07002687 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002688 return signaller;
2689 }
2690 }
2691
2692 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2693 ring->id, ipehr);
2694
2695 return NULL;
2696}
2697
Chris Wilson6274f212013-06-10 11:20:21 +01002698static struct intel_ring_buffer *
2699semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002700{
2701 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002702 u32 cmd, ipehr, head;
2703 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002704
2705 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002706 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002707 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002708
Daniel Vetter88fe4292014-03-15 00:08:55 +01002709 /*
2710 * HEAD is likely pointing to the dword after the actual command,
2711 * so scan backwards until we find the MBOX. But limit it to just 3
2712 * dwords. Note that we don't care about ACTHD here since that might
2713 * point at at batch, and semaphores are always emitted into the
2714 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002715 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002716 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2717
2718 for (i = 4; i; --i) {
2719 /*
2720 * Be paranoid and presume the hw has gone off into the wild -
2721 * our ring is smaller than what the hardware (and hence
2722 * HEAD_ADDR) allows. Also handles wrap-around.
2723 */
2724 head &= ring->size - 1;
2725
2726 /* This here seems to blow up */
2727 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002728 if (cmd == ipehr)
2729 break;
2730
Daniel Vetter88fe4292014-03-15 00:08:55 +01002731 head -= 4;
2732 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002733
Daniel Vetter88fe4292014-03-15 00:08:55 +01002734 if (!i)
2735 return NULL;
2736
2737 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002738 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002739}
2740
Chris Wilson6274f212013-06-10 11:20:21 +01002741static int semaphore_passed(struct intel_ring_buffer *ring)
2742{
2743 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2744 struct intel_ring_buffer *signaller;
2745 u32 seqno, ctl;
2746
2747 ring->hangcheck.deadlock = true;
2748
2749 signaller = semaphore_waits_for(ring, &seqno);
2750 if (signaller == NULL || signaller->hangcheck.deadlock)
2751 return -1;
2752
2753 /* cursory check for an unkickable deadlock */
2754 ctl = I915_READ_CTL(signaller);
2755 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2756 return -1;
2757
2758 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2759}
2760
2761static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2762{
2763 struct intel_ring_buffer *ring;
2764 int i;
2765
2766 for_each_ring(ring, dev_priv, i)
2767 ring->hangcheck.deadlock = false;
2768}
2769
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002770static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002771ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002772{
2773 struct drm_device *dev = ring->dev;
2774 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002775 u32 tmp;
2776
Chris Wilson6274f212013-06-10 11:20:21 +01002777 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002778 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002779
Chris Wilson9107e9d2013-06-10 11:20:20 +01002780 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002781 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002782
2783 /* Is the chip hanging on a WAIT_FOR_EVENT?
2784 * If so we can simply poke the RB_WAIT bit
2785 * and break the hang. This should work on
2786 * all but the second generation chipsets.
2787 */
2788 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002789 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002790 i915_handle_error(dev, false,
2791 "Kicking stuck wait on %s",
2792 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002793 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002794 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002795 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002796
Chris Wilson6274f212013-06-10 11:20:21 +01002797 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2798 switch (semaphore_passed(ring)) {
2799 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002800 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002801 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002802 i915_handle_error(dev, false,
2803 "Kicking stuck semaphore on %s",
2804 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002805 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002806 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002807 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002808 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002809 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002810 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002811
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002812 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002813}
2814
Ben Gamarif65d9422009-09-14 17:48:44 -04002815/**
2816 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002817 * batchbuffers in a long time. We keep track per ring seqno progress and
2818 * if there are no progress, hangcheck score for that ring is increased.
2819 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2820 * we kick the ring. If we see no progress on three subsequent calls
2821 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002822 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002823static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002824{
2825 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002826 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002827 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002828 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002829 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002830 bool stuck[I915_NUM_RINGS] = { 0 };
2831#define BUSY 1
2832#define KICK 5
2833#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002834
Jani Nikulad330a952014-01-21 11:24:25 +02002835 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002836 return;
2837
Chris Wilsonb4519512012-05-11 14:29:30 +01002838 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002839 u64 acthd;
2840 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002841 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002842
Chris Wilson6274f212013-06-10 11:20:21 +01002843 semaphore_clear_deadlocks(dev_priv);
2844
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002845 seqno = ring->get_seqno(ring, false);
2846 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002847
Chris Wilson9107e9d2013-06-10 11:20:20 +01002848 if (ring->hangcheck.seqno == seqno) {
2849 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002850 ring->hangcheck.action = HANGCHECK_IDLE;
2851
Chris Wilson9107e9d2013-06-10 11:20:20 +01002852 if (waitqueue_active(&ring->irq_queue)) {
2853 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002854 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002855 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2856 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2857 ring->name);
2858 else
2859 DRM_INFO("Fake missed irq on %s\n",
2860 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002861 wake_up_all(&ring->irq_queue);
2862 }
2863 /* Safeguard against driver failure */
2864 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002865 } else
2866 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002867 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002868 /* We always increment the hangcheck score
2869 * if the ring is busy and still processing
2870 * the same request, so that no single request
2871 * can run indefinitely (such as a chain of
2872 * batches). The only time we do not increment
2873 * the hangcheck score on this ring, if this
2874 * ring is in a legitimate wait for another
2875 * ring. In that case the waiting ring is a
2876 * victim and we want to be sure we catch the
2877 * right culprit. Then every time we do kick
2878 * the ring, add a small increment to the
2879 * score so that we can catch a batch that is
2880 * being repeatedly kicked and so responsible
2881 * for stalling the machine.
2882 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002883 ring->hangcheck.action = ring_stuck(ring,
2884 acthd);
2885
2886 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002887 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002888 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002889 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002890 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002891 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002892 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002893 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002894 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002895 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002896 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002897 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002898 stuck[i] = true;
2899 break;
2900 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002901 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002902 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002903 ring->hangcheck.action = HANGCHECK_ACTIVE;
2904
Chris Wilson9107e9d2013-06-10 11:20:20 +01002905 /* Gradually reduce the count so that we catch DoS
2906 * attempts across multiple batches.
2907 */
2908 if (ring->hangcheck.score > 0)
2909 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002910 }
2911
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002912 ring->hangcheck.seqno = seqno;
2913 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002914 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002915 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002916
Mika Kuoppala92cab732013-05-24 17:16:07 +03002917 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002918 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002919 DRM_INFO("%s on %s\n",
2920 stuck[i] ? "stuck" : "no progress",
2921 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002922 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002923 }
2924 }
2925
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002926 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002927 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002928
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002929 if (busy_count)
2930 /* Reset timer case chip hangs without another request
2931 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002932 i915_queue_hangcheck(dev);
2933}
2934
2935void i915_queue_hangcheck(struct drm_device *dev)
2936{
2937 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002938 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002939 return;
2940
2941 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2942 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002943}
2944
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002945static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002946{
2947 struct drm_i915_private *dev_priv = dev->dev_private;
2948
2949 if (HAS_PCH_NOP(dev))
2950 return;
2951
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002952 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002953
2954 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2955 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002956}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002957
Paulo Zanoni622364b2014-04-01 15:37:22 -03002958/*
2959 * SDEIER is also touched by the interrupt handler to work around missed PCH
2960 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2961 * instead we unconditionally enable all PCH interrupt sources here, but then
2962 * only unmask them as needed with SDEIMR.
2963 *
2964 * This function needs to be called before interrupts are enabled.
2965 */
2966static void ibx_irq_pre_postinstall(struct drm_device *dev)
2967{
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969
2970 if (HAS_PCH_NOP(dev))
2971 return;
2972
2973 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002974 I915_WRITE(SDEIER, 0xffffffff);
2975 POSTING_READ(SDEIER);
2976}
2977
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002978static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002979{
2980 struct drm_i915_private *dev_priv = dev->dev_private;
2981
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002982 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002983 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002984 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002985}
2986
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987/* drm_dma.h hooks
2988*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03002989static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002990{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002991 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002992
Paulo Zanoni0c841212014-04-01 15:37:27 -03002993 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002994
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002995 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03002996 if (IS_GEN7(dev))
2997 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002998
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002999 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003000
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003001 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003002}
3003
Paulo Zanonibe30b292014-04-01 15:37:25 -03003004static void ironlake_irq_preinstall(struct drm_device *dev)
3005{
Paulo Zanonibe30b292014-04-01 15:37:25 -03003006 ironlake_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003007}
3008
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003009static void valleyview_irq_preinstall(struct drm_device *dev)
3010{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003011 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003012 int pipe;
3013
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003014 /* VLV magic */
3015 I915_WRITE(VLV_IMR, 0);
3016 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3017 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3018 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3019
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003020 /* and GT */
3021 I915_WRITE(GTIIR, I915_READ(GTIIR));
3022 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003023
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003024 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003025
3026 I915_WRITE(DPINVGTT, 0xff);
3027
3028 I915_WRITE(PORT_HOTPLUG_EN, 0);
3029 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3030 for_each_pipe(pipe)
3031 I915_WRITE(PIPESTAT(pipe), 0xffff);
3032 I915_WRITE(VLV_IIR, 0xffffffff);
3033 I915_WRITE(VLV_IMR, 0xffffffff);
3034 I915_WRITE(VLV_IER, 0x0);
3035 POSTING_READ(VLV_IER);
3036}
3037
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003038static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 int pipe;
3042
Ben Widawskyabd58f02013-11-02 21:07:09 -07003043 I915_WRITE(GEN8_MASTER_IRQ, 0);
3044 POSTING_READ(GEN8_MASTER_IRQ);
3045
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003046 GEN8_IRQ_RESET_NDX(GT, 0);
3047 GEN8_IRQ_RESET_NDX(GT, 1);
3048 GEN8_IRQ_RESET_NDX(GT, 2);
3049 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003050
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003051 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003052 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003053
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003054 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3055 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3056 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003057
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003058 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003059}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003060
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003061static void gen8_irq_preinstall(struct drm_device *dev)
3062{
3063 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003064}
3065
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003066static void cherryview_irq_preinstall(struct drm_device *dev)
3067{
3068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 int pipe;
3070
3071 I915_WRITE(GEN8_MASTER_IRQ, 0);
3072 POSTING_READ(GEN8_MASTER_IRQ);
3073
3074 GEN8_IRQ_RESET_NDX(GT, 0);
3075 GEN8_IRQ_RESET_NDX(GT, 1);
3076 GEN8_IRQ_RESET_NDX(GT, 2);
3077 GEN8_IRQ_RESET_NDX(GT, 3);
3078
3079 GEN5_IRQ_RESET(GEN8_PCU_);
3080
3081 POSTING_READ(GEN8_PCU_IIR);
3082
3083 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3084
3085 I915_WRITE(PORT_HOTPLUG_EN, 0);
3086 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3087
3088 for_each_pipe(pipe)
3089 I915_WRITE(PIPESTAT(pipe), 0xffff);
3090
3091 I915_WRITE(VLV_IMR, 0xffffffff);
3092 I915_WRITE(VLV_IER, 0x0);
3093 I915_WRITE(VLV_IIR, 0xffffffff);
3094 POSTING_READ(VLV_IIR);
3095}
3096
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003097static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003098{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003099 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003100 struct drm_mode_config *mode_config = &dev->mode_config;
3101 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003102 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003103
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003104 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003105 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003106 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003107 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003108 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003109 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003110 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003111 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003112 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003113 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003114 }
3115
Daniel Vetterfee884e2013-07-04 23:35:21 +02003116 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003117
3118 /*
3119 * Enable digital hotplug on the PCH, and configure the DP short pulse
3120 * duration to 2ms (which is the minimum in the Display Port spec)
3121 *
3122 * This register is the same on all known PCH chips.
3123 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003124 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3125 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3126 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3127 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3128 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3129 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3130}
3131
Paulo Zanonid46da432013-02-08 17:35:15 -02003132static void ibx_irq_postinstall(struct drm_device *dev)
3133{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003134 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003135 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003136
Daniel Vetter692a04c2013-05-29 21:43:05 +02003137 if (HAS_PCH_NOP(dev))
3138 return;
3139
Paulo Zanoni105b1222014-04-01 15:37:17 -03003140 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003141 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003142 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003143 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003144
Paulo Zanoni337ba012014-04-01 15:37:16 -03003145 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003146 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003147}
3148
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003149static void gen5_gt_irq_postinstall(struct drm_device *dev)
3150{
3151 struct drm_i915_private *dev_priv = dev->dev_private;
3152 u32 pm_irqs, gt_irqs;
3153
3154 pm_irqs = gt_irqs = 0;
3155
3156 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003157 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003158 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003159 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3160 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003161 }
3162
3163 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3164 if (IS_GEN5(dev)) {
3165 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3166 ILK_BSD_USER_INTERRUPT;
3167 } else {
3168 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3169 }
3170
Paulo Zanoni35079892014-04-01 15:37:15 -03003171 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003172
3173 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303174 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003175
3176 if (HAS_VEBOX(dev))
3177 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3178
Paulo Zanoni605cd252013-08-06 18:57:15 -03003179 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003180 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003181 }
3182}
3183
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003184static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003185{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003186 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003187 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003188 u32 display_mask, extra_mask;
3189
3190 if (INTEL_INFO(dev)->gen >= 7) {
3191 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3192 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3193 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003194 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003195 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003196 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003197 } else {
3198 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3199 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003200 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003201 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3202 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003203 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3204 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003205 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003206
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003207 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003208
Paulo Zanoni0c841212014-04-01 15:37:27 -03003209 I915_WRITE(HWSTAM, 0xeffe);
3210
Paulo Zanoni622364b2014-04-01 15:37:22 -03003211 ibx_irq_pre_postinstall(dev);
3212
Paulo Zanoni35079892014-04-01 15:37:15 -03003213 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003214
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003215 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003216
Paulo Zanonid46da432013-02-08 17:35:15 -02003217 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003218
Jesse Barnesf97108d2010-01-29 11:27:07 -08003219 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003220 /* Enable PCU event interrupts
3221 *
3222 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003223 * setup is guaranteed to run in single-threaded context. But we
3224 * need it to make the assert_spin_locked happy. */
3225 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003226 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003227 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003228 }
3229
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003230 return 0;
3231}
3232
Imre Deakf8b79e52014-03-04 19:23:07 +02003233static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3234{
3235 u32 pipestat_mask;
3236 u32 iir_mask;
3237
3238 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3239 PIPE_FIFO_UNDERRUN_STATUS;
3240
3241 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3242 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3243 POSTING_READ(PIPESTAT(PIPE_A));
3244
3245 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3246 PIPE_CRC_DONE_INTERRUPT_STATUS;
3247
3248 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3249 PIPE_GMBUS_INTERRUPT_STATUS);
3250 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3251
3252 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3253 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3254 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3255 dev_priv->irq_mask &= ~iir_mask;
3256
3257 I915_WRITE(VLV_IIR, iir_mask);
3258 I915_WRITE(VLV_IIR, iir_mask);
3259 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3260 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3261 POSTING_READ(VLV_IER);
3262}
3263
3264static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3265{
3266 u32 pipestat_mask;
3267 u32 iir_mask;
3268
3269 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3270 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003271 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003272
3273 dev_priv->irq_mask |= iir_mask;
3274 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3275 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3276 I915_WRITE(VLV_IIR, iir_mask);
3277 I915_WRITE(VLV_IIR, iir_mask);
3278 POSTING_READ(VLV_IIR);
3279
3280 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3281 PIPE_CRC_DONE_INTERRUPT_STATUS;
3282
3283 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3284 PIPE_GMBUS_INTERRUPT_STATUS);
3285 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3286
3287 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3288 PIPE_FIFO_UNDERRUN_STATUS;
3289 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3290 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3291 POSTING_READ(PIPESTAT(PIPE_A));
3292}
3293
3294void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3295{
3296 assert_spin_locked(&dev_priv->irq_lock);
3297
3298 if (dev_priv->display_irqs_enabled)
3299 return;
3300
3301 dev_priv->display_irqs_enabled = true;
3302
3303 if (dev_priv->dev->irq_enabled)
3304 valleyview_display_irqs_install(dev_priv);
3305}
3306
3307void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3308{
3309 assert_spin_locked(&dev_priv->irq_lock);
3310
3311 if (!dev_priv->display_irqs_enabled)
3312 return;
3313
3314 dev_priv->display_irqs_enabled = false;
3315
3316 if (dev_priv->dev->irq_enabled)
3317 valleyview_display_irqs_uninstall(dev_priv);
3318}
3319
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003320static int valleyview_irq_postinstall(struct drm_device *dev)
3321{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003322 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003323 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003324
Imre Deakf8b79e52014-03-04 19:23:07 +02003325 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003326
Daniel Vetter20afbda2012-12-11 14:05:07 +01003327 I915_WRITE(PORT_HOTPLUG_EN, 0);
3328 POSTING_READ(PORT_HOTPLUG_EN);
3329
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003330 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003331 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003332 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003333 POSTING_READ(VLV_IER);
3334
Daniel Vetterb79480b2013-06-27 17:52:10 +02003335 /* Interrupt setup is already guaranteed to be single-threaded, this is
3336 * just to make the assert_spin_locked check happy. */
3337 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003338 if (dev_priv->display_irqs_enabled)
3339 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003340 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003341
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003342 I915_WRITE(VLV_IIR, 0xffffffff);
3343 I915_WRITE(VLV_IIR, 0xffffffff);
3344
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003345 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003346
3347 /* ack & enable invalid PTE error interrupts */
3348#if 0 /* FIXME: add support to irq handler for checking these bits */
3349 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3350 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3351#endif
3352
3353 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003354
3355 return 0;
3356}
3357
Ben Widawskyabd58f02013-11-02 21:07:09 -07003358static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3359{
3360 int i;
3361
3362 /* These are interrupts we'll toggle with the ring mask register */
3363 uint32_t gt_interrupts[] = {
3364 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3365 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3366 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3367 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3368 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3369 0,
3370 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3371 };
3372
Paulo Zanoni337ba012014-04-01 15:37:16 -03003373 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003374 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003375}
3376
3377static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3378{
3379 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003380 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003381 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003382 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003383 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3384 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003385 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003386 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3387 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3388 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003389
Paulo Zanoni337ba012014-04-01 15:37:16 -03003390 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003391 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3392 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003393
Paulo Zanoni35079892014-04-01 15:37:15 -03003394 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003395}
3396
3397static int gen8_irq_postinstall(struct drm_device *dev)
3398{
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400
Paulo Zanoni622364b2014-04-01 15:37:22 -03003401 ibx_irq_pre_postinstall(dev);
3402
Ben Widawskyabd58f02013-11-02 21:07:09 -07003403 gen8_gt_irq_postinstall(dev_priv);
3404 gen8_de_irq_postinstall(dev_priv);
3405
3406 ibx_irq_postinstall(dev);
3407
3408 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3409 POSTING_READ(GEN8_MASTER_IRQ);
3410
3411 return 0;
3412}
3413
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003414static int cherryview_irq_postinstall(struct drm_device *dev)
3415{
3416 struct drm_i915_private *dev_priv = dev->dev_private;
3417 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3418 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3419 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3420 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3421 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3422 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3423 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3424 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
3425 unsigned long irqflags;
3426 int pipe;
3427
3428 /*
3429 * Leave vblank interrupts masked initially. enable/disable will
3430 * toggle them based on usage.
3431 */
3432 dev_priv->irq_mask = ~enable_mask |
3433 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3434 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3435 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3436
3437 for_each_pipe(pipe)
3438 I915_WRITE(PIPESTAT(pipe), 0xffff);
3439
3440 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3441 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3442 for_each_pipe(pipe)
3443 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3444 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3445
3446 I915_WRITE(VLV_IIR, 0xffffffff);
3447 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3448 I915_WRITE(VLV_IER, enable_mask);
3449
3450 gen8_gt_irq_postinstall(dev_priv);
3451
3452 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3453 POSTING_READ(GEN8_MASTER_IRQ);
3454
3455 return 0;
3456}
3457
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458static void gen8_irq_uninstall(struct drm_device *dev)
3459{
3460 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003461
3462 if (!dev_priv)
3463 return;
3464
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003465 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003466
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003467 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003468}
3469
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003470static void valleyview_irq_uninstall(struct drm_device *dev)
3471{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003472 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003473 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003474 int pipe;
3475
3476 if (!dev_priv)
3477 return;
3478
Imre Deak843d0e72014-04-14 20:24:23 +03003479 I915_WRITE(VLV_MASTER_IER, 0);
3480
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003481 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003482
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003483 for_each_pipe(pipe)
3484 I915_WRITE(PIPESTAT(pipe), 0xffff);
3485
3486 I915_WRITE(HWSTAM, 0xffffffff);
3487 I915_WRITE(PORT_HOTPLUG_EN, 0);
3488 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003489
3490 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3491 if (dev_priv->display_irqs_enabled)
3492 valleyview_display_irqs_uninstall(dev_priv);
3493 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3494
3495 dev_priv->irq_mask = 0;
3496
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003497 I915_WRITE(VLV_IIR, 0xffffffff);
3498 I915_WRITE(VLV_IMR, 0xffffffff);
3499 I915_WRITE(VLV_IER, 0x0);
3500 POSTING_READ(VLV_IER);
3501}
3502
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003503static void cherryview_irq_uninstall(struct drm_device *dev)
3504{
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 int pipe;
3507
3508 if (!dev_priv)
3509 return;
3510
3511 I915_WRITE(GEN8_MASTER_IRQ, 0);
3512 POSTING_READ(GEN8_MASTER_IRQ);
3513
3514#define GEN8_IRQ_FINI_NDX(type, which) \
3515do { \
3516 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3517 I915_WRITE(GEN8_##type##_IER(which), 0); \
3518 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3519 POSTING_READ(GEN8_##type##_IIR(which)); \
3520 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3521} while (0)
3522
3523#define GEN8_IRQ_FINI(type) \
3524do { \
3525 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3526 I915_WRITE(GEN8_##type##_IER, 0); \
3527 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3528 POSTING_READ(GEN8_##type##_IIR); \
3529 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3530} while (0)
3531
3532 GEN8_IRQ_FINI_NDX(GT, 0);
3533 GEN8_IRQ_FINI_NDX(GT, 1);
3534 GEN8_IRQ_FINI_NDX(GT, 2);
3535 GEN8_IRQ_FINI_NDX(GT, 3);
3536
3537 GEN8_IRQ_FINI(PCU);
3538
3539#undef GEN8_IRQ_FINI
3540#undef GEN8_IRQ_FINI_NDX
3541
3542 I915_WRITE(PORT_HOTPLUG_EN, 0);
3543 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3544
3545 for_each_pipe(pipe)
3546 I915_WRITE(PIPESTAT(pipe), 0xffff);
3547
3548 I915_WRITE(VLV_IMR, 0xffffffff);
3549 I915_WRITE(VLV_IER, 0x0);
3550 I915_WRITE(VLV_IIR, 0xffffffff);
3551 POSTING_READ(VLV_IIR);
3552}
3553
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003554static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003555{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003557
3558 if (!dev_priv)
3559 return;
3560
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003561 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003562
Paulo Zanonibe30b292014-04-01 15:37:25 -03003563 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003564}
3565
Chris Wilsonc2798b12012-04-22 21:13:57 +01003566static void i8xx_irq_preinstall(struct drm_device * dev)
3567{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003568 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003569 int pipe;
3570
Chris Wilsonc2798b12012-04-22 21:13:57 +01003571 for_each_pipe(pipe)
3572 I915_WRITE(PIPESTAT(pipe), 0);
3573 I915_WRITE16(IMR, 0xffff);
3574 I915_WRITE16(IER, 0x0);
3575 POSTING_READ16(IER);
3576}
3577
3578static int i8xx_irq_postinstall(struct drm_device *dev)
3579{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003581 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003582
Chris Wilsonc2798b12012-04-22 21:13:57 +01003583 I915_WRITE16(EMR,
3584 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3585
3586 /* Unmask the interrupts that we always want on. */
3587 dev_priv->irq_mask =
3588 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3589 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3590 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3591 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3592 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3593 I915_WRITE16(IMR, dev_priv->irq_mask);
3594
3595 I915_WRITE16(IER,
3596 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3597 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3598 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3599 I915_USER_INTERRUPT);
3600 POSTING_READ16(IER);
3601
Daniel Vetter379ef822013-10-16 22:55:56 +02003602 /* Interrupt setup is already guaranteed to be single-threaded, this is
3603 * just to make the assert_spin_locked check happy. */
3604 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003605 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3606 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003607 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3608
Chris Wilsonc2798b12012-04-22 21:13:57 +01003609 return 0;
3610}
3611
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003612/*
3613 * Returns true when a page flip has completed.
3614 */
3615static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003616 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003617{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003618 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003619 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003620
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003621 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003622 return false;
3623
3624 if ((iir & flip_pending) == 0)
3625 return false;
3626
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003627 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003628
3629 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3630 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3631 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3632 * the flip is completed (no longer pending). Since this doesn't raise
3633 * an interrupt per se, we watch for the change at vblank.
3634 */
3635 if (I915_READ16(ISR) & flip_pending)
3636 return false;
3637
3638 intel_finish_page_flip(dev, pipe);
3639
3640 return true;
3641}
3642
Daniel Vetterff1f5252012-10-02 15:10:55 +02003643static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003644{
3645 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003646 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003647 u16 iir, new_iir;
3648 u32 pipe_stats[2];
3649 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003650 int pipe;
3651 u16 flip_mask =
3652 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3653 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3654
Chris Wilsonc2798b12012-04-22 21:13:57 +01003655 iir = I915_READ16(IIR);
3656 if (iir == 0)
3657 return IRQ_NONE;
3658
3659 while (iir & ~flip_mask) {
3660 /* Can't rely on pipestat interrupt bit in iir as it might
3661 * have been cleared after the pipestat interrupt was received.
3662 * It doesn't set the bit in iir again, but it still produces
3663 * interrupts (for non-MSI).
3664 */
3665 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3666 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003667 i915_handle_error(dev, false,
3668 "Command parser error, iir 0x%08x",
3669 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003670
3671 for_each_pipe(pipe) {
3672 int reg = PIPESTAT(pipe);
3673 pipe_stats[pipe] = I915_READ(reg);
3674
3675 /*
3676 * Clear the PIPE*STAT regs before the IIR
3677 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003678 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003679 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 }
3681 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3682
3683 I915_WRITE16(IIR, iir & ~flip_mask);
3684 new_iir = I915_READ16(IIR); /* Flush posted writes */
3685
Daniel Vetterd05c6172012-04-26 23:28:09 +02003686 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687
3688 if (iir & I915_USER_INTERRUPT)
3689 notify_ring(dev, &dev_priv->ring[RCS]);
3690
Daniel Vetter4356d582013-10-16 22:55:55 +02003691 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003692 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003693 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003694 plane = !plane;
3695
Daniel Vetter4356d582013-10-16 22:55:55 +02003696 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003697 i8xx_handle_vblank(dev, plane, pipe, iir))
3698 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699
Daniel Vetter4356d582013-10-16 22:55:55 +02003700 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003701 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003702
3703 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3704 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003705 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003706 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003707
3708 iir = new_iir;
3709 }
3710
3711 return IRQ_HANDLED;
3712}
3713
3714static void i8xx_irq_uninstall(struct drm_device * dev)
3715{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003716 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717 int pipe;
3718
Chris Wilsonc2798b12012-04-22 21:13:57 +01003719 for_each_pipe(pipe) {
3720 /* Clear enable bits; then clear status bits */
3721 I915_WRITE(PIPESTAT(pipe), 0);
3722 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3723 }
3724 I915_WRITE16(IMR, 0xffff);
3725 I915_WRITE16(IER, 0x0);
3726 I915_WRITE16(IIR, I915_READ16(IIR));
3727}
3728
Chris Wilsona266c7d2012-04-24 22:59:44 +01003729static void i915_irq_preinstall(struct drm_device * dev)
3730{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003731 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003732 int pipe;
3733
Chris Wilsona266c7d2012-04-24 22:59:44 +01003734 if (I915_HAS_HOTPLUG(dev)) {
3735 I915_WRITE(PORT_HOTPLUG_EN, 0);
3736 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3737 }
3738
Chris Wilson00d98eb2012-04-24 22:59:48 +01003739 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003740 for_each_pipe(pipe)
3741 I915_WRITE(PIPESTAT(pipe), 0);
3742 I915_WRITE(IMR, 0xffffffff);
3743 I915_WRITE(IER, 0x0);
3744 POSTING_READ(IER);
3745}
3746
3747static int i915_irq_postinstall(struct drm_device *dev)
3748{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003749 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003750 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003751 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003752
Chris Wilson38bde182012-04-24 22:59:50 +01003753 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3754
3755 /* Unmask the interrupts that we always want on. */
3756 dev_priv->irq_mask =
3757 ~(I915_ASLE_INTERRUPT |
3758 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3759 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3760 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3761 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3762 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3763
3764 enable_mask =
3765 I915_ASLE_INTERRUPT |
3766 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3767 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3768 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3769 I915_USER_INTERRUPT;
3770
Chris Wilsona266c7d2012-04-24 22:59:44 +01003771 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003772 I915_WRITE(PORT_HOTPLUG_EN, 0);
3773 POSTING_READ(PORT_HOTPLUG_EN);
3774
Chris Wilsona266c7d2012-04-24 22:59:44 +01003775 /* Enable in IER... */
3776 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3777 /* and unmask in IMR */
3778 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3779 }
3780
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781 I915_WRITE(IMR, dev_priv->irq_mask);
3782 I915_WRITE(IER, enable_mask);
3783 POSTING_READ(IER);
3784
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003785 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003786
Daniel Vetter379ef822013-10-16 22:55:56 +02003787 /* Interrupt setup is already guaranteed to be single-threaded, this is
3788 * just to make the assert_spin_locked check happy. */
3789 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003790 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3791 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003792 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3793
Daniel Vetter20afbda2012-12-11 14:05:07 +01003794 return 0;
3795}
3796
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003797/*
3798 * Returns true when a page flip has completed.
3799 */
3800static bool i915_handle_vblank(struct drm_device *dev,
3801 int plane, int pipe, u32 iir)
3802{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003803 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003804 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3805
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003806 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003807 return false;
3808
3809 if ((iir & flip_pending) == 0)
3810 return false;
3811
3812 intel_prepare_page_flip(dev, plane);
3813
3814 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3815 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3816 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3817 * the flip is completed (no longer pending). Since this doesn't raise
3818 * an interrupt per se, we watch for the change at vblank.
3819 */
3820 if (I915_READ(ISR) & flip_pending)
3821 return false;
3822
3823 intel_finish_page_flip(dev, pipe);
3824
3825 return true;
3826}
3827
Daniel Vetterff1f5252012-10-02 15:10:55 +02003828static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829{
3830 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003831 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003832 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003833 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003834 u32 flip_mask =
3835 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3836 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003837 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003838
Chris Wilsona266c7d2012-04-24 22:59:44 +01003839 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003840 do {
3841 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003842 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003843
3844 /* Can't rely on pipestat interrupt bit in iir as it might
3845 * have been cleared after the pipestat interrupt was received.
3846 * It doesn't set the bit in iir again, but it still produces
3847 * interrupts (for non-MSI).
3848 */
3849 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3850 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003851 i915_handle_error(dev, false,
3852 "Command parser error, iir 0x%08x",
3853 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854
3855 for_each_pipe(pipe) {
3856 int reg = PIPESTAT(pipe);
3857 pipe_stats[pipe] = I915_READ(reg);
3858
Chris Wilson38bde182012-04-24 22:59:50 +01003859 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003862 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 }
3864 }
3865 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3866
3867 if (!irq_received)
3868 break;
3869
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003871 if (I915_HAS_HOTPLUG(dev) &&
3872 iir & I915_DISPLAY_PORT_INTERRUPT)
3873 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003874
Chris Wilson38bde182012-04-24 22:59:50 +01003875 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003876 new_iir = I915_READ(IIR); /* Flush posted writes */
3877
Chris Wilsona266c7d2012-04-24 22:59:44 +01003878 if (iir & I915_USER_INTERRUPT)
3879 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003882 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003883 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003884 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003885
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003886 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3887 i915_handle_vblank(dev, plane, pipe, iir))
3888 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003889
3890 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3891 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003892
3893 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003894 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003895
3896 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3897 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003898 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899 }
3900
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3902 intel_opregion_asle_intr(dev);
3903
3904 /* With MSI, interrupts are only generated when iir
3905 * transitions from zero to nonzero. If another bit got
3906 * set while we were handling the existing iir bits, then
3907 * we would never get another interrupt.
3908 *
3909 * This is fine on non-MSI as well, as if we hit this path
3910 * we avoid exiting the interrupt handler only to generate
3911 * another one.
3912 *
3913 * Note that for MSI this could cause a stray interrupt report
3914 * if an interrupt landed in the time between writing IIR and
3915 * the posting read. This should be rare enough to never
3916 * trigger the 99% of 100,000 interrupts test for disabling
3917 * stray interrupts.
3918 */
Chris Wilson38bde182012-04-24 22:59:50 +01003919 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003921 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922
Daniel Vetterd05c6172012-04-26 23:28:09 +02003923 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003924
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 return ret;
3926}
3927
3928static void i915_irq_uninstall(struct drm_device * dev)
3929{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 int pipe;
3932
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003933 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003934
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935 if (I915_HAS_HOTPLUG(dev)) {
3936 I915_WRITE(PORT_HOTPLUG_EN, 0);
3937 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3938 }
3939
Chris Wilson00d98eb2012-04-24 22:59:48 +01003940 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003941 for_each_pipe(pipe) {
3942 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003944 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3945 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946 I915_WRITE(IMR, 0xffffffff);
3947 I915_WRITE(IER, 0x0);
3948
Chris Wilsona266c7d2012-04-24 22:59:44 +01003949 I915_WRITE(IIR, I915_READ(IIR));
3950}
3951
3952static void i965_irq_preinstall(struct drm_device * dev)
3953{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003954 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003955 int pipe;
3956
Chris Wilsonadca4732012-05-11 18:01:31 +01003957 I915_WRITE(PORT_HOTPLUG_EN, 0);
3958 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959
3960 I915_WRITE(HWSTAM, 0xeffe);
3961 for_each_pipe(pipe)
3962 I915_WRITE(PIPESTAT(pipe), 0);
3963 I915_WRITE(IMR, 0xffffffff);
3964 I915_WRITE(IER, 0x0);
3965 POSTING_READ(IER);
3966}
3967
3968static int i965_irq_postinstall(struct drm_device *dev)
3969{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003970 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003971 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003973 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003976 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003977 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003978 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3979 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3980 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3981 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3982 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3983
3984 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003985 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3986 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003987 enable_mask |= I915_USER_INTERRUPT;
3988
3989 if (IS_G4X(dev))
3990 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991
Daniel Vetterb79480b2013-06-27 17:52:10 +02003992 /* Interrupt setup is already guaranteed to be single-threaded, this is
3993 * just to make the assert_spin_locked check happy. */
3994 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003995 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3996 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3997 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003998 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999
Chris Wilsona266c7d2012-04-24 22:59:44 +01004000 /*
4001 * Enable some error detection, note the instruction error mask
4002 * bit is reserved, so we leave it masked.
4003 */
4004 if (IS_G4X(dev)) {
4005 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4006 GM45_ERROR_MEM_PRIV |
4007 GM45_ERROR_CP_PRIV |
4008 I915_ERROR_MEMORY_REFRESH);
4009 } else {
4010 error_mask = ~(I915_ERROR_PAGE_TABLE |
4011 I915_ERROR_MEMORY_REFRESH);
4012 }
4013 I915_WRITE(EMR, error_mask);
4014
4015 I915_WRITE(IMR, dev_priv->irq_mask);
4016 I915_WRITE(IER, enable_mask);
4017 POSTING_READ(IER);
4018
Daniel Vetter20afbda2012-12-11 14:05:07 +01004019 I915_WRITE(PORT_HOTPLUG_EN, 0);
4020 POSTING_READ(PORT_HOTPLUG_EN);
4021
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004022 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004023
4024 return 0;
4025}
4026
Egbert Eichbac56d52013-02-25 12:06:51 -05004027static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004028{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004029 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004030 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004031 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004032 u32 hotplug_en;
4033
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004034 assert_spin_locked(&dev_priv->irq_lock);
4035
Egbert Eichbac56d52013-02-25 12:06:51 -05004036 if (I915_HAS_HOTPLUG(dev)) {
4037 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4038 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4039 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004040 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004041 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4042 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4043 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004044 /* Programming the CRT detection parameters tends
4045 to generate a spurious hotplug event about three
4046 seconds later. So just do it once.
4047 */
4048 if (IS_G4X(dev))
4049 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004050 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004051 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052
Egbert Eichbac56d52013-02-25 12:06:51 -05004053 /* Ignore TV since it's buggy */
4054 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4055 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004056}
4057
Daniel Vetterff1f5252012-10-02 15:10:55 +02004058static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004059{
4060 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004061 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062 u32 iir, new_iir;
4063 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004065 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004066 u32 flip_mask =
4067 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4068 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070 iir = I915_READ(IIR);
4071
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004073 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004074 bool blc_event = false;
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 /* Can't rely on pipestat interrupt bit in iir as it might
4077 * have been cleared after the pipestat interrupt was received.
4078 * It doesn't set the bit in iir again, but it still produces
4079 * interrupts (for non-MSI).
4080 */
4081 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4082 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004083 i915_handle_error(dev, false,
4084 "Command parser error, iir 0x%08x",
4085 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086
4087 for_each_pipe(pipe) {
4088 int reg = PIPESTAT(pipe);
4089 pipe_stats[pipe] = I915_READ(reg);
4090
4091 /*
4092 * Clear the PIPE*STAT regs before the IIR
4093 */
4094 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004096 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 }
4098 }
4099 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4100
4101 if (!irq_received)
4102 break;
4103
4104 ret = IRQ_HANDLED;
4105
4106 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004107 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4108 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004110 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111 new_iir = I915_READ(IIR); /* Flush posted writes */
4112
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 if (iir & I915_USER_INTERRUPT)
4114 notify_ring(dev, &dev_priv->ring[RCS]);
4115 if (iir & I915_BSD_USER_INTERRUPT)
4116 notify_ring(dev, &dev_priv->ring[VCS]);
4117
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004119 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004120 i915_handle_vblank(dev, pipe, pipe, iir))
4121 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122
4123 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4124 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004125
4126 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004127 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004129 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4130 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004131 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004132 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133
4134 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4135 intel_opregion_asle_intr(dev);
4136
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004137 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4138 gmbus_irq_handler(dev);
4139
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140 /* With MSI, interrupts are only generated when iir
4141 * transitions from zero to nonzero. If another bit got
4142 * set while we were handling the existing iir bits, then
4143 * we would never get another interrupt.
4144 *
4145 * This is fine on non-MSI as well, as if we hit this path
4146 * we avoid exiting the interrupt handler only to generate
4147 * another one.
4148 *
4149 * Note that for MSI this could cause a stray interrupt report
4150 * if an interrupt landed in the time between writing IIR and
4151 * the posting read. This should be rare enough to never
4152 * trigger the 99% of 100,000 interrupts test for disabling
4153 * stray interrupts.
4154 */
4155 iir = new_iir;
4156 }
4157
Daniel Vetterd05c6172012-04-26 23:28:09 +02004158 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004159
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160 return ret;
4161}
4162
4163static void i965_irq_uninstall(struct drm_device * dev)
4164{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004165 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166 int pipe;
4167
4168 if (!dev_priv)
4169 return;
4170
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004171 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004172
Chris Wilsonadca4732012-05-11 18:01:31 +01004173 I915_WRITE(PORT_HOTPLUG_EN, 0);
4174 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004175
4176 I915_WRITE(HWSTAM, 0xffffffff);
4177 for_each_pipe(pipe)
4178 I915_WRITE(PIPESTAT(pipe), 0);
4179 I915_WRITE(IMR, 0xffffffff);
4180 I915_WRITE(IER, 0x0);
4181
4182 for_each_pipe(pipe)
4183 I915_WRITE(PIPESTAT(pipe),
4184 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4185 I915_WRITE(IIR, I915_READ(IIR));
4186}
4187
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004188static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004189{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004190 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004191 struct drm_device *dev = dev_priv->dev;
4192 struct drm_mode_config *mode_config = &dev->mode_config;
4193 unsigned long irqflags;
4194 int i;
4195
4196 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4197 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4198 struct drm_connector *connector;
4199
4200 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4201 continue;
4202
4203 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4204
4205 list_for_each_entry(connector, &mode_config->connector_list, head) {
4206 struct intel_connector *intel_connector = to_intel_connector(connector);
4207
4208 if (intel_connector->encoder->hpd_pin == i) {
4209 if (connector->polled != intel_connector->polled)
4210 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4211 drm_get_connector_name(connector));
4212 connector->polled = intel_connector->polled;
4213 if (!connector->polled)
4214 connector->polled = DRM_CONNECTOR_POLL_HPD;
4215 }
4216 }
4217 }
4218 if (dev_priv->display.hpd_irq_setup)
4219 dev_priv->display.hpd_irq_setup(dev);
4220 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4221}
4222
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004223void intel_irq_init(struct drm_device *dev)
4224{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004225 struct drm_i915_private *dev_priv = dev->dev_private;
4226
4227 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004228 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004229 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004230 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004231
Deepak Sa6706b42014-03-15 20:23:22 +05304232 /* Let's track the enabled rps events */
4233 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4234
Daniel Vetter99584db2012-11-14 17:14:04 +01004235 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4236 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004237 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004238 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004239 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004240
Tomas Janousek97a19a22012-12-08 13:48:13 +01004241 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004242
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004243 if (IS_GEN2(dev)) {
4244 dev->max_vblank_count = 0;
4245 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4246 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004247 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4248 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004249 } else {
4250 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4251 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004252 }
4253
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004254 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004255 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004256 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4257 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004258
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004259 if (IS_CHERRYVIEW(dev)) {
4260 dev->driver->irq_handler = cherryview_irq_handler;
4261 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4262 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4263 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4264 dev->driver->enable_vblank = valleyview_enable_vblank;
4265 dev->driver->disable_vblank = valleyview_disable_vblank;
4266 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4267 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004268 dev->driver->irq_handler = valleyview_irq_handler;
4269 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4270 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4271 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4272 dev->driver->enable_vblank = valleyview_enable_vblank;
4273 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004274 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004275 } else if (IS_GEN8(dev)) {
4276 dev->driver->irq_handler = gen8_irq_handler;
4277 dev->driver->irq_preinstall = gen8_irq_preinstall;
4278 dev->driver->irq_postinstall = gen8_irq_postinstall;
4279 dev->driver->irq_uninstall = gen8_irq_uninstall;
4280 dev->driver->enable_vblank = gen8_enable_vblank;
4281 dev->driver->disable_vblank = gen8_disable_vblank;
4282 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004283 } else if (HAS_PCH_SPLIT(dev)) {
4284 dev->driver->irq_handler = ironlake_irq_handler;
4285 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4286 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4287 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4288 dev->driver->enable_vblank = ironlake_enable_vblank;
4289 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004290 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004291 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004292 if (INTEL_INFO(dev)->gen == 2) {
4293 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4294 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4295 dev->driver->irq_handler = i8xx_irq_handler;
4296 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004297 } else if (INTEL_INFO(dev)->gen == 3) {
4298 dev->driver->irq_preinstall = i915_irq_preinstall;
4299 dev->driver->irq_postinstall = i915_irq_postinstall;
4300 dev->driver->irq_uninstall = i915_irq_uninstall;
4301 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004302 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004303 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304 dev->driver->irq_preinstall = i965_irq_preinstall;
4305 dev->driver->irq_postinstall = i965_irq_postinstall;
4306 dev->driver->irq_uninstall = i965_irq_uninstall;
4307 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004308 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004309 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004310 dev->driver->enable_vblank = i915_enable_vblank;
4311 dev->driver->disable_vblank = i915_disable_vblank;
4312 }
4313}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004314
4315void intel_hpd_init(struct drm_device *dev)
4316{
4317 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004318 struct drm_mode_config *mode_config = &dev->mode_config;
4319 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004320 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004321 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004322
Egbert Eich821450c2013-04-16 13:36:55 +02004323 for (i = 1; i < HPD_NUM_PINS; i++) {
4324 dev_priv->hpd_stats[i].hpd_cnt = 0;
4325 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4326 }
4327 list_for_each_entry(connector, &mode_config->connector_list, head) {
4328 struct intel_connector *intel_connector = to_intel_connector(connector);
4329 connector->polled = intel_connector->polled;
4330 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4331 connector->polled = DRM_CONNECTOR_POLL_HPD;
4332 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004333
4334 /* Interrupt setup is already guaranteed to be single-threaded, this is
4335 * just to make the assert_spin_locked checks happy. */
4336 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004337 if (dev_priv->display.hpd_irq_setup)
4338 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004339 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004340}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004341
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004342/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004343void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004344{
4345 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004346
Paulo Zanoni730488b2014-03-07 20:12:32 -03004347 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004348 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004349}
4350
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004351/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004352void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004353{
4354 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004355
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004356 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004357 dev->driver->irq_preinstall(dev);
4358 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004359}