blob: 9bfc271c751f4c415d70f93ea59b64536869c28f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010061
Jesse Barnes79e53942008-11-07 14:24:08 -080062typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075};
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Daniel Vetterd2acd212012-10-20 20:57:43 +020077int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
Chris Wilson021357a2010-09-07 20:54:59 +010087static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
Chris Wilson8b99e682010-10-13 09:59:17 +010090 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010095}
96
Daniel Vetter5d536e22013-07-06 12:52:06 +020097static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020099 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200100 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700108};
109
Daniel Vetter5d536e22013-07-06 12:52:06 +0200110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200112 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200113 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
Keith Packarde4b36692009-06-05 19:22:17 -0700123static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200125 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200126 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800202 },
Keith Packarde4b36692009-06-05 19:22:17 -0700203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800216 },
Keith Packarde4b36692009-06-05 19:22:17 -0700217};
218
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500219static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
233
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500234static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Eric Anholt273e27c2011-03-30 13:01:10 -0700247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800252static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800265static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400300 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400313 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800316};
317
Ville Syrjälädc730512013-09-24 21:26:30 +0300318static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700327 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300330 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300358}
359
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
Chris Wilson1b894b52010-12-14 20:04:54 +0000375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800377{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800378 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800379 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100382 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000383 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000388 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200393 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800395
396 return limit;
397}
398
Ma Ling044c7c42009-03-18 20:13:23 +0800399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100405 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 else
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700436 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300437 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700445 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700447 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200448 else
449 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 }
451 return limit;
452}
453
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456{
Shaohua Li21778322009-02-23 15:19:16 +0800457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800463}
464
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200470static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800471{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200472 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
Chris Wilson1b894b52010-12-14 20:04:54 +0000497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400527 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800528
529 return true;
530}
531
Ma Lingd4906092009-03-18 20:13:27 +0800532static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800536{
537 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 int err = target;
540
Daniel Vettera210b022012-11-26 17:22:08 +0100541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100547 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800559
Zhao Yakui42158662009-11-20 11:24:18 +0800560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200564 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 int this_err;
571
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200572 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
Ma Lingd4906092009-03-18 20:13:27 +0800593static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200597{
598 struct drm_device *dev = crtc->dev;
599 intel_clock_t clock;
600 int err = target;
601
602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
603 /*
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
607 */
608 if (intel_is_dual_link_lvds(dev))
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
619 memset(best_clock, 0, sizeof(*best_clock));
620
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
629 int this_err;
630
631 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
634 continue;
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
Ma Lingd4906092009-03-18 20:13:27 +0800652static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800656{
657 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800658 intel_clock_t clock;
659 int max_n;
660 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100666 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200679 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200681 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200690 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800693 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000694
695 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800706 return found;
707}
Ma Lingd4906092009-03-18 20:13:27 +0800708
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700713{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300714 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300715 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300716 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300719 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700720
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700724
725 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700731 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300733 unsigned int ppm, diff;
734
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300737
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300738 vlv_clock(refclk, &clock);
739
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300742 continue;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300748 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300749 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300750 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300752
Ville Syrjäläc6861222013-09-24 21:26:21 +0300753 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300754 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300755 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300756 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700757 }
758 }
759 }
760 }
761 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300763 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700764}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100825 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300826 * as Haswell has gained clock readout/fastboot support.
827 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000828 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300829 * properly reconstruct framebuffers.
830 */
Matt Roperf4510a22014-04-01 15:22:40 -0700831 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300833}
834
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
Daniel Vetter3b117c82013-04-17 20:15:07 +0200841 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200842}
843
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700852 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300853}
854
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800864{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700867
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300870 return;
871 }
872
Chris Wilson300387c2010-09-05 20:25:43 +0100873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700889 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
Keith Packardab7ad7f2010-10-03 00:33:06 -0700915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100930 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200939 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940
Keith Packardab7ad7f2010-10-03 00:33:06 -0700941 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200944 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700945 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200948 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700949 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800950}
951
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
Damien Lespiauc36346e2012-12-13 16:09:03 +0000964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
Jesse Barnesb24e7172011-01-04 15:09:30 -0800997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001017
Jani Nikula23538ef2013-08-27 15:12:22 +03001018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
Daniel Vetter55607e82013-06-16 21:42:39 +02001036struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001038{
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001042 return NULL;
1043
Daniel Vettera43f6e02013-06-07 23:10:32 +02001044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001051{
Jesse Barnes040484a2011-01-03 12:14:26 -08001052 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001053 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
Chris Wilson92b27b02012-05-20 18:10:50 +01001060 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001061 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001062 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001063
Daniel Vetter53589012013-06-05 13:34:16 +02001064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001065 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001068}
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001082 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 return;
1122
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001125 return;
1126
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
Daniel Vetter55607e82013-06-16 21:42:39 +02001132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001134{
1135 int reg;
1136 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001137 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001145}
1146
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001153 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174}
1175
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
Paulo Zanonid9d82082014-02-27 16:30:56 -03001182 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Daniel Vetter8e636782012-01-22 01:36:48 +01001205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
Imre Deakda7e29b2014-02-18 00:02:02 +02001209 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001220 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221}
1222
Chris Wilson931872f2012-01-16 23:01:13 +00001223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225{
1226 int reg;
1227 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001228 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236}
1237
Chris Wilson931872f2012-01-16 23:01:13 +00001238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001244 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
Ville Syrjälä653e1022013-06-04 13:49:05 +03001249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001253 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001257 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001258
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001260 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 }
1269}
1270
Jesse Barnes19332d72013-03-28 09:55:38 -07001271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001275 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001276 u32 val;
1277
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001282 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001284 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
1294 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001295 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1297 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001298 }
1299}
1300
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001302{
1303 u32 val;
1304 bool enabled;
1305
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001307
Jesse Barnes92f25842011-01-04 15:09:34 -08001308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
Daniel Vetterab9412b2013-05-03 11:49:46 +02001314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001327}
1328
Keith Packard4e634382011-08-06 10:39:45 -07001329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
1340 } else {
1341 if ((val & DP_PIPE_MASK) != (pipe << 30))
1342 return false;
1343 }
1344 return true;
1345}
1346
Keith Packard1519b992011-08-06 10:35:34 -07001347static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1348 enum pipe pipe, u32 val)
1349{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001350 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001351 return false;
1352
1353 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001354 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001355 return false;
1356 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001357 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001358 return false;
1359 }
1360 return true;
1361}
1362
1363static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 val)
1365{
1366 if ((val & LVDS_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1371 return false;
1372 } else {
1373 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1374 return false;
1375 }
1376 return true;
1377}
1378
1379static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1380 enum pipe pipe, u32 val)
1381{
1382 if ((val & ADPA_DAC_ENABLE) == 0)
1383 return false;
1384 if (HAS_PCH_CPT(dev_priv->dev)) {
1385 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1386 return false;
1387 } else {
1388 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1389 return false;
1390 }
1391 return true;
1392}
1393
Jesse Barnes291906f2011-02-02 12:28:03 -08001394static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001395 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001396{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001397 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001398 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001399 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001400 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401
Daniel Vetter75c5da22012-09-10 21:58:29 +02001402 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1403 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001404 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001405}
1406
1407static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe, int reg)
1409{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001410 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001411 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001412 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001413 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001414
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001415 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001416 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001417 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001418}
1419
1420static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1421 enum pipe pipe)
1422{
1423 int reg;
1424 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001425
Keith Packardf0575e92011-07-25 22:12:43 -07001426 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1427 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001429
1430 reg = PCH_ADPA;
1431 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001432 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001433 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001434 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001435
1436 reg = PCH_LVDS;
1437 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001438 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
Paulo Zanonie2debe92013-02-18 19:00:27 -03001442 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1443 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1444 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001447static void intel_init_dpio(struct drm_device *dev)
1448{
1449 struct drm_i915_private *dev_priv = dev->dev_private;
1450
1451 if (!IS_VALLEYVIEW(dev))
1452 return;
1453
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001454 /*
1455 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1456 * CHV x1 PHY (DP/HDMI D)
1457 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1458 */
1459 if (IS_CHERRYVIEW(dev)) {
1460 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1461 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1462 } else {
1463 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1464 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001465}
1466
1467static void intel_reset_dpio(struct drm_device *dev)
1468{
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470
1471 if (!IS_VALLEYVIEW(dev))
1472 return;
1473
Imre Deake5cbfbf2014-01-09 17:08:16 +02001474 /*
1475 * Enable the CRI clock source so we can get at the display and the
1476 * reference clock for VGA hotplug / manual detection.
1477 */
Imre Deak404faab2014-01-09 17:08:15 +02001478 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001479 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001480 DPLL_INTEGRATED_CRI_CLK_VLV);
1481
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001482 if (IS_CHERRYVIEW(dev)) {
1483 enum dpio_phy phy;
1484 u32 val;
1485
1486 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1487 /* Poll for phypwrgood signal */
1488 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1489 PHY_POWERGOOD(phy), 1))
1490 DRM_ERROR("Display PHY %d is not power up\n", phy);
1491
1492 /*
1493 * Deassert common lane reset for PHY.
1494 *
1495 * This should only be done on init and resume from S3
1496 * with both PLLs disabled, or we risk losing DPIO and
1497 * PLL synchronization.
1498 */
1499 val = I915_READ(DISPLAY_PHY_CONTROL);
1500 I915_WRITE(DISPLAY_PHY_CONTROL,
1501 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1502 }
1503
1504 } else {
1505 /*
1506 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1507 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1508 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1509 * b. The other bits such as sfr settings / modesel may all
1510 * be set to 0.
1511 *
1512 * This should only be done on init and resume from S3 with
1513 * both PLLs disabled, or we risk losing DPIO and PLL
1514 * synchronization.
1515 */
1516 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1517 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001518}
1519
Daniel Vetter426115c2013-07-11 22:13:42 +02001520static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001521{
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 struct drm_device *dev = crtc->base.dev;
1523 struct drm_i915_private *dev_priv = dev->dev_private;
1524 int reg = DPLL(crtc->pipe);
1525 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001528
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001529 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001530 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1531
1532 /* PLL is protected by panel, make sure we can write it */
1533 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001534 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001535
Daniel Vetter426115c2013-07-11 22:13:42 +02001536 I915_WRITE(reg, dpll);
1537 POSTING_READ(reg);
1538 udelay(150);
1539
1540 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1541 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1542
1543 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1544 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001545
1546 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001547 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001548 POSTING_READ(reg);
1549 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001550 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 POSTING_READ(reg);
1552 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
1556}
1557
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001558static void chv_enable_pll(struct intel_crtc *crtc)
1559{
1560 struct drm_device *dev = crtc->base.dev;
1561 struct drm_i915_private *dev_priv = dev->dev_private;
1562 int pipe = crtc->pipe;
1563 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1564 int dpll = DPLL(crtc->pipe);
1565 u32 tmp;
1566
1567 assert_pipe_disabled(dev_priv, crtc->pipe);
1568
1569 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1570
1571 mutex_lock(&dev_priv->dpio_lock);
1572
1573 /* Enable back the 10bit clock to display controller */
1574 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1575 tmp |= DPIO_DCLKP_EN;
1576 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1577
1578 /*
1579 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1580 */
1581 udelay(1);
1582
1583 /* Enable PLL */
1584 tmp = I915_READ(dpll);
1585 tmp |= DPLL_VCO_ENABLE;
1586 I915_WRITE(dpll, tmp);
1587
1588 /* Check PLL is locked */
1589 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1590 DRM_ERROR("PLL %d failed to lock\n", pipe);
1591
1592 /* Deassert soft data lane reset*/
1593 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1594 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1595 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1596
1597
1598 mutex_unlock(&dev_priv->dpio_lock);
1599}
1600
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001602{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001603 struct drm_device *dev = crtc->base.dev;
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1605 int reg = DPLL(crtc->pipe);
1606 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001607
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001608 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609
1610 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001611 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
1613 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 if (IS_MOBILE(dev) && !IS_I830(dev))
1615 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001616
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617 I915_WRITE(reg, dpll);
1618
1619 /* Wait for the clocks to stabilize. */
1620 POSTING_READ(reg);
1621 udelay(150);
1622
1623 if (INTEL_INFO(dev)->gen >= 4) {
1624 I915_WRITE(DPLL_MD(crtc->pipe),
1625 crtc->config.dpll_hw_state.dpll_md);
1626 } else {
1627 /* The pixel multiplier can only be updated once the
1628 * DPLL is enabled and the clocks are stable.
1629 *
1630 * So write it again.
1631 */
1632 I915_WRITE(reg, dpll);
1633 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001634
1635 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001639 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
1647/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001648 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 * @dev_priv: i915 private structure
1650 * @pipe: pipe PLL to disable
1651 *
1652 * Disable the PLL for @pipe, making sure the pipe is off first.
1653 *
1654 * Note! This is for pre-ILK only.
1655 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001656static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001657{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 /* Don't disable pipe A or pipe A PLLs if needed */
1659 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1660 return;
1661
1662 /* Make sure the pipe isn't still relying on us */
1663 assert_pipe_disabled(dev_priv, pipe);
1664
Daniel Vetter50b44a42013-06-05 13:34:33 +02001665 I915_WRITE(DPLL(pipe), 0);
1666 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667}
1668
Jesse Barnesf6071162013-10-01 10:41:38 -07001669static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1670{
1671 u32 val = 0;
1672
1673 /* Make sure the pipe isn't still relying on us */
1674 assert_pipe_disabled(dev_priv, pipe);
1675
Imre Deake5cbfbf2014-01-09 17:08:16 +02001676 /*
1677 * Leave integrated clock source and reference clock enabled for pipe B.
1678 * The latter is needed for VGA hotplug / manual detection.
1679 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001680 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001681 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001682 I915_WRITE(DPLL(pipe), val);
1683 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001684
1685}
1686
1687static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1688{
1689 int dpll = DPLL(pipe);
1690 u32 val;
1691
1692 /* Set PLL en = 0 */
1693 val = I915_READ(dpll);
1694 val &= ~DPLL_VCO_ENABLE;
1695 I915_WRITE(dpll, val);
1696
Jesse Barnesf6071162013-10-01 10:41:38 -07001697}
1698
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001699void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1700 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001701{
1702 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001704
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001705 switch (dport->port) {
1706 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001707 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001708 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001709 break;
1710 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001712 dpll_reg = DPLL(0);
1713 break;
1714 case PORT_D:
1715 port_mask = DPLL_PORTD_READY_MASK;
1716 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001717 break;
1718 default:
1719 BUG();
1720 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001721
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001722 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001723 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001724 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001725}
1726
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001727/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001728 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001729 * @dev_priv: i915 private structure
1730 * @pipe: pipe PLL to enable
1731 *
1732 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1733 * drives the transcoder clock.
1734 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001735static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001736{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001737 struct drm_device *dev = crtc->base.dev;
1738 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001739 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001740
Chris Wilson48da64a2012-05-13 20:16:12 +01001741 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001742 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001743 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001744 return;
1745
1746 if (WARN_ON(pll->refcount == 0))
1747 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001748
Daniel Vetter46edb022013-06-05 13:34:12 +02001749 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1750 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001751 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001752
Daniel Vettercdbd2312013-06-05 13:34:03 +02001753 if (pll->active++) {
1754 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001755 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001756 return;
1757 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001758 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001759
Daniel Vetter46edb022013-06-05 13:34:12 +02001760 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001761 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001762 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001763}
1764
Daniel Vettere2b78262013-06-07 23:10:03 +02001765static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001766{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001767 struct drm_device *dev = crtc->base.dev;
1768 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001769 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001770
Jesse Barnes92f25842011-01-04 15:09:34 -08001771 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001772 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001773 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001774 return;
1775
Chris Wilson48da64a2012-05-13 20:16:12 +01001776 if (WARN_ON(pll->refcount == 0))
1777 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001778
Daniel Vetter46edb022013-06-05 13:34:12 +02001779 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1780 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001781 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001782
Chris Wilson48da64a2012-05-13 20:16:12 +01001783 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001784 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001785 return;
1786 }
1787
Daniel Vettere9d69442013-06-05 13:34:15 +02001788 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001789 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001790 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001791 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001792
Daniel Vetter46edb022013-06-05 13:34:12 +02001793 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001794 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001795 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001796}
1797
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001798static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1799 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001800{
Daniel Vetter23670b322012-11-01 09:15:30 +01001801 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001802 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001804 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001805
1806 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001807 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001808
1809 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001810 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001811 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001812
1813 /* FDI must be feeding us bits for PCH ports */
1814 assert_fdi_tx_enabled(dev_priv, pipe);
1815 assert_fdi_rx_enabled(dev_priv, pipe);
1816
Daniel Vetter23670b322012-11-01 09:15:30 +01001817 if (HAS_PCH_CPT(dev)) {
1818 /* Workaround: Set the timing override bit before enabling the
1819 * pch transcoder. */
1820 reg = TRANS_CHICKEN2(pipe);
1821 val = I915_READ(reg);
1822 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1823 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001824 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001825
Daniel Vetterab9412b2013-05-03 11:49:46 +02001826 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001827 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001828 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001829
1830 if (HAS_PCH_IBX(dev_priv->dev)) {
1831 /*
1832 * make the BPC in transcoder be consistent with
1833 * that in pipeconf reg.
1834 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001835 val &= ~PIPECONF_BPC_MASK;
1836 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001837 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001838
1839 val &= ~TRANS_INTERLACE_MASK;
1840 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001841 if (HAS_PCH_IBX(dev_priv->dev) &&
1842 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1843 val |= TRANS_LEGACY_INTERLACED_ILK;
1844 else
1845 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001846 else
1847 val |= TRANS_PROGRESSIVE;
1848
Jesse Barnes040484a2011-01-03 12:14:26 -08001849 I915_WRITE(reg, val | TRANS_ENABLE);
1850 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001851 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001852}
1853
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001854static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001855 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001856{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001857 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001858
1859 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001860 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001861
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001862 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001863 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001864 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001865
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001866 /* Workaround: set timing override bit. */
1867 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001869 I915_WRITE(_TRANSA_CHICKEN2, val);
1870
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001871 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001872 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001873
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001874 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1875 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001876 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001877 else
1878 val |= TRANS_PROGRESSIVE;
1879
Daniel Vetterab9412b2013-05-03 11:49:46 +02001880 I915_WRITE(LPT_TRANSCONF, val);
1881 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001882 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883}
1884
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001885static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1886 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001887{
Daniel Vetter23670b322012-11-01 09:15:30 +01001888 struct drm_device *dev = dev_priv->dev;
1889 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001890
1891 /* FDI relies on the transcoder */
1892 assert_fdi_tx_disabled(dev_priv, pipe);
1893 assert_fdi_rx_disabled(dev_priv, pipe);
1894
Jesse Barnes291906f2011-02-02 12:28:03 -08001895 /* Ports must be off as well */
1896 assert_pch_ports_disabled(dev_priv, pipe);
1897
Daniel Vetterab9412b2013-05-03 11:49:46 +02001898 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001899 val = I915_READ(reg);
1900 val &= ~TRANS_ENABLE;
1901 I915_WRITE(reg, val);
1902 /* wait for PCH transcoder off, transcoder state */
1903 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001904 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001905
1906 if (!HAS_PCH_IBX(dev)) {
1907 /* Workaround: Clear the timing override chicken bit again. */
1908 reg = TRANS_CHICKEN2(pipe);
1909 val = I915_READ(reg);
1910 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1911 I915_WRITE(reg, val);
1912 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001913}
1914
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001915static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001916{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001917 u32 val;
1918
Daniel Vetterab9412b2013-05-03 11:49:46 +02001919 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001920 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001921 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001923 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001924 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001925
1926 /* Workaround: clear timing override bit. */
1927 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001928 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001929 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001930}
1931
1932/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001933 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001934 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001935 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001936 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001938 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001939static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001940{
Paulo Zanoni03722642014-01-17 13:51:09 -02001941 struct drm_device *dev = crtc->base.dev;
1942 struct drm_i915_private *dev_priv = dev->dev_private;
1943 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001944 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1945 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001946 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001947 int reg;
1948 u32 val;
1949
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001950 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001951 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001952 assert_sprites_disabled(dev_priv, pipe);
1953
Paulo Zanoni681e5812012-12-06 11:12:38 -02001954 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001955 pch_transcoder = TRANSCODER_A;
1956 else
1957 pch_transcoder = pipe;
1958
Jesse Barnesb24e7172011-01-04 15:09:30 -08001959 /*
1960 * A pipe without a PLL won't actually be able to drive bits from
1961 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1962 * need the check.
1963 */
1964 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001965 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001966 assert_dsi_pll_enabled(dev_priv);
1967 else
1968 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001970 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001971 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001972 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001973 assert_fdi_tx_pll_enabled(dev_priv,
1974 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 }
1976 /* FIXME: assert CPU port conditions for SNB+ */
1977 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001979 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001981 if (val & PIPECONF_ENABLE) {
1982 WARN_ON(!(pipe == PIPE_A &&
1983 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001984 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001985 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001986
1987 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001988 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001989}
1990
1991/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001992 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001993 * @dev_priv: i915 private structure
1994 * @pipe: pipe to disable
1995 *
1996 * Disable @pipe, making sure that various hardware specific requirements
1997 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1998 *
1999 * @pipe should be %PIPE_A or %PIPE_B.
2000 *
2001 * Will wait until the pipe has shut down before returning.
2002 */
2003static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2004 enum pipe pipe)
2005{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002006 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2007 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 int reg;
2009 u32 val;
2010
2011 /*
2012 * Make sure planes won't keep trying to pump pixels to us,
2013 * or we might hang the display.
2014 */
2015 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002016 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002017 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018
2019 /* Don't disable pipe A or pipe A PLLs if needed */
2020 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2021 return;
2022
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002023 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002025 if ((val & PIPECONF_ENABLE) == 0)
2026 return;
2027
2028 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2030}
2031
Keith Packardd74362c2011-07-28 14:47:14 -07002032/*
2033 * Plane regs are double buffered, going from enabled->disabled needs a
2034 * trigger in order to latch. The display address reg provides this.
2035 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002036void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2037 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002038{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002039 struct drm_device *dev = dev_priv->dev;
2040 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002041
2042 I915_WRITE(reg, I915_READ(reg));
2043 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002044}
2045
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002047 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048 * @dev_priv: i915 private structure
2049 * @plane: plane to enable
2050 * @pipe: pipe being fed
2051 *
2052 * Enable @plane on @pipe, making sure that @pipe is running first.
2053 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002054static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2055 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002057 struct intel_crtc *intel_crtc =
2058 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059 int reg;
2060 u32 val;
2061
2062 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2063 assert_pipe_enabled(dev_priv, pipe);
2064
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002065 if (intel_crtc->primary_enabled)
2066 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002067
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002068 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002069
Jesse Barnesb24e7172011-01-04 15:09:30 -08002070 reg = DSPCNTR(plane);
2071 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002072 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002073
2074 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002075 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 intel_wait_for_vblank(dev_priv->dev, pipe);
2077}
2078
Jesse Barnesb24e7172011-01-04 15:09:30 -08002079/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002080 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002081 * @dev_priv: i915 private structure
2082 * @plane: plane to disable
2083 * @pipe: pipe consuming the data
2084 *
2085 * Disable @plane; should be an independent operation.
2086 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002087static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2088 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002089{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002090 struct intel_crtc *intel_crtc =
2091 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092 int reg;
2093 u32 val;
2094
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002095 if (!intel_crtc->primary_enabled)
2096 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002097
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002098 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002099
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 reg = DSPCNTR(plane);
2101 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002102 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002103
2104 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002105 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 intel_wait_for_vblank(dev_priv->dev, pipe);
2107}
2108
Chris Wilson693db182013-03-05 14:52:39 +00002109static bool need_vtd_wa(struct drm_device *dev)
2110{
2111#ifdef CONFIG_INTEL_IOMMU
2112 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2113 return true;
2114#endif
2115 return false;
2116}
2117
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002118static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2119{
2120 int tile_height;
2121
2122 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2123 return ALIGN(height, tile_height);
2124}
2125
Chris Wilson127bd2a2010-07-23 23:32:05 +01002126int
Chris Wilson48b956c2010-09-14 12:50:34 +01002127intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002128 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002129 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002130{
Chris Wilsonce453d82011-02-21 14:43:56 +00002131 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002132 u32 alignment;
2133 int ret;
2134
Chris Wilson05394f32010-11-08 19:18:58 +00002135 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002137 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2138 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002139 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002140 alignment = 4 * 1024;
2141 else
2142 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002143 break;
2144 case I915_TILING_X:
2145 /* pin() will align the object as required by fence */
2146 alignment = 0;
2147 break;
2148 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002149 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002150 return -EINVAL;
2151 default:
2152 BUG();
2153 }
2154
Chris Wilson693db182013-03-05 14:52:39 +00002155 /* Note that the w/a also requires 64 PTE of padding following the
2156 * bo. We currently fill all unused PTE with the shadow page and so
2157 * we should always have valid PTE following the scanout preventing
2158 * the VT-d warning.
2159 */
2160 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2161 alignment = 256 * 1024;
2162
Chris Wilsonce453d82011-02-21 14:43:56 +00002163 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002164 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002165 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002166 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002167
2168 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2169 * fence, whereas 965+ only requires a fence if using
2170 * framebuffer compression. For simplicity, we always install
2171 * a fence as the cost is not that onerous.
2172 */
Chris Wilson06d98132012-04-17 15:31:24 +01002173 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002174 if (ret)
2175 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002176
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002177 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002178
Chris Wilsonce453d82011-02-21 14:43:56 +00002179 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002180 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002181
2182err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002183 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002184err_interruptible:
2185 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002186 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilson1690e1e2011-12-14 13:57:08 +01002189void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2190{
2191 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002192 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002193}
2194
Daniel Vetterc2c75132012-07-05 12:17:30 +02002195/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2196 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002197unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2198 unsigned int tiling_mode,
2199 unsigned int cpp,
2200 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002201{
Chris Wilsonbc752862013-02-21 20:04:31 +00002202 if (tiling_mode != I915_TILING_NONE) {
2203 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002204
Chris Wilsonbc752862013-02-21 20:04:31 +00002205 tile_rows = *y / 8;
2206 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002207
Chris Wilsonbc752862013-02-21 20:04:31 +00002208 tiles = *x / (512/cpp);
2209 *x %= 512/cpp;
2210
2211 return tile_rows * pitch * 8 + tiles * 4096;
2212 } else {
2213 unsigned int offset;
2214
2215 offset = *y * pitch + *x * cpp;
2216 *y = 0;
2217 *x = (offset & 4095) / cpp;
2218 return offset & -4096;
2219 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002220}
2221
Jesse Barnes46f297f2014-03-07 08:57:48 -08002222int intel_format_to_fourcc(int format)
2223{
2224 switch (format) {
2225 case DISPPLANE_8BPP:
2226 return DRM_FORMAT_C8;
2227 case DISPPLANE_BGRX555:
2228 return DRM_FORMAT_XRGB1555;
2229 case DISPPLANE_BGRX565:
2230 return DRM_FORMAT_RGB565;
2231 default:
2232 case DISPPLANE_BGRX888:
2233 return DRM_FORMAT_XRGB8888;
2234 case DISPPLANE_RGBX888:
2235 return DRM_FORMAT_XBGR8888;
2236 case DISPPLANE_BGRX101010:
2237 return DRM_FORMAT_XRGB2101010;
2238 case DISPPLANE_RGBX101010:
2239 return DRM_FORMAT_XBGR2101010;
2240 }
2241}
2242
Jesse Barnes484b41d2014-03-07 08:57:55 -08002243static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002244 struct intel_plane_config *plane_config)
2245{
2246 struct drm_device *dev = crtc->base.dev;
2247 struct drm_i915_gem_object *obj = NULL;
2248 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2249 u32 base = plane_config->base;
2250
Chris Wilsonff2652e2014-03-10 08:07:02 +00002251 if (plane_config->size == 0)
2252 return false;
2253
Jesse Barnes46f297f2014-03-07 08:57:48 -08002254 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2255 plane_config->size);
2256 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002257 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002258
2259 if (plane_config->tiled) {
2260 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002261 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002262 }
2263
Dave Airlie66e514c2014-04-03 07:51:54 +10002264 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2265 mode_cmd.width = crtc->base.primary->fb->width;
2266 mode_cmd.height = crtc->base.primary->fb->height;
2267 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002268
2269 mutex_lock(&dev->struct_mutex);
2270
Dave Airlie66e514c2014-04-03 07:51:54 +10002271 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002272 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002273 DRM_DEBUG_KMS("intel fb init failed\n");
2274 goto out_unref_obj;
2275 }
2276
2277 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002278
2279 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2280 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002281
2282out_unref_obj:
2283 drm_gem_object_unreference(&obj->base);
2284 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002285 return false;
2286}
2287
2288static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2289 struct intel_plane_config *plane_config)
2290{
2291 struct drm_device *dev = intel_crtc->base.dev;
2292 struct drm_crtc *c;
2293 struct intel_crtc *i;
2294 struct intel_framebuffer *fb;
2295
Dave Airlie66e514c2014-04-03 07:51:54 +10002296 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002297 return;
2298
2299 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2300 return;
2301
Dave Airlie66e514c2014-04-03 07:51:54 +10002302 kfree(intel_crtc->base.primary->fb);
2303 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002304
2305 /*
2306 * Failed to alloc the obj, check to see if we should share
2307 * an fb with another CRTC instead
2308 */
2309 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2310 i = to_intel_crtc(c);
2311
2312 if (c == &intel_crtc->base)
2313 continue;
2314
Dave Airlie66e514c2014-04-03 07:51:54 +10002315 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002316 continue;
2317
Dave Airlie66e514c2014-04-03 07:51:54 +10002318 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002319 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002320 drm_framebuffer_reference(c->primary->fb);
2321 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002322 break;
2323 }
2324 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002325}
2326
Matt Roper262ca2b2014-03-18 17:22:55 -07002327static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2328 struct drm_framebuffer *fb,
2329 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002330{
2331 struct drm_device *dev = crtc->dev;
2332 struct drm_i915_private *dev_priv = dev->dev_private;
2333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2334 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002335 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002336 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002337 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002338 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002340
Jesse Barnes81255562010-08-02 12:07:50 -07002341 intel_fb = to_intel_framebuffer(fb);
2342 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002343
Chris Wilson5eddb702010-09-11 13:48:45 +01002344 reg = DSPCNTR(plane);
2345 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002346 /* Mask out pixel format bits in case we change it */
2347 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002348 switch (fb->pixel_format) {
2349 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002350 dspcntr |= DISPPLANE_8BPP;
2351 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002352 case DRM_FORMAT_XRGB1555:
2353 case DRM_FORMAT_ARGB1555:
2354 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002355 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002356 case DRM_FORMAT_RGB565:
2357 dspcntr |= DISPPLANE_BGRX565;
2358 break;
2359 case DRM_FORMAT_XRGB8888:
2360 case DRM_FORMAT_ARGB8888:
2361 dspcntr |= DISPPLANE_BGRX888;
2362 break;
2363 case DRM_FORMAT_XBGR8888:
2364 case DRM_FORMAT_ABGR8888:
2365 dspcntr |= DISPPLANE_RGBX888;
2366 break;
2367 case DRM_FORMAT_XRGB2101010:
2368 case DRM_FORMAT_ARGB2101010:
2369 dspcntr |= DISPPLANE_BGRX101010;
2370 break;
2371 case DRM_FORMAT_XBGR2101010:
2372 case DRM_FORMAT_ABGR2101010:
2373 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002374 break;
2375 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002376 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002377 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002378
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002379 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002380 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002381 dspcntr |= DISPPLANE_TILED;
2382 else
2383 dspcntr &= ~DISPPLANE_TILED;
2384 }
2385
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002386 if (IS_G4X(dev))
2387 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2388
Chris Wilson5eddb702010-09-11 13:48:45 +01002389 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002390
Daniel Vettere506a0c2012-07-05 12:17:29 +02002391 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002392
Daniel Vetterc2c75132012-07-05 12:17:30 +02002393 if (INTEL_INFO(dev)->gen >= 4) {
2394 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002395 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2396 fb->bits_per_pixel / 8,
2397 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002398 linear_offset -= intel_crtc->dspaddr_offset;
2399 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002400 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002401 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002402
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002403 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2404 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2405 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002406 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002407 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002408 I915_WRITE(DSPSURF(plane),
2409 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002411 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002413 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002415
Jesse Barnes17638cd2011-06-24 12:19:23 -07002416 return 0;
2417}
2418
Matt Roper262ca2b2014-03-18 17:22:55 -07002419static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2420 struct drm_framebuffer *fb,
2421 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 struct intel_framebuffer *intel_fb;
2427 struct drm_i915_gem_object *obj;
2428 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002429 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002430 u32 dspcntr;
2431 u32 reg;
2432
Jesse Barnes17638cd2011-06-24 12:19:23 -07002433 intel_fb = to_intel_framebuffer(fb);
2434 obj = intel_fb->obj;
2435
2436 reg = DSPCNTR(plane);
2437 dspcntr = I915_READ(reg);
2438 /* Mask out pixel format bits in case we change it */
2439 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002440 switch (fb->pixel_format) {
2441 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002442 dspcntr |= DISPPLANE_8BPP;
2443 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002444 case DRM_FORMAT_RGB565:
2445 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002446 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002447 case DRM_FORMAT_XRGB8888:
2448 case DRM_FORMAT_ARGB8888:
2449 dspcntr |= DISPPLANE_BGRX888;
2450 break;
2451 case DRM_FORMAT_XBGR8888:
2452 case DRM_FORMAT_ABGR8888:
2453 dspcntr |= DISPPLANE_RGBX888;
2454 break;
2455 case DRM_FORMAT_XRGB2101010:
2456 case DRM_FORMAT_ARGB2101010:
2457 dspcntr |= DISPPLANE_BGRX101010;
2458 break;
2459 case DRM_FORMAT_XBGR2101010:
2460 case DRM_FORMAT_ABGR2101010:
2461 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002462 break;
2463 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002464 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002465 }
2466
2467 if (obj->tiling_mode != I915_TILING_NONE)
2468 dspcntr |= DISPPLANE_TILED;
2469 else
2470 dspcntr &= ~DISPPLANE_TILED;
2471
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002472 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002473 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2474 else
2475 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002476
2477 I915_WRITE(reg, dspcntr);
2478
Daniel Vettere506a0c2012-07-05 12:17:29 +02002479 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002480 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002481 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2482 fb->bits_per_pixel / 8,
2483 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002484 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002485
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002486 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2487 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2488 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002489 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002490 I915_WRITE(DSPSURF(plane),
2491 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002492 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002493 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2494 } else {
2495 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2496 I915_WRITE(DSPLINOFF(plane), linear_offset);
2497 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002498 POSTING_READ(reg);
2499
2500 return 0;
2501}
2502
2503/* Assume fb object is pinned & idle & fenced and just update base pointers */
2504static int
2505intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2506 int x, int y, enum mode_set_atomic state)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002510
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002511 if (dev_priv->display.disable_fbc)
2512 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002513 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002514
Matt Roper262ca2b2014-03-18 17:22:55 -07002515 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002516}
2517
Ville Syrjälä96a02912013-02-18 19:08:49 +02002518void intel_display_handle_reset(struct drm_device *dev)
2519{
2520 struct drm_i915_private *dev_priv = dev->dev_private;
2521 struct drm_crtc *crtc;
2522
2523 /*
2524 * Flips in the rings have been nuked by the reset,
2525 * so complete all pending flips so that user space
2526 * will get its events and not get stuck.
2527 *
2528 * Also update the base address of all primary
2529 * planes to the the last fb to make sure we're
2530 * showing the correct fb after a reset.
2531 *
2532 * Need to make two loops over the crtcs so that we
2533 * don't try to grab a crtc mutex before the
2534 * pending_flip_queue really got woken up.
2535 */
2536
2537 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2539 enum plane plane = intel_crtc->plane;
2540
2541 intel_prepare_page_flip(dev, plane);
2542 intel_finish_page_flip_plane(dev, plane);
2543 }
2544
2545 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2547
2548 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002549 /*
2550 * FIXME: Once we have proper support for primary planes (and
2551 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002552 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002553 */
Matt Roperf4510a22014-04-01 15:22:40 -07002554 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002555 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002556 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002557 crtc->x,
2558 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002559 mutex_unlock(&crtc->mutex);
2560 }
2561}
2562
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002563static int
Chris Wilson14667a42012-04-03 17:58:35 +01002564intel_finish_fb(struct drm_framebuffer *old_fb)
2565{
2566 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2567 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2568 bool was_interruptible = dev_priv->mm.interruptible;
2569 int ret;
2570
Chris Wilson14667a42012-04-03 17:58:35 +01002571 /* Big Hammer, we also need to ensure that any pending
2572 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2573 * current scanout is retired before unpinning the old
2574 * framebuffer.
2575 *
2576 * This should only fail upon a hung GPU, in which case we
2577 * can safely continue.
2578 */
2579 dev_priv->mm.interruptible = false;
2580 ret = i915_gem_object_finish_gpu(obj);
2581 dev_priv->mm.interruptible = was_interruptible;
2582
2583 return ret;
2584}
2585
Chris Wilson7d5e3792014-03-04 13:15:08 +00002586static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2587{
2588 struct drm_device *dev = crtc->dev;
2589 struct drm_i915_private *dev_priv = dev->dev_private;
2590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2591 unsigned long flags;
2592 bool pending;
2593
2594 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2595 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2596 return false;
2597
2598 spin_lock_irqsave(&dev->event_lock, flags);
2599 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2600 spin_unlock_irqrestore(&dev->event_lock, flags);
2601
2602 return pending;
2603}
2604
Chris Wilson14667a42012-04-03 17:58:35 +01002605static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002606intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002607 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002608{
2609 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002612 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002613 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002614
Chris Wilson7d5e3792014-03-04 13:15:08 +00002615 if (intel_crtc_has_pending_flip(crtc)) {
2616 DRM_ERROR("pipe is still busy with an old pageflip\n");
2617 return -EBUSY;
2618 }
2619
Jesse Barnes79e53942008-11-07 14:24:08 -08002620 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002621 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002622 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002623 return 0;
2624 }
2625
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002626 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002627 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2628 plane_name(intel_crtc->plane),
2629 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002630 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002631 }
2632
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002633 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002634 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002635 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002636 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002637 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002638 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002639 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002640 return ret;
2641 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002642
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002643 /*
2644 * Update pipe size and adjust fitter if needed: the reason for this is
2645 * that in compute_mode_changes we check the native mode (not the pfit
2646 * mode) to see if we can flip rather than do a full mode set. In the
2647 * fastboot case, we'll flip, but if we don't update the pipesrc and
2648 * pfit state, we'll end up with a big fb scanned out into the wrong
2649 * sized surface.
2650 *
2651 * To fix this properly, we need to hoist the checks up into
2652 * compute_mode_changes (or above), check the actual pfit state and
2653 * whether the platform allows pfit disable with pipe active, and only
2654 * then update the pipesrc and pfit state, even on the flip path.
2655 */
Jani Nikulad330a952014-01-21 11:24:25 +02002656 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002657 const struct drm_display_mode *adjusted_mode =
2658 &intel_crtc->config.adjusted_mode;
2659
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002660 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002661 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2662 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002663 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002664 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2665 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2666 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2667 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2668 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2669 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002670 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2671 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002672 }
2673
Matt Roper262ca2b2014-03-18 17:22:55 -07002674 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002675 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002676 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002677 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002678 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002679 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002680 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002681 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002682
Matt Roperf4510a22014-04-01 15:22:40 -07002683 old_fb = crtc->primary->fb;
2684 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002685 crtc->x = x;
2686 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002687
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002688 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002689 if (intel_crtc->active && old_fb != fb)
2690 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002691 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002692 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002693 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002694 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002695
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002696 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002697 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002698 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002699 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002700
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002701 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002702}
2703
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002704static void intel_fdi_normal_train(struct drm_crtc *crtc)
2705{
2706 struct drm_device *dev = crtc->dev;
2707 struct drm_i915_private *dev_priv = dev->dev_private;
2708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2709 int pipe = intel_crtc->pipe;
2710 u32 reg, temp;
2711
2712 /* enable normal train */
2713 reg = FDI_TX_CTL(pipe);
2714 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002715 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002716 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2717 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002718 } else {
2719 temp &= ~FDI_LINK_TRAIN_NONE;
2720 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002721 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002722 I915_WRITE(reg, temp);
2723
2724 reg = FDI_RX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 if (HAS_PCH_CPT(dev)) {
2727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2728 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2729 } else {
2730 temp &= ~FDI_LINK_TRAIN_NONE;
2731 temp |= FDI_LINK_TRAIN_NONE;
2732 }
2733 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2734
2735 /* wait one idle pattern time */
2736 POSTING_READ(reg);
2737 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002738
2739 /* IVB wants error correction enabled */
2740 if (IS_IVYBRIDGE(dev))
2741 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2742 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002743}
2744
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002745static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002746{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002747 return crtc->base.enabled && crtc->active &&
2748 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002749}
2750
Daniel Vetter01a415f2012-10-27 15:58:40 +02002751static void ivb_modeset_global_resources(struct drm_device *dev)
2752{
2753 struct drm_i915_private *dev_priv = dev->dev_private;
2754 struct intel_crtc *pipe_B_crtc =
2755 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2756 struct intel_crtc *pipe_C_crtc =
2757 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2758 uint32_t temp;
2759
Daniel Vetter1e833f42013-02-19 22:31:57 +01002760 /*
2761 * When everything is off disable fdi C so that we could enable fdi B
2762 * with all lanes. Note that we don't care about enabled pipes without
2763 * an enabled pch encoder.
2764 */
2765 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2766 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002767 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2768 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2769
2770 temp = I915_READ(SOUTH_CHICKEN1);
2771 temp &= ~FDI_BC_BIFURCATION_SELECT;
2772 DRM_DEBUG_KMS("disabling fdi C rx\n");
2773 I915_WRITE(SOUTH_CHICKEN1, temp);
2774 }
2775}
2776
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002777/* The FDI link training functions for ILK/Ibexpeak. */
2778static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2779{
2780 struct drm_device *dev = crtc->dev;
2781 struct drm_i915_private *dev_priv = dev->dev_private;
2782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2783 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002785
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002786 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002787 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002788
Adam Jacksone1a44742010-06-25 15:32:14 -04002789 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2790 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002791 reg = FDI_RX_IMR(pipe);
2792 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002793 temp &= ~FDI_RX_SYMBOL_LOCK;
2794 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 I915_WRITE(reg, temp);
2796 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002797 udelay(150);
2798
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002799 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 reg = FDI_TX_CTL(pipe);
2801 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002802 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2803 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002804 temp &= ~FDI_LINK_TRAIN_NONE;
2805 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002807
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 reg = FDI_RX_CTL(pipe);
2809 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002810 temp &= ~FDI_LINK_TRAIN_NONE;
2811 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2813
2814 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002815 udelay(150);
2816
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002817 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002818 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2819 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2820 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002821
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002823 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002824 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002825 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2826
2827 if ((temp & FDI_RX_BIT_LOCK)) {
2828 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002829 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002830 break;
2831 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002832 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002833 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002835
2836 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002837 reg = FDI_TX_CTL(pipe);
2838 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002839 temp &= ~FDI_LINK_TRAIN_NONE;
2840 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002841 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002842
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 reg = FDI_RX_CTL(pipe);
2844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 I915_WRITE(reg, temp);
2848
2849 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002850 udelay(150);
2851
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002853 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002854 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002855 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2856
2857 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002858 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002859 DRM_DEBUG_KMS("FDI train 2 done.\n");
2860 break;
2861 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002862 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002863 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865
2866 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002867
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868}
2869
Akshay Joshi0206e352011-08-16 15:34:10 -04002870static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2872 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2873 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2874 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2875};
2876
2877/* The FDI link training functions for SNB/Cougarpoint. */
2878static void gen6_fdi_link_train(struct drm_crtc *crtc)
2879{
2880 struct drm_device *dev = crtc->dev;
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2883 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002884 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002885
Adam Jacksone1a44742010-06-25 15:32:14 -04002886 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2887 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002888 reg = FDI_RX_IMR(pipe);
2889 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002890 temp &= ~FDI_RX_SYMBOL_LOCK;
2891 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002892 I915_WRITE(reg, temp);
2893
2894 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002895 udelay(150);
2896
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002897 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 reg = FDI_TX_CTL(pipe);
2899 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002900 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2901 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002902 temp &= ~FDI_LINK_TRAIN_NONE;
2903 temp |= FDI_LINK_TRAIN_PATTERN_1;
2904 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2905 /* SNB-B */
2906 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002907 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002908
Daniel Vetterd74cf322012-10-26 10:58:13 +02002909 I915_WRITE(FDI_RX_MISC(pipe),
2910 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2911
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 reg = FDI_RX_CTL(pipe);
2913 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002914 if (HAS_PCH_CPT(dev)) {
2915 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2916 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2917 } else {
2918 temp &= ~FDI_LINK_TRAIN_NONE;
2919 temp |= FDI_LINK_TRAIN_PATTERN_1;
2920 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002921 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2922
2923 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002924 udelay(150);
2925
Akshay Joshi0206e352011-08-16 15:34:10 -04002926 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 reg = FDI_TX_CTL(pipe);
2928 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002929 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2930 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002931 I915_WRITE(reg, temp);
2932
2933 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002934 udelay(500);
2935
Sean Paulfa37d392012-03-02 12:53:39 -05002936 for (retry = 0; retry < 5; retry++) {
2937 reg = FDI_RX_IIR(pipe);
2938 temp = I915_READ(reg);
2939 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2940 if (temp & FDI_RX_BIT_LOCK) {
2941 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2942 DRM_DEBUG_KMS("FDI train 1 done.\n");
2943 break;
2944 }
2945 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002946 }
Sean Paulfa37d392012-03-02 12:53:39 -05002947 if (retry < 5)
2948 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002949 }
2950 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002951 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952
2953 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002954 reg = FDI_TX_CTL(pipe);
2955 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002956 temp &= ~FDI_LINK_TRAIN_NONE;
2957 temp |= FDI_LINK_TRAIN_PATTERN_2;
2958 if (IS_GEN6(dev)) {
2959 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2960 /* SNB-B */
2961 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2962 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002964
Chris Wilson5eddb702010-09-11 13:48:45 +01002965 reg = FDI_RX_CTL(pipe);
2966 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002967 if (HAS_PCH_CPT(dev)) {
2968 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2969 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2970 } else {
2971 temp &= ~FDI_LINK_TRAIN_NONE;
2972 temp |= FDI_LINK_TRAIN_PATTERN_2;
2973 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002974 I915_WRITE(reg, temp);
2975
2976 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002977 udelay(150);
2978
Akshay Joshi0206e352011-08-16 15:34:10 -04002979 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 reg = FDI_TX_CTL(pipe);
2981 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002982 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2983 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002984 I915_WRITE(reg, temp);
2985
2986 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002987 udelay(500);
2988
Sean Paulfa37d392012-03-02 12:53:39 -05002989 for (retry = 0; retry < 5; retry++) {
2990 reg = FDI_RX_IIR(pipe);
2991 temp = I915_READ(reg);
2992 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2993 if (temp & FDI_RX_SYMBOL_LOCK) {
2994 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2995 DRM_DEBUG_KMS("FDI train 2 done.\n");
2996 break;
2997 }
2998 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002999 }
Sean Paulfa37d392012-03-02 12:53:39 -05003000 if (retry < 5)
3001 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002 }
3003 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005
3006 DRM_DEBUG_KMS("FDI train done.\n");
3007}
3008
Jesse Barnes357555c2011-04-28 15:09:55 -07003009/* Manual link training for Ivy Bridge A0 parts */
3010static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3011{
3012 struct drm_device *dev = crtc->dev;
3013 struct drm_i915_private *dev_priv = dev->dev_private;
3014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3015 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003016 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003017
3018 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3019 for train result */
3020 reg = FDI_RX_IMR(pipe);
3021 temp = I915_READ(reg);
3022 temp &= ~FDI_RX_SYMBOL_LOCK;
3023 temp &= ~FDI_RX_BIT_LOCK;
3024 I915_WRITE(reg, temp);
3025
3026 POSTING_READ(reg);
3027 udelay(150);
3028
Daniel Vetter01a415f2012-10-27 15:58:40 +02003029 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3030 I915_READ(FDI_RX_IIR(pipe)));
3031
Jesse Barnes139ccd32013-08-19 11:04:55 -07003032 /* Try each vswing and preemphasis setting twice before moving on */
3033 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3034 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003035 reg = FDI_TX_CTL(pipe);
3036 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003037 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3038 temp &= ~FDI_TX_ENABLE;
3039 I915_WRITE(reg, temp);
3040
3041 reg = FDI_RX_CTL(pipe);
3042 temp = I915_READ(reg);
3043 temp &= ~FDI_LINK_TRAIN_AUTO;
3044 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3045 temp &= ~FDI_RX_ENABLE;
3046 I915_WRITE(reg, temp);
3047
3048 /* enable CPU FDI TX and PCH FDI RX */
3049 reg = FDI_TX_CTL(pipe);
3050 temp = I915_READ(reg);
3051 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3052 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3053 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003054 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003055 temp |= snb_b_fdi_train_param[j/2];
3056 temp |= FDI_COMPOSITE_SYNC;
3057 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3058
3059 I915_WRITE(FDI_RX_MISC(pipe),
3060 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3061
3062 reg = FDI_RX_CTL(pipe);
3063 temp = I915_READ(reg);
3064 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3065 temp |= FDI_COMPOSITE_SYNC;
3066 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3067
3068 POSTING_READ(reg);
3069 udelay(1); /* should be 0.5us */
3070
3071 for (i = 0; i < 4; i++) {
3072 reg = FDI_RX_IIR(pipe);
3073 temp = I915_READ(reg);
3074 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3075
3076 if (temp & FDI_RX_BIT_LOCK ||
3077 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3078 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3079 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3080 i);
3081 break;
3082 }
3083 udelay(1); /* should be 0.5us */
3084 }
3085 if (i == 4) {
3086 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3087 continue;
3088 }
3089
3090 /* Train 2 */
3091 reg = FDI_TX_CTL(pipe);
3092 temp = I915_READ(reg);
3093 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3094 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3095 I915_WRITE(reg, temp);
3096
3097 reg = FDI_RX_CTL(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003101 I915_WRITE(reg, temp);
3102
3103 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003104 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003105
Jesse Barnes139ccd32013-08-19 11:04:55 -07003106 for (i = 0; i < 4; i++) {
3107 reg = FDI_RX_IIR(pipe);
3108 temp = I915_READ(reg);
3109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003110
Jesse Barnes139ccd32013-08-19 11:04:55 -07003111 if (temp & FDI_RX_SYMBOL_LOCK ||
3112 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3113 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3114 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3115 i);
3116 goto train_done;
3117 }
3118 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003119 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003120 if (i == 4)
3121 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003122 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003123
Jesse Barnes139ccd32013-08-19 11:04:55 -07003124train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003125 DRM_DEBUG_KMS("FDI train done.\n");
3126}
3127
Daniel Vetter88cefb62012-08-12 19:27:14 +02003128static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003129{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003130 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003131 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003132 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003133 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003134
Jesse Barnesc64e3112010-09-10 11:27:03 -07003135
Jesse Barnes0e23b992010-09-10 11:10:00 -07003136 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003137 reg = FDI_RX_CTL(pipe);
3138 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003139 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3140 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003141 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3143
3144 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003145 udelay(200);
3146
3147 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 temp = I915_READ(reg);
3149 I915_WRITE(reg, temp | FDI_PCDCLK);
3150
3151 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003152 udelay(200);
3153
Paulo Zanoni20749732012-11-23 15:30:38 -02003154 /* Enable CPU FDI TX PLL, always on for Ironlake */
3155 reg = FDI_TX_CTL(pipe);
3156 temp = I915_READ(reg);
3157 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3158 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003159
Paulo Zanoni20749732012-11-23 15:30:38 -02003160 POSTING_READ(reg);
3161 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003162 }
3163}
3164
Daniel Vetter88cefb62012-08-12 19:27:14 +02003165static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3166{
3167 struct drm_device *dev = intel_crtc->base.dev;
3168 struct drm_i915_private *dev_priv = dev->dev_private;
3169 int pipe = intel_crtc->pipe;
3170 u32 reg, temp;
3171
3172 /* Switch from PCDclk to Rawclk */
3173 reg = FDI_RX_CTL(pipe);
3174 temp = I915_READ(reg);
3175 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3176
3177 /* Disable CPU FDI TX PLL */
3178 reg = FDI_TX_CTL(pipe);
3179 temp = I915_READ(reg);
3180 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3181
3182 POSTING_READ(reg);
3183 udelay(100);
3184
3185 reg = FDI_RX_CTL(pipe);
3186 temp = I915_READ(reg);
3187 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3188
3189 /* Wait for the clocks to turn off. */
3190 POSTING_READ(reg);
3191 udelay(100);
3192}
3193
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003194static void ironlake_fdi_disable(struct drm_crtc *crtc)
3195{
3196 struct drm_device *dev = crtc->dev;
3197 struct drm_i915_private *dev_priv = dev->dev_private;
3198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3199 int pipe = intel_crtc->pipe;
3200 u32 reg, temp;
3201
3202 /* disable CPU FDI tx and PCH FDI rx */
3203 reg = FDI_TX_CTL(pipe);
3204 temp = I915_READ(reg);
3205 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3206 POSTING_READ(reg);
3207
3208 reg = FDI_RX_CTL(pipe);
3209 temp = I915_READ(reg);
3210 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003211 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003212 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3213
3214 POSTING_READ(reg);
3215 udelay(100);
3216
3217 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003218 if (HAS_PCH_IBX(dev)) {
3219 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003220 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003221
3222 /* still set train pattern 1 */
3223 reg = FDI_TX_CTL(pipe);
3224 temp = I915_READ(reg);
3225 temp &= ~FDI_LINK_TRAIN_NONE;
3226 temp |= FDI_LINK_TRAIN_PATTERN_1;
3227 I915_WRITE(reg, temp);
3228
3229 reg = FDI_RX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 if (HAS_PCH_CPT(dev)) {
3232 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3233 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3234 } else {
3235 temp &= ~FDI_LINK_TRAIN_NONE;
3236 temp |= FDI_LINK_TRAIN_PATTERN_1;
3237 }
3238 /* BPC in FDI rx is consistent with that in PIPECONF */
3239 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003240 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003241 I915_WRITE(reg, temp);
3242
3243 POSTING_READ(reg);
3244 udelay(100);
3245}
3246
Chris Wilson5dce5b932014-01-20 10:17:36 +00003247bool intel_has_pending_fb_unpin(struct drm_device *dev)
3248{
3249 struct intel_crtc *crtc;
3250
3251 /* Note that we don't need to be called with mode_config.lock here
3252 * as our list of CRTC objects is static for the lifetime of the
3253 * device and so cannot disappear as we iterate. Similarly, we can
3254 * happily treat the predicates as racy, atomic checks as userspace
3255 * cannot claim and pin a new fb without at least acquring the
3256 * struct_mutex and so serialising with us.
3257 */
3258 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3259 if (atomic_read(&crtc->unpin_work_count) == 0)
3260 continue;
3261
3262 if (crtc->unpin_work)
3263 intel_wait_for_vblank(dev, crtc->pipe);
3264
3265 return true;
3266 }
3267
3268 return false;
3269}
3270
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003271static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3272{
Chris Wilson0f911282012-04-17 10:05:38 +01003273 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003274 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003275
Matt Roperf4510a22014-04-01 15:22:40 -07003276 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003277 return;
3278
Daniel Vetter2c10d572012-12-20 21:24:07 +01003279 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3280
Chris Wilson5bb61642012-09-27 21:25:58 +01003281 wait_event(dev_priv->pending_flip_queue,
3282 !intel_crtc_has_pending_flip(crtc));
3283
Chris Wilson0f911282012-04-17 10:05:38 +01003284 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003285 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003286 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003287}
3288
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003289/* Program iCLKIP clock to the desired frequency */
3290static void lpt_program_iclkip(struct drm_crtc *crtc)
3291{
3292 struct drm_device *dev = crtc->dev;
3293 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003294 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003295 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3296 u32 temp;
3297
Daniel Vetter09153002012-12-12 14:06:44 +01003298 mutex_lock(&dev_priv->dpio_lock);
3299
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003300 /* It is necessary to ungate the pixclk gate prior to programming
3301 * the divisors, and gate it back when it is done.
3302 */
3303 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3304
3305 /* Disable SSCCTL */
3306 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003307 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3308 SBI_SSCCTL_DISABLE,
3309 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003310
3311 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003312 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003313 auxdiv = 1;
3314 divsel = 0x41;
3315 phaseinc = 0x20;
3316 } else {
3317 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003318 * but the adjusted_mode->crtc_clock in in KHz. To get the
3319 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003320 * convert the virtual clock precision to KHz here for higher
3321 * precision.
3322 */
3323 u32 iclk_virtual_root_freq = 172800 * 1000;
3324 u32 iclk_pi_range = 64;
3325 u32 desired_divisor, msb_divisor_value, pi_value;
3326
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003327 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003328 msb_divisor_value = desired_divisor / iclk_pi_range;
3329 pi_value = desired_divisor % iclk_pi_range;
3330
3331 auxdiv = 0;
3332 divsel = msb_divisor_value - 2;
3333 phaseinc = pi_value;
3334 }
3335
3336 /* This should not happen with any sane values */
3337 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3338 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3339 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3340 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3341
3342 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003343 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003344 auxdiv,
3345 divsel,
3346 phasedir,
3347 phaseinc);
3348
3349 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003350 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003351 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3352 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3353 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3354 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3355 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3356 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003357 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003358
3359 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003360 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003361 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3362 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003364
3365 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003366 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003367 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003368 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003369
3370 /* Wait for initialization time */
3371 udelay(24);
3372
3373 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003374
3375 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003376}
3377
Daniel Vetter275f01b22013-05-03 11:49:47 +02003378static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3379 enum pipe pch_transcoder)
3380{
3381 struct drm_device *dev = crtc->base.dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3384
3385 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3386 I915_READ(HTOTAL(cpu_transcoder)));
3387 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3388 I915_READ(HBLANK(cpu_transcoder)));
3389 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3390 I915_READ(HSYNC(cpu_transcoder)));
3391
3392 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3393 I915_READ(VTOTAL(cpu_transcoder)));
3394 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3395 I915_READ(VBLANK(cpu_transcoder)));
3396 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3397 I915_READ(VSYNC(cpu_transcoder)));
3398 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3399 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3400}
3401
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003402static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3403{
3404 struct drm_i915_private *dev_priv = dev->dev_private;
3405 uint32_t temp;
3406
3407 temp = I915_READ(SOUTH_CHICKEN1);
3408 if (temp & FDI_BC_BIFURCATION_SELECT)
3409 return;
3410
3411 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3412 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3413
3414 temp |= FDI_BC_BIFURCATION_SELECT;
3415 DRM_DEBUG_KMS("enabling fdi C rx\n");
3416 I915_WRITE(SOUTH_CHICKEN1, temp);
3417 POSTING_READ(SOUTH_CHICKEN1);
3418}
3419
3420static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3421{
3422 struct drm_device *dev = intel_crtc->base.dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424
3425 switch (intel_crtc->pipe) {
3426 case PIPE_A:
3427 break;
3428 case PIPE_B:
3429 if (intel_crtc->config.fdi_lanes > 2)
3430 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3431 else
3432 cpt_enable_fdi_bc_bifurcation(dev);
3433
3434 break;
3435 case PIPE_C:
3436 cpt_enable_fdi_bc_bifurcation(dev);
3437
3438 break;
3439 default:
3440 BUG();
3441 }
3442}
3443
Jesse Barnesf67a5592011-01-05 10:31:48 -08003444/*
3445 * Enable PCH resources required for PCH ports:
3446 * - PCH PLLs
3447 * - FDI training & RX/TX
3448 * - update transcoder timings
3449 * - DP transcoding bits
3450 * - transcoder
3451 */
3452static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003453{
3454 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003455 struct drm_i915_private *dev_priv = dev->dev_private;
3456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3457 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003458 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
Daniel Vetterab9412b2013-05-03 11:49:46 +02003460 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003461
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003462 if (IS_IVYBRIDGE(dev))
3463 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3464
Daniel Vettercd986ab2012-10-26 10:58:12 +02003465 /* Write the TU size bits before fdi link training, so that error
3466 * detection works. */
3467 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3468 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3469
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003470 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003471 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003472
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003473 /* We need to program the right clock selection before writing the pixel
3474 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003475 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003476 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003477
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003478 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003479 temp |= TRANS_DPLL_ENABLE(pipe);
3480 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003481 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003482 temp |= sel;
3483 else
3484 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003485 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003486 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003487
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003488 /* XXX: pch pll's can be enabled any time before we enable the PCH
3489 * transcoder, and we actually should do this to not upset any PCH
3490 * transcoder that already use the clock when we share it.
3491 *
3492 * Note that enable_shared_dpll tries to do the right thing, but
3493 * get_shared_dpll unconditionally resets the pll - we need that to have
3494 * the right LVDS enable sequence. */
3495 ironlake_enable_shared_dpll(intel_crtc);
3496
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003497 /* set transcoder timing, panel must allow it */
3498 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003499 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003500
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003501 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003502
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003503 /* For PCH DP, enable TRANS_DP_CTL */
3504 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003505 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3506 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003507 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = TRANS_DP_CTL(pipe);
3509 temp = I915_READ(reg);
3510 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003511 TRANS_DP_SYNC_MASK |
3512 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 temp |= (TRANS_DP_OUTPUT_ENABLE |
3514 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003515 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003516
3517 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003518 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003519 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003521
3522 switch (intel_trans_dp_port_sel(crtc)) {
3523 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 break;
3526 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003528 break;
3529 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 break;
3532 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003533 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 }
3535
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003537 }
3538
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003539 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003540}
3541
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003542static void lpt_pch_enable(struct drm_crtc *crtc)
3543{
3544 struct drm_device *dev = crtc->dev;
3545 struct drm_i915_private *dev_priv = dev->dev_private;
3546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003547 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003548
Daniel Vetterab9412b2013-05-03 11:49:46 +02003549 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003550
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003551 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003552
Paulo Zanoni0540e482012-10-31 18:12:40 -02003553 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003554 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003555
Paulo Zanoni937bb612012-10-31 18:12:47 -02003556 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003557}
3558
Daniel Vettere2b78262013-06-07 23:10:03 +02003559static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003560{
Daniel Vettere2b78262013-06-07 23:10:03 +02003561 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003562
3563 if (pll == NULL)
3564 return;
3565
3566 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003567 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003568 return;
3569 }
3570
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003571 if (--pll->refcount == 0) {
3572 WARN_ON(pll->on);
3573 WARN_ON(pll->active);
3574 }
3575
Daniel Vettera43f6e02013-06-07 23:10:32 +02003576 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003577}
3578
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003579static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003580{
Daniel Vettere2b78262013-06-07 23:10:03 +02003581 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3582 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3583 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003584
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003585 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003586 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3587 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003588 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003589 }
3590
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003591 if (HAS_PCH_IBX(dev_priv->dev)) {
3592 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003593 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003594 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003595
Daniel Vetter46edb022013-06-05 13:34:12 +02003596 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3597 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003598
3599 goto found;
3600 }
3601
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003602 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3603 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003604
3605 /* Only want to check enabled timings first */
3606 if (pll->refcount == 0)
3607 continue;
3608
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003609 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3610 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003611 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003612 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003613 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003614
3615 goto found;
3616 }
3617 }
3618
3619 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003620 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3621 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003622 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003623 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3624 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003625 goto found;
3626 }
3627 }
3628
3629 return NULL;
3630
3631found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003632 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003633 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3634 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003635
Daniel Vettercdbd2312013-06-05 13:34:03 +02003636 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003637 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3638 sizeof(pll->hw_state));
3639
Daniel Vetter46edb022013-06-05 13:34:12 +02003640 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003641 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003642 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003643
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003644 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003645 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003646 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003647
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003648 return pll;
3649}
3650
Daniel Vettera1520312013-05-03 11:49:50 +02003651static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003652{
3653 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003654 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003655 u32 temp;
3656
3657 temp = I915_READ(dslreg);
3658 udelay(500);
3659 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003660 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003661 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003662 }
3663}
3664
Jesse Barnesb074cec2013-04-25 12:55:02 -07003665static void ironlake_pfit_enable(struct intel_crtc *crtc)
3666{
3667 struct drm_device *dev = crtc->base.dev;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669 int pipe = crtc->pipe;
3670
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003671 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003672 /* Force use of hard-coded filter coefficients
3673 * as some pre-programmed values are broken,
3674 * e.g. x201.
3675 */
3676 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3677 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3678 PF_PIPE_SEL_IVB(pipe));
3679 else
3680 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3681 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3682 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003683 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003684}
3685
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003686static void intel_enable_planes(struct drm_crtc *crtc)
3687{
3688 struct drm_device *dev = crtc->dev;
3689 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003690 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003691 struct intel_plane *intel_plane;
3692
Matt Roperaf2b6532014-04-01 15:22:32 -07003693 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3694 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003695 if (intel_plane->pipe == pipe)
3696 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003697 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003698}
3699
3700static void intel_disable_planes(struct drm_crtc *crtc)
3701{
3702 struct drm_device *dev = crtc->dev;
3703 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003704 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003705 struct intel_plane *intel_plane;
3706
Matt Roperaf2b6532014-04-01 15:22:32 -07003707 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3708 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003709 if (intel_plane->pipe == pipe)
3710 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003711 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003712}
3713
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003714void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003715{
3716 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3717
3718 if (!crtc->config.ips_enabled)
3719 return;
3720
3721 /* We can only enable IPS after we enable a plane and wait for a vblank.
3722 * We guarantee that the plane is enabled by calling intel_enable_ips
3723 * only after intel_enable_plane. And intel_enable_plane already waits
3724 * for a vblank, so all we need to do here is to enable the IPS bit. */
3725 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003726 if (IS_BROADWELL(crtc->base.dev)) {
3727 mutex_lock(&dev_priv->rps.hw_lock);
3728 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3729 mutex_unlock(&dev_priv->rps.hw_lock);
3730 /* Quoting Art Runyan: "its not safe to expect any particular
3731 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003732 * mailbox." Moreover, the mailbox may return a bogus state,
3733 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003734 */
3735 } else {
3736 I915_WRITE(IPS_CTL, IPS_ENABLE);
3737 /* The bit only becomes 1 in the next vblank, so this wait here
3738 * is essentially intel_wait_for_vblank. If we don't have this
3739 * and don't wait for vblanks until the end of crtc_enable, then
3740 * the HW state readout code will complain that the expected
3741 * IPS_CTL value is not the one we read. */
3742 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3743 DRM_ERROR("Timed out waiting for IPS enable\n");
3744 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003745}
3746
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003747void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003748{
3749 struct drm_device *dev = crtc->base.dev;
3750 struct drm_i915_private *dev_priv = dev->dev_private;
3751
3752 if (!crtc->config.ips_enabled)
3753 return;
3754
3755 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003756 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003757 mutex_lock(&dev_priv->rps.hw_lock);
3758 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3759 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003760 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3761 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3762 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003763 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003764 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003765 POSTING_READ(IPS_CTL);
3766 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003767
3768 /* We need to wait for a vblank before we can disable the plane. */
3769 intel_wait_for_vblank(dev, crtc->pipe);
3770}
3771
3772/** Loads the palette/gamma unit for the CRTC with the prepared values */
3773static void intel_crtc_load_lut(struct drm_crtc *crtc)
3774{
3775 struct drm_device *dev = crtc->dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3778 enum pipe pipe = intel_crtc->pipe;
3779 int palreg = PALETTE(pipe);
3780 int i;
3781 bool reenable_ips = false;
3782
3783 /* The clocks have to be on to load the palette. */
3784 if (!crtc->enabled || !intel_crtc->active)
3785 return;
3786
3787 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3788 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3789 assert_dsi_pll_enabled(dev_priv);
3790 else
3791 assert_pll_enabled(dev_priv, pipe);
3792 }
3793
3794 /* use legacy palette for Ironlake */
3795 if (HAS_PCH_SPLIT(dev))
3796 palreg = LGC_PALETTE(pipe);
3797
3798 /* Workaround : Do not read or write the pipe palette/gamma data while
3799 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3800 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003801 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003802 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3803 GAMMA_MODE_MODE_SPLIT)) {
3804 hsw_disable_ips(intel_crtc);
3805 reenable_ips = true;
3806 }
3807
3808 for (i = 0; i < 256; i++) {
3809 I915_WRITE(palreg + 4 * i,
3810 (intel_crtc->lut_r[i] << 16) |
3811 (intel_crtc->lut_g[i] << 8) |
3812 intel_crtc->lut_b[i]);
3813 }
3814
3815 if (reenable_ips)
3816 hsw_enable_ips(intel_crtc);
3817}
3818
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003819static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3820{
3821 if (!enable && intel_crtc->overlay) {
3822 struct drm_device *dev = intel_crtc->base.dev;
3823 struct drm_i915_private *dev_priv = dev->dev_private;
3824
3825 mutex_lock(&dev->struct_mutex);
3826 dev_priv->mm.interruptible = false;
3827 (void) intel_overlay_switch_off(intel_crtc->overlay);
3828 dev_priv->mm.interruptible = true;
3829 mutex_unlock(&dev->struct_mutex);
3830 }
3831
3832 /* Let userspace switch the overlay on again. In most cases userspace
3833 * has to recompute where to put it anyway.
3834 */
3835}
3836
3837/**
3838 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3839 * cursor plane briefly if not already running after enabling the display
3840 * plane.
3841 * This workaround avoids occasional blank screens when self refresh is
3842 * enabled.
3843 */
3844static void
3845g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3846{
3847 u32 cntl = I915_READ(CURCNTR(pipe));
3848
3849 if ((cntl & CURSOR_MODE) == 0) {
3850 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3851
3852 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3853 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3854 intel_wait_for_vblank(dev_priv->dev, pipe);
3855 I915_WRITE(CURCNTR(pipe), cntl);
3856 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3857 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3858 }
3859}
3860
3861static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003862{
3863 struct drm_device *dev = crtc->dev;
3864 struct drm_i915_private *dev_priv = dev->dev_private;
3865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3866 int pipe = intel_crtc->pipe;
3867 int plane = intel_crtc->plane;
3868
3869 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3870 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003871 /* The fixup needs to happen before cursor is enabled */
3872 if (IS_G4X(dev))
3873 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003874 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003875 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003876
3877 hsw_enable_ips(intel_crtc);
3878
3879 mutex_lock(&dev->struct_mutex);
3880 intel_update_fbc(dev);
3881 mutex_unlock(&dev->struct_mutex);
3882}
3883
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003884static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003885{
3886 struct drm_device *dev = crtc->dev;
3887 struct drm_i915_private *dev_priv = dev->dev_private;
3888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3889 int pipe = intel_crtc->pipe;
3890 int plane = intel_crtc->plane;
3891
3892 intel_crtc_wait_for_pending_flips(crtc);
3893 drm_vblank_off(dev, pipe);
3894
3895 if (dev_priv->fbc.plane == plane)
3896 intel_disable_fbc(dev);
3897
3898 hsw_disable_ips(intel_crtc);
3899
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003900 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003901 intel_crtc_update_cursor(crtc, false);
3902 intel_disable_planes(crtc);
3903 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3904}
3905
Jesse Barnesf67a5592011-01-05 10:31:48 -08003906static void ironlake_crtc_enable(struct drm_crtc *crtc)
3907{
3908 struct drm_device *dev = crtc->dev;
3909 struct drm_i915_private *dev_priv = dev->dev_private;
3910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003911 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003912 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003913
Daniel Vetter08a48462012-07-02 11:43:47 +02003914 WARN_ON(!crtc->enabled);
3915
Jesse Barnesf67a5592011-01-05 10:31:48 -08003916 if (intel_crtc->active)
3917 return;
3918
3919 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003920
3921 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3922 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3923
Daniel Vetterf6736a12013-06-05 13:34:30 +02003924 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003925 if (encoder->pre_enable)
3926 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003927
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003928 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003929 /* Note: FDI PLL enabling _must_ be done before we enable the
3930 * cpu pipes, hence this is separate from all the other fdi/pch
3931 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003932 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003933 } else {
3934 assert_fdi_tx_disabled(dev_priv, pipe);
3935 assert_fdi_rx_disabled(dev_priv, pipe);
3936 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003937
Jesse Barnesb074cec2013-04-25 12:55:02 -07003938 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003939
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003940 /*
3941 * On ILK+ LUT must be loaded before the pipe is running but with
3942 * clocks enabled
3943 */
3944 intel_crtc_load_lut(crtc);
3945
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003946 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003947 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003948
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003949 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003950 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003951
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003952 for_each_encoder_on_crtc(dev, crtc, encoder)
3953 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003954
3955 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003956 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003957
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003958 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003959
Daniel Vetter6ce94102012-10-04 19:20:03 +02003960 /*
3961 * There seems to be a race in PCH platform hw (at least on some
3962 * outputs) where an enabled pipe still completes any pageflip right
3963 * away (as if the pipe is off) instead of waiting for vblank. As soon
3964 * as the first vblank happend, everything works as expected. Hence just
3965 * wait for one vblank before returning to avoid strange things
3966 * happening.
3967 */
3968 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003969}
3970
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003971/* IPS only exists on ULT machines and is tied to pipe A. */
3972static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3973{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003974 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003975}
3976
Paulo Zanonie4916942013-09-20 16:21:19 -03003977/*
3978 * This implements the workaround described in the "notes" section of the mode
3979 * set sequence documentation. When going from no pipes or single pipe to
3980 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3981 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3982 */
3983static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3984{
3985 struct drm_device *dev = crtc->base.dev;
3986 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3987
3988 /* We want to get the other_active_crtc only if there's only 1 other
3989 * active crtc. */
3990 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3991 if (!crtc_it->active || crtc_it == crtc)
3992 continue;
3993
3994 if (other_active_crtc)
3995 return;
3996
3997 other_active_crtc = crtc_it;
3998 }
3999 if (!other_active_crtc)
4000 return;
4001
4002 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4003 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4004}
4005
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004006static void haswell_crtc_enable(struct drm_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4011 struct intel_encoder *encoder;
4012 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004013
4014 WARN_ON(!crtc->enabled);
4015
4016 if (intel_crtc->active)
4017 return;
4018
4019 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004020
4021 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4022 if (intel_crtc->config.has_pch_encoder)
4023 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4024
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004025 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004026 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004027
4028 for_each_encoder_on_crtc(dev, crtc, encoder)
4029 if (encoder->pre_enable)
4030 encoder->pre_enable(encoder);
4031
Paulo Zanoni1f544382012-10-24 11:32:00 -02004032 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004033
Jesse Barnesb074cec2013-04-25 12:55:02 -07004034 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004035
4036 /*
4037 * On ILK+ LUT must be loaded before the pipe is running but with
4038 * clocks enabled
4039 */
4040 intel_crtc_load_lut(crtc);
4041
Paulo Zanoni1f544382012-10-24 11:32:00 -02004042 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004043 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004044
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004045 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004046 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004047
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004048 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004049 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004050
Jani Nikula8807e552013-08-30 19:40:32 +03004051 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004052 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004053 intel_opregion_notify_encoder(encoder, true);
4054 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004055
Paulo Zanonie4916942013-09-20 16:21:19 -03004056 /* If we change the relative order between pipe/planes enabling, we need
4057 * to change the workaround. */
4058 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004059 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004060}
4061
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004062static void ironlake_pfit_disable(struct intel_crtc *crtc)
4063{
4064 struct drm_device *dev = crtc->base.dev;
4065 struct drm_i915_private *dev_priv = dev->dev_private;
4066 int pipe = crtc->pipe;
4067
4068 /* To avoid upsetting the power well on haswell only disable the pfit if
4069 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004070 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004071 I915_WRITE(PF_CTL(pipe), 0);
4072 I915_WRITE(PF_WIN_POS(pipe), 0);
4073 I915_WRITE(PF_WIN_SZ(pipe), 0);
4074 }
4075}
4076
Jesse Barnes6be4a602010-09-10 10:26:01 -07004077static void ironlake_crtc_disable(struct drm_crtc *crtc)
4078{
4079 struct drm_device *dev = crtc->dev;
4080 struct drm_i915_private *dev_priv = dev->dev_private;
4081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004082 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004083 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004084 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004085
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004086 if (!intel_crtc->active)
4087 return;
4088
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004089 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004090
Daniel Vetterea9d7582012-07-10 10:42:52 +02004091 for_each_encoder_on_crtc(dev, crtc, encoder)
4092 encoder->disable(encoder);
4093
Daniel Vetterd925c592013-06-05 13:34:04 +02004094 if (intel_crtc->config.has_pch_encoder)
4095 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4096
Jesse Barnesb24e7172011-01-04 15:09:30 -08004097 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004098
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004099 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004100
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004101 for_each_encoder_on_crtc(dev, crtc, encoder)
4102 if (encoder->post_disable)
4103 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004104
Daniel Vetterd925c592013-06-05 13:34:04 +02004105 if (intel_crtc->config.has_pch_encoder) {
4106 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004107
Daniel Vetterd925c592013-06-05 13:34:04 +02004108 ironlake_disable_pch_transcoder(dev_priv, pipe);
4109 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004110
Daniel Vetterd925c592013-06-05 13:34:04 +02004111 if (HAS_PCH_CPT(dev)) {
4112 /* disable TRANS_DP_CTL */
4113 reg = TRANS_DP_CTL(pipe);
4114 temp = I915_READ(reg);
4115 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4116 TRANS_DP_PORT_SEL_MASK);
4117 temp |= TRANS_DP_PORT_SEL_NONE;
4118 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004119
Daniel Vetterd925c592013-06-05 13:34:04 +02004120 /* disable DPLL_SEL */
4121 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004122 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004123 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004124 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004125
4126 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004127 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004128
4129 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004130 }
4131
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004132 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004133 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004134
4135 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004136 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004137 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004138}
4139
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004140static void haswell_crtc_disable(struct drm_crtc *crtc)
4141{
4142 struct drm_device *dev = crtc->dev;
4143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4145 struct intel_encoder *encoder;
4146 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004147 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004148
4149 if (!intel_crtc->active)
4150 return;
4151
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004152 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004153
Jani Nikula8807e552013-08-30 19:40:32 +03004154 for_each_encoder_on_crtc(dev, crtc, encoder) {
4155 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004156 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004157 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004158
Paulo Zanoni86642812013-04-12 17:57:57 -03004159 if (intel_crtc->config.has_pch_encoder)
4160 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004161 intel_disable_pipe(dev_priv, pipe);
4162
Paulo Zanoniad80a812012-10-24 16:06:19 -02004163 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004164
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004165 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004166
Paulo Zanoni1f544382012-10-24 11:32:00 -02004167 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004168
4169 for_each_encoder_on_crtc(dev, crtc, encoder)
4170 if (encoder->post_disable)
4171 encoder->post_disable(encoder);
4172
Daniel Vetter88adfff2013-03-28 10:42:01 +01004173 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004174 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004175 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004176 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004177 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004178
4179 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004180 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004181
4182 mutex_lock(&dev->struct_mutex);
4183 intel_update_fbc(dev);
4184 mutex_unlock(&dev->struct_mutex);
4185}
4186
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004187static void ironlake_crtc_off(struct drm_crtc *crtc)
4188{
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004190 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004191}
4192
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004193static void haswell_crtc_off(struct drm_crtc *crtc)
4194{
4195 intel_ddi_put_crtc_pll(crtc);
4196}
4197
Jesse Barnes2dd24552013-04-25 12:55:01 -07004198static void i9xx_pfit_enable(struct intel_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->base.dev;
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 struct intel_crtc_config *pipe_config = &crtc->config;
4203
Daniel Vetter328d8e82013-05-08 10:36:31 +02004204 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004205 return;
4206
Daniel Vetterc0b03412013-05-28 12:05:54 +02004207 /*
4208 * The panel fitter should only be adjusted whilst the pipe is disabled,
4209 * according to register description and PRM.
4210 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004211 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4212 assert_pipe_disabled(dev_priv, crtc->pipe);
4213
Jesse Barnesb074cec2013-04-25 12:55:02 -07004214 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4215 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004216
4217 /* Border color in case we don't scale up to the full screen. Black by
4218 * default, change to something else for debugging. */
4219 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004220}
4221
Imre Deak77d22dc2014-03-05 16:20:52 +02004222#define for_each_power_domain(domain, mask) \
4223 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4224 if ((1 << (domain)) & (mask))
4225
Imre Deak319be8a2014-03-04 19:22:57 +02004226enum intel_display_power_domain
4227intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004228{
Imre Deak319be8a2014-03-04 19:22:57 +02004229 struct drm_device *dev = intel_encoder->base.dev;
4230 struct intel_digital_port *intel_dig_port;
4231
4232 switch (intel_encoder->type) {
4233 case INTEL_OUTPUT_UNKNOWN:
4234 /* Only DDI platforms should ever use this output type */
4235 WARN_ON_ONCE(!HAS_DDI(dev));
4236 case INTEL_OUTPUT_DISPLAYPORT:
4237 case INTEL_OUTPUT_HDMI:
4238 case INTEL_OUTPUT_EDP:
4239 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4240 switch (intel_dig_port->port) {
4241 case PORT_A:
4242 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4243 case PORT_B:
4244 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4245 case PORT_C:
4246 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4247 case PORT_D:
4248 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4249 default:
4250 WARN_ON_ONCE(1);
4251 return POWER_DOMAIN_PORT_OTHER;
4252 }
4253 case INTEL_OUTPUT_ANALOG:
4254 return POWER_DOMAIN_PORT_CRT;
4255 case INTEL_OUTPUT_DSI:
4256 return POWER_DOMAIN_PORT_DSI;
4257 default:
4258 return POWER_DOMAIN_PORT_OTHER;
4259 }
4260}
4261
4262static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4263{
4264 struct drm_device *dev = crtc->dev;
4265 struct intel_encoder *intel_encoder;
4266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4267 enum pipe pipe = intel_crtc->pipe;
4268 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004269 unsigned long mask;
4270 enum transcoder transcoder;
4271
4272 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4273
4274 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4275 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4276 if (pfit_enabled)
4277 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4278
Imre Deak319be8a2014-03-04 19:22:57 +02004279 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4280 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4281
Imre Deak77d22dc2014-03-05 16:20:52 +02004282 return mask;
4283}
4284
4285void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4286 bool enable)
4287{
4288 if (dev_priv->power_domains.init_power_on == enable)
4289 return;
4290
4291 if (enable)
4292 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4293 else
4294 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4295
4296 dev_priv->power_domains.init_power_on = enable;
4297}
4298
4299static void modeset_update_crtc_power_domains(struct drm_device *dev)
4300{
4301 struct drm_i915_private *dev_priv = dev->dev_private;
4302 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4303 struct intel_crtc *crtc;
4304
4305 /*
4306 * First get all needed power domains, then put all unneeded, to avoid
4307 * any unnecessary toggling of the power wells.
4308 */
4309 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4310 enum intel_display_power_domain domain;
4311
4312 if (!crtc->base.enabled)
4313 continue;
4314
Imre Deak319be8a2014-03-04 19:22:57 +02004315 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004316
4317 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4318 intel_display_power_get(dev_priv, domain);
4319 }
4320
4321 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4322 enum intel_display_power_domain domain;
4323
4324 for_each_power_domain(domain, crtc->enabled_power_domains)
4325 intel_display_power_put(dev_priv, domain);
4326
4327 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4328 }
4329
4330 intel_display_set_init_power(dev_priv, false);
4331}
4332
Jesse Barnes586f49d2013-11-04 16:06:59 -08004333int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004334{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004335 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004336
Jesse Barnes586f49d2013-11-04 16:06:59 -08004337 /* Obtain SKU information */
4338 mutex_lock(&dev_priv->dpio_lock);
4339 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4340 CCK_FUSE_HPLL_FREQ_MASK;
4341 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004342
Jesse Barnes586f49d2013-11-04 16:06:59 -08004343 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004344}
4345
4346/* Adjust CDclk dividers to allow high res or save power if possible */
4347static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4348{
4349 struct drm_i915_private *dev_priv = dev->dev_private;
4350 u32 val, cmd;
4351
Imre Deakd60c4472014-03-27 17:45:10 +02004352 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4353 dev_priv->vlv_cdclk_freq = cdclk;
4354
Jesse Barnes30a970c2013-11-04 13:48:12 -08004355 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4356 cmd = 2;
4357 else if (cdclk == 266)
4358 cmd = 1;
4359 else
4360 cmd = 0;
4361
4362 mutex_lock(&dev_priv->rps.hw_lock);
4363 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4364 val &= ~DSPFREQGUAR_MASK;
4365 val |= (cmd << DSPFREQGUAR_SHIFT);
4366 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4367 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4368 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4369 50)) {
4370 DRM_ERROR("timed out waiting for CDclk change\n");
4371 }
4372 mutex_unlock(&dev_priv->rps.hw_lock);
4373
4374 if (cdclk == 400) {
4375 u32 divider, vco;
4376
4377 vco = valleyview_get_vco(dev_priv);
4378 divider = ((vco << 1) / cdclk) - 1;
4379
4380 mutex_lock(&dev_priv->dpio_lock);
4381 /* adjust cdclk divider */
4382 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4383 val &= ~0xf;
4384 val |= divider;
4385 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4386 mutex_unlock(&dev_priv->dpio_lock);
4387 }
4388
4389 mutex_lock(&dev_priv->dpio_lock);
4390 /* adjust self-refresh exit latency value */
4391 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4392 val &= ~0x7f;
4393
4394 /*
4395 * For high bandwidth configs, we set a higher latency in the bunit
4396 * so that the core display fetch happens in time to avoid underruns.
4397 */
4398 if (cdclk == 400)
4399 val |= 4500 / 250; /* 4.5 usec */
4400 else
4401 val |= 3000 / 250; /* 3.0 usec */
4402 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4403 mutex_unlock(&dev_priv->dpio_lock);
4404
4405 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4406 intel_i2c_reset(dev);
4407}
4408
Imre Deakd60c4472014-03-27 17:45:10 +02004409int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004410{
4411 int cur_cdclk, vco;
4412 int divider;
4413
4414 vco = valleyview_get_vco(dev_priv);
4415
4416 mutex_lock(&dev_priv->dpio_lock);
4417 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4418 mutex_unlock(&dev_priv->dpio_lock);
4419
4420 divider &= 0xf;
4421
4422 cur_cdclk = (vco << 1) / (divider + 1);
4423
4424 return cur_cdclk;
4425}
4426
4427static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4428 int max_pixclk)
4429{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004430 /*
4431 * Really only a few cases to deal with, as only 4 CDclks are supported:
4432 * 200MHz
4433 * 267MHz
4434 * 320MHz
4435 * 400MHz
4436 * So we check to see whether we're above 90% of the lower bin and
4437 * adjust if needed.
4438 */
4439 if (max_pixclk > 288000) {
4440 return 400;
4441 } else if (max_pixclk > 240000) {
4442 return 320;
4443 } else
4444 return 266;
4445 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4446}
4447
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004448/* compute the max pixel clock for new configuration */
4449static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004450{
4451 struct drm_device *dev = dev_priv->dev;
4452 struct intel_crtc *intel_crtc;
4453 int max_pixclk = 0;
4454
4455 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4456 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004457 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004458 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004459 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004460 }
4461
4462 return max_pixclk;
4463}
4464
4465static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004466 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004467{
4468 struct drm_i915_private *dev_priv = dev->dev_private;
4469 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004470 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004471
Imre Deakd60c4472014-03-27 17:45:10 +02004472 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4473 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004474 return;
4475
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004476 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4478 base.head)
4479 if (intel_crtc->base.enabled)
4480 *prepare_pipes |= (1 << intel_crtc->pipe);
4481}
4482
4483static void valleyview_modeset_global_resources(struct drm_device *dev)
4484{
4485 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004486 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004487 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4488
Imre Deakd60c4472014-03-27 17:45:10 +02004489 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004490 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004491 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004492}
4493
Jesse Barnes89b667f2013-04-18 14:51:36 -07004494static void valleyview_crtc_enable(struct drm_crtc *crtc)
4495{
4496 struct drm_device *dev = crtc->dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4499 struct intel_encoder *encoder;
4500 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004501 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004502
4503 WARN_ON(!crtc->enabled);
4504
4505 if (intel_crtc->active)
4506 return;
4507
4508 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004509
Jesse Barnes89b667f2013-04-18 14:51:36 -07004510 for_each_encoder_on_crtc(dev, crtc, encoder)
4511 if (encoder->pre_pll_enable)
4512 encoder->pre_pll_enable(encoder);
4513
Jani Nikula23538ef2013-08-27 15:12:22 +03004514 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4515
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004516 if (!is_dsi) {
4517 if (IS_CHERRYVIEW(dev))
4518 chv_enable_pll(intel_crtc);
4519 else
4520 vlv_enable_pll(intel_crtc);
4521 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004522
4523 for_each_encoder_on_crtc(dev, crtc, encoder)
4524 if (encoder->pre_enable)
4525 encoder->pre_enable(encoder);
4526
Jesse Barnes2dd24552013-04-25 12:55:01 -07004527 i9xx_pfit_enable(intel_crtc);
4528
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004529 intel_crtc_load_lut(crtc);
4530
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004531 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004532 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004533 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004534 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004535
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004536 intel_crtc_enable_planes(crtc);
Jani Nikula50049452013-07-30 12:20:32 +03004537
4538 for_each_encoder_on_crtc(dev, crtc, encoder)
4539 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004540}
4541
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004542static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004543{
4544 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004545 struct drm_i915_private *dev_priv = dev->dev_private;
4546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004547 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004548 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004549
Daniel Vetter08a48462012-07-02 11:43:47 +02004550 WARN_ON(!crtc->enabled);
4551
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004552 if (intel_crtc->active)
4553 return;
4554
4555 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004556
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004557 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004558 if (encoder->pre_enable)
4559 encoder->pre_enable(encoder);
4560
Daniel Vetterf6736a12013-06-05 13:34:30 +02004561 i9xx_enable_pll(intel_crtc);
4562
Jesse Barnes2dd24552013-04-25 12:55:01 -07004563 i9xx_pfit_enable(intel_crtc);
4564
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004565 intel_crtc_load_lut(crtc);
4566
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004567 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004568 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004569 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004570 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004571
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004572 intel_crtc_enable_planes(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004573
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004574 for_each_encoder_on_crtc(dev, crtc, encoder)
4575 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004576}
4577
Daniel Vetter87476d62013-04-11 16:29:06 +02004578static void i9xx_pfit_disable(struct intel_crtc *crtc)
4579{
4580 struct drm_device *dev = crtc->base.dev;
4581 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004582
4583 if (!crtc->config.gmch_pfit.control)
4584 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004585
4586 assert_pipe_disabled(dev_priv, crtc->pipe);
4587
Daniel Vetter328d8e82013-05-08 10:36:31 +02004588 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4589 I915_READ(PFIT_CONTROL));
4590 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004591}
4592
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004593static void i9xx_crtc_disable(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004598 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004599 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004600
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004601 if (!intel_crtc->active)
4602 return;
4603
Daniel Vetterea9d7582012-07-10 10:42:52 +02004604 for_each_encoder_on_crtc(dev, crtc, encoder)
4605 encoder->disable(encoder);
4606
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004607 intel_crtc_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004608
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004609 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004610 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004611
Daniel Vetter87476d62013-04-11 16:29:06 +02004612 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004613
Jesse Barnes89b667f2013-04-18 14:51:36 -07004614 for_each_encoder_on_crtc(dev, crtc, encoder)
4615 if (encoder->post_disable)
4616 encoder->post_disable(encoder);
4617
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004618 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4619 if (IS_CHERRYVIEW(dev))
4620 chv_disable_pll(dev_priv, pipe);
4621 else if (IS_VALLEYVIEW(dev))
4622 vlv_disable_pll(dev_priv, pipe);
4623 else
4624 i9xx_disable_pll(dev_priv, pipe);
4625 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004626
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004627 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004628 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004629
Chris Wilson6b383a72010-09-13 13:54:26 +01004630 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004631}
4632
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004633static void i9xx_crtc_off(struct drm_crtc *crtc)
4634{
4635}
4636
Daniel Vetter976f8a22012-07-08 22:34:21 +02004637static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4638 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004639{
4640 struct drm_device *dev = crtc->dev;
4641 struct drm_i915_master_private *master_priv;
4642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4643 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004644
4645 if (!dev->primary->master)
4646 return;
4647
4648 master_priv = dev->primary->master->driver_priv;
4649 if (!master_priv->sarea_priv)
4650 return;
4651
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 switch (pipe) {
4653 case 0:
4654 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4655 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4656 break;
4657 case 1:
4658 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4659 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4660 break;
4661 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004662 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004663 break;
4664 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004665}
4666
Daniel Vetter976f8a22012-07-08 22:34:21 +02004667/**
4668 * Sets the power management mode of the pipe and plane.
4669 */
4670void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004671{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004672 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004673 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004674 struct intel_encoder *intel_encoder;
4675 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004676
Daniel Vetter976f8a22012-07-08 22:34:21 +02004677 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4678 enable |= intel_encoder->connectors_active;
4679
4680 if (enable)
4681 dev_priv->display.crtc_enable(crtc);
4682 else
4683 dev_priv->display.crtc_disable(crtc);
4684
4685 intel_crtc_update_sarea(crtc, enable);
4686}
4687
Daniel Vetter976f8a22012-07-08 22:34:21 +02004688static void intel_crtc_disable(struct drm_crtc *crtc)
4689{
4690 struct drm_device *dev = crtc->dev;
4691 struct drm_connector *connector;
4692 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004694
4695 /* crtc should still be enabled when we disable it. */
4696 WARN_ON(!crtc->enabled);
4697
4698 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004699 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004700 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004701 dev_priv->display.off(crtc);
4702
Chris Wilson931872f2012-01-16 23:01:13 +00004703 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004704 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004705 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004706
Matt Roperf4510a22014-04-01 15:22:40 -07004707 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004708 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004709 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004710 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004711 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004712 }
4713
4714 /* Update computed state. */
4715 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4716 if (!connector->encoder || !connector->encoder->crtc)
4717 continue;
4718
4719 if (connector->encoder->crtc != crtc)
4720 continue;
4721
4722 connector->dpms = DRM_MODE_DPMS_OFF;
4723 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004724 }
4725}
4726
Chris Wilsonea5b2132010-08-04 13:50:23 +01004727void intel_encoder_destroy(struct drm_encoder *encoder)
4728{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004729 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004730
Chris Wilsonea5b2132010-08-04 13:50:23 +01004731 drm_encoder_cleanup(encoder);
4732 kfree(intel_encoder);
4733}
4734
Damien Lespiau92373292013-08-08 22:28:57 +01004735/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004736 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4737 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004738static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004739{
4740 if (mode == DRM_MODE_DPMS_ON) {
4741 encoder->connectors_active = true;
4742
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004743 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004744 } else {
4745 encoder->connectors_active = false;
4746
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004747 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004748 }
4749}
4750
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004751/* Cross check the actual hw state with our own modeset state tracking (and it's
4752 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004753static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004754{
4755 if (connector->get_hw_state(connector)) {
4756 struct intel_encoder *encoder = connector->encoder;
4757 struct drm_crtc *crtc;
4758 bool encoder_enabled;
4759 enum pipe pipe;
4760
4761 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4762 connector->base.base.id,
4763 drm_get_connector_name(&connector->base));
4764
4765 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4766 "wrong connector dpms state\n");
4767 WARN(connector->base.encoder != &encoder->base,
4768 "active connector not linked to encoder\n");
4769 WARN(!encoder->connectors_active,
4770 "encoder->connectors_active not set\n");
4771
4772 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4773 WARN(!encoder_enabled, "encoder not enabled\n");
4774 if (WARN_ON(!encoder->base.crtc))
4775 return;
4776
4777 crtc = encoder->base.crtc;
4778
4779 WARN(!crtc->enabled, "crtc not enabled\n");
4780 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4781 WARN(pipe != to_intel_crtc(crtc)->pipe,
4782 "encoder active on the wrong pipe\n");
4783 }
4784}
4785
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004786/* Even simpler default implementation, if there's really no special case to
4787 * consider. */
4788void intel_connector_dpms(struct drm_connector *connector, int mode)
4789{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004790 /* All the simple cases only support two dpms states. */
4791 if (mode != DRM_MODE_DPMS_ON)
4792 mode = DRM_MODE_DPMS_OFF;
4793
4794 if (mode == connector->dpms)
4795 return;
4796
4797 connector->dpms = mode;
4798
4799 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004800 if (connector->encoder)
4801 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004802
Daniel Vetterb9805142012-08-31 17:37:33 +02004803 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004804}
4805
Daniel Vetterf0947c32012-07-02 13:10:34 +02004806/* Simple connector->get_hw_state implementation for encoders that support only
4807 * one connector and no cloning and hence the encoder state determines the state
4808 * of the connector. */
4809bool intel_connector_get_hw_state(struct intel_connector *connector)
4810{
Daniel Vetter24929352012-07-02 20:28:59 +02004811 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004812 struct intel_encoder *encoder = connector->encoder;
4813
4814 return encoder->get_hw_state(encoder, &pipe);
4815}
4816
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004817static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4818 struct intel_crtc_config *pipe_config)
4819{
4820 struct drm_i915_private *dev_priv = dev->dev_private;
4821 struct intel_crtc *pipe_B_crtc =
4822 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4823
4824 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4825 pipe_name(pipe), pipe_config->fdi_lanes);
4826 if (pipe_config->fdi_lanes > 4) {
4827 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4828 pipe_name(pipe), pipe_config->fdi_lanes);
4829 return false;
4830 }
4831
Paulo Zanonibafb6552013-11-02 21:07:44 -07004832 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004833 if (pipe_config->fdi_lanes > 2) {
4834 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4835 pipe_config->fdi_lanes);
4836 return false;
4837 } else {
4838 return true;
4839 }
4840 }
4841
4842 if (INTEL_INFO(dev)->num_pipes == 2)
4843 return true;
4844
4845 /* Ivybridge 3 pipe is really complicated */
4846 switch (pipe) {
4847 case PIPE_A:
4848 return true;
4849 case PIPE_B:
4850 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4851 pipe_config->fdi_lanes > 2) {
4852 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4853 pipe_name(pipe), pipe_config->fdi_lanes);
4854 return false;
4855 }
4856 return true;
4857 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004858 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004859 pipe_B_crtc->config.fdi_lanes <= 2) {
4860 if (pipe_config->fdi_lanes > 2) {
4861 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4862 pipe_name(pipe), pipe_config->fdi_lanes);
4863 return false;
4864 }
4865 } else {
4866 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4867 return false;
4868 }
4869 return true;
4870 default:
4871 BUG();
4872 }
4873}
4874
Daniel Vettere29c22c2013-02-21 00:00:16 +01004875#define RETRY 1
4876static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4877 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004878{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004879 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004880 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004881 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004882 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004883
Daniel Vettere29c22c2013-02-21 00:00:16 +01004884retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004885 /* FDI is a binary signal running at ~2.7GHz, encoding
4886 * each output octet as 10 bits. The actual frequency
4887 * is stored as a divider into a 100MHz clock, and the
4888 * mode pixel clock is stored in units of 1KHz.
4889 * Hence the bw of each lane in terms of the mode signal
4890 * is:
4891 */
4892 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4893
Damien Lespiau241bfc32013-09-25 16:45:37 +01004894 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004895
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004896 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004897 pipe_config->pipe_bpp);
4898
4899 pipe_config->fdi_lanes = lane;
4900
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004901 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004902 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004903
Daniel Vettere29c22c2013-02-21 00:00:16 +01004904 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4905 intel_crtc->pipe, pipe_config);
4906 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4907 pipe_config->pipe_bpp -= 2*3;
4908 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4909 pipe_config->pipe_bpp);
4910 needs_recompute = true;
4911 pipe_config->bw_constrained = true;
4912
4913 goto retry;
4914 }
4915
4916 if (needs_recompute)
4917 return RETRY;
4918
4919 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004920}
4921
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004922static void hsw_compute_ips_config(struct intel_crtc *crtc,
4923 struct intel_crtc_config *pipe_config)
4924{
Jani Nikulad330a952014-01-21 11:24:25 +02004925 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004926 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004927 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004928}
4929
Daniel Vettera43f6e02013-06-07 23:10:32 +02004930static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004931 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004932{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004933 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004934 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004935
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004936 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004937 if (INTEL_INFO(dev)->gen < 4) {
4938 struct drm_i915_private *dev_priv = dev->dev_private;
4939 int clock_limit =
4940 dev_priv->display.get_display_clock_speed(dev);
4941
4942 /*
4943 * Enable pixel doubling when the dot clock
4944 * is > 90% of the (display) core speed.
4945 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004946 * GDG double wide on either pipe,
4947 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004948 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004949 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004950 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004951 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004952 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004953 }
4954
Damien Lespiau241bfc32013-09-25 16:45:37 +01004955 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004956 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004957 }
Chris Wilson89749352010-09-12 18:25:19 +01004958
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004959 /*
4960 * Pipe horizontal size must be even in:
4961 * - DVO ganged mode
4962 * - LVDS dual channel mode
4963 * - Double wide pipe
4964 */
4965 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4966 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4967 pipe_config->pipe_src_w &= ~1;
4968
Damien Lespiau8693a822013-05-03 18:48:11 +01004969 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4970 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004971 */
4972 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4973 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004974 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004975
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004976 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004977 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004978 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004979 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4980 * for lvds. */
4981 pipe_config->pipe_bpp = 8*3;
4982 }
4983
Damien Lespiauf5adf942013-06-24 18:29:34 +01004984 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004985 hsw_compute_ips_config(crtc, pipe_config);
4986
4987 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4988 * clock survives for now. */
4989 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4990 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004991
Daniel Vetter877d48d2013-04-19 11:24:43 +02004992 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004993 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004994
Daniel Vettere29c22c2013-02-21 00:00:16 +01004995 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004996}
4997
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004998static int valleyview_get_display_clock_speed(struct drm_device *dev)
4999{
5000 return 400000; /* FIXME */
5001}
5002
Jesse Barnese70236a2009-09-21 10:42:27 -07005003static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005004{
Jesse Barnese70236a2009-09-21 10:42:27 -07005005 return 400000;
5006}
Jesse Barnes79e53942008-11-07 14:24:08 -08005007
Jesse Barnese70236a2009-09-21 10:42:27 -07005008static int i915_get_display_clock_speed(struct drm_device *dev)
5009{
5010 return 333000;
5011}
Jesse Barnes79e53942008-11-07 14:24:08 -08005012
Jesse Barnese70236a2009-09-21 10:42:27 -07005013static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5014{
5015 return 200000;
5016}
Jesse Barnes79e53942008-11-07 14:24:08 -08005017
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005018static int pnv_get_display_clock_speed(struct drm_device *dev)
5019{
5020 u16 gcfgc = 0;
5021
5022 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5023
5024 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5025 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5026 return 267000;
5027 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5028 return 333000;
5029 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5030 return 444000;
5031 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5032 return 200000;
5033 default:
5034 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5035 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5036 return 133000;
5037 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5038 return 167000;
5039 }
5040}
5041
Jesse Barnese70236a2009-09-21 10:42:27 -07005042static int i915gm_get_display_clock_speed(struct drm_device *dev)
5043{
5044 u16 gcfgc = 0;
5045
5046 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5047
5048 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005050 else {
5051 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5052 case GC_DISPLAY_CLOCK_333_MHZ:
5053 return 333000;
5054 default:
5055 case GC_DISPLAY_CLOCK_190_200_MHZ:
5056 return 190000;
5057 }
5058 }
5059}
Jesse Barnes79e53942008-11-07 14:24:08 -08005060
Jesse Barnese70236a2009-09-21 10:42:27 -07005061static int i865_get_display_clock_speed(struct drm_device *dev)
5062{
5063 return 266000;
5064}
5065
5066static int i855_get_display_clock_speed(struct drm_device *dev)
5067{
5068 u16 hpllcc = 0;
5069 /* Assume that the hardware is in the high speed state. This
5070 * should be the default.
5071 */
5072 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5073 case GC_CLOCK_133_200:
5074 case GC_CLOCK_100_200:
5075 return 200000;
5076 case GC_CLOCK_166_250:
5077 return 250000;
5078 case GC_CLOCK_100_133:
5079 return 133000;
5080 }
5081
5082 /* Shouldn't happen */
5083 return 0;
5084}
5085
5086static int i830_get_display_clock_speed(struct drm_device *dev)
5087{
5088 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005089}
5090
Zhenyu Wang2c072452009-06-05 15:38:42 +08005091static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005092intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005093{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005094 while (*num > DATA_LINK_M_N_MASK ||
5095 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005096 *num >>= 1;
5097 *den >>= 1;
5098 }
5099}
5100
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005101static void compute_m_n(unsigned int m, unsigned int n,
5102 uint32_t *ret_m, uint32_t *ret_n)
5103{
5104 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5105 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5106 intel_reduce_m_n_ratio(ret_m, ret_n);
5107}
5108
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005109void
5110intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5111 int pixel_clock, int link_clock,
5112 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005113{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005114 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005115
5116 compute_m_n(bits_per_pixel * pixel_clock,
5117 link_clock * nlanes * 8,
5118 &m_n->gmch_m, &m_n->gmch_n);
5119
5120 compute_m_n(pixel_clock, link_clock,
5121 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005122}
5123
Chris Wilsona7615032011-01-12 17:04:08 +00005124static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5125{
Jani Nikulad330a952014-01-21 11:24:25 +02005126 if (i915.panel_use_ssc >= 0)
5127 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005128 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005129 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005130}
5131
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005132static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5133{
5134 struct drm_device *dev = crtc->dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 int refclk;
5137
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005138 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005139 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005140 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005141 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005142 refclk = dev_priv->vbt.lvds_ssc_freq;
5143 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005144 } else if (!IS_GEN2(dev)) {
5145 refclk = 96000;
5146 } else {
5147 refclk = 48000;
5148 }
5149
5150 return refclk;
5151}
5152
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005153static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005154{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005155 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005156}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005157
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005158static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5159{
5160 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005161}
5162
Daniel Vetterf47709a2013-03-28 10:42:02 +01005163static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005164 intel_clock_t *reduced_clock)
5165{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005166 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005167 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005168 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005169 u32 fp, fp2 = 0;
5170
5171 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005172 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005173 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005174 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005175 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005176 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005177 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005178 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005179 }
5180
5181 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005182 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005183
Daniel Vetterf47709a2013-03-28 10:42:02 +01005184 crtc->lowfreq_avail = false;
5185 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005186 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005187 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005188 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005189 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005190 } else {
5191 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005192 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005193 }
5194}
5195
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005196static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5197 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005198{
5199 u32 reg_val;
5200
5201 /*
5202 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5203 * and set it to a reasonable value instead.
5204 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005205 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005206 reg_val &= 0xffffff00;
5207 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005208 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005210 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005211 reg_val &= 0x8cffffff;
5212 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005213 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005215 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005216 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005217 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005218
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005219 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005220 reg_val &= 0x00ffffff;
5221 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005222 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005223}
5224
Daniel Vetterb5518422013-05-03 11:49:48 +02005225static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5226 struct intel_link_m_n *m_n)
5227{
5228 struct drm_device *dev = crtc->base.dev;
5229 struct drm_i915_private *dev_priv = dev->dev_private;
5230 int pipe = crtc->pipe;
5231
Daniel Vettere3b95f12013-05-03 11:49:49 +02005232 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5233 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5234 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5235 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005236}
5237
5238static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5239 struct intel_link_m_n *m_n)
5240{
5241 struct drm_device *dev = crtc->base.dev;
5242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 int pipe = crtc->pipe;
5244 enum transcoder transcoder = crtc->config.cpu_transcoder;
5245
5246 if (INTEL_INFO(dev)->gen >= 5) {
5247 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5248 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5249 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5250 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5251 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005252 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5253 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5254 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5255 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005256 }
5257}
5258
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005259static void intel_dp_set_m_n(struct intel_crtc *crtc)
5260{
5261 if (crtc->config.has_pch_encoder)
5262 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5263 else
5264 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5265}
5266
Daniel Vetterf47709a2013-03-28 10:42:02 +01005267static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005268{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005269 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005270 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005271 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005272 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005273 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005274 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005275
Daniel Vetter09153002012-12-12 14:06:44 +01005276 mutex_lock(&dev_priv->dpio_lock);
5277
Daniel Vetterf47709a2013-03-28 10:42:02 +01005278 bestn = crtc->config.dpll.n;
5279 bestm1 = crtc->config.dpll.m1;
5280 bestm2 = crtc->config.dpll.m2;
5281 bestp1 = crtc->config.dpll.p1;
5282 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005283
Jesse Barnes89b667f2013-04-18 14:51:36 -07005284 /* See eDP HDMI DPIO driver vbios notes doc */
5285
5286 /* PLL B needs special handling */
5287 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005288 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005289
5290 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005292
5293 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005294 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005295 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005297
5298 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005299 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005300
5301 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005302 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5303 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5304 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005305 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005306
5307 /*
5308 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5309 * but we don't support that).
5310 * Note: don't use the DAC post divider as it seems unstable.
5311 */
5312 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005314
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005315 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005317
Jesse Barnes89b667f2013-04-18 14:51:36 -07005318 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005319 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005320 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005321 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005323 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005324 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005326 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005327
Jesse Barnes89b667f2013-04-18 14:51:36 -07005328 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5329 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5330 /* Use SSC source */
5331 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005333 0x0df40000);
5334 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005336 0x0df70000);
5337 } else { /* HDMI or VGA */
5338 /* Use bend source */
5339 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005340 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005341 0x0df70000);
5342 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005343 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005344 0x0df40000);
5345 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005346
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005347 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005348 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5349 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5350 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5351 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005352 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005353
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005354 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005355
Imre Deake5cbfbf2014-01-09 17:08:16 +02005356 /*
5357 * Enable DPIO clock input. We should never disable the reference
5358 * clock for pipe B, since VGA hotplug / manual detection depends
5359 * on it.
5360 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005361 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5362 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005363 /* We should never disable this, set it here for state tracking */
5364 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005365 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005366 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005367 crtc->config.dpll_hw_state.dpll = dpll;
5368
Daniel Vetteref1b4602013-06-01 17:17:04 +02005369 dpll_md = (crtc->config.pixel_multiplier - 1)
5370 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005371 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5372
Daniel Vetter09153002012-12-12 14:06:44 +01005373 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005374}
5375
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005376static void chv_update_pll(struct intel_crtc *crtc)
5377{
5378 struct drm_device *dev = crtc->base.dev;
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380 int pipe = crtc->pipe;
5381 int dpll_reg = DPLL(crtc->pipe);
5382 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5383 u32 val, loopfilter, intcoeff;
5384 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5385 int refclk;
5386
5387 mutex_lock(&dev_priv->dpio_lock);
5388
5389 bestn = crtc->config.dpll.n;
5390 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5391 bestm1 = crtc->config.dpll.m1;
5392 bestm2 = crtc->config.dpll.m2 >> 22;
5393 bestp1 = crtc->config.dpll.p1;
5394 bestp2 = crtc->config.dpll.p2;
5395
5396 /*
5397 * Enable Refclk and SSC
5398 */
5399 val = I915_READ(dpll_reg);
5400 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5401 I915_WRITE(dpll_reg, val);
5402
5403 /* Propagate soft reset to data lane reset */
5404 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5405 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5406 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5407
5408 /* Disable 10bit clock to display controller */
5409 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5410 val &= ~DPIO_DCLKP_EN;
5411 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5412
5413 /* p1 and p2 divider */
5414 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5415 5 << DPIO_CHV_S1_DIV_SHIFT |
5416 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5417 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5418 1 << DPIO_CHV_K_DIV_SHIFT);
5419
5420 /* Feedback post-divider - m2 */
5421 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5422
5423 /* Feedback refclk divider - n and m1 */
5424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5425 DPIO_CHV_M1_DIV_BY_2 |
5426 1 << DPIO_CHV_N_DIV_SHIFT);
5427
5428 /* M2 fraction division */
5429 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5430
5431 /* M2 fraction division enable */
5432 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5433 DPIO_CHV_FRAC_DIV_EN |
5434 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5435
5436 /* Loop filter */
5437 refclk = i9xx_get_refclk(&crtc->base, 0);
5438 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5439 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5440 if (refclk == 100000)
5441 intcoeff = 11;
5442 else if (refclk == 38400)
5443 intcoeff = 10;
5444 else
5445 intcoeff = 9;
5446 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5447 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5448
5449 /* AFC Recal */
5450 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5451 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5452 DPIO_AFC_RECAL);
5453
5454 mutex_unlock(&dev_priv->dpio_lock);
5455}
5456
Daniel Vetterf47709a2013-03-28 10:42:02 +01005457static void i9xx_update_pll(struct intel_crtc *crtc,
5458 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005459 int num_connectors)
5460{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005461 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005463 u32 dpll;
5464 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005465 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005466
Daniel Vetterf47709a2013-03-28 10:42:02 +01005467 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305468
Daniel Vetterf47709a2013-03-28 10:42:02 +01005469 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5470 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005471
5472 dpll = DPLL_VGA_MODE_DIS;
5473
Daniel Vetterf47709a2013-03-28 10:42:02 +01005474 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005475 dpll |= DPLLB_MODE_LVDS;
5476 else
5477 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005478
Daniel Vetteref1b4602013-06-01 17:17:04 +02005479 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005480 dpll |= (crtc->config.pixel_multiplier - 1)
5481 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005482 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005483
5484 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005485 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005486
Daniel Vetterf47709a2013-03-28 10:42:02 +01005487 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005488 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005489
5490 /* compute bitmask from p1 value */
5491 if (IS_PINEVIEW(dev))
5492 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5493 else {
5494 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5495 if (IS_G4X(dev) && reduced_clock)
5496 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5497 }
5498 switch (clock->p2) {
5499 case 5:
5500 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5501 break;
5502 case 7:
5503 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5504 break;
5505 case 10:
5506 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5507 break;
5508 case 14:
5509 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5510 break;
5511 }
5512 if (INTEL_INFO(dev)->gen >= 4)
5513 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5514
Daniel Vetter09ede542013-04-30 14:01:45 +02005515 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005516 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005517 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005518 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5519 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5520 else
5521 dpll |= PLL_REF_INPUT_DREFCLK;
5522
5523 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005524 crtc->config.dpll_hw_state.dpll = dpll;
5525
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005526 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005527 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5528 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005529 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005530 }
5531}
5532
Daniel Vetterf47709a2013-03-28 10:42:02 +01005533static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005534 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005535 int num_connectors)
5536{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005537 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005538 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005539 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005540 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005541
Daniel Vetterf47709a2013-03-28 10:42:02 +01005542 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305543
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005544 dpll = DPLL_VGA_MODE_DIS;
5545
Daniel Vetterf47709a2013-03-28 10:42:02 +01005546 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005547 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5548 } else {
5549 if (clock->p1 == 2)
5550 dpll |= PLL_P1_DIVIDE_BY_TWO;
5551 else
5552 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5553 if (clock->p2 == 4)
5554 dpll |= PLL_P2_DIVIDE_BY_4;
5555 }
5556
Daniel Vetter4a33e482013-07-06 12:52:05 +02005557 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5558 dpll |= DPLL_DVO_2X_MODE;
5559
Daniel Vetterf47709a2013-03-28 10:42:02 +01005560 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005561 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5562 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5563 else
5564 dpll |= PLL_REF_INPUT_DREFCLK;
5565
5566 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005567 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005568}
5569
Daniel Vetter8a654f32013-06-01 17:16:22 +02005570static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005571{
5572 struct drm_device *dev = intel_crtc->base.dev;
5573 struct drm_i915_private *dev_priv = dev->dev_private;
5574 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005575 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005576 struct drm_display_mode *adjusted_mode =
5577 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005578 uint32_t crtc_vtotal, crtc_vblank_end;
5579 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005580
5581 /* We need to be careful not to changed the adjusted mode, for otherwise
5582 * the hw state checker will get angry at the mismatch. */
5583 crtc_vtotal = adjusted_mode->crtc_vtotal;
5584 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005585
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005586 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005587 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005588 crtc_vtotal -= 1;
5589 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005590
5591 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5592 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5593 else
5594 vsyncshift = adjusted_mode->crtc_hsync_start -
5595 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005596 if (vsyncshift < 0)
5597 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005598 }
5599
5600 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005601 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005602
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005603 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005604 (adjusted_mode->crtc_hdisplay - 1) |
5605 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005606 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005607 (adjusted_mode->crtc_hblank_start - 1) |
5608 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005609 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005610 (adjusted_mode->crtc_hsync_start - 1) |
5611 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5612
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005613 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005614 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005615 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005616 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005617 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005618 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005619 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005620 (adjusted_mode->crtc_vsync_start - 1) |
5621 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5622
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005623 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5624 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5625 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5626 * bits. */
5627 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5628 (pipe == PIPE_B || pipe == PIPE_C))
5629 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5630
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005631 /* pipesrc controls the size that is scaled from, which should
5632 * always be the user's requested size.
5633 */
5634 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005635 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5636 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005637}
5638
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005639static void intel_get_pipe_timings(struct intel_crtc *crtc,
5640 struct intel_crtc_config *pipe_config)
5641{
5642 struct drm_device *dev = crtc->base.dev;
5643 struct drm_i915_private *dev_priv = dev->dev_private;
5644 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5645 uint32_t tmp;
5646
5647 tmp = I915_READ(HTOTAL(cpu_transcoder));
5648 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5649 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5650 tmp = I915_READ(HBLANK(cpu_transcoder));
5651 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5652 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5653 tmp = I915_READ(HSYNC(cpu_transcoder));
5654 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5655 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5656
5657 tmp = I915_READ(VTOTAL(cpu_transcoder));
5658 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5659 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5660 tmp = I915_READ(VBLANK(cpu_transcoder));
5661 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5662 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5663 tmp = I915_READ(VSYNC(cpu_transcoder));
5664 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5665 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5666
5667 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5668 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5669 pipe_config->adjusted_mode.crtc_vtotal += 1;
5670 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5671 }
5672
5673 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005674 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5675 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5676
5677 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5678 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005679}
5680
Daniel Vetterf6a83282014-02-11 15:28:57 -08005681void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5682 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005683{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005684 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5685 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5686 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5687 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005688
Daniel Vetterf6a83282014-02-11 15:28:57 -08005689 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5690 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5691 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5692 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005693
Daniel Vetterf6a83282014-02-11 15:28:57 -08005694 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005695
Daniel Vetterf6a83282014-02-11 15:28:57 -08005696 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5697 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005698}
5699
Daniel Vetter84b046f2013-02-19 18:48:54 +01005700static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5701{
5702 struct drm_device *dev = intel_crtc->base.dev;
5703 struct drm_i915_private *dev_priv = dev->dev_private;
5704 uint32_t pipeconf;
5705
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005706 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005707
Daniel Vetter67c72a12013-09-24 11:46:14 +02005708 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5709 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5710 pipeconf |= PIPECONF_ENABLE;
5711
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005712 if (intel_crtc->config.double_wide)
5713 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005714
Daniel Vetterff9ce462013-04-24 14:57:17 +02005715 /* only g4x and later have fancy bpc/dither controls */
5716 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005717 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5718 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5719 pipeconf |= PIPECONF_DITHER_EN |
5720 PIPECONF_DITHER_TYPE_SP;
5721
5722 switch (intel_crtc->config.pipe_bpp) {
5723 case 18:
5724 pipeconf |= PIPECONF_6BPC;
5725 break;
5726 case 24:
5727 pipeconf |= PIPECONF_8BPC;
5728 break;
5729 case 30:
5730 pipeconf |= PIPECONF_10BPC;
5731 break;
5732 default:
5733 /* Case prevented by intel_choose_pipe_bpp_dither. */
5734 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005735 }
5736 }
5737
5738 if (HAS_PIPE_CXSR(dev)) {
5739 if (intel_crtc->lowfreq_avail) {
5740 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5741 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5742 } else {
5743 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005744 }
5745 }
5746
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005747 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5748 if (INTEL_INFO(dev)->gen < 4 ||
5749 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5750 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5751 else
5752 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5753 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005754 pipeconf |= PIPECONF_PROGRESSIVE;
5755
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005756 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5757 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005758
Daniel Vetter84b046f2013-02-19 18:48:54 +01005759 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5760 POSTING_READ(PIPECONF(intel_crtc->pipe));
5761}
5762
Eric Anholtf564048e2011-03-30 13:01:02 -07005763static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005764 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005765 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005766{
5767 struct drm_device *dev = crtc->dev;
5768 struct drm_i915_private *dev_priv = dev->dev_private;
5769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5770 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005771 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005772 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005773 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005774 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005775 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005776 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005777 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005778 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005779 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005780
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005781 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005782 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 case INTEL_OUTPUT_LVDS:
5784 is_lvds = true;
5785 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005786 case INTEL_OUTPUT_DSI:
5787 is_dsi = true;
5788 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005789 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005790
Eric Anholtc751ce42010-03-25 11:48:48 -07005791 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005792 }
5793
Jani Nikulaf2335332013-09-13 11:03:09 +03005794 if (is_dsi)
5795 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005796
Jani Nikulaf2335332013-09-13 11:03:09 +03005797 if (!intel_crtc->config.clock_set) {
5798 refclk = i9xx_get_refclk(crtc, num_connectors);
5799
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005800 /*
5801 * Returns a set of divisors for the desired target clock with
5802 * the given refclk, or FALSE. The returned values represent
5803 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5804 * 2) / p1 / p2.
5805 */
5806 limit = intel_limit(crtc, refclk);
5807 ok = dev_priv->display.find_dpll(limit, crtc,
5808 intel_crtc->config.port_clock,
5809 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005810 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005811 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5812 return -EINVAL;
5813 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005814
Jani Nikulaf2335332013-09-13 11:03:09 +03005815 if (is_lvds && dev_priv->lvds_downclock_avail) {
5816 /*
5817 * Ensure we match the reduced clock's P to the target
5818 * clock. If the clocks don't match, we can't switch
5819 * the display clock by using the FP0/FP1. In such case
5820 * we will disable the LVDS downclock feature.
5821 */
5822 has_reduced_clock =
5823 dev_priv->display.find_dpll(limit, crtc,
5824 dev_priv->lvds_downclock,
5825 refclk, &clock,
5826 &reduced_clock);
5827 }
5828 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005829 intel_crtc->config.dpll.n = clock.n;
5830 intel_crtc->config.dpll.m1 = clock.m1;
5831 intel_crtc->config.dpll.m2 = clock.m2;
5832 intel_crtc->config.dpll.p1 = clock.p1;
5833 intel_crtc->config.dpll.p2 = clock.p2;
5834 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005835
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005836 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005837 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305838 has_reduced_clock ? &reduced_clock : NULL,
5839 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005840 } else if (IS_CHERRYVIEW(dev)) {
5841 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005842 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005843 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005844 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005845 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005846 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005847 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005848 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005849
Jani Nikulaf2335332013-09-13 11:03:09 +03005850skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005851 /* Set up the display plane register */
5852 dspcntr = DISPPLANE_GAMMA_ENABLE;
5853
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005854 if (!IS_VALLEYVIEW(dev)) {
5855 if (pipe == 0)
5856 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5857 else
5858 dspcntr |= DISPPLANE_SEL_PIPE_B;
5859 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005860
Ville Syrjälä2070f002014-03-31 18:21:25 +03005861 if (intel_crtc->config.has_dp_encoder)
5862 intel_dp_set_m_n(intel_crtc);
5863
Daniel Vetter8a654f32013-06-01 17:16:22 +02005864 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005865
5866 /* pipesrc and dspsize control the size that is scaled from,
5867 * which should always be the user's requested size.
5868 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005869 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005870 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5871 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005872 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005873
Daniel Vetter84b046f2013-02-19 18:48:54 +01005874 i9xx_set_pipeconf(intel_crtc);
5875
Eric Anholtf564048e2011-03-30 13:01:02 -07005876 I915_WRITE(DSPCNTR(plane), dspcntr);
5877 POSTING_READ(DSPCNTR(plane));
5878
Daniel Vetter94352cf2012-07-05 22:51:56 +02005879 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005880
Eric Anholtf564048e2011-03-30 13:01:02 -07005881 return ret;
5882}
5883
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005884static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5885 struct intel_crtc_config *pipe_config)
5886{
5887 struct drm_device *dev = crtc->base.dev;
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 uint32_t tmp;
5890
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005891 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5892 return;
5893
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005894 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005895 if (!(tmp & PFIT_ENABLE))
5896 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005897
Daniel Vetter06922822013-07-11 13:35:40 +02005898 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005899 if (INTEL_INFO(dev)->gen < 4) {
5900 if (crtc->pipe != PIPE_B)
5901 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005902 } else {
5903 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5904 return;
5905 }
5906
Daniel Vetter06922822013-07-11 13:35:40 +02005907 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005908 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5909 if (INTEL_INFO(dev)->gen < 5)
5910 pipe_config->gmch_pfit.lvds_border_bits =
5911 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5912}
5913
Jesse Barnesacbec812013-09-20 11:29:32 -07005914static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5915 struct intel_crtc_config *pipe_config)
5916{
5917 struct drm_device *dev = crtc->base.dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 int pipe = pipe_config->cpu_transcoder;
5920 intel_clock_t clock;
5921 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005922 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005923
5924 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005925 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005926 mutex_unlock(&dev_priv->dpio_lock);
5927
5928 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5929 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5930 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5931 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5932 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5933
Ville Syrjäläf6466282013-10-14 14:50:31 +03005934 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005935
Ville Syrjäläf6466282013-10-14 14:50:31 +03005936 /* clock.dot is the fast clock */
5937 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005938}
5939
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005940static void i9xx_get_plane_config(struct intel_crtc *crtc,
5941 struct intel_plane_config *plane_config)
5942{
5943 struct drm_device *dev = crtc->base.dev;
5944 struct drm_i915_private *dev_priv = dev->dev_private;
5945 u32 val, base, offset;
5946 int pipe = crtc->pipe, plane = crtc->plane;
5947 int fourcc, pixel_format;
5948 int aligned_height;
5949
Dave Airlie66e514c2014-04-03 07:51:54 +10005950 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5951 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005952 DRM_DEBUG_KMS("failed to alloc fb\n");
5953 return;
5954 }
5955
5956 val = I915_READ(DSPCNTR(plane));
5957
5958 if (INTEL_INFO(dev)->gen >= 4)
5959 if (val & DISPPLANE_TILED)
5960 plane_config->tiled = true;
5961
5962 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5963 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005964 crtc->base.primary->fb->pixel_format = fourcc;
5965 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005966 drm_format_plane_cpp(fourcc, 0) * 8;
5967
5968 if (INTEL_INFO(dev)->gen >= 4) {
5969 if (plane_config->tiled)
5970 offset = I915_READ(DSPTILEOFF(plane));
5971 else
5972 offset = I915_READ(DSPLINOFF(plane));
5973 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5974 } else {
5975 base = I915_READ(DSPADDR(plane));
5976 }
5977 plane_config->base = base;
5978
5979 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005980 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5981 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005982
5983 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005984 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005985
Dave Airlie66e514c2014-04-03 07:51:54 +10005986 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005987 plane_config->tiled);
5988
Dave Airlie66e514c2014-04-03 07:51:54 +10005989 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005990 aligned_height, PAGE_SIZE);
5991
5992 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005993 pipe, plane, crtc->base.primary->fb->width,
5994 crtc->base.primary->fb->height,
5995 crtc->base.primary->fb->bits_per_pixel, base,
5996 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005997 plane_config->size);
5998
5999}
6000
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006001static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6002 struct intel_crtc_config *pipe_config)
6003{
6004 struct drm_device *dev = crtc->base.dev;
6005 struct drm_i915_private *dev_priv = dev->dev_private;
6006 uint32_t tmp;
6007
Imre Deakb5482bd2014-03-05 16:20:55 +02006008 if (!intel_display_power_enabled(dev_priv,
6009 POWER_DOMAIN_PIPE(crtc->pipe)))
6010 return false;
6011
Daniel Vettere143a212013-07-04 12:01:15 +02006012 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006013 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006014
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006015 tmp = I915_READ(PIPECONF(crtc->pipe));
6016 if (!(tmp & PIPECONF_ENABLE))
6017 return false;
6018
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006019 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6020 switch (tmp & PIPECONF_BPC_MASK) {
6021 case PIPECONF_6BPC:
6022 pipe_config->pipe_bpp = 18;
6023 break;
6024 case PIPECONF_8BPC:
6025 pipe_config->pipe_bpp = 24;
6026 break;
6027 case PIPECONF_10BPC:
6028 pipe_config->pipe_bpp = 30;
6029 break;
6030 default:
6031 break;
6032 }
6033 }
6034
Ville Syrjälä282740f2013-09-04 18:30:03 +03006035 if (INTEL_INFO(dev)->gen < 4)
6036 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6037
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006038 intel_get_pipe_timings(crtc, pipe_config);
6039
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006040 i9xx_get_pfit_config(crtc, pipe_config);
6041
Daniel Vetter6c49f242013-06-06 12:45:25 +02006042 if (INTEL_INFO(dev)->gen >= 4) {
6043 tmp = I915_READ(DPLL_MD(crtc->pipe));
6044 pipe_config->pixel_multiplier =
6045 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6046 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006047 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006048 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6049 tmp = I915_READ(DPLL(crtc->pipe));
6050 pipe_config->pixel_multiplier =
6051 ((tmp & SDVO_MULTIPLIER_MASK)
6052 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6053 } else {
6054 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6055 * port and will be fixed up in the encoder->get_config
6056 * function. */
6057 pipe_config->pixel_multiplier = 1;
6058 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006059 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6060 if (!IS_VALLEYVIEW(dev)) {
6061 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6062 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006063 } else {
6064 /* Mask out read-only status bits. */
6065 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6066 DPLL_PORTC_READY_MASK |
6067 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006068 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006069
Jesse Barnesacbec812013-09-20 11:29:32 -07006070 if (IS_VALLEYVIEW(dev))
6071 vlv_crtc_clock_get(crtc, pipe_config);
6072 else
6073 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006074
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006075 return true;
6076}
6077
Paulo Zanonidde86e22012-12-01 12:04:25 -02006078static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006079{
6080 struct drm_i915_private *dev_priv = dev->dev_private;
6081 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006082 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006083 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006084 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006085 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006086 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006087 bool has_ck505 = false;
6088 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006089
6090 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006091 list_for_each_entry(encoder, &mode_config->encoder_list,
6092 base.head) {
6093 switch (encoder->type) {
6094 case INTEL_OUTPUT_LVDS:
6095 has_panel = true;
6096 has_lvds = true;
6097 break;
6098 case INTEL_OUTPUT_EDP:
6099 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006100 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006101 has_cpu_edp = true;
6102 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006103 }
6104 }
6105
Keith Packard99eb6a02011-09-26 14:29:12 -07006106 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006107 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006108 can_ssc = has_ck505;
6109 } else {
6110 has_ck505 = false;
6111 can_ssc = true;
6112 }
6113
Imre Deak2de69052013-05-08 13:14:04 +03006114 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6115 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006116
6117 /* Ironlake: try to setup display ref clock before DPLL
6118 * enabling. This is only under driver's control after
6119 * PCH B stepping, previous chipset stepping should be
6120 * ignoring this setting.
6121 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006122 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006123
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006124 /* As we must carefully and slowly disable/enable each source in turn,
6125 * compute the final state we want first and check if we need to
6126 * make any changes at all.
6127 */
6128 final = val;
6129 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006130 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006131 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006132 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006133 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6134
6135 final &= ~DREF_SSC_SOURCE_MASK;
6136 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6137 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006138
Keith Packard199e5d72011-09-22 12:01:57 -07006139 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006140 final |= DREF_SSC_SOURCE_ENABLE;
6141
6142 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6143 final |= DREF_SSC1_ENABLE;
6144
6145 if (has_cpu_edp) {
6146 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6147 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6148 else
6149 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6150 } else
6151 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6152 } else {
6153 final |= DREF_SSC_SOURCE_DISABLE;
6154 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6155 }
6156
6157 if (final == val)
6158 return;
6159
6160 /* Always enable nonspread source */
6161 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6162
6163 if (has_ck505)
6164 val |= DREF_NONSPREAD_CK505_ENABLE;
6165 else
6166 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6167
6168 if (has_panel) {
6169 val &= ~DREF_SSC_SOURCE_MASK;
6170 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006171
Keith Packard199e5d72011-09-22 12:01:57 -07006172 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006173 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006174 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006175 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006176 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006177 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006178
6179 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006180 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006181 POSTING_READ(PCH_DREF_CONTROL);
6182 udelay(200);
6183
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006184 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006185
6186 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006187 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006188 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006189 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006190 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006191 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07006192 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006193 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006194 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006195 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006196
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006197 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006198 POSTING_READ(PCH_DREF_CONTROL);
6199 udelay(200);
6200 } else {
6201 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6202
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006203 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006204
6205 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006206 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006207
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006208 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006209 POSTING_READ(PCH_DREF_CONTROL);
6210 udelay(200);
6211
6212 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006213 val &= ~DREF_SSC_SOURCE_MASK;
6214 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006215
6216 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006217 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006218
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006219 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006220 POSTING_READ(PCH_DREF_CONTROL);
6221 udelay(200);
6222 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006223
6224 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006225}
6226
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006227static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006228{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006229 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006230
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006231 tmp = I915_READ(SOUTH_CHICKEN2);
6232 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6233 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006234
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006235 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6236 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6237 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006238
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006239 tmp = I915_READ(SOUTH_CHICKEN2);
6240 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6241 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006242
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006243 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6244 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6245 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006246}
6247
6248/* WaMPhyProgramming:hsw */
6249static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6250{
6251 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006252
6253 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6254 tmp &= ~(0xFF << 24);
6255 tmp |= (0x12 << 24);
6256 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6257
Paulo Zanonidde86e22012-12-01 12:04:25 -02006258 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6259 tmp |= (1 << 11);
6260 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6261
6262 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6263 tmp |= (1 << 11);
6264 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6265
Paulo Zanonidde86e22012-12-01 12:04:25 -02006266 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6267 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6268 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6269
6270 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6271 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6272 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6273
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006274 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6275 tmp &= ~(7 << 13);
6276 tmp |= (5 << 13);
6277 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006278
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006279 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6280 tmp &= ~(7 << 13);
6281 tmp |= (5 << 13);
6282 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006283
6284 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6285 tmp &= ~0xFF;
6286 tmp |= 0x1C;
6287 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6288
6289 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6290 tmp &= ~0xFF;
6291 tmp |= 0x1C;
6292 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6293
6294 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6295 tmp &= ~(0xFF << 16);
6296 tmp |= (0x1C << 16);
6297 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6298
6299 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6300 tmp &= ~(0xFF << 16);
6301 tmp |= (0x1C << 16);
6302 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6303
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006304 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6305 tmp |= (1 << 27);
6306 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006307
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006308 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6309 tmp |= (1 << 27);
6310 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006311
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006312 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6313 tmp &= ~(0xF << 28);
6314 tmp |= (4 << 28);
6315 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006316
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006317 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6318 tmp &= ~(0xF << 28);
6319 tmp |= (4 << 28);
6320 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006321}
6322
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006323/* Implements 3 different sequences from BSpec chapter "Display iCLK
6324 * Programming" based on the parameters passed:
6325 * - Sequence to enable CLKOUT_DP
6326 * - Sequence to enable CLKOUT_DP without spread
6327 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6328 */
6329static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6330 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006331{
6332 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006333 uint32_t reg, tmp;
6334
6335 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6336 with_spread = true;
6337 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6338 with_fdi, "LP PCH doesn't have FDI\n"))
6339 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006340
6341 mutex_lock(&dev_priv->dpio_lock);
6342
6343 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6344 tmp &= ~SBI_SSCCTL_DISABLE;
6345 tmp |= SBI_SSCCTL_PATHALT;
6346 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6347
6348 udelay(24);
6349
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006350 if (with_spread) {
6351 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6352 tmp &= ~SBI_SSCCTL_PATHALT;
6353 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006354
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006355 if (with_fdi) {
6356 lpt_reset_fdi_mphy(dev_priv);
6357 lpt_program_fdi_mphy(dev_priv);
6358 }
6359 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006360
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006361 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6362 SBI_GEN0 : SBI_DBUFF0;
6363 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6364 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6365 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006366
6367 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006368}
6369
Paulo Zanoni47701c32013-07-23 11:19:25 -03006370/* Sequence to disable CLKOUT_DP */
6371static void lpt_disable_clkout_dp(struct drm_device *dev)
6372{
6373 struct drm_i915_private *dev_priv = dev->dev_private;
6374 uint32_t reg, tmp;
6375
6376 mutex_lock(&dev_priv->dpio_lock);
6377
6378 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6379 SBI_GEN0 : SBI_DBUFF0;
6380 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6381 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6382 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6383
6384 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6385 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6386 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6387 tmp |= SBI_SSCCTL_PATHALT;
6388 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6389 udelay(32);
6390 }
6391 tmp |= SBI_SSCCTL_DISABLE;
6392 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6393 }
6394
6395 mutex_unlock(&dev_priv->dpio_lock);
6396}
6397
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006398static void lpt_init_pch_refclk(struct drm_device *dev)
6399{
6400 struct drm_mode_config *mode_config = &dev->mode_config;
6401 struct intel_encoder *encoder;
6402 bool has_vga = false;
6403
6404 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6405 switch (encoder->type) {
6406 case INTEL_OUTPUT_ANALOG:
6407 has_vga = true;
6408 break;
6409 }
6410 }
6411
Paulo Zanoni47701c32013-07-23 11:19:25 -03006412 if (has_vga)
6413 lpt_enable_clkout_dp(dev, true, true);
6414 else
6415 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006416}
6417
Paulo Zanonidde86e22012-12-01 12:04:25 -02006418/*
6419 * Initialize reference clocks when the driver loads
6420 */
6421void intel_init_pch_refclk(struct drm_device *dev)
6422{
6423 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6424 ironlake_init_pch_refclk(dev);
6425 else if (HAS_PCH_LPT(dev))
6426 lpt_init_pch_refclk(dev);
6427}
6428
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006429static int ironlake_get_refclk(struct drm_crtc *crtc)
6430{
6431 struct drm_device *dev = crtc->dev;
6432 struct drm_i915_private *dev_priv = dev->dev_private;
6433 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006434 int num_connectors = 0;
6435 bool is_lvds = false;
6436
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006437 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006438 switch (encoder->type) {
6439 case INTEL_OUTPUT_LVDS:
6440 is_lvds = true;
6441 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006442 }
6443 num_connectors++;
6444 }
6445
6446 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006447 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006448 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006449 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006450 }
6451
6452 return 120000;
6453}
6454
Daniel Vetter6ff93602013-04-19 11:24:36 +02006455static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006456{
6457 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6459 int pipe = intel_crtc->pipe;
6460 uint32_t val;
6461
Daniel Vetter78114072013-06-13 00:54:57 +02006462 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006463
Daniel Vetter965e0c42013-03-27 00:44:57 +01006464 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006465 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006466 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006467 break;
6468 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006469 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006470 break;
6471 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006472 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006473 break;
6474 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006475 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006476 break;
6477 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006478 /* Case prevented by intel_choose_pipe_bpp_dither. */
6479 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006480 }
6481
Daniel Vetterd8b32242013-04-25 17:54:44 +02006482 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006483 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6484
Daniel Vetter6ff93602013-04-19 11:24:36 +02006485 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006486 val |= PIPECONF_INTERLACED_ILK;
6487 else
6488 val |= PIPECONF_PROGRESSIVE;
6489
Daniel Vetter50f3b012013-03-27 00:44:56 +01006490 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006491 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006492
Paulo Zanonic8203562012-09-12 10:06:29 -03006493 I915_WRITE(PIPECONF(pipe), val);
6494 POSTING_READ(PIPECONF(pipe));
6495}
6496
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006497/*
6498 * Set up the pipe CSC unit.
6499 *
6500 * Currently only full range RGB to limited range RGB conversion
6501 * is supported, but eventually this should handle various
6502 * RGB<->YCbCr scenarios as well.
6503 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006504static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006505{
6506 struct drm_device *dev = crtc->dev;
6507 struct drm_i915_private *dev_priv = dev->dev_private;
6508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6509 int pipe = intel_crtc->pipe;
6510 uint16_t coeff = 0x7800; /* 1.0 */
6511
6512 /*
6513 * TODO: Check what kind of values actually come out of the pipe
6514 * with these coeff/postoff values and adjust to get the best
6515 * accuracy. Perhaps we even need to take the bpc value into
6516 * consideration.
6517 */
6518
Daniel Vetter50f3b012013-03-27 00:44:56 +01006519 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006520 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6521
6522 /*
6523 * GY/GU and RY/RU should be the other way around according
6524 * to BSpec, but reality doesn't agree. Just set them up in
6525 * a way that results in the correct picture.
6526 */
6527 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6528 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6529
6530 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6531 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6532
6533 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6534 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6535
6536 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6537 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6538 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6539
6540 if (INTEL_INFO(dev)->gen > 6) {
6541 uint16_t postoff = 0;
6542
Daniel Vetter50f3b012013-03-27 00:44:56 +01006543 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006544 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006545
6546 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6547 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6548 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6549
6550 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6551 } else {
6552 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6553
Daniel Vetter50f3b012013-03-27 00:44:56 +01006554 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006555 mode |= CSC_BLACK_SCREEN_OFFSET;
6556
6557 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6558 }
6559}
6560
Daniel Vetter6ff93602013-04-19 11:24:36 +02006561static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006562{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006563 struct drm_device *dev = crtc->dev;
6564 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006566 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006567 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006568 uint32_t val;
6569
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006570 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006571
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006572 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006573 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6574
Daniel Vetter6ff93602013-04-19 11:24:36 +02006575 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006576 val |= PIPECONF_INTERLACED_ILK;
6577 else
6578 val |= PIPECONF_PROGRESSIVE;
6579
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006580 I915_WRITE(PIPECONF(cpu_transcoder), val);
6581 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006582
6583 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6584 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006585
6586 if (IS_BROADWELL(dev)) {
6587 val = 0;
6588
6589 switch (intel_crtc->config.pipe_bpp) {
6590 case 18:
6591 val |= PIPEMISC_DITHER_6_BPC;
6592 break;
6593 case 24:
6594 val |= PIPEMISC_DITHER_8_BPC;
6595 break;
6596 case 30:
6597 val |= PIPEMISC_DITHER_10_BPC;
6598 break;
6599 case 36:
6600 val |= PIPEMISC_DITHER_12_BPC;
6601 break;
6602 default:
6603 /* Case prevented by pipe_config_set_bpp. */
6604 BUG();
6605 }
6606
6607 if (intel_crtc->config.dither)
6608 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6609
6610 I915_WRITE(PIPEMISC(pipe), val);
6611 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006612}
6613
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006614static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006615 intel_clock_t *clock,
6616 bool *has_reduced_clock,
6617 intel_clock_t *reduced_clock)
6618{
6619 struct drm_device *dev = crtc->dev;
6620 struct drm_i915_private *dev_priv = dev->dev_private;
6621 struct intel_encoder *intel_encoder;
6622 int refclk;
6623 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006624 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006625
6626 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6627 switch (intel_encoder->type) {
6628 case INTEL_OUTPUT_LVDS:
6629 is_lvds = true;
6630 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006631 }
6632 }
6633
6634 refclk = ironlake_get_refclk(crtc);
6635
6636 /*
6637 * Returns a set of divisors for the desired target clock with the given
6638 * refclk, or FALSE. The returned values represent the clock equation:
6639 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6640 */
6641 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006642 ret = dev_priv->display.find_dpll(limit, crtc,
6643 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006644 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006645 if (!ret)
6646 return false;
6647
6648 if (is_lvds && dev_priv->lvds_downclock_avail) {
6649 /*
6650 * Ensure we match the reduced clock's P to the target clock.
6651 * If the clocks don't match, we can't switch the display clock
6652 * by using the FP0/FP1. In such case we will disable the LVDS
6653 * downclock feature.
6654 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006655 *has_reduced_clock =
6656 dev_priv->display.find_dpll(limit, crtc,
6657 dev_priv->lvds_downclock,
6658 refclk, clock,
6659 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006660 }
6661
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006662 return true;
6663}
6664
Paulo Zanonid4b19312012-11-29 11:29:32 -02006665int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6666{
6667 /*
6668 * Account for spread spectrum to avoid
6669 * oversubscribing the link. Max center spread
6670 * is 2.5%; use 5% for safety's sake.
6671 */
6672 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006673 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006674}
6675
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006676static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006677{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006678 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006679}
6680
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006681static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006682 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006683 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006684{
6685 struct drm_crtc *crtc = &intel_crtc->base;
6686 struct drm_device *dev = crtc->dev;
6687 struct drm_i915_private *dev_priv = dev->dev_private;
6688 struct intel_encoder *intel_encoder;
6689 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006690 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006691 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006692
6693 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6694 switch (intel_encoder->type) {
6695 case INTEL_OUTPUT_LVDS:
6696 is_lvds = true;
6697 break;
6698 case INTEL_OUTPUT_SDVO:
6699 case INTEL_OUTPUT_HDMI:
6700 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006701 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006702 }
6703
6704 num_connectors++;
6705 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006706
Chris Wilsonc1858122010-12-03 21:35:48 +00006707 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006708 factor = 21;
6709 if (is_lvds) {
6710 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006711 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006712 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006713 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006714 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006715 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006716
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006717 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006718 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006719
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006720 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6721 *fp2 |= FP_CB_TUNE;
6722
Chris Wilson5eddb702010-09-11 13:48:45 +01006723 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006724
Eric Anholta07d6782011-03-30 13:01:08 -07006725 if (is_lvds)
6726 dpll |= DPLLB_MODE_LVDS;
6727 else
6728 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006729
Daniel Vetteref1b4602013-06-01 17:17:04 +02006730 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6731 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006732
6733 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006734 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006735 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006736 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006737
Eric Anholta07d6782011-03-30 13:01:08 -07006738 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006739 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006740 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006741 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006742
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006743 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006744 case 5:
6745 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6746 break;
6747 case 7:
6748 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6749 break;
6750 case 10:
6751 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6752 break;
6753 case 14:
6754 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6755 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006756 }
6757
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006758 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006759 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 else
6761 dpll |= PLL_REF_INPUT_DREFCLK;
6762
Daniel Vetter959e16d2013-06-05 13:34:21 +02006763 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006764}
6765
Jesse Barnes79e53942008-11-07 14:24:08 -08006766static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006767 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006768 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006769{
6770 struct drm_device *dev = crtc->dev;
6771 struct drm_i915_private *dev_priv = dev->dev_private;
6772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6773 int pipe = intel_crtc->pipe;
6774 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006775 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006777 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006778 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006779 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006780 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006781 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006782 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006783
6784 for_each_encoder_on_crtc(dev, crtc, encoder) {
6785 switch (encoder->type) {
6786 case INTEL_OUTPUT_LVDS:
6787 is_lvds = true;
6788 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006789 }
6790
6791 num_connectors++;
6792 }
6793
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006794 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6795 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6796
Daniel Vetterff9a6752013-06-01 17:16:21 +02006797 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006798 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006799 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006800 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6801 return -EINVAL;
6802 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006803 /* Compat-code for transition, will disappear. */
6804 if (!intel_crtc->config.clock_set) {
6805 intel_crtc->config.dpll.n = clock.n;
6806 intel_crtc->config.dpll.m1 = clock.m1;
6807 intel_crtc->config.dpll.m2 = clock.m2;
6808 intel_crtc->config.dpll.p1 = clock.p1;
6809 intel_crtc->config.dpll.p2 = clock.p2;
6810 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006811
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006812 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006813 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006814 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006815 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006816 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006817
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006818 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006819 &fp, &reduced_clock,
6820 has_reduced_clock ? &fp2 : NULL);
6821
Daniel Vetter959e16d2013-06-05 13:34:21 +02006822 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006823 intel_crtc->config.dpll_hw_state.fp0 = fp;
6824 if (has_reduced_clock)
6825 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6826 else
6827 intel_crtc->config.dpll_hw_state.fp1 = fp;
6828
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006829 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006830 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006831 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6832 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006833 return -EINVAL;
6834 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006835 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006836 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006837
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006838 if (intel_crtc->config.has_dp_encoder)
6839 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006840
Jani Nikulad330a952014-01-21 11:24:25 +02006841 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006842 intel_crtc->lowfreq_avail = true;
6843 else
6844 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006845
Daniel Vetter8a654f32013-06-01 17:16:22 +02006846 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006847
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006848 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006849 intel_cpu_transcoder_set_m_n(intel_crtc,
6850 &intel_crtc->config.fdi_m_n);
6851 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006852
Daniel Vetter6ff93602013-04-19 11:24:36 +02006853 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006854
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006855 /* Set up the display plane register */
6856 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006857 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006858
Daniel Vetter94352cf2012-07-05 22:51:56 +02006859 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006860
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006861 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006862}
6863
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006864static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6865 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006866{
6867 struct drm_device *dev = crtc->base.dev;
6868 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006869 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006870
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006871 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6872 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6873 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6874 & ~TU_SIZE_MASK;
6875 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6876 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6877 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6878}
6879
6880static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6881 enum transcoder transcoder,
6882 struct intel_link_m_n *m_n)
6883{
6884 struct drm_device *dev = crtc->base.dev;
6885 struct drm_i915_private *dev_priv = dev->dev_private;
6886 enum pipe pipe = crtc->pipe;
6887
6888 if (INTEL_INFO(dev)->gen >= 5) {
6889 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6890 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6891 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6892 & ~TU_SIZE_MASK;
6893 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6894 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6895 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6896 } else {
6897 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6898 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6899 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6900 & ~TU_SIZE_MASK;
6901 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6902 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6903 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6904 }
6905}
6906
6907void intel_dp_get_m_n(struct intel_crtc *crtc,
6908 struct intel_crtc_config *pipe_config)
6909{
6910 if (crtc->config.has_pch_encoder)
6911 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6912 else
6913 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6914 &pipe_config->dp_m_n);
6915}
6916
Daniel Vetter72419202013-04-04 13:28:53 +02006917static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6918 struct intel_crtc_config *pipe_config)
6919{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006920 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6921 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006922}
6923
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006924static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6925 struct intel_crtc_config *pipe_config)
6926{
6927 struct drm_device *dev = crtc->base.dev;
6928 struct drm_i915_private *dev_priv = dev->dev_private;
6929 uint32_t tmp;
6930
6931 tmp = I915_READ(PF_CTL(crtc->pipe));
6932
6933 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006934 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006935 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6936 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006937
6938 /* We currently do not free assignements of panel fitters on
6939 * ivb/hsw (since we don't use the higher upscaling modes which
6940 * differentiates them) so just WARN about this case for now. */
6941 if (IS_GEN7(dev)) {
6942 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6943 PF_PIPE_SEL_IVB(crtc->pipe));
6944 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006945 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006946}
6947
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006948static void ironlake_get_plane_config(struct intel_crtc *crtc,
6949 struct intel_plane_config *plane_config)
6950{
6951 struct drm_device *dev = crtc->base.dev;
6952 struct drm_i915_private *dev_priv = dev->dev_private;
6953 u32 val, base, offset;
6954 int pipe = crtc->pipe, plane = crtc->plane;
6955 int fourcc, pixel_format;
6956 int aligned_height;
6957
Dave Airlie66e514c2014-04-03 07:51:54 +10006958 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6959 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006960 DRM_DEBUG_KMS("failed to alloc fb\n");
6961 return;
6962 }
6963
6964 val = I915_READ(DSPCNTR(plane));
6965
6966 if (INTEL_INFO(dev)->gen >= 4)
6967 if (val & DISPPLANE_TILED)
6968 plane_config->tiled = true;
6969
6970 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6971 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006972 crtc->base.primary->fb->pixel_format = fourcc;
6973 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006974 drm_format_plane_cpp(fourcc, 0) * 8;
6975
6976 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6977 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6978 offset = I915_READ(DSPOFFSET(plane));
6979 } else {
6980 if (plane_config->tiled)
6981 offset = I915_READ(DSPTILEOFF(plane));
6982 else
6983 offset = I915_READ(DSPLINOFF(plane));
6984 }
6985 plane_config->base = base;
6986
6987 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006988 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6989 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006990
6991 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006992 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006993
Dave Airlie66e514c2014-04-03 07:51:54 +10006994 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006995 plane_config->tiled);
6996
Dave Airlie66e514c2014-04-03 07:51:54 +10006997 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006998 aligned_height, PAGE_SIZE);
6999
7000 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007001 pipe, plane, crtc->base.primary->fb->width,
7002 crtc->base.primary->fb->height,
7003 crtc->base.primary->fb->bits_per_pixel, base,
7004 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007005 plane_config->size);
7006}
7007
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007008static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7009 struct intel_crtc_config *pipe_config)
7010{
7011 struct drm_device *dev = crtc->base.dev;
7012 struct drm_i915_private *dev_priv = dev->dev_private;
7013 uint32_t tmp;
7014
Daniel Vettere143a212013-07-04 12:01:15 +02007015 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007016 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007017
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007018 tmp = I915_READ(PIPECONF(crtc->pipe));
7019 if (!(tmp & PIPECONF_ENABLE))
7020 return false;
7021
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007022 switch (tmp & PIPECONF_BPC_MASK) {
7023 case PIPECONF_6BPC:
7024 pipe_config->pipe_bpp = 18;
7025 break;
7026 case PIPECONF_8BPC:
7027 pipe_config->pipe_bpp = 24;
7028 break;
7029 case PIPECONF_10BPC:
7030 pipe_config->pipe_bpp = 30;
7031 break;
7032 case PIPECONF_12BPC:
7033 pipe_config->pipe_bpp = 36;
7034 break;
7035 default:
7036 break;
7037 }
7038
Daniel Vetterab9412b2013-05-03 11:49:46 +02007039 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007040 struct intel_shared_dpll *pll;
7041
Daniel Vetter88adfff2013-03-28 10:42:01 +01007042 pipe_config->has_pch_encoder = true;
7043
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007044 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7045 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7046 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007047
7048 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007049
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007050 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007051 pipe_config->shared_dpll =
7052 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007053 } else {
7054 tmp = I915_READ(PCH_DPLL_SEL);
7055 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7056 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7057 else
7058 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7059 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007060
7061 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7062
7063 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7064 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007065
7066 tmp = pipe_config->dpll_hw_state.dpll;
7067 pipe_config->pixel_multiplier =
7068 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7069 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007070
7071 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007072 } else {
7073 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007074 }
7075
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007076 intel_get_pipe_timings(crtc, pipe_config);
7077
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007078 ironlake_get_pfit_config(crtc, pipe_config);
7079
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007080 return true;
7081}
7082
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007083static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7084{
7085 struct drm_device *dev = dev_priv->dev;
7086 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7087 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007088
7089 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007090 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007091 pipe_name(crtc->pipe));
7092
7093 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7094 WARN(plls->spll_refcount, "SPLL enabled\n");
7095 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7096 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7097 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7098 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7099 "CPU PWM1 enabled\n");
7100 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7101 "CPU PWM2 enabled\n");
7102 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7103 "PCH PWM1 enabled\n");
7104 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7105 "Utility pin enabled\n");
7106 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7107
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007108 /*
7109 * In theory we can still leave IRQs enabled, as long as only the HPD
7110 * interrupts remain enabled. We used to check for that, but since it's
7111 * gen-specific and since we only disable LCPLL after we fully disable
7112 * the interrupts, the check below should be enough.
7113 */
7114 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007115}
7116
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007117static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7118{
7119 struct drm_device *dev = dev_priv->dev;
7120
7121 if (IS_HASWELL(dev)) {
7122 mutex_lock(&dev_priv->rps.hw_lock);
7123 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7124 val))
7125 DRM_ERROR("Failed to disable D_COMP\n");
7126 mutex_unlock(&dev_priv->rps.hw_lock);
7127 } else {
7128 I915_WRITE(D_COMP, val);
7129 }
7130 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007131}
7132
7133/*
7134 * This function implements pieces of two sequences from BSpec:
7135 * - Sequence for display software to disable LCPLL
7136 * - Sequence for display software to allow package C8+
7137 * The steps implemented here are just the steps that actually touch the LCPLL
7138 * register. Callers should take care of disabling all the display engine
7139 * functions, doing the mode unset, fixing interrupts, etc.
7140 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007141static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7142 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007143{
7144 uint32_t val;
7145
7146 assert_can_disable_lcpll(dev_priv);
7147
7148 val = I915_READ(LCPLL_CTL);
7149
7150 if (switch_to_fclk) {
7151 val |= LCPLL_CD_SOURCE_FCLK;
7152 I915_WRITE(LCPLL_CTL, val);
7153
7154 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7155 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7156 DRM_ERROR("Switching to FCLK failed\n");
7157
7158 val = I915_READ(LCPLL_CTL);
7159 }
7160
7161 val |= LCPLL_PLL_DISABLE;
7162 I915_WRITE(LCPLL_CTL, val);
7163 POSTING_READ(LCPLL_CTL);
7164
7165 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7166 DRM_ERROR("LCPLL still locked\n");
7167
7168 val = I915_READ(D_COMP);
7169 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007170 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007171 ndelay(100);
7172
7173 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7174 DRM_ERROR("D_COMP RCOMP still in progress\n");
7175
7176 if (allow_power_down) {
7177 val = I915_READ(LCPLL_CTL);
7178 val |= LCPLL_POWER_DOWN_ALLOW;
7179 I915_WRITE(LCPLL_CTL, val);
7180 POSTING_READ(LCPLL_CTL);
7181 }
7182}
7183
7184/*
7185 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7186 * source.
7187 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007188static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007189{
7190 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007191 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007192
7193 val = I915_READ(LCPLL_CTL);
7194
7195 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7196 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7197 return;
7198
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007199 /*
7200 * Make sure we're not on PC8 state before disabling PC8, otherwise
7201 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7202 *
7203 * The other problem is that hsw_restore_lcpll() is called as part of
7204 * the runtime PM resume sequence, so we can't just call
7205 * gen6_gt_force_wake_get() because that function calls
7206 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7207 * while we are on the resume sequence. So to solve this problem we have
7208 * to call special forcewake code that doesn't touch runtime PM and
7209 * doesn't enable the forcewake delayed work.
7210 */
7211 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7212 if (dev_priv->uncore.forcewake_count++ == 0)
7213 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7214 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007215
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007216 if (val & LCPLL_POWER_DOWN_ALLOW) {
7217 val &= ~LCPLL_POWER_DOWN_ALLOW;
7218 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007219 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007220 }
7221
7222 val = I915_READ(D_COMP);
7223 val |= D_COMP_COMP_FORCE;
7224 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007225 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007226
7227 val = I915_READ(LCPLL_CTL);
7228 val &= ~LCPLL_PLL_DISABLE;
7229 I915_WRITE(LCPLL_CTL, val);
7230
7231 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7232 DRM_ERROR("LCPLL not locked yet\n");
7233
7234 if (val & LCPLL_CD_SOURCE_FCLK) {
7235 val = I915_READ(LCPLL_CTL);
7236 val &= ~LCPLL_CD_SOURCE_FCLK;
7237 I915_WRITE(LCPLL_CTL, val);
7238
7239 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7240 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7241 DRM_ERROR("Switching back to LCPLL failed\n");
7242 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007243
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007244 /* See the big comment above. */
7245 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7246 if (--dev_priv->uncore.forcewake_count == 0)
7247 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7248 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007249}
7250
Paulo Zanoni765dab62014-03-07 20:08:18 -03007251/*
7252 * Package states C8 and deeper are really deep PC states that can only be
7253 * reached when all the devices on the system allow it, so even if the graphics
7254 * device allows PC8+, it doesn't mean the system will actually get to these
7255 * states. Our driver only allows PC8+ when going into runtime PM.
7256 *
7257 * The requirements for PC8+ are that all the outputs are disabled, the power
7258 * well is disabled and most interrupts are disabled, and these are also
7259 * requirements for runtime PM. When these conditions are met, we manually do
7260 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7261 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7262 * hang the machine.
7263 *
7264 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7265 * the state of some registers, so when we come back from PC8+ we need to
7266 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7267 * need to take care of the registers kept by RC6. Notice that this happens even
7268 * if we don't put the device in PCI D3 state (which is what currently happens
7269 * because of the runtime PM support).
7270 *
7271 * For more, read "Display Sequences for Package C8" on the hardware
7272 * documentation.
7273 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007274void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007275{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007276 struct drm_device *dev = dev_priv->dev;
7277 uint32_t val;
7278
Paulo Zanonic67a4702013-08-19 13:18:09 -03007279 DRM_DEBUG_KMS("Enabling package C8+\n");
7280
Paulo Zanonic67a4702013-08-19 13:18:09 -03007281 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7282 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7283 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7284 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7285 }
7286
7287 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007288 hsw_disable_lcpll(dev_priv, true, true);
7289}
7290
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007291void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007292{
7293 struct drm_device *dev = dev_priv->dev;
7294 uint32_t val;
7295
Paulo Zanonic67a4702013-08-19 13:18:09 -03007296 DRM_DEBUG_KMS("Disabling package C8+\n");
7297
7298 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007299 lpt_init_pch_refclk(dev);
7300
7301 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7302 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7303 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7304 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7305 }
7306
7307 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007308}
7309
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007310static void snb_modeset_global_resources(struct drm_device *dev)
7311{
7312 modeset_update_crtc_power_domains(dev);
7313}
7314
Imre Deak4f074122013-10-16 17:25:51 +03007315static void haswell_modeset_global_resources(struct drm_device *dev)
7316{
Paulo Zanonida723562013-12-19 11:54:51 -02007317 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007318}
7319
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007320static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007321 int x, int y,
7322 struct drm_framebuffer *fb)
7323{
7324 struct drm_device *dev = crtc->dev;
7325 struct drm_i915_private *dev_priv = dev->dev_private;
7326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007327 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007328 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007329
Paulo Zanoni566b7342013-11-25 15:27:08 -02007330 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007331 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007332 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007333
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007334 if (intel_crtc->config.has_dp_encoder)
7335 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007336
7337 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007338
Daniel Vetter8a654f32013-06-01 17:16:22 +02007339 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007340
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007341 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007342 intel_cpu_transcoder_set_m_n(intel_crtc,
7343 &intel_crtc->config.fdi_m_n);
7344 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007345
Daniel Vetter6ff93602013-04-19 11:24:36 +02007346 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007347
Daniel Vetter50f3b012013-03-27 00:44:56 +01007348 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007349
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007350 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007351 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007352 POSTING_READ(DSPCNTR(plane));
7353
7354 ret = intel_pipe_set_base(crtc, x, y, fb);
7355
Jesse Barnes79e53942008-11-07 14:24:08 -08007356 return ret;
7357}
7358
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007359static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7360 struct intel_crtc_config *pipe_config)
7361{
7362 struct drm_device *dev = crtc->base.dev;
7363 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007364 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007365 uint32_t tmp;
7366
Imre Deakb5482bd2014-03-05 16:20:55 +02007367 if (!intel_display_power_enabled(dev_priv,
7368 POWER_DOMAIN_PIPE(crtc->pipe)))
7369 return false;
7370
Daniel Vettere143a212013-07-04 12:01:15 +02007371 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007372 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7373
Daniel Vettereccb1402013-05-22 00:50:22 +02007374 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7375 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7376 enum pipe trans_edp_pipe;
7377 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7378 default:
7379 WARN(1, "unknown pipe linked to edp transcoder\n");
7380 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7381 case TRANS_DDI_EDP_INPUT_A_ON:
7382 trans_edp_pipe = PIPE_A;
7383 break;
7384 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7385 trans_edp_pipe = PIPE_B;
7386 break;
7387 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7388 trans_edp_pipe = PIPE_C;
7389 break;
7390 }
7391
7392 if (trans_edp_pipe == crtc->pipe)
7393 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7394 }
7395
Imre Deakda7e29b2014-02-18 00:02:02 +02007396 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007397 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007398 return false;
7399
Daniel Vettereccb1402013-05-22 00:50:22 +02007400 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007401 if (!(tmp & PIPECONF_ENABLE))
7402 return false;
7403
Daniel Vetter88adfff2013-03-28 10:42:01 +01007404 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007405 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007406 * DDI E. So just check whether this pipe is wired to DDI E and whether
7407 * the PCH transcoder is on.
7408 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007409 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007410 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007411 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007412 pipe_config->has_pch_encoder = true;
7413
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007414 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7415 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7416 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007417
7418 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007419 }
7420
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007421 intel_get_pipe_timings(crtc, pipe_config);
7422
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007423 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007424 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007425 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007426
Jesse Barnese59150d2014-01-07 13:30:45 -08007427 if (IS_HASWELL(dev))
7428 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7429 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007430
Daniel Vetter6c49f242013-06-06 12:45:25 +02007431 pipe_config->pixel_multiplier = 1;
7432
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007433 return true;
7434}
7435
Eric Anholtf564048e2011-03-30 13:01:02 -07007436static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007437 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007438 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007439{
7440 struct drm_device *dev = crtc->dev;
7441 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007442 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007444 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007445 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007446 int ret;
7447
Eric Anholt0b701d22011-03-30 13:01:03 -07007448 drm_vblank_pre_modeset(dev, pipe);
7449
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007450 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7451
Jesse Barnes79e53942008-11-07 14:24:08 -08007452 drm_vblank_post_modeset(dev, pipe);
7453
Daniel Vetter9256aa12012-10-31 19:26:13 +01007454 if (ret != 0)
7455 return ret;
7456
7457 for_each_encoder_on_crtc(dev, crtc, encoder) {
7458 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7459 encoder->base.base.id,
7460 drm_get_encoder_name(&encoder->base),
7461 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007462
7463 if (encoder->mode_set)
7464 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007465 }
7466
7467 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007468}
7469
Jani Nikula1a915102013-10-16 12:34:48 +03007470static struct {
7471 int clock;
7472 u32 config;
7473} hdmi_audio_clock[] = {
7474 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7475 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7476 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7477 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7478 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7479 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7480 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7481 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7482 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7483 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7484};
7485
7486/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7487static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7488{
7489 int i;
7490
7491 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7492 if (mode->clock == hdmi_audio_clock[i].clock)
7493 break;
7494 }
7495
7496 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7497 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7498 i = 1;
7499 }
7500
7501 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7502 hdmi_audio_clock[i].clock,
7503 hdmi_audio_clock[i].config);
7504
7505 return hdmi_audio_clock[i].config;
7506}
7507
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007508static bool intel_eld_uptodate(struct drm_connector *connector,
7509 int reg_eldv, uint32_t bits_eldv,
7510 int reg_elda, uint32_t bits_elda,
7511 int reg_edid)
7512{
7513 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7514 uint8_t *eld = connector->eld;
7515 uint32_t i;
7516
7517 i = I915_READ(reg_eldv);
7518 i &= bits_eldv;
7519
7520 if (!eld[0])
7521 return !i;
7522
7523 if (!i)
7524 return false;
7525
7526 i = I915_READ(reg_elda);
7527 i &= ~bits_elda;
7528 I915_WRITE(reg_elda, i);
7529
7530 for (i = 0; i < eld[2]; i++)
7531 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7532 return false;
7533
7534 return true;
7535}
7536
Wu Fengguange0dac652011-09-05 14:25:34 +08007537static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007538 struct drm_crtc *crtc,
7539 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007540{
7541 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7542 uint8_t *eld = connector->eld;
7543 uint32_t eldv;
7544 uint32_t len;
7545 uint32_t i;
7546
7547 i = I915_READ(G4X_AUD_VID_DID);
7548
7549 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7550 eldv = G4X_ELDV_DEVCL_DEVBLC;
7551 else
7552 eldv = G4X_ELDV_DEVCTG;
7553
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007554 if (intel_eld_uptodate(connector,
7555 G4X_AUD_CNTL_ST, eldv,
7556 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7557 G4X_HDMIW_HDMIEDID))
7558 return;
7559
Wu Fengguange0dac652011-09-05 14:25:34 +08007560 i = I915_READ(G4X_AUD_CNTL_ST);
7561 i &= ~(eldv | G4X_ELD_ADDR);
7562 len = (i >> 9) & 0x1f; /* ELD buffer size */
7563 I915_WRITE(G4X_AUD_CNTL_ST, i);
7564
7565 if (!eld[0])
7566 return;
7567
7568 len = min_t(uint8_t, eld[2], len);
7569 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7570 for (i = 0; i < len; i++)
7571 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7572
7573 i = I915_READ(G4X_AUD_CNTL_ST);
7574 i |= eldv;
7575 I915_WRITE(G4X_AUD_CNTL_ST, i);
7576}
7577
Wang Xingchao83358c852012-08-16 22:43:37 +08007578static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007579 struct drm_crtc *crtc,
7580 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007581{
7582 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7583 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007585 uint32_t eldv;
7586 uint32_t i;
7587 int len;
7588 int pipe = to_intel_crtc(crtc)->pipe;
7589 int tmp;
7590
7591 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7592 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7593 int aud_config = HSW_AUD_CFG(pipe);
7594 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7595
Wang Xingchao83358c852012-08-16 22:43:37 +08007596 /* Audio output enable */
7597 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7598 tmp = I915_READ(aud_cntrl_st2);
7599 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7600 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007601 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007602
Daniel Vetterc7905792014-04-16 16:56:09 +02007603 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007604
7605 /* Set ELD valid state */
7606 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007607 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007608 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7609 I915_WRITE(aud_cntrl_st2, tmp);
7610 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007611 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007612
7613 /* Enable HDMI mode */
7614 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007615 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007616 /* clear N_programing_enable and N_value_index */
7617 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7618 I915_WRITE(aud_config, tmp);
7619
7620 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7621
7622 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007623 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007624
7625 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7626 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7627 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7628 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007629 } else {
7630 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7631 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007632
7633 if (intel_eld_uptodate(connector,
7634 aud_cntrl_st2, eldv,
7635 aud_cntl_st, IBX_ELD_ADDRESS,
7636 hdmiw_hdmiedid))
7637 return;
7638
7639 i = I915_READ(aud_cntrl_st2);
7640 i &= ~eldv;
7641 I915_WRITE(aud_cntrl_st2, i);
7642
7643 if (!eld[0])
7644 return;
7645
7646 i = I915_READ(aud_cntl_st);
7647 i &= ~IBX_ELD_ADDRESS;
7648 I915_WRITE(aud_cntl_st, i);
7649 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7650 DRM_DEBUG_DRIVER("port num:%d\n", i);
7651
7652 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7653 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7654 for (i = 0; i < len; i++)
7655 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7656
7657 i = I915_READ(aud_cntrl_st2);
7658 i |= eldv;
7659 I915_WRITE(aud_cntrl_st2, i);
7660
7661}
7662
Wu Fengguange0dac652011-09-05 14:25:34 +08007663static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007664 struct drm_crtc *crtc,
7665 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007666{
7667 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7668 uint8_t *eld = connector->eld;
7669 uint32_t eldv;
7670 uint32_t i;
7671 int len;
7672 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007673 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007674 int aud_cntl_st;
7675 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007676 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007677
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007678 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007679 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7680 aud_config = IBX_AUD_CFG(pipe);
7681 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007682 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007683 } else if (IS_VALLEYVIEW(connector->dev)) {
7684 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7685 aud_config = VLV_AUD_CFG(pipe);
7686 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7687 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007688 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007689 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7690 aud_config = CPT_AUD_CFG(pipe);
7691 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007692 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007693 }
7694
Wang Xingchao9b138a82012-08-09 16:52:18 +08007695 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007696
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007697 if (IS_VALLEYVIEW(connector->dev)) {
7698 struct intel_encoder *intel_encoder;
7699 struct intel_digital_port *intel_dig_port;
7700
7701 intel_encoder = intel_attached_encoder(connector);
7702 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7703 i = intel_dig_port->port;
7704 } else {
7705 i = I915_READ(aud_cntl_st);
7706 i = (i >> 29) & DIP_PORT_SEL_MASK;
7707 /* DIP_Port_Select, 0x1 = PortB */
7708 }
7709
Wu Fengguange0dac652011-09-05 14:25:34 +08007710 if (!i) {
7711 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7712 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007713 eldv = IBX_ELD_VALIDB;
7714 eldv |= IBX_ELD_VALIDB << 4;
7715 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007716 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007717 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007718 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007719 }
7720
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007721 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7722 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7723 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007724 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007725 } else {
7726 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7727 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007728
7729 if (intel_eld_uptodate(connector,
7730 aud_cntrl_st2, eldv,
7731 aud_cntl_st, IBX_ELD_ADDRESS,
7732 hdmiw_hdmiedid))
7733 return;
7734
Wu Fengguange0dac652011-09-05 14:25:34 +08007735 i = I915_READ(aud_cntrl_st2);
7736 i &= ~eldv;
7737 I915_WRITE(aud_cntrl_st2, i);
7738
7739 if (!eld[0])
7740 return;
7741
Wu Fengguange0dac652011-09-05 14:25:34 +08007742 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007743 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007744 I915_WRITE(aud_cntl_st, i);
7745
7746 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7747 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7748 for (i = 0; i < len; i++)
7749 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7750
7751 i = I915_READ(aud_cntrl_st2);
7752 i |= eldv;
7753 I915_WRITE(aud_cntrl_st2, i);
7754}
7755
7756void intel_write_eld(struct drm_encoder *encoder,
7757 struct drm_display_mode *mode)
7758{
7759 struct drm_crtc *crtc = encoder->crtc;
7760 struct drm_connector *connector;
7761 struct drm_device *dev = encoder->dev;
7762 struct drm_i915_private *dev_priv = dev->dev_private;
7763
7764 connector = drm_select_eld(encoder, mode);
7765 if (!connector)
7766 return;
7767
7768 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7769 connector->base.id,
7770 drm_get_connector_name(connector),
7771 connector->encoder->base.id,
7772 drm_get_encoder_name(connector->encoder));
7773
7774 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7775
7776 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007777 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007778}
7779
Chris Wilson560b85b2010-08-07 11:01:38 +01007780static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7781{
7782 struct drm_device *dev = crtc->dev;
7783 struct drm_i915_private *dev_priv = dev->dev_private;
7784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7785 bool visible = base != 0;
7786 u32 cntl;
7787
7788 if (intel_crtc->cursor_visible == visible)
7789 return;
7790
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007791 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007792 if (visible) {
7793 /* On these chipsets we can only modify the base whilst
7794 * the cursor is disabled.
7795 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007796 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007797
7798 cntl &= ~(CURSOR_FORMAT_MASK);
7799 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7800 cntl |= CURSOR_ENABLE |
7801 CURSOR_GAMMA_ENABLE |
7802 CURSOR_FORMAT_ARGB;
7803 } else
7804 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007805 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007806
7807 intel_crtc->cursor_visible = visible;
7808}
7809
7810static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7811{
7812 struct drm_device *dev = crtc->dev;
7813 struct drm_i915_private *dev_priv = dev->dev_private;
7814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7815 int pipe = intel_crtc->pipe;
7816 bool visible = base != 0;
7817
7818 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307819 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007820 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007821 if (base) {
7822 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307823 cntl |= MCURSOR_GAMMA_ENABLE;
7824
7825 switch (width) {
7826 case 64:
7827 cntl |= CURSOR_MODE_64_ARGB_AX;
7828 break;
7829 case 128:
7830 cntl |= CURSOR_MODE_128_ARGB_AX;
7831 break;
7832 case 256:
7833 cntl |= CURSOR_MODE_256_ARGB_AX;
7834 break;
7835 default:
7836 WARN_ON(1);
7837 return;
7838 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007839 cntl |= pipe << 28; /* Connect to correct pipe */
7840 } else {
7841 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7842 cntl |= CURSOR_MODE_DISABLE;
7843 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007844 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007845
7846 intel_crtc->cursor_visible = visible;
7847 }
7848 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007849 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007850 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007851 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007852}
7853
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007854static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7855{
7856 struct drm_device *dev = crtc->dev;
7857 struct drm_i915_private *dev_priv = dev->dev_private;
7858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7859 int pipe = intel_crtc->pipe;
7860 bool visible = base != 0;
7861
7862 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307863 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007864 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7865 if (base) {
7866 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307867 cntl |= MCURSOR_GAMMA_ENABLE;
7868 switch (width) {
7869 case 64:
7870 cntl |= CURSOR_MODE_64_ARGB_AX;
7871 break;
7872 case 128:
7873 cntl |= CURSOR_MODE_128_ARGB_AX;
7874 break;
7875 case 256:
7876 cntl |= CURSOR_MODE_256_ARGB_AX;
7877 break;
7878 default:
7879 WARN_ON(1);
7880 return;
7881 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007882 } else {
7883 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7884 cntl |= CURSOR_MODE_DISABLE;
7885 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007886 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007887 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007888 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7889 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007890 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7891
7892 intel_crtc->cursor_visible = visible;
7893 }
7894 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007895 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007896 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007897 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007898}
7899
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007900/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007901static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7902 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007903{
7904 struct drm_device *dev = crtc->dev;
7905 struct drm_i915_private *dev_priv = dev->dev_private;
7906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7907 int pipe = intel_crtc->pipe;
7908 int x = intel_crtc->cursor_x;
7909 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007910 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007911 bool visible;
7912
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007913 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007914 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007915
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007916 if (x >= intel_crtc->config.pipe_src_w)
7917 base = 0;
7918
7919 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007920 base = 0;
7921
7922 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007923 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007924 base = 0;
7925
7926 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7927 x = -x;
7928 }
7929 pos |= x << CURSOR_X_SHIFT;
7930
7931 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007932 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007933 base = 0;
7934
7935 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7936 y = -y;
7937 }
7938 pos |= y << CURSOR_Y_SHIFT;
7939
7940 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007941 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007942 return;
7943
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007944 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007945 I915_WRITE(CURPOS_IVB(pipe), pos);
7946 ivb_update_cursor(crtc, base);
7947 } else {
7948 I915_WRITE(CURPOS(pipe), pos);
7949 if (IS_845G(dev) || IS_I865G(dev))
7950 i845_update_cursor(crtc, base);
7951 else
7952 i9xx_update_cursor(crtc, base);
7953 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007954}
7955
Jesse Barnes79e53942008-11-07 14:24:08 -08007956static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007957 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007958 uint32_t handle,
7959 uint32_t width, uint32_t height)
7960{
7961 struct drm_device *dev = crtc->dev;
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007964 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007965 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007966 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007967 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007968
Jesse Barnes79e53942008-11-07 14:24:08 -08007969 /* if we want to turn off the cursor ignore width and height */
7970 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007971 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007972 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007973 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007974 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007975 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007976 }
7977
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307978 /* Check for which cursor types we support */
7979 if (!((width == 64 && height == 64) ||
7980 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7981 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7982 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007983 return -EINVAL;
7984 }
7985
Chris Wilson05394f32010-11-08 19:18:58 +00007986 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007987 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007988 return -ENOENT;
7989
Chris Wilson05394f32010-11-08 19:18:58 +00007990 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007991 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007992 ret = -ENOMEM;
7993 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007994 }
7995
Dave Airlie71acb5e2008-12-30 20:31:46 +10007996 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007997 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007998 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007999 unsigned alignment;
8000
Chris Wilsond9e86c02010-11-10 16:40:20 +00008001 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008002 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008003 ret = -EINVAL;
8004 goto fail_locked;
8005 }
8006
Chris Wilson693db182013-03-05 14:52:39 +00008007 /* Note that the w/a also requires 2 PTE of padding following
8008 * the bo. We currently fill all unused PTE with the shadow
8009 * page and so we should always have valid PTE following the
8010 * cursor preventing the VT-d warning.
8011 */
8012 alignment = 0;
8013 if (need_vtd_wa(dev))
8014 alignment = 64*1024;
8015
8016 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008017 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008018 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008019 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008020 }
8021
Chris Wilsond9e86c02010-11-10 16:40:20 +00008022 ret = i915_gem_object_put_fence(obj);
8023 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008024 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008025 goto fail_unpin;
8026 }
8027
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008028 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008029 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008030 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008031 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008032 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8033 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008034 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008035 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008036 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008037 }
Chris Wilson05394f32010-11-08 19:18:58 +00008038 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008039 }
8040
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008041 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008042 I915_WRITE(CURSIZE, (height << 12) | width);
8043
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008044 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008045 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008046 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008047 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008048 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8049 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008050 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008051 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008052 }
Jesse Barnes80824002009-09-10 15:28:06 -07008053
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008054 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008055
Chris Wilson64f962e2014-03-26 12:38:15 +00008056 old_width = intel_crtc->cursor_width;
8057
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008058 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008059 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008060 intel_crtc->cursor_width = width;
8061 intel_crtc->cursor_height = height;
8062
Chris Wilson64f962e2014-03-26 12:38:15 +00008063 if (intel_crtc->active) {
8064 if (old_width != width)
8065 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008066 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008067 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008068
Jesse Barnes79e53942008-11-07 14:24:08 -08008069 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008070fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008071 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008072fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008073 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008074fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008075 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008076 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008077}
8078
8079static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8080{
Jesse Barnes79e53942008-11-07 14:24:08 -08008081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008082
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008083 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8084 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008085
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008086 if (intel_crtc->active)
8087 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008088
8089 return 0;
8090}
8091
Jesse Barnes79e53942008-11-07 14:24:08 -08008092static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008093 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008094{
James Simmons72034252010-08-03 01:33:19 +01008095 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008097
James Simmons72034252010-08-03 01:33:19 +01008098 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008099 intel_crtc->lut_r[i] = red[i] >> 8;
8100 intel_crtc->lut_g[i] = green[i] >> 8;
8101 intel_crtc->lut_b[i] = blue[i] >> 8;
8102 }
8103
8104 intel_crtc_load_lut(crtc);
8105}
8106
Jesse Barnes79e53942008-11-07 14:24:08 -08008107/* VESA 640x480x72Hz mode to set on the pipe */
8108static struct drm_display_mode load_detect_mode = {
8109 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8110 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8111};
8112
Daniel Vettera8bb6812014-02-10 18:00:39 +01008113struct drm_framebuffer *
8114__intel_framebuffer_create(struct drm_device *dev,
8115 struct drm_mode_fb_cmd2 *mode_cmd,
8116 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008117{
8118 struct intel_framebuffer *intel_fb;
8119 int ret;
8120
8121 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8122 if (!intel_fb) {
8123 drm_gem_object_unreference_unlocked(&obj->base);
8124 return ERR_PTR(-ENOMEM);
8125 }
8126
8127 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008128 if (ret)
8129 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008130
8131 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008132err:
8133 drm_gem_object_unreference_unlocked(&obj->base);
8134 kfree(intel_fb);
8135
8136 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008137}
8138
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008139static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008140intel_framebuffer_create(struct drm_device *dev,
8141 struct drm_mode_fb_cmd2 *mode_cmd,
8142 struct drm_i915_gem_object *obj)
8143{
8144 struct drm_framebuffer *fb;
8145 int ret;
8146
8147 ret = i915_mutex_lock_interruptible(dev);
8148 if (ret)
8149 return ERR_PTR(ret);
8150 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8151 mutex_unlock(&dev->struct_mutex);
8152
8153 return fb;
8154}
8155
Chris Wilsond2dff872011-04-19 08:36:26 +01008156static u32
8157intel_framebuffer_pitch_for_width(int width, int bpp)
8158{
8159 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8160 return ALIGN(pitch, 64);
8161}
8162
8163static u32
8164intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8165{
8166 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8167 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8168}
8169
8170static struct drm_framebuffer *
8171intel_framebuffer_create_for_mode(struct drm_device *dev,
8172 struct drm_display_mode *mode,
8173 int depth, int bpp)
8174{
8175 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008176 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008177
8178 obj = i915_gem_alloc_object(dev,
8179 intel_framebuffer_size_for_mode(mode, bpp));
8180 if (obj == NULL)
8181 return ERR_PTR(-ENOMEM);
8182
8183 mode_cmd.width = mode->hdisplay;
8184 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008185 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8186 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008187 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008188
8189 return intel_framebuffer_create(dev, &mode_cmd, obj);
8190}
8191
8192static struct drm_framebuffer *
8193mode_fits_in_fbdev(struct drm_device *dev,
8194 struct drm_display_mode *mode)
8195{
Daniel Vetter4520f532013-10-09 09:18:51 +02008196#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008197 struct drm_i915_private *dev_priv = dev->dev_private;
8198 struct drm_i915_gem_object *obj;
8199 struct drm_framebuffer *fb;
8200
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008201 if (!dev_priv->fbdev)
8202 return NULL;
8203
8204 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008205 return NULL;
8206
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008207 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008208 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008209
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008210 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008211 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8212 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008213 return NULL;
8214
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008215 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008216 return NULL;
8217
8218 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008219#else
8220 return NULL;
8221#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008222}
8223
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008224bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008225 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008226 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008227{
8228 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008229 struct intel_encoder *intel_encoder =
8230 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008231 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008232 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008233 struct drm_crtc *crtc = NULL;
8234 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008235 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 int i = -1;
8237
Chris Wilsond2dff872011-04-19 08:36:26 +01008238 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8239 connector->base.id, drm_get_connector_name(connector),
8240 encoder->base.id, drm_get_encoder_name(encoder));
8241
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 /*
8243 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008244 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008245 * - if the connector already has an assigned crtc, use it (but make
8246 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008247 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 * - try to find the first unused crtc that can drive this connector,
8249 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008250 */
8251
8252 /* See if we already have a CRTC for this connector */
8253 if (encoder->crtc) {
8254 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008255
Daniel Vetter7b240562012-12-12 00:35:33 +01008256 mutex_lock(&crtc->mutex);
8257
Daniel Vetter24218aa2012-08-12 19:27:11 +02008258 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008259 old->load_detect_temp = false;
8260
8261 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008262 if (connector->dpms != DRM_MODE_DPMS_ON)
8263 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008264
Chris Wilson71731882011-04-19 23:10:58 +01008265 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008266 }
8267
8268 /* Find an unused one (if possible) */
8269 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8270 i++;
8271 if (!(encoder->possible_crtcs & (1 << i)))
8272 continue;
8273 if (!possible_crtc->enabled) {
8274 crtc = possible_crtc;
8275 break;
8276 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008277 }
8278
8279 /*
8280 * If we didn't find an unused CRTC, don't use any.
8281 */
8282 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008283 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8284 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008285 }
8286
Daniel Vetter7b240562012-12-12 00:35:33 +01008287 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008288 intel_encoder->new_crtc = to_intel_crtc(crtc);
8289 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008290
8291 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008292 intel_crtc->new_enabled = true;
8293 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008294 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008295 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008296 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008297
Chris Wilson64927112011-04-20 07:25:26 +01008298 if (!mode)
8299 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008300
Chris Wilsond2dff872011-04-19 08:36:26 +01008301 /* We need a framebuffer large enough to accommodate all accesses
8302 * that the plane may generate whilst we perform load detection.
8303 * We can not rely on the fbcon either being present (we get called
8304 * during its initialisation to detect all boot displays, or it may
8305 * not even exist) or that it is large enough to satisfy the
8306 * requested mode.
8307 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008308 fb = mode_fits_in_fbdev(dev, mode);
8309 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008310 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008311 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8312 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008313 } else
8314 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008315 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008316 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008317 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008318 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008319
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008320 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008321 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008322 if (old->release_fb)
8323 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008324 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008325 }
Chris Wilson71731882011-04-19 23:10:58 +01008326
Jesse Barnes79e53942008-11-07 14:24:08 -08008327 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008328 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008329 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008330
8331 fail:
8332 intel_crtc->new_enabled = crtc->enabled;
8333 if (intel_crtc->new_enabled)
8334 intel_crtc->new_config = &intel_crtc->config;
8335 else
8336 intel_crtc->new_config = NULL;
8337 mutex_unlock(&crtc->mutex);
8338 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008339}
8340
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008341void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008342 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008343{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008344 struct intel_encoder *intel_encoder =
8345 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008346 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008347 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008349
Chris Wilsond2dff872011-04-19 08:36:26 +01008350 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8351 connector->base.id, drm_get_connector_name(connector),
8352 encoder->base.id, drm_get_encoder_name(encoder));
8353
Chris Wilson8261b192011-04-19 23:18:09 +01008354 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008355 to_intel_connector(connector)->new_encoder = NULL;
8356 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008357 intel_crtc->new_enabled = false;
8358 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008359 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008360
Daniel Vetter36206362012-12-10 20:42:17 +01008361 if (old->release_fb) {
8362 drm_framebuffer_unregister_private(old->release_fb);
8363 drm_framebuffer_unreference(old->release_fb);
8364 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008365
Daniel Vetter67c96402013-01-23 16:25:09 +00008366 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008367 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008368 }
8369
Eric Anholtc751ce42010-03-25 11:48:48 -07008370 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008371 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8372 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008373
8374 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008375}
8376
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008377static int i9xx_pll_refclk(struct drm_device *dev,
8378 const struct intel_crtc_config *pipe_config)
8379{
8380 struct drm_i915_private *dev_priv = dev->dev_private;
8381 u32 dpll = pipe_config->dpll_hw_state.dpll;
8382
8383 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008384 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008385 else if (HAS_PCH_SPLIT(dev))
8386 return 120000;
8387 else if (!IS_GEN2(dev))
8388 return 96000;
8389 else
8390 return 48000;
8391}
8392
Jesse Barnes79e53942008-11-07 14:24:08 -08008393/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008394static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8395 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008396{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008397 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008398 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008399 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008400 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008401 u32 fp;
8402 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008403 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008404
8405 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008406 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008407 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008408 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008409
8410 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008411 if (IS_PINEVIEW(dev)) {
8412 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8413 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008414 } else {
8415 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8416 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8417 }
8418
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008419 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008420 if (IS_PINEVIEW(dev))
8421 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8422 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008423 else
8424 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008425 DPLL_FPA01_P1_POST_DIV_SHIFT);
8426
8427 switch (dpll & DPLL_MODE_MASK) {
8428 case DPLLB_MODE_DAC_SERIAL:
8429 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8430 5 : 10;
8431 break;
8432 case DPLLB_MODE_LVDS:
8433 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8434 7 : 14;
8435 break;
8436 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008437 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008438 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008439 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008440 }
8441
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008442 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008443 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008444 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008445 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008446 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008447 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008448 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008449
8450 if (is_lvds) {
8451 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8452 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008453
8454 if (lvds & LVDS_CLKB_POWER_UP)
8455 clock.p2 = 7;
8456 else
8457 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008458 } else {
8459 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8460 clock.p1 = 2;
8461 else {
8462 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8463 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8464 }
8465 if (dpll & PLL_P2_DIVIDE_BY_4)
8466 clock.p2 = 4;
8467 else
8468 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008469 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008470
8471 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 }
8473
Ville Syrjälä18442d02013-09-13 16:00:08 +03008474 /*
8475 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008476 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008477 * encoder's get_config() function.
8478 */
8479 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008480}
8481
Ville Syrjälä6878da02013-09-13 15:59:11 +03008482int intel_dotclock_calculate(int link_freq,
8483 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008484{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008485 /*
8486 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008487 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008488 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008489 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008490 *
8491 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008492 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008493 */
8494
Ville Syrjälä6878da02013-09-13 15:59:11 +03008495 if (!m_n->link_n)
8496 return 0;
8497
8498 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8499}
8500
Ville Syrjälä18442d02013-09-13 16:00:08 +03008501static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8502 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008503{
8504 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008505
8506 /* read out port_clock from the DPLL */
8507 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008508
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008509 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008510 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008511 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008512 * agree once we know their relationship in the encoder's
8513 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008514 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008515 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008516 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8517 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008518}
8519
8520/** Returns the currently programmed mode of the given pipe. */
8521struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8522 struct drm_crtc *crtc)
8523{
Jesse Barnes548f2452011-02-17 10:40:53 -08008524 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008526 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008527 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008528 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008529 int htot = I915_READ(HTOTAL(cpu_transcoder));
8530 int hsync = I915_READ(HSYNC(cpu_transcoder));
8531 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8532 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008533 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008534
8535 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8536 if (!mode)
8537 return NULL;
8538
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008539 /*
8540 * Construct a pipe_config sufficient for getting the clock info
8541 * back out of crtc_clock_get.
8542 *
8543 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8544 * to use a real value here instead.
8545 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008546 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008547 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008548 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8549 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8550 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008551 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8552
Ville Syrjälä773ae032013-09-23 17:48:20 +03008553 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008554 mode->hdisplay = (htot & 0xffff) + 1;
8555 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8556 mode->hsync_start = (hsync & 0xffff) + 1;
8557 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8558 mode->vdisplay = (vtot & 0xffff) + 1;
8559 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8560 mode->vsync_start = (vsync & 0xffff) + 1;
8561 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8562
8563 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008564
8565 return mode;
8566}
8567
Daniel Vetter3dec0092010-08-20 21:40:52 +02008568static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008569{
8570 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008571 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8573 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008574 int dpll_reg = DPLL(pipe);
8575 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008576
Eric Anholtbad720f2009-10-22 16:11:14 -07008577 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008578 return;
8579
8580 if (!dev_priv->lvds_downclock_avail)
8581 return;
8582
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008583 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008584 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008585 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008586
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008587 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008588
8589 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8590 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008591 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008592
Jesse Barnes652c3932009-08-17 13:31:43 -07008593 dpll = I915_READ(dpll_reg);
8594 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008595 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008596 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008597}
8598
8599static void intel_decrease_pllclock(struct drm_crtc *crtc)
8600{
8601 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008602 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008604
Eric Anholtbad720f2009-10-22 16:11:14 -07008605 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008606 return;
8607
8608 if (!dev_priv->lvds_downclock_avail)
8609 return;
8610
8611 /*
8612 * Since this is called by a timer, we should never get here in
8613 * the manual case.
8614 */
8615 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008616 int pipe = intel_crtc->pipe;
8617 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008618 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008619
Zhao Yakui44d98a62009-10-09 11:39:40 +08008620 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008621
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008622 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008623
Chris Wilson074b5e12012-05-02 12:07:06 +01008624 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008625 dpll |= DISPLAY_RATE_SELECT_FPA1;
8626 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008627 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008628 dpll = I915_READ(dpll_reg);
8629 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008630 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008631 }
8632
8633}
8634
Chris Wilsonf047e392012-07-21 12:31:41 +01008635void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008636{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008637 struct drm_i915_private *dev_priv = dev->dev_private;
8638
Chris Wilsonf62a0072014-02-21 17:55:39 +00008639 if (dev_priv->mm.busy)
8640 return;
8641
Paulo Zanoni43694d62014-03-07 20:08:08 -03008642 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008643 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008644 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008645}
8646
8647void intel_mark_idle(struct drm_device *dev)
8648{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008649 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008650 struct drm_crtc *crtc;
8651
Chris Wilsonf62a0072014-02-21 17:55:39 +00008652 if (!dev_priv->mm.busy)
8653 return;
8654
8655 dev_priv->mm.busy = false;
8656
Jani Nikulad330a952014-01-21 11:24:25 +02008657 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008658 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008659
8660 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008661 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008662 continue;
8663
8664 intel_decrease_pllclock(crtc);
8665 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008666
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008667 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008668 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008669
8670out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008671 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008672}
8673
Chris Wilsonc65355b2013-06-06 16:53:41 -03008674void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8675 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008676{
8677 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008678 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008679
Jani Nikulad330a952014-01-21 11:24:25 +02008680 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008681 return;
8682
Jesse Barnes652c3932009-08-17 13:31:43 -07008683 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008684 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008685 continue;
8686
Matt Roperf4510a22014-04-01 15:22:40 -07008687 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008688 continue;
8689
8690 intel_increase_pllclock(crtc);
8691 if (ring && intel_fbc_enabled(dev))
8692 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008693 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008694}
8695
Jesse Barnes79e53942008-11-07 14:24:08 -08008696static void intel_crtc_destroy(struct drm_crtc *crtc)
8697{
8698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008699 struct drm_device *dev = crtc->dev;
8700 struct intel_unpin_work *work;
8701 unsigned long flags;
8702
8703 spin_lock_irqsave(&dev->event_lock, flags);
8704 work = intel_crtc->unpin_work;
8705 intel_crtc->unpin_work = NULL;
8706 spin_unlock_irqrestore(&dev->event_lock, flags);
8707
8708 if (work) {
8709 cancel_work_sync(&work->work);
8710 kfree(work);
8711 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008712
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008713 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8714
Jesse Barnes79e53942008-11-07 14:24:08 -08008715 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008716
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 kfree(intel_crtc);
8718}
8719
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008720static void intel_unpin_work_fn(struct work_struct *__work)
8721{
8722 struct intel_unpin_work *work =
8723 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008724 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008725
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008726 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008727 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008728 drm_gem_object_unreference(&work->pending_flip_obj->base);
8729 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008730
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008731 intel_update_fbc(dev);
8732 mutex_unlock(&dev->struct_mutex);
8733
8734 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8735 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8736
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008737 kfree(work);
8738}
8739
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008740static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008741 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008742{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008743 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8745 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008746 unsigned long flags;
8747
8748 /* Ignore early vblank irqs */
8749 if (intel_crtc == NULL)
8750 return;
8751
8752 spin_lock_irqsave(&dev->event_lock, flags);
8753 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008754
8755 /* Ensure we don't miss a work->pending update ... */
8756 smp_rmb();
8757
8758 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008759 spin_unlock_irqrestore(&dev->event_lock, flags);
8760 return;
8761 }
8762
Chris Wilsone7d841c2012-12-03 11:36:30 +00008763 /* and that the unpin work is consistent wrt ->pending. */
8764 smp_rmb();
8765
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008766 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008767
Rob Clark45a066e2012-10-08 14:50:40 -05008768 if (work->event)
8769 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008770
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008771 drm_vblank_put(dev, intel_crtc->pipe);
8772
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008773 spin_unlock_irqrestore(&dev->event_lock, flags);
8774
Daniel Vetter2c10d572012-12-20 21:24:07 +01008775 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008776
8777 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008778
8779 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008780}
8781
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008782void intel_finish_page_flip(struct drm_device *dev, int pipe)
8783{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008784 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008785 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8786
Mario Kleiner49b14a52010-12-09 07:00:07 +01008787 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008788}
8789
8790void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8791{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008792 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008793 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8794
Mario Kleiner49b14a52010-12-09 07:00:07 +01008795 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008796}
8797
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008798void intel_prepare_page_flip(struct drm_device *dev, int plane)
8799{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008800 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008801 struct intel_crtc *intel_crtc =
8802 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8803 unsigned long flags;
8804
Chris Wilsone7d841c2012-12-03 11:36:30 +00008805 /* NB: An MMIO update of the plane base pointer will also
8806 * generate a page-flip completion irq, i.e. every modeset
8807 * is also accompanied by a spurious intel_prepare_page_flip().
8808 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008809 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008810 if (intel_crtc->unpin_work)
8811 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008812 spin_unlock_irqrestore(&dev->event_lock, flags);
8813}
8814
Chris Wilsone7d841c2012-12-03 11:36:30 +00008815inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8816{
8817 /* Ensure that the work item is consistent when activating it ... */
8818 smp_wmb();
8819 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8820 /* and that it is marked active as soon as the irq could fire. */
8821 smp_wmb();
8822}
8823
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008824static int intel_gen2_queue_flip(struct drm_device *dev,
8825 struct drm_crtc *crtc,
8826 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008827 struct drm_i915_gem_object *obj,
8828 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008829{
8830 struct drm_i915_private *dev_priv = dev->dev_private;
8831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008832 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008833 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008834 int ret;
8835
Daniel Vetter6d90c952012-04-26 23:28:05 +02008836 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008837 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008838 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008839
Daniel Vetter6d90c952012-04-26 23:28:05 +02008840 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008841 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008842 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008843
8844 /* Can't queue multiple flips, so wait for the previous
8845 * one to finish before executing the next.
8846 */
8847 if (intel_crtc->plane)
8848 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8849 else
8850 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008851 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8852 intel_ring_emit(ring, MI_NOOP);
8853 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8854 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8855 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008856 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008857 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008858
8859 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008860 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008861 return 0;
8862
8863err_unpin:
8864 intel_unpin_fb_obj(obj);
8865err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008866 return ret;
8867}
8868
8869static int intel_gen3_queue_flip(struct drm_device *dev,
8870 struct drm_crtc *crtc,
8871 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008872 struct drm_i915_gem_object *obj,
8873 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008874{
8875 struct drm_i915_private *dev_priv = dev->dev_private;
8876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008877 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008878 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008879 int ret;
8880
Daniel Vetter6d90c952012-04-26 23:28:05 +02008881 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008882 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008883 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008884
Daniel Vetter6d90c952012-04-26 23:28:05 +02008885 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008886 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008887 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008888
8889 if (intel_crtc->plane)
8890 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8891 else
8892 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008893 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8894 intel_ring_emit(ring, MI_NOOP);
8895 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8896 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8897 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008898 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008899 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008900
Chris Wilsone7d841c2012-12-03 11:36:30 +00008901 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008902 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008903 return 0;
8904
8905err_unpin:
8906 intel_unpin_fb_obj(obj);
8907err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008908 return ret;
8909}
8910
8911static int intel_gen4_queue_flip(struct drm_device *dev,
8912 struct drm_crtc *crtc,
8913 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008914 struct drm_i915_gem_object *obj,
8915 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008916{
8917 struct drm_i915_private *dev_priv = dev->dev_private;
8918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8919 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008920 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008921 int ret;
8922
Daniel Vetter6d90c952012-04-26 23:28:05 +02008923 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008924 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008925 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008926
Daniel Vetter6d90c952012-04-26 23:28:05 +02008927 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008928 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008929 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008930
8931 /* i965+ uses the linear or tiled offsets from the
8932 * Display Registers (which do not change across a page-flip)
8933 * so we need only reprogram the base address.
8934 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008935 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8937 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008938 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008939 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008940 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008941
8942 /* XXX Enabling the panel-fitter across page-flip is so far
8943 * untested on non-native modes, so ignore it for now.
8944 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8945 */
8946 pf = 0;
8947 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008948 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008949
8950 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008951 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008952 return 0;
8953
8954err_unpin:
8955 intel_unpin_fb_obj(obj);
8956err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008957 return ret;
8958}
8959
8960static int intel_gen6_queue_flip(struct drm_device *dev,
8961 struct drm_crtc *crtc,
8962 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008963 struct drm_i915_gem_object *obj,
8964 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008965{
8966 struct drm_i915_private *dev_priv = dev->dev_private;
8967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008968 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008969 uint32_t pf, pipesrc;
8970 int ret;
8971
Daniel Vetter6d90c952012-04-26 23:28:05 +02008972 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008973 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008974 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008975
Daniel Vetter6d90c952012-04-26 23:28:05 +02008976 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008977 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008978 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008979
Daniel Vetter6d90c952012-04-26 23:28:05 +02008980 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8981 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8982 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008983 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008984
Chris Wilson99d9acd2012-04-17 20:37:00 +01008985 /* Contrary to the suggestions in the documentation,
8986 * "Enable Panel Fitter" does not seem to be required when page
8987 * flipping with a non-native mode, and worse causes a normal
8988 * modeset to fail.
8989 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8990 */
8991 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008992 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008993 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008994
8995 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008996 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008997 return 0;
8998
8999err_unpin:
9000 intel_unpin_fb_obj(obj);
9001err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009002 return ret;
9003}
9004
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009005static int intel_gen7_queue_flip(struct drm_device *dev,
9006 struct drm_crtc *crtc,
9007 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009008 struct drm_i915_gem_object *obj,
9009 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009010{
9011 struct drm_i915_private *dev_priv = dev->dev_private;
9012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009013 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009014 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009015 int len, ret;
9016
9017 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009018 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009019 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009020
9021 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9022 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009023 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009024
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009025 switch(intel_crtc->plane) {
9026 case PLANE_A:
9027 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9028 break;
9029 case PLANE_B:
9030 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9031 break;
9032 case PLANE_C:
9033 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9034 break;
9035 default:
9036 WARN_ONCE(1, "unknown plane in flip command\n");
9037 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009038 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009039 }
9040
Chris Wilsonffe74d72013-08-26 20:58:12 +01009041 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009042 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009043 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009044 /*
9045 * On Gen 8, SRM is now taking an extra dword to accommodate
9046 * 48bits addresses, and we need a NOOP for the batch size to
9047 * stay even.
9048 */
9049 if (IS_GEN8(dev))
9050 len += 2;
9051 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009052
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009053 /*
9054 * BSpec MI_DISPLAY_FLIP for IVB:
9055 * "The full packet must be contained within the same cache line."
9056 *
9057 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9058 * cacheline, if we ever start emitting more commands before
9059 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9060 * then do the cacheline alignment, and finally emit the
9061 * MI_DISPLAY_FLIP.
9062 */
9063 ret = intel_ring_cacheline_align(ring);
9064 if (ret)
9065 goto err_unpin;
9066
Chris Wilsonffe74d72013-08-26 20:58:12 +01009067 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009068 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009069 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009070
Chris Wilsonffe74d72013-08-26 20:58:12 +01009071 /* Unmask the flip-done completion message. Note that the bspec says that
9072 * we should do this for both the BCS and RCS, and that we must not unmask
9073 * more than one flip event at any time (or ensure that one flip message
9074 * can be sent by waiting for flip-done prior to queueing new flips).
9075 * Experimentation says that BCS works despite DERRMR masking all
9076 * flip-done completion events and that unmasking all planes at once
9077 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9078 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9079 */
9080 if (ring->id == RCS) {
9081 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9082 intel_ring_emit(ring, DERRMR);
9083 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9084 DERRMR_PIPEB_PRI_FLIP_DONE |
9085 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009086 if (IS_GEN8(dev))
9087 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9088 MI_SRM_LRM_GLOBAL_GTT);
9089 else
9090 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9091 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009092 intel_ring_emit(ring, DERRMR);
9093 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009094 if (IS_GEN8(dev)) {
9095 intel_ring_emit(ring, 0);
9096 intel_ring_emit(ring, MI_NOOP);
9097 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009098 }
9099
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009100 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009101 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009102 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009103 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009104
9105 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009106 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009107 return 0;
9108
9109err_unpin:
9110 intel_unpin_fb_obj(obj);
9111err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009112 return ret;
9113}
9114
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009115static int intel_default_queue_flip(struct drm_device *dev,
9116 struct drm_crtc *crtc,
9117 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009118 struct drm_i915_gem_object *obj,
9119 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009120{
9121 return -ENODEV;
9122}
9123
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009124static int intel_crtc_page_flip(struct drm_crtc *crtc,
9125 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009126 struct drm_pending_vblank_event *event,
9127 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009128{
9129 struct drm_device *dev = crtc->dev;
9130 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009131 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009132 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9134 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009135 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009136 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009137
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009138 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009139 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009140 return -EINVAL;
9141
9142 /*
9143 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9144 * Note that pitch changes could also affect these register.
9145 */
9146 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009147 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9148 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009149 return -EINVAL;
9150
Chris Wilsonf900db42014-02-20 09:26:13 +00009151 if (i915_terminally_wedged(&dev_priv->gpu_error))
9152 goto out_hang;
9153
Daniel Vetterb14c5672013-09-19 12:18:32 +02009154 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009155 if (work == NULL)
9156 return -ENOMEM;
9157
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009158 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009159 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009160 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009161 INIT_WORK(&work->work, intel_unpin_work_fn);
9162
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009163 ret = drm_vblank_get(dev, intel_crtc->pipe);
9164 if (ret)
9165 goto free_work;
9166
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009167 /* We borrow the event spin lock for protecting unpin_work */
9168 spin_lock_irqsave(&dev->event_lock, flags);
9169 if (intel_crtc->unpin_work) {
9170 spin_unlock_irqrestore(&dev->event_lock, flags);
9171 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009172 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009173
9174 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009175 return -EBUSY;
9176 }
9177 intel_crtc->unpin_work = work;
9178 spin_unlock_irqrestore(&dev->event_lock, flags);
9179
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009180 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9181 flush_workqueue(dev_priv->wq);
9182
Chris Wilson79158102012-05-23 11:13:58 +01009183 ret = i915_mutex_lock_interruptible(dev);
9184 if (ret)
9185 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009186
Jesse Barnes75dfca82010-02-10 15:09:44 -08009187 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009188 drm_gem_object_reference(&work->old_fb_obj->base);
9189 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009190
Matt Roperf4510a22014-04-01 15:22:40 -07009191 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009192
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009193 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009194
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009195 work->enable_stall_check = true;
9196
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009197 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009198 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009199
Keith Packarded8d1972013-07-22 18:49:58 -07009200 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009201 if (ret)
9202 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009203
Chris Wilson7782de32011-07-08 12:22:41 +01009204 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009205 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009206 mutex_unlock(&dev->struct_mutex);
9207
Jesse Barnese5510fa2010-07-01 16:48:37 -07009208 trace_i915_flip_request(intel_crtc->plane, obj);
9209
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009210 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009211
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009212cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009213 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009214 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009215 drm_gem_object_unreference(&work->old_fb_obj->base);
9216 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009217 mutex_unlock(&dev->struct_mutex);
9218
Chris Wilson79158102012-05-23 11:13:58 +01009219cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009220 spin_lock_irqsave(&dev->event_lock, flags);
9221 intel_crtc->unpin_work = NULL;
9222 spin_unlock_irqrestore(&dev->event_lock, flags);
9223
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009224 drm_vblank_put(dev, intel_crtc->pipe);
9225free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009226 kfree(work);
9227
Chris Wilsonf900db42014-02-20 09:26:13 +00009228 if (ret == -EIO) {
9229out_hang:
9230 intel_crtc_wait_for_pending_flips(crtc);
9231 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9232 if (ret == 0 && event)
9233 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9234 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009235 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009236}
9237
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009238static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009239 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9240 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009241};
9242
Daniel Vetter9a935852012-07-05 22:34:27 +02009243/**
9244 * intel_modeset_update_staged_output_state
9245 *
9246 * Updates the staged output configuration state, e.g. after we've read out the
9247 * current hw state.
9248 */
9249static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9250{
Ville Syrjälä76688512014-01-10 11:28:06 +02009251 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009252 struct intel_encoder *encoder;
9253 struct intel_connector *connector;
9254
9255 list_for_each_entry(connector, &dev->mode_config.connector_list,
9256 base.head) {
9257 connector->new_encoder =
9258 to_intel_encoder(connector->base.encoder);
9259 }
9260
9261 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9262 base.head) {
9263 encoder->new_crtc =
9264 to_intel_crtc(encoder->base.crtc);
9265 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009266
9267 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9268 base.head) {
9269 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009270
9271 if (crtc->new_enabled)
9272 crtc->new_config = &crtc->config;
9273 else
9274 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009275 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009276}
9277
9278/**
9279 * intel_modeset_commit_output_state
9280 *
9281 * This function copies the stage display pipe configuration to the real one.
9282 */
9283static void intel_modeset_commit_output_state(struct drm_device *dev)
9284{
Ville Syrjälä76688512014-01-10 11:28:06 +02009285 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009286 struct intel_encoder *encoder;
9287 struct intel_connector *connector;
9288
9289 list_for_each_entry(connector, &dev->mode_config.connector_list,
9290 base.head) {
9291 connector->base.encoder = &connector->new_encoder->base;
9292 }
9293
9294 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9295 base.head) {
9296 encoder->base.crtc = &encoder->new_crtc->base;
9297 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009298
9299 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9300 base.head) {
9301 crtc->base.enabled = crtc->new_enabled;
9302 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009303}
9304
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009305static void
9306connected_sink_compute_bpp(struct intel_connector * connector,
9307 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009308{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009309 int bpp = pipe_config->pipe_bpp;
9310
9311 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9312 connector->base.base.id,
9313 drm_get_connector_name(&connector->base));
9314
9315 /* Don't use an invalid EDID bpc value */
9316 if (connector->base.display_info.bpc &&
9317 connector->base.display_info.bpc * 3 < bpp) {
9318 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9319 bpp, connector->base.display_info.bpc*3);
9320 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9321 }
9322
9323 /* Clamp bpp to 8 on screens without EDID 1.4 */
9324 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9325 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9326 bpp);
9327 pipe_config->pipe_bpp = 24;
9328 }
9329}
9330
9331static int
9332compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9333 struct drm_framebuffer *fb,
9334 struct intel_crtc_config *pipe_config)
9335{
9336 struct drm_device *dev = crtc->base.dev;
9337 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009338 int bpp;
9339
Daniel Vetterd42264b2013-03-28 16:38:08 +01009340 switch (fb->pixel_format) {
9341 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009342 bpp = 8*3; /* since we go through a colormap */
9343 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009344 case DRM_FORMAT_XRGB1555:
9345 case DRM_FORMAT_ARGB1555:
9346 /* checked in intel_framebuffer_init already */
9347 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9348 return -EINVAL;
9349 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009350 bpp = 6*3; /* min is 18bpp */
9351 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009352 case DRM_FORMAT_XBGR8888:
9353 case DRM_FORMAT_ABGR8888:
9354 /* checked in intel_framebuffer_init already */
9355 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9356 return -EINVAL;
9357 case DRM_FORMAT_XRGB8888:
9358 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009359 bpp = 8*3;
9360 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009361 case DRM_FORMAT_XRGB2101010:
9362 case DRM_FORMAT_ARGB2101010:
9363 case DRM_FORMAT_XBGR2101010:
9364 case DRM_FORMAT_ABGR2101010:
9365 /* checked in intel_framebuffer_init already */
9366 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009367 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009368 bpp = 10*3;
9369 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009370 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009371 default:
9372 DRM_DEBUG_KMS("unsupported depth\n");
9373 return -EINVAL;
9374 }
9375
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009376 pipe_config->pipe_bpp = bpp;
9377
9378 /* Clamp display bpp to EDID value */
9379 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009380 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009381 if (!connector->new_encoder ||
9382 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009383 continue;
9384
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009385 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009386 }
9387
9388 return bpp;
9389}
9390
Daniel Vetter644db712013-09-19 14:53:58 +02009391static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9392{
9393 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9394 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009395 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009396 mode->crtc_hdisplay, mode->crtc_hsync_start,
9397 mode->crtc_hsync_end, mode->crtc_htotal,
9398 mode->crtc_vdisplay, mode->crtc_vsync_start,
9399 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9400}
9401
Daniel Vetterc0b03412013-05-28 12:05:54 +02009402static void intel_dump_pipe_config(struct intel_crtc *crtc,
9403 struct intel_crtc_config *pipe_config,
9404 const char *context)
9405{
9406 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9407 context, pipe_name(crtc->pipe));
9408
9409 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9410 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9411 pipe_config->pipe_bpp, pipe_config->dither);
9412 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9413 pipe_config->has_pch_encoder,
9414 pipe_config->fdi_lanes,
9415 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9416 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9417 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009418 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9419 pipe_config->has_dp_encoder,
9420 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9421 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9422 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009423 DRM_DEBUG_KMS("requested mode:\n");
9424 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9425 DRM_DEBUG_KMS("adjusted mode:\n");
9426 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009427 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009428 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009429 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9430 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009431 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9432 pipe_config->gmch_pfit.control,
9433 pipe_config->gmch_pfit.pgm_ratios,
9434 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009435 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009436 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009437 pipe_config->pch_pfit.size,
9438 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009439 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009440 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009441}
9442
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009443static bool encoders_cloneable(const struct intel_encoder *a,
9444 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009445{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009446 /* masks could be asymmetric, so check both ways */
9447 return a == b || (a->cloneable & (1 << b->type) &&
9448 b->cloneable & (1 << a->type));
9449}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009450
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009451static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9452 struct intel_encoder *encoder)
9453{
9454 struct drm_device *dev = crtc->base.dev;
9455 struct intel_encoder *source_encoder;
9456
9457 list_for_each_entry(source_encoder,
9458 &dev->mode_config.encoder_list, base.head) {
9459 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009460 continue;
9461
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009462 if (!encoders_cloneable(encoder, source_encoder))
9463 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009464 }
9465
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009466 return true;
9467}
9468
9469static bool check_encoder_cloning(struct intel_crtc *crtc)
9470{
9471 struct drm_device *dev = crtc->base.dev;
9472 struct intel_encoder *encoder;
9473
9474 list_for_each_entry(encoder,
9475 &dev->mode_config.encoder_list, base.head) {
9476 if (encoder->new_crtc != crtc)
9477 continue;
9478
9479 if (!check_single_encoder_cloning(crtc, encoder))
9480 return false;
9481 }
9482
9483 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009484}
9485
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009486static struct intel_crtc_config *
9487intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009488 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009489 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009490{
9491 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009492 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009493 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009494 int plane_bpp, ret = -EINVAL;
9495 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009496
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009497 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009498 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9499 return ERR_PTR(-EINVAL);
9500 }
9501
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009502 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9503 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009504 return ERR_PTR(-ENOMEM);
9505
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009506 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9507 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009508
Daniel Vettere143a212013-07-04 12:01:15 +02009509 pipe_config->cpu_transcoder =
9510 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009511 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009512
Imre Deak2960bc92013-07-30 13:36:32 +03009513 /*
9514 * Sanitize sync polarity flags based on requested ones. If neither
9515 * positive or negative polarity is requested, treat this as meaning
9516 * negative polarity.
9517 */
9518 if (!(pipe_config->adjusted_mode.flags &
9519 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9520 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9521
9522 if (!(pipe_config->adjusted_mode.flags &
9523 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9524 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9525
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009526 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9527 * plane pixel format and any sink constraints into account. Returns the
9528 * source plane bpp so that dithering can be selected on mismatches
9529 * after encoders and crtc also have had their say. */
9530 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9531 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009532 if (plane_bpp < 0)
9533 goto fail;
9534
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009535 /*
9536 * Determine the real pipe dimensions. Note that stereo modes can
9537 * increase the actual pipe size due to the frame doubling and
9538 * insertion of additional space for blanks between the frame. This
9539 * is stored in the crtc timings. We use the requested mode to do this
9540 * computation to clearly distinguish it from the adjusted mode, which
9541 * can be changed by the connectors in the below retry loop.
9542 */
9543 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9544 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9545 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9546
Daniel Vettere29c22c2013-02-21 00:00:16 +01009547encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009548 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009549 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009550 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009551
Daniel Vetter135c81b2013-07-21 21:37:09 +02009552 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009553 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009554
Daniel Vetter7758a112012-07-08 19:40:39 +02009555 /* Pass our mode to the connectors and the CRTC to give them a chance to
9556 * adjust it according to limitations or connector properties, and also
9557 * a chance to reject the mode entirely.
9558 */
9559 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9560 base.head) {
9561
9562 if (&encoder->new_crtc->base != crtc)
9563 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009564
Daniel Vetterefea6e82013-07-21 21:36:59 +02009565 if (!(encoder->compute_config(encoder, pipe_config))) {
9566 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009567 goto fail;
9568 }
9569 }
9570
Daniel Vetterff9a6752013-06-01 17:16:21 +02009571 /* Set default port clock if not overwritten by the encoder. Needs to be
9572 * done afterwards in case the encoder adjusts the mode. */
9573 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009574 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9575 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009576
Daniel Vettera43f6e02013-06-07 23:10:32 +02009577 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009578 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009579 DRM_DEBUG_KMS("CRTC fixup failed\n");
9580 goto fail;
9581 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009582
9583 if (ret == RETRY) {
9584 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9585 ret = -EINVAL;
9586 goto fail;
9587 }
9588
9589 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9590 retry = false;
9591 goto encoder_retry;
9592 }
9593
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009594 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9595 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9596 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9597
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009598 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009599fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009600 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009601 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009602}
9603
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009604/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9605 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9606static void
9607intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9608 unsigned *prepare_pipes, unsigned *disable_pipes)
9609{
9610 struct intel_crtc *intel_crtc;
9611 struct drm_device *dev = crtc->dev;
9612 struct intel_encoder *encoder;
9613 struct intel_connector *connector;
9614 struct drm_crtc *tmp_crtc;
9615
9616 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9617
9618 /* Check which crtcs have changed outputs connected to them, these need
9619 * to be part of the prepare_pipes mask. We don't (yet) support global
9620 * modeset across multiple crtcs, so modeset_pipes will only have one
9621 * bit set at most. */
9622 list_for_each_entry(connector, &dev->mode_config.connector_list,
9623 base.head) {
9624 if (connector->base.encoder == &connector->new_encoder->base)
9625 continue;
9626
9627 if (connector->base.encoder) {
9628 tmp_crtc = connector->base.encoder->crtc;
9629
9630 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9631 }
9632
9633 if (connector->new_encoder)
9634 *prepare_pipes |=
9635 1 << connector->new_encoder->new_crtc->pipe;
9636 }
9637
9638 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9639 base.head) {
9640 if (encoder->base.crtc == &encoder->new_crtc->base)
9641 continue;
9642
9643 if (encoder->base.crtc) {
9644 tmp_crtc = encoder->base.crtc;
9645
9646 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9647 }
9648
9649 if (encoder->new_crtc)
9650 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9651 }
9652
Ville Syrjälä76688512014-01-10 11:28:06 +02009653 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009654 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9655 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009656 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009657 continue;
9658
Ville Syrjälä76688512014-01-10 11:28:06 +02009659 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009660 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009661 else
9662 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009663 }
9664
9665
9666 /* set_mode is also used to update properties on life display pipes. */
9667 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009668 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009669 *prepare_pipes |= 1 << intel_crtc->pipe;
9670
Daniel Vetterb6c51642013-04-12 18:48:43 +02009671 /*
9672 * For simplicity do a full modeset on any pipe where the output routing
9673 * changed. We could be more clever, but that would require us to be
9674 * more careful with calling the relevant encoder->mode_set functions.
9675 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009676 if (*prepare_pipes)
9677 *modeset_pipes = *prepare_pipes;
9678
9679 /* ... and mask these out. */
9680 *modeset_pipes &= ~(*disable_pipes);
9681 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009682
9683 /*
9684 * HACK: We don't (yet) fully support global modesets. intel_set_config
9685 * obies this rule, but the modeset restore mode of
9686 * intel_modeset_setup_hw_state does not.
9687 */
9688 *modeset_pipes &= 1 << intel_crtc->pipe;
9689 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009690
9691 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9692 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009693}
9694
Daniel Vetterea9d7582012-07-10 10:42:52 +02009695static bool intel_crtc_in_use(struct drm_crtc *crtc)
9696{
9697 struct drm_encoder *encoder;
9698 struct drm_device *dev = crtc->dev;
9699
9700 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9701 if (encoder->crtc == crtc)
9702 return true;
9703
9704 return false;
9705}
9706
9707static void
9708intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9709{
9710 struct intel_encoder *intel_encoder;
9711 struct intel_crtc *intel_crtc;
9712 struct drm_connector *connector;
9713
9714 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9715 base.head) {
9716 if (!intel_encoder->base.crtc)
9717 continue;
9718
9719 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9720
9721 if (prepare_pipes & (1 << intel_crtc->pipe))
9722 intel_encoder->connectors_active = false;
9723 }
9724
9725 intel_modeset_commit_output_state(dev);
9726
Ville Syrjälä76688512014-01-10 11:28:06 +02009727 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009728 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9729 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009730 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009731 WARN_ON(intel_crtc->new_config &&
9732 intel_crtc->new_config != &intel_crtc->config);
9733 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009734 }
9735
9736 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9737 if (!connector->encoder || !connector->encoder->crtc)
9738 continue;
9739
9740 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9741
9742 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009743 struct drm_property *dpms_property =
9744 dev->mode_config.dpms_property;
9745
Daniel Vetterea9d7582012-07-10 10:42:52 +02009746 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009747 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009748 dpms_property,
9749 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009750
9751 intel_encoder = to_intel_encoder(connector->encoder);
9752 intel_encoder->connectors_active = true;
9753 }
9754 }
9755
9756}
9757
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009758static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009759{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009760 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009761
9762 if (clock1 == clock2)
9763 return true;
9764
9765 if (!clock1 || !clock2)
9766 return false;
9767
9768 diff = abs(clock1 - clock2);
9769
9770 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9771 return true;
9772
9773 return false;
9774}
9775
Daniel Vetter25c5b262012-07-08 22:08:04 +02009776#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9777 list_for_each_entry((intel_crtc), \
9778 &(dev)->mode_config.crtc_list, \
9779 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009780 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009781
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009782static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009783intel_pipe_config_compare(struct drm_device *dev,
9784 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009785 struct intel_crtc_config *pipe_config)
9786{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009787#define PIPE_CONF_CHECK_X(name) \
9788 if (current_config->name != pipe_config->name) { \
9789 DRM_ERROR("mismatch in " #name " " \
9790 "(expected 0x%08x, found 0x%08x)\n", \
9791 current_config->name, \
9792 pipe_config->name); \
9793 return false; \
9794 }
9795
Daniel Vetter08a24032013-04-19 11:25:34 +02009796#define PIPE_CONF_CHECK_I(name) \
9797 if (current_config->name != pipe_config->name) { \
9798 DRM_ERROR("mismatch in " #name " " \
9799 "(expected %i, found %i)\n", \
9800 current_config->name, \
9801 pipe_config->name); \
9802 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009803 }
9804
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009805#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9806 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009807 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009808 "(expected %i, found %i)\n", \
9809 current_config->name & (mask), \
9810 pipe_config->name & (mask)); \
9811 return false; \
9812 }
9813
Ville Syrjälä5e550652013-09-06 23:29:07 +03009814#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9815 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9816 DRM_ERROR("mismatch in " #name " " \
9817 "(expected %i, found %i)\n", \
9818 current_config->name, \
9819 pipe_config->name); \
9820 return false; \
9821 }
9822
Daniel Vetterbb760062013-06-06 14:55:52 +02009823#define PIPE_CONF_QUIRK(quirk) \
9824 ((current_config->quirks | pipe_config->quirks) & (quirk))
9825
Daniel Vettereccb1402013-05-22 00:50:22 +02009826 PIPE_CONF_CHECK_I(cpu_transcoder);
9827
Daniel Vetter08a24032013-04-19 11:25:34 +02009828 PIPE_CONF_CHECK_I(has_pch_encoder);
9829 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009830 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9831 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9832 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9833 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9834 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009835
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009836 PIPE_CONF_CHECK_I(has_dp_encoder);
9837 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9838 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9839 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9840 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9841 PIPE_CONF_CHECK_I(dp_m_n.tu);
9842
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009843 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9844 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9845 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9846 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9847 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9848 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9849
9850 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9851 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9852 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9853 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9854 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9855 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9856
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009857 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009858
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009859 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9860 DRM_MODE_FLAG_INTERLACE);
9861
Daniel Vetterbb760062013-06-06 14:55:52 +02009862 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9863 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9864 DRM_MODE_FLAG_PHSYNC);
9865 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9866 DRM_MODE_FLAG_NHSYNC);
9867 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9868 DRM_MODE_FLAG_PVSYNC);
9869 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9870 DRM_MODE_FLAG_NVSYNC);
9871 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009872
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009873 PIPE_CONF_CHECK_I(pipe_src_w);
9874 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009875
Daniel Vetter99535992014-04-13 12:00:33 +02009876 /*
9877 * FIXME: BIOS likes to set up a cloned config with lvds+external
9878 * screen. Since we don't yet re-compute the pipe config when moving
9879 * just the lvds port away to another pipe the sw tracking won't match.
9880 *
9881 * Proper atomic modesets with recomputed global state will fix this.
9882 * Until then just don't check gmch state for inherited modes.
9883 */
9884 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9885 PIPE_CONF_CHECK_I(gmch_pfit.control);
9886 /* pfit ratios are autocomputed by the hw on gen4+ */
9887 if (INTEL_INFO(dev)->gen < 4)
9888 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9889 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9890 }
9891
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009892 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9893 if (current_config->pch_pfit.enabled) {
9894 PIPE_CONF_CHECK_I(pch_pfit.pos);
9895 PIPE_CONF_CHECK_I(pch_pfit.size);
9896 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009897
Jesse Barnese59150d2014-01-07 13:30:45 -08009898 /* BDW+ don't expose a synchronous way to read the state */
9899 if (IS_HASWELL(dev))
9900 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009901
Ville Syrjälä282740f2013-09-04 18:30:03 +03009902 PIPE_CONF_CHECK_I(double_wide);
9903
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009904 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009905 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009906 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009907 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9908 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009909
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9911 PIPE_CONF_CHECK_I(pipe_bpp);
9912
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009913 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9914 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009915
Daniel Vetter66e985c2013-06-05 13:34:20 +02009916#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009917#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009918#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009919#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009920#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009921
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009922 return true;
9923}
9924
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009925static void
9926check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009927{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009928 struct intel_connector *connector;
9929
9930 list_for_each_entry(connector, &dev->mode_config.connector_list,
9931 base.head) {
9932 /* This also checks the encoder/connector hw state with the
9933 * ->get_hw_state callbacks. */
9934 intel_connector_check_state(connector);
9935
9936 WARN(&connector->new_encoder->base != connector->base.encoder,
9937 "connector's staged encoder doesn't match current encoder\n");
9938 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009939}
9940
9941static void
9942check_encoder_state(struct drm_device *dev)
9943{
9944 struct intel_encoder *encoder;
9945 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009946
9947 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9948 base.head) {
9949 bool enabled = false;
9950 bool active = false;
9951 enum pipe pipe, tracked_pipe;
9952
9953 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9954 encoder->base.base.id,
9955 drm_get_encoder_name(&encoder->base));
9956
9957 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9958 "encoder's stage crtc doesn't match current crtc\n");
9959 WARN(encoder->connectors_active && !encoder->base.crtc,
9960 "encoder's active_connectors set, but no crtc\n");
9961
9962 list_for_each_entry(connector, &dev->mode_config.connector_list,
9963 base.head) {
9964 if (connector->base.encoder != &encoder->base)
9965 continue;
9966 enabled = true;
9967 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9968 active = true;
9969 }
9970 WARN(!!encoder->base.crtc != enabled,
9971 "encoder's enabled state mismatch "
9972 "(expected %i, found %i)\n",
9973 !!encoder->base.crtc, enabled);
9974 WARN(active && !encoder->base.crtc,
9975 "active encoder with no crtc\n");
9976
9977 WARN(encoder->connectors_active != active,
9978 "encoder's computed active state doesn't match tracked active state "
9979 "(expected %i, found %i)\n", active, encoder->connectors_active);
9980
9981 active = encoder->get_hw_state(encoder, &pipe);
9982 WARN(active != encoder->connectors_active,
9983 "encoder's hw state doesn't match sw tracking "
9984 "(expected %i, found %i)\n",
9985 encoder->connectors_active, active);
9986
9987 if (!encoder->base.crtc)
9988 continue;
9989
9990 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9991 WARN(active && pipe != tracked_pipe,
9992 "active encoder's pipe doesn't match"
9993 "(expected %i, found %i)\n",
9994 tracked_pipe, pipe);
9995
9996 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009997}
9998
9999static void
10000check_crtc_state(struct drm_device *dev)
10001{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010002 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010003 struct intel_crtc *crtc;
10004 struct intel_encoder *encoder;
10005 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010006
10007 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10008 base.head) {
10009 bool enabled = false;
10010 bool active = false;
10011
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010012 memset(&pipe_config, 0, sizeof(pipe_config));
10013
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010014 DRM_DEBUG_KMS("[CRTC:%d]\n",
10015 crtc->base.base.id);
10016
10017 WARN(crtc->active && !crtc->base.enabled,
10018 "active crtc, but not enabled in sw tracking\n");
10019
10020 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10021 base.head) {
10022 if (encoder->base.crtc != &crtc->base)
10023 continue;
10024 enabled = true;
10025 if (encoder->connectors_active)
10026 active = true;
10027 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010028
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010029 WARN(active != crtc->active,
10030 "crtc's computed active state doesn't match tracked active state "
10031 "(expected %i, found %i)\n", active, crtc->active);
10032 WARN(enabled != crtc->base.enabled,
10033 "crtc's computed enabled state doesn't match tracked enabled state "
10034 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10035
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010036 active = dev_priv->display.get_pipe_config(crtc,
10037 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010038
10039 /* hw state is inconsistent with the pipe A quirk */
10040 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10041 active = crtc->active;
10042
Daniel Vetter6c49f242013-06-06 12:45:25 +020010043 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10044 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010045 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010046 if (encoder->base.crtc != &crtc->base)
10047 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010048 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010049 encoder->get_config(encoder, &pipe_config);
10050 }
10051
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010052 WARN(crtc->active != active,
10053 "crtc active state doesn't match with hw state "
10054 "(expected %i, found %i)\n", crtc->active, active);
10055
Daniel Vetterc0b03412013-05-28 12:05:54 +020010056 if (active &&
10057 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10058 WARN(1, "pipe state doesn't match!\n");
10059 intel_dump_pipe_config(crtc, &pipe_config,
10060 "[hw state]");
10061 intel_dump_pipe_config(crtc, &crtc->config,
10062 "[sw state]");
10063 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010064 }
10065}
10066
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010067static void
10068check_shared_dpll_state(struct drm_device *dev)
10069{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010071 struct intel_crtc *crtc;
10072 struct intel_dpll_hw_state dpll_hw_state;
10073 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010074
10075 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10076 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10077 int enabled_crtcs = 0, active_crtcs = 0;
10078 bool active;
10079
10080 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10081
10082 DRM_DEBUG_KMS("%s\n", pll->name);
10083
10084 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10085
10086 WARN(pll->active > pll->refcount,
10087 "more active pll users than references: %i vs %i\n",
10088 pll->active, pll->refcount);
10089 WARN(pll->active && !pll->on,
10090 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010091 WARN(pll->on && !pll->active,
10092 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010093 WARN(pll->on != active,
10094 "pll on state mismatch (expected %i, found %i)\n",
10095 pll->on, active);
10096
10097 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10098 base.head) {
10099 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10100 enabled_crtcs++;
10101 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10102 active_crtcs++;
10103 }
10104 WARN(pll->active != active_crtcs,
10105 "pll active crtcs mismatch (expected %i, found %i)\n",
10106 pll->active, active_crtcs);
10107 WARN(pll->refcount != enabled_crtcs,
10108 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10109 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010110
10111 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10112 sizeof(dpll_hw_state)),
10113 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010114 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010115}
10116
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010117void
10118intel_modeset_check_state(struct drm_device *dev)
10119{
10120 check_connector_state(dev);
10121 check_encoder_state(dev);
10122 check_crtc_state(dev);
10123 check_shared_dpll_state(dev);
10124}
10125
Ville Syrjälä18442d02013-09-13 16:00:08 +030010126void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10127 int dotclock)
10128{
10129 /*
10130 * FDI already provided one idea for the dotclock.
10131 * Yell if the encoder disagrees.
10132 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010133 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010134 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010135 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010136}
10137
Daniel Vetterf30da182013-04-11 20:22:50 +020010138static int __intel_set_mode(struct drm_crtc *crtc,
10139 struct drm_display_mode *mode,
10140 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010141{
10142 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010143 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010144 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010145 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010146 struct intel_crtc *intel_crtc;
10147 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010148 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010149
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010150 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010151 if (!saved_mode)
10152 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010153
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010154 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010155 &prepare_pipes, &disable_pipes);
10156
Tim Gardner3ac18232012-12-07 07:54:26 -070010157 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010158
Daniel Vetter25c5b262012-07-08 22:08:04 +020010159 /* Hack: Because we don't (yet) support global modeset on multiple
10160 * crtcs, we don't keep track of the new mode for more than one crtc.
10161 * Hence simply check whether any bit is set in modeset_pipes in all the
10162 * pieces of code that are not yet converted to deal with mutliple crtcs
10163 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010164 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010165 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010166 if (IS_ERR(pipe_config)) {
10167 ret = PTR_ERR(pipe_config);
10168 pipe_config = NULL;
10169
Tim Gardner3ac18232012-12-07 07:54:26 -070010170 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010171 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010172 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10173 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010174 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010175 }
10176
Jesse Barnes30a970c2013-11-04 13:48:12 -080010177 /*
10178 * See if the config requires any additional preparation, e.g.
10179 * to adjust global state with pipes off. We need to do this
10180 * here so we can get the modeset_pipe updated config for the new
10181 * mode set on this crtc. For other crtcs we need to use the
10182 * adjusted_mode bits in the crtc directly.
10183 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010184 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010185 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010186
Ville Syrjäläc164f832013-11-05 22:34:12 +020010187 /* may have added more to prepare_pipes than we should */
10188 prepare_pipes &= ~disable_pipes;
10189 }
10190
Daniel Vetter460da9162013-03-27 00:44:51 +010010191 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10192 intel_crtc_disable(&intel_crtc->base);
10193
Daniel Vetterea9d7582012-07-10 10:42:52 +020010194 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10195 if (intel_crtc->base.enabled)
10196 dev_priv->display.crtc_disable(&intel_crtc->base);
10197 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010198
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010199 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10200 * to set it here already despite that we pass it down the callchain.
10201 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010202 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010203 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010204 /* mode_set/enable/disable functions rely on a correct pipe
10205 * config. */
10206 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010207 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010208
10209 /*
10210 * Calculate and store various constants which
10211 * are later needed by vblank and swap-completion
10212 * timestamping. They are derived from true hwmode.
10213 */
10214 drm_calc_timestamping_constants(crtc,
10215 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010216 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010217
Daniel Vetterea9d7582012-07-10 10:42:52 +020010218 /* Only after disabling all output pipelines that will be changed can we
10219 * update the the output configuration. */
10220 intel_modeset_update_state(dev, prepare_pipes);
10221
Daniel Vetter47fab732012-10-26 10:58:18 +020010222 if (dev_priv->display.modeset_global_resources)
10223 dev_priv->display.modeset_global_resources(dev);
10224
Daniel Vettera6778b32012-07-02 09:56:42 +020010225 /* Set up the DPLL and any encoders state that needs to adjust or depend
10226 * on the DPLL.
10227 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010228 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010229 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010230 x, y, fb);
10231 if (ret)
10232 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010233 }
10234
10235 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010236 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10237 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010238
Daniel Vettera6778b32012-07-02 09:56:42 +020010239 /* FIXME: add subpixel order */
10240done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010241 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010242 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010243
Tim Gardner3ac18232012-12-07 07:54:26 -070010244out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010245 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010246 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010247 return ret;
10248}
10249
Damien Lespiaue7457a92013-08-08 22:28:59 +010010250static int intel_set_mode(struct drm_crtc *crtc,
10251 struct drm_display_mode *mode,
10252 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010253{
10254 int ret;
10255
10256 ret = __intel_set_mode(crtc, mode, x, y, fb);
10257
10258 if (ret == 0)
10259 intel_modeset_check_state(crtc->dev);
10260
10261 return ret;
10262}
10263
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010264void intel_crtc_restore_mode(struct drm_crtc *crtc)
10265{
Matt Roperf4510a22014-04-01 15:22:40 -070010266 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010267}
10268
Daniel Vetter25c5b262012-07-08 22:08:04 +020010269#undef for_each_intel_crtc_masked
10270
Daniel Vetterd9e55602012-07-04 22:16:09 +020010271static void intel_set_config_free(struct intel_set_config *config)
10272{
10273 if (!config)
10274 return;
10275
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010276 kfree(config->save_connector_encoders);
10277 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010278 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010279 kfree(config);
10280}
10281
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010282static int intel_set_config_save_state(struct drm_device *dev,
10283 struct intel_set_config *config)
10284{
Ville Syrjälä76688512014-01-10 11:28:06 +020010285 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010286 struct drm_encoder *encoder;
10287 struct drm_connector *connector;
10288 int count;
10289
Ville Syrjälä76688512014-01-10 11:28:06 +020010290 config->save_crtc_enabled =
10291 kcalloc(dev->mode_config.num_crtc,
10292 sizeof(bool), GFP_KERNEL);
10293 if (!config->save_crtc_enabled)
10294 return -ENOMEM;
10295
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010296 config->save_encoder_crtcs =
10297 kcalloc(dev->mode_config.num_encoder,
10298 sizeof(struct drm_crtc *), GFP_KERNEL);
10299 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010300 return -ENOMEM;
10301
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010302 config->save_connector_encoders =
10303 kcalloc(dev->mode_config.num_connector,
10304 sizeof(struct drm_encoder *), GFP_KERNEL);
10305 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010306 return -ENOMEM;
10307
10308 /* Copy data. Note that driver private data is not affected.
10309 * Should anything bad happen only the expected state is
10310 * restored, not the drivers personal bookkeeping.
10311 */
10312 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010313 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10314 config->save_crtc_enabled[count++] = crtc->enabled;
10315 }
10316
10317 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010318 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010319 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010320 }
10321
10322 count = 0;
10323 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010324 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010325 }
10326
10327 return 0;
10328}
10329
10330static void intel_set_config_restore_state(struct drm_device *dev,
10331 struct intel_set_config *config)
10332{
Ville Syrjälä76688512014-01-10 11:28:06 +020010333 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010334 struct intel_encoder *encoder;
10335 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010336 int count;
10337
10338 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010339 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10340 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010341
10342 if (crtc->new_enabled)
10343 crtc->new_config = &crtc->config;
10344 else
10345 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010346 }
10347
10348 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010349 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10350 encoder->new_crtc =
10351 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010352 }
10353
10354 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010355 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10356 connector->new_encoder =
10357 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010358 }
10359}
10360
Imre Deake3de42b2013-05-03 19:44:07 +020010361static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010362is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010363{
10364 int i;
10365
Chris Wilson2e57f472013-07-17 12:14:40 +010010366 if (set->num_connectors == 0)
10367 return false;
10368
10369 if (WARN_ON(set->connectors == NULL))
10370 return false;
10371
10372 for (i = 0; i < set->num_connectors; i++)
10373 if (set->connectors[i]->encoder &&
10374 set->connectors[i]->encoder->crtc == set->crtc &&
10375 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010376 return true;
10377
10378 return false;
10379}
10380
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010381static void
10382intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10383 struct intel_set_config *config)
10384{
10385
10386 /* We should be able to check here if the fb has the same properties
10387 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010388 if (is_crtc_connector_off(set)) {
10389 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010390 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010391 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010392 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010393 struct intel_crtc *intel_crtc =
10394 to_intel_crtc(set->crtc);
10395
Jani Nikulad330a952014-01-21 11:24:25 +020010396 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010397 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10398 config->fb_changed = true;
10399 } else {
10400 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10401 config->mode_changed = true;
10402 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010403 } else if (set->fb == NULL) {
10404 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010405 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010406 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010407 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010408 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010409 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010410 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010411 }
10412
Daniel Vetter835c5872012-07-10 18:11:08 +020010413 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010414 config->fb_changed = true;
10415
10416 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10417 DRM_DEBUG_KMS("modes are different, full mode set\n");
10418 drm_mode_debug_printmodeline(&set->crtc->mode);
10419 drm_mode_debug_printmodeline(set->mode);
10420 config->mode_changed = true;
10421 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010422
10423 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10424 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010425}
10426
Daniel Vetter2e431052012-07-04 22:42:15 +020010427static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010428intel_modeset_stage_output_state(struct drm_device *dev,
10429 struct drm_mode_set *set,
10430 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010431{
Daniel Vetter9a935852012-07-05 22:34:27 +020010432 struct intel_connector *connector;
10433 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010434 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010435 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010436
Damien Lespiau9abdda72013-02-13 13:29:23 +000010437 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010438 * of connectors. For paranoia, double-check this. */
10439 WARN_ON(!set->fb && (set->num_connectors != 0));
10440 WARN_ON(set->fb && (set->num_connectors == 0));
10441
Daniel Vetter9a935852012-07-05 22:34:27 +020010442 list_for_each_entry(connector, &dev->mode_config.connector_list,
10443 base.head) {
10444 /* Otherwise traverse passed in connector list and get encoders
10445 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010446 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010447 if (set->connectors[ro] == &connector->base) {
10448 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010449 break;
10450 }
10451 }
10452
Daniel Vetter9a935852012-07-05 22:34:27 +020010453 /* If we disable the crtc, disable all its connectors. Also, if
10454 * the connector is on the changing crtc but not on the new
10455 * connector list, disable it. */
10456 if ((!set->fb || ro == set->num_connectors) &&
10457 connector->base.encoder &&
10458 connector->base.encoder->crtc == set->crtc) {
10459 connector->new_encoder = NULL;
10460
10461 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10462 connector->base.base.id,
10463 drm_get_connector_name(&connector->base));
10464 }
10465
10466
10467 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010468 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010469 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010470 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010471 }
10472 /* connector->new_encoder is now updated for all connectors. */
10473
10474 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010475 list_for_each_entry(connector, &dev->mode_config.connector_list,
10476 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010477 struct drm_crtc *new_crtc;
10478
Daniel Vetter9a935852012-07-05 22:34:27 +020010479 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010480 continue;
10481
Daniel Vetter9a935852012-07-05 22:34:27 +020010482 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010483
10484 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010485 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010486 new_crtc = set->crtc;
10487 }
10488
10489 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010490 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10491 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010492 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010493 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010494 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10495
10496 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10497 connector->base.base.id,
10498 drm_get_connector_name(&connector->base),
10499 new_crtc->base.id);
10500 }
10501
10502 /* Check for any encoders that needs to be disabled. */
10503 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10504 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010505 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010506 list_for_each_entry(connector,
10507 &dev->mode_config.connector_list,
10508 base.head) {
10509 if (connector->new_encoder == encoder) {
10510 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010511 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010512 }
10513 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010514
10515 if (num_connectors == 0)
10516 encoder->new_crtc = NULL;
10517 else if (num_connectors > 1)
10518 return -EINVAL;
10519
Daniel Vetter9a935852012-07-05 22:34:27 +020010520 /* Only now check for crtc changes so we don't miss encoders
10521 * that will be disabled. */
10522 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010523 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010524 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010525 }
10526 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010527 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010528
Ville Syrjälä76688512014-01-10 11:28:06 +020010529 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10530 base.head) {
10531 crtc->new_enabled = false;
10532
10533 list_for_each_entry(encoder,
10534 &dev->mode_config.encoder_list,
10535 base.head) {
10536 if (encoder->new_crtc == crtc) {
10537 crtc->new_enabled = true;
10538 break;
10539 }
10540 }
10541
10542 if (crtc->new_enabled != crtc->base.enabled) {
10543 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10544 crtc->new_enabled ? "en" : "dis");
10545 config->mode_changed = true;
10546 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010547
10548 if (crtc->new_enabled)
10549 crtc->new_config = &crtc->config;
10550 else
10551 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010552 }
10553
Daniel Vetter2e431052012-07-04 22:42:15 +020010554 return 0;
10555}
10556
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010557static void disable_crtc_nofb(struct intel_crtc *crtc)
10558{
10559 struct drm_device *dev = crtc->base.dev;
10560 struct intel_encoder *encoder;
10561 struct intel_connector *connector;
10562
10563 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10564 pipe_name(crtc->pipe));
10565
10566 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10567 if (connector->new_encoder &&
10568 connector->new_encoder->new_crtc == crtc)
10569 connector->new_encoder = NULL;
10570 }
10571
10572 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10573 if (encoder->new_crtc == crtc)
10574 encoder->new_crtc = NULL;
10575 }
10576
10577 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010578 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010579}
10580
Daniel Vetter2e431052012-07-04 22:42:15 +020010581static int intel_crtc_set_config(struct drm_mode_set *set)
10582{
10583 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010584 struct drm_mode_set save_set;
10585 struct intel_set_config *config;
10586 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010587
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010588 BUG_ON(!set);
10589 BUG_ON(!set->crtc);
10590 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010591
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010592 /* Enforce sane interface api - has been abused by the fb helper. */
10593 BUG_ON(!set->mode && set->fb);
10594 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010595
Daniel Vetter2e431052012-07-04 22:42:15 +020010596 if (set->fb) {
10597 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10598 set->crtc->base.id, set->fb->base.id,
10599 (int)set->num_connectors, set->x, set->y);
10600 } else {
10601 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010602 }
10603
10604 dev = set->crtc->dev;
10605
10606 ret = -ENOMEM;
10607 config = kzalloc(sizeof(*config), GFP_KERNEL);
10608 if (!config)
10609 goto out_config;
10610
10611 ret = intel_set_config_save_state(dev, config);
10612 if (ret)
10613 goto out_config;
10614
10615 save_set.crtc = set->crtc;
10616 save_set.mode = &set->crtc->mode;
10617 save_set.x = set->crtc->x;
10618 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010619 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010620
10621 /* Compute whether we need a full modeset, only an fb base update or no
10622 * change at all. In the future we might also check whether only the
10623 * mode changed, e.g. for LVDS where we only change the panel fitter in
10624 * such cases. */
10625 intel_set_config_compute_mode_changes(set, config);
10626
Daniel Vetter9a935852012-07-05 22:34:27 +020010627 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010628 if (ret)
10629 goto fail;
10630
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010631 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010632 ret = intel_set_mode(set->crtc, set->mode,
10633 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010634 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010635 intel_crtc_wait_for_pending_flips(set->crtc);
10636
Daniel Vetter4f660f42012-07-02 09:47:37 +020010637 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010638 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010639 /*
10640 * In the fastboot case this may be our only check of the
10641 * state after boot. It would be better to only do it on
10642 * the first update, but we don't have a nice way of doing that
10643 * (and really, set_config isn't used much for high freq page
10644 * flipping, so increasing its cost here shouldn't be a big
10645 * deal).
10646 */
Jani Nikulad330a952014-01-21 11:24:25 +020010647 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010648 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010649 }
10650
Chris Wilson2d05eae2013-05-03 17:36:25 +010010651 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010652 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10653 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010654fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010655 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010656
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010657 /*
10658 * HACK: if the pipe was on, but we didn't have a framebuffer,
10659 * force the pipe off to avoid oopsing in the modeset code
10660 * due to fb==NULL. This should only happen during boot since
10661 * we don't yet reconstruct the FB from the hardware state.
10662 */
10663 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10664 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10665
Chris Wilson2d05eae2013-05-03 17:36:25 +010010666 /* Try to restore the config */
10667 if (config->mode_changed &&
10668 intel_set_mode(save_set.crtc, save_set.mode,
10669 save_set.x, save_set.y, save_set.fb))
10670 DRM_ERROR("failed to restore config after modeset failure\n");
10671 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010672
Daniel Vetterd9e55602012-07-04 22:16:09 +020010673out_config:
10674 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010675 return ret;
10676}
10677
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010678static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010679 .cursor_set = intel_crtc_cursor_set,
10680 .cursor_move = intel_crtc_cursor_move,
10681 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010682 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010683 .destroy = intel_crtc_destroy,
10684 .page_flip = intel_crtc_page_flip,
10685};
10686
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010687static void intel_cpu_pll_init(struct drm_device *dev)
10688{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010689 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010690 intel_ddi_pll_init(dev);
10691}
10692
Daniel Vetter53589012013-06-05 13:34:16 +020010693static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10694 struct intel_shared_dpll *pll,
10695 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010696{
Daniel Vetter53589012013-06-05 13:34:16 +020010697 uint32_t val;
10698
10699 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010700 hw_state->dpll = val;
10701 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10702 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010703
10704 return val & DPLL_VCO_ENABLE;
10705}
10706
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010707static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10708 struct intel_shared_dpll *pll)
10709{
10710 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10711 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10712}
10713
Daniel Vettere7b903d2013-06-05 13:34:14 +020010714static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10715 struct intel_shared_dpll *pll)
10716{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010717 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010718 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010719
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010720 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10721
10722 /* Wait for the clocks to stabilize. */
10723 POSTING_READ(PCH_DPLL(pll->id));
10724 udelay(150);
10725
10726 /* The pixel multiplier can only be updated once the
10727 * DPLL is enabled and the clocks are stable.
10728 *
10729 * So write it again.
10730 */
10731 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10732 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010733 udelay(200);
10734}
10735
10736static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10737 struct intel_shared_dpll *pll)
10738{
10739 struct drm_device *dev = dev_priv->dev;
10740 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010741
10742 /* Make sure no transcoder isn't still depending on us. */
10743 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10744 if (intel_crtc_to_shared_dpll(crtc) == pll)
10745 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10746 }
10747
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010748 I915_WRITE(PCH_DPLL(pll->id), 0);
10749 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010750 udelay(200);
10751}
10752
Daniel Vetter46edb022013-06-05 13:34:12 +020010753static char *ibx_pch_dpll_names[] = {
10754 "PCH DPLL A",
10755 "PCH DPLL B",
10756};
10757
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010758static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010759{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010761 int i;
10762
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010763 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010764
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010765 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010766 dev_priv->shared_dplls[i].id = i;
10767 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010768 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010769 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10770 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010771 dev_priv->shared_dplls[i].get_hw_state =
10772 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010773 }
10774}
10775
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010776static void intel_shared_dpll_init(struct drm_device *dev)
10777{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010778 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010779
10780 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10781 ibx_pch_dpll_init(dev);
10782 else
10783 dev_priv->num_shared_dpll = 0;
10784
10785 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010786}
10787
Hannes Ederb358d0a2008-12-18 21:18:47 +010010788static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010789{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010790 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010791 struct intel_crtc *intel_crtc;
10792 int i;
10793
Daniel Vetter955382f2013-09-19 14:05:45 +020010794 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010795 if (intel_crtc == NULL)
10796 return;
10797
10798 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10799
10800 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 for (i = 0; i < 256; i++) {
10802 intel_crtc->lut_r[i] = i;
10803 intel_crtc->lut_g[i] = i;
10804 intel_crtc->lut_b[i] = i;
10805 }
10806
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010807 /*
10808 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10809 * is hooked to plane B. Hence we want plane A feeding pipe B.
10810 */
Jesse Barnes80824002009-09-10 15:28:06 -070010811 intel_crtc->pipe = pipe;
10812 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010813 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010814 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010815 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010816 }
10817
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010818 init_waitqueue_head(&intel_crtc->vbl_wait);
10819
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010820 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10821 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10822 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10823 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10824
Jesse Barnes79e53942008-11-07 14:24:08 -080010825 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010826}
10827
Jesse Barnes752aa882013-10-31 18:55:49 +020010828enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10829{
10830 struct drm_encoder *encoder = connector->base.encoder;
10831
10832 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10833
10834 if (!encoder)
10835 return INVALID_PIPE;
10836
10837 return to_intel_crtc(encoder->crtc)->pipe;
10838}
10839
Carl Worth08d7b3d2009-04-29 14:43:54 -070010840int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010841 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010842{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010843 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010844 struct drm_mode_object *drmmode_obj;
10845 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010846
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010847 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10848 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010849
Daniel Vetterc05422d2009-08-11 16:05:30 +020010850 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10851 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010852
Daniel Vetterc05422d2009-08-11 16:05:30 +020010853 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010854 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010855 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010856 }
10857
Daniel Vetterc05422d2009-08-11 16:05:30 +020010858 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10859 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010860
Daniel Vetterc05422d2009-08-11 16:05:30 +020010861 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010862}
10863
Daniel Vetter66a92782012-07-12 20:08:18 +020010864static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010865{
Daniel Vetter66a92782012-07-12 20:08:18 +020010866 struct drm_device *dev = encoder->base.dev;
10867 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010868 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010869 int entry = 0;
10870
Daniel Vetter66a92782012-07-12 20:08:18 +020010871 list_for_each_entry(source_encoder,
10872 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010873 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010874 index_mask |= (1 << entry);
10875
Jesse Barnes79e53942008-11-07 14:24:08 -080010876 entry++;
10877 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010878
Jesse Barnes79e53942008-11-07 14:24:08 -080010879 return index_mask;
10880}
10881
Chris Wilson4d302442010-12-14 19:21:29 +000010882static bool has_edp_a(struct drm_device *dev)
10883{
10884 struct drm_i915_private *dev_priv = dev->dev_private;
10885
10886 if (!IS_MOBILE(dev))
10887 return false;
10888
10889 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10890 return false;
10891
Damien Lespiaue3589902014-02-07 19:12:50 +000010892 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010893 return false;
10894
10895 return true;
10896}
10897
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010898const char *intel_output_name(int output)
10899{
10900 static const char *names[] = {
10901 [INTEL_OUTPUT_UNUSED] = "Unused",
10902 [INTEL_OUTPUT_ANALOG] = "Analog",
10903 [INTEL_OUTPUT_DVO] = "DVO",
10904 [INTEL_OUTPUT_SDVO] = "SDVO",
10905 [INTEL_OUTPUT_LVDS] = "LVDS",
10906 [INTEL_OUTPUT_TVOUT] = "TV",
10907 [INTEL_OUTPUT_HDMI] = "HDMI",
10908 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10909 [INTEL_OUTPUT_EDP] = "eDP",
10910 [INTEL_OUTPUT_DSI] = "DSI",
10911 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10912 };
10913
10914 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10915 return "Invalid";
10916
10917 return names[output];
10918}
10919
Jesse Barnes79e53942008-11-07 14:24:08 -080010920static void intel_setup_outputs(struct drm_device *dev)
10921{
Eric Anholt725e30a2009-01-22 13:01:02 -080010922 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010923 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010924 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010925
Daniel Vetterc9093352013-06-06 22:22:47 +020010926 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010927
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010928 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010929 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010930
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010931 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010932 int found;
10933
10934 /* Haswell uses DDI functions to detect digital outputs */
10935 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10936 /* DDI A only supports eDP */
10937 if (found)
10938 intel_ddi_init(dev, PORT_A);
10939
10940 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10941 * register */
10942 found = I915_READ(SFUSE_STRAP);
10943
10944 if (found & SFUSE_STRAP_DDIB_DETECTED)
10945 intel_ddi_init(dev, PORT_B);
10946 if (found & SFUSE_STRAP_DDIC_DETECTED)
10947 intel_ddi_init(dev, PORT_C);
10948 if (found & SFUSE_STRAP_DDID_DETECTED)
10949 intel_ddi_init(dev, PORT_D);
10950 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010951 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010952 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010953
10954 if (has_edp_a(dev))
10955 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010956
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010957 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010958 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010959 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010960 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010961 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010962 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010963 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010964 }
10965
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010966 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010967 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010968
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010969 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010970 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010971
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010972 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010973 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010974
Daniel Vetter270b3042012-10-27 15:52:05 +020010975 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010976 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010977 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010978 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10979 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10980 PORT_B);
10981 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10982 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10983 }
10984
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010985 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10986 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10987 PORT_C);
10988 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010989 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010990 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010991
Jani Nikula3cfca972013-08-27 15:12:26 +030010992 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010993 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010994 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010995
Paulo Zanonie2debe92013-02-18 19:00:27 -030010996 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010997 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010998 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010999 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11000 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011001 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011002 }
Ma Ling27185ae2009-08-24 13:50:23 +080011003
Imre Deake7281ea2013-05-08 13:14:08 +030011004 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011005 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011006 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011007
11008 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011009
Paulo Zanonie2debe92013-02-18 19:00:27 -030011010 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011011 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011012 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011013 }
Ma Ling27185ae2009-08-24 13:50:23 +080011014
Paulo Zanonie2debe92013-02-18 19:00:27 -030011015 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011016
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011017 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11018 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011019 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011020 }
Imre Deake7281ea2013-05-08 13:14:08 +030011021 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011022 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011023 }
Ma Ling27185ae2009-08-24 13:50:23 +080011024
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011025 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011026 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011027 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011028 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011029 intel_dvo_init(dev);
11030
Zhenyu Wang103a1962009-11-27 11:44:36 +080011031 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011032 intel_tv_init(dev);
11033
Chris Wilson4ef69c72010-09-09 15:14:28 +010011034 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11035 encoder->base.possible_crtcs = encoder->crtc_mask;
11036 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011037 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011038 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011039
Paulo Zanonidde86e22012-12-01 12:04:25 -020011040 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011041
11042 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011043}
11044
11045static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11046{
11047 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011048
Daniel Vetteref2d6332014-02-10 18:00:38 +010011049 drm_framebuffer_cleanup(fb);
11050 WARN_ON(!intel_fb->obj->framebuffer_references--);
11051 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011052 kfree(intel_fb);
11053}
11054
11055static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011056 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011057 unsigned int *handle)
11058{
11059 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011060 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011061
Chris Wilson05394f32010-11-08 19:18:58 +000011062 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011063}
11064
11065static const struct drm_framebuffer_funcs intel_fb_funcs = {
11066 .destroy = intel_user_framebuffer_destroy,
11067 .create_handle = intel_user_framebuffer_create_handle,
11068};
11069
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011070static int intel_framebuffer_init(struct drm_device *dev,
11071 struct intel_framebuffer *intel_fb,
11072 struct drm_mode_fb_cmd2 *mode_cmd,
11073 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011074{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011075 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011076 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011077 int ret;
11078
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011079 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11080
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011081 if (obj->tiling_mode == I915_TILING_Y) {
11082 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011083 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011084 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011085
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011086 if (mode_cmd->pitches[0] & 63) {
11087 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11088 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011089 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011090 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011091
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011092 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11093 pitch_limit = 32*1024;
11094 } else if (INTEL_INFO(dev)->gen >= 4) {
11095 if (obj->tiling_mode)
11096 pitch_limit = 16*1024;
11097 else
11098 pitch_limit = 32*1024;
11099 } else if (INTEL_INFO(dev)->gen >= 3) {
11100 if (obj->tiling_mode)
11101 pitch_limit = 8*1024;
11102 else
11103 pitch_limit = 16*1024;
11104 } else
11105 /* XXX DSPC is limited to 4k tiled */
11106 pitch_limit = 8*1024;
11107
11108 if (mode_cmd->pitches[0] > pitch_limit) {
11109 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11110 obj->tiling_mode ? "tiled" : "linear",
11111 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011112 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011113 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011114
11115 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011116 mode_cmd->pitches[0] != obj->stride) {
11117 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11118 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011119 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011120 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011121
Ville Syrjälä57779d02012-10-31 17:50:14 +020011122 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011123 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011124 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011125 case DRM_FORMAT_RGB565:
11126 case DRM_FORMAT_XRGB8888:
11127 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011128 break;
11129 case DRM_FORMAT_XRGB1555:
11130 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011131 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011132 DRM_DEBUG("unsupported pixel format: %s\n",
11133 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011134 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011135 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011136 break;
11137 case DRM_FORMAT_XBGR8888:
11138 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011139 case DRM_FORMAT_XRGB2101010:
11140 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011141 case DRM_FORMAT_XBGR2101010:
11142 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011143 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011144 DRM_DEBUG("unsupported pixel format: %s\n",
11145 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011146 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011147 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011148 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011149 case DRM_FORMAT_YUYV:
11150 case DRM_FORMAT_UYVY:
11151 case DRM_FORMAT_YVYU:
11152 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011153 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011154 DRM_DEBUG("unsupported pixel format: %s\n",
11155 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011156 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011157 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011158 break;
11159 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011160 DRM_DEBUG("unsupported pixel format: %s\n",
11161 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011162 return -EINVAL;
11163 }
11164
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011165 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11166 if (mode_cmd->offsets[0] != 0)
11167 return -EINVAL;
11168
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011169 aligned_height = intel_align_height(dev, mode_cmd->height,
11170 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011171 /* FIXME drm helper for size checks (especially planar formats)? */
11172 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11173 return -EINVAL;
11174
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011175 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11176 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011177 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011178
Jesse Barnes79e53942008-11-07 14:24:08 -080011179 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11180 if (ret) {
11181 DRM_ERROR("framebuffer init failed %d\n", ret);
11182 return ret;
11183 }
11184
Jesse Barnes79e53942008-11-07 14:24:08 -080011185 return 0;
11186}
11187
Jesse Barnes79e53942008-11-07 14:24:08 -080011188static struct drm_framebuffer *
11189intel_user_framebuffer_create(struct drm_device *dev,
11190 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011191 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011192{
Chris Wilson05394f32010-11-08 19:18:58 +000011193 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011194
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011195 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11196 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011197 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011198 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011199
Chris Wilsond2dff872011-04-19 08:36:26 +010011200 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011201}
11202
Daniel Vetter4520f532013-10-09 09:18:51 +020011203#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011204static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011205{
11206}
11207#endif
11208
Jesse Barnes79e53942008-11-07 14:24:08 -080011209static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011210 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011211 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011212};
11213
Jesse Barnese70236a2009-09-21 10:42:27 -070011214/* Set up chip specific display functions */
11215static void intel_init_display(struct drm_device *dev)
11216{
11217 struct drm_i915_private *dev_priv = dev->dev_private;
11218
Daniel Vetteree9300b2013-06-03 22:40:22 +020011219 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11220 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011221 else if (IS_CHERRYVIEW(dev))
11222 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011223 else if (IS_VALLEYVIEW(dev))
11224 dev_priv->display.find_dpll = vlv_find_best_dpll;
11225 else if (IS_PINEVIEW(dev))
11226 dev_priv->display.find_dpll = pnv_find_best_dpll;
11227 else
11228 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11229
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011230 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011231 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011232 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011233 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011234 dev_priv->display.crtc_enable = haswell_crtc_enable;
11235 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011236 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011237 dev_priv->display.update_primary_plane =
11238 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011239 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011240 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011241 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011242 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011243 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11244 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011245 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011246 dev_priv->display.update_primary_plane =
11247 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011248 } else if (IS_VALLEYVIEW(dev)) {
11249 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011250 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011251 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11252 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11253 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11254 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011255 dev_priv->display.update_primary_plane =
11256 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011257 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011258 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011259 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011260 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011261 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11262 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011263 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011264 dev_priv->display.update_primary_plane =
11265 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011266 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011267
Jesse Barnese70236a2009-09-21 10:42:27 -070011268 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011269 if (IS_VALLEYVIEW(dev))
11270 dev_priv->display.get_display_clock_speed =
11271 valleyview_get_display_clock_speed;
11272 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011273 dev_priv->display.get_display_clock_speed =
11274 i945_get_display_clock_speed;
11275 else if (IS_I915G(dev))
11276 dev_priv->display.get_display_clock_speed =
11277 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011278 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011279 dev_priv->display.get_display_clock_speed =
11280 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011281 else if (IS_PINEVIEW(dev))
11282 dev_priv->display.get_display_clock_speed =
11283 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011284 else if (IS_I915GM(dev))
11285 dev_priv->display.get_display_clock_speed =
11286 i915gm_get_display_clock_speed;
11287 else if (IS_I865G(dev))
11288 dev_priv->display.get_display_clock_speed =
11289 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011290 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011291 dev_priv->display.get_display_clock_speed =
11292 i855_get_display_clock_speed;
11293 else /* 852, 830 */
11294 dev_priv->display.get_display_clock_speed =
11295 i830_get_display_clock_speed;
11296
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011297 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011298 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011299 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011300 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011301 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011302 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011303 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011304 dev_priv->display.modeset_global_resources =
11305 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011306 } else if (IS_IVYBRIDGE(dev)) {
11307 /* FIXME: detect B0+ stepping and use auto training */
11308 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011309 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011310 dev_priv->display.modeset_global_resources =
11311 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011312 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011313 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011314 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011315 dev_priv->display.modeset_global_resources =
11316 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011317 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011318 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011319 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011320 } else if (IS_VALLEYVIEW(dev)) {
11321 dev_priv->display.modeset_global_resources =
11322 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011323 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011324 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011325
11326 /* Default just returns -ENODEV to indicate unsupported */
11327 dev_priv->display.queue_flip = intel_default_queue_flip;
11328
11329 switch (INTEL_INFO(dev)->gen) {
11330 case 2:
11331 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11332 break;
11333
11334 case 3:
11335 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11336 break;
11337
11338 case 4:
11339 case 5:
11340 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11341 break;
11342
11343 case 6:
11344 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11345 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011346 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011347 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011348 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11349 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011350 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011351
11352 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011353}
11354
Jesse Barnesb690e962010-07-19 13:53:12 -070011355/*
11356 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11357 * resume, or other times. This quirk makes sure that's the case for
11358 * affected systems.
11359 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011360static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011361{
11362 struct drm_i915_private *dev_priv = dev->dev_private;
11363
11364 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011365 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011366}
11367
Keith Packard435793d2011-07-12 14:56:22 -070011368/*
11369 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11370 */
11371static void quirk_ssc_force_disable(struct drm_device *dev)
11372{
11373 struct drm_i915_private *dev_priv = dev->dev_private;
11374 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011375 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011376}
11377
Carsten Emde4dca20e2012-03-15 15:56:26 +010011378/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011379 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11380 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011381 */
11382static void quirk_invert_brightness(struct drm_device *dev)
11383{
11384 struct drm_i915_private *dev_priv = dev->dev_private;
11385 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011386 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011387}
11388
11389struct intel_quirk {
11390 int device;
11391 int subsystem_vendor;
11392 int subsystem_device;
11393 void (*hook)(struct drm_device *dev);
11394};
11395
Egbert Eich5f85f1762012-10-14 15:46:38 +020011396/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11397struct intel_dmi_quirk {
11398 void (*hook)(struct drm_device *dev);
11399 const struct dmi_system_id (*dmi_id_list)[];
11400};
11401
11402static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11403{
11404 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11405 return 1;
11406}
11407
11408static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11409 {
11410 .dmi_id_list = &(const struct dmi_system_id[]) {
11411 {
11412 .callback = intel_dmi_reverse_brightness,
11413 .ident = "NCR Corporation",
11414 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11415 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11416 },
11417 },
11418 { } /* terminating entry */
11419 },
11420 .hook = quirk_invert_brightness,
11421 },
11422};
11423
Ben Widawskyc43b5632012-04-16 14:07:40 -070011424static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011425 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011426 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011427
Jesse Barnesb690e962010-07-19 13:53:12 -070011428 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11429 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11430
Jesse Barnesb690e962010-07-19 13:53:12 -070011431 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11432 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11433
Chris Wilsona4945f92013-10-08 11:16:59 +010011434 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011435 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011436
11437 /* Lenovo U160 cannot use SSC on LVDS */
11438 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011439
11440 /* Sony Vaio Y cannot use SSC on LVDS */
11441 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011442
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011443 /* Acer Aspire 5734Z must invert backlight brightness */
11444 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11445
11446 /* Acer/eMachines G725 */
11447 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11448
11449 /* Acer/eMachines e725 */
11450 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11451
11452 /* Acer/Packard Bell NCL20 */
11453 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11454
11455 /* Acer Aspire 4736Z */
11456 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011457
11458 /* Acer Aspire 5336 */
11459 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011460};
11461
11462static void intel_init_quirks(struct drm_device *dev)
11463{
11464 struct pci_dev *d = dev->pdev;
11465 int i;
11466
11467 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11468 struct intel_quirk *q = &intel_quirks[i];
11469
11470 if (d->device == q->device &&
11471 (d->subsystem_vendor == q->subsystem_vendor ||
11472 q->subsystem_vendor == PCI_ANY_ID) &&
11473 (d->subsystem_device == q->subsystem_device ||
11474 q->subsystem_device == PCI_ANY_ID))
11475 q->hook(dev);
11476 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011477 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11478 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11479 intel_dmi_quirks[i].hook(dev);
11480 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011481}
11482
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011483/* Disable the VGA plane that we never use */
11484static void i915_disable_vga(struct drm_device *dev)
11485{
11486 struct drm_i915_private *dev_priv = dev->dev_private;
11487 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011488 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011489
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011490 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011491 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011492 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011493 sr1 = inb(VGA_SR_DATA);
11494 outb(sr1 | 1<<5, VGA_SR_DATA);
11495 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11496 udelay(300);
11497
11498 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11499 POSTING_READ(vga_reg);
11500}
11501
Daniel Vetterf8175862012-04-10 15:50:11 +020011502void intel_modeset_init_hw(struct drm_device *dev)
11503{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011504 intel_prepare_ddi(dev);
11505
Daniel Vetterf8175862012-04-10 15:50:11 +020011506 intel_init_clock_gating(dev);
11507
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011508 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011509
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011510 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011511}
11512
Imre Deak7d708ee2013-04-17 14:04:50 +030011513void intel_modeset_suspend_hw(struct drm_device *dev)
11514{
11515 intel_suspend_hw(dev);
11516}
11517
Jesse Barnes79e53942008-11-07 14:24:08 -080011518void intel_modeset_init(struct drm_device *dev)
11519{
Jesse Barnes652c3932009-08-17 13:31:43 -070011520 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011521 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011522 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011523 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011524
11525 drm_mode_config_init(dev);
11526
11527 dev->mode_config.min_width = 0;
11528 dev->mode_config.min_height = 0;
11529
Dave Airlie019d96c2011-09-29 16:20:42 +010011530 dev->mode_config.preferred_depth = 24;
11531 dev->mode_config.prefer_shadow = 1;
11532
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011533 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011534
Jesse Barnesb690e962010-07-19 13:53:12 -070011535 intel_init_quirks(dev);
11536
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011537 intel_init_pm(dev);
11538
Ben Widawskye3c74752013-04-05 13:12:39 -070011539 if (INTEL_INFO(dev)->num_pipes == 0)
11540 return;
11541
Jesse Barnese70236a2009-09-21 10:42:27 -070011542 intel_init_display(dev);
11543
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011544 if (IS_GEN2(dev)) {
11545 dev->mode_config.max_width = 2048;
11546 dev->mode_config.max_height = 2048;
11547 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011548 dev->mode_config.max_width = 4096;
11549 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011550 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011551 dev->mode_config.max_width = 8192;
11552 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011553 }
Damien Lespiau068be562014-03-28 14:17:49 +000011554
11555 if (IS_GEN2(dev)) {
11556 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11557 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11558 } else {
11559 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11560 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11561 }
11562
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011563 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011564
Zhao Yakui28c97732009-10-09 11:39:41 +080011565 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011566 INTEL_INFO(dev)->num_pipes,
11567 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011568
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011569 for_each_pipe(pipe) {
11570 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011571 for_each_sprite(pipe, sprite) {
11572 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011573 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011574 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011575 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011576 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011577 }
11578
Jesse Barnesf42bb702013-12-16 16:34:23 -080011579 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011580 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011581
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011582 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011583 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011584
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011585 /* Just disable it once at startup */
11586 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011587 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011588
11589 /* Just in case the BIOS is doing something questionable. */
11590 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011591
Jesse Barnes8b687df2014-02-21 13:13:39 -080011592 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011593 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011594 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011595
11596 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11597 base.head) {
11598 if (!crtc->active)
11599 continue;
11600
Jesse Barnes46f297f2014-03-07 08:57:48 -080011601 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011602 * Note that reserving the BIOS fb up front prevents us
11603 * from stuffing other stolen allocations like the ring
11604 * on top. This prevents some ugliness at boot time, and
11605 * can even allow for smooth boot transitions if the BIOS
11606 * fb is large enough for the active pipe configuration.
11607 */
11608 if (dev_priv->display.get_plane_config) {
11609 dev_priv->display.get_plane_config(crtc,
11610 &crtc->plane_config);
11611 /*
11612 * If the fb is shared between multiple heads, we'll
11613 * just get the first one.
11614 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011615 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011616 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011617 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011618}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011619
Daniel Vetter24929352012-07-02 20:28:59 +020011620static void
11621intel_connector_break_all_links(struct intel_connector *connector)
11622{
11623 connector->base.dpms = DRM_MODE_DPMS_OFF;
11624 connector->base.encoder = NULL;
11625 connector->encoder->connectors_active = false;
11626 connector->encoder->base.crtc = NULL;
11627}
11628
Daniel Vetter7fad7982012-07-04 17:51:47 +020011629static void intel_enable_pipe_a(struct drm_device *dev)
11630{
11631 struct intel_connector *connector;
11632 struct drm_connector *crt = NULL;
11633 struct intel_load_detect_pipe load_detect_temp;
11634
11635 /* We can't just switch on the pipe A, we need to set things up with a
11636 * proper mode and output configuration. As a gross hack, enable pipe A
11637 * by enabling the load detect pipe once. */
11638 list_for_each_entry(connector,
11639 &dev->mode_config.connector_list,
11640 base.head) {
11641 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11642 crt = &connector->base;
11643 break;
11644 }
11645 }
11646
11647 if (!crt)
11648 return;
11649
11650 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11651 intel_release_load_detect_pipe(crt, &load_detect_temp);
11652
11653
11654}
11655
Daniel Vetterfa555832012-10-10 23:14:00 +020011656static bool
11657intel_check_plane_mapping(struct intel_crtc *crtc)
11658{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011659 struct drm_device *dev = crtc->base.dev;
11660 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011661 u32 reg, val;
11662
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011663 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011664 return true;
11665
11666 reg = DSPCNTR(!crtc->plane);
11667 val = I915_READ(reg);
11668
11669 if ((val & DISPLAY_PLANE_ENABLE) &&
11670 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11671 return false;
11672
11673 return true;
11674}
11675
Daniel Vetter24929352012-07-02 20:28:59 +020011676static void intel_sanitize_crtc(struct intel_crtc *crtc)
11677{
11678 struct drm_device *dev = crtc->base.dev;
11679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011680 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011681
Daniel Vetter24929352012-07-02 20:28:59 +020011682 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011683 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011684 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11685
11686 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011687 * disable the crtc (and hence change the state) if it is wrong. Note
11688 * that gen4+ has a fixed plane -> pipe mapping. */
11689 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011690 struct intel_connector *connector;
11691 bool plane;
11692
Daniel Vetter24929352012-07-02 20:28:59 +020011693 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11694 crtc->base.base.id);
11695
11696 /* Pipe has the wrong plane attached and the plane is active.
11697 * Temporarily change the plane mapping and disable everything
11698 * ... */
11699 plane = crtc->plane;
11700 crtc->plane = !plane;
11701 dev_priv->display.crtc_disable(&crtc->base);
11702 crtc->plane = plane;
11703
11704 /* ... and break all links. */
11705 list_for_each_entry(connector, &dev->mode_config.connector_list,
11706 base.head) {
11707 if (connector->encoder->base.crtc != &crtc->base)
11708 continue;
11709
11710 intel_connector_break_all_links(connector);
11711 }
11712
11713 WARN_ON(crtc->active);
11714 crtc->base.enabled = false;
11715 }
Daniel Vetter24929352012-07-02 20:28:59 +020011716
Daniel Vetter7fad7982012-07-04 17:51:47 +020011717 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11718 crtc->pipe == PIPE_A && !crtc->active) {
11719 /* BIOS forgot to enable pipe A, this mostly happens after
11720 * resume. Force-enable the pipe to fix this, the update_dpms
11721 * call below we restore the pipe to the right state, but leave
11722 * the required bits on. */
11723 intel_enable_pipe_a(dev);
11724 }
11725
Daniel Vetter24929352012-07-02 20:28:59 +020011726 /* Adjust the state of the output pipe according to whether we
11727 * have active connectors/encoders. */
11728 intel_crtc_update_dpms(&crtc->base);
11729
11730 if (crtc->active != crtc->base.enabled) {
11731 struct intel_encoder *encoder;
11732
11733 /* This can happen either due to bugs in the get_hw_state
11734 * functions or because the pipe is force-enabled due to the
11735 * pipe A quirk. */
11736 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11737 crtc->base.base.id,
11738 crtc->base.enabled ? "enabled" : "disabled",
11739 crtc->active ? "enabled" : "disabled");
11740
11741 crtc->base.enabled = crtc->active;
11742
11743 /* Because we only establish the connector -> encoder ->
11744 * crtc links if something is active, this means the
11745 * crtc is now deactivated. Break the links. connector
11746 * -> encoder links are only establish when things are
11747 * actually up, hence no need to break them. */
11748 WARN_ON(crtc->active);
11749
11750 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11751 WARN_ON(encoder->connectors_active);
11752 encoder->base.crtc = NULL;
11753 }
11754 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011755 if (crtc->active) {
11756 /*
11757 * We start out with underrun reporting disabled to avoid races.
11758 * For correct bookkeeping mark this on active crtcs.
11759 *
11760 * No protection against concurrent access is required - at
11761 * worst a fifo underrun happens which also sets this to false.
11762 */
11763 crtc->cpu_fifo_underrun_disabled = true;
11764 crtc->pch_fifo_underrun_disabled = true;
11765 }
Daniel Vetter24929352012-07-02 20:28:59 +020011766}
11767
11768static void intel_sanitize_encoder(struct intel_encoder *encoder)
11769{
11770 struct intel_connector *connector;
11771 struct drm_device *dev = encoder->base.dev;
11772
11773 /* We need to check both for a crtc link (meaning that the
11774 * encoder is active and trying to read from a pipe) and the
11775 * pipe itself being active. */
11776 bool has_active_crtc = encoder->base.crtc &&
11777 to_intel_crtc(encoder->base.crtc)->active;
11778
11779 if (encoder->connectors_active && !has_active_crtc) {
11780 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11781 encoder->base.base.id,
11782 drm_get_encoder_name(&encoder->base));
11783
11784 /* Connector is active, but has no active pipe. This is
11785 * fallout from our resume register restoring. Disable
11786 * the encoder manually again. */
11787 if (encoder->base.crtc) {
11788 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11789 encoder->base.base.id,
11790 drm_get_encoder_name(&encoder->base));
11791 encoder->disable(encoder);
11792 }
11793
11794 /* Inconsistent output/port/pipe state happens presumably due to
11795 * a bug in one of the get_hw_state functions. Or someplace else
11796 * in our code, like the register restore mess on resume. Clamp
11797 * things to off as a safer default. */
11798 list_for_each_entry(connector,
11799 &dev->mode_config.connector_list,
11800 base.head) {
11801 if (connector->encoder != encoder)
11802 continue;
11803
11804 intel_connector_break_all_links(connector);
11805 }
11806 }
11807 /* Enabled encoders without active connectors will be fixed in
11808 * the crtc fixup. */
11809}
11810
Imre Deak04098752014-02-18 00:02:16 +020011811void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011812{
11813 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011814 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011815
Imre Deak04098752014-02-18 00:02:16 +020011816 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11817 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11818 i915_disable_vga(dev);
11819 }
11820}
11821
11822void i915_redisable_vga(struct drm_device *dev)
11823{
11824 struct drm_i915_private *dev_priv = dev->dev_private;
11825
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011826 /* This function can be called both from intel_modeset_setup_hw_state or
11827 * at a very early point in our resume sequence, where the power well
11828 * structures are not yet restored. Since this function is at a very
11829 * paranoid "someone might have enabled VGA while we were not looking"
11830 * level, just check if the power well is enabled instead of trying to
11831 * follow the "don't touch the power well if we don't need it" policy
11832 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011833 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011834 return;
11835
Imre Deak04098752014-02-18 00:02:16 +020011836 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011837}
11838
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011839static bool primary_get_hw_state(struct intel_crtc *crtc)
11840{
11841 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11842
11843 if (!crtc->active)
11844 return false;
11845
11846 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11847}
11848
Daniel Vetter30e984d2013-06-05 13:34:17 +020011849static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011850{
11851 struct drm_i915_private *dev_priv = dev->dev_private;
11852 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011853 struct intel_crtc *crtc;
11854 struct intel_encoder *encoder;
11855 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011856 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011858 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11859 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011860 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011861
Daniel Vetter99535992014-04-13 12:00:33 +020011862 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11863
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011864 crtc->active = dev_priv->display.get_pipe_config(crtc,
11865 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011866
11867 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011868 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011869
11870 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11871 crtc->base.base.id,
11872 crtc->active ? "enabled" : "disabled");
11873 }
11874
Daniel Vetter53589012013-06-05 13:34:16 +020011875 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011876 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011877 intel_ddi_setup_hw_pll_state(dev);
11878
Daniel Vetter53589012013-06-05 13:34:16 +020011879 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11880 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11881
11882 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11883 pll->active = 0;
11884 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11885 base.head) {
11886 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11887 pll->active++;
11888 }
11889 pll->refcount = pll->active;
11890
Daniel Vetter35c95372013-07-17 06:55:04 +020011891 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11892 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011893 }
11894
Daniel Vetter24929352012-07-02 20:28:59 +020011895 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11896 base.head) {
11897 pipe = 0;
11898
11899 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011900 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11901 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011902 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011903 } else {
11904 encoder->base.crtc = NULL;
11905 }
11906
11907 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011908 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011909 encoder->base.base.id,
11910 drm_get_encoder_name(&encoder->base),
11911 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011912 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011913 }
11914
11915 list_for_each_entry(connector, &dev->mode_config.connector_list,
11916 base.head) {
11917 if (connector->get_hw_state(connector)) {
11918 connector->base.dpms = DRM_MODE_DPMS_ON;
11919 connector->encoder->connectors_active = true;
11920 connector->base.encoder = &connector->encoder->base;
11921 } else {
11922 connector->base.dpms = DRM_MODE_DPMS_OFF;
11923 connector->base.encoder = NULL;
11924 }
11925 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11926 connector->base.base.id,
11927 drm_get_connector_name(&connector->base),
11928 connector->base.encoder ? "enabled" : "disabled");
11929 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011930}
11931
11932/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11933 * and i915 state tracking structures. */
11934void intel_modeset_setup_hw_state(struct drm_device *dev,
11935 bool force_restore)
11936{
11937 struct drm_i915_private *dev_priv = dev->dev_private;
11938 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011939 struct intel_crtc *crtc;
11940 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011941 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011942
11943 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011944
Jesse Barnesbabea612013-06-26 18:57:38 +030011945 /*
11946 * Now that we have the config, copy it to each CRTC struct
11947 * Note that this could go away if we move to using crtc_config
11948 * checking everywhere.
11949 */
11950 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11951 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011952 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011953 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011954 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11955 crtc->base.base.id);
11956 drm_mode_debug_printmodeline(&crtc->base.mode);
11957 }
11958 }
11959
Daniel Vetter24929352012-07-02 20:28:59 +020011960 /* HW state is read out, now we need to sanitize this mess. */
11961 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11962 base.head) {
11963 intel_sanitize_encoder(encoder);
11964 }
11965
11966 for_each_pipe(pipe) {
11967 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11968 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011969 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011970 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011971
Daniel Vetter35c95372013-07-17 06:55:04 +020011972 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11973 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11974
11975 if (!pll->on || pll->active)
11976 continue;
11977
11978 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11979
11980 pll->disable(dev_priv, pll);
11981 pll->on = false;
11982 }
11983
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011984 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011985 ilk_wm_get_hw_state(dev);
11986
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011987 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011988 i915_redisable_vga(dev);
11989
Daniel Vetterf30da182013-04-11 20:22:50 +020011990 /*
11991 * We need to use raw interfaces for restoring state to avoid
11992 * checking (bogus) intermediate states.
11993 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011994 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011995 struct drm_crtc *crtc =
11996 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011997
11998 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011999 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012000 }
12001 } else {
12002 intel_modeset_update_staged_output_state(dev);
12003 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012004
12005 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012006}
12007
12008void intel_modeset_gem_init(struct drm_device *dev)
12009{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012010 struct drm_crtc *c;
12011 struct intel_framebuffer *fb;
12012
Imre Deakae484342014-03-31 15:10:44 +030012013 mutex_lock(&dev->struct_mutex);
12014 intel_init_gt_powersave(dev);
12015 mutex_unlock(&dev->struct_mutex);
12016
Chris Wilson1833b132012-05-09 11:56:28 +010012017 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012018
12019 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012020
12021 /*
12022 * Make sure any fbs we allocated at startup are properly
12023 * pinned & fenced. When we do the allocation it's too early
12024 * for this.
12025 */
12026 mutex_lock(&dev->struct_mutex);
12027 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012028 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012029 continue;
12030
Dave Airlie66e514c2014-04-03 07:51:54 +100012031 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012032 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12033 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12034 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012035 drm_framebuffer_unreference(c->primary->fb);
12036 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012037 }
12038 }
12039 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012040}
12041
Imre Deak4932e2c2014-02-11 17:12:48 +020012042void intel_connector_unregister(struct intel_connector *intel_connector)
12043{
12044 struct drm_connector *connector = &intel_connector->base;
12045
12046 intel_panel_destroy_backlight(connector);
12047 drm_sysfs_connector_remove(connector);
12048}
12049
Jesse Barnes79e53942008-11-07 14:24:08 -080012050void intel_modeset_cleanup(struct drm_device *dev)
12051{
Jesse Barnes652c3932009-08-17 13:31:43 -070012052 struct drm_i915_private *dev_priv = dev->dev_private;
12053 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012054 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012055
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012056 /*
12057 * Interrupts and polling as the first thing to avoid creating havoc.
12058 * Too much stuff here (turning of rps, connectors, ...) would
12059 * experience fancy races otherwise.
12060 */
12061 drm_irq_uninstall(dev);
12062 cancel_work_sync(&dev_priv->hotplug_work);
12063 /*
12064 * Due to the hpd irq storm handling the hotplug work can re-arm the
12065 * poll handlers. Hence disable polling after hpd handling is shut down.
12066 */
Keith Packardf87ea762010-10-03 19:36:26 -070012067 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012068
Jesse Barnes652c3932009-08-17 13:31:43 -070012069 mutex_lock(&dev->struct_mutex);
12070
Jesse Barnes723bfd72010-10-07 16:01:13 -070012071 intel_unregister_dsm_handler();
12072
Jesse Barnes652c3932009-08-17 13:31:43 -070012073 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
12074 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012075 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012076 continue;
12077
Daniel Vetter3dec0092010-08-20 21:40:52 +020012078 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012079 }
12080
Chris Wilson973d04f2011-07-08 12:22:37 +010012081 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012082
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012083 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012084
Daniel Vetter930ebb42012-06-29 23:32:16 +020012085 ironlake_teardown_rc6(dev);
12086
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012087 mutex_unlock(&dev->struct_mutex);
12088
Chris Wilson1630fe72011-07-08 12:22:42 +010012089 /* flush any delayed tasks or pending work */
12090 flush_scheduled_work();
12091
Jani Nikuladb31af12013-11-08 16:48:53 +020012092 /* destroy the backlight and sysfs files before encoders/connectors */
12093 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012094 struct intel_connector *intel_connector;
12095
12096 intel_connector = to_intel_connector(connector);
12097 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020012098 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012099
Jesse Barnes79e53942008-11-07 14:24:08 -080012100 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012101
12102 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012103
12104 mutex_lock(&dev->struct_mutex);
12105 intel_cleanup_gt_powersave(dev);
12106 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012107}
12108
Dave Airlie28d52042009-09-21 14:33:58 +100012109/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012110 * Return which encoder is currently attached for connector.
12111 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012112struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012113{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012114 return &intel_attached_encoder(connector)->base;
12115}
Jesse Barnes79e53942008-11-07 14:24:08 -080012116
Chris Wilsondf0e9242010-09-09 16:20:55 +010012117void intel_connector_attach_encoder(struct intel_connector *connector,
12118 struct intel_encoder *encoder)
12119{
12120 connector->encoder = encoder;
12121 drm_mode_connector_attach_encoder(&connector->base,
12122 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012123}
Dave Airlie28d52042009-09-21 14:33:58 +100012124
12125/*
12126 * set vga decode state - true == enable VGA decode
12127 */
12128int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12129{
12130 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012131 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012132 u16 gmch_ctrl;
12133
Chris Wilson75fa0412014-02-07 18:37:02 -020012134 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12135 DRM_ERROR("failed to read control word\n");
12136 return -EIO;
12137 }
12138
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012139 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12140 return 0;
12141
Dave Airlie28d52042009-09-21 14:33:58 +100012142 if (state)
12143 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12144 else
12145 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012146
12147 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12148 DRM_ERROR("failed to write control word\n");
12149 return -EIO;
12150 }
12151
Dave Airlie28d52042009-09-21 14:33:58 +100012152 return 0;
12153}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012154
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012155struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012156
12157 u32 power_well_driver;
12158
Chris Wilson63b66e52013-08-08 15:12:06 +020012159 int num_transcoders;
12160
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012161 struct intel_cursor_error_state {
12162 u32 control;
12163 u32 position;
12164 u32 base;
12165 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012166 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012167
12168 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012169 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012170 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030012171 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012172 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012173
12174 struct intel_plane_error_state {
12175 u32 control;
12176 u32 stride;
12177 u32 size;
12178 u32 pos;
12179 u32 addr;
12180 u32 surface;
12181 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012182 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012183
12184 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012185 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012186 enum transcoder cpu_transcoder;
12187
12188 u32 conf;
12189
12190 u32 htotal;
12191 u32 hblank;
12192 u32 hsync;
12193 u32 vtotal;
12194 u32 vblank;
12195 u32 vsync;
12196 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012197};
12198
12199struct intel_display_error_state *
12200intel_display_capture_error_state(struct drm_device *dev)
12201{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012203 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012204 int transcoders[] = {
12205 TRANSCODER_A,
12206 TRANSCODER_B,
12207 TRANSCODER_C,
12208 TRANSCODER_EDP,
12209 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012210 int i;
12211
Chris Wilson63b66e52013-08-08 15:12:06 +020012212 if (INTEL_INFO(dev)->num_pipes == 0)
12213 return NULL;
12214
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012215 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012216 if (error == NULL)
12217 return NULL;
12218
Imre Deak190be112013-11-25 17:15:31 +020012219 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012220 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12221
Damien Lespiau52331302012-08-15 19:23:25 +010012222 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012223 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012224 intel_display_power_enabled_sw(dev_priv,
12225 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012226 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012227 continue;
12228
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012229 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12230 error->cursor[i].control = I915_READ(CURCNTR(i));
12231 error->cursor[i].position = I915_READ(CURPOS(i));
12232 error->cursor[i].base = I915_READ(CURBASE(i));
12233 } else {
12234 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12235 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12236 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12237 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012238
12239 error->plane[i].control = I915_READ(DSPCNTR(i));
12240 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012241 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012242 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012243 error->plane[i].pos = I915_READ(DSPPOS(i));
12244 }
Paulo Zanonica291362013-03-06 20:03:14 -030012245 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12246 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012247 if (INTEL_INFO(dev)->gen >= 4) {
12248 error->plane[i].surface = I915_READ(DSPSURF(i));
12249 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12250 }
12251
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012252 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012253
12254 if (!HAS_PCH_SPLIT(dev))
12255 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012256 }
12257
12258 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12259 if (HAS_DDI(dev_priv->dev))
12260 error->num_transcoders++; /* Account for eDP. */
12261
12262 for (i = 0; i < error->num_transcoders; i++) {
12263 enum transcoder cpu_transcoder = transcoders[i];
12264
Imre Deakddf9c532013-11-27 22:02:02 +020012265 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012266 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012267 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012268 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012269 continue;
12270
Chris Wilson63b66e52013-08-08 15:12:06 +020012271 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12272
12273 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12274 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12275 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12276 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12277 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12278 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12279 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012280 }
12281
12282 return error;
12283}
12284
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012285#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12286
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012287void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012288intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012289 struct drm_device *dev,
12290 struct intel_display_error_state *error)
12291{
12292 int i;
12293
Chris Wilson63b66e52013-08-08 15:12:06 +020012294 if (!error)
12295 return;
12296
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012297 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012298 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012299 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012300 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012301 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012302 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012303 err_printf(m, " Power: %s\n",
12304 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012305 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012306 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012307
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012308 err_printf(m, "Plane [%d]:\n", i);
12309 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12310 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012311 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012312 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12313 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012314 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012315 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012316 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012317 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012318 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12319 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012320 }
12321
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012322 err_printf(m, "Cursor [%d]:\n", i);
12323 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12324 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12325 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012326 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012327
12328 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012329 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012330 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012331 err_printf(m, " Power: %s\n",
12332 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012333 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12334 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12335 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12336 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12337 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12338 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12339 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12340 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012341}