| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*- | 
|  | 2 | */ | 
| Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* | 
| Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. | 
|  | 6 | * All Rights Reserved. | 
| Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * | 
|  | 8 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 9 | * copy of this software and associated documentation files (the | 
|  | 10 | * "Software"), to deal in the Software without restriction, including | 
|  | 11 | * without limitation the rights to use, copy, modify, merge, publish, | 
|  | 12 | * distribute, sub license, and/or sell copies of the Software, and to | 
|  | 13 | * permit persons to whom the Software is furnished to do so, subject to | 
|  | 14 | * the following conditions: | 
|  | 15 | * | 
|  | 16 | * The above copyright notice and this permission notice (including the | 
|  | 17 | * next paragraph) shall be included in all copies or substantial portions | 
|  | 18 | * of the Software. | 
|  | 19 | * | 
|  | 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | 
|  | 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | 
|  | 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. | 
|  | 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR | 
|  | 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, | 
|  | 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE | 
|  | 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | 
|  | 27 | * | 
| Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 |  | 
|  | 30 | #ifndef _I915_DRV_H_ | 
|  | 31 | #define _I915_DRV_H_ | 
|  | 32 |  | 
| Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 33 | #include <uapi/drm/i915_drm.h> | 
|  | 34 |  | 
| Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 35 | #include "i915_reg.h" | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_bios.h" | 
| Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 37 | #include "intel_ringbuffer.h" | 
| Oscar Mateo | b20385f | 2014-07-24 17:04:10 +0100 | [diff] [blame] | 38 | #include "intel_lrc.h" | 
| Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 39 | #include "i915_gem_gtt.h" | 
| Oscar Mateo | 564ddb2 | 2014-08-21 11:40:54 +0100 | [diff] [blame] | 40 | #include "i915_gem_render_state.h" | 
| Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 41 | #include <linux/io-mapping.h> | 
| Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 42 | #include <linux/i2c.h> | 
| Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 43 | #include <linux/i2c-algo-bit.h> | 
| Daniel Vetter | 0ade638 | 2010-08-24 22:18:41 +0200 | [diff] [blame] | 44 | #include <drm/intel-gtt.h> | 
| Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 45 | #include <linux/backlight.h> | 
| Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 46 | #include <linux/hashtable.h> | 
| Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 47 | #include <linux/intel-iommu.h> | 
| Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 48 | #include <linux/kref.h> | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 49 | #include <linux/pm_qos.h> | 
| Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 50 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | /* General customization: | 
|  | 52 | */ | 
|  | 53 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | #define DRIVER_NAME		"i915" | 
|  | 55 | #define DRIVER_DESC		"Intel Graphics" | 
| Daniel Vetter | c281354 | 2014-08-22 22:39:37 +0200 | [diff] [blame] | 56 | #define DRIVER_DATE		"20140822" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 |  | 
| Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 58 | enum pipe { | 
| Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 59 | INVALID_PIPE = -1, | 
| Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 60 | PIPE_A = 0, | 
|  | 61 | PIPE_B, | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 62 | PIPE_C, | 
| Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 63 | _PIPE_EDP, | 
|  | 64 | I915_MAX_PIPES = _PIPE_EDP | 
| Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 65 | }; | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 66 | #define pipe_name(p) ((p) + 'A') | 
| Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 67 |  | 
| Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 68 | enum transcoder { | 
|  | 69 | TRANSCODER_A = 0, | 
|  | 70 | TRANSCODER_B, | 
|  | 71 | TRANSCODER_C, | 
| Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 72 | TRANSCODER_EDP, | 
|  | 73 | I915_MAX_TRANSCODERS | 
| Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 74 | }; | 
|  | 75 | #define transcoder_name(t) ((t) + 'A') | 
|  | 76 |  | 
| Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 77 | enum plane { | 
|  | 78 | PLANE_A = 0, | 
|  | 79 | PLANE_B, | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 80 | PLANE_C, | 
| Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 81 | }; | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 82 | #define plane_name(p) ((p) + 'A') | 
| Keith Packard | 5244021 | 2008-11-18 09:30:25 -0800 | [diff] [blame] | 83 |  | 
| Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 84 | #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A') | 
| Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 85 |  | 
| Eugeni Dodonov | 2b13952 | 2012-03-29 12:32:22 -0300 | [diff] [blame] | 86 | enum port { | 
|  | 87 | PORT_A = 0, | 
|  | 88 | PORT_B, | 
|  | 89 | PORT_C, | 
|  | 90 | PORT_D, | 
|  | 91 | PORT_E, | 
|  | 92 | I915_MAX_PORTS | 
|  | 93 | }; | 
|  | 94 | #define port_name(p) ((p) + 'A') | 
|  | 95 |  | 
| Chon Ming Lee | a09cadd | 2014-04-09 13:28:14 +0300 | [diff] [blame] | 96 | #define I915_NUM_PHYS_VLV 2 | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 97 |  | 
|  | 98 | enum dpio_channel { | 
|  | 99 | DPIO_CH0, | 
|  | 100 | DPIO_CH1 | 
|  | 101 | }; | 
|  | 102 |  | 
|  | 103 | enum dpio_phy { | 
|  | 104 | DPIO_PHY0, | 
|  | 105 | DPIO_PHY1 | 
|  | 106 | }; | 
|  | 107 |  | 
| Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 108 | enum intel_display_power_domain { | 
|  | 109 | POWER_DOMAIN_PIPE_A, | 
|  | 110 | POWER_DOMAIN_PIPE_B, | 
|  | 111 | POWER_DOMAIN_PIPE_C, | 
|  | 112 | POWER_DOMAIN_PIPE_A_PANEL_FITTER, | 
|  | 113 | POWER_DOMAIN_PIPE_B_PANEL_FITTER, | 
|  | 114 | POWER_DOMAIN_PIPE_C_PANEL_FITTER, | 
|  | 115 | POWER_DOMAIN_TRANSCODER_A, | 
|  | 116 | POWER_DOMAIN_TRANSCODER_B, | 
|  | 117 | POWER_DOMAIN_TRANSCODER_C, | 
| Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 118 | POWER_DOMAIN_TRANSCODER_EDP, | 
| Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 119 | POWER_DOMAIN_PORT_DDI_A_2_LANES, | 
|  | 120 | POWER_DOMAIN_PORT_DDI_A_4_LANES, | 
|  | 121 | POWER_DOMAIN_PORT_DDI_B_2_LANES, | 
|  | 122 | POWER_DOMAIN_PORT_DDI_B_4_LANES, | 
|  | 123 | POWER_DOMAIN_PORT_DDI_C_2_LANES, | 
|  | 124 | POWER_DOMAIN_PORT_DDI_C_4_LANES, | 
|  | 125 | POWER_DOMAIN_PORT_DDI_D_2_LANES, | 
|  | 126 | POWER_DOMAIN_PORT_DDI_D_4_LANES, | 
|  | 127 | POWER_DOMAIN_PORT_DSI, | 
|  | 128 | POWER_DOMAIN_PORT_CRT, | 
|  | 129 | POWER_DOMAIN_PORT_OTHER, | 
| Ville Syrjälä | cdf8dd7 | 2013-09-16 17:38:30 +0300 | [diff] [blame] | 130 | POWER_DOMAIN_VGA, | 
| Imre Deak | fbeeaa2 | 2013-11-25 17:15:28 +0200 | [diff] [blame] | 131 | POWER_DOMAIN_AUDIO, | 
| Paulo Zanoni | bd2bb1b | 2014-07-04 11:27:38 -0300 | [diff] [blame] | 132 | POWER_DOMAIN_PLLS, | 
| Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 133 | POWER_DOMAIN_INIT, | 
| Imre Deak | bddc764 | 2013-10-16 17:25:49 +0300 | [diff] [blame] | 134 |  | 
|  | 135 | POWER_DOMAIN_NUM, | 
| Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 136 | }; | 
|  | 137 |  | 
|  | 138 | #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A) | 
|  | 139 | #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \ | 
|  | 140 | ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER) | 
| Imre Deak | f52e353 | 2013-10-16 17:25:48 +0300 | [diff] [blame] | 141 | #define POWER_DOMAIN_TRANSCODER(tran) \ | 
|  | 142 | ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \ | 
|  | 143 | (tran) + POWER_DOMAIN_TRANSCODER_A) | 
| Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 144 |  | 
| Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 145 | enum hpd_pin { | 
|  | 146 | HPD_NONE = 0, | 
|  | 147 | HPD_PORT_A = HPD_NONE, /* PORT_A is internal */ | 
|  | 148 | HPD_TV = HPD_NONE,     /* TV is known to be unreliable */ | 
|  | 149 | HPD_CRT, | 
|  | 150 | HPD_SDVO_B, | 
|  | 151 | HPD_SDVO_C, | 
|  | 152 | HPD_PORT_B, | 
|  | 153 | HPD_PORT_C, | 
|  | 154 | HPD_PORT_D, | 
|  | 155 | HPD_NUM_PINS | 
|  | 156 | }; | 
|  | 157 |  | 
| Chris Wilson | 2a2d548 | 2012-12-03 11:49:06 +0000 | [diff] [blame] | 158 | #define I915_GEM_GPU_DOMAINS \ | 
|  | 159 | (I915_GEM_DOMAIN_RENDER | \ | 
|  | 160 | I915_GEM_DOMAIN_SAMPLER | \ | 
|  | 161 | I915_GEM_DOMAIN_COMMAND | \ | 
|  | 162 | I915_GEM_DOMAIN_INSTRUCTION | \ | 
|  | 163 | I915_GEM_DOMAIN_VERTEX) | 
| Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 164 |  | 
| Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 165 | #define for_each_pipe(__dev_priv, __p) \ | 
|  | 166 | for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) | 
| Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 167 | #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++) | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 168 |  | 
| Damien Lespiau | d79b814 | 2014-05-13 23:32:23 +0100 | [diff] [blame] | 169 | #define for_each_crtc(dev, crtc) \ | 
|  | 170 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) | 
|  | 171 |  | 
| Damien Lespiau | d063ae4 | 2014-05-13 23:32:21 +0100 | [diff] [blame] | 172 | #define for_each_intel_crtc(dev, intel_crtc) \ | 
|  | 173 | list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) | 
|  | 174 |  | 
| Damien Lespiau | b2784e1 | 2014-08-05 11:29:37 +0100 | [diff] [blame] | 175 | #define for_each_intel_encoder(dev, intel_encoder)		\ | 
|  | 176 | list_for_each_entry(intel_encoder,			\ | 
|  | 177 | &(dev)->mode_config.encoder_list,	\ | 
|  | 178 | base.head) | 
|  | 179 |  | 
| Daniel Vetter | 6c2b7c12 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 180 | #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \ | 
|  | 181 | list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \ | 
|  | 182 | if ((intel_encoder)->base.crtc == (__crtc)) | 
|  | 183 |  | 
| Jesse Barnes | 53f5e3c | 2014-02-07 12:48:15 -0800 | [diff] [blame] | 184 | #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \ | 
|  | 185 | list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \ | 
|  | 186 | if ((intel_connector)->base.encoder == (__encoder)) | 
|  | 187 |  | 
| Borun Fu | b04c5bd | 2014-07-12 10:02:27 +0530 | [diff] [blame] | 188 | #define for_each_power_domain(domain, mask)				\ | 
|  | 189 | for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\ | 
|  | 190 | if ((1 << (domain)) & (mask)) | 
|  | 191 |  | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 192 | struct drm_i915_private; | 
| Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 193 | struct i915_mmu_object; | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 194 |  | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 195 | enum intel_dpll_id { | 
|  | 196 | DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */ | 
|  | 197 | /* real shared dpll ids must be >= 0 */ | 
| Daniel Vetter | 9cd8693 | 2014-06-25 22:01:57 +0300 | [diff] [blame] | 198 | DPLL_ID_PCH_PLL_A = 0, | 
|  | 199 | DPLL_ID_PCH_PLL_B = 1, | 
|  | 200 | DPLL_ID_WRPLL1 = 0, | 
|  | 201 | DPLL_ID_WRPLL2 = 1, | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 202 | }; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 203 | #define I915_NUM_PLLS 2 | 
|  | 204 |  | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 205 | struct intel_dpll_hw_state { | 
| Damien Lespiau | dcfc355 | 2014-07-29 18:06:16 +0100 | [diff] [blame] | 206 | /* i9xx, pch plls */ | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 207 | uint32_t dpll; | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 208 | uint32_t dpll_md; | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 209 | uint32_t fp0; | 
|  | 210 | uint32_t fp1; | 
| Damien Lespiau | dcfc355 | 2014-07-29 18:06:16 +0100 | [diff] [blame] | 211 |  | 
|  | 212 | /* hsw, bdw */ | 
| Daniel Vetter | d452c5b | 2014-07-04 11:27:39 -0300 | [diff] [blame] | 213 | uint32_t wrpll; | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 214 | }; | 
|  | 215 |  | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 216 | struct intel_shared_dpll { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | int refcount; /* count of number of CRTCs sharing this PLL */ | 
|  | 218 | int active; /* count of number of active CRTCs (i.e. DPMS on) */ | 
|  | 219 | bool on; /* is the PLL actually active? Disabled during modeset */ | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 220 | const char *name; | 
|  | 221 | /* should match the index in the dev_priv->shared_dplls array */ | 
|  | 222 | enum intel_dpll_id id; | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 223 | struct intel_dpll_hw_state hw_state; | 
| Daniel Vetter | 96f6128 | 2014-06-25 22:01:58 +0300 | [diff] [blame] | 224 | /* The mode_set hook is optional and should be used together with the | 
|  | 225 | * intel_prepare_shared_dpll function. */ | 
| Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 226 | void (*mode_set)(struct drm_i915_private *dev_priv, | 
|  | 227 | struct intel_shared_dpll *pll); | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 228 | void (*enable)(struct drm_i915_private *dev_priv, | 
|  | 229 | struct intel_shared_dpll *pll); | 
|  | 230 | void (*disable)(struct drm_i915_private *dev_priv, | 
|  | 231 | struct intel_shared_dpll *pll); | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 232 | bool (*get_hw_state)(struct drm_i915_private *dev_priv, | 
|  | 233 | struct intel_shared_dpll *pll, | 
|  | 234 | struct intel_dpll_hw_state *hw_state); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 |  | 
| Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 237 | /* Used by dp and fdi links */ | 
|  | 238 | struct intel_link_m_n { | 
|  | 239 | uint32_t	tu; | 
|  | 240 | uint32_t	gmch_m; | 
|  | 241 | uint32_t	gmch_n; | 
|  | 242 | uint32_t	link_m; | 
|  | 243 | uint32_t	link_n; | 
|  | 244 | }; | 
|  | 245 |  | 
|  | 246 | void intel_link_compute_m_n(int bpp, int nlanes, | 
|  | 247 | int pixel_clock, int link_clock, | 
|  | 248 | struct intel_link_m_n *m_n); | 
|  | 249 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | /* Interface history: | 
|  | 251 | * | 
|  | 252 | * 1.1: Original. | 
| Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 253 | * 1.2: Add Power Management | 
|  | 254 | * 1.3: Add vblank support | 
| Dave Airlie | de227f5 | 2006-01-25 15:31:43 +1100 | [diff] [blame] | 255 | * 1.4: Fix cmdbuffer path, add heap destroy | 
| Dave Airlie | 702880f | 2006-06-24 17:07:34 +1000 | [diff] [blame] | 256 | * 1.5: Add vblank pipe configuration | 
| =?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 257 | * 1.6: - New ioctl for scheduling buffer swaps on vertical blank | 
|  | 258 | *      - Support vertical blank on secondary display pipe | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | */ | 
|  | 260 | #define DRIVER_MAJOR		1 | 
| =?utf-8?q?Michel_D=C3=A4nzer?= | 2228ed6 | 2006-10-25 01:05:09 +1000 | [diff] [blame] | 261 | #define DRIVER_MINOR		6 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | #define DRIVER_PATCHLEVEL	0 | 
|  | 263 |  | 
| Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 264 | #define WATCH_LISTS	0 | 
| Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 265 | #define WATCH_GTT	0 | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 266 |  | 
| Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 267 | struct opregion_header; | 
|  | 268 | struct opregion_acpi; | 
|  | 269 | struct opregion_swsci; | 
|  | 270 | struct opregion_asle; | 
|  | 271 |  | 
| Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 272 | struct intel_opregion { | 
| Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 273 | struct opregion_header __iomem *header; | 
|  | 274 | struct opregion_acpi __iomem *acpi; | 
|  | 275 | struct opregion_swsci __iomem *swsci; | 
| Jani Nikula | ebde53c | 2013-09-02 10:38:59 +0300 | [diff] [blame] | 276 | u32 swsci_gbda_sub_functions; | 
|  | 277 | u32 swsci_sbcb_sub_functions; | 
| Ben Widawsky | 5bc4418 | 2012-04-16 14:07:42 -0700 | [diff] [blame] | 278 | struct opregion_asle __iomem *asle; | 
|  | 279 | void __iomem *vbt; | 
| Chris Wilson | 01fe9db | 2011-01-16 19:37:30 +0000 | [diff] [blame] | 280 | u32 __iomem *lid_state; | 
| Jani Nikula | 91a60f2 | 2013-10-31 18:55:48 +0200 | [diff] [blame] | 281 | struct work_struct asle_work; | 
| Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 282 | }; | 
| Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 283 | #define OPREGION_SIZE            (8*1024) | 
| Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 284 |  | 
| Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 285 | struct intel_overlay; | 
|  | 286 | struct intel_overlay_error_state; | 
|  | 287 |  | 
| Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 288 | struct drm_i915_master_private { | 
|  | 289 | drm_local_map_t *sarea; | 
|  | 290 | struct _drm_i915_sarea *sarea_priv; | 
|  | 291 | }; | 
| Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 292 | #define I915_FENCE_REG_NONE -1 | 
| Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 293 | #define I915_MAX_NUM_FENCES 32 | 
|  | 294 | /* 32 fences + sign bit for FENCE_REG_NONE */ | 
|  | 295 | #define I915_MAX_NUM_FENCE_BITS 6 | 
| Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 296 |  | 
|  | 297 | struct drm_i915_fence_reg { | 
| Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 298 | struct list_head lru_list; | 
| Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 299 | struct drm_i915_gem_object *obj; | 
| Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 300 | int pin_count; | 
| Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 301 | }; | 
| Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 302 |  | 
| yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 303 | struct sdvo_device_mapping { | 
| Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 304 | u8 initialized; | 
| yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 305 | u8 dvo_port; | 
|  | 306 | u8 slave_addr; | 
|  | 307 | u8 dvo_wiring; | 
| Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 308 | u8 i2c_pin; | 
| Adam Jackson | b108333 | 2010-04-23 16:07:40 -0400 | [diff] [blame] | 309 | u8 ddc_pin; | 
| yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 310 | }; | 
|  | 311 |  | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 312 | struct intel_display_error_state; | 
|  | 313 |  | 
| Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 314 | struct drm_i915_error_state { | 
| Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 315 | struct kref ref; | 
| Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 316 | struct timeval time; | 
|  | 317 |  | 
| Mika Kuoppala | cb38300 | 2014-02-25 17:11:25 +0200 | [diff] [blame] | 318 | char error_msg[128]; | 
| Mika Kuoppala | 48b031e | 2014-02-25 17:11:27 +0200 | [diff] [blame] | 319 | u32 reset_count; | 
| Mika Kuoppala | 62d5d69 | 2014-02-25 17:11:28 +0200 | [diff] [blame] | 320 | u32 suspend_count; | 
| Mika Kuoppala | cb38300 | 2014-02-25 17:11:25 +0200 | [diff] [blame] | 321 |  | 
| Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 322 | /* Generic register state */ | 
| Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 323 | u32 eir; | 
|  | 324 | u32 pgtbl_er; | 
| Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 325 | u32 ier; | 
| Rodrigo Vivi | 885ea5a | 2014-08-05 10:07:13 -0700 | [diff] [blame] | 326 | u32 gtier[4]; | 
| Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 327 | u32 ccid; | 
| Chris Wilson | 0f3b684 | 2013-01-15 12:05:55 +0000 | [diff] [blame] | 328 | u32 derrmr; | 
|  | 329 | u32 forcewake; | 
| Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 330 | u32 error; /* gen6+ */ | 
|  | 331 | u32 err_int; /* gen7 */ | 
|  | 332 | u32 done_reg; | 
| Ben Widawsky | 91ec5d1 | 2014-01-30 00:19:39 -0800 | [diff] [blame] | 333 | u32 gac_eco; | 
|  | 334 | u32 gam_ecochk; | 
|  | 335 | u32 gab_ctl; | 
|  | 336 | u32 gfx_mode; | 
| Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 337 | u32 extra_instdone[I915_NUM_INSTDONE_REG]; | 
| Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 338 | u64 fence[I915_MAX_NUM_FENCES]; | 
|  | 339 | struct intel_overlay_error_state *overlay; | 
|  | 340 | struct intel_display_error_state *display; | 
| Ben Widawsky | 0ca36d7 | 2014-06-30 09:53:41 -0700 | [diff] [blame] | 341 | struct drm_i915_error_object *semaphore_obj; | 
| Ben Widawsky | 585b028 | 2014-01-30 00:19:37 -0800 | [diff] [blame] | 342 |  | 
| Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 343 | struct drm_i915_error_ring { | 
| Chris Wilson | 372fbb8 | 2014-01-27 13:52:34 +0000 | [diff] [blame] | 344 | bool valid; | 
| Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 345 | /* Software tracked state */ | 
|  | 346 | bool waiting; | 
|  | 347 | int hangcheck_score; | 
|  | 348 | enum intel_ring_hangcheck_action hangcheck_action; | 
|  | 349 | int num_requests; | 
|  | 350 |  | 
|  | 351 | /* our own tracking of ring head and tail */ | 
|  | 352 | u32 cpu_ring_head; | 
|  | 353 | u32 cpu_ring_tail; | 
|  | 354 |  | 
|  | 355 | u32 semaphore_seqno[I915_NUM_RINGS - 1]; | 
|  | 356 |  | 
|  | 357 | /* Register state */ | 
|  | 358 | u32 tail; | 
|  | 359 | u32 head; | 
|  | 360 | u32 ctl; | 
|  | 361 | u32 hws; | 
|  | 362 | u32 ipeir; | 
|  | 363 | u32 ipehr; | 
|  | 364 | u32 instdone; | 
| Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 365 | u32 bbstate; | 
|  | 366 | u32 instpm; | 
|  | 367 | u32 instps; | 
|  | 368 | u32 seqno; | 
|  | 369 | u64 bbaddr; | 
| Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 370 | u64 acthd; | 
| Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 371 | u32 fault_reg; | 
| Ben Widawsky | 13ffadd | 2014-04-01 16:31:07 -0700 | [diff] [blame] | 372 | u64 faddr; | 
| Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 373 | u32 rc_psmi; /* sleep state */ | 
|  | 374 | u32 semaphore_mboxes[I915_NUM_RINGS - 1]; | 
|  | 375 |  | 
| Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 376 | struct drm_i915_error_object { | 
|  | 377 | int page_count; | 
|  | 378 | u32 gtt_offset; | 
|  | 379 | u32 *pages[0]; | 
| Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 380 | } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page; | 
| Ben Widawsky | 362b8af | 2014-01-30 00:19:38 -0800 | [diff] [blame] | 381 |  | 
| Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 382 | struct drm_i915_error_request { | 
|  | 383 | long jiffies; | 
|  | 384 | u32 seqno; | 
| Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 385 | u32 tail; | 
| Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 386 | } *requests; | 
| Ben Widawsky | 6c7a01e | 2014-01-30 00:19:40 -0800 | [diff] [blame] | 387 |  | 
|  | 388 | struct { | 
|  | 389 | u32 gfx_mode; | 
|  | 390 | union { | 
|  | 391 | u64 pdp[4]; | 
|  | 392 | u32 pp_dir_base; | 
|  | 393 | }; | 
|  | 394 | } vm_info; | 
| Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 395 |  | 
|  | 396 | pid_t pid; | 
|  | 397 | char comm[TASK_COMM_LEN]; | 
| Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 398 | } ring[I915_NUM_RINGS]; | 
| Chris Wilson | 3a44873 | 2014-08-12 20:05:47 +0100 | [diff] [blame] | 399 |  | 
| Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 400 | struct drm_i915_error_buffer { | 
| Chris Wilson | a779e5a | 2011-01-09 21:07:49 +0000 | [diff] [blame] | 401 | u32 size; | 
| Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 402 | u32 name; | 
| Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 403 | u32 rseqno, wseqno; | 
| Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 404 | u32 gtt_offset; | 
|  | 405 | u32 read_domains; | 
|  | 406 | u32 write_domain; | 
| Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 407 | s32 fence_reg:I915_MAX_NUM_FENCE_BITS; | 
| Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 408 | s32 pinned:2; | 
|  | 409 | u32 tiling:2; | 
|  | 410 | u32 dirty:1; | 
|  | 411 | u32 purgeable:1; | 
| Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 412 | u32 userptr:1; | 
| Daniel Vetter | 5d1333f | 2012-02-16 11:03:29 +0100 | [diff] [blame] | 413 | s32 ring:4; | 
| Chris Wilson | f56383c | 2013-09-25 10:23:19 +0100 | [diff] [blame] | 414 | u32 cache_level:3; | 
| Ben Widawsky | 95f5301 | 2013-07-31 17:00:15 -0700 | [diff] [blame] | 415 | } **active_bo, **pinned_bo; | 
| Ben Widawsky | 6c7a01e | 2014-01-30 00:19:40 -0800 | [diff] [blame] | 416 |  | 
| Ben Widawsky | 95f5301 | 2013-07-31 17:00:15 -0700 | [diff] [blame] | 417 | u32 *active_bo_count, *pinned_bo_count; | 
| Chris Wilson | 3a44873 | 2014-08-12 20:05:47 +0100 | [diff] [blame] | 418 | u32 vm_count; | 
| Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 419 | }; | 
|  | 420 |  | 
| Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 421 | struct intel_connector; | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 422 | struct intel_crtc_config; | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 423 | struct intel_plane_config; | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 424 | struct intel_crtc; | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 425 | struct intel_limit; | 
|  | 426 | struct dpll; | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 427 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 428 | struct drm_i915_display_funcs { | 
| Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 429 | bool (*fbc_enabled)(struct drm_device *dev); | 
| Ville Syrjälä | 993495a | 2013-12-12 17:27:40 +0200 | [diff] [blame] | 430 | void (*enable_fbc)(struct drm_crtc *crtc); | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 431 | void (*disable_fbc)(struct drm_device *dev); | 
|  | 432 | int (*get_display_clock_speed)(struct drm_device *dev); | 
|  | 433 | int (*get_fifo_size)(struct drm_device *dev, int plane); | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 434 | /** | 
|  | 435 | * find_dpll() - Find the best values for the PLL | 
|  | 436 | * @limit: limits for the PLL | 
|  | 437 | * @crtc: current CRTC | 
|  | 438 | * @target: target frequency in kHz | 
|  | 439 | * @refclk: reference clock frequency in kHz | 
|  | 440 | * @match_clock: if provided, @best_clock P divider must | 
|  | 441 | *               match the P divider from @match_clock | 
|  | 442 | *               used for LVDS downclocking | 
|  | 443 | * @best_clock: best PLL values found | 
|  | 444 | * | 
|  | 445 | * Returns true on success, false on failure. | 
|  | 446 | */ | 
|  | 447 | bool (*find_dpll)(const struct intel_limit *limit, | 
|  | 448 | struct drm_crtc *crtc, | 
|  | 449 | int target, int refclk, | 
|  | 450 | struct dpll *match_clock, | 
|  | 451 | struct dpll *best_clock); | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 452 | void (*update_wm)(struct drm_crtc *crtc); | 
| Ville Syrjälä | adf3d35 | 2013-08-06 22:24:11 +0300 | [diff] [blame] | 453 | void (*update_sprite_wm)(struct drm_plane *plane, | 
|  | 454 | struct drm_crtc *crtc, | 
| Damien Lespiau | ed57cb8 | 2014-07-15 09:21:24 +0200 | [diff] [blame] | 455 | uint32_t sprite_width, uint32_t sprite_height, | 
|  | 456 | int pixel_size, bool enable, bool scaled); | 
| Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 457 | void (*modeset_global_resources)(struct drm_device *dev); | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 458 | /* Returns the active state of the crtc, and if the crtc is active, | 
|  | 459 | * fills out the pipe-config with the hw state. */ | 
|  | 460 | bool (*get_pipe_config)(struct intel_crtc *, | 
|  | 461 | struct intel_crtc_config *); | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 462 | void (*get_plane_config)(struct intel_crtc *, | 
|  | 463 | struct intel_plane_config *); | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 464 | int (*crtc_mode_set)(struct drm_crtc *crtc, | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 465 | int x, int y, | 
|  | 466 | struct drm_framebuffer *old_fb); | 
| Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 467 | void (*crtc_enable)(struct drm_crtc *crtc); | 
|  | 468 | void (*crtc_disable)(struct drm_crtc *crtc); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 469 | void (*off)(struct drm_crtc *crtc); | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 470 | void (*write_eld)(struct drm_connector *connector, | 
| Jani Nikula | 3442705 | 2013-10-16 12:34:47 +0300 | [diff] [blame] | 471 | struct drm_crtc *crtc, | 
|  | 472 | struct drm_display_mode *mode); | 
| Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 473 | void (*fdi_link_train)(struct drm_crtc *crtc); | 
| Jesse Barnes | 6067aae | 2011-04-28 15:04:31 -0700 | [diff] [blame] | 474 | void (*init_clock_gating)(struct drm_device *dev); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 475 | int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc, | 
|  | 476 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 477 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 478 | struct intel_engine_cs *ring, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 479 | uint32_t flags); | 
| Daniel Vetter | 29b9bde | 2014-04-24 23:55:01 +0200 | [diff] [blame] | 480 | void (*update_primary_plane)(struct drm_crtc *crtc, | 
|  | 481 | struct drm_framebuffer *fb, | 
|  | 482 | int x, int y); | 
| Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 483 | void (*hpd_irq_setup)(struct drm_device *dev); | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 484 | /* clock updates for mode set */ | 
|  | 485 | /* cursor updates */ | 
|  | 486 | /* render clock increase/decrease */ | 
|  | 487 | /* display clock increase/decrease */ | 
|  | 488 | /* pll clock increase/decrease */ | 
| Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 489 |  | 
|  | 490 | int (*setup_backlight)(struct intel_connector *connector); | 
| Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 491 | uint32_t (*get_backlight)(struct intel_connector *connector); | 
|  | 492 | void (*set_backlight)(struct intel_connector *connector, | 
|  | 493 | uint32_t level); | 
|  | 494 | void (*disable_backlight)(struct intel_connector *connector); | 
|  | 495 | void (*enable_backlight)(struct intel_connector *connector); | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 496 | }; | 
|  | 497 |  | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 498 | struct intel_uncore_funcs { | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 499 | void (*force_wake_get)(struct drm_i915_private *dev_priv, | 
|  | 500 | int fw_engine); | 
|  | 501 | void (*force_wake_put)(struct drm_i915_private *dev_priv, | 
|  | 502 | int fw_engine); | 
| Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 503 |  | 
|  | 504 | uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace); | 
|  | 505 | uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace); | 
|  | 506 | uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace); | 
|  | 507 | uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace); | 
|  | 508 |  | 
|  | 509 | void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset, | 
|  | 510 | uint8_t val, bool trace); | 
|  | 511 | void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset, | 
|  | 512 | uint16_t val, bool trace); | 
|  | 513 | void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset, | 
|  | 514 | uint32_t val, bool trace); | 
|  | 515 | void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset, | 
|  | 516 | uint64_t val, bool trace); | 
| Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 517 | }; | 
|  | 518 |  | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 519 | struct intel_uncore { | 
|  | 520 | spinlock_t lock; /** lock is also taken in irq contexts. */ | 
|  | 521 |  | 
|  | 522 | struct intel_uncore_funcs funcs; | 
|  | 523 |  | 
|  | 524 | unsigned fifo_count; | 
|  | 525 | unsigned forcewake_count; | 
| Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 526 |  | 
| Deepak S | 940aece | 2013-11-23 14:55:43 +0530 | [diff] [blame] | 527 | unsigned fw_rendercount; | 
|  | 528 | unsigned fw_mediacount; | 
|  | 529 |  | 
| Chris Wilson | 8232644 | 2014-03-05 12:00:39 +0000 | [diff] [blame] | 530 | struct timer_list force_wake_timer; | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 531 | }; | 
|  | 532 |  | 
| Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 533 | #define DEV_INFO_FOR_EACH_FLAG(func, sep) \ | 
|  | 534 | func(is_mobile) sep \ | 
|  | 535 | func(is_i85x) sep \ | 
|  | 536 | func(is_i915g) sep \ | 
|  | 537 | func(is_i945gm) sep \ | 
|  | 538 | func(is_g33) sep \ | 
|  | 539 | func(need_gfx_hws) sep \ | 
|  | 540 | func(is_g4x) sep \ | 
|  | 541 | func(is_pineview) sep \ | 
|  | 542 | func(is_broadwater) sep \ | 
|  | 543 | func(is_crestline) sep \ | 
|  | 544 | func(is_ivybridge) sep \ | 
|  | 545 | func(is_valleyview) sep \ | 
|  | 546 | func(is_haswell) sep \ | 
| Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 547 | func(is_preliminary) sep \ | 
| Damien Lespiau | 79fc46d | 2013-04-23 16:37:17 +0100 | [diff] [blame] | 548 | func(has_fbc) sep \ | 
|  | 549 | func(has_pipe_cxsr) sep \ | 
|  | 550 | func(has_hotplug) sep \ | 
|  | 551 | func(cursor_needs_physical) sep \ | 
|  | 552 | func(has_overlay) sep \ | 
|  | 553 | func(overlay_needs_physical) sep \ | 
|  | 554 | func(supports_tv) sep \ | 
| Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 555 | func(has_llc) sep \ | 
| Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 556 | func(has_ddi) sep \ | 
|  | 557 | func(has_fpga_dbg) | 
| Daniel Vetter | c96ea64 | 2012-08-08 22:01:51 +0200 | [diff] [blame] | 558 |  | 
| Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 559 | #define DEFINE_FLAG(name) u8 name:1 | 
|  | 560 | #define SEP_SEMICOLON ; | 
| Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 561 |  | 
| Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 562 | struct intel_device_info { | 
| Ville Syrjälä | 10fce67 | 2013-01-24 15:29:28 +0200 | [diff] [blame] | 563 | u32 display_mmio_offset; | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 564 | u16 device_id; | 
| Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 565 | u8 num_pipes:3; | 
| Damien Lespiau | d615a16 | 2014-03-03 17:31:48 +0000 | [diff] [blame] | 566 | u8 num_sprites[I915_MAX_PIPES]; | 
| =?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 567 | u8 gen; | 
| Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 568 | u8 ring_mask; /* Rings supported by the HW */ | 
| Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 569 | DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON); | 
| Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 570 | /* Register offsets for the various display pipes and transcoders */ | 
|  | 571 | int pipe_offsets[I915_MAX_TRANSCODERS]; | 
|  | 572 | int trans_offsets[I915_MAX_TRANSCODERS]; | 
| Antti Koskipaa | a57c774 | 2014-02-04 14:22:24 +0200 | [diff] [blame] | 573 | int palette_offsets[I915_MAX_PIPES]; | 
| Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 574 | int cursor_offsets[I915_MAX_PIPES]; | 
| Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 575 | }; | 
|  | 576 |  | 
| Damien Lespiau | a587f77 | 2013-04-22 18:40:38 +0100 | [diff] [blame] | 577 | #undef DEFINE_FLAG | 
|  | 578 | #undef SEP_SEMICOLON | 
|  | 579 |  | 
| Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 580 | enum i915_cache_level { | 
|  | 581 | I915_CACHE_NONE = 0, | 
| Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 582 | I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */ | 
|  | 583 | I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc | 
|  | 584 | caches, eg sampler/render caches, and the | 
|  | 585 | large Last-Level-Cache. LLC is coherent with | 
|  | 586 | the CPU, but L3 is only visible to the GPU. */ | 
| Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 587 | I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */ | 
| Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 588 | }; | 
|  | 589 |  | 
| Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 590 | struct i915_ctx_hang_stats { | 
|  | 591 | /* This context had batch pending when hang was declared */ | 
|  | 592 | unsigned batch_pending; | 
|  | 593 |  | 
|  | 594 | /* This context had batch active when hang was declared */ | 
|  | 595 | unsigned batch_active; | 
| Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 596 |  | 
|  | 597 | /* Time when this context was last blamed for a GPU reset */ | 
|  | 598 | unsigned long guilty_ts; | 
|  | 599 |  | 
|  | 600 | /* This context is banned to submit more work */ | 
|  | 601 | bool banned; | 
| Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 602 | }; | 
| Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 603 |  | 
|  | 604 | /* This must match up with the value previously used for execbuf2.rsvd1. */ | 
| Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 605 | #define DEFAULT_CONTEXT_HANDLE 0 | 
| Oscar Mateo | 31b7a88 | 2014-07-03 16:28:01 +0100 | [diff] [blame] | 606 | /** | 
|  | 607 | * struct intel_context - as the name implies, represents a context. | 
|  | 608 | * @ref: reference count. | 
|  | 609 | * @user_handle: userspace tracking identity for this context. | 
|  | 610 | * @remap_slice: l3 row remapping information. | 
|  | 611 | * @file_priv: filp associated with this context (NULL for global default | 
|  | 612 | *	       context). | 
|  | 613 | * @hang_stats: information about the role of this context in possible GPU | 
|  | 614 | *		hangs. | 
|  | 615 | * @vm: virtual memory space used by this context. | 
|  | 616 | * @legacy_hw_ctx: render context backing object and whether it is correctly | 
|  | 617 | *                initialized (legacy ring submission mechanism only). | 
|  | 618 | * @link: link in the global list of contexts. | 
|  | 619 | * | 
|  | 620 | * Contexts are memory images used by the hardware to store copies of their | 
|  | 621 | * internal state. | 
|  | 622 | */ | 
| Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 623 | struct intel_context { | 
| Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 624 | struct kref ref; | 
| Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 625 | int user_handle; | 
| Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 626 | uint8_t remap_slice; | 
| Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 627 | struct drm_i915_file_private *file_priv; | 
| Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 628 | struct i915_ctx_hang_stats hang_stats; | 
| Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 629 | struct i915_hw_ppgtt *ppgtt; | 
| Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 630 |  | 
| Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 631 | /* Legacy ring buffer submission */ | 
| Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 632 | struct { | 
|  | 633 | struct drm_i915_gem_object *rcs_state; | 
|  | 634 | bool initialized; | 
|  | 635 | } legacy_hw_ctx; | 
|  | 636 |  | 
| Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 637 | /* Execlists */ | 
| Oscar Mateo | 564ddb2 | 2014-08-21 11:40:54 +0100 | [diff] [blame] | 638 | bool rcs_initialized; | 
| Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 639 | struct { | 
|  | 640 | struct drm_i915_gem_object *state; | 
| Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 641 | struct intel_ringbuffer *ringbuf; | 
| Oscar Mateo | c9e003a | 2014-07-24 17:04:13 +0100 | [diff] [blame] | 642 | } engine[I915_NUM_RINGS]; | 
|  | 643 |  | 
| Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 644 | struct list_head link; | 
| Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 645 | }; | 
|  | 646 |  | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 647 | struct i915_fbc { | 
|  | 648 | unsigned long size; | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 649 | unsigned threshold; | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 650 | unsigned int fb_id; | 
|  | 651 | enum plane plane; | 
|  | 652 | int y; | 
|  | 653 |  | 
| Ben Widawsky | c421388 | 2014-06-19 12:06:10 -0700 | [diff] [blame] | 654 | struct drm_mm_node compressed_fb; | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 655 | struct drm_mm_node *compressed_llb; | 
|  | 656 |  | 
| Rodrigo Vivi | da46f93 | 2014-08-01 02:04:45 -0700 | [diff] [blame] | 657 | bool false_color; | 
|  | 658 |  | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 659 | struct intel_fbc_work { | 
|  | 660 | struct delayed_work work; | 
|  | 661 | struct drm_crtc *crtc; | 
|  | 662 | struct drm_framebuffer *fb; | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 663 | } *fbc_work; | 
|  | 664 |  | 
| Chris Wilson | 29ebf90 | 2013-07-27 17:23:55 +0100 | [diff] [blame] | 665 | enum no_fbc_reason { | 
|  | 666 | FBC_OK, /* FBC is enabled */ | 
|  | 667 | FBC_UNSUPPORTED, /* FBC is not supported by this chipset */ | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 668 | FBC_NO_OUTPUT, /* no outputs enabled to compress */ | 
|  | 669 | FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */ | 
|  | 670 | FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */ | 
|  | 671 | FBC_MODE_TOO_LARGE, /* mode too large for compression */ | 
|  | 672 | FBC_BAD_PLANE, /* fbc not supported on plane */ | 
|  | 673 | FBC_NOT_TILED, /* buffer not tiled */ | 
|  | 674 | FBC_MULTIPLE_PIPES, /* more than one pipe active */ | 
|  | 675 | FBC_MODULE_PARAM, | 
|  | 676 | FBC_CHIP_DEFAULT, /* disabled by default on this chip */ | 
|  | 677 | } no_fbc_reason; | 
| Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 678 | }; | 
|  | 679 |  | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 680 | struct i915_drrs { | 
|  | 681 | struct intel_connector *connector; | 
|  | 682 | }; | 
|  | 683 |  | 
| Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 684 | struct intel_dp; | 
| Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 685 | struct i915_psr { | 
| Daniel Vetter | f0355c4 | 2014-07-11 10:30:15 -0700 | [diff] [blame] | 686 | struct mutex lock; | 
| Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 687 | bool sink_support; | 
|  | 688 | bool source_ok; | 
| Daniel Vetter | 2807cf6 | 2014-07-11 10:30:11 -0700 | [diff] [blame] | 689 | struct intel_dp *enabled; | 
| Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 690 | bool active; | 
|  | 691 | struct delayed_work work; | 
| Daniel Vetter | 9ca1530 | 2014-07-11 10:30:16 -0700 | [diff] [blame] | 692 | unsigned busy_frontbuffer_bits; | 
| Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 693 | }; | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 694 |  | 
| Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 695 | enum intel_pch { | 
| Paulo Zanoni | f035083 | 2012-07-03 18:48:16 -0300 | [diff] [blame] | 696 | PCH_NONE = 0,	/* No PCH present */ | 
| Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 697 | PCH_IBX,	/* Ibexpeak PCH */ | 
|  | 698 | PCH_CPT,	/* Cougarpoint PCH */ | 
| Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 699 | PCH_LPT,	/* Lynxpoint PCH */ | 
| Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 700 | PCH_NOP, | 
| Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 701 | }; | 
|  | 702 |  | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 703 | enum intel_sbi_destination { | 
|  | 704 | SBI_ICLK, | 
|  | 705 | SBI_MPHY, | 
|  | 706 | }; | 
|  | 707 |  | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 708 | #define QUIRK_PIPEA_FORCE (1<<0) | 
| Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 709 | #define QUIRK_LVDS_SSC_DISABLE (1<<1) | 
| Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 710 | #define QUIRK_INVERT_BRIGHTNESS (1<<2) | 
| Scot Doyle | 9c72cc6 | 2014-07-03 23:27:50 +0000 | [diff] [blame] | 711 | #define QUIRK_BACKLIGHT_PRESENT (1<<3) | 
| Ville Syrjälä | b6b5d04 | 2014-08-15 01:22:07 +0300 | [diff] [blame^] | 712 | #define QUIRK_PIPEB_FORCE (1<<4) | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 713 |  | 
| Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 714 | struct intel_fbdev; | 
| Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 715 | struct intel_fbc_work; | 
| Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 716 |  | 
| Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 717 | struct intel_gmbus { | 
|  | 718 | struct i2c_adapter adapter; | 
| Chris Wilson | f2ce9fa | 2012-11-10 15:58:21 +0000 | [diff] [blame] | 719 | u32 force_bit; | 
| Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 720 | u32 reg0; | 
| Daniel Vetter | 36c785f | 2012-02-14 22:37:22 +0100 | [diff] [blame] | 721 | u32 gpio_reg; | 
| Daniel Vetter | c167a6f | 2012-02-28 00:43:09 +0100 | [diff] [blame] | 722 | struct i2c_algo_bit_data bit_algo; | 
| Daniel Vetter | c2b9152 | 2012-02-14 22:37:19 +0100 | [diff] [blame] | 723 | struct drm_i915_private *dev_priv; | 
|  | 724 | }; | 
|  | 725 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 726 | struct i915_suspend_saved_registers { | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 727 | u8 saveLBB; | 
|  | 728 | u32 saveDSPACNTR; | 
|  | 729 | u32 saveDSPBCNTR; | 
| Keith Packard | e948e99 | 2008-05-07 12:27:53 +1000 | [diff] [blame] | 730 | u32 saveDSPARB; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 731 | u32 savePIPEACONF; | 
|  | 732 | u32 savePIPEBCONF; | 
|  | 733 | u32 savePIPEASRC; | 
|  | 734 | u32 savePIPEBSRC; | 
|  | 735 | u32 saveFPA0; | 
|  | 736 | u32 saveFPA1; | 
|  | 737 | u32 saveDPLL_A; | 
|  | 738 | u32 saveDPLL_A_MD; | 
|  | 739 | u32 saveHTOTAL_A; | 
|  | 740 | u32 saveHBLANK_A; | 
|  | 741 | u32 saveHSYNC_A; | 
|  | 742 | u32 saveVTOTAL_A; | 
|  | 743 | u32 saveVBLANK_A; | 
|  | 744 | u32 saveVSYNC_A; | 
|  | 745 | u32 saveBCLRPAT_A; | 
| Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 746 | u32 saveTRANSACONF; | 
| Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 747 | u32 saveTRANS_HTOTAL_A; | 
|  | 748 | u32 saveTRANS_HBLANK_A; | 
|  | 749 | u32 saveTRANS_HSYNC_A; | 
|  | 750 | u32 saveTRANS_VTOTAL_A; | 
|  | 751 | u32 saveTRANS_VBLANK_A; | 
|  | 752 | u32 saveTRANS_VSYNC_A; | 
| Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 753 | u32 savePIPEASTAT; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 754 | u32 saveDSPASTRIDE; | 
|  | 755 | u32 saveDSPASIZE; | 
|  | 756 | u32 saveDSPAPOS; | 
| Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 757 | u32 saveDSPAADDR; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 758 | u32 saveDSPASURF; | 
|  | 759 | u32 saveDSPATILEOFF; | 
|  | 760 | u32 savePFIT_PGM_RATIOS; | 
| Jesse Barnes | 0eb96d6 | 2009-10-14 12:33:41 -0700 | [diff] [blame] | 761 | u32 saveBLC_HIST_CTL; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 762 | u32 saveBLC_PWM_CTL; | 
|  | 763 | u32 saveBLC_PWM_CTL2; | 
| Jesse Barnes | 07bf139 | 2013-10-31 18:55:50 +0200 | [diff] [blame] | 764 | u32 saveBLC_HIST_CTL_B; | 
| Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 765 | u32 saveBLC_CPU_PWM_CTL; | 
|  | 766 | u32 saveBLC_CPU_PWM_CTL2; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 767 | u32 saveFPB0; | 
|  | 768 | u32 saveFPB1; | 
|  | 769 | u32 saveDPLL_B; | 
|  | 770 | u32 saveDPLL_B_MD; | 
|  | 771 | u32 saveHTOTAL_B; | 
|  | 772 | u32 saveHBLANK_B; | 
|  | 773 | u32 saveHSYNC_B; | 
|  | 774 | u32 saveVTOTAL_B; | 
|  | 775 | u32 saveVBLANK_B; | 
|  | 776 | u32 saveVSYNC_B; | 
|  | 777 | u32 saveBCLRPAT_B; | 
| Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 778 | u32 saveTRANSBCONF; | 
| Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 779 | u32 saveTRANS_HTOTAL_B; | 
|  | 780 | u32 saveTRANS_HBLANK_B; | 
|  | 781 | u32 saveTRANS_HSYNC_B; | 
|  | 782 | u32 saveTRANS_VTOTAL_B; | 
|  | 783 | u32 saveTRANS_VBLANK_B; | 
|  | 784 | u32 saveTRANS_VSYNC_B; | 
| Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 785 | u32 savePIPEBSTAT; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 786 | u32 saveDSPBSTRIDE; | 
|  | 787 | u32 saveDSPBSIZE; | 
|  | 788 | u32 saveDSPBPOS; | 
| Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 789 | u32 saveDSPBADDR; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 790 | u32 saveDSPBSURF; | 
|  | 791 | u32 saveDSPBTILEOFF; | 
| Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 792 | u32 saveVGA0; | 
|  | 793 | u32 saveVGA1; | 
|  | 794 | u32 saveVGA_PD; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 795 | u32 saveVGACNTRL; | 
|  | 796 | u32 saveADPA; | 
|  | 797 | u32 saveLVDS; | 
| Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 798 | u32 savePP_ON_DELAYS; | 
|  | 799 | u32 savePP_OFF_DELAYS; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 800 | u32 saveDVOA; | 
|  | 801 | u32 saveDVOB; | 
|  | 802 | u32 saveDVOC; | 
|  | 803 | u32 savePP_ON; | 
|  | 804 | u32 savePP_OFF; | 
|  | 805 | u32 savePP_CONTROL; | 
| Jesse Barnes | 585fb11 | 2008-07-29 11:54:06 -0700 | [diff] [blame] | 806 | u32 savePP_DIVISOR; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 807 | u32 savePFIT_CONTROL; | 
|  | 808 | u32 save_palette_a[256]; | 
|  | 809 | u32 save_palette_b[256]; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 810 | u32 saveFBC_CONTROL; | 
| Jesse Barnes | 0da3ea1 | 2008-02-20 09:39:58 +1000 | [diff] [blame] | 811 | u32 saveIER; | 
|  | 812 | u32 saveIIR; | 
|  | 813 | u32 saveIMR; | 
| Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 814 | u32 saveDEIER; | 
|  | 815 | u32 saveDEIMR; | 
|  | 816 | u32 saveGTIER; | 
|  | 817 | u32 saveGTIMR; | 
|  | 818 | u32 saveFDI_RXA_IMR; | 
|  | 819 | u32 saveFDI_RXB_IMR; | 
| Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 820 | u32 saveCACHE_MODE_0; | 
| Keith Packard | 1f84e55 | 2008-02-16 19:19:29 -0800 | [diff] [blame] | 821 | u32 saveMI_ARB_STATE; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 822 | u32 saveSWF0[16]; | 
|  | 823 | u32 saveSWF1[16]; | 
|  | 824 | u32 saveSWF2[3]; | 
|  | 825 | u8 saveMSR; | 
|  | 826 | u8 saveSR[8]; | 
| Jesse Barnes | 123f794 | 2008-02-07 11:15:20 -0800 | [diff] [blame] | 827 | u8 saveGR[25]; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 828 | u8 saveAR_INDEX; | 
| Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 829 | u8 saveAR[21]; | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 830 | u8 saveDACMASK; | 
| Jesse Barnes | a59e122 | 2008-05-07 12:25:46 +1000 | [diff] [blame] | 831 | u8 saveCR[37]; | 
| Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 832 | uint64_t saveFENCE[I915_MAX_NUM_FENCES]; | 
| Eric Anholt | 1fd1c62 | 2009-06-03 07:26:58 +0000 | [diff] [blame] | 833 | u32 saveCURACNTR; | 
|  | 834 | u32 saveCURAPOS; | 
|  | 835 | u32 saveCURABASE; | 
|  | 836 | u32 saveCURBCNTR; | 
|  | 837 | u32 saveCURBPOS; | 
|  | 838 | u32 saveCURBBASE; | 
|  | 839 | u32 saveCURSIZE; | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 840 | u32 saveDP_B; | 
|  | 841 | u32 saveDP_C; | 
|  | 842 | u32 saveDP_D; | 
|  | 843 | u32 savePIPEA_GMCH_DATA_M; | 
|  | 844 | u32 savePIPEB_GMCH_DATA_M; | 
|  | 845 | u32 savePIPEA_GMCH_DATA_N; | 
|  | 846 | u32 savePIPEB_GMCH_DATA_N; | 
|  | 847 | u32 savePIPEA_DP_LINK_M; | 
|  | 848 | u32 savePIPEB_DP_LINK_M; | 
|  | 849 | u32 savePIPEA_DP_LINK_N; | 
|  | 850 | u32 savePIPEB_DP_LINK_N; | 
| Zhenyu Wang | 4204878 | 2009-10-21 15:27:01 +0800 | [diff] [blame] | 851 | u32 saveFDI_RXA_CTL; | 
|  | 852 | u32 saveFDI_TXA_CTL; | 
|  | 853 | u32 saveFDI_RXB_CTL; | 
|  | 854 | u32 saveFDI_TXB_CTL; | 
|  | 855 | u32 savePFA_CTL_1; | 
|  | 856 | u32 savePFB_CTL_1; | 
|  | 857 | u32 savePFA_WIN_SZ; | 
|  | 858 | u32 savePFB_WIN_SZ; | 
|  | 859 | u32 savePFA_WIN_POS; | 
|  | 860 | u32 savePFB_WIN_POS; | 
| Zhenyu Wang | 5586c8b | 2009-11-06 02:13:02 +0000 | [diff] [blame] | 861 | u32 savePCH_DREF_CONTROL; | 
|  | 862 | u32 saveDISP_ARB_CTL; | 
|  | 863 | u32 savePIPEA_DATA_M1; | 
|  | 864 | u32 savePIPEA_DATA_N1; | 
|  | 865 | u32 savePIPEA_LINK_M1; | 
|  | 866 | u32 savePIPEA_LINK_N1; | 
|  | 867 | u32 savePIPEB_DATA_M1; | 
|  | 868 | u32 savePIPEB_DATA_N1; | 
|  | 869 | u32 savePIPEB_LINK_M1; | 
|  | 870 | u32 savePIPEB_LINK_N1; | 
| Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 871 | u32 saveMCHBAR_RENDER_STANDBY; | 
| Adam Jackson | cda2bb7 | 2011-07-26 16:53:06 -0400 | [diff] [blame] | 872 | u32 savePCH_PORT_HOTPLUG; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 873 | }; | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 874 |  | 
| Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 875 | struct vlv_s0ix_state { | 
|  | 876 | /* GAM */ | 
|  | 877 | u32 wr_watermark; | 
|  | 878 | u32 gfx_prio_ctrl; | 
|  | 879 | u32 arb_mode; | 
|  | 880 | u32 gfx_pend_tlb0; | 
|  | 881 | u32 gfx_pend_tlb1; | 
|  | 882 | u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM]; | 
|  | 883 | u32 media_max_req_count; | 
|  | 884 | u32 gfx_max_req_count; | 
|  | 885 | u32 render_hwsp; | 
|  | 886 | u32 ecochk; | 
|  | 887 | u32 bsd_hwsp; | 
|  | 888 | u32 blt_hwsp; | 
|  | 889 | u32 tlb_rd_addr; | 
|  | 890 |  | 
|  | 891 | /* MBC */ | 
|  | 892 | u32 g3dctl; | 
|  | 893 | u32 gsckgctl; | 
|  | 894 | u32 mbctl; | 
|  | 895 |  | 
|  | 896 | /* GCP */ | 
|  | 897 | u32 ucgctl1; | 
|  | 898 | u32 ucgctl3; | 
|  | 899 | u32 rcgctl1; | 
|  | 900 | u32 rcgctl2; | 
|  | 901 | u32 rstctl; | 
|  | 902 | u32 misccpctl; | 
|  | 903 |  | 
|  | 904 | /* GPM */ | 
|  | 905 | u32 gfxpause; | 
|  | 906 | u32 rpdeuhwtc; | 
|  | 907 | u32 rpdeuc; | 
|  | 908 | u32 ecobus; | 
|  | 909 | u32 pwrdwnupctl; | 
|  | 910 | u32 rp_down_timeout; | 
|  | 911 | u32 rp_deucsw; | 
|  | 912 | u32 rcubmabdtmr; | 
|  | 913 | u32 rcedata; | 
|  | 914 | u32 spare2gh; | 
|  | 915 |  | 
|  | 916 | /* Display 1 CZ domain */ | 
|  | 917 | u32 gt_imr; | 
|  | 918 | u32 gt_ier; | 
|  | 919 | u32 pm_imr; | 
|  | 920 | u32 pm_ier; | 
|  | 921 | u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM]; | 
|  | 922 |  | 
|  | 923 | /* GT SA CZ domain */ | 
|  | 924 | u32 tilectl; | 
|  | 925 | u32 gt_fifoctl; | 
|  | 926 | u32 gtlc_wake_ctrl; | 
|  | 927 | u32 gtlc_survive; | 
|  | 928 | u32 pmwgicz; | 
|  | 929 |  | 
|  | 930 | /* Display 2 CZ domain */ | 
|  | 931 | u32 gu_ctl0; | 
|  | 932 | u32 gu_ctl1; | 
|  | 933 | u32 clock_gate_dis2; | 
|  | 934 | }; | 
|  | 935 |  | 
| Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 936 | struct intel_rps_ei { | 
|  | 937 | u32 cz_clock; | 
|  | 938 | u32 render_c0; | 
|  | 939 | u32 media_c0; | 
| Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 940 | }; | 
|  | 941 |  | 
| Daisy Sun | c76bb61 | 2014-08-11 11:08:38 -0700 | [diff] [blame] | 942 | struct intel_rps_bdw_cal { | 
|  | 943 | u32 it_threshold_pct; /* interrupt, in percentage */ | 
|  | 944 | u32 eval_interval; /* evaluation interval, in us */ | 
|  | 945 | u32 last_ts; | 
|  | 946 | u32 last_c0; | 
|  | 947 | bool is_up; | 
|  | 948 | }; | 
|  | 949 |  | 
|  | 950 | struct intel_rps_bdw_turbo { | 
|  | 951 | struct intel_rps_bdw_cal up; | 
|  | 952 | struct intel_rps_bdw_cal down; | 
|  | 953 | struct timer_list flip_timer; | 
|  | 954 | u32 timeout; | 
|  | 955 | atomic_t flip_received; | 
|  | 956 | struct work_struct work_max_freq; | 
|  | 957 | }; | 
|  | 958 |  | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 959 | struct intel_gen6_power_mgmt { | 
| Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 960 | /* work and pm_iir are protected by dev_priv->irq_lock */ | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 961 | struct work_struct work; | 
|  | 962 | u32 pm_iir; | 
| Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 963 |  | 
| Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 964 | /* Frequencies are stored in potentially platform dependent multiples. | 
|  | 965 | * In other words, *_freq needs to be multiplied by X to be interesting. | 
|  | 966 | * Soft limits are those which are used for the dynamic reclocking done | 
|  | 967 | * by the driver (raise frequencies under heavy loads, and lower for | 
|  | 968 | * lighter loads). Hard limits are those imposed by the hardware. | 
|  | 969 | * | 
|  | 970 | * A distinction is made for overclocking, which is never enabled by | 
|  | 971 | * default, and is considered to be above the hard limit if it's | 
|  | 972 | * possible at all. | 
|  | 973 | */ | 
|  | 974 | u8 cur_freq;		/* Current frequency (cached, may not == HW) */ | 
|  | 975 | u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */ | 
|  | 976 | u8 max_freq_softlimit;	/* Max frequency permitted by the driver */ | 
|  | 977 | u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */ | 
|  | 978 | u8 min_freq;		/* AKA RPn. Minimum frequency */ | 
|  | 979 | u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */ | 
|  | 980 | u8 rp1_freq;		/* "less than" RP0 power/freqency */ | 
|  | 981 | u8 rp0_freq;		/* Non-overclocked max frequency. */ | 
| Deepak S | 67c3bf6 | 2014-07-10 13:16:24 +0530 | [diff] [blame] | 982 | u32 cz_freq; | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 983 |  | 
| Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 984 | u32 ei_interrupt_count; | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 985 |  | 
| Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 986 | int last_adj; | 
|  | 987 | enum { LOW_POWER, BETWEEN, HIGH_POWER } power; | 
|  | 988 |  | 
| Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 989 | bool enabled; | 
| Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 990 | struct delayed_work delayed_resume_work; | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 991 |  | 
| Daisy Sun | c76bb61 | 2014-08-11 11:08:38 -0700 | [diff] [blame] | 992 | bool is_bdw_sw_turbo;	/* Switch of BDW software turbo */ | 
|  | 993 | struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */ | 
|  | 994 |  | 
| Chris Wilson | bf225f2 | 2014-07-10 20:31:18 +0100 | [diff] [blame] | 995 | /* manual wa residency calculations */ | 
|  | 996 | struct intel_rps_ei up_ei, down_ei; | 
|  | 997 |  | 
| Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 998 | /* | 
|  | 999 | * Protects RPS/RC6 register access and PCU communication. | 
|  | 1000 | * Must be taken after struct_mutex if nested. | 
|  | 1001 | */ | 
|  | 1002 | struct mutex hw_lock; | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1003 | }; | 
|  | 1004 |  | 
| Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1005 | /* defined intel_pm.c */ | 
|  | 1006 | extern spinlock_t mchdev_lock; | 
|  | 1007 |  | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1008 | struct intel_ilk_power_mgmt { | 
|  | 1009 | u8 cur_delay; | 
|  | 1010 | u8 min_delay; | 
|  | 1011 | u8 max_delay; | 
|  | 1012 | u8 fmax; | 
|  | 1013 | u8 fstart; | 
|  | 1014 |  | 
|  | 1015 | u64 last_count1; | 
|  | 1016 | unsigned long last_time1; | 
|  | 1017 | unsigned long chipset_power; | 
|  | 1018 | u64 last_count2; | 
| Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1019 | u64 last_time2; | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1020 | unsigned long gfx_power; | 
|  | 1021 | u8 corr; | 
|  | 1022 |  | 
|  | 1023 | int c_m; | 
|  | 1024 | int r_t; | 
| Daniel Vetter | 3e37394 | 2012-11-02 19:55:04 +0100 | [diff] [blame] | 1025 |  | 
|  | 1026 | struct drm_i915_gem_object *pwrctx; | 
|  | 1027 | struct drm_i915_gem_object *renderctx; | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1028 | }; | 
|  | 1029 |  | 
| Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1030 | struct drm_i915_private; | 
|  | 1031 | struct i915_power_well; | 
|  | 1032 |  | 
|  | 1033 | struct i915_power_well_ops { | 
|  | 1034 | /* | 
|  | 1035 | * Synchronize the well's hw state to match the current sw state, for | 
|  | 1036 | * example enable/disable it based on the current refcount. Called | 
|  | 1037 | * during driver init and resume time, possibly after first calling | 
|  | 1038 | * the enable/disable handlers. | 
|  | 1039 | */ | 
|  | 1040 | void (*sync_hw)(struct drm_i915_private *dev_priv, | 
|  | 1041 | struct i915_power_well *power_well); | 
|  | 1042 | /* | 
|  | 1043 | * Enable the well and resources that depend on it (for example | 
|  | 1044 | * interrupts located on the well). Called after the 0->1 refcount | 
|  | 1045 | * transition. | 
|  | 1046 | */ | 
|  | 1047 | void (*enable)(struct drm_i915_private *dev_priv, | 
|  | 1048 | struct i915_power_well *power_well); | 
|  | 1049 | /* | 
|  | 1050 | * Disable the well and resources that depend on it. Called after | 
|  | 1051 | * the 1->0 refcount transition. | 
|  | 1052 | */ | 
|  | 1053 | void (*disable)(struct drm_i915_private *dev_priv, | 
|  | 1054 | struct i915_power_well *power_well); | 
|  | 1055 | /* Returns the hw enabled state. */ | 
|  | 1056 | bool (*is_enabled)(struct drm_i915_private *dev_priv, | 
|  | 1057 | struct i915_power_well *power_well); | 
|  | 1058 | }; | 
|  | 1059 |  | 
| Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1060 | /* Power well structure for haswell */ | 
|  | 1061 | struct i915_power_well { | 
| Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1062 | const char *name; | 
| Imre Deak | 6f3ef5d | 2013-11-25 17:15:30 +0200 | [diff] [blame] | 1063 | bool always_on; | 
| Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1064 | /* power well enable/disable usage count */ | 
|  | 1065 | int count; | 
| Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 1066 | /* cached hw enabled state */ | 
|  | 1067 | bool hw_enabled; | 
| Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1068 | unsigned long domains; | 
| Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 1069 | unsigned long data; | 
| Imre Deak | c6cb582 | 2014-03-04 19:22:55 +0200 | [diff] [blame] | 1070 | const struct i915_power_well_ops *ops; | 
| Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1071 | }; | 
|  | 1072 |  | 
| Imre Deak | 83c00f55 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1073 | struct i915_power_domains { | 
| Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1074 | /* | 
|  | 1075 | * Power wells needed for initialization at driver init and suspend | 
|  | 1076 | * time are on. They are kept on until after the first modeset. | 
|  | 1077 | */ | 
|  | 1078 | bool init_power_on; | 
| Imre Deak | 0d116a2 | 2014-04-25 13:19:05 +0300 | [diff] [blame] | 1079 | bool initializing; | 
| Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1080 | int power_well_count; | 
| Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 1081 |  | 
| Imre Deak | 83c00f55 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1082 | struct mutex lock; | 
| Imre Deak | 1da5158 | 2013-11-25 17:15:35 +0200 | [diff] [blame] | 1083 | int domain_use_count[POWER_DOMAIN_NUM]; | 
| Imre Deak | c1ca727 | 2013-11-25 17:15:29 +0200 | [diff] [blame] | 1084 | struct i915_power_well *power_wells; | 
| Imre Deak | 83c00f55 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1085 | }; | 
|  | 1086 |  | 
| Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1087 | struct i915_dri1_state { | 
|  | 1088 | unsigned allow_batchbuffer : 1; | 
|  | 1089 | u32 __iomem *gfx_hws_cpu_addr; | 
|  | 1090 |  | 
|  | 1091 | unsigned int cpp; | 
|  | 1092 | int back_offset; | 
|  | 1093 | int front_offset; | 
|  | 1094 | int current_page; | 
|  | 1095 | int page_flipping; | 
|  | 1096 |  | 
|  | 1097 | uint32_t counter; | 
|  | 1098 | }; | 
|  | 1099 |  | 
| Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 1100 | struct i915_ums_state { | 
|  | 1101 | /** | 
|  | 1102 | * Flag if the X Server, and thus DRM, is not currently in | 
|  | 1103 | * control of the device. | 
|  | 1104 | * | 
|  | 1105 | * This is set between LeaveVT and EnterVT.  It needs to be | 
|  | 1106 | * replaced with a semaphore.  It also needs to be | 
|  | 1107 | * transitioned away from for kernel modesetting. | 
|  | 1108 | */ | 
|  | 1109 | int mm_suspended; | 
|  | 1110 | }; | 
|  | 1111 |  | 
| Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1112 | #define MAX_L3_SLICES 2 | 
| Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1113 | struct intel_l3_parity { | 
| Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1114 | u32 *remap_info[MAX_L3_SLICES]; | 
| Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1115 | struct work_struct error_work; | 
| Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1116 | int which_slice; | 
| Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1117 | }; | 
|  | 1118 |  | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1119 | struct i915_gem_mm { | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1120 | /** Memory allocator for GTT stolen memory */ | 
|  | 1121 | struct drm_mm stolen; | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1122 | /** List of all objects in gtt_space. Used to restore gtt | 
|  | 1123 | * mappings on resume */ | 
|  | 1124 | struct list_head bound_list; | 
|  | 1125 | /** | 
|  | 1126 | * List of objects which are not bound to the GTT (thus | 
|  | 1127 | * are idle and not used by the GPU) but still have | 
|  | 1128 | * (presumably uncached) pages still attached. | 
|  | 1129 | */ | 
|  | 1130 | struct list_head unbound_list; | 
|  | 1131 |  | 
|  | 1132 | /** Usable portion of the GTT for GEM */ | 
|  | 1133 | unsigned long stolen_base; /* limited to low memory (32-bit) */ | 
|  | 1134 |  | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1135 | /** PPGTT used for aliasing the PPGTT with the GTT */ | 
|  | 1136 | struct i915_hw_ppgtt *aliasing_ppgtt; | 
|  | 1137 |  | 
| Chris Wilson | 2cfcd32 | 2014-05-20 08:28:43 +0100 | [diff] [blame] | 1138 | struct notifier_block oom_notifier; | 
| Chris Wilson | ceabbba5 | 2014-03-25 13:23:04 +0000 | [diff] [blame] | 1139 | struct shrinker shrinker; | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1140 | bool shrinker_no_lock_stealing; | 
|  | 1141 |  | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1142 | /** LRU list of objects with fence regs on them. */ | 
|  | 1143 | struct list_head fence_list; | 
|  | 1144 |  | 
|  | 1145 | /** | 
|  | 1146 | * We leave the user IRQ off as much as possible, | 
|  | 1147 | * but this means that requests will finish and never | 
|  | 1148 | * be retired once the system goes idle. Set a timer to | 
|  | 1149 | * fire periodically while the ring is running. When it | 
|  | 1150 | * fires, go retire requests. | 
|  | 1151 | */ | 
|  | 1152 | struct delayed_work retire_work; | 
|  | 1153 |  | 
|  | 1154 | /** | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1155 | * When we detect an idle GPU, we want to turn on | 
|  | 1156 | * powersaving features. So once we see that there | 
|  | 1157 | * are no more requests outstanding and no more | 
|  | 1158 | * arrive within a small period of time, we fire | 
|  | 1159 | * off the idle_work. | 
|  | 1160 | */ | 
|  | 1161 | struct delayed_work idle_work; | 
|  | 1162 |  | 
|  | 1163 | /** | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1164 | * Are we in a non-interruptible section of code like | 
|  | 1165 | * modesetting? | 
|  | 1166 | */ | 
|  | 1167 | bool interruptible; | 
|  | 1168 |  | 
| Chris Wilson | f62a007 | 2014-02-21 17:55:39 +0000 | [diff] [blame] | 1169 | /** | 
|  | 1170 | * Is the GPU currently considered idle, or busy executing userspace | 
|  | 1171 | * requests?  Whilst idle, we attempt to power down the hardware and | 
|  | 1172 | * display clocks. In order to reduce the effect on performance, there | 
|  | 1173 | * is a slight delay before we do so. | 
|  | 1174 | */ | 
|  | 1175 | bool busy; | 
|  | 1176 |  | 
| Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1177 | /* the indicator for dispatch video commands on two BSD rings */ | 
|  | 1178 | int bsd_ring_dispatch_index; | 
|  | 1179 |  | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1180 | /** Bit 6 swizzling required for X tiling */ | 
|  | 1181 | uint32_t bit_6_swizzle_x; | 
|  | 1182 | /** Bit 6 swizzling required for Y tiling */ | 
|  | 1183 | uint32_t bit_6_swizzle_y; | 
|  | 1184 |  | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1185 | /* accounting, useful for userland debugging */ | 
| Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 1186 | spinlock_t object_stat_lock; | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1187 | size_t object_memory; | 
|  | 1188 | u32 object_count; | 
|  | 1189 | }; | 
|  | 1190 |  | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1191 | struct drm_i915_error_state_buf { | 
| Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 1192 | struct drm_i915_private *i915; | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1193 | unsigned bytes; | 
|  | 1194 | unsigned size; | 
|  | 1195 | int err; | 
|  | 1196 | u8 *buf; | 
|  | 1197 | loff_t start; | 
|  | 1198 | loff_t pos; | 
|  | 1199 | }; | 
|  | 1200 |  | 
| Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 1201 | struct i915_error_state_file_priv { | 
|  | 1202 | struct drm_device *dev; | 
|  | 1203 | struct drm_i915_error_state *error; | 
|  | 1204 | }; | 
|  | 1205 |  | 
| Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1206 | struct i915_gpu_error { | 
|  | 1207 | /* For hangcheck timer */ | 
|  | 1208 | #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */ | 
|  | 1209 | #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD) | 
| Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 1210 | /* Hang gpu twice in this window and your context gets banned */ | 
|  | 1211 | #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000) | 
|  | 1212 |  | 
| Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1213 | struct timer_list hangcheck_timer; | 
| Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1214 |  | 
|  | 1215 | /* For reset and error_state handling. */ | 
|  | 1216 | spinlock_t lock; | 
|  | 1217 | /* Protected by the above dev->gpu_error.lock. */ | 
|  | 1218 | struct drm_i915_error_state *first_error; | 
|  | 1219 | struct work_struct work; | 
| Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1220 |  | 
| Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1221 |  | 
|  | 1222 | unsigned long missed_irq_rings; | 
|  | 1223 |  | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1224 | /** | 
| Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1225 | * State variable controlling the reset flow and count | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1226 | * | 
| Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1227 | * This is a counter which gets incremented when reset is triggered, | 
|  | 1228 | * and again when reset has been handled. So odd values (lowest bit set) | 
|  | 1229 | * means that reset is in progress and even values that | 
|  | 1230 | * (reset_counter >> 1):th reset was successfully completed. | 
|  | 1231 | * | 
|  | 1232 | * If reset is not completed succesfully, the I915_WEDGE bit is | 
|  | 1233 | * set meaning that hardware is terminally sour and there is no | 
|  | 1234 | * recovery. All waiters on the reset_queue will be woken when | 
|  | 1235 | * that happens. | 
|  | 1236 | * | 
|  | 1237 | * This counter is used by the wait_seqno code to notice that reset | 
|  | 1238 | * event happened and it needs to restart the entire ioctl (since most | 
|  | 1239 | * likely the seqno it waited for won't ever signal anytime soon). | 
| Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1240 | * | 
|  | 1241 | * This is important for lock-free wait paths, where no contended lock | 
|  | 1242 | * naturally enforces the correct ordering between the bail-out of the | 
|  | 1243 | * waiter and the gpu reset work code. | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1244 | */ | 
|  | 1245 | atomic_t reset_counter; | 
|  | 1246 |  | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1247 | #define I915_RESET_IN_PROGRESS_FLAG	1 | 
| Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 1248 | #define I915_WEDGED			(1 << 31) | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1249 |  | 
|  | 1250 | /** | 
|  | 1251 | * Waitqueue to signal when the reset has completed. Used by clients | 
|  | 1252 | * that wait for dev_priv->mm.wedged to settle. | 
|  | 1253 | */ | 
|  | 1254 | wait_queue_head_t reset_queue; | 
| Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1255 |  | 
| Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 1256 | /* Userspace knobs for gpu hang simulation; | 
|  | 1257 | * combines both a ring mask, and extra flags | 
|  | 1258 | */ | 
|  | 1259 | u32 stop_rings; | 
|  | 1260 | #define I915_STOP_RING_ALLOW_BAN       (1 << 31) | 
|  | 1261 | #define I915_STOP_RING_ALLOW_WARN      (1 << 30) | 
| Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1262 |  | 
|  | 1263 | /* For missed irq/seqno simulation. */ | 
|  | 1264 | unsigned int test_irq_rings; | 
| McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1265 |  | 
|  | 1266 | /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset   */ | 
|  | 1267 | bool reload_in_reset; | 
| Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1268 | }; | 
|  | 1269 |  | 
| Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1270 | enum modeset_restore { | 
|  | 1271 | MODESET_ON_LID_OPEN, | 
|  | 1272 | MODESET_DONE, | 
|  | 1273 | MODESET_SUSPENDED, | 
|  | 1274 | }; | 
|  | 1275 |  | 
| Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1276 | struct ddi_vbt_port_info { | 
| Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 1277 | /* | 
|  | 1278 | * This is an index in the HDMI/DVI DDI buffer translation table. | 
|  | 1279 | * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't | 
|  | 1280 | * populate this field. | 
|  | 1281 | */ | 
|  | 1282 | #define HDMI_LEVEL_SHIFT_UNKNOWN	0xff | 
| Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1283 | uint8_t hdmi_level_shift; | 
| Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 1284 |  | 
|  | 1285 | uint8_t supports_dvi:1; | 
|  | 1286 | uint8_t supports_hdmi:1; | 
|  | 1287 | uint8_t supports_dp:1; | 
| Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1288 | }; | 
|  | 1289 |  | 
| Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1290 | enum drrs_support_type { | 
|  | 1291 | DRRS_NOT_SUPPORTED = 0, | 
|  | 1292 | STATIC_DRRS_SUPPORT = 1, | 
|  | 1293 | SEAMLESS_DRRS_SUPPORT = 2 | 
|  | 1294 | }; | 
|  | 1295 |  | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1296 | struct intel_vbt_data { | 
|  | 1297 | struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */ | 
|  | 1298 | struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */ | 
|  | 1299 |  | 
|  | 1300 | /* Feature bits */ | 
|  | 1301 | unsigned int int_tv_support:1; | 
|  | 1302 | unsigned int lvds_dither:1; | 
|  | 1303 | unsigned int lvds_vbt:1; | 
|  | 1304 | unsigned int int_crt_support:1; | 
|  | 1305 | unsigned int lvds_use_ssc:1; | 
|  | 1306 | unsigned int display_clock_mode:1; | 
|  | 1307 | unsigned int fdi_rx_polarity_inverted:1; | 
| Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1308 | unsigned int has_mipi:1; | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1309 | int lvds_ssc_freq; | 
|  | 1310 | unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */ | 
|  | 1311 |  | 
| Pradeep Bhat | 83a7280 | 2014-03-28 10:14:57 +0530 | [diff] [blame] | 1312 | enum drrs_support_type drrs_type; | 
|  | 1313 |  | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1314 | /* eDP */ | 
|  | 1315 | int edp_rate; | 
|  | 1316 | int edp_lanes; | 
|  | 1317 | int edp_preemphasis; | 
|  | 1318 | int edp_vswing; | 
|  | 1319 | bool edp_initialized; | 
|  | 1320 | bool edp_support; | 
|  | 1321 | int edp_bpp; | 
|  | 1322 | struct edp_power_seq edp_pps; | 
|  | 1323 |  | 
| Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1324 | struct { | 
|  | 1325 | u16 pwm_freq_hz; | 
| Jani Nikula | 39fbc9c | 2014-04-09 11:22:06 +0300 | [diff] [blame] | 1326 | bool present; | 
| Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1327 | bool active_low_pwm; | 
| Jani Nikula | 1de6068 | 2014-06-24 18:27:39 +0300 | [diff] [blame] | 1328 | u8 min_brightness;	/* min_brightness/255 of max */ | 
| Jani Nikula | f00076d | 2013-12-14 20:38:29 -0200 | [diff] [blame] | 1329 | } backlight; | 
|  | 1330 |  | 
| Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1331 | /* MIPI DSI */ | 
|  | 1332 | struct { | 
| Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1333 | u16 port; | 
| Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1334 | u16 panel_id; | 
| Shobhit Kumar | d3b542f | 2014-04-14 11:00:34 +0530 | [diff] [blame] | 1335 | struct mipi_config *config; | 
|  | 1336 | struct mipi_pps_data *pps; | 
|  | 1337 | u8 seq_version; | 
|  | 1338 | u32 size; | 
|  | 1339 | u8 *data; | 
|  | 1340 | u8 *sequence[MIPI_SEQ_MAX]; | 
| Shobhit Kumar | d17c544 | 2013-08-27 15:12:25 +0300 | [diff] [blame] | 1341 | } dsi; | 
|  | 1342 |  | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1343 | int crt_ddc_pin; | 
|  | 1344 |  | 
|  | 1345 | int child_dev_num; | 
| Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 1346 | union child_device_config *child_dev; | 
| Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 1347 |  | 
|  | 1348 | struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS]; | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1349 | }; | 
|  | 1350 |  | 
| Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 1351 | enum intel_ddb_partitioning { | 
|  | 1352 | INTEL_DDB_PART_1_2, | 
|  | 1353 | INTEL_DDB_PART_5_6, /* IVB+ */ | 
|  | 1354 | }; | 
|  | 1355 |  | 
| Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 1356 | struct intel_wm_level { | 
|  | 1357 | bool enable; | 
|  | 1358 | uint32_t pri_val; | 
|  | 1359 | uint32_t spr_val; | 
|  | 1360 | uint32_t cur_val; | 
|  | 1361 | uint32_t fbc_val; | 
|  | 1362 | }; | 
|  | 1363 |  | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1364 | struct ilk_wm_values { | 
| Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1365 | uint32_t wm_pipe[3]; | 
|  | 1366 | uint32_t wm_lp[3]; | 
|  | 1367 | uint32_t wm_lp_spr[3]; | 
|  | 1368 | uint32_t wm_linetime[3]; | 
|  | 1369 | bool enable_fbc_wm; | 
|  | 1370 | enum intel_ddb_partitioning partitioning; | 
|  | 1371 | }; | 
|  | 1372 |  | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1373 | /* | 
| Paulo Zanoni | 765dab6 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1374 | * This struct helps tracking the state needed for runtime PM, which puts the | 
|  | 1375 | * device in PCI D3 state. Notice that when this happens, nothing on the | 
|  | 1376 | * graphics device works, even register access, so we don't get interrupts nor | 
|  | 1377 | * anything else. | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1378 | * | 
| Paulo Zanoni | 765dab6 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1379 | * Every piece of our code that needs to actually touch the hardware needs to | 
|  | 1380 | * either call intel_runtime_pm_get or call intel_display_power_get with the | 
|  | 1381 | * appropriate power domain. | 
| Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 1382 | * | 
| Paulo Zanoni | 765dab6 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1383 | * Our driver uses the autosuspend delay feature, which means we'll only really | 
|  | 1384 | * suspend if we stay with zero refcount for a certain amount of time. The | 
|  | 1385 | * default value is currently very conservative (see intel_init_runtime_pm), but | 
|  | 1386 | * it can be changed with the standard runtime PM files from sysfs. | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1387 | * | 
|  | 1388 | * The irqs_disabled variable becomes true exactly after we disable the IRQs and | 
|  | 1389 | * goes back to false exactly before we reenable the IRQs. We use this variable | 
|  | 1390 | * to check if someone is trying to enable/disable IRQs while they're supposed | 
|  | 1391 | * to be disabled. This shouldn't happen and we'll print some error messages in | 
| Paulo Zanoni | 730488b | 2014-03-07 20:12:32 -0300 | [diff] [blame] | 1392 | * case it happens. | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1393 | * | 
| Paulo Zanoni | 765dab6 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 1394 | * For more, read the Documentation/power/runtime_pm.txt. | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1395 | */ | 
| Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 1396 | struct i915_runtime_pm { | 
|  | 1397 | bool suspended; | 
| Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 1398 | bool _irqs_disabled; | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1399 | }; | 
|  | 1400 |  | 
| Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1401 | enum intel_pipe_crc_source { | 
|  | 1402 | INTEL_PIPE_CRC_SOURCE_NONE, | 
|  | 1403 | INTEL_PIPE_CRC_SOURCE_PLANE1, | 
|  | 1404 | INTEL_PIPE_CRC_SOURCE_PLANE2, | 
|  | 1405 | INTEL_PIPE_CRC_SOURCE_PF, | 
| Daniel Vetter | 5b3a856 | 2013-10-16 22:55:48 +0200 | [diff] [blame] | 1406 | INTEL_PIPE_CRC_SOURCE_PIPE, | 
| Daniel Vetter | 3d099a0 | 2013-10-16 22:55:58 +0200 | [diff] [blame] | 1407 | /* TV/DP on pre-gen5/vlv can't use the pipe source. */ | 
|  | 1408 | INTEL_PIPE_CRC_SOURCE_TV, | 
|  | 1409 | INTEL_PIPE_CRC_SOURCE_DP_B, | 
|  | 1410 | INTEL_PIPE_CRC_SOURCE_DP_C, | 
|  | 1411 | INTEL_PIPE_CRC_SOURCE_DP_D, | 
| Daniel Vetter | 46a1918 | 2013-11-01 10:50:20 +0100 | [diff] [blame] | 1412 | INTEL_PIPE_CRC_SOURCE_AUTO, | 
| Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1413 | INTEL_PIPE_CRC_SOURCE_MAX, | 
|  | 1414 | }; | 
|  | 1415 |  | 
| Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1416 | struct intel_pipe_crc_entry { | 
| Damien Lespiau | ac2300d | 2013-10-15 18:55:30 +0100 | [diff] [blame] | 1417 | uint32_t frame; | 
| Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1418 | uint32_t crc[5]; | 
|  | 1419 | }; | 
|  | 1420 |  | 
| Damien Lespiau | b2c88f5 | 2013-10-15 18:55:29 +0100 | [diff] [blame] | 1421 | #define INTEL_PIPE_CRC_ENTRIES_NR	128 | 
| Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1422 | struct intel_pipe_crc { | 
| Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1423 | spinlock_t lock; | 
|  | 1424 | bool opened;		/* exclusive access to the result file */ | 
| Damien Lespiau | e5f75ac | 2013-10-15 18:55:34 +0100 | [diff] [blame] | 1425 | struct intel_pipe_crc_entry *entries; | 
| Daniel Vetter | 926321d | 2013-10-16 13:30:34 +0200 | [diff] [blame] | 1426 | enum intel_pipe_crc_source source; | 
| Damien Lespiau | d538bbd | 2013-10-21 14:29:30 +0100 | [diff] [blame] | 1427 | int head, tail; | 
| Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 1428 | wait_queue_head_t wq; | 
| Shuang He | 8bf1e9f | 2013-10-15 18:55:27 +0100 | [diff] [blame] | 1429 | }; | 
|  | 1430 |  | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1431 | struct i915_frontbuffer_tracking { | 
|  | 1432 | struct mutex lock; | 
|  | 1433 |  | 
|  | 1434 | /* | 
|  | 1435 | * Tracking bits for delayed frontbuffer flushing du to gpu activity or | 
|  | 1436 | * scheduled flips. | 
|  | 1437 | */ | 
|  | 1438 | unsigned busy_bits; | 
|  | 1439 | unsigned flip_bits; | 
|  | 1440 | }; | 
|  | 1441 |  | 
| Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1442 | struct drm_i915_private { | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1443 | struct drm_device *dev; | 
| Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 1444 | struct kmem_cache *slab; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1445 |  | 
| Damien Lespiau | 5c969aa | 2014-02-07 19:12:48 +0000 | [diff] [blame] | 1446 | const struct intel_device_info info; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1447 |  | 
|  | 1448 | int relative_constants_mode; | 
|  | 1449 |  | 
|  | 1450 | void __iomem *regs; | 
|  | 1451 |  | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 1452 | struct intel_uncore uncore; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1453 |  | 
|  | 1454 | struct intel_gmbus gmbus[GMBUS_NUM_PORTS]; | 
|  | 1455 |  | 
| Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1456 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1457 | /** gmbus_mutex protects against concurrent usage of the single hw gmbus | 
|  | 1458 | * controller on different i2c buses. */ | 
|  | 1459 | struct mutex gmbus_mutex; | 
|  | 1460 |  | 
|  | 1461 | /** | 
|  | 1462 | * Base address of the gmbus and gpio block. | 
|  | 1463 | */ | 
|  | 1464 | uint32_t gpio_mmio_base; | 
|  | 1465 |  | 
| Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1466 | /* MMIO base address for MIPI regs */ | 
|  | 1467 | uint32_t mipi_mmio_base; | 
|  | 1468 |  | 
| Daniel Vetter | 28c70f1 | 2012-12-01 13:53:45 +0100 | [diff] [blame] | 1469 | wait_queue_head_t gmbus_wait_queue; | 
|  | 1470 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1471 | struct pci_dev *bridge_dev; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1472 | struct intel_engine_cs ring[I915_NUM_RINGS]; | 
| Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 1473 | struct drm_i915_gem_object *semaphore_obj; | 
| Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1474 | uint32_t last_seqno, next_seqno; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1475 |  | 
|  | 1476 | drm_dma_handle_t *status_page_dmah; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1477 | struct resource mch_res; | 
|  | 1478 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1479 | /* protects the irq masks */ | 
|  | 1480 | spinlock_t irq_lock; | 
|  | 1481 |  | 
| Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 1482 | /* protects the mmio flip data */ | 
|  | 1483 | spinlock_t mmio_flip_lock; | 
|  | 1484 |  | 
| Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 1485 | bool display_irqs_enabled; | 
|  | 1486 |  | 
| Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 1487 | /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */ | 
|  | 1488 | struct pm_qos_request pm_qos; | 
|  | 1489 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1490 | /* DPIO indirect register protection */ | 
| Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 1491 | struct mutex dpio_lock; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1492 |  | 
|  | 1493 | /** Cached value of IMR to avoid reads in updating the bitfield */ | 
| Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1494 | union { | 
|  | 1495 | u32 irq_mask; | 
|  | 1496 | u32 de_irq_mask[I915_MAX_PIPES]; | 
|  | 1497 | }; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1498 | u32 gt_irq_mask; | 
| Paulo Zanoni | 605cd25 | 2013-08-06 18:57:15 -0300 | [diff] [blame] | 1499 | u32 pm_irq_mask; | 
| Deepak S | a6706b4 | 2014-03-15 20:23:22 +0530 | [diff] [blame] | 1500 | u32 pm_rps_events; | 
| Imre Deak | 91d181d | 2014-02-10 18:42:49 +0200 | [diff] [blame] | 1501 | u32 pipestat_irq_mask[I915_MAX_PIPES]; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1502 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1503 | struct work_struct hotplug_work; | 
| Egbert Eich | b543fb0 | 2013-04-16 13:36:54 +0200 | [diff] [blame] | 1504 | struct { | 
|  | 1505 | unsigned long hpd_last_jiffies; | 
|  | 1506 | int hpd_cnt; | 
|  | 1507 | enum { | 
|  | 1508 | HPD_ENABLED = 0, | 
|  | 1509 | HPD_DISABLED = 1, | 
|  | 1510 | HPD_MARK_DISABLED = 2 | 
|  | 1511 | } hpd_mark; | 
|  | 1512 | } hpd_stats[HPD_NUM_PINS]; | 
| Egbert Eich | 142e239 | 2013-04-11 15:57:57 +0200 | [diff] [blame] | 1513 | u32 hpd_event_bits; | 
| Imre Deak | 6323751 | 2014-08-18 15:37:02 +0300 | [diff] [blame] | 1514 | struct delayed_work hotplug_reenable_work; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1515 |  | 
| Ben Widawsky | 5c3fe8b | 2013-06-27 16:30:21 -0700 | [diff] [blame] | 1516 | struct i915_fbc fbc; | 
| Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1517 | struct i915_drrs drrs; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1518 | struct intel_opregion opregion; | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 1519 | struct intel_vbt_data vbt; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1520 |  | 
|  | 1521 | /* overlay */ | 
|  | 1522 | struct intel_overlay *overlay; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1523 |  | 
| Jani Nikula | 58c6877 | 2013-11-08 16:48:54 +0200 | [diff] [blame] | 1524 | /* backlight registers and fields in struct intel_panel */ | 
|  | 1525 | spinlock_t backlight_lock; | 
| Jani Nikula | 31ad8ec | 2013-04-02 15:48:09 +0300 | [diff] [blame] | 1526 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1527 | /* LVDS info */ | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1528 | bool no_aux_handshake; | 
|  | 1529 |  | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1530 | struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */ | 
|  | 1531 | int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */ | 
|  | 1532 | int num_fence_regs; /* 8 on pre-965, 16 otherwise */ | 
|  | 1533 |  | 
|  | 1534 | unsigned int fsb_freq, mem_freq, is_ddr3; | 
| Imre Deak | d60c447 | 2014-03-27 17:45:10 +0200 | [diff] [blame] | 1535 | unsigned int vlv_cdclk_freq; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1536 |  | 
| Daniel Vetter | 645416f | 2013-09-02 16:22:25 +0200 | [diff] [blame] | 1537 | /** | 
|  | 1538 | * wq - Driver workqueue for GEM. | 
|  | 1539 | * | 
|  | 1540 | * NOTE: Work items scheduled here are not allowed to grab any modeset | 
|  | 1541 | * locks, for otherwise the flushing done in the pageflip code will | 
|  | 1542 | * result in deadlocks. | 
|  | 1543 | */ | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1544 | struct workqueue_struct *wq; | 
|  | 1545 |  | 
|  | 1546 | /* Display functions */ | 
|  | 1547 | struct drm_i915_display_funcs display; | 
|  | 1548 |  | 
|  | 1549 | /* PCH chipset type */ | 
|  | 1550 | enum intel_pch pch_type; | 
| Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 1551 | unsigned short pch_id; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1552 |  | 
|  | 1553 | unsigned long quirks; | 
|  | 1554 |  | 
| Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 1555 | enum modeset_restore modeset_restore; | 
|  | 1556 | struct mutex modeset_restore_lock; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1557 |  | 
| Ben Widawsky | a7bbbd6 | 2013-07-16 16:50:07 -0700 | [diff] [blame] | 1558 | struct list_head vm_list; /* Global list of all address spaces */ | 
| Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 1559 | struct i915_gtt gtt; /* VM representing the global address space */ | 
| Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 1560 |  | 
| Daniel Vetter | 4b5aed6 | 2012-11-14 17:14:03 +0100 | [diff] [blame] | 1561 | struct i915_gem_mm mm; | 
| Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 1562 | #if defined(CONFIG_MMU_NOTIFIER) | 
|  | 1563 | DECLARE_HASHTABLE(mmu_notifiers, 7); | 
|  | 1564 | #endif | 
| Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1565 |  | 
| Daniel Vetter | 8781342 | 2012-05-02 11:49:32 +0200 | [diff] [blame] | 1566 | /* Kernel Modesetting */ | 
|  | 1567 |  | 
| yakui_zhao | 9b9d172 | 2009-05-31 17:17:17 +0800 | [diff] [blame] | 1568 | struct sdvo_device_mapping sdvo_mappings[2]; | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1569 |  | 
| Damien Lespiau | 76c4ac0 | 2014-02-07 19:12:52 +0000 | [diff] [blame] | 1570 | struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES]; | 
|  | 1571 | struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES]; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 1572 | wait_queue_head_t pending_flip_queue; | 
|  | 1573 |  | 
| Daniel Vetter | c459787 | 2013-10-21 21:04:07 +0200 | [diff] [blame] | 1574 | #ifdef CONFIG_DEBUG_FS | 
|  | 1575 | struct intel_pipe_crc pipe_crc[I915_MAX_PIPES]; | 
|  | 1576 | #endif | 
|  | 1577 |  | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 1578 | int num_shared_dpll; | 
|  | 1579 | struct intel_shared_dpll shared_dplls[I915_NUM_PLLS]; | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1580 | int dpio_phy_iosf_port[I915_NUM_PHYS_VLV]; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1581 |  | 
| Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 1582 | /* | 
|  | 1583 | * workarounds are currently applied at different places and | 
|  | 1584 | * changes are being done to consolidate them so exact count is | 
|  | 1585 | * not clear at this point, use a max value for now. | 
|  | 1586 | */ | 
|  | 1587 | #define I915_MAX_WA_REGS  16 | 
|  | 1588 | struct { | 
|  | 1589 | u32 addr; | 
|  | 1590 | u32 value; | 
|  | 1591 | /* bitmask representing WA bits */ | 
|  | 1592 | u32 mask; | 
|  | 1593 | } intel_wa_regs[I915_MAX_WA_REGS]; | 
|  | 1594 | u32 num_wa_regs; | 
|  | 1595 |  | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1596 | /* Reclocking support */ | 
|  | 1597 | bool render_reclock_avail; | 
|  | 1598 | bool lvds_downclock_avail; | 
| Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 1599 | /* indicates the reduced downclock for LVDS*/ | 
|  | 1600 | int lvds_downclock; | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 1601 |  | 
|  | 1602 | struct i915_frontbuffer_tracking fb_tracking; | 
|  | 1603 |  | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1604 | u16 orig_clock; | 
| Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1605 |  | 
| Zhenyu Wang | c4804411 | 2009-12-17 14:48:43 +0800 | [diff] [blame] | 1606 | bool mchbar_need_disable; | 
| Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1607 |  | 
| Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 1608 | struct intel_l3_parity l3_parity; | 
| Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1609 |  | 
| Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 1610 | /* Cannot be determined by PCIID. You must always read a register. */ | 
|  | 1611 | size_t ellc_size; | 
|  | 1612 |  | 
| Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1613 | /* gen6+ rps state */ | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1614 | struct intel_gen6_power_mgmt rps; | 
| Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 1615 |  | 
| Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 1616 | /* ilk-only ips/rps state. Everything in here is protected by the global | 
|  | 1617 | * mchdev_lock in intel_pm.c */ | 
| Daniel Vetter | c85aa88 | 2012-11-02 19:55:03 +0100 | [diff] [blame] | 1618 | struct intel_ilk_power_mgmt ips; | 
| Jesse Barnes | b5e50c3 | 2010-02-05 12:42:41 -0800 | [diff] [blame] | 1619 |  | 
| Imre Deak | 83c00f55 | 2013-10-25 17:36:47 +0300 | [diff] [blame] | 1620 | struct i915_power_domains power_domains; | 
| Wang Xingchao | a38911a | 2013-05-30 22:07:11 +0800 | [diff] [blame] | 1621 |  | 
| Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 1622 | struct i915_psr psr; | 
| Rodrigo Vivi | 3f51e47 | 2013-07-11 18:45:00 -0300 | [diff] [blame] | 1623 |  | 
| Daniel Vetter | 99584db | 2012-11-14 17:14:04 +0100 | [diff] [blame] | 1624 | struct i915_gpu_error gpu_error; | 
| Chris Wilson | ae681d9 | 2010-10-01 14:57:56 +0100 | [diff] [blame] | 1625 |  | 
| Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 1626 | struct drm_i915_gem_object *vlv_pctx; | 
|  | 1627 |  | 
| Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1628 | #ifdef CONFIG_DRM_I915_FBDEV | 
| Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 1629 | /* list of fbdev register on this device */ | 
|  | 1630 | struct intel_fbdev *fbdev; | 
| Chris Wilson | 82e3b8c | 2014-08-13 13:09:46 +0100 | [diff] [blame] | 1631 | struct work_struct fbdev_suspend_work; | 
| Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 1632 | #endif | 
| Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1633 |  | 
|  | 1634 | struct drm_property *broadcast_rgb_property; | 
| Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1635 | struct drm_property *force_audio_property; | 
| Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 1636 |  | 
| Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1637 | uint32_t hw_context_size; | 
| Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 1638 | struct list_head context_list; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1639 |  | 
| Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 1640 | u32 fdi_rx_config; | 
| Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 1641 |  | 
| Daniel Vetter | 842f1c8 | 2014-03-10 10:01:44 +0100 | [diff] [blame] | 1642 | u32 suspend_count; | 
| Daniel Vetter | f4c956a | 2012-11-02 19:55:02 +0100 | [diff] [blame] | 1643 | struct i915_suspend_saved_registers regfile; | 
| Imre Deak | ddeea5b | 2014-05-05 15:19:56 +0300 | [diff] [blame] | 1644 | struct vlv_s0ix_state vlv_s0ix_state; | 
| Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1645 |  | 
| Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1646 | struct { | 
|  | 1647 | /* | 
|  | 1648 | * Raw watermark latency values: | 
|  | 1649 | * in 0.1us units for WM0, | 
|  | 1650 | * in 0.5us units for WM1+. | 
|  | 1651 | */ | 
|  | 1652 | /* primary */ | 
|  | 1653 | uint16_t pri_latency[5]; | 
|  | 1654 | /* sprite */ | 
|  | 1655 | uint16_t spr_latency[5]; | 
|  | 1656 | /* cursor */ | 
|  | 1657 | uint16_t cur_latency[5]; | 
| Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 1658 |  | 
|  | 1659 | /* current hardware state */ | 
| Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1660 | struct ilk_wm_values hw; | 
| Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 1661 | } wm; | 
|  | 1662 |  | 
| Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 1663 | struct i915_runtime_pm pm; | 
|  | 1664 |  | 
| Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 1665 | struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS]; | 
|  | 1666 | u32 long_hpd_port_mask; | 
|  | 1667 | u32 short_hpd_port_mask; | 
|  | 1668 | struct work_struct dig_port_work; | 
|  | 1669 |  | 
| Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1670 | /* | 
|  | 1671 | * if we get a HPD irq from DP and a HPD irq from non-DP | 
|  | 1672 | * the non-DP HPD could block the workqueue on a mode config | 
|  | 1673 | * mutex getting, that userspace may have taken. However | 
|  | 1674 | * userspace is waiting on the DP workqueue to run which is | 
|  | 1675 | * blocked behind the non-DP one. | 
|  | 1676 | */ | 
|  | 1677 | struct workqueue_struct *dp_wq; | 
|  | 1678 |  | 
| Daniel Vetter | 231f42a | 2012-11-02 19:55:05 +0100 | [diff] [blame] | 1679 | /* Old dri1 support infrastructure, beware the dragons ya fools entering | 
|  | 1680 | * here! */ | 
|  | 1681 | struct i915_dri1_state dri1; | 
| Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 1682 | /* Old ums support infrastructure, same warning applies. */ | 
|  | 1683 | struct i915_ums_state ums; | 
| Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1684 |  | 
| Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 1685 | /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */ | 
|  | 1686 | struct { | 
|  | 1687 | int (*do_execbuf)(struct drm_device *dev, struct drm_file *file, | 
|  | 1688 | struct intel_engine_cs *ring, | 
|  | 1689 | struct intel_context *ctx, | 
|  | 1690 | struct drm_i915_gem_execbuffer2 *args, | 
|  | 1691 | struct list_head *vmas, | 
|  | 1692 | struct drm_i915_gem_object *batch_obj, | 
|  | 1693 | u64 exec_start, u32 flags); | 
|  | 1694 | int (*init_rings)(struct drm_device *dev); | 
|  | 1695 | void (*cleanup_ring)(struct intel_engine_cs *ring); | 
|  | 1696 | void (*stop_ring)(struct intel_engine_cs *ring); | 
|  | 1697 | } gt; | 
|  | 1698 |  | 
| Daniel Vetter | bdf1e7e | 2014-05-21 17:37:52 +0200 | [diff] [blame] | 1699 | /* | 
|  | 1700 | * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch | 
|  | 1701 | * will be rejected. Instead look for a better place. | 
|  | 1702 | */ | 
| Jani Nikula | 77fec55 | 2014-03-31 14:27:22 +0300 | [diff] [blame] | 1703 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1704 |  | 
| Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 1705 | static inline struct drm_i915_private *to_i915(const struct drm_device *dev) | 
|  | 1706 | { | 
|  | 1707 | return dev->dev_private; | 
|  | 1708 | } | 
|  | 1709 |  | 
| Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1710 | /* Iterate over initialised rings */ | 
|  | 1711 | #define for_each_ring(ring__, dev_priv__, i__) \ | 
|  | 1712 | for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \ | 
|  | 1713 | if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))) | 
|  | 1714 |  | 
| Wu Fengguang | b1d7e4b | 2012-02-14 11:45:36 +0800 | [diff] [blame] | 1715 | enum hdmi_force_audio { | 
|  | 1716 | HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */ | 
|  | 1717 | HDMI_AUDIO_OFF,			/* force turn off HDMI audio */ | 
|  | 1718 | HDMI_AUDIO_AUTO,		/* trust EDID */ | 
|  | 1719 | HDMI_AUDIO_ON,			/* force turn on HDMI audio */ | 
|  | 1720 | }; | 
|  | 1721 |  | 
| Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 1722 | #define I915_GTT_OFFSET_NONE ((u32)-1) | 
| Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1723 |  | 
| Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1724 | struct drm_i915_gem_object_ops { | 
|  | 1725 | /* Interface between the GEM object and its backing storage. | 
|  | 1726 | * get_pages() is called once prior to the use of the associated set | 
|  | 1727 | * of pages before to binding them into the GTT, and put_pages() is | 
|  | 1728 | * called after we no longer need them. As we expect there to be | 
|  | 1729 | * associated cost with migrating pages between the backing storage | 
|  | 1730 | * and making them available for the GPU (e.g. clflush), we may hold | 
|  | 1731 | * onto the pages after they are no longer referenced by the GPU | 
|  | 1732 | * in case they may be used again shortly (for example migrating the | 
|  | 1733 | * pages to a different memory domain within the GTT). put_pages() | 
|  | 1734 | * will therefore most likely be called when the object itself is | 
|  | 1735 | * being released or under memory pressure (where we attempt to | 
|  | 1736 | * reap pages for the shrinker). | 
|  | 1737 | */ | 
|  | 1738 | int (*get_pages)(struct drm_i915_gem_object *); | 
|  | 1739 | void (*put_pages)(struct drm_i915_gem_object *); | 
| Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 1740 | int (*dmabuf_export)(struct drm_i915_gem_object *); | 
|  | 1741 | void (*release)(struct drm_i915_gem_object *); | 
| Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1742 | }; | 
|  | 1743 |  | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1744 | /* | 
|  | 1745 | * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is | 
|  | 1746 | * considered to be the frontbuffer for the given plane interface-vise. This | 
|  | 1747 | * doesn't mean that the hw necessarily already scans it out, but that any | 
|  | 1748 | * rendering (by the cpu or gpu) will land in the frontbuffer eventually. | 
|  | 1749 | * | 
|  | 1750 | * We have one bit per pipe and per scanout plane type. | 
|  | 1751 | */ | 
|  | 1752 | #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4 | 
|  | 1753 | #define INTEL_FRONTBUFFER_BITS \ | 
|  | 1754 | (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES) | 
|  | 1755 | #define INTEL_FRONTBUFFER_PRIMARY(pipe) \ | 
|  | 1756 | (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) | 
|  | 1757 | #define INTEL_FRONTBUFFER_CURSOR(pipe) \ | 
|  | 1758 | (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) | 
|  | 1759 | #define INTEL_FRONTBUFFER_SPRITE(pipe) \ | 
|  | 1760 | (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) | 
|  | 1761 | #define INTEL_FRONTBUFFER_OVERLAY(pipe) \ | 
|  | 1762 | (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))) | 
| Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 1763 | #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \ | 
|  | 1764 | (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))) | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1765 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1766 | struct drm_i915_gem_object { | 
| Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 1767 | struct drm_gem_object base; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1768 |  | 
| Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 1769 | const struct drm_i915_gem_object_ops *ops; | 
|  | 1770 |  | 
| Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 1771 | /** List of VMAs backed by this object */ | 
|  | 1772 | struct list_head vma_list; | 
|  | 1773 |  | 
| Chris Wilson | c1ad11f | 2012-11-15 11:32:21 +0000 | [diff] [blame] | 1774 | /** Stolen memory for this object, instead of being backed by shmem. */ | 
|  | 1775 | struct drm_mm_node *stolen; | 
| Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1776 | struct list_head global_list; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1777 |  | 
| Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1778 | struct list_head ring_list; | 
| Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 1779 | /** Used in execbuf to temporarily hold a ref */ | 
|  | 1780 | struct list_head obj_exec_link; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1781 |  | 
|  | 1782 | /** | 
| Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 1783 | * This is set if the object is on the active lists (has pending | 
|  | 1784 | * rendering and so a non-zero seqno), and is not set if it i s on | 
|  | 1785 | * inactive (ready to be unbound) list. | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1786 | */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1787 | unsigned int active:1; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1788 |  | 
|  | 1789 | /** | 
|  | 1790 | * This is set if the object has been written to since last bound | 
|  | 1791 | * to the GTT | 
|  | 1792 | */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1793 | unsigned int dirty:1; | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1794 |  | 
|  | 1795 | /** | 
|  | 1796 | * Fence register bits (if any) for this object.  Will be set | 
|  | 1797 | * as needed when mapped into the GTT. | 
|  | 1798 | * Protected by dev->struct_mutex. | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1799 | */ | 
| Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 1800 | signed int fence_reg:I915_MAX_NUM_FENCE_BITS; | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1801 |  | 
|  | 1802 | /** | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1803 | * Advice: are the backing pages purgeable? | 
|  | 1804 | */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1805 | unsigned int madv:2; | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1806 |  | 
|  | 1807 | /** | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1808 | * Current tiling mode for the object. | 
|  | 1809 | */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1810 | unsigned int tiling_mode:2; | 
| Chris Wilson | 5d82e3e | 2012-04-21 16:23:23 +0100 | [diff] [blame] | 1811 | /** | 
|  | 1812 | * Whether the tiling parameters for the currently associated fence | 
|  | 1813 | * register have changed. Note that for the purposes of tracking | 
|  | 1814 | * tiling changes we also treat the unfenced register, the register | 
|  | 1815 | * slot that the object occupies whilst it executes a fenced | 
|  | 1816 | * command (such as BLT on gen2/3), as a "fence". | 
|  | 1817 | */ | 
|  | 1818 | unsigned int fence_dirty:1; | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1819 |  | 
| Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1820 | /** | 
| Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 1821 | * Is the object at the current location in the gtt mappable and | 
|  | 1822 | * fenceable? Used to avoid costly recalculations. | 
|  | 1823 | */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1824 | unsigned int map_and_fenceable:1; | 
| Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 1825 |  | 
|  | 1826 | /** | 
| Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1827 | * Whether the current gtt mapping needs to be mappable (and isn't just | 
|  | 1828 | * mappable by accident). Track pin and fault separate for a more | 
|  | 1829 | * accurate mappable working set. | 
|  | 1830 | */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1831 | unsigned int fault_mappable:1; | 
|  | 1832 | unsigned int pin_mappable:1; | 
| Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 1833 | unsigned int pin_display:1; | 
| Daniel Vetter | fb7d516 | 2010-10-01 22:05:20 +0200 | [diff] [blame] | 1834 |  | 
| Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1835 | /* | 
| Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1836 | * Is the object to be mapped as read-only to the GPU | 
|  | 1837 | * Only honoured if hardware has relevant pte bit | 
|  | 1838 | */ | 
|  | 1839 | unsigned long gt_ro:1; | 
| Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 1840 | unsigned int cache_level:3; | 
| Chris Wilson | 93dfb40 | 2011-03-29 16:59:50 -0700 | [diff] [blame] | 1841 |  | 
| Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1842 | unsigned int has_aliasing_ppgtt_mapping:1; | 
| Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 1843 | unsigned int has_global_gtt_mapping:1; | 
| Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1844 | unsigned int has_dma_mapping:1; | 
| Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1845 |  | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1846 | unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS; | 
|  | 1847 |  | 
| Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1848 | struct sg_table *pages; | 
| Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 1849 | int pages_pin_count; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1850 |  | 
| Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1851 | /* prime dma-buf support */ | 
| Dave Airlie | 9a70cc2 | 2012-05-22 13:09:21 +0100 | [diff] [blame] | 1852 | void *dma_buf_vmapping; | 
|  | 1853 | int vmapping_count; | 
|  | 1854 |  | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1855 | struct intel_engine_cs *ring; | 
| Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1856 |  | 
| Chris Wilson | 1c293ea | 2012-04-17 15:31:27 +0100 | [diff] [blame] | 1857 | /** Breadcrumb of last rendering to the buffer. */ | 
| Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1858 | uint32_t last_read_seqno; | 
|  | 1859 | uint32_t last_write_seqno; | 
| Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 1860 | /** Breadcrumb of last fenced GPU access to the buffer. */ | 
|  | 1861 | uint32_t last_fenced_seqno; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1862 |  | 
| Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 1863 | /** Current tiling stride for the object, if it's tiled. */ | 
| Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1864 | uint32_t stride; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1865 |  | 
| Daniel Vetter | 80075d4 | 2013-10-09 21:23:52 +0200 | [diff] [blame] | 1866 | /** References from framebuffers, locks out tiling changes. */ | 
|  | 1867 | unsigned long framebuffer_references; | 
|  | 1868 |  | 
| Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1869 | /** Record of address bit 17 of each page at last unbind. */ | 
| Chris Wilson | d312ec2 | 2010-06-06 15:40:22 +0100 | [diff] [blame] | 1870 | unsigned long *bit_17; | 
| Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1871 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1872 | /** User space pin count and filp owning the pin */ | 
| Daniel Vetter | aa5f802 | 2013-10-10 14:46:37 +0200 | [diff] [blame] | 1873 | unsigned long user_pin_count; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1874 | struct drm_file *pin_filp; | 
| Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1875 |  | 
|  | 1876 | /** for phy allocated objects */ | 
| Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 1877 | drm_dma_handle_t *phys_handle; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1878 |  | 
| Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 1879 | union { | 
|  | 1880 | struct i915_gem_userptr { | 
|  | 1881 | uintptr_t ptr; | 
|  | 1882 | unsigned read_only :1; | 
|  | 1883 | unsigned workers :4; | 
|  | 1884 | #define I915_GEM_USERPTR_MAX_WORKERS 15 | 
|  | 1885 |  | 
|  | 1886 | struct mm_struct *mm; | 
|  | 1887 | struct i915_mmu_object *mn; | 
|  | 1888 | struct work_struct *work; | 
|  | 1889 | } userptr; | 
|  | 1890 | }; | 
|  | 1891 | }; | 
| Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 1892 | #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base) | 
| Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1893 |  | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 1894 | void i915_gem_track_fb(struct drm_i915_gem_object *old, | 
|  | 1895 | struct drm_i915_gem_object *new, | 
|  | 1896 | unsigned frontbuffer_bits); | 
|  | 1897 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1898 | /** | 
|  | 1899 | * Request queue structure. | 
|  | 1900 | * | 
|  | 1901 | * The request queue allows us to note sequence numbers that have been emitted | 
|  | 1902 | * and may be associated with active buffers to be retired. | 
|  | 1903 | * | 
|  | 1904 | * By keeping this list, we can avoid having to do questionable | 
|  | 1905 | * sequence-number comparisons on buffer last_rendering_seqnos, and associate | 
|  | 1906 | * an emission time with seqnos for tracking how far ahead of the GPU we are. | 
|  | 1907 | */ | 
|  | 1908 | struct drm_i915_gem_request { | 
| Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1909 | /** On Which ring this request was generated */ | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1910 | struct intel_engine_cs *ring; | 
| Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1911 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1912 | /** GEM sequence number associated with this request. */ | 
|  | 1913 | uint32_t seqno; | 
|  | 1914 |  | 
| Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 1915 | /** Position in the ringbuffer of the start of the request */ | 
|  | 1916 | u32 head; | 
|  | 1917 |  | 
|  | 1918 | /** Position in the ringbuffer of the end of the request */ | 
| Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1919 | u32 tail; | 
|  | 1920 |  | 
| Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 1921 | /** Context related to this request */ | 
| Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 1922 | struct intel_context *ctx; | 
| Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 1923 |  | 
| Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 1924 | /** Batch buffer related to this request if any */ | 
|  | 1925 | struct drm_i915_gem_object *batch_obj; | 
|  | 1926 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1927 | /** Time at which this request was emitted, in jiffies. */ | 
|  | 1928 | unsigned long emitted_jiffies; | 
|  | 1929 |  | 
| Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1930 | /** global list entry for this request */ | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1931 | struct list_head list; | 
| Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1932 |  | 
| Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1933 | struct drm_i915_file_private *file_priv; | 
| Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1934 | /** file_priv list entry for this request */ | 
|  | 1935 | struct list_head client_list; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1936 | }; | 
|  | 1937 |  | 
|  | 1938 | struct drm_i915_file_private { | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1939 | struct drm_i915_private *dev_priv; | 
| Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 1940 | struct drm_file *file; | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1941 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1942 | struct { | 
| Luis R. Rodriguez | 99057c8 | 2012-11-29 12:45:06 -0800 | [diff] [blame] | 1943 | spinlock_t lock; | 
| Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1944 | struct list_head request_list; | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1945 | struct delayed_work idle_work; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1946 | } mm; | 
| Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 1947 | struct idr context_idr; | 
| Mika Kuoppala | e59ec13 | 2013-06-12 12:35:28 +0300 | [diff] [blame] | 1948 |  | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1949 | atomic_t rps_wait_boost; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1950 | struct  intel_engine_cs *bsd_ring; | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1951 | }; | 
|  | 1952 |  | 
| Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1953 | /* | 
|  | 1954 | * A command that requires special handling by the command parser. | 
|  | 1955 | */ | 
|  | 1956 | struct drm_i915_cmd_descriptor { | 
|  | 1957 | /* | 
|  | 1958 | * Flags describing how the command parser processes the command. | 
|  | 1959 | * | 
|  | 1960 | * CMD_DESC_FIXED: The command has a fixed length if this is set, | 
|  | 1961 | *                 a length mask if not set | 
|  | 1962 | * CMD_DESC_SKIP: The command is allowed but does not follow the | 
|  | 1963 | *                standard length encoding for the opcode range in | 
|  | 1964 | *                which it falls | 
|  | 1965 | * CMD_DESC_REJECT: The command is never allowed | 
|  | 1966 | * CMD_DESC_REGISTER: The command should be checked against the | 
|  | 1967 | *                    register whitelist for the appropriate ring | 
|  | 1968 | * CMD_DESC_MASTER: The command is allowed if the submitting process | 
|  | 1969 | *                  is the DRM master | 
|  | 1970 | */ | 
|  | 1971 | u32 flags; | 
|  | 1972 | #define CMD_DESC_FIXED    (1<<0) | 
|  | 1973 | #define CMD_DESC_SKIP     (1<<1) | 
|  | 1974 | #define CMD_DESC_REJECT   (1<<2) | 
|  | 1975 | #define CMD_DESC_REGISTER (1<<3) | 
|  | 1976 | #define CMD_DESC_BITMASK  (1<<4) | 
|  | 1977 | #define CMD_DESC_MASTER   (1<<5) | 
|  | 1978 |  | 
|  | 1979 | /* | 
|  | 1980 | * The command's unique identification bits and the bitmask to get them. | 
|  | 1981 | * This isn't strictly the opcode field as defined in the spec and may | 
|  | 1982 | * also include type, subtype, and/or subop fields. | 
|  | 1983 | */ | 
|  | 1984 | struct { | 
|  | 1985 | u32 value; | 
|  | 1986 | u32 mask; | 
|  | 1987 | } cmd; | 
|  | 1988 |  | 
|  | 1989 | /* | 
|  | 1990 | * The command's length. The command is either fixed length (i.e. does | 
|  | 1991 | * not include a length field) or has a length field mask. The flag | 
|  | 1992 | * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has | 
|  | 1993 | * a length mask. All command entries in a command table must include | 
|  | 1994 | * length information. | 
|  | 1995 | */ | 
|  | 1996 | union { | 
|  | 1997 | u32 fixed; | 
|  | 1998 | u32 mask; | 
|  | 1999 | } length; | 
|  | 2000 |  | 
|  | 2001 | /* | 
|  | 2002 | * Describes where to find a register address in the command to check | 
|  | 2003 | * against the ring's register whitelist. Only valid if flags has the | 
|  | 2004 | * CMD_DESC_REGISTER bit set. | 
|  | 2005 | */ | 
|  | 2006 | struct { | 
|  | 2007 | u32 offset; | 
|  | 2008 | u32 mask; | 
|  | 2009 | } reg; | 
|  | 2010 |  | 
|  | 2011 | #define MAX_CMD_DESC_BITMASKS 3 | 
|  | 2012 | /* | 
|  | 2013 | * Describes command checks where a particular dword is masked and | 
|  | 2014 | * compared against an expected value. If the command does not match | 
|  | 2015 | * the expected value, the parser rejects it. Only valid if flags has | 
|  | 2016 | * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero | 
|  | 2017 | * are valid. | 
| Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2018 | * | 
|  | 2019 | * If the check specifies a non-zero condition_mask then the parser | 
|  | 2020 | * only performs the check when the bits specified by condition_mask | 
|  | 2021 | * are non-zero. | 
| Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2022 | */ | 
|  | 2023 | struct { | 
|  | 2024 | u32 offset; | 
|  | 2025 | u32 mask; | 
|  | 2026 | u32 expected; | 
| Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 2027 | u32 condition_offset; | 
|  | 2028 | u32 condition_mask; | 
| Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2029 | } bits[MAX_CMD_DESC_BITMASKS]; | 
|  | 2030 | }; | 
|  | 2031 |  | 
|  | 2032 | /* | 
|  | 2033 | * A table of commands requiring special handling by the command parser. | 
|  | 2034 | * | 
|  | 2035 | * Each ring has an array of tables. Each table consists of an array of command | 
|  | 2036 | * descriptors, which must be sorted with command opcodes in ascending order. | 
|  | 2037 | */ | 
|  | 2038 | struct drm_i915_cmd_table { | 
|  | 2039 | const struct drm_i915_cmd_descriptor *table; | 
|  | 2040 | int count; | 
|  | 2041 | }; | 
|  | 2042 |  | 
| Chris Wilson | dbbe912 | 2014-08-09 19:18:43 +0100 | [diff] [blame] | 2043 | /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */ | 
| Chris Wilson | 7312e2d | 2014-08-13 12:14:12 +0100 | [diff] [blame] | 2044 | #define __I915__(p) ({ \ | 
|  | 2045 | struct drm_i915_private *__p; \ | 
|  | 2046 | if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \ | 
|  | 2047 | __p = (struct drm_i915_private *)p; \ | 
|  | 2048 | else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \ | 
|  | 2049 | __p = to_i915((struct drm_device *)p); \ | 
|  | 2050 | else \ | 
|  | 2051 | BUILD_BUG(); \ | 
|  | 2052 | __p; \ | 
|  | 2053 | }) | 
| Chris Wilson | dbbe912 | 2014-08-09 19:18:43 +0100 | [diff] [blame] | 2054 | #define INTEL_INFO(p) 	(&__I915__(p)->info) | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2055 | #define INTEL_DEVID(p)	(INTEL_INFO(p)->device_id) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2056 |  | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2057 | #define IS_I830(dev)		(INTEL_DEVID(dev) == 0x3577) | 
|  | 2058 | #define IS_845G(dev)		(INTEL_DEVID(dev) == 0x2562) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2059 | #define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x) | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2060 | #define IS_I865G(dev)		(INTEL_DEVID(dev) == 0x2572) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2061 | #define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g) | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2062 | #define IS_I915GM(dev)		(INTEL_DEVID(dev) == 0x2592) | 
|  | 2063 | #define IS_I945G(dev)		(INTEL_DEVID(dev) == 0x2772) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2064 | #define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm) | 
|  | 2065 | #define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater) | 
|  | 2066 | #define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline) | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2067 | #define IS_GM45(dev)		(INTEL_DEVID(dev) == 0x2A42) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2068 | #define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x) | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2069 | #define IS_PINEVIEW_G(dev)	(INTEL_DEVID(dev) == 0xa001) | 
|  | 2070 | #define IS_PINEVIEW_M(dev)	(INTEL_DEVID(dev) == 0xa011) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2071 | #define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview) | 
|  | 2072 | #define IS_G33(dev)		(INTEL_INFO(dev)->is_g33) | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2073 | #define IS_IRONLAKE_M(dev)	(INTEL_DEVID(dev) == 0x0046) | 
| Jesse Barnes | 4b65177 | 2011-04-28 14:33:09 -0700 | [diff] [blame] | 2074 | #define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge) | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2075 | #define IS_IVB_GT1(dev)		(INTEL_DEVID(dev) == 0x0156 || \ | 
|  | 2076 | INTEL_DEVID(dev) == 0x0152 || \ | 
|  | 2077 | INTEL_DEVID(dev) == 0x015a) | 
|  | 2078 | #define IS_SNB_GT1(dev)		(INTEL_DEVID(dev) == 0x0102 || \ | 
|  | 2079 | INTEL_DEVID(dev) == 0x0106 || \ | 
|  | 2080 | INTEL_DEVID(dev) == 0x010A) | 
| Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 2081 | #define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview) | 
| Ville Syrjälä | 6df4027 | 2014-04-09 13:28:00 +0300 | [diff] [blame] | 2082 | #define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev)) | 
| Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 2083 | #define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell) | 
| Ville Syrjälä | 8179f1f | 2014-04-09 13:27:59 +0300 | [diff] [blame] | 2084 | #define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev)) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2085 | #define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile) | 
| Paulo Zanoni | ed1c9e2 | 2013-08-12 14:34:08 -0300 | [diff] [blame] | 2086 | #define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \ | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2087 | (INTEL_DEVID(dev) & 0xFF00) == 0x0C00) | 
| Ben Widawsky | 5dd8c4c | 2013-11-08 10:20:06 -0800 | [diff] [blame] | 2088 | #define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \ | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2089 | ((INTEL_DEVID(dev) & 0xf) == 0x2  || \ | 
|  | 2090 | (INTEL_DEVID(dev) & 0xf) == 0x6 || \ | 
|  | 2091 | (INTEL_DEVID(dev) & 0xf) == 0xe)) | 
| Ben Widawsky | 5dd8c4c | 2013-11-08 10:20:06 -0800 | [diff] [blame] | 2092 | #define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \ | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2093 | (INTEL_DEVID(dev) & 0xFF00) == 0x0A00) | 
| Ben Widawsky | 5dd8c4c | 2013-11-08 10:20:06 -0800 | [diff] [blame] | 2094 | #define IS_ULT(dev)		(IS_HSW_ULT(dev) || IS_BDW_ULT(dev)) | 
| Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 2095 | #define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \ | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2096 | (INTEL_DEVID(dev) & 0x00F0) == 0x0020) | 
| Paulo Zanoni | 9bbfd20 | 2014-04-29 11:00:22 -0300 | [diff] [blame] | 2097 | /* ULX machines are also considered ULT. */ | 
| Chris Wilson | 87f1f46 | 2014-08-09 19:18:42 +0100 | [diff] [blame] | 2098 | #define IS_HSW_ULX(dev)		(INTEL_DEVID(dev) == 0x0A0E || \ | 
|  | 2099 | INTEL_DEVID(dev) == 0x0A1E) | 
| Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 2100 | #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2101 |  | 
| Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2102 | /* | 
|  | 2103 | * The genX designation typically refers to the render engine, so render | 
|  | 2104 | * capability related checks should use IS_GEN, while display and other checks | 
|  | 2105 | * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular | 
|  | 2106 | * chips, etc.). | 
|  | 2107 | */ | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2108 | #define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2) | 
|  | 2109 | #define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3) | 
|  | 2110 | #define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4) | 
|  | 2111 | #define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5) | 
|  | 2112 | #define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6) | 
| Jesse Barnes | 8543669 | 2011-04-06 12:11:14 -0700 | [diff] [blame] | 2113 | #define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7) | 
| Ben Widawsky | d298084 | 2013-11-02 21:06:59 -0700 | [diff] [blame] | 2114 | #define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2115 |  | 
| Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 2116 | #define RENDER_RING		(1<<RCS) | 
|  | 2117 | #define BSD_RING		(1<<VCS) | 
|  | 2118 | #define BLT_RING		(1<<BCS) | 
|  | 2119 | #define VEBOX_RING		(1<<VECS) | 
| Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2120 | #define BSD2_RING		(1<<VCS2) | 
| Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 2121 | #define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING) | 
| Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2122 | #define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING) | 
| Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 2123 | #define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING) | 
|  | 2124 | #define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING) | 
|  | 2125 | #define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc) | 
|  | 2126 | #define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \ | 
|  | 2127 | to_i915(dev)->ellc_size) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2128 | #define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws) | 
|  | 2129 |  | 
| Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2130 | #define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6) | 
| Oscar Mateo | d7f621e | 2014-07-24 17:04:49 +0100 | [diff] [blame] | 2131 | #define HAS_LOGICAL_RING_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 8) | 
| Jesse Barnes | 7365fb7 | 2014-05-29 14:33:21 -0700 | [diff] [blame] | 2132 | #define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >= 6) | 
|  | 2133 | #define HAS_PPGTT(dev)		(INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev)) | 
| Jesse Barnes | 692ef70 | 2014-08-05 07:51:18 -0700 | [diff] [blame] | 2134 | #define USES_PPGTT(dev)		(i915.enable_ppgtt) | 
|  | 2135 | #define USES_FULL_PPGTT(dev)	(i915.enable_ppgtt == 2) | 
| Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2136 |  | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2137 | #define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2138 | #define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical) | 
|  | 2139 |  | 
| Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2140 | /* Early gen2 have a totally busted CS tlb and require pinned batches. */ | 
|  | 2141 | #define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev)) | 
| Daniel Vetter | 4e6b788 | 2014-02-07 16:33:20 +0100 | [diff] [blame] | 2142 | /* | 
|  | 2143 | * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts | 
|  | 2144 | * even when in MSI mode. This results in spurious interrupt warnings if the | 
|  | 2145 | * legacy irq no. is shared with another device. The kernel then disables that | 
|  | 2146 | * interrupt source and so prevents the other device from working properly. | 
|  | 2147 | */ | 
|  | 2148 | #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5) | 
|  | 2149 | #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5) | 
| Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2150 |  | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2151 | /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte | 
|  | 2152 | * rows, which changed the alignment requirements and fence programming. | 
|  | 2153 | */ | 
|  | 2154 | #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \ | 
|  | 2155 | IS_I915GM(dev))) | 
|  | 2156 | #define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev)) | 
|  | 2157 | #define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev)) | 
|  | 2158 | #define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev)) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2159 | #define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv) | 
|  | 2160 | #define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2161 |  | 
|  | 2162 | #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2) | 
|  | 2163 | #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr) | 
| Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 2164 | #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2165 |  | 
| Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 2166 | #define HAS_IPS(dev)		(IS_ULT(dev) || IS_BROADWELL(dev)) | 
| Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 2167 |  | 
| Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 2168 | #define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi) | 
| Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 2169 | #define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg) | 
| Ben Widawsky | ed8546a | 2013-11-04 22:45:05 -0800 | [diff] [blame] | 2170 | #define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Paulo Zanoni | 6157d3c | 2014-03-07 20:12:37 -0300 | [diff] [blame] | 2171 | #define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \ | 
| Imre Deak | fd7f8cc | 2014-04-14 20:41:30 +0300 | [diff] [blame] | 2172 | IS_BROADWELL(dev) || IS_VALLEYVIEW(dev)) | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2173 |  | 
| Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 2174 | #define INTEL_PCH_DEVICE_ID_MASK		0xff00 | 
|  | 2175 | #define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00 | 
|  | 2176 | #define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00 | 
|  | 2177 | #define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00 | 
|  | 2178 | #define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00 | 
|  | 2179 | #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00 | 
|  | 2180 |  | 
| Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2181 | #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type) | 
| Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 2182 | #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2183 | #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT) | 
|  | 2184 | #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX) | 
| Ben Widawsky | 40c7ead | 2013-04-05 13:12:40 -0700 | [diff] [blame] | 2185 | #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP) | 
| Paulo Zanoni | 45e6e3a | 2012-07-03 15:57:32 -0300 | [diff] [blame] | 2186 | #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2187 |  | 
| Sonika Jindal | 5fafe29 | 2014-07-21 15:23:38 +0530 | [diff] [blame] | 2188 | #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)) | 
|  | 2189 |  | 
| Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 2190 | /* DPF == dynamic parity feature */ | 
|  | 2191 | #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) | 
|  | 2192 | #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev)) | 
| Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 2193 |  | 
| Ben Widawsky | c8735b0 | 2012-09-07 19:43:39 -0700 | [diff] [blame] | 2194 | #define GT_FREQUENCY_MULTIPLIER 50 | 
|  | 2195 |  | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2196 | #include "i915_trace.h" | 
|  | 2197 |  | 
| Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 2198 | extern const struct drm_ioctl_desc i915_ioctls[]; | 
| Dave Airlie | b3a8363 | 2005-09-30 18:37:36 +1000 | [diff] [blame] | 2199 | extern int i915_max_ioctl; | 
|  | 2200 |  | 
| Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 2201 | extern int i915_suspend(struct drm_device *dev, pm_message_t state); | 
|  | 2202 | extern int i915_resume(struct drm_device *dev); | 
| Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 2203 | extern int i915_master_create(struct drm_device *dev, struct drm_master *master); | 
|  | 2204 | extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master); | 
|  | 2205 |  | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2206 | /* i915_params.c */ | 
|  | 2207 | struct i915_params { | 
|  | 2208 | int modeset; | 
|  | 2209 | int panel_ignore_lid; | 
|  | 2210 | unsigned int powersave; | 
|  | 2211 | int semaphores; | 
|  | 2212 | unsigned int lvds_downclock; | 
|  | 2213 | int lvds_channel_mode; | 
|  | 2214 | int panel_use_ssc; | 
|  | 2215 | int vbt_sdvo_panel_type; | 
|  | 2216 | int enable_rc6; | 
|  | 2217 | int enable_fbc; | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2218 | int enable_ppgtt; | 
| Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 2219 | int enable_execlists; | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2220 | int enable_psr; | 
|  | 2221 | unsigned int preliminary_hw_support; | 
|  | 2222 | int disable_power_well; | 
|  | 2223 | int enable_ips; | 
| Damien Lespiau | e5aa654 | 2014-02-07 19:12:53 +0000 | [diff] [blame] | 2224 | int invert_brightness; | 
| Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2225 | int enable_cmd_parser; | 
| Damien Lespiau | e5aa654 | 2014-02-07 19:12:53 +0000 | [diff] [blame] | 2226 | /* leave bools at the end to not create holes */ | 
|  | 2227 | bool enable_hangcheck; | 
|  | 2228 | bool fastboot; | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2229 | bool prefault_disable; | 
|  | 2230 | bool reset; | 
| Damien Lespiau | a0bae57 | 2014-02-10 17:20:55 +0000 | [diff] [blame] | 2231 | bool disable_display; | 
| Daniel Vetter | 7a10dfa | 2014-04-01 09:33:47 +0200 | [diff] [blame] | 2232 | bool disable_vtd_wa; | 
| Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 2233 | int use_mmio_flip; | 
| Paulo Zanoni | 5978118 | 2014-07-16 17:49:29 -0300 | [diff] [blame] | 2234 | bool mmio_debug; | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2235 | }; | 
|  | 2236 | extern struct i915_params i915 __read_mostly; | 
|  | 2237 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2238 | /* i915_dma.c */ | 
| Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2239 | void i915_update_dri1_breadcrumb(struct drm_device *dev); | 
| Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 2240 | extern void i915_kernel_lost_context(struct drm_device * dev); | 
| Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 2241 | extern int i915_driver_load(struct drm_device *, unsigned long flags); | 
| Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 2242 | extern int i915_driver_unload(struct drm_device *); | 
| John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2243 | extern int i915_driver_open(struct drm_device *dev, struct drm_file *file); | 
| Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 2244 | extern void i915_driver_lastclose(struct drm_device * dev); | 
| Eric Anholt | 6c340ea | 2007-08-25 20:23:09 +1000 | [diff] [blame] | 2245 | extern void i915_driver_preclose(struct drm_device *dev, | 
| John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2246 | struct drm_file *file); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2247 | extern void i915_driver_postclose(struct drm_device *dev, | 
| John Harrison | 2885f6a | 2014-06-26 18:23:52 +0100 | [diff] [blame] | 2248 | struct drm_file *file); | 
| Dave Airlie | 84b1fd1 | 2007-07-11 15:53:27 +1000 | [diff] [blame] | 2249 | extern int i915_driver_device_is_agp(struct drm_device * dev); | 
| Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2250 | #ifdef CONFIG_COMPAT | 
| Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 2251 | extern long i915_compat_ioctl(struct file *filp, unsigned int cmd, | 
|  | 2252 | unsigned long arg); | 
| Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 2253 | #endif | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2254 | extern int i915_emit_box(struct drm_device *dev, | 
| Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 2255 | struct drm_clip_rect *box, | 
|  | 2256 | int DR1, int DR4); | 
| Ben Widawsky | 8e96d9c | 2012-06-04 14:42:56 -0700 | [diff] [blame] | 2257 | extern int intel_gpu_reset(struct drm_device *dev); | 
| Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 2258 | extern int i915_reset(struct drm_device *dev); | 
| Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2259 | extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv); | 
|  | 2260 | extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv); | 
|  | 2261 | extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv); | 
|  | 2262 | extern void i915_update_gfx_val(struct drm_i915_private *dev_priv); | 
| Imre Deak | 650ad97 | 2014-04-18 16:35:02 +0300 | [diff] [blame] | 2263 | int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on); | 
| Imre Deak | 1d0d343 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 2264 | void intel_hpd_cancel_work(struct drm_i915_private *dev_priv); | 
| Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2265 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2266 | /* i915_irq.c */ | 
| Mika Kuoppala | 10cd45b | 2013-07-03 17:22:08 +0300 | [diff] [blame] | 2267 | void i915_queue_hangcheck(struct drm_device *dev); | 
| Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2268 | __printf(3, 4) | 
|  | 2269 | void i915_handle_error(struct drm_device *dev, bool wedged, | 
|  | 2270 | const char *fmt, ...); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2271 |  | 
| Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 2272 | void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir, | 
|  | 2273 | int new_delay); | 
| Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2274 | extern void intel_irq_init(struct drm_device *dev); | 
| Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 2275 | extern void intel_hpd_init(struct drm_device *dev); | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2276 |  | 
|  | 2277 | extern void intel_uncore_sanitize(struct drm_device *dev); | 
| Imre Deak | 1001860 | 2014-06-06 12:59:39 +0300 | [diff] [blame] | 2278 | extern void intel_uncore_early_sanitize(struct drm_device *dev, | 
|  | 2279 | bool restore_forcewake); | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2280 | extern void intel_uncore_init(struct drm_device *dev); | 
| Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 2281 | extern void intel_uncore_check_errors(struct drm_device *dev); | 
| Chris Wilson | aec347a | 2013-08-26 13:46:09 +0100 | [diff] [blame] | 2282 | extern void intel_uncore_fini(struct drm_device *dev); | 
| Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 2283 | extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore); | 
| Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 2284 |  | 
| Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2285 | void | 
| Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2286 | i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, | 
| Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2287 | u32 status_mask); | 
| Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2288 |  | 
|  | 2289 | void | 
| Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2290 | i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, | 
| Imre Deak | 755e901 | 2014-02-10 18:42:47 +0200 | [diff] [blame] | 2291 | u32 status_mask); | 
| Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 2292 |  | 
| Imre Deak | f8b79e5 | 2014-03-04 19:23:07 +0200 | [diff] [blame] | 2293 | void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv); | 
|  | 2294 | void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv); | 
|  | 2295 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2296 | /* i915_gem.c */ | 
|  | 2297 | int i915_gem_init_ioctl(struct drm_device *dev, void *data, | 
|  | 2298 | struct drm_file *file_priv); | 
|  | 2299 | int i915_gem_create_ioctl(struct drm_device *dev, void *data, | 
|  | 2300 | struct drm_file *file_priv); | 
|  | 2301 | int i915_gem_pread_ioctl(struct drm_device *dev, void *data, | 
|  | 2302 | struct drm_file *file_priv); | 
|  | 2303 | int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, | 
|  | 2304 | struct drm_file *file_priv); | 
|  | 2305 | int i915_gem_mmap_ioctl(struct drm_device *dev, void *data, | 
|  | 2306 | struct drm_file *file_priv); | 
| Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2307 | int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, | 
|  | 2308 | struct drm_file *file_priv); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2309 | int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, | 
|  | 2310 | struct drm_file *file_priv); | 
|  | 2311 | int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, | 
|  | 2312 | struct drm_file *file_priv); | 
| Oscar Mateo | ba8b7cc | 2014-07-24 17:04:33 +0100 | [diff] [blame] | 2313 | void i915_gem_execbuffer_move_to_active(struct list_head *vmas, | 
|  | 2314 | struct intel_engine_cs *ring); | 
|  | 2315 | void i915_gem_execbuffer_retire_commands(struct drm_device *dev, | 
|  | 2316 | struct drm_file *file, | 
|  | 2317 | struct intel_engine_cs *ring, | 
|  | 2318 | struct drm_i915_gem_object *obj); | 
| Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2319 | int i915_gem_ringbuffer_submission(struct drm_device *dev, | 
|  | 2320 | struct drm_file *file, | 
|  | 2321 | struct intel_engine_cs *ring, | 
|  | 2322 | struct intel_context *ctx, | 
|  | 2323 | struct drm_i915_gem_execbuffer2 *args, | 
|  | 2324 | struct list_head *vmas, | 
|  | 2325 | struct drm_i915_gem_object *batch_obj, | 
|  | 2326 | u64 exec_start, u32 flags); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2327 | int i915_gem_execbuffer(struct drm_device *dev, void *data, | 
|  | 2328 | struct drm_file *file_priv); | 
| Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 2329 | int i915_gem_execbuffer2(struct drm_device *dev, void *data, | 
|  | 2330 | struct drm_file *file_priv); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2331 | int i915_gem_pin_ioctl(struct drm_device *dev, void *data, | 
|  | 2332 | struct drm_file *file_priv); | 
|  | 2333 | int i915_gem_unpin_ioctl(struct drm_device *dev, void *data, | 
|  | 2334 | struct drm_file *file_priv); | 
|  | 2335 | int i915_gem_busy_ioctl(struct drm_device *dev, void *data, | 
|  | 2336 | struct drm_file *file_priv); | 
| Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 2337 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, | 
|  | 2338 | struct drm_file *file); | 
|  | 2339 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, | 
|  | 2340 | struct drm_file *file); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2341 | int i915_gem_throttle_ioctl(struct drm_device *dev, void *data, | 
|  | 2342 | struct drm_file *file_priv); | 
| Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2343 | int i915_gem_madvise_ioctl(struct drm_device *dev, void *data, | 
|  | 2344 | struct drm_file *file_priv); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2345 | int i915_gem_entervt_ioctl(struct drm_device *dev, void *data, | 
|  | 2346 | struct drm_file *file_priv); | 
|  | 2347 | int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, | 
|  | 2348 | struct drm_file *file_priv); | 
|  | 2349 | int i915_gem_set_tiling(struct drm_device *dev, void *data, | 
|  | 2350 | struct drm_file *file_priv); | 
|  | 2351 | int i915_gem_get_tiling(struct drm_device *dev, void *data, | 
|  | 2352 | struct drm_file *file_priv); | 
| Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 2353 | int i915_gem_init_userptr(struct drm_device *dev); | 
|  | 2354 | int i915_gem_userptr_ioctl(struct drm_device *dev, void *data, | 
|  | 2355 | struct drm_file *file); | 
| Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 2356 | int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, | 
|  | 2357 | struct drm_file *file_priv); | 
| Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2358 | int i915_gem_wait_ioctl(struct drm_device *dev, void *data, | 
|  | 2359 | struct drm_file *file_priv); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2360 | void i915_gem_load(struct drm_device *dev); | 
| Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2361 | void *i915_gem_object_alloc(struct drm_device *dev); | 
|  | 2362 | void i915_gem_object_free(struct drm_i915_gem_object *obj); | 
| Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2363 | void i915_gem_object_init(struct drm_i915_gem_object *obj, | 
|  | 2364 | const struct drm_i915_gem_object_ops *ops); | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2365 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, | 
|  | 2366 | size_t size); | 
| Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 2367 | void i915_init_vm(struct drm_i915_private *dev_priv, | 
|  | 2368 | struct i915_address_space *vm); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2369 | void i915_gem_free_object(struct drm_gem_object *obj); | 
| Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2370 | void i915_gem_vma_destroy(struct i915_vma *vma); | 
| Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 2371 |  | 
| Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2372 | #define PIN_MAPPABLE 0x1 | 
|  | 2373 | #define PIN_NONBLOCK 0x2 | 
| Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 2374 | #define PIN_GLOBAL 0x4 | 
| Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 2375 | #define PIN_OFFSET_BIAS 0x8 | 
|  | 2376 | #define PIN_OFFSET_MASK (~4095) | 
| Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2377 | int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj, | 
| Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2378 | struct i915_address_space *vm, | 
| Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2379 | uint32_t alignment, | 
| Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 2380 | uint64_t flags); | 
| Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2381 | int __must_check i915_vma_unbind(struct i915_vma *vma); | 
| Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2382 | int i915_gem_object_put_pages(struct drm_i915_gem_object *obj); | 
| Paulo Zanoni | 48018a5 | 2013-12-13 15:22:31 -0200 | [diff] [blame] | 2383 | void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv); | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2384 | void i915_gem_release_mmap(struct drm_i915_gem_object *obj); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2385 | void i915_gem_lastclose(struct drm_device *dev); | 
| Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2386 |  | 
| Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 2387 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, | 
|  | 2388 | int *needs_clflush); | 
|  | 2389 |  | 
| Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2390 | int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj); | 
| Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2391 | static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n) | 
|  | 2392 | { | 
| Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2393 | struct sg_page_iter sg_iter; | 
| Chris Wilson | 1cf8378 | 2012-10-10 12:11:52 +0100 | [diff] [blame] | 2394 |  | 
| Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2395 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n) | 
| Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2396 | return sg_page_iter_page(&sg_iter); | 
| Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 2397 |  | 
|  | 2398 | return NULL; | 
| Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2399 | } | 
| Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2400 | static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj) | 
|  | 2401 | { | 
|  | 2402 | BUG_ON(obj->pages == NULL); | 
|  | 2403 | obj->pages_pin_count++; | 
|  | 2404 | } | 
|  | 2405 | static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj) | 
|  | 2406 | { | 
|  | 2407 | BUG_ON(obj->pages_pin_count == 0); | 
|  | 2408 | obj->pages_pin_count--; | 
|  | 2409 | } | 
|  | 2410 |  | 
| Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2411 | int __must_check i915_mutex_lock_interruptible(struct drm_device *dev); | 
| Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2412 | int i915_gem_object_sync(struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2413 | struct intel_engine_cs *to); | 
| Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2414 | void i915_vma_move_to_active(struct i915_vma *vma, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2415 | struct intel_engine_cs *ring); | 
| Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2416 | int i915_gem_dumb_create(struct drm_file *file_priv, | 
|  | 2417 | struct drm_device *dev, | 
|  | 2418 | struct drm_mode_create_dumb *args); | 
|  | 2419 | int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev, | 
|  | 2420 | uint32_t handle, uint64_t *offset); | 
| Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 2421 | /** | 
|  | 2422 | * Returns true if seq1 is later than seq2. | 
|  | 2423 | */ | 
|  | 2424 | static inline bool | 
|  | 2425 | i915_seqno_passed(uint32_t seq1, uint32_t seq2) | 
|  | 2426 | { | 
|  | 2427 | return (int32_t)(seq1 - seq2) >= 0; | 
|  | 2428 | } | 
|  | 2429 |  | 
| Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2430 | int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno); | 
|  | 2431 | int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno); | 
| Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 2432 | int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj); | 
| Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2433 | int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj); | 
| Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2434 |  | 
| Daniel Vetter | d8ffa60 | 2014-05-13 12:11:26 +0200 | [diff] [blame] | 2435 | bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj); | 
|  | 2436 | void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj); | 
| Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2437 |  | 
| Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2438 | struct drm_i915_gem_request * | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2439 | i915_gem_find_active_request(struct intel_engine_cs *ring); | 
| Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2440 |  | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2441 | bool i915_gem_retire_requests(struct drm_device *dev); | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2442 | void i915_gem_retire_requests_ring(struct intel_engine_cs *ring); | 
| Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 2443 | int __must_check i915_gem_check_wedge(struct i915_gpu_error *error, | 
| Daniel Vetter | d6b2c79 | 2012-07-04 22:54:13 +0200 | [diff] [blame] | 2444 | bool interruptible); | 
| Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 2445 | int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno); | 
|  | 2446 |  | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2447 | static inline bool i915_reset_in_progress(struct i915_gpu_error *error) | 
|  | 2448 | { | 
|  | 2449 | return unlikely(atomic_read(&error->reset_counter) | 
| Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 2450 | & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED)); | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2451 | } | 
|  | 2452 |  | 
|  | 2453 | static inline bool i915_terminally_wedged(struct i915_gpu_error *error) | 
|  | 2454 | { | 
| Mika Kuoppala | 2ac0f45 | 2013-11-12 14:44:19 +0200 | [diff] [blame] | 2455 | return atomic_read(&error->reset_counter) & I915_WEDGED; | 
|  | 2456 | } | 
|  | 2457 |  | 
|  | 2458 | static inline u32 i915_reset_count(struct i915_gpu_error *error) | 
|  | 2459 | { | 
|  | 2460 | return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2; | 
| Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 2461 | } | 
| Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2462 |  | 
| Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 2463 | static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv) | 
|  | 2464 | { | 
|  | 2465 | return dev_priv->gpu_error.stop_rings == 0 || | 
|  | 2466 | dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN; | 
|  | 2467 | } | 
|  | 2468 |  | 
|  | 2469 | static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv) | 
|  | 2470 | { | 
|  | 2471 | return dev_priv->gpu_error.stop_rings == 0 || | 
|  | 2472 | dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN; | 
|  | 2473 | } | 
|  | 2474 |  | 
| Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2475 | void i915_gem_reset(struct drm_device *dev); | 
| Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 2476 | bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force); | 
| Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2477 | int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj); | 
| Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 2478 | int __must_check i915_gem_init(struct drm_device *dev); | 
| Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 2479 | int i915_gem_init_rings(struct drm_device *dev); | 
| Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2480 | int __must_check i915_gem_init_hw(struct drm_device *dev); | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2481 | int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice); | 
| Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 2482 | void i915_gem_init_swizzling(struct drm_device *dev); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2483 | void i915_gem_cleanup_ringbuffer(struct drm_device *dev); | 
| Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2484 | int __must_check i915_gpu_idle(struct drm_device *dev); | 
| Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 2485 | int __must_check i915_gem_suspend(struct drm_device *dev); | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2486 | int __i915_add_request(struct intel_engine_cs *ring, | 
| Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2487 | struct drm_file *file, | 
| Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2488 | struct drm_i915_gem_object *batch_obj, | 
| Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 2489 | u32 *seqno); | 
|  | 2490 | #define i915_add_request(ring, seqno) \ | 
| Dan Carpenter | 854c94a | 2013-06-18 10:29:58 +0300 | [diff] [blame] | 2491 | __i915_add_request(ring, NULL, NULL, seqno) | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2492 | int __must_check i915_wait_seqno(struct intel_engine_cs *ring, | 
| Ben Widawsky | 199b2bc | 2012-05-24 15:03:11 -0700 | [diff] [blame] | 2493 | uint32_t seqno); | 
| Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2494 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); | 
| Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 2495 | int __must_check | 
|  | 2496 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, | 
|  | 2497 | bool write); | 
|  | 2498 | int __must_check | 
| Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 2499 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write); | 
|  | 2500 | int __must_check | 
| Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 2501 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, | 
|  | 2502 | u32 alignment, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2503 | struct intel_engine_cs *pipelined); | 
| Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2504 | void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj); | 
| Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 2505 | int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, | 
| Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 2506 | int align); | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2507 | int i915_gem_open(struct drm_device *dev, struct drm_file *file); | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2508 | void i915_gem_release(struct drm_device *dev, struct drm_file *file); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2509 |  | 
| Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2510 | uint32_t | 
| Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 2511 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode); | 
|  | 2512 | uint32_t | 
| Imre Deak | d865110 | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2513 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, | 
|  | 2514 | int tiling_mode, bool fenced); | 
| Chris Wilson | 467cffb | 2011-03-07 10:42:03 +0000 | [diff] [blame] | 2515 |  | 
| Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 2516 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, | 
|  | 2517 | enum i915_cache_level cache_level); | 
|  | 2518 |  | 
| Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2519 | struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev, | 
|  | 2520 | struct dma_buf *dma_buf); | 
|  | 2521 |  | 
|  | 2522 | struct dma_buf *i915_gem_prime_export(struct drm_device *dev, | 
|  | 2523 | struct drm_gem_object *gem_obj, int flags); | 
|  | 2524 |  | 
| Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2525 | void i915_gem_restore_fences(struct drm_device *dev); | 
|  | 2526 |  | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2527 | unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o, | 
|  | 2528 | struct i915_address_space *vm); | 
|  | 2529 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o); | 
|  | 2530 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, | 
|  | 2531 | struct i915_address_space *vm); | 
|  | 2532 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, | 
|  | 2533 | struct i915_address_space *vm); | 
|  | 2534 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, | 
|  | 2535 | struct i915_address_space *vm); | 
| Ben Widawsky | accfef2 | 2013-08-14 11:38:35 +0200 | [diff] [blame] | 2536 | struct i915_vma * | 
|  | 2537 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, | 
|  | 2538 | struct i915_address_space *vm); | 
| Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 2539 |  | 
|  | 2540 | struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj); | 
| Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 2541 | static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) { | 
|  | 2542 | struct i915_vma *vma; | 
|  | 2543 | list_for_each_entry(vma, &obj->vma_list, vma_link) | 
|  | 2544 | if (vma->pin_count > 0) | 
|  | 2545 | return true; | 
|  | 2546 | return false; | 
|  | 2547 | } | 
| Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 2548 |  | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2549 | /* Some GGTT VM helpers */ | 
| Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2550 | #define i915_obj_to_ggtt(obj) \ | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2551 | (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base) | 
|  | 2552 | static inline bool i915_is_ggtt(struct i915_address_space *vm) | 
|  | 2553 | { | 
|  | 2554 | struct i915_address_space *ggtt = | 
|  | 2555 | &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base; | 
|  | 2556 | return vm == ggtt; | 
|  | 2557 | } | 
|  | 2558 |  | 
| Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 2559 | static inline struct i915_hw_ppgtt * | 
|  | 2560 | i915_vm_to_ppgtt(struct i915_address_space *vm) | 
|  | 2561 | { | 
|  | 2562 | WARN_ON(i915_is_ggtt(vm)); | 
|  | 2563 |  | 
|  | 2564 | return container_of(vm, struct i915_hw_ppgtt, base); | 
|  | 2565 | } | 
|  | 2566 |  | 
|  | 2567 |  | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2568 | static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj) | 
|  | 2569 | { | 
| Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2570 | return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj)); | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2571 | } | 
|  | 2572 |  | 
|  | 2573 | static inline unsigned long | 
|  | 2574 | i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj) | 
|  | 2575 | { | 
| Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2576 | return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj)); | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2577 | } | 
|  | 2578 |  | 
|  | 2579 | static inline unsigned long | 
|  | 2580 | i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj) | 
|  | 2581 | { | 
| Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2582 | return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj)); | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2583 | } | 
| Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2584 |  | 
|  | 2585 | static inline int __must_check | 
|  | 2586 | i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj, | 
|  | 2587 | uint32_t alignment, | 
| Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2588 | unsigned flags) | 
| Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2589 | { | 
| Daniel Vetter | 5dc383b | 2014-08-06 15:04:49 +0200 | [diff] [blame] | 2590 | return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj), | 
|  | 2591 | alignment, flags | PIN_GLOBAL); | 
| Ben Widawsky | c37e220 | 2013-07-31 16:59:58 -0700 | [diff] [blame] | 2592 | } | 
| Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 2593 |  | 
| Daniel Vetter | b287110 | 2014-02-14 14:01:19 +0100 | [diff] [blame] | 2594 | static inline int | 
|  | 2595 | i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj) | 
|  | 2596 | { | 
|  | 2597 | return i915_vma_unbind(i915_gem_obj_to_ggtt(obj)); | 
|  | 2598 | } | 
|  | 2599 |  | 
|  | 2600 | void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj); | 
|  | 2601 |  | 
| Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2602 | /* i915_gem_context.c */ | 
| Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 2603 | int __must_check i915_gem_context_init(struct drm_device *dev); | 
| Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2604 | void i915_gem_context_fini(struct drm_device *dev); | 
| Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2605 | void i915_gem_context_reset(struct drm_device *dev); | 
| Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 2606 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file); | 
| Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 2607 | int i915_gem_context_enable(struct drm_i915_private *dev_priv); | 
| Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 2608 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file); | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2609 | int i915_switch_context(struct intel_engine_cs *ring, | 
| Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2610 | struct intel_context *to); | 
|  | 2611 | struct intel_context * | 
| Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 2612 | i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id); | 
| Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2613 | void i915_gem_context_free(struct kref *ctx_ref); | 
| Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 2614 | struct drm_i915_gem_object * | 
|  | 2615 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size); | 
| Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2616 | static inline void i915_gem_context_reference(struct intel_context *ctx) | 
| Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2617 | { | 
| Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 2618 | kref_get(&ctx->ref); | 
| Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2619 | } | 
|  | 2620 |  | 
| Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2621 | static inline void i915_gem_context_unreference(struct intel_context *ctx) | 
| Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2622 | { | 
| Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 2623 | kref_put(&ctx->ref, i915_gem_context_free); | 
| Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 2624 | } | 
|  | 2625 |  | 
| Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2626 | static inline bool i915_gem_context_is_default(const struct intel_context *c) | 
| Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2627 | { | 
| Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 2628 | return c->user_handle == DEFAULT_CONTEXT_HANDLE; | 
| Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2629 | } | 
|  | 2630 |  | 
| Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 2631 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, | 
|  | 2632 | struct drm_file *file); | 
|  | 2633 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, | 
|  | 2634 | struct drm_file *file); | 
| Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2635 |  | 
| Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2636 | /* i915_gem_evict.c */ | 
| Ben Widawsky | f6cd1f1 | 2013-07-31 17:00:11 -0700 | [diff] [blame] | 2637 | int __must_check i915_gem_evict_something(struct drm_device *dev, | 
|  | 2638 | struct i915_address_space *vm, | 
|  | 2639 | int min_size, | 
| Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2640 | unsigned alignment, | 
|  | 2641 | unsigned cache_level, | 
| Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 2642 | unsigned long start, | 
|  | 2643 | unsigned long end, | 
| Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 2644 | unsigned flags); | 
| Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 2645 | int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle); | 
| Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2646 | int i915_gem_evict_everything(struct drm_device *dev); | 
| Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2647 |  | 
| Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 2648 | /* belongs in i915_gem_gtt.h */ | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2649 | static inline void i915_gem_chipset_flush(struct drm_device *dev) | 
|  | 2650 | { | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2651 | if (INTEL_INFO(dev)->gen < 6) | 
|  | 2652 | intel_gtt_chipset_flush(); | 
| Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 2653 | } | 
| Ben Widawsky | 246cbfb | 2013-12-06 14:11:14 -0800 | [diff] [blame] | 2654 |  | 
| Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 2655 | /* i915_gem_stolen.c */ | 
|  | 2656 | int i915_gem_init_stolen(struct drm_device *dev); | 
| Ben Widawsky | 5e59f71 | 2014-06-30 10:41:24 -0700 | [diff] [blame] | 2657 | int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp); | 
| Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 2658 | void i915_gem_stolen_cleanup_compression(struct drm_device *dev); | 
| Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 2659 | void i915_gem_cleanup_stolen(struct drm_device *dev); | 
| Chris Wilson | 0104fdb | 2012-11-15 11:32:26 +0000 | [diff] [blame] | 2660 | struct drm_i915_gem_object * | 
|  | 2661 | i915_gem_object_create_stolen(struct drm_device *dev, u32 size); | 
| Chris Wilson | 866d12b | 2013-02-19 13:31:37 -0800 | [diff] [blame] | 2662 | struct drm_i915_gem_object * | 
|  | 2663 | i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev, | 
|  | 2664 | u32 stolen_offset, | 
|  | 2665 | u32 gtt_offset, | 
|  | 2666 | u32 size); | 
| Chris Wilson | 9797fbf | 2012-04-24 15:47:39 +0100 | [diff] [blame] | 2667 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2668 | /* i915_gem_tiling.c */ | 
| Chris Wilson | 2c1792a | 2013-08-01 18:39:55 +0100 | [diff] [blame] | 2669 | static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj) | 
| Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 2670 | { | 
| Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 2671 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; | 
| Chris Wilson | e9b73c6 | 2012-12-03 21:03:14 +0000 | [diff] [blame] | 2672 |  | 
|  | 2673 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && | 
|  | 2674 | obj->tiling_mode != I915_TILING_NONE; | 
|  | 2675 | } | 
|  | 2676 |  | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2677 | void i915_gem_detect_bit_6_swizzle(struct drm_device *dev); | 
| Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2678 | void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj); | 
|  | 2679 | void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2680 |  | 
|  | 2681 | /* i915_gem_debug.c */ | 
| Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2682 | #if WATCH_LISTS | 
|  | 2683 | int i915_verify_lists(struct drm_device *dev); | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2684 | #else | 
| Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2685 | #define i915_verify_lists(dev) 0 | 
| Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2686 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2687 |  | 
| Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 2688 | /* i915_debugfs.c */ | 
| Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 2689 | int i915_debugfs_init(struct drm_minor *minor); | 
|  | 2690 | void i915_debugfs_cleanup(struct drm_minor *minor); | 
| Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 2691 | #ifdef CONFIG_DEBUG_FS | 
| Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 2692 | void intel_display_crc_init(struct drm_device *dev); | 
|  | 2693 | #else | 
| Daniel Vetter | f8c168f | 2013-10-16 11:49:58 +0200 | [diff] [blame] | 2694 | static inline void intel_display_crc_init(struct drm_device *dev) {} | 
| Damien Lespiau | 0714442 | 2013-10-15 18:55:40 +0100 | [diff] [blame] | 2695 | #endif | 
| Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 2696 |  | 
|  | 2697 | /* i915_gpu_error.c */ | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 2698 | __printf(2, 3) | 
|  | 2699 | void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...); | 
| Mika Kuoppala | fc16b48 | 2013-06-06 15:18:39 +0300 | [diff] [blame] | 2700 | int i915_error_state_to_str(struct drm_i915_error_state_buf *estr, | 
|  | 2701 | const struct i915_error_state_file_priv *error); | 
| Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 2702 | int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb, | 
| Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 2703 | struct drm_i915_private *i915, | 
| Mika Kuoppala | 4dc955f | 2013-06-06 15:18:41 +0300 | [diff] [blame] | 2704 | size_t count, loff_t pos); | 
|  | 2705 | static inline void i915_error_state_buf_release( | 
|  | 2706 | struct drm_i915_error_state_buf *eb) | 
|  | 2707 | { | 
|  | 2708 | kfree(eb->buf); | 
|  | 2709 | } | 
| Mika Kuoppala | 5817446 | 2014-02-25 17:11:26 +0200 | [diff] [blame] | 2710 | void i915_capture_error_state(struct drm_device *dev, bool wedge, | 
|  | 2711 | const char *error_msg); | 
| Mika Kuoppala | 84734a0 | 2013-07-12 16:50:57 +0300 | [diff] [blame] | 2712 | void i915_error_state_get(struct drm_device *dev, | 
|  | 2713 | struct i915_error_state_file_priv *error_priv); | 
|  | 2714 | void i915_error_state_put(struct i915_error_state_file_priv *error_priv); | 
|  | 2715 | void i915_destroy_error_state(struct drm_device *dev); | 
|  | 2716 |  | 
|  | 2717 | void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone); | 
| Chris Wilson | 0a4cd7c | 2014-08-22 14:41:39 +0100 | [diff] [blame] | 2718 | const char *i915_cache_level_str(struct drm_i915_private *i915, int type); | 
| Ben Gamari | 2017263 | 2009-02-17 20:08:50 -0500 | [diff] [blame] | 2719 |  | 
| Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2720 | /* i915_cmd_parser.c */ | 
| Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 2721 | int i915_cmd_parser_get_version(void); | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2722 | int i915_cmd_parser_init_ring(struct intel_engine_cs *ring); | 
|  | 2723 | void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring); | 
|  | 2724 | bool i915_needs_cmd_parser(struct intel_engine_cs *ring); | 
|  | 2725 | int i915_parse_cmds(struct intel_engine_cs *ring, | 
| Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 2726 | struct drm_i915_gem_object *batch_obj, | 
|  | 2727 | u32 batch_start_offset, | 
|  | 2728 | bool is_master); | 
|  | 2729 |  | 
| Jesse Barnes | 317c35d | 2008-08-25 15:11:06 -0700 | [diff] [blame] | 2730 | /* i915_suspend.c */ | 
|  | 2731 | extern int i915_save_state(struct drm_device *dev); | 
|  | 2732 | extern int i915_restore_state(struct drm_device *dev); | 
|  | 2733 |  | 
| Daniel Vetter | d8157a3 | 2013-01-25 17:53:20 +0100 | [diff] [blame] | 2734 | /* i915_ums.c */ | 
|  | 2735 | void i915_save_display_reg(struct drm_device *dev); | 
|  | 2736 | void i915_restore_display_reg(struct drm_device *dev); | 
| Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 2737 |  | 
| Ben Widawsky | 0136db58 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 2738 | /* i915_sysfs.c */ | 
|  | 2739 | void i915_setup_sysfs(struct drm_device *dev_priv); | 
|  | 2740 | void i915_teardown_sysfs(struct drm_device *dev_priv); | 
|  | 2741 |  | 
| Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2742 | /* intel_i2c.c */ | 
|  | 2743 | extern int intel_setup_gmbus(struct drm_device *dev); | 
|  | 2744 | extern void intel_teardown_gmbus(struct drm_device *dev); | 
| Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 2745 | static inline bool intel_gmbus_is_port_valid(unsigned port) | 
| Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 2746 | { | 
| Daniel Kurtz | 2ed06c9 | 2012-03-28 02:36:15 +0800 | [diff] [blame] | 2747 | return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD); | 
| Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 2748 | } | 
|  | 2749 |  | 
|  | 2750 | extern struct i2c_adapter *intel_gmbus_get_adapter( | 
|  | 2751 | struct drm_i915_private *dev_priv, unsigned port); | 
| Chris Wilson | e957d77 | 2010-09-24 12:52:03 +0100 | [diff] [blame] | 2752 | extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed); | 
|  | 2753 | extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit); | 
| Jan-Simon Möller | 8f375e1 | 2013-05-06 14:52:08 +0200 | [diff] [blame] | 2754 | static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter) | 
| Chris Wilson | b8232e9 | 2010-09-28 16:41:32 +0100 | [diff] [blame] | 2755 | { | 
|  | 2756 | return container_of(adapter, struct intel_gmbus, adapter)->force_bit; | 
|  | 2757 | } | 
| Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 2758 | extern void intel_i2c_reset(struct drm_device *dev); | 
|  | 2759 |  | 
| Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 2760 | /* intel_opregion.c */ | 
| Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 2761 | struct intel_encoder; | 
| Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 2762 | #ifdef CONFIG_ACPI | 
| Lv Zheng | 27d50c8 | 2013-12-06 16:52:05 +0800 | [diff] [blame] | 2763 | extern int intel_opregion_setup(struct drm_device *dev); | 
| Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 2764 | extern void intel_opregion_init(struct drm_device *dev); | 
|  | 2765 | extern void intel_opregion_fini(struct drm_device *dev); | 
| Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 2766 | extern void intel_opregion_asle_intr(struct drm_device *dev); | 
| Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 2767 | extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, | 
|  | 2768 | bool enable); | 
| Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 2769 | extern int intel_opregion_notify_adapter(struct drm_device *dev, | 
|  | 2770 | pci_power_t state); | 
| Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 2771 | #else | 
| Lv Zheng | 27d50c8 | 2013-12-06 16:52:05 +0800 | [diff] [blame] | 2772 | static inline int intel_opregion_setup(struct drm_device *dev) { return 0; } | 
| Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 2773 | static inline void intel_opregion_init(struct drm_device *dev) { return; } | 
|  | 2774 | static inline void intel_opregion_fini(struct drm_device *dev) { return; } | 
| Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 2775 | static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; } | 
| Jani Nikula | 9c4b0a6 | 2013-08-30 19:40:30 +0300 | [diff] [blame] | 2776 | static inline int | 
|  | 2777 | intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable) | 
|  | 2778 | { | 
|  | 2779 | return 0; | 
|  | 2780 | } | 
| Jani Nikula | ecbc5cf | 2013-08-30 19:40:31 +0300 | [diff] [blame] | 2781 | static inline int | 
|  | 2782 | intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state) | 
|  | 2783 | { | 
|  | 2784 | return 0; | 
|  | 2785 | } | 
| Len Brown | 65e082c | 2008-10-24 17:18:10 -0400 | [diff] [blame] | 2786 | #endif | 
| Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 2787 |  | 
| Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 2788 | /* intel_acpi.c */ | 
|  | 2789 | #ifdef CONFIG_ACPI | 
|  | 2790 | extern void intel_register_dsm_handler(void); | 
|  | 2791 | extern void intel_unregister_dsm_handler(void); | 
|  | 2792 | #else | 
|  | 2793 | static inline void intel_register_dsm_handler(void) { return; } | 
|  | 2794 | static inline void intel_unregister_dsm_handler(void) { return; } | 
|  | 2795 | #endif /* CONFIG_ACPI */ | 
|  | 2796 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2797 | /* modesetting */ | 
| Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 2798 | extern void intel_modeset_init_hw(struct drm_device *dev); | 
| Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 2799 | extern void intel_modeset_suspend_hw(struct drm_device *dev); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2800 | extern void intel_modeset_init(struct drm_device *dev); | 
| Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 2801 | extern void intel_modeset_gem_init(struct drm_device *dev); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2802 | extern void intel_modeset_cleanup(struct drm_device *dev); | 
| Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 2803 | extern void intel_connector_unregister(struct intel_connector *); | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 2804 | extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state); | 
| Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 2805 | extern void intel_modeset_setup_hw_state(struct drm_device *dev, | 
|  | 2806 | bool force_restore); | 
| Daniel Vetter | 44cec74 | 2013-01-25 17:53:21 +0100 | [diff] [blame] | 2807 | extern void i915_redisable_vga(struct drm_device *dev); | 
| Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 2808 | extern void i915_redisable_vga_power_on(struct drm_device *dev); | 
| Adam Jackson | ee5382a | 2010-04-23 11:17:39 -0400 | [diff] [blame] | 2809 | extern bool intel_fbc_enabled(struct drm_device *dev); | 
| Rodrigo Vivi | c5ad011 | 2014-08-04 03:51:38 -0700 | [diff] [blame] | 2810 | extern void gen8_fbc_sw_flush(struct drm_device *dev, u32 value); | 
| Chris Wilson | 43a9539 | 2011-07-08 12:22:36 +0100 | [diff] [blame] | 2811 | extern void intel_disable_fbc(struct drm_device *dev); | 
| Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 2812 | extern bool ironlake_set_drps(struct drm_device *dev, u8 val); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 2813 | extern void intel_init_pch_refclk(struct drm_device *dev); | 
| Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 2814 | extern void gen6_set_rps(struct drm_device *dev, u8 val); | 
| Daisy Sun | c76bb61 | 2014-08-11 11:08:38 -0700 | [diff] [blame] | 2815 | extern void bdw_software_turbo(struct drm_device *dev); | 
|  | 2816 | extern void gen8_flip_interrupt(struct drm_device *dev); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 2817 | extern void valleyview_set_rps(struct drm_device *dev, u8 val); | 
| Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 2818 | extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, | 
|  | 2819 | bool enable); | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2820 | extern void intel_detect_pch(struct drm_device *dev); | 
|  | 2821 | extern int intel_trans_dp_port_sel(struct drm_crtc *crtc); | 
| Ben Widawsky | 0136db58 | 2012-04-10 21:17:01 -0700 | [diff] [blame] | 2822 | extern int intel_enable_rc6(const struct drm_device *dev); | 
| Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 2823 |  | 
| Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2824 | extern bool i915_semaphore_is_enabled(struct drm_device *dev); | 
| Ben Widawsky | c0c7bab | 2012-07-12 11:01:05 -0700 | [diff] [blame] | 2825 | int i915_reg_read_ioctl(struct drm_device *dev, void *data, | 
|  | 2826 | struct drm_file *file); | 
| Mika Kuoppala | b635991 | 2013-10-30 15:44:16 +0200 | [diff] [blame] | 2827 | int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data, | 
|  | 2828 | struct drm_file *file); | 
| Jesse Barnes | 575155a | 2012-03-28 13:39:37 -0700 | [diff] [blame] | 2829 |  | 
| Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 2830 | void intel_notify_mmio_flip(struct intel_engine_cs *ring); | 
|  | 2831 |  | 
| Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 2832 | /* overlay */ | 
|  | 2833 | extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev); | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 2834 | extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e, | 
|  | 2835 | struct intel_overlay_error_state *error); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 2836 |  | 
|  | 2837 | extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev); | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 2838 | extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e, | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 2839 | struct drm_device *dev, | 
|  | 2840 | struct intel_display_error_state *error); | 
| Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 2841 |  | 
| Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 2842 | /* On SNB platform, before reading ring registers forcewake bit | 
|  | 2843 | * must be set to prevent GT core from power down and stale values being | 
|  | 2844 | * returned. | 
|  | 2845 | */ | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 2846 | void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine); | 
|  | 2847 | void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine); | 
| Paulo Zanoni | e998c40 | 2014-02-21 13:52:26 -0300 | [diff] [blame] | 2848 | void assert_force_wake_inactive(struct drm_i915_private *dev_priv); | 
| Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 2849 |  | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 2850 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val); | 
|  | 2851 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val); | 
| Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 2852 |  | 
|  | 2853 | /* intel_sideband.c */ | 
| Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 2854 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr); | 
|  | 2855 | void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val); | 
|  | 2856 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr); | 
| Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 2857 | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg); | 
|  | 2858 | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | 
|  | 2859 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg); | 
|  | 2860 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | 
|  | 2861 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg); | 
|  | 2862 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | 
| Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 2863 | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg); | 
|  | 2864 | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | 
| Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 2865 | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg); | 
|  | 2866 | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | 
| Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2867 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg); | 
|  | 2868 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val); | 
| Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 2869 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, | 
|  | 2870 | enum intel_sbi_destination destination); | 
|  | 2871 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, | 
|  | 2872 | enum intel_sbi_destination destination); | 
| Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 2873 | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg); | 
|  | 2874 | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val); | 
| Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 2875 |  | 
| Ville Syrjälä | 2ec3815 | 2013-11-05 22:42:29 +0200 | [diff] [blame] | 2876 | int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val); | 
|  | 2877 | int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val); | 
| Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 2878 |  | 
| Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 2879 | #define FORCEWAKE_RENDER	(1 << 0) | 
|  | 2880 | #define FORCEWAKE_MEDIA		(1 << 1) | 
|  | 2881 | #define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA) | 
|  | 2882 |  | 
|  | 2883 |  | 
| Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2884 | #define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true) | 
|  | 2885 | #define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true) | 
| Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2886 |  | 
| Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2887 | #define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true) | 
|  | 2888 | #define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true) | 
|  | 2889 | #define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false) | 
|  | 2890 | #define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false) | 
| Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2891 |  | 
| Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2892 | #define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true) | 
|  | 2893 | #define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true) | 
|  | 2894 | #define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false) | 
|  | 2895 | #define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false) | 
| Keith Packard | 5f75377 | 2010-11-22 09:24:22 +0000 | [diff] [blame] | 2896 |  | 
| Chris Wilson | 698b313 | 2014-03-21 13:16:43 +0000 | [diff] [blame] | 2897 | /* Be very careful with read/write 64-bit values. On 32-bit machines, they | 
|  | 2898 | * will be implemented using 2 32-bit writes in an arbitrary order with | 
|  | 2899 | * an arbitrary delay between them. This can cause the hardware to | 
|  | 2900 | * act upon the intermediate value, possibly leading to corruption and | 
|  | 2901 | * machine death. You have been warned. | 
|  | 2902 | */ | 
| Ben Widawsky | 0b27448 | 2013-10-04 21:22:51 -0700 | [diff] [blame] | 2903 | #define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true) | 
|  | 2904 | #define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true) | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2905 |  | 
| Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 2906 | #define I915_READ64_2x32(lower_reg, upper_reg) ({			\ | 
|  | 2907 | u32 upper = I915_READ(upper_reg);			\ | 
|  | 2908 | u32 lower = I915_READ(lower_reg);			\ | 
|  | 2909 | u32 tmp = I915_READ(upper_reg);				\ | 
|  | 2910 | if (upper != tmp) {					\ | 
|  | 2911 | upper = tmp;					\ | 
|  | 2912 | lower = I915_READ(lower_reg);			\ | 
|  | 2913 | WARN_ON(I915_READ(upper_reg) != upper);		\ | 
|  | 2914 | }							\ | 
|  | 2915 | (u64)upper << 32 | lower; }) | 
|  | 2916 |  | 
| Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 2917 | #define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg) | 
|  | 2918 | #define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg) | 
|  | 2919 |  | 
| Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2920 | /* "Broadcast RGB" property */ | 
|  | 2921 | #define INTEL_BROADCAST_RGB_AUTO 0 | 
|  | 2922 | #define INTEL_BROADCAST_RGB_FULL 1 | 
|  | 2923 | #define INTEL_BROADCAST_RGB_LIMITED 2 | 
| Yuanhan Liu | ba4f01a | 2010-11-08 17:09:41 +0800 | [diff] [blame] | 2924 |  | 
| Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 2925 | static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev) | 
|  | 2926 | { | 
| Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 2927 | if (IS_VALLEYVIEW(dev)) | 
| Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 2928 | return VLV_VGACNTRL; | 
| Sonika Jindal | 92e23b9 | 2014-07-21 15:23:40 +0530 | [diff] [blame] | 2929 | else if (INTEL_INFO(dev)->gen >= 5) | 
|  | 2930 | return CPU_VGACNTRL; | 
| Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 2931 | else | 
|  | 2932 | return VGACNTRL; | 
|  | 2933 | } | 
|  | 2934 |  | 
| Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 2935 | static inline void __user *to_user_ptr(u64 address) | 
|  | 2936 | { | 
|  | 2937 | return (void __user *)(uintptr_t)address; | 
|  | 2938 | } | 
|  | 2939 |  | 
| Imre Deak | df97729 | 2013-05-21 20:03:17 +0300 | [diff] [blame] | 2940 | static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m) | 
|  | 2941 | { | 
|  | 2942 | unsigned long j = msecs_to_jiffies(m); | 
|  | 2943 |  | 
|  | 2944 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); | 
|  | 2945 | } | 
|  | 2946 |  | 
|  | 2947 | static inline unsigned long | 
|  | 2948 | timespec_to_jiffies_timeout(const struct timespec *value) | 
|  | 2949 | { | 
|  | 2950 | unsigned long j = timespec_to_jiffies(value); | 
|  | 2951 |  | 
|  | 2952 | return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1); | 
|  | 2953 | } | 
|  | 2954 |  | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2955 | /* | 
|  | 2956 | * If you need to wait X milliseconds between events A and B, but event B | 
|  | 2957 | * doesn't happen exactly after event A, you record the timestamp (jiffies) of | 
|  | 2958 | * when event A happened, then just before event B you call this function and | 
|  | 2959 | * pass the timestamp as the first argument, and X as the second argument. | 
|  | 2960 | */ | 
|  | 2961 | static inline void | 
|  | 2962 | wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms) | 
|  | 2963 | { | 
| Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 2964 | unsigned long target_jiffies, tmp_jiffies, remaining_jiffies; | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2965 |  | 
|  | 2966 | /* | 
|  | 2967 | * Don't re-read the value of "jiffies" every time since it may change | 
|  | 2968 | * behind our back and break the math. | 
|  | 2969 | */ | 
|  | 2970 | tmp_jiffies = jiffies; | 
|  | 2971 | target_jiffies = timestamp_jiffies + | 
|  | 2972 | msecs_to_jiffies_timeout(to_wait_ms); | 
|  | 2973 |  | 
|  | 2974 | if (time_after(target_jiffies, tmp_jiffies)) { | 
| Imre Deak | ec5e0cf | 2014-01-29 13:25:40 +0200 | [diff] [blame] | 2975 | remaining_jiffies = target_jiffies - tmp_jiffies; | 
|  | 2976 | while (remaining_jiffies) | 
|  | 2977 | remaining_jiffies = | 
|  | 2978 | schedule_timeout_uninterruptible(remaining_jiffies); | 
| Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2979 | } | 
|  | 2980 | } | 
|  | 2981 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2982 | #endif |