blob: ad95ce9cc3864ac9a7f51db02e11dfe9751c21d0 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Craig Topperadd9cc62016-12-18 06:23:14 +0000454// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
455// This is expanded by ExpandPostRAPseudos.
456let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
457 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasVLX, HasDQI] in {
458 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
459 [(set FR32X:$dst, fp32imm0)]>;
460 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
461 [(set FR64X:$dst, fpimm0)]>;
462}
463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464//===----------------------------------------------------------------------===//
465// AVX-512 - VECTOR INSERT
466//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000467multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
468 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000469 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000470 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
471 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
472 "vinsert" # From.EltTypeName # "x" # From.NumElts,
473 "$src3, $src2, $src1", "$src1, $src2, $src3",
474 (vinsert_insert:$src3 (To.VT To.RC:$src1),
475 (From.VT From.RC:$src2),
476 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000477
Igor Breger0ede3cb2015-09-20 06:52:42 +0000478 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
479 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
480 "vinsert" # From.EltTypeName # "x" # From.NumElts,
481 "$src3, $src2, $src1", "$src1, $src2, $src3",
482 (vinsert_insert:$src3 (To.VT To.RC:$src1),
483 (From.VT (bitconvert (From.LdFrag addr:$src2))),
484 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
485 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000487}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
490 X86VectorVTInfo To, PatFrag vinsert_insert,
491 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
492 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000493 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
495 (To.VT (!cast<Instruction>(InstrStr#"rr")
496 To.RC:$src1, From.RC:$src2,
497 (INSERT_get_vinsert_imm To.RC:$ins)))>;
498
499 def : Pat<(vinsert_insert:$ins
500 (To.VT To.RC:$src1),
501 (From.VT (bitconvert (From.LdFrag addr:$src2))),
502 (iPTR imm)),
503 (To.VT (!cast<Instruction>(InstrStr#"rm")
504 To.RC:$src1, addr:$src2,
505 (INSERT_get_vinsert_imm To.RC:$ins)))>;
506 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511
512 let Predicates = [HasVLX] in
513 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
514 X86VectorVTInfo< 4, EltVT32, VR128X>,
515 X86VectorVTInfo< 8, EltVT32, VR256X>,
516 vinsert128_insert>, EVEX_V256;
517
518 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000519 X86VectorVTInfo< 4, EltVT32, VR128X>,
520 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521 vinsert128_insert>, EVEX_V512;
522
523 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000524 X86VectorVTInfo< 4, EltVT64, VR256X>,
525 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 vinsert256_insert>, VEX_W, EVEX_V512;
527
528 let Predicates = [HasVLX, HasDQI] in
529 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 2, EltVT64, VR128X>,
531 X86VectorVTInfo< 4, EltVT64, VR256X>,
532 vinsert128_insert>, VEX_W, EVEX_V256;
533
534 let Predicates = [HasDQI] in {
535 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
536 X86VectorVTInfo< 2, EltVT64, VR128X>,
537 X86VectorVTInfo< 8, EltVT64, VR512>,
538 vinsert128_insert>, VEX_W, EVEX_V512;
539
540 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
541 X86VectorVTInfo< 8, EltVT32, VR256X>,
542 X86VectorVTInfo<16, EltVT32, VR512>,
543 vinsert256_insert>, EVEX_V512;
544 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545}
546
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
548defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000549
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550// Codegen pattern with the alternative types,
551// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
552defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
553 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
555 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
556
557defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
558 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
559defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
560 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
561
562defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
563 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
564defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
565 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
566
567// Codegen pattern with the alternative types insert VEC128 into VEC256
568defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
572// Codegen pattern with the alternative types insert VEC128 into VEC512
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
577// Codegen pattern with the alternative types insert VEC256 into VEC512
578defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000584let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000585def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000586 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000587 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000588 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000590def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000591 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000593 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
595 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000596}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597
598//===----------------------------------------------------------------------===//
599// AVX-512 VECTOR EXTRACT
600//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601
Igor Breger7f69a992015-09-10 12:54:54 +0000602multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000603 X86VectorVTInfo From, X86VectorVTInfo To,
604 PatFrag vextract_extract,
605 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000606
607 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
608 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
609 // vextract_extract), we interesting only in patterns without mask,
610 // intrinsics pattern match generated bellow.
611 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
612 (ins From.RC:$src1, i32u8imm:$idx),
613 "vextract" # To.EltTypeName # "x" # To.NumElts,
614 "$idx, $src1", "$src1, $idx",
615 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
616 (iPTR imm)))]>,
617 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000618 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
619 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
622 [(store (To.VT (vextract_extract:$idx
623 (From.VT From.RC:$src1), (iPTR imm))),
624 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000625
Craig Toppere1cac152016-06-07 07:27:54 +0000626 let mayStore = 1, hasSideEffects = 0 in
627 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
628 (ins To.MemOp:$dst, To.KRCWM:$mask,
629 From.RC:$src1, i32u8imm:$idx),
630 "vextract" # To.EltTypeName # "x" # To.NumElts #
631 "\t{$idx, $src1, $dst {${mask}}|"
632 "$dst {${mask}}, $src1, $idx}",
633 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000634 }
Renato Golindb7ea862015-09-09 19:44:40 +0000635
Craig Topperd4e58072016-10-31 05:55:57 +0000636 def : Pat<(To.VT (vselect To.KRCWM:$mask,
637 (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm)),
639 To.RC:$src0)),
640 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
641 From.ZSuffix # "rrk")
642 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
643 (EXTRACT_get_vextract_imm To.RC:$ext))>;
644
645 def : Pat<(To.VT (vselect To.KRCWM:$mask,
646 (vextract_extract:$ext (From.VT From.RC:$src1),
647 (iPTR imm)),
648 To.ImmAllZerosV)),
649 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
650 From.ZSuffix # "rrkz")
651 To.KRCWM:$mask, From.RC:$src1,
652 (EXTRACT_get_vextract_imm To.RC:$ext))>;
653
Renato Golindb7ea862015-09-09 19:44:40 +0000654 // Intrinsic call with masking.
655 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000656 "x" # To.NumElts # "_" # From.Size)
657 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
658 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
659 From.ZSuffix # "rrk")
660 To.RC:$src0,
661 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
662 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000663
664 // Intrinsic call with zero-masking.
665 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000666 "x" # To.NumElts # "_" # From.Size)
667 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
668 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
669 From.ZSuffix # "rrkz")
670 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
671 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000672
673 // Intrinsic call without masking.
674 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000675 "x" # To.NumElts # "_" # From.Size)
676 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
677 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
678 From.ZSuffix # "rr")
679 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000680}
681
Igor Bregerdefab3c2015-10-08 12:55:01 +0000682// Codegen pattern for the alternative types
683multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
684 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000685 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000686 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000687 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
688 (To.VT (!cast<Instruction>(InstrStr#"rr")
689 From.RC:$src1,
690 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000691 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
692 (iPTR imm))), addr:$dst),
693 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
694 (EXTRACT_get_vextract_imm To.RC:$ext))>;
695 }
Igor Breger7f69a992015-09-10 12:54:54 +0000696}
697
698multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000699 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000700 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000701 X86VectorVTInfo<16, EltVT32, VR512>,
702 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000703 vextract128_extract,
704 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000705 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000706 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000707 X86VectorVTInfo< 8, EltVT64, VR512>,
708 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000709 vextract256_extract,
710 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000711 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
712 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000713 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000714 X86VectorVTInfo< 8, EltVT32, VR256X>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000716 vextract128_extract,
717 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000718 EVEX_V256, EVEX_CD8<32, CD8VT4>;
719 let Predicates = [HasVLX, HasDQI] in
720 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
721 X86VectorVTInfo< 4, EltVT64, VR256X>,
722 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000723 vextract128_extract,
724 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
726 let Predicates = [HasDQI] in {
727 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
728 X86VectorVTInfo< 8, EltVT64, VR512>,
729 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000730 vextract128_extract,
731 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
733 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
734 X86VectorVTInfo<16, EltVT32, VR512>,
735 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000736 vextract256_extract,
737 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000738 EVEX_V512, EVEX_CD8<32, CD8VT8>;
739 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000740}
741
Adam Nemet55536c62014-09-25 23:48:45 +0000742defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
743defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744
Igor Bregerdefab3c2015-10-08 12:55:01 +0000745// extract_subvector codegen patterns with the alternative types.
746// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
747defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
748 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
749defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
751
752defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000753 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000754defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
755 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
756
757defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
759defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
761
Craig Topper08a68572016-05-21 22:50:04 +0000762// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000763defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
764 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
765defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
766 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
767
768// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000769defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
770 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
771defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
772 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
773// Codegen pattern with the alternative types extract VEC256 from VEC512
774defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
775 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
776defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
777 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
778
Craig Topper5f3fef82016-05-22 07:40:58 +0000779// A 128-bit subvector extract from the first 256-bit vector position
780// is a subregister copy that needs no instruction.
781def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
782 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
783def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
784 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
785def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
786 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
787def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
788 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
789def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
790 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
791def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
792 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
793
794// A 256-bit subvector extract from the first 256-bit vector position
795// is a subregister copy that needs no instruction.
796def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
797 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
798def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
799 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
800def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
801 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
802def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
803 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
804def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
805 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
806def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
807 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
808
809let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000810// A 128-bit subvector insert to the first 512-bit vector position
811// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000812def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
814def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
815 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
816def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
817 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
818def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
819 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
820def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
821 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
822def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
823 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824
Craig Topper5f3fef82016-05-22 07:40:58 +0000825// A 256-bit subvector insert to the first 512-bit vector position
826// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000828 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000829def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000831def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000833def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000835def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000836 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000837def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000838 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840
841// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000842def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000843 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000844 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
846 EVEX;
847
Craig Topper03b849e2016-05-21 22:50:11 +0000848def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000849 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000850 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000852 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853
854//===---------------------------------------------------------------------===//
855// AVX-512 BROADCAST
856//---
Igor Breger131008f2016-05-01 08:40:00 +0000857// broadcast with a scalar argument.
858multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
859 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000860
Igor Breger131008f2016-05-01 08:40:00 +0000861 let isCodeGenOnly = 1 in {
862 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
863 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
864 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
865 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000866
Igor Breger131008f2016-05-01 08:40:00 +0000867 let Constraints = "$src0 = $dst" in
868 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
869 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
870 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000871 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000872 (vselect DestInfo.KRCWM:$mask,
873 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
874 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000875 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000876
877 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
878 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
879 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000880 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000881 (vselect DestInfo.KRCWM:$mask,
882 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
883 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000884 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000885 } // let isCodeGenOnly = 1 in
886}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000887
Igor Breger21296d22015-10-20 11:56:42 +0000888multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
889 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000890 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000891 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
892 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
893 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
894 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000895 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000896 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000897 (DestInfo.VT (X86VBroadcast
898 (SrcInfo.ScalarLdFrag addr:$src)))>,
899 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000900 }
Craig Toppere1cac152016-06-07 07:27:54 +0000901
Craig Topper80934372016-07-16 03:42:59 +0000902 def : Pat<(DestInfo.VT (X86VBroadcast
903 (SrcInfo.VT (scalar_to_vector
904 (SrcInfo.ScalarLdFrag addr:$src))))),
905 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
906 let AddedComplexity = 20 in
907 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
908 (X86VBroadcast
909 (SrcInfo.VT (scalar_to_vector
910 (SrcInfo.ScalarLdFrag addr:$src)))),
911 DestInfo.RC:$src0)),
912 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
913 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
914 let AddedComplexity = 30 in
915 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
916 (X86VBroadcast
917 (SrcInfo.VT (scalar_to_vector
918 (SrcInfo.ScalarLdFrag addr:$src)))),
919 DestInfo.ImmAllZerosV)),
920 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
921 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923
Craig Topper80934372016-07-16 03:42:59 +0000924multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000925 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000926 let Predicates = [HasAVX512] in
927 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
928 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
929 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000930
931 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000932 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000933 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000934 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000935 }
936}
937
Craig Topper80934372016-07-16 03:42:59 +0000938multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
939 AVX512VLVectorVTInfo _> {
940 let Predicates = [HasAVX512] in
941 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
942 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
943 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944
Craig Topper80934372016-07-16 03:42:59 +0000945 let Predicates = [HasVLX] in {
946 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
947 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
948 EVEX_V256;
949 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
950 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
951 EVEX_V128;
952 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953}
Craig Topper80934372016-07-16 03:42:59 +0000954defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
955 avx512vl_f32_info>;
956defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
957 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000959def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000960 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000961def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000962 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000963
Robert Khasanovcbc57032014-12-09 16:38:41 +0000964multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
965 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000966 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000967 (ins SrcRC:$src),
968 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000969 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970}
971
Robert Khasanovcbc57032014-12-09 16:38:41 +0000972multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
973 RegisterClass SrcRC, Predicate prd> {
974 let Predicates = [prd] in
975 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
976 let Predicates = [prd, HasVLX] in {
977 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
978 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
979 }
980}
981
Igor Breger0aeda372016-02-07 08:30:50 +0000982let isCodeGenOnly = 1 in {
983defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000984 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000985defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000986 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000987}
988let isAsmParserOnly = 1 in {
989 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
990 GR32, HasBWI>;
991 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000992 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000993}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000994defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
995 HasAVX512>;
996defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
997 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000998
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000999def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001000 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001001def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001002 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001003
Igor Breger21296d22015-10-20 11:56:42 +00001004// Provide aliases for broadcast from the same register class that
1005// automatically does the extract.
1006multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1007 X86VectorVTInfo SrcInfo> {
1008 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1009 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1010 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1011}
1012
1013multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1014 AVX512VLVectorVTInfo _, Predicate prd> {
1015 let Predicates = [prd] in {
1016 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1017 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1018 EVEX_V512;
1019 // Defined separately to avoid redefinition.
1020 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1021 }
1022 let Predicates = [prd, HasVLX] in {
1023 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1024 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1025 EVEX_V256;
1026 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1027 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001028 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029}
1030
Igor Breger21296d22015-10-20 11:56:42 +00001031defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1032 avx512vl_i8_info, HasBWI>;
1033defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1034 avx512vl_i16_info, HasBWI>;
1035defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1036 avx512vl_i32_info, HasAVX512>;
1037defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1038 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001039
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001040multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1041 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001042 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001043 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1044 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001045 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001046 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001047}
1048
Craig Topperbe351ee2016-10-01 06:01:23 +00001049let Predicates = [HasVLX, HasBWI] in {
1050 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1051 // This means we'll encounter truncated i32 loads; match that here.
1052 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1053 (VPBROADCASTWZ128m addr:$src)>;
1054 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1055 (VPBROADCASTWZ256m addr:$src)>;
1056 def : Pat<(v8i16 (X86VBroadcast
1057 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1058 (VPBROADCASTWZ128m addr:$src)>;
1059 def : Pat<(v16i16 (X86VBroadcast
1060 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1061 (VPBROADCASTWZ256m addr:$src)>;
1062}
1063
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001064//===----------------------------------------------------------------------===//
1065// AVX-512 BROADCAST SUBVECTORS
1066//
1067
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001068defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1069 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001070 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001071defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1072 v16f32_info, v4f32x_info>,
1073 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1074defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1075 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001076 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001077defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1078 v8f64_info, v4f64x_info>, VEX_W,
1079 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1080
Craig Topper715ad7f2016-10-16 23:29:51 +00001081let Predicates = [HasAVX512] in {
1082def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1083 (VBROADCASTI64X4rm addr:$src)>;
1084def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1085 (VBROADCASTI64X4rm addr:$src)>;
1086
1087// Provide fallback in case the load node that is used in the patterns above
1088// is used by additional users, which prevents the pattern selection.
1089def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1090 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1091 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001092def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1093 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1094 (v4f64 VR256X:$src), 1)>;
1095def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1096 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1097 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001098def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1099 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1100 (v8i32 VR256X:$src), 1)>;
1101def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1102 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1103 (v16i16 VR256X:$src), 1)>;
1104def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1105 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1106 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001107
1108def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1109 (VBROADCASTI32X4rm addr:$src)>;
1110def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1111 (VBROADCASTI32X4rm addr:$src)>;
1112
1113// Provide fallback in case the load node that is used in the patterns above
1114// is used by additional users, which prevents the pattern selection.
1115def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1116 (VINSERTF64x4Zrr
1117 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1118 VR128X:$src, sub_xmm),
1119 VR128X:$src, 1),
1120 (EXTRACT_SUBREG
1121 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1122 VR128X:$src, sub_xmm),
1123 VR128X:$src, 1)), sub_ymm), 1)>;
1124def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1125 (VINSERTI64x4Zrr
1126 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1127 VR128X:$src, sub_xmm),
1128 VR128X:$src, 1),
1129 (EXTRACT_SUBREG
1130 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1131 VR128X:$src, sub_xmm),
1132 VR128X:$src, 1)), sub_ymm), 1)>;
1133
1134def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1135 (VINSERTI64x4Zrr
1136 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1137 VR128X:$src, sub_xmm),
1138 VR128X:$src, 1),
1139 (EXTRACT_SUBREG
1140 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1141 VR128X:$src, sub_xmm),
1142 VR128X:$src, 1)), sub_ymm), 1)>;
1143def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1144 (VINSERTI64x4Zrr
1145 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1146 VR128X:$src, sub_xmm),
1147 VR128X:$src, 1),
1148 (EXTRACT_SUBREG
1149 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1150 VR128X:$src, sub_xmm),
1151 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001152}
1153
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001154let Predicates = [HasVLX] in {
1155defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1156 v8i32x_info, v4i32x_info>,
1157 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1158defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1159 v8f32x_info, v4f32x_info>,
1160 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001161
1162def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1163 (VBROADCASTI32X4Z256rm addr:$src)>;
1164def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1165 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001166
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001167// Provide fallback in case the load node that is used in the patterns above
1168// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001169def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001170 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001171 (v4f32 VR128X:$src), 1)>;
1172def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001173 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001174 (v4i32 VR128X:$src), 1)>;
1175def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001176 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001177 (v8i16 VR128X:$src), 1)>;
1178def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001179 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001180 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001181}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001182
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001183let Predicates = [HasVLX, HasDQI] in {
1184defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1185 v4i64x_info, v2i64x_info>, VEX_W,
1186 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1187defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1188 v4f64x_info, v2f64x_info>, VEX_W,
1189 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001190
1191// Provide fallback in case the load node that is used in the patterns above
1192// is used by additional users, which prevents the pattern selection.
1193def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1194 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1195 (v2f64 VR128X:$src), 1)>;
1196def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1197 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1198 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001199}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001200
1201let Predicates = [HasVLX, NoDQI] in {
1202def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1203 (VBROADCASTF32X4Z256rm addr:$src)>;
1204def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1205 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001206
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001207// Provide fallback in case the load node that is used in the patterns above
1208// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001209def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001210 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001211 (v2f64 VR128X:$src), 1)>;
1212def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001213 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1214 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001215}
1216
Craig Topper715ad7f2016-10-16 23:29:51 +00001217let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001218def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1219 (VBROADCASTF32X4rm addr:$src)>;
1220def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1221 (VBROADCASTI32X4rm addr:$src)>;
1222
1223def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1224 (VINSERTF64x4Zrr
1225 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1226 VR128X:$src, sub_xmm),
1227 VR128X:$src, 1),
1228 (EXTRACT_SUBREG
1229 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1230 VR128X:$src, sub_xmm),
1231 VR128X:$src, 1)), sub_ymm), 1)>;
1232def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1233 (VINSERTI64x4Zrr
1234 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1235 VR128X:$src, sub_xmm),
1236 VR128X:$src, 1),
1237 (EXTRACT_SUBREG
1238 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1239 VR128X:$src, sub_xmm),
1240 VR128X:$src, 1)), sub_ymm), 1)>;
1241
Craig Topper715ad7f2016-10-16 23:29:51 +00001242def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1243 (VBROADCASTF64X4rm addr:$src)>;
1244def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1245 (VBROADCASTI64X4rm addr:$src)>;
1246
1247// Provide fallback in case the load node that is used in the patterns above
1248// is used by additional users, which prevents the pattern selection.
1249def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1250 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1251 (v8f32 VR256X:$src), 1)>;
1252def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1253 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1254 (v8i32 VR256X:$src), 1)>;
1255}
1256
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001257let Predicates = [HasDQI] in {
1258defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1259 v8i64_info, v2i64x_info>, VEX_W,
1260 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1261defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1262 v16i32_info, v8i32x_info>,
1263 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1264defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1265 v8f64_info, v2f64x_info>, VEX_W,
1266 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1267defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1268 v16f32_info, v8f32x_info>,
1269 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001270
1271// Provide fallback in case the load node that is used in the patterns above
1272// is used by additional users, which prevents the pattern selection.
1273def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1274 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1275 (v8f32 VR256X:$src), 1)>;
1276def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1277 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1278 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001279
1280def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1281 (VINSERTF32x8Zrr
1282 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1283 VR128X:$src, sub_xmm),
1284 VR128X:$src, 1),
1285 (EXTRACT_SUBREG
1286 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1287 VR128X:$src, sub_xmm),
1288 VR128X:$src, 1)), sub_ymm), 1)>;
1289def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1290 (VINSERTI32x8Zrr
1291 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1292 VR128X:$src, sub_xmm),
1293 VR128X:$src, 1),
1294 (EXTRACT_SUBREG
1295 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1296 VR128X:$src, sub_xmm),
1297 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001298}
Adam Nemet73f72e12014-06-27 00:43:38 +00001299
Igor Bregerfa798a92015-11-02 07:39:36 +00001300multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001301 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001302 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001303 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001304 EVEX_V512;
1305 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001306 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001307 EVEX_V256;
1308}
1309
1310multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001311 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1312 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001313
1314 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001315 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1316 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001317}
1318
Craig Topper51e052f2016-10-15 16:26:02 +00001319defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1320 avx512vl_i32_info, avx512vl_i64_info>;
1321defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1322 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001323
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001324def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001325 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001326def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1327 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1328
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001329def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001330 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001331def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1332 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001333
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334//===----------------------------------------------------------------------===//
1335// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1336//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001337multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1338 X86VectorVTInfo _, RegisterClass KRC> {
1339 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001340 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001341 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342}
1343
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001344multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001345 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1346 let Predicates = [HasCDI] in
1347 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1348 let Predicates = [HasCDI, HasVLX] in {
1349 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1350 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1351 }
1352}
1353
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001354defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001355 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001356defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001357 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358
1359//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001360// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001361multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001362let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001363 // The index operand in the pattern should really be an integer type. However,
1364 // if we do that and it happens to come from a bitcast, then it becomes
1365 // difficult to find the bitcast needed to convert the index to the
1366 // destination type for the passthru since it will be folded with the bitcast
1367 // of the index operand.
1368 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001369 (ins _.RC:$src2, _.RC:$src3),
1370 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001371 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001372 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373
Craig Topper4fa3b502016-09-06 06:56:59 +00001374 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375 (ins _.RC:$src2, _.MemOp:$src3),
1376 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001377 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001378 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001379 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001380 }
1381}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001382multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001384 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001385 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001386 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1387 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1388 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001389 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001390 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1391 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001392}
1393
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001394multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001395 AVX512VLVectorVTInfo VTInfo> {
1396 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1397 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001398 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001399 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1400 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1401 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1402 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001403 }
1404}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001405
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001406multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001407 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001408 Predicate Prd> {
1409 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001410 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001411 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001412 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1413 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001414 }
1415}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001416
Craig Topperaad5f112015-11-30 00:13:24 +00001417defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001418 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001419defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001420 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001421defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001422 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001423 VEX_W, EVEX_CD8<16, CD8VF>;
1424defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001425 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001426 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001427defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001428 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001429defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001430 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001431
Craig Topperaad5f112015-11-30 00:13:24 +00001432// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001433multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001434 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001435let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001436 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1437 (ins IdxVT.RC:$src2, _.RC:$src3),
1438 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001439 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1440 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001441
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1443 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1444 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001445 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001446 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001447 EVEX_4V, AVX5128IBase;
1448 }
1449}
1450multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001451 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001452 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001453 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1454 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1455 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1456 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001457 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001458 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1459 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001460}
1461
1462multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001463 AVX512VLVectorVTInfo VTInfo,
1464 AVX512VLVectorVTInfo ShuffleMask> {
1465 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001466 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001467 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001468 ShuffleMask.info512>, EVEX_V512;
1469 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001470 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001471 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001472 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001473 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001474 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001475 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001476 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1477 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001478 }
1479}
1480
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001481multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001482 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001483 AVX512VLVectorVTInfo Idx,
1484 Predicate Prd> {
1485 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001486 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1487 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001488 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001489 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1490 Idx.info128>, EVEX_V128;
1491 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1492 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493 }
1494}
1495
Craig Toppera47576f2015-11-26 20:21:29 +00001496defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001497 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001498defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001499 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001500defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1501 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1502 VEX_W, EVEX_CD8<16, CD8VF>;
1503defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1504 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1505 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001506defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001507 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001508defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001509 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001510
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001511//===----------------------------------------------------------------------===//
1512// AVX-512 - BLEND using mask
1513//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001514multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1515 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001516 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001517 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1518 (ins _.RC:$src1, _.RC:$src2),
1519 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001520 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001521 []>, EVEX_4V;
1522 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1523 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001524 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001525 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001526 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001527 (_.VT _.RC:$src2),
1528 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001529 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001530 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1531 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1532 !strconcat(OpcodeStr,
1533 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1534 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001535 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001536 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1537 (ins _.RC:$src1, _.MemOp:$src2),
1538 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001539 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001540 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1541 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1542 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001543 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001544 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001545 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1546 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1547 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001548 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001549 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001550 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1551 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1552 !strconcat(OpcodeStr,
1553 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1554 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1555 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001556}
1557multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1558
1559 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1560 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1561 !strconcat(OpcodeStr,
1562 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1563 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001564 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1565 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1566 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001567 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001568
Craig Toppere1cac152016-06-07 07:27:54 +00001569 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001570 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1571 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1572 !strconcat(OpcodeStr,
1573 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1574 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001575 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001577}
1578
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001579multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1580 AVX512VLVectorVTInfo VTInfo> {
1581 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1582 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001583
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001584 let Predicates = [HasVLX] in {
1585 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1586 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1587 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1588 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1589 }
1590}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001591
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001592multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1593 AVX512VLVectorVTInfo VTInfo> {
1594 let Predicates = [HasBWI] in
1595 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001596
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001597 let Predicates = [HasBWI, HasVLX] in {
1598 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1599 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1600 }
1601}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001604defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1605defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1606defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1607defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1608defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1609defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001610
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001611
Craig Topper0fcf9252016-06-07 07:27:51 +00001612let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1614 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001615 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001616 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001617 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1618 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619
1620def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1621 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001622 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001623 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001624 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1625 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001627//===----------------------------------------------------------------------===//
1628// Compare Instructions
1629//===----------------------------------------------------------------------===//
1630
1631// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001632
1633multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1634
1635 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1636 (outs _.KRC:$dst),
1637 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1638 "vcmp${cc}"#_.Suffix,
1639 "$src2, $src1", "$src1, $src2",
1640 (OpNode (_.VT _.RC:$src1),
1641 (_.VT _.RC:$src2),
1642 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001643 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1644 (outs _.KRC:$dst),
1645 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1646 "vcmp${cc}"#_.Suffix,
1647 "$src2, $src1", "$src1, $src2",
1648 (OpNode (_.VT _.RC:$src1),
1649 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1650 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001651
1652 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1653 (outs _.KRC:$dst),
1654 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1655 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001656 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001657 (OpNodeRnd (_.VT _.RC:$src1),
1658 (_.VT _.RC:$src2),
1659 imm:$cc,
1660 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1661 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001662 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001663 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1664 (outs VK1:$dst),
1665 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1666 "vcmp"#_.Suffix,
1667 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1668 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1669 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001670 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001671 "vcmp"#_.Suffix,
1672 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1673 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1674
1675 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1676 (outs _.KRC:$dst),
1677 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1678 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001679 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001680 EVEX_4V, EVEX_B;
1681 }// let isAsmParserOnly = 1, hasSideEffects = 0
1682
1683 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001684 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001685 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1686 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1687 !strconcat("vcmp${cc}", _.Suffix,
1688 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1689 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1690 _.FRC:$src2,
1691 imm:$cc))],
1692 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001693 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1694 (outs _.KRC:$dst),
1695 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1696 !strconcat("vcmp${cc}", _.Suffix,
1697 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1698 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1699 (_.ScalarLdFrag addr:$src2),
1700 imm:$cc))],
1701 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001702 }
1703}
1704
1705let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001706 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1707 AVX512XSIi8Base;
1708 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1709 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001710}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001712multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001713 X86VectorVTInfo _, bit IsCommutable> {
1714 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001716 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1717 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1718 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1720 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001721 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1722 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1723 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1724 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001726 def rrk : AVX512BI<opc, MRMSrcReg,
1727 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1728 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1729 "$dst {${mask}}, $src1, $src2}"),
1730 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1731 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1732 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001733 def rmk : AVX512BI<opc, MRMSrcMem,
1734 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1735 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1736 "$dst {${mask}}, $src1, $src2}"),
1737 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1738 (OpNode (_.VT _.RC:$src1),
1739 (_.VT (bitconvert
1740 (_.LdFrag addr:$src2))))))],
1741 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001742}
1743
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001744multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001745 X86VectorVTInfo _, bit IsCommutable> :
1746 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001747 def rmb : AVX512BI<opc, MRMSrcMem,
1748 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1749 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1750 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1751 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1752 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1753 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1754 def rmbk : AVX512BI<opc, MRMSrcMem,
1755 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1756 _.ScalarMemOp:$src2),
1757 !strconcat(OpcodeStr,
1758 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1759 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1760 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1761 (OpNode (_.VT _.RC:$src1),
1762 (X86VBroadcast
1763 (_.ScalarLdFrag addr:$src2)))))],
1764 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001765}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001767multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001768 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1769 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001770 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001771 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1772 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001773
1774 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001775 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1776 IsCommutable>, EVEX_V256;
1777 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1778 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001779 }
1780}
1781
1782multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1783 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001784 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001785 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001786 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1787 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001788
1789 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001790 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1791 IsCommutable>, EVEX_V256;
1792 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1793 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001794 }
1795}
1796
1797defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001798 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001799 EVEX_CD8<8, CD8VF>;
1800
1801defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001802 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001803 EVEX_CD8<16, CD8VF>;
1804
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001806 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001807 EVEX_CD8<32, CD8VF>;
1808
Robert Khasanovf70f7982014-09-18 14:06:55 +00001809defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001810 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001811 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1812
1813defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1814 avx512vl_i8_info, HasBWI>,
1815 EVEX_CD8<8, CD8VF>;
1816
1817defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1818 avx512vl_i16_info, HasBWI>,
1819 EVEX_CD8<16, CD8VF>;
1820
Robert Khasanovf70f7982014-09-18 14:06:55 +00001821defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001822 avx512vl_i32_info, HasAVX512>,
1823 EVEX_CD8<32, CD8VF>;
1824
Robert Khasanovf70f7982014-09-18 14:06:55 +00001825defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001826 avx512vl_i64_info, HasAVX512>,
1827 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828
Craig Topper8b9e6712016-09-02 04:25:30 +00001829let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001830def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001831 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001832 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1833 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834
1835def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001836 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001837 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1838 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840
Robert Khasanov29e3b962014-08-27 09:34:37 +00001841multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1842 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001843 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001844 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001845 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001846 !strconcat("vpcmp${cc}", Suffix,
1847 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001848 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1849 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1851 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001852 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001853 !strconcat("vpcmp${cc}", Suffix,
1854 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001855 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1856 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001857 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001858 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1859 def rrik : AVX512AIi8<opc, MRMSrcReg,
1860 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001861 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001862 !strconcat("vpcmp${cc}", Suffix,
1863 "\t{$src2, $src1, $dst {${mask}}|",
1864 "$dst {${mask}}, $src1, $src2}"),
1865 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1866 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001867 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001868 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 def rmik : AVX512AIi8<opc, MRMSrcMem,
1870 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001871 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001872 !strconcat("vpcmp${cc}", Suffix,
1873 "\t{$src2, $src1, $dst {${mask}}|",
1874 "$dst {${mask}}, $src1, $src2}"),
1875 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1876 (OpNode (_.VT _.RC:$src1),
1877 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001878 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001879 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1880
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001881 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001882 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001883 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001884 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001885 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1886 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001887 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001888 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001889 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001890 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001891 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1892 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001893 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001894 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1895 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001896 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001897 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001898 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1899 "$dst {${mask}}, $src1, $src2, $cc}"),
1900 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001901 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1903 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001904 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001905 !strconcat("vpcmp", Suffix,
1906 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1907 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001908 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909 }
1910}
1911
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001913 X86VectorVTInfo _> :
1914 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001915 def rmib : AVX512AIi8<opc, MRMSrcMem,
1916 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001917 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001918 !strconcat("vpcmp${cc}", Suffix,
1919 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1920 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1921 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1922 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001923 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001924 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1925 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1926 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001927 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001928 !strconcat("vpcmp${cc}", Suffix,
1929 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1930 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1931 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1932 (OpNode (_.VT _.RC:$src1),
1933 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001934 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001935 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001936
Robert Khasanov29e3b962014-08-27 09:34:37 +00001937 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001938 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001939 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1940 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001941 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001942 !strconcat("vpcmp", Suffix,
1943 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1944 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1945 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1946 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1947 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001948 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001949 !strconcat("vpcmp", Suffix,
1950 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1951 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1952 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1953 }
1954}
1955
1956multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1957 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1958 let Predicates = [prd] in
1959 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1960
1961 let Predicates = [prd, HasVLX] in {
1962 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1963 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1964 }
1965}
1966
1967multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1968 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1969 let Predicates = [prd] in
1970 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1971 EVEX_V512;
1972
1973 let Predicates = [prd, HasVLX] in {
1974 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1975 EVEX_V256;
1976 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1977 EVEX_V128;
1978 }
1979}
1980
1981defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1982 HasBWI>, EVEX_CD8<8, CD8VF>;
1983defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1984 HasBWI>, EVEX_CD8<8, CD8VF>;
1985
1986defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1987 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1988defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1989 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1990
Robert Khasanovf70f7982014-09-18 14:06:55 +00001991defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001992 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001993defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001994 HasAVX512>, EVEX_CD8<32, CD8VF>;
1995
Robert Khasanovf70f7982014-09-18 14:06:55 +00001996defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001997 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001998defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001999 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002000
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002001multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002003 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2004 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2005 "vcmp${cc}"#_.Suffix,
2006 "$src2, $src1", "$src1, $src2",
2007 (X86cmpm (_.VT _.RC:$src1),
2008 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002009 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002010
Craig Toppere1cac152016-06-07 07:27:54 +00002011 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2012 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2013 "vcmp${cc}"#_.Suffix,
2014 "$src2, $src1", "$src1, $src2",
2015 (X86cmpm (_.VT _.RC:$src1),
2016 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2017 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002018
Craig Toppere1cac152016-06-07 07:27:54 +00002019 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2020 (outs _.KRC:$dst),
2021 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2022 "vcmp${cc}"#_.Suffix,
2023 "${src2}"##_.BroadcastStr##", $src1",
2024 "$src1, ${src2}"##_.BroadcastStr,
2025 (X86cmpm (_.VT _.RC:$src1),
2026 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2027 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002028 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002029 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002030 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2031 (outs _.KRC:$dst),
2032 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2033 "vcmp"#_.Suffix,
2034 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2035
2036 let mayLoad = 1 in {
2037 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2038 (outs _.KRC:$dst),
2039 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2040 "vcmp"#_.Suffix,
2041 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2042
2043 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2044 (outs _.KRC:$dst),
2045 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2046 "vcmp"#_.Suffix,
2047 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2048 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2049 }
2050 }
2051}
2052
2053multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2054 // comparison code form (VCMP[EQ/LT/LE/...]
2055 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2056 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2057 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002058 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002059 (X86cmpmRnd (_.VT _.RC:$src1),
2060 (_.VT _.RC:$src2),
2061 imm:$cc,
2062 (i32 FROUND_NO_EXC))>, EVEX_B;
2063
2064 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2065 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2066 (outs _.KRC:$dst),
2067 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2068 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002069 "$cc, {sae}, $src2, $src1",
2070 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002071 }
2072}
2073
2074multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2075 let Predicates = [HasAVX512] in {
2076 defm Z : avx512_vcmp_common<_.info512>,
2077 avx512_vcmp_sae<_.info512>, EVEX_V512;
2078
2079 }
2080 let Predicates = [HasAVX512,HasVLX] in {
2081 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2082 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002083 }
2084}
2085
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002086defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2087 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2088defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2089 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002090
2091def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2092 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002093 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2094 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002095 imm:$cc), VK8)>;
2096def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2097 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002098 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2099 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100 imm:$cc), VK8)>;
2101def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2102 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002103 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2104 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002106
Asaf Badouh572bbce2015-09-20 08:46:07 +00002107// ----------------------------------------------------------------
2108// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002109//handle fpclass instruction mask = op(reg_scalar,imm)
2110// op(mem_scalar,imm)
2111multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2112 X86VectorVTInfo _, Predicate prd> {
2113 let Predicates = [prd] in {
2114 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2115 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002116 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002117 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2118 (i32 imm:$src2)))], NoItinerary>;
2119 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2120 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2121 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002122 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002123 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002124 (OpNode (_.VT _.RC:$src1),
2125 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002126 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002127 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2128 (ins _.MemOp:$src1, i32u8imm:$src2),
2129 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002130 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002131 [(set _.KRC:$dst,
2132 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2133 (i32 imm:$src2)))], NoItinerary>;
2134 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2135 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2136 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002137 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002138 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002139 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2140 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2141 }
2142 }
2143}
2144
Asaf Badouh572bbce2015-09-20 08:46:07 +00002145//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2146// fpclass(reg_vec, mem_vec, imm)
2147// fpclass(reg_vec, broadcast(eltVt), imm)
2148multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2149 X86VectorVTInfo _, string mem, string broadcast>{
2150 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2151 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002152 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002153 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2154 (i32 imm:$src2)))], NoItinerary>;
2155 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2156 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2157 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002158 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002159 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002160 (OpNode (_.VT _.RC:$src1),
2161 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002162 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2163 (ins _.MemOp:$src1, i32u8imm:$src2),
2164 OpcodeStr##_.Suffix##mem#
2165 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002166 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002167 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2168 (i32 imm:$src2)))], NoItinerary>;
2169 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2170 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2171 OpcodeStr##_.Suffix##mem#
2172 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002173 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002174 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2175 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2176 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2177 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2178 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2179 _.BroadcastStr##", $dst|$dst, ${src1}"
2180 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002181 [(set _.KRC:$dst,(OpNode
2182 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002183 (_.ScalarLdFrag addr:$src1))),
2184 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2185 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2186 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2187 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2188 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2189 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002190 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2191 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002192 (_.ScalarLdFrag addr:$src1))),
2193 (i32 imm:$src2))))], NoItinerary>,
2194 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002195}
2196
Asaf Badouh572bbce2015-09-20 08:46:07 +00002197multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002198 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002199 string broadcast>{
2200 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002201 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002202 broadcast>, EVEX_V512;
2203 }
2204 let Predicates = [prd, HasVLX] in {
2205 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2206 broadcast>, EVEX_V128;
2207 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2208 broadcast>, EVEX_V256;
2209 }
2210}
2211
2212multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002213 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002214 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002215 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002216 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002217 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2218 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2219 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2220 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2221 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002222}
2223
Asaf Badouh696e8e02015-10-18 11:04:38 +00002224defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2225 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002226
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002227//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002228// Mask register copy, including
2229// - copy between mask registers
2230// - load/store mask registers
2231// - copy from GPR to mask register and vice versa
2232//
2233multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2234 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002235 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002236 let hasSideEffects = 0 in
2237 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2238 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2239 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2240 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2241 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2242 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2243 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2244 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002245}
2246
2247multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2248 string OpcodeStr,
2249 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002250 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002252 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002254 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255 }
2256}
2257
Robert Khasanov74acbb72014-07-23 14:49:42 +00002258let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002259 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002260 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2261 VEX, PD;
2262
2263let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002264 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002265 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002266 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002267
2268let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002269 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2270 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002271 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2272 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002273 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2274 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002275 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2276 VEX, XD, VEX_W;
2277}
2278
2279// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002280def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2281 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2282def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2283 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2284
2285def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2286 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2287def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2288 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2289
2290def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002291 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002292def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002293 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002294 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2295
2296def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002297 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2298def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2299 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002300def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002301 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002302 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2303
2304def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2305 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2306def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2307 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2308def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2309 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2310def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2311 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312
Robert Khasanov74acbb72014-07-23 14:49:42 +00002313// Load/store kreg
2314let Predicates = [HasDQI] in {
2315 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2316 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002317 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2318 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002319
2320 def : Pat<(store VK4:$src, addr:$dst),
2321 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2322 def : Pat<(store VK2:$src, addr:$dst),
2323 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002324 def : Pat<(store VK1:$src, addr:$dst),
2325 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002326
2327 def : Pat<(v2i1 (load addr:$src)),
2328 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2329 def : Pat<(v4i1 (load addr:$src)),
2330 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002331}
2332let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002333 def : Pat<(store VK1:$src, addr:$dst),
2334 (MOV8mr addr:$dst,
2335 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2336 sub_8bit))>;
2337 def : Pat<(store VK2:$src, addr:$dst),
2338 (MOV8mr addr:$dst,
2339 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2340 sub_8bit))>;
2341 def : Pat<(store VK4:$src, addr:$dst),
2342 (MOV8mr addr:$dst,
2343 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002344 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002345 def : Pat<(store VK8:$src, addr:$dst),
2346 (MOV8mr addr:$dst,
2347 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2348 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002349
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002350 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002351 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002352 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002353 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002354 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002355 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002356}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002357
Robert Khasanov74acbb72014-07-23 14:49:42 +00002358let Predicates = [HasAVX512] in {
2359 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002361 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002362 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002363 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2364 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002365}
2366let Predicates = [HasBWI] in {
2367 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2368 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002369 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2370 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002371 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2372 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002373 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2374 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002375}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002376
Robert Khasanov74acbb72014-07-23 14:49:42 +00002377let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002378 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002379 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2380 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002381
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002382 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002383 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002384
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002385 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2386 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2387
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002388 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002389 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002390 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2391 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002392 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002393
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002394 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002395 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002396 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2397 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002398 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002399
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002400 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002401 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002402
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002403 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002404 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002405
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002406 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002407 (EXTRACT_SUBREG
2408 (AND32ri8 (KMOVWrk
2409 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002410
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002411 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002412 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002413
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002414 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002415 (AND64ri8 (SUBREG_TO_REG (i64 0),
2416 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002417
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002418 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002419 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002420 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002421
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002422 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002423 (EXTRACT_SUBREG
2424 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2425 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002426
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002427 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002428 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002429}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002430def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2431 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2432def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2433 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2434def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2435 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2436def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2437 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2438def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2439 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2440def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2441 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002442
Igor Bregerd6c187b2016-01-27 08:43:25 +00002443def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2444def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2445def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2446
Igor Bregera77b14d2016-08-11 12:13:46 +00002447def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2448def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2449def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2450def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2451def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2452def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453
2454// Mask unary operation
2455// - KNOT
2456multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002457 RegisterClass KRC, SDPatternOperator OpNode,
2458 Predicate prd> {
2459 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002461 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 [(set KRC:$dst, (OpNode KRC:$src))]>;
2463}
2464
Robert Khasanov74acbb72014-07-23 14:49:42 +00002465multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2466 SDPatternOperator OpNode> {
2467 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2468 HasDQI>, VEX, PD;
2469 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2470 HasAVX512>, VEX, PS;
2471 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2472 HasBWI>, VEX, PD, VEX_W;
2473 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2474 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475}
2476
Craig Topper7b9cc142016-11-03 06:04:28 +00002477defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002479multiclass avx512_mask_unop_int<string IntName, string InstName> {
2480 let Predicates = [HasAVX512] in
2481 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2482 (i16 GR16:$src)),
2483 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2484 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2485}
2486defm : avx512_mask_unop_int<"knot", "KNOT">;
2487
Robert Khasanov74acbb72014-07-23 14:49:42 +00002488// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002489let Predicates = [HasAVX512, NoDQI] in
2490def : Pat<(vnot VK8:$src),
2491 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2492
2493def : Pat<(vnot VK4:$src),
2494 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2495def : Pat<(vnot VK2:$src),
2496 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497
2498// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002499// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002501 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002502 Predicate prd, bit IsCommutable> {
2503 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2505 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002506 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2508}
2509
Robert Khasanov595683d2014-07-28 13:46:45 +00002510multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002511 SDPatternOperator OpNode, bit IsCommutable,
2512 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002513 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002514 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002515 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002516 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002517 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002518 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002519 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002520 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521}
2522
2523def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2524def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002525// These nodes use 'vnot' instead of 'not' to support vectors.
2526def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2527def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528
Craig Topper7b9cc142016-11-03 06:04:28 +00002529defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2530defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2531defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2532defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2533defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2534defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002535
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536multiclass avx512_mask_binop_int<string IntName, string InstName> {
2537 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002538 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2539 (i16 GR16:$src1), (i16 GR16:$src2)),
2540 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2541 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2542 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543}
2544
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545defm : avx512_mask_binop_int<"kand", "KAND">;
2546defm : avx512_mask_binop_int<"kandn", "KANDN">;
2547defm : avx512_mask_binop_int<"kor", "KOR">;
2548defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2549defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002550
Craig Topper7b9cc142016-11-03 06:04:28 +00002551multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2552 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002553 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2554 // for the DQI set, this type is legal and KxxxB instruction is used
2555 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002556 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002557 (COPY_TO_REGCLASS
2558 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2559 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2560
2561 // All types smaller than 8 bits require conversion anyway
2562 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2563 (COPY_TO_REGCLASS (Inst
2564 (COPY_TO_REGCLASS VK1:$src1, VK16),
2565 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002566 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002567 (COPY_TO_REGCLASS (Inst
2568 (COPY_TO_REGCLASS VK2:$src1, VK16),
2569 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002570 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002571 (COPY_TO_REGCLASS (Inst
2572 (COPY_TO_REGCLASS VK4:$src1, VK16),
2573 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574}
2575
Craig Topper7b9cc142016-11-03 06:04:28 +00002576defm : avx512_binop_pat<and, and, KANDWrr>;
2577defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2578defm : avx512_binop_pat<or, or, KORWrr>;
2579defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2580defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002583multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2584 RegisterClass KRCSrc, Predicate prd> {
2585 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002586 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002587 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2588 (ins KRC:$src1, KRC:$src2),
2589 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2590 VEX_4V, VEX_L;
2591
2592 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2593 (!cast<Instruction>(NAME##rr)
2594 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2595 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2596 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597}
2598
Igor Bregera54a1a82015-09-08 13:10:00 +00002599defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2600defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2601defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002603// Mask bit testing
2604multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002605 SDNode OpNode, Predicate prd> {
2606 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002608 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2610}
2611
Igor Breger5ea0a6812015-08-31 13:30:19 +00002612multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2613 Predicate prdW = HasAVX512> {
2614 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2615 VEX, PD;
2616 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2617 VEX, PS;
2618 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2619 VEX, PS, VEX_W;
2620 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2621 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622}
2623
2624defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002625defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002626
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627// Mask shift
2628multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2629 SDNode OpNode> {
2630 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002631 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002632 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002633 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002634 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2635}
2636
2637multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2638 SDNode OpNode> {
2639 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002640 VEX, TAPD, VEX_W;
2641 let Predicates = [HasDQI] in
2642 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2643 VEX, TAPD;
2644 let Predicates = [HasBWI] in {
2645 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2646 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002647 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2648 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002649 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002650}
2651
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002652defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2653defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002654
2655// Mask setting all 0s or 1s
2656multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2657 let Predicates = [HasAVX512] in
2658 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2659 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2660 [(set KRC:$dst, (VT Val))]>;
2661}
2662
2663multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002664 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002665 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002666 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2667 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668}
2669
2670defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2671defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2672
2673// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2674let Predicates = [HasAVX512] in {
2675 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002676 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2677 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002679 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2680 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002681 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002682 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2683 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002684}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002685
2686// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2687multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2688 RegisterClass RC, ValueType VT> {
2689 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2690 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002691
Igor Bregerf1bd7612016-03-06 07:46:03 +00002692 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002693 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002694}
2695
2696defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2697defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2698defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2699defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2700defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2701
2702defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2703defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2704defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2705defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2706
2707defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2708defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2709defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2710
2711defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2712defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2713
2714defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002715
Igor Breger999ac752016-03-08 15:21:25 +00002716def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002717 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002718 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2719 VK2))>;
2720def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002721 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002722 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2723 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002724def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2725 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002726def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2727 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002728def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2729 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2730
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002731
Igor Breger86724082016-08-14 05:25:07 +00002732// Patterns for kmask shift
2733multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2734 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002735 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002736 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002737 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002738 RC))>;
2739 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002740 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002741 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002742 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002743 RC))>;
2744}
2745
2746defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2747defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2748defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002749//===----------------------------------------------------------------------===//
2750// AVX-512 - Aligned and unaligned load and store
2751//
2752
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753
2754multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002755 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002756 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757 let hasSideEffects = 0 in {
2758 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002760 _.ExeDomain>, EVEX;
2761 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2762 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002763 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002764 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002765 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2766 (_.VT _.RC:$src),
2767 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002768 EVEX, EVEX_KZ;
2769
Craig Topper4e7b8882016-10-03 02:00:29 +00002770 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002771 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002772 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2775 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002777 let Constraints = "$src0 = $dst" in {
2778 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2779 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2780 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2781 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002782 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002783 (_.VT _.RC:$src1),
2784 (_.VT _.RC:$src0))))], _.ExeDomain>,
2785 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002786 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2788 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2790 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002791 [(set _.RC:$dst, (_.VT
2792 (vselect _.KRCWM:$mask,
2793 (_.VT (bitconvert (ld_frag addr:$src1))),
2794 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002795 }
Craig Toppere1cac152016-06-07 07:27:54 +00002796 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002797 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2798 (ins _.KRCWM:$mask, _.MemOp:$src),
2799 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2800 "${dst} {${mask}} {z}, $src}",
2801 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2802 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2803 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002804 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002805 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2806 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2807
2808 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2809 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2810
2811 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2812 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2813 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814}
2815
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002816multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2817 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002818 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002819 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002820 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002821 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822
2823 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002824 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002825 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002828 }
2829}
2830
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002831multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2832 AVX512VLVectorVTInfo _,
2833 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002834 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002835 let Predicates = [prd] in
2836 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002837 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002838
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002839 let Predicates = [prd, HasVLX] in {
2840 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002841 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002842 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002843 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002844 }
2845}
2846
2847multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002848 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002849
Craig Topper99f6b622016-05-01 01:03:56 +00002850 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002851 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2852 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2853 [], _.ExeDomain>, EVEX;
2854 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2855 (ins _.KRCWM:$mask, _.RC:$src),
2856 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2857 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002858 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002859 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002860 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002861 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002862 "${dst} {${mask}} {z}, $src}",
2863 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002864 }
Igor Breger81b79de2015-11-19 07:43:43 +00002865
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002866 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002867 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002868 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002869 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002870 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2871 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2872 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002873
2874 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2875 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2876 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002877}
2878
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002879
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002880multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2881 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002882 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002883 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2884 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002885
2886 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002887 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2888 masked_store_unaligned>, EVEX_V256;
2889 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2890 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002891 }
2892}
2893
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002894multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2895 AVX512VLVectorVTInfo _, Predicate prd> {
2896 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002897 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2898 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002899
2900 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002901 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2902 masked_store_aligned256>, EVEX_V256;
2903 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2904 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002905 }
2906}
2907
2908defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2909 HasAVX512>,
2910 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2911 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2912
2913defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2914 HasAVX512>,
2915 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2916 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2917
Craig Topperc9293492016-02-26 06:50:29 +00002918defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002919 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002920 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002921 PS, EVEX_CD8<32, CD8VF>;
2922
Craig Topper4e7b8882016-10-03 02:00:29 +00002923defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002924 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002925 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2926 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002927
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002928defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2929 HasAVX512>,
2930 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2931 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002932
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002933defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2934 HasAVX512>,
2935 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2936 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002937
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002938defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2939 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002940 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2941
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002942defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2943 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002944 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2945
Craig Topperc9293492016-02-26 06:50:29 +00002946defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002947 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002948 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002949 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2950
Craig Topperc9293492016-02-26 06:50:29 +00002951defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002952 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002953 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002954 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002955
Craig Topperd875d6b2016-09-29 06:07:09 +00002956// Special instructions to help with spilling when we don't have VLX. We need
2957// to load or store from a ZMM register instead. These are converted in
2958// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002959let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002960 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2961def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2962 "", []>;
2963def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2964 "", []>;
2965def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2966 "", []>;
2967def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2968 "", []>;
2969}
2970
2971let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002972def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002973 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002974def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002975 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002976def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002977 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002978def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002979 "", []>;
2980}
2981
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002982def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002983 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002984 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002985 VK8), VR512:$src)>;
2986
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002987def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002988 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002989 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002990
Craig Topper33c550c2016-05-22 00:39:30 +00002991// These patterns exist to prevent the above patterns from introducing a second
2992// mask inversion when one already exists.
2993def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2994 (bc_v8i64 (v16i32 immAllZerosV)),
2995 (v8i64 VR512:$src))),
2996 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2997def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2998 (v16i32 immAllZerosV),
2999 (v16i32 VR512:$src))),
3000 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3001
Craig Topper14aa2662016-08-11 06:04:04 +00003002let Predicates = [HasVLX, NoBWI] in {
3003 // 128-bit load/store without BWI.
3004 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3005 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
3006 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3007 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
3008 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3009 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
3010 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3011 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
3012
3013 // 256-bit load/store without BWI.
3014 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
3015 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3016 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
3017 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3018 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
3019 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3020 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
3021 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3022}
3023
Craig Topper95bdabd2016-05-22 23:44:33 +00003024let Predicates = [HasVLX] in {
3025 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3026 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3027 def : Pat<(alignedstore (v2f64 (extract_subvector
3028 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3029 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3030 def : Pat<(alignedstore (v4f32 (extract_subvector
3031 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3032 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3033 def : Pat<(alignedstore (v2i64 (extract_subvector
3034 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3035 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3036 def : Pat<(alignedstore (v4i32 (extract_subvector
3037 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3039 def : Pat<(alignedstore (v8i16 (extract_subvector
3040 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3042 def : Pat<(alignedstore (v16i8 (extract_subvector
3043 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3045
3046 def : Pat<(store (v2f64 (extract_subvector
3047 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3048 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3049 def : Pat<(store (v4f32 (extract_subvector
3050 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3051 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3052 def : Pat<(store (v2i64 (extract_subvector
3053 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3054 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3055 def : Pat<(store (v4i32 (extract_subvector
3056 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3057 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3058 def : Pat<(store (v8i16 (extract_subvector
3059 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3060 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3061 def : Pat<(store (v16i8 (extract_subvector
3062 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3063 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3064
3065 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3066 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3067 def : Pat<(alignedstore (v2f64 (extract_subvector
3068 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3069 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3070 def : Pat<(alignedstore (v4f32 (extract_subvector
3071 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3072 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3073 def : Pat<(alignedstore (v2i64 (extract_subvector
3074 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3075 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3076 def : Pat<(alignedstore (v4i32 (extract_subvector
3077 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3078 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3079 def : Pat<(alignedstore (v8i16 (extract_subvector
3080 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3081 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3082 def : Pat<(alignedstore (v16i8 (extract_subvector
3083 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3084 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3085
3086 def : Pat<(store (v2f64 (extract_subvector
3087 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3088 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3089 def : Pat<(store (v4f32 (extract_subvector
3090 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3091 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3092 def : Pat<(store (v2i64 (extract_subvector
3093 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3094 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3095 def : Pat<(store (v4i32 (extract_subvector
3096 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3097 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3098 def : Pat<(store (v8i16 (extract_subvector
3099 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3100 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3101 def : Pat<(store (v16i8 (extract_subvector
3102 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3103 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3104
3105 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3106 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003107 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3108 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003109 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3110 def : Pat<(alignedstore (v8f32 (extract_subvector
3111 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3112 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003113 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3114 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003115 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003116 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3117 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003118 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003119 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3120 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003121 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003122 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3123 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003124 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3125
3126 def : Pat<(store (v4f64 (extract_subvector
3127 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3128 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3129 def : Pat<(store (v8f32 (extract_subvector
3130 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3131 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3132 def : Pat<(store (v4i64 (extract_subvector
3133 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3134 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3135 def : Pat<(store (v8i32 (extract_subvector
3136 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3137 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3138 def : Pat<(store (v16i16 (extract_subvector
3139 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3140 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3141 def : Pat<(store (v32i8 (extract_subvector
3142 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3143 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3144}
3145
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003146
3147// Move Int Doubleword to Packed Double Int
3148//
3149let ExeDomain = SSEPackedInt in {
3150def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3151 "vmovd\t{$src, $dst|$dst, $src}",
3152 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003154 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003155def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003156 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 [(set VR128X:$dst,
3158 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003159 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003160def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003161 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162 [(set VR128X:$dst,
3163 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003164 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003165let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3166def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3167 (ins i64mem:$src),
3168 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003169 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003170let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003171def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003172 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003173 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003175def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003176 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003177 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003178 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003179def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003180 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003181 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003182 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3183 EVEX_CD8<64, CD8VT1>;
3184}
3185} // ExeDomain = SSEPackedInt
3186
3187// Move Int Doubleword to Single Scalar
3188//
3189let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3190def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3191 "vmovd\t{$src, $dst|$dst, $src}",
3192 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003193 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003195def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003196 "vmovd\t{$src, $dst|$dst, $src}",
3197 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3198 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3199} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3200
3201// Move doubleword from xmm register to r/m32
3202//
3203let ExeDomain = SSEPackedInt in {
3204def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3205 "vmovd\t{$src, $dst|$dst, $src}",
3206 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003207 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003208 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003209def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003211 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003212 [(store (i32 (extractelt (v4i32 VR128X:$src),
3213 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3214 EVEX, EVEX_CD8<32, CD8VT1>;
3215} // ExeDomain = SSEPackedInt
3216
3217// Move quadword from xmm1 register to r/m64
3218//
3219let ExeDomain = SSEPackedInt in {
3220def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3221 "vmovq\t{$src, $dst|$dst, $src}",
3222 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003224 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225 Requires<[HasAVX512, In64BitMode]>;
3226
Craig Topperc648c9b2015-12-28 06:11:42 +00003227let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3228def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3229 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003230 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003231 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232
Craig Topperc648c9b2015-12-28 06:11:42 +00003233def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3234 (ins i64mem:$dst, VR128X:$src),
3235 "vmovq\t{$src, $dst|$dst, $src}",
3236 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3237 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003238 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003239 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3240
3241let hasSideEffects = 0 in
3242def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003243 (ins VR128X:$src),
3244 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3245 EVEX, VEX_W;
3246} // ExeDomain = SSEPackedInt
3247
3248// Move Scalar Single to Double Int
3249//
3250let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3251def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3252 (ins FR32X:$src),
3253 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003254 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003255 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003256def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003258 "vmovd\t{$src, $dst|$dst, $src}",
3259 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3260 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3261} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3262
3263// Move Quadword Int to Packed Quadword Int
3264//
3265let ExeDomain = SSEPackedInt in {
3266def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3267 (ins i64mem:$src),
3268 "vmovq\t{$src, $dst|$dst, $src}",
3269 [(set VR128X:$dst,
3270 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3271 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3272} // ExeDomain = SSEPackedInt
3273
3274//===----------------------------------------------------------------------===//
3275// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003276//===----------------------------------------------------------------------===//
3277
Craig Topperc7de3a12016-07-29 02:49:08 +00003278multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003279 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003280 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3281 (ins _.RC:$src1, _.FRC:$src2),
3282 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3283 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3284 (scalar_to_vector _.FRC:$src2))))],
3285 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3286 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3287 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3288 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3289 "$dst {${mask}} {z}, $src1, $src2}"),
3290 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3291 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3292 _.ImmAllZerosV)))],
3293 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3294 let Constraints = "$src0 = $dst" in
3295 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3296 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3297 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3298 "$dst {${mask}}, $src1, $src2}"),
3299 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3300 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3301 (_.VT _.RC:$src0))))],
3302 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003303 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003304 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3305 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3306 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3307 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3308 let mayLoad = 1, hasSideEffects = 0 in {
3309 let Constraints = "$src0 = $dst" in
3310 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3311 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3312 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3313 "$dst {${mask}}, $src}"),
3314 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3315 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3316 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3317 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3318 "$dst {${mask}} {z}, $src}"),
3319 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003320 }
Craig Toppere1cac152016-06-07 07:27:54 +00003321 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3322 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3323 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3324 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003325 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003326 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3327 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3328 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3329 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330}
3331
Asaf Badouh41ecf462015-12-06 13:26:56 +00003332defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3333 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003334
Asaf Badouh41ecf462015-12-06 13:26:56 +00003335defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3336 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337
Ayman Musa46af8f92016-11-13 14:29:32 +00003338
3339multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3340 PatLeaf ZeroFP, X86VectorVTInfo _> {
3341
3342def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003343 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003344 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3345 (_.EltVT _.FRC:$src1),
3346 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003347 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003348 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3349 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3350 (_.VT _.RC:$src0),
3351 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3352 _.RC)>;
3353
3354def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003355 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003356 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3357 (_.EltVT _.FRC:$src1),
3358 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003359 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003360 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3361 (_.VT _.RC:$src0),
3362 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3363 _.RC)>;
3364
3365}
3366
3367multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3368 dag Mask, RegisterClass MaskRC> {
3369
3370def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003371 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003372 (_.info256.VT (insert_subvector undef,
3373 (_.info128.VT _.info128.RC:$src),
3374 (i64 0))),
3375 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003376 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003377 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003378 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003379
3380}
3381
3382multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3383 dag Mask, RegisterClass MaskRC> {
3384
3385def : Pat<(_.info128.VT (extract_subvector
3386 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003387 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003388 (v16i32 immAllZerosV))))),
3389 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003390 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003391 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3392 addr:$srcAddr)>;
3393
3394def : Pat<(_.info128.VT (extract_subvector
3395 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3396 (_.info512.VT (insert_subvector undef,
3397 (_.info256.VT (insert_subvector undef,
3398 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3399 (i64 0))),
3400 (i64 0))))),
3401 (i64 0))),
3402 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3403 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3404 addr:$srcAddr)>;
3405
3406}
3407
3408defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3409defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3410
3411defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3412 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3413defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3414 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3415defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3416 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3417
3418defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3419 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3420defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3421 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3422defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3423 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3424
Craig Topper74ed0872016-05-18 06:55:59 +00003425def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003426 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003427 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003428
Craig Topper74ed0872016-05-18 06:55:59 +00003429def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003430 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003431 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003433def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3434 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3435 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3436
Craig Topper99f6b622016-05-01 01:03:56 +00003437let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003438defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3439 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3440 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3441 XS, EVEX_4V, VEX_LIG;
3442
Craig Topper99f6b622016-05-01 01:03:56 +00003443let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003444defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3445 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3446 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3447 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003448
3449let Predicates = [HasAVX512] in {
3450 let AddedComplexity = 15 in {
3451 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3452 // MOVS{S,D} to the lower bits.
3453 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3454 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3455 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3456 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3457 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3458 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3459 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3460 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003461 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003462
3463 // Move low f32 and clear high bits.
3464 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3465 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003466 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3468 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3469 (SUBREG_TO_REG (i32 0),
3470 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003471 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003472 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3473 (SUBREG_TO_REG (i32 0),
3474 (VMOVSSZrr (v4f32 (V_SET0)),
3475 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3476 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3477 (SUBREG_TO_REG (i32 0),
3478 (VMOVSSZrr (v4i32 (V_SET0)),
3479 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003480
3481 let AddedComplexity = 20 in {
3482 // MOVSSrm zeros the high parts of the register; represent this
3483 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3484 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3485 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3486 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3487 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3488 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3489 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003490 def : Pat<(v4f32 (X86vzload addr:$src)),
3491 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492
3493 // MOVSDrm zeros the high parts of the register; represent this
3494 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3495 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3496 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3497 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3498 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3499 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3500 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3501 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3502 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3503 def : Pat<(v2f64 (X86vzload addr:$src)),
3504 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3505
3506 // Represent the same patterns above but in the form they appear for
3507 // 256-bit types
3508 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3509 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003510 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003511 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3512 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3513 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003514 def : Pat<(v8f32 (X86vzload addr:$src)),
3515 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003516 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3517 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3518 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003519 def : Pat<(v4f64 (X86vzload addr:$src)),
3520 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003521
3522 // Represent the same patterns above but in the form they appear for
3523 // 512-bit types
3524 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3525 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3526 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3527 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3528 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3529 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003530 def : Pat<(v16f32 (X86vzload addr:$src)),
3531 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003532 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3533 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3534 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003535 def : Pat<(v8f64 (X86vzload addr:$src)),
3536 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003537 }
3538 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3539 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3540 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3541 FR32X:$src)), sub_xmm)>;
3542 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3543 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3544 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3545 FR64X:$src)), sub_xmm)>;
3546 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3547 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003548 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003549
3550 // Move low f64 and clear high bits.
3551 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3552 (SUBREG_TO_REG (i32 0),
3553 (VMOVSDZrr (v2f64 (V_SET0)),
3554 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003555 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3556 (SUBREG_TO_REG (i32 0),
3557 (VMOVSDZrr (v2f64 (V_SET0)),
3558 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559
3560 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3561 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3562 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003563 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3564 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3565 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566
3567 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003568 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 addr:$dst),
3570 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003571
3572 // Shuffle with VMOVSS
3573 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3574 (VMOVSSZrr (v4i32 VR128X:$src1),
3575 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3576 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3577 (VMOVSSZrr (v4f32 VR128X:$src1),
3578 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3579
3580 // 256-bit variants
3581 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3582 (SUBREG_TO_REG (i32 0),
3583 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3584 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3585 sub_xmm)>;
3586 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3587 (SUBREG_TO_REG (i32 0),
3588 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3589 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3590 sub_xmm)>;
3591
3592 // Shuffle with VMOVSD
3593 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3594 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3595 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3596 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3597 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3598 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3599 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3600 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3601
3602 // 256-bit variants
3603 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3604 (SUBREG_TO_REG (i32 0),
3605 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3606 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3607 sub_xmm)>;
3608 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3609 (SUBREG_TO_REG (i32 0),
3610 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3611 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3612 sub_xmm)>;
3613
3614 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3615 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3616 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3617 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3618 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3619 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3620 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3621 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3622}
3623
3624let AddedComplexity = 15 in
3625def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3626 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003627 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003628 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629 (v2i64 VR128X:$src))))],
3630 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3631
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003633 let AddedComplexity = 15 in {
3634 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3635 (VMOVDI2PDIZrr GR32:$src)>;
3636
3637 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3638 (VMOV64toPQIZrr GR64:$src)>;
3639
3640 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3641 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3642 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003643
3644 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3645 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3646 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003647 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3649 let AddedComplexity = 20 in {
3650 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3651 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003652 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3653 (VMOVDI2PDIZrm addr:$src)>;
3654 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3655 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003656 def : Pat<(v4i32 (X86vzload addr:$src)),
3657 (VMOVDI2PDIZrm addr:$src)>;
3658 def : Pat<(v8i32 (X86vzload addr:$src)),
3659 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003660 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003661 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003662 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003663 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003664 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003665 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003666 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003667 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003668 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003669
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003670 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3671 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3672 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3673 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003674 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3675 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3676 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3677
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003678 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003679 def : Pat<(v16i32 (X86vzload addr:$src)),
3680 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003681 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003682 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003683}
3684
3685def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3686 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3687
3688def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3689 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3690
3691def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3692 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3693
3694def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3695 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3696
3697//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003698// AVX-512 - Non-temporals
3699//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003700let SchedRW = [WriteLoad] in {
3701 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3702 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3703 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3704 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3705 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003706
Craig Topper2f90c1f2016-06-07 07:27:57 +00003707 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003708 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003709 (ins i256mem:$src),
3710 "vmovntdqa\t{$src, $dst|$dst, $src}",
3711 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3712 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3713 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003714
Robert Khasanoved882972014-08-13 10:46:00 +00003715 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003716 (ins i128mem:$src),
3717 "vmovntdqa\t{$src, $dst|$dst, $src}",
3718 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3719 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3720 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003721 }
Adam Nemetefd07852014-06-18 16:51:10 +00003722}
3723
Igor Bregerd3341f52016-01-20 13:11:47 +00003724multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3725 PatFrag st_frag = alignednontemporalstore,
3726 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003727 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003728 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003729 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003730 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3731 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003732}
3733
Igor Bregerd3341f52016-01-20 13:11:47 +00003734multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3735 AVX512VLVectorVTInfo VTInfo> {
3736 let Predicates = [HasAVX512] in
3737 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003738
Igor Bregerd3341f52016-01-20 13:11:47 +00003739 let Predicates = [HasAVX512, HasVLX] in {
3740 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3741 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003742 }
3743}
3744
Igor Bregerd3341f52016-01-20 13:11:47 +00003745defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3746defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3747defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003748
Craig Topper707c89c2016-05-08 23:43:17 +00003749let Predicates = [HasAVX512], AddedComplexity = 400 in {
3750 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3751 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3752 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3753 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3754 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3755 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003756
3757 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3758 (VMOVNTDQAZrm addr:$src)>;
3759 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3760 (VMOVNTDQAZrm addr:$src)>;
3761 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3762 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003763 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003764 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003765 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003766 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003767 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003768 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003769}
3770
Craig Topperc41320d2016-05-08 23:08:45 +00003771let Predicates = [HasVLX], AddedComplexity = 400 in {
3772 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3773 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3774 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3775 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3776 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3777 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3778
Simon Pilgrim9a896232016-06-07 13:34:24 +00003779 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3780 (VMOVNTDQAZ256rm addr:$src)>;
3781 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3782 (VMOVNTDQAZ256rm addr:$src)>;
3783 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3784 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003785 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003786 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003787 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003788 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003789 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003790 (VMOVNTDQAZ256rm addr:$src)>;
3791
Craig Topperc41320d2016-05-08 23:08:45 +00003792 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3793 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3794 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3795 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3796 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3797 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003798
3799 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3800 (VMOVNTDQAZ128rm addr:$src)>;
3801 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3802 (VMOVNTDQAZ128rm addr:$src)>;
3803 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3804 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003805 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003806 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003807 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003808 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003809 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003810 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003811}
3812
Adam Nemet7f62b232014-06-10 16:39:53 +00003813//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003814// AVX-512 - Integer arithmetic
3815//
3816multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003817 X86VectorVTInfo _, OpndItins itins,
3818 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003819 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003820 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003821 "$src2, $src1", "$src1, $src2",
3822 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003823 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003824 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003825
Craig Toppere1cac152016-06-07 07:27:54 +00003826 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3827 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3828 "$src2, $src1", "$src1, $src2",
3829 (_.VT (OpNode _.RC:$src1,
3830 (bitconvert (_.LdFrag addr:$src2)))),
3831 itins.rm>,
3832 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003833}
3834
3835multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3836 X86VectorVTInfo _, OpndItins itins,
3837 bit IsCommutable = 0> :
3838 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003839 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3840 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3841 "${src2}"##_.BroadcastStr##", $src1",
3842 "$src1, ${src2}"##_.BroadcastStr,
3843 (_.VT (OpNode _.RC:$src1,
3844 (X86VBroadcast
3845 (_.ScalarLdFrag addr:$src2)))),
3846 itins.rm>,
3847 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003849
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003850multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3851 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3852 Predicate prd, bit IsCommutable = 0> {
3853 let Predicates = [prd] in
3854 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3855 IsCommutable>, EVEX_V512;
3856
3857 let Predicates = [prd, HasVLX] in {
3858 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3859 IsCommutable>, EVEX_V256;
3860 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3861 IsCommutable>, EVEX_V128;
3862 }
3863}
3864
Robert Khasanov545d1b72014-10-14 14:36:19 +00003865multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3866 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3867 Predicate prd, bit IsCommutable = 0> {
3868 let Predicates = [prd] in
3869 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3870 IsCommutable>, EVEX_V512;
3871
3872 let Predicates = [prd, HasVLX] in {
3873 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3874 IsCommutable>, EVEX_V256;
3875 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3876 IsCommutable>, EVEX_V128;
3877 }
3878}
3879
3880multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3881 OpndItins itins, Predicate prd,
3882 bit IsCommutable = 0> {
3883 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3884 itins, prd, IsCommutable>,
3885 VEX_W, EVEX_CD8<64, CD8VF>;
3886}
3887
3888multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3889 OpndItins itins, Predicate prd,
3890 bit IsCommutable = 0> {
3891 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3892 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3893}
3894
3895multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3896 OpndItins itins, Predicate prd,
3897 bit IsCommutable = 0> {
3898 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3899 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3900}
3901
3902multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3903 OpndItins itins, Predicate prd,
3904 bit IsCommutable = 0> {
3905 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3906 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3907}
3908
3909multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3910 SDNode OpNode, OpndItins itins, Predicate prd,
3911 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003912 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003913 IsCommutable>;
3914
Igor Bregerf2460112015-07-26 14:41:44 +00003915 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003916 IsCommutable>;
3917}
3918
3919multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3920 SDNode OpNode, OpndItins itins, Predicate prd,
3921 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003922 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003923 IsCommutable>;
3924
Igor Bregerf2460112015-07-26 14:41:44 +00003925 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003926 IsCommutable>;
3927}
3928
3929multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3930 bits<8> opc_d, bits<8> opc_q,
3931 string OpcodeStr, SDNode OpNode,
3932 OpndItins itins, bit IsCommutable = 0> {
3933 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3934 itins, HasAVX512, IsCommutable>,
3935 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3936 itins, HasBWI, IsCommutable>;
3937}
3938
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003939multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003940 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003941 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3942 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003943 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003944 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003945 "$src2, $src1","$src1, $src2",
3946 (_Dst.VT (OpNode
3947 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003948 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003949 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003950 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003951 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3952 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3953 "$src2, $src1", "$src1, $src2",
3954 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3955 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003956 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003957 AVX512BIBase, EVEX_4V;
3958
3959 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003960 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003961 OpcodeStr,
3962 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003963 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003964 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3965 (_Brdct.VT (X86VBroadcast
3966 (_Brdct.ScalarLdFrag addr:$src2)))))),
3967 itins.rm>,
3968 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969}
3970
Robert Khasanov545d1b72014-10-14 14:36:19 +00003971defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3972 SSE_INTALU_ITINS_P, 1>;
3973defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3974 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003975defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3976 SSE_INTALU_ITINS_P, HasBWI, 1>;
3977defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3978 SSE_INTALU_ITINS_P, HasBWI, 0>;
3979defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003980 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003981defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003982 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003983defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003984 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003985defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003986 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003987defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003988 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003989defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003990 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003991defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003992 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003993defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003994 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003995defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003996 SSE_INTALU_ITINS_P, HasBWI, 1>;
3997
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003998multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003999 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4000 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4001 let Predicates = [prd] in
4002 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4003 _SrcVTInfo.info512, _DstVTInfo.info512,
4004 v8i64_info, IsCommutable>,
4005 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4006 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004007 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004008 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004009 v4i64x_info, IsCommutable>,
4010 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004011 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004012 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004013 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004014 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4015 }
Michael Liao66233b72015-08-06 09:06:20 +00004016}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004017
4018defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004019 avx512vl_i32_info, avx512vl_i64_info,
4020 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004021defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004022 avx512vl_i32_info, avx512vl_i64_info,
4023 X86pmuludq, HasAVX512, 1>;
4024defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4025 avx512vl_i8_info, avx512vl_i8_info,
4026 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004027
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004028multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4029 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004030 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4031 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4032 OpcodeStr,
4033 "${src2}"##_Src.BroadcastStr##", $src1",
4034 "$src1, ${src2}"##_Src.BroadcastStr,
4035 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4036 (_Src.VT (X86VBroadcast
4037 (_Src.ScalarLdFrag addr:$src2))))))>,
4038 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004039}
4040
Michael Liao66233b72015-08-06 09:06:20 +00004041multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4042 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004043 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004044 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004045 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004046 "$src2, $src1","$src1, $src2",
4047 (_Dst.VT (OpNode
4048 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004049 (_Src.VT _Src.RC:$src2))),
4050 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004051 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004052 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4053 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4054 "$src2, $src1", "$src1, $src2",
4055 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4056 (bitconvert (_Src.LdFrag addr:$src2))))>,
4057 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004058}
4059
4060multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4061 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004062 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004063 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4064 v32i16_info>,
4065 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4066 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004067 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004068 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4069 v16i16x_info>,
4070 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4071 v16i16x_info>, EVEX_V256;
4072 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4073 v8i16x_info>,
4074 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4075 v8i16x_info>, EVEX_V128;
4076 }
4077}
4078multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4079 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004080 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004081 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4082 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004083 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004084 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4085 v32i8x_info>, EVEX_V256;
4086 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4087 v16i8x_info>, EVEX_V128;
4088 }
4089}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004090
4091multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4092 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004093 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004094 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004095 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004096 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004097 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004098 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004099 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004100 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004101 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004102 }
4103}
4104
Craig Topperb6da6542016-05-01 17:38:32 +00004105defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4106defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4107defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4108defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004109
Craig Topper5acb5a12016-05-01 06:24:57 +00004110defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4111 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4112defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004113 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004114
Igor Bregerf2460112015-07-26 14:41:44 +00004115defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004116 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004117defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004118 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004119defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004120 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004121
Igor Bregerf2460112015-07-26 14:41:44 +00004122defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004123 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004124defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004125 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004126defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004127 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004128
Igor Bregerf2460112015-07-26 14:41:44 +00004129defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004130 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004131defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004132 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004133defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004134 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004135
Igor Bregerf2460112015-07-26 14:41:44 +00004136defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004137 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004138defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004139 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004140defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004141 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004142
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004143// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4144let Predicates = [HasDQI, NoVLX] in {
4145 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4146 (EXTRACT_SUBREG
4147 (VPMULLQZrr
4148 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4149 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4150 sub_ymm)>;
4151
4152 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4153 (EXTRACT_SUBREG
4154 (VPMULLQZrr
4155 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4156 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4157 sub_xmm)>;
4158}
4159
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161// AVX-512 Logical Instructions
4162//===----------------------------------------------------------------------===//
4163
Craig Topperabe80cc2016-08-28 06:06:28 +00004164multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4165 X86VectorVTInfo _, OpndItins itins,
4166 bit IsCommutable = 0> {
4167 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4168 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4169 "$src2, $src1", "$src1, $src2",
4170 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4171 (bitconvert (_.VT _.RC:$src2)))),
4172 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4173 _.RC:$src2)))),
4174 itins.rr, IsCommutable>,
4175 AVX512BIBase, EVEX_4V;
4176
4177 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4178 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4179 "$src2, $src1", "$src1, $src2",
4180 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4181 (bitconvert (_.LdFrag addr:$src2)))),
4182 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4183 (bitconvert (_.LdFrag addr:$src2)))))),
4184 itins.rm>,
4185 AVX512BIBase, EVEX_4V;
4186}
4187
4188multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4189 X86VectorVTInfo _, OpndItins itins,
4190 bit IsCommutable = 0> :
4191 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4192 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4193 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4194 "${src2}"##_.BroadcastStr##", $src1",
4195 "$src1, ${src2}"##_.BroadcastStr,
4196 (_.i64VT (OpNode _.RC:$src1,
4197 (bitconvert
4198 (_.VT (X86VBroadcast
4199 (_.ScalarLdFrag addr:$src2)))))),
4200 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4201 (bitconvert
4202 (_.VT (X86VBroadcast
4203 (_.ScalarLdFrag addr:$src2)))))))),
4204 itins.rm>,
4205 AVX512BIBase, EVEX_4V, EVEX_B;
4206}
4207
4208multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4209 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4210 Predicate prd, bit IsCommutable = 0> {
4211 let Predicates = [prd] in
4212 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4213 IsCommutable>, EVEX_V512;
4214
4215 let Predicates = [prd, HasVLX] in {
4216 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4217 IsCommutable>, EVEX_V256;
4218 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4219 IsCommutable>, EVEX_V128;
4220 }
4221}
4222
4223multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4224 OpndItins itins, Predicate prd,
4225 bit IsCommutable = 0> {
4226 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4227 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4228}
4229
4230multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4231 OpndItins itins, Predicate prd,
4232 bit IsCommutable = 0> {
4233 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4234 itins, prd, IsCommutable>,
4235 VEX_W, EVEX_CD8<64, CD8VF>;
4236}
4237
4238multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4239 SDNode OpNode, OpndItins itins, Predicate prd,
4240 bit IsCommutable = 0> {
4241 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4242 IsCommutable>;
4243
4244 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4245 IsCommutable>;
4246}
4247
4248defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004249 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004250defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004251 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004252defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004253 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004254defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004255 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256
4257//===----------------------------------------------------------------------===//
4258// AVX-512 FP arithmetic
4259//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004260multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4261 SDNode OpNode, SDNode VecNode, OpndItins itins,
4262 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004263 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004264 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4265 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4266 "$src2, $src1", "$src1, $src2",
4267 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4268 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004269 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004270
4271 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004272 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004273 "$src2, $src1", "$src1, $src2",
4274 (VecNode (_.VT _.RC:$src1),
4275 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4276 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004277 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004278 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004279 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004280 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004281 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4282 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004283 itins.rr> {
4284 let isCommutable = IsCommutable;
4285 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004286 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004287 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004288 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4289 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004290 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004291 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004292 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004293}
4294
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004295multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004296 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004297 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004298 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4299 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4300 "$rc, $src2, $src1", "$src1, $src2, $rc",
4301 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004302 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004303 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004304}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004305multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4306 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004307 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004308 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4309 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004310 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004311 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004312 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004313}
4314
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004315multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4316 SDNode VecNode,
4317 SizeItins itins, bit IsCommutable> {
4318 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4319 itins.s, IsCommutable>,
4320 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4321 itins.s, IsCommutable>,
4322 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4323 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4324 itins.d, IsCommutable>,
4325 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4326 itins.d, IsCommutable>,
4327 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4328}
4329
4330multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4331 SDNode VecNode,
4332 SizeItins itins, bit IsCommutable> {
4333 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4334 itins.s, IsCommutable>,
4335 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4336 itins.s, IsCommutable>,
4337 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4338 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4339 itins.d, IsCommutable>,
4340 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4341 itins.d, IsCommutable>,
4342 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4343}
4344defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004345defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004346defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004347defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004348defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4349defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4350
4351// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4352// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4353multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4354 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004355 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004356 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4357 (ins _.FRC:$src1, _.FRC:$src2),
4358 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4359 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004360 itins.rr> {
4361 let isCommutable = 1;
4362 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004363 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4364 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4365 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4366 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4367 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4368 }
4369}
4370defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4371 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4372 EVEX_CD8<32, CD8VT1>;
4373
4374defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4375 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4376 EVEX_CD8<64, CD8VT1>;
4377
4378defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4379 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4380 EVEX_CD8<32, CD8VT1>;
4381
4382defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4383 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4384 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004385
Craig Topper375aa902016-12-19 00:42:28 +00004386multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004387 X86VectorVTInfo _, OpndItins itins,
4388 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004389 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004390 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4391 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4392 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004393 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4394 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004395 let mayLoad = 1 in {
4396 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4397 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4398 "$src2, $src1", "$src1, $src2",
4399 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4400 EVEX_4V;
4401 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4402 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4403 "${src2}"##_.BroadcastStr##", $src1",
4404 "$src1, ${src2}"##_.BroadcastStr,
4405 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4406 (_.ScalarLdFrag addr:$src2)))),
4407 itins.rm>, EVEX_4V, EVEX_B;
4408 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004409 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004410}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004411
Craig Topper375aa902016-12-19 00:42:28 +00004412multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004413 X86VectorVTInfo _> {
4414 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004415 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4416 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4417 "$rc, $src2, $src1", "$src1, $src2, $rc",
4418 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4419 EVEX_4V, EVEX_B, EVEX_RC;
4420}
4421
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004422
Craig Topper375aa902016-12-19 00:42:28 +00004423multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004424 X86VectorVTInfo _> {
4425 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004426 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4427 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4428 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4429 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4430 EVEX_4V, EVEX_B;
4431}
4432
Craig Topper375aa902016-12-19 00:42:28 +00004433multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004434 Predicate prd, SizeItins itins,
4435 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004436 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004437 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004438 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004439 EVEX_CD8<32, CD8VF>;
4440 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004441 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004442 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004443 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004444
Robert Khasanov595e5982014-10-29 15:43:02 +00004445 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004446 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004447 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004448 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004449 EVEX_CD8<32, CD8VF>;
4450 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004451 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004452 EVEX_CD8<32, CD8VF>;
4453 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004454 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004455 EVEX_CD8<64, CD8VF>;
4456 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004457 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004458 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004459 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004460}
4461
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004462multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004463 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004464 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004465 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004466 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4467}
4468
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004469multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004470 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004471 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004472 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004473 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4474}
4475
Craig Topper9433f972016-08-02 06:16:53 +00004476defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4477 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004478 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004479defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4480 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004481 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004482defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004483 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004484defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004485 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004486defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4487 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004488 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004489defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4490 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004491 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004492let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004493 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4494 SSE_ALU_ITINS_P, 1>;
4495 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4496 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004497}
Craig Topper375aa902016-12-19 00:42:28 +00004498defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004499 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004500defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004501 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004502defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004503 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004504defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004505 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004506
Craig Topper8f6827c2016-08-31 05:37:52 +00004507// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004508multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4509 X86VectorVTInfo _, Predicate prd> {
4510let Predicates = [prd] in {
4511 // Masked register-register logical operations.
4512 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4513 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4514 _.RC:$src0)),
4515 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4516 _.RC:$src1, _.RC:$src2)>;
4517 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4518 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4519 _.ImmAllZerosV)),
4520 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4521 _.RC:$src2)>;
4522 // Masked register-memory logical operations.
4523 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4524 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4525 (load addr:$src2)))),
4526 _.RC:$src0)),
4527 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4528 _.RC:$src1, addr:$src2)>;
4529 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4530 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4531 _.ImmAllZerosV)),
4532 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4533 addr:$src2)>;
4534 // Register-broadcast logical operations.
4535 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4536 (bitconvert (_.VT (X86VBroadcast
4537 (_.ScalarLdFrag addr:$src2)))))),
4538 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4539 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4540 (bitconvert
4541 (_.i64VT (OpNode _.RC:$src1,
4542 (bitconvert (_.VT
4543 (X86VBroadcast
4544 (_.ScalarLdFrag addr:$src2))))))),
4545 _.RC:$src0)),
4546 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4547 _.RC:$src1, addr:$src2)>;
4548 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4549 (bitconvert
4550 (_.i64VT (OpNode _.RC:$src1,
4551 (bitconvert (_.VT
4552 (X86VBroadcast
4553 (_.ScalarLdFrag addr:$src2))))))),
4554 _.ImmAllZerosV)),
4555 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4556 _.RC:$src1, addr:$src2)>;
4557}
Craig Topper8f6827c2016-08-31 05:37:52 +00004558}
4559
Craig Topper45d65032016-09-02 05:29:13 +00004560multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4561 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4562 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4563 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4564 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4565 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4566 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004567}
4568
Craig Topper45d65032016-09-02 05:29:13 +00004569defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4570defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4571defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4572defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4573
Craig Topper2baef8f2016-12-18 04:17:00 +00004574let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004575 // Use packed logical operations for scalar ops.
4576 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4577 (COPY_TO_REGCLASS (VANDPDZ128rr
4578 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4579 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4580 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4581 (COPY_TO_REGCLASS (VORPDZ128rr
4582 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4583 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4584 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4585 (COPY_TO_REGCLASS (VXORPDZ128rr
4586 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4587 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4588 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4589 (COPY_TO_REGCLASS (VANDNPDZ128rr
4590 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4591 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4592
4593 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4594 (COPY_TO_REGCLASS (VANDPSZ128rr
4595 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4596 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4597 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4598 (COPY_TO_REGCLASS (VORPSZ128rr
4599 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4600 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4601 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4602 (COPY_TO_REGCLASS (VXORPSZ128rr
4603 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4604 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4605 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4606 (COPY_TO_REGCLASS (VANDNPSZ128rr
4607 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4608 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4609}
4610
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004611multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4612 X86VectorVTInfo _> {
4613 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4614 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4615 "$src2, $src1", "$src1, $src2",
4616 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004617 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4618 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4619 "$src2, $src1", "$src1, $src2",
4620 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4621 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4622 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4623 "${src2}"##_.BroadcastStr##", $src1",
4624 "$src1, ${src2}"##_.BroadcastStr,
4625 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4626 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4627 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004628}
4629
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004630multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4631 X86VectorVTInfo _> {
4632 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4633 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4634 "$src2, $src1", "$src1, $src2",
4635 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004636 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4637 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4638 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004639 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004640 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4641 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004642}
4643
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004644multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004645 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004646 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4647 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004648 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004649 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4650 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004651 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4652 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004653 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004654 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4655 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004656 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4657
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004658 // Define only if AVX512VL feature is present.
4659 let Predicates = [HasVLX] in {
4660 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4661 EVEX_V128, EVEX_CD8<32, CD8VF>;
4662 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4663 EVEX_V256, EVEX_CD8<32, CD8VF>;
4664 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4665 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4666 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4667 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4668 }
4669}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004670defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004671
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004672//===----------------------------------------------------------------------===//
4673// AVX-512 VPTESTM instructions
4674//===----------------------------------------------------------------------===//
4675
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004676multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4677 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004678 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004679 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4680 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4681 "$src2, $src1", "$src1, $src2",
4682 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4683 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004684 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4685 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4686 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004687 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004688 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4689 EVEX_4V,
4690 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004691}
4692
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004693multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4694 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004695 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4696 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4697 "${src2}"##_.BroadcastStr##", $src1",
4698 "$src1, ${src2}"##_.BroadcastStr,
4699 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4700 (_.ScalarLdFrag addr:$src2))))>,
4701 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004702}
Igor Bregerfca0a342016-01-28 13:19:25 +00004703
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004704// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004705multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4706 X86VectorVTInfo _, string Suffix> {
4707 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4708 (_.KVT (COPY_TO_REGCLASS
4709 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004710 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004711 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004712 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004713 _.RC:$src2, _.SubRegIdx)),
4714 _.KRC))>;
4715}
4716
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004717multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004718 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004719 let Predicates = [HasAVX512] in
4720 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4721 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4722
4723 let Predicates = [HasAVX512, HasVLX] in {
4724 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4725 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4726 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4727 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4728 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004729 let Predicates = [HasAVX512, NoVLX] in {
4730 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4731 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004732 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004733}
4734
4735multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4736 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004737 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004738 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004739 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004740}
4741
4742multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4743 SDNode OpNode> {
4744 let Predicates = [HasBWI] in {
4745 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4746 EVEX_V512, VEX_W;
4747 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4748 EVEX_V512;
4749 }
4750 let Predicates = [HasVLX, HasBWI] in {
4751
4752 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4753 EVEX_V256, VEX_W;
4754 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4755 EVEX_V128, VEX_W;
4756 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4757 EVEX_V256;
4758 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4759 EVEX_V128;
4760 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004761
Igor Bregerfca0a342016-01-28 13:19:25 +00004762 let Predicates = [HasAVX512, NoVLX] in {
4763 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4764 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4765 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4766 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004767 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004768
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004769}
4770
4771multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4772 SDNode OpNode> :
4773 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4774 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4775
4776defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4777defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004778
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004780//===----------------------------------------------------------------------===//
4781// AVX-512 Shift instructions
4782//===----------------------------------------------------------------------===//
4783multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004784 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004785 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004786 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004787 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004788 "$src2, $src1", "$src1, $src2",
4789 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004790 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004791 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004792 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004793 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004794 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4795 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004796 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004797 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004798}
4799
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004800multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4801 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004802 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004803 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4804 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4805 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4806 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004807 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004808}
4809
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004810multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004811 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004812 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004813 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004814 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4815 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4816 "$src2, $src1", "$src1, $src2",
4817 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004818 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004819 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4820 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4821 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004822 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004823 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004824 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004825 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004826}
4827
Cameron McInally5fb084e2014-12-11 17:13:05 +00004828multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004829 ValueType SrcVT, PatFrag bc_frag,
4830 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4831 let Predicates = [prd] in
4832 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4833 VTInfo.info512>, EVEX_V512,
4834 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4835 let Predicates = [prd, HasVLX] in {
4836 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4837 VTInfo.info256>, EVEX_V256,
4838 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4839 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4840 VTInfo.info128>, EVEX_V128,
4841 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4842 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004843}
4844
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004845multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4846 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004847 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004848 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004849 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004850 avx512vl_i64_info, HasAVX512>, VEX_W;
4851 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4852 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853}
4854
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004855multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4856 string OpcodeStr, SDNode OpNode,
4857 AVX512VLVectorVTInfo VTInfo> {
4858 let Predicates = [HasAVX512] in
4859 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4860 VTInfo.info512>,
4861 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4862 VTInfo.info512>, EVEX_V512;
4863 let Predicates = [HasAVX512, HasVLX] in {
4864 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4865 VTInfo.info256>,
4866 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4867 VTInfo.info256>, EVEX_V256;
4868 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4869 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004870 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004871 VTInfo.info128>, EVEX_V128;
4872 }
4873}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874
Michael Liao66233b72015-08-06 09:06:20 +00004875multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004876 Format ImmFormR, Format ImmFormM,
4877 string OpcodeStr, SDNode OpNode> {
4878 let Predicates = [HasBWI] in
4879 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4880 v32i16_info>, EVEX_V512;
4881 let Predicates = [HasVLX, HasBWI] in {
4882 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4883 v16i16x_info>, EVEX_V256;
4884 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4885 v8i16x_info>, EVEX_V128;
4886 }
4887}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004888
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004889multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4890 Format ImmFormR, Format ImmFormM,
4891 string OpcodeStr, SDNode OpNode> {
4892 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4893 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4894 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4895 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4896}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004897
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004898defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004899 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004900
4901defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004902 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004903
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004904defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004905 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004906
Michael Zuckerman298a6802016-01-13 12:39:33 +00004907defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004908defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004909
4910defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4911defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4912defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004913
4914//===-------------------------------------------------------------------===//
4915// Variable Bit Shifts
4916//===-------------------------------------------------------------------===//
4917multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004918 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004919 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004920 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4921 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4922 "$src2, $src1", "$src1, $src2",
4923 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004924 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004925 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4926 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4927 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004928 (_.VT (OpNode _.RC:$src1,
4929 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004930 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004931 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004932 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004933}
4934
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004935multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4936 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004937 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004938 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4939 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4940 "${src2}"##_.BroadcastStr##", $src1",
4941 "$src1, ${src2}"##_.BroadcastStr,
4942 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4943 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004944 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004945 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4946}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004947multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4948 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004949 let Predicates = [HasAVX512] in
4950 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4951 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4952
4953 let Predicates = [HasAVX512, HasVLX] in {
4954 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4955 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4956 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4957 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4958 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004959}
4960
4961multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4962 SDNode OpNode> {
4963 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004964 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004965 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004966 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004967}
4968
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004969// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004970multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4971 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004972 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004973 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004974 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004975 (!cast<Instruction>(NAME#"WZrr")
4976 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4977 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4978 sub_ymm)>;
4979
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004980 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004981 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004982 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004983 (!cast<Instruction>(NAME#"WZrr")
4984 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4985 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4986 sub_xmm)>;
4987 }
4988}
4989
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004990multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4991 SDNode OpNode> {
4992 let Predicates = [HasBWI] in
4993 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4994 EVEX_V512, VEX_W;
4995 let Predicates = [HasVLX, HasBWI] in {
4996
4997 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4998 EVEX_V256, VEX_W;
4999 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5000 EVEX_V128, VEX_W;
5001 }
5002}
5003
5004defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00005005 avx512_var_shift_w<0x12, "vpsllvw", shl>,
5006 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005007
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005008defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00005009 avx512_var_shift_w<0x11, "vpsravw", sra>,
5010 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005011
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005012defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00005013 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
5014 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005015defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5016defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005017
Craig Topper05629d02016-07-24 07:32:45 +00005018// Special handing for handling VPSRAV intrinsics.
5019multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5020 list<Predicate> p> {
5021 let Predicates = p in {
5022 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5023 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5024 _.RC:$src2)>;
5025 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5026 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5027 _.RC:$src1, addr:$src2)>;
5028 let AddedComplexity = 20 in {
5029 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5030 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5031 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5032 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5033 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5034 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5035 _.RC:$src0)),
5036 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5037 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5038 }
5039 let AddedComplexity = 30 in {
5040 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5041 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5042 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5043 _.RC:$src1, _.RC:$src2)>;
5044 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5045 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5046 _.ImmAllZerosV)),
5047 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5048 _.RC:$src1, addr:$src2)>;
5049 }
5050 }
5051}
5052
5053multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5054 list<Predicate> p> :
5055 avx512_var_shift_int_lowering<InstrStr, _, p> {
5056 let Predicates = p in {
5057 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5058 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5059 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5060 _.RC:$src1, addr:$src2)>;
5061 let AddedComplexity = 20 in
5062 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5063 (X86vsrav _.RC:$src1,
5064 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5065 _.RC:$src0)),
5066 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5067 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5068 let AddedComplexity = 30 in
5069 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5070 (X86vsrav _.RC:$src1,
5071 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5072 _.ImmAllZerosV)),
5073 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5074 _.RC:$src1, addr:$src2)>;
5075 }
5076}
5077
5078defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5079defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5080defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5081defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5082defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5083defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5084defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5085defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5086defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5087
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005088//===-------------------------------------------------------------------===//
5089// 1-src variable permutation VPERMW/D/Q
5090//===-------------------------------------------------------------------===//
5091multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5092 AVX512VLVectorVTInfo _> {
5093 let Predicates = [HasAVX512] in
5094 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5095 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5096
5097 let Predicates = [HasAVX512, HasVLX] in
5098 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5099 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5100}
5101
5102multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5103 string OpcodeStr, SDNode OpNode,
5104 AVX512VLVectorVTInfo VTInfo> {
5105 let Predicates = [HasAVX512] in
5106 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5107 VTInfo.info512>,
5108 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5109 VTInfo.info512>, EVEX_V512;
5110 let Predicates = [HasAVX512, HasVLX] in
5111 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5112 VTInfo.info256>,
5113 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5114 VTInfo.info256>, EVEX_V256;
5115}
5116
Michael Zuckermand9cac592016-01-19 17:07:43 +00005117multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5118 Predicate prd, SDNode OpNode,
5119 AVX512VLVectorVTInfo _> {
5120 let Predicates = [prd] in
5121 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5122 EVEX_V512 ;
5123 let Predicates = [HasVLX, prd] in {
5124 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5125 EVEX_V256 ;
5126 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5127 EVEX_V128 ;
5128 }
5129}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005130
Michael Zuckermand9cac592016-01-19 17:07:43 +00005131defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5132 avx512vl_i16_info>, VEX_W;
5133defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5134 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005135
5136defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5137 avx512vl_i32_info>;
5138defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5139 avx512vl_i64_info>, VEX_W;
5140defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5141 avx512vl_f32_info>;
5142defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5143 avx512vl_f64_info>, VEX_W;
5144
5145defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5146 X86VPermi, avx512vl_i64_info>,
5147 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5148defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5149 X86VPermi, avx512vl_f64_info>,
5150 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005151//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005152// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005153//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005154
Igor Breger78741a12015-10-04 07:20:41 +00005155multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5156 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5157 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5158 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5159 "$src2, $src1", "$src1, $src2",
5160 (_.VT (OpNode _.RC:$src1,
5161 (Ctrl.VT Ctrl.RC:$src2)))>,
5162 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005163 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5164 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5165 "$src2, $src1", "$src1, $src2",
5166 (_.VT (OpNode
5167 _.RC:$src1,
5168 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5169 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5170 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5171 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5172 "${src2}"##_.BroadcastStr##", $src1",
5173 "$src1, ${src2}"##_.BroadcastStr,
5174 (_.VT (OpNode
5175 _.RC:$src1,
5176 (Ctrl.VT (X86VBroadcast
5177 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5178 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005179}
5180
5181multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5182 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5183 let Predicates = [HasAVX512] in {
5184 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5185 Ctrl.info512>, EVEX_V512;
5186 }
5187 let Predicates = [HasAVX512, HasVLX] in {
5188 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5189 Ctrl.info128>, EVEX_V128;
5190 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5191 Ctrl.info256>, EVEX_V256;
5192 }
5193}
5194
5195multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5196 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5197
5198 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5199 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5200 X86VPermilpi, _>,
5201 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005202}
5203
Craig Topper05948fb2016-08-02 05:11:15 +00005204let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005205defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5206 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005207let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005208defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5209 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005210//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005211// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5212//===----------------------------------------------------------------------===//
5213
5214defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005215 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005216 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5217defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005218 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005219defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005220 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005221
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005222multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5223 let Predicates = [HasBWI] in
5224 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5225
5226 let Predicates = [HasVLX, HasBWI] in {
5227 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5228 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5229 }
5230}
5231
5232defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5233
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005234//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005235// Move Low to High and High to Low packed FP Instructions
5236//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005237def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5238 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005239 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005240 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5241 IIC_SSE_MOV_LH>, EVEX_4V;
5242def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5243 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005244 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005245 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5246 IIC_SSE_MOV_LH>, EVEX_4V;
5247
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005248let Predicates = [HasAVX512] in {
5249 // MOVLHPS patterns
5250 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5251 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5252 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5253 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005254
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005255 // MOVHLPS patterns
5256 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5257 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5258}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005259
5260//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005261// VMOVHPS/PD VMOVLPS Instructions
5262// All patterns was taken from SSS implementation.
5263//===----------------------------------------------------------------------===//
5264multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5265 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005266 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5267 (ins _.RC:$src1, f64mem:$src2),
5268 !strconcat(OpcodeStr,
5269 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5270 [(set _.RC:$dst,
5271 (OpNode _.RC:$src1,
5272 (_.VT (bitconvert
5273 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5274 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005275}
5276
5277defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5278 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5279defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5280 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5281defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5282 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5283defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5284 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5285
5286let Predicates = [HasAVX512] in {
5287 // VMOVHPS patterns
5288 def : Pat<(X86Movlhps VR128X:$src1,
5289 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5290 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5291 def : Pat<(X86Movlhps VR128X:$src1,
5292 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5293 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5294 // VMOVHPD patterns
5295 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5296 (scalar_to_vector (loadf64 addr:$src2)))),
5297 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5298 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5299 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5300 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5301 // VMOVLPS patterns
5302 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5303 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5304 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5305 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5306 // VMOVLPD patterns
5307 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5308 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5309 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5310 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5311 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5312 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5313 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5314}
5315
Igor Bregerb6b27af2015-11-10 07:09:07 +00005316def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5317 (ins f64mem:$dst, VR128X:$src),
5318 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005319 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005320 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5321 (bc_v2f64 (v4f32 VR128X:$src))),
5322 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5323 EVEX, EVEX_CD8<32, CD8VT2>;
5324def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5325 (ins f64mem:$dst, VR128X:$src),
5326 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005327 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005328 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5329 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5330 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5331def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5332 (ins f64mem:$dst, VR128X:$src),
5333 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005334 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005335 (iPTR 0))), addr:$dst)],
5336 IIC_SSE_MOV_LH>,
5337 EVEX, EVEX_CD8<32, CD8VT2>;
5338def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5339 (ins f64mem:$dst, VR128X:$src),
5340 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005341 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005342 (iPTR 0))), addr:$dst)],
5343 IIC_SSE_MOV_LH>,
5344 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005345
Igor Bregerb6b27af2015-11-10 07:09:07 +00005346let Predicates = [HasAVX512] in {
5347 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005348 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005349 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5350 (iPTR 0))), addr:$dst),
5351 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5352 // VMOVLPS patterns
5353 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5354 addr:$src1),
5355 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5356 def : Pat<(store (v4i32 (X86Movlps
5357 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5358 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5359 // VMOVLPD patterns
5360 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5361 addr:$src1),
5362 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5363 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5364 addr:$src1),
5365 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5366}
5367//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005368// FMA - Fused Multiply Operations
5369//
Adam Nemet26371ce2014-10-24 00:02:55 +00005370
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005371multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005372 X86VectorVTInfo _, string Suff> {
5373 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005374 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005375 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005376 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005377 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005378 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005379
Craig Toppere1cac152016-06-07 07:27:54 +00005380 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5381 (ins _.RC:$src2, _.MemOp:$src3),
5382 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005383 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005384 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005385
Craig Toppere1cac152016-06-07 07:27:54 +00005386 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5387 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5388 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5389 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005390 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005391 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005392 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005393 }
Craig Topper318e40b2016-07-25 07:20:31 +00005394
5395 // Additional pattern for folding broadcast nodes in other orders.
5396 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5397 (OpNode _.RC:$src1, _.RC:$src2,
5398 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5399 _.RC:$src1)),
5400 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5401 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005403
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005405 X86VectorVTInfo _, string Suff> {
5406 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005407 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005408 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5409 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005410 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005411 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005413
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005415 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5416 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005417 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005418 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5419 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5420 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005421 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005422 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005423 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005424 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005425 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005426 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005427 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005428}
5429
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005430multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005431 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005432 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005433 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005434 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005435 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005436}
5437
5438defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5439defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5440defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5441defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5442defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5443defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5444
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005445
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005446multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005447 X86VectorVTInfo _, string Suff> {
5448 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005449 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5450 (ins _.RC:$src2, _.RC:$src3),
5451 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005452 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005453 AVX512FMA3Base;
5454
Craig Toppere1cac152016-06-07 07:27:54 +00005455 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5456 (ins _.RC:$src2, _.MemOp:$src3),
5457 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005458 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005459 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005460
Craig Toppere1cac152016-06-07 07:27:54 +00005461 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5462 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5463 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5464 "$src2, ${src3}"##_.BroadcastStr,
5465 (_.VT (OpNode _.RC:$src2,
5466 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005467 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005468 }
Craig Topper318e40b2016-07-25 07:20:31 +00005469
5470 // Additional patterns for folding broadcast nodes in other orders.
5471 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5472 _.RC:$src2, _.RC:$src1)),
5473 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5474 _.RC:$src2, addr:$src3)>;
5475 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5476 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5477 _.RC:$src2, _.RC:$src1),
5478 _.RC:$src1)),
5479 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5480 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5481 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5482 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5483 _.RC:$src2, _.RC:$src1),
5484 _.ImmAllZerosV)),
5485 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5486 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005487}
5488
5489multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005490 X86VectorVTInfo _, string Suff> {
5491 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005492 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5493 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5494 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005495 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005496 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005497}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005498
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005499multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005500 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5501 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005502 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005503 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5504 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5505 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005506 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005508 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005509 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005510 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005511 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005513}
5514
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005515multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005516 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005517 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005518 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005519 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005520 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005521}
5522
5523defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5524defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5525defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5526defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5527defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5528defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5529
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005530multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005531 X86VectorVTInfo _, string Suff> {
5532 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005533 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005534 (ins _.RC:$src2, _.RC:$src3),
5535 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005536 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005537 AVX512FMA3Base;
5538
Craig Toppere1cac152016-06-07 07:27:54 +00005539 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005540 (ins _.RC:$src2, _.MemOp:$src3),
5541 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005542 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005543 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005544
Craig Toppere1cac152016-06-07 07:27:54 +00005545 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005546 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5547 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5548 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005549 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005550 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005551 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005552 }
Craig Topper318e40b2016-07-25 07:20:31 +00005553
5554 // Additional patterns for folding broadcast nodes in other orders.
5555 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5556 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5557 _.RC:$src1, _.RC:$src2),
5558 _.RC:$src1)),
5559 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5560 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005561}
5562
5563multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005564 X86VectorVTInfo _, string Suff> {
5565 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005566 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005567 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5568 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005569 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005570 AVX512FMA3Base, EVEX_B, EVEX_RC;
5571}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005572
5573multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005574 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5575 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005576 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005577 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5578 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5579 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005580 }
5581 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005582 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005583 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005584 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005585 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5586 }
5587}
5588
5589multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005590 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005591 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005592 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005593 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005594 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005595}
5596
5597defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5598defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5599defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5600defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5601defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5602defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005603
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005604// Scalar FMA
5605let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005606multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5607 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5608 dag RHS_r, dag RHS_m > {
5609 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5610 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005611 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005612
Craig Toppere1cac152016-06-07 07:27:54 +00005613 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5614 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005615 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005616
5617 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5618 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005619 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005620 AVX512FMA3Base, EVEX_B, EVEX_RC;
5621
Craig Toppereafdbec2016-08-13 06:48:41 +00005622 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005623 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5624 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5625 !strconcat(OpcodeStr,
5626 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5627 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005628 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5629 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5630 !strconcat(OpcodeStr,
5631 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5632 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005633 }// isCodeGenOnly = 1
5634}
5635}// Constraints = "$src1 = $dst"
5636
5637multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005638 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5639 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005640
Craig Topper2dca3b22016-07-24 08:26:38 +00005641 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005642 // Operands for intrinsic are in 123 order to preserve passthu
5643 // semantics.
5644 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5645 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005646 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005647 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005648 (i32 imm:$rc))),
5649 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5650 _.FRC:$src3))),
5651 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5652 (_.ScalarLdFrag addr:$src3))))>;
5653
Craig Topper2dca3b22016-07-24 08:26:38 +00005654 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005655 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5656 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005657 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005658 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005659 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005660 (i32 imm:$rc))),
5661 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5662 _.FRC:$src1))),
5663 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5664 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5665
Craig Topper2dca3b22016-07-24 08:26:38 +00005666 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005667 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5668 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005669 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005670 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005671 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005672 (i32 imm:$rc))),
5673 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5674 _.FRC:$src2))),
5675 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5676 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5677}
5678
5679multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005680 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5681 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005682 let Predicates = [HasAVX512] in {
5683 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005684 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5685 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005686 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005687 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5688 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005689 }
5690}
5691
Craig Toppera55b4832016-12-09 06:42:28 +00005692defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5693 X86FmaddRnds3>;
5694defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5695 X86FmsubRnds3>;
5696defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5697 X86FnmaddRnds1, X86FnmaddRnds3>;
5698defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5699 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005700
5701//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005702// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5703//===----------------------------------------------------------------------===//
5704let Constraints = "$src1 = $dst" in {
5705multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5706 X86VectorVTInfo _> {
5707 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5708 (ins _.RC:$src2, _.RC:$src3),
5709 OpcodeStr, "$src3, $src2", "$src2, $src3",
5710 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5711 AVX512FMA3Base;
5712
Craig Toppere1cac152016-06-07 07:27:54 +00005713 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5714 (ins _.RC:$src2, _.MemOp:$src3),
5715 OpcodeStr, "$src3, $src2", "$src2, $src3",
5716 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5717 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005718
Craig Toppere1cac152016-06-07 07:27:54 +00005719 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5720 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5721 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5722 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5723 (OpNode _.RC:$src1,
5724 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5725 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005726}
5727} // Constraints = "$src1 = $dst"
5728
5729multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5730 AVX512VLVectorVTInfo _> {
5731 let Predicates = [HasIFMA] in {
5732 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5733 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5734 }
5735 let Predicates = [HasVLX, HasIFMA] in {
5736 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5737 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5738 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5739 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5740 }
5741}
5742
5743defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5744 avx512vl_i64_info>, VEX_W;
5745defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5746 avx512vl_i64_info>, VEX_W;
5747
5748//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005749// AVX-512 Scalar convert from sign integer to float/double
5750//===----------------------------------------------------------------------===//
5751
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005752multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5753 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5754 PatFrag ld_frag, string asm> {
5755 let hasSideEffects = 0 in {
5756 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5757 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005758 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005759 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005760 let mayLoad = 1 in
5761 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5762 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005763 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005764 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005765 } // hasSideEffects = 0
5766 let isCodeGenOnly = 1 in {
5767 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5768 (ins DstVT.RC:$src1, SrcRC:$src2),
5769 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5770 [(set DstVT.RC:$dst,
5771 (OpNode (DstVT.VT DstVT.RC:$src1),
5772 SrcRC:$src2,
5773 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5774
5775 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5776 (ins DstVT.RC:$src1, x86memop:$src2),
5777 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5778 [(set DstVT.RC:$dst,
5779 (OpNode (DstVT.VT DstVT.RC:$src1),
5780 (ld_frag addr:$src2),
5781 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5782 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005783}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005784
Igor Bregerabe4a792015-06-14 12:44:55 +00005785multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005786 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005787 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5788 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005789 !strconcat(asm,
5790 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005791 [(set DstVT.RC:$dst,
5792 (OpNode (DstVT.VT DstVT.RC:$src1),
5793 SrcRC:$src2,
5794 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5795}
5796
5797multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005798 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5799 PatFrag ld_frag, string asm> {
5800 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5801 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5802 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005803}
5804
Andrew Trick15a47742013-10-09 05:11:10 +00005805let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005806defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005807 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5808 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005809defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005810 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5811 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005812defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005813 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5814 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005815defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005816 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5817 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005818
Craig Topper8f85ad12016-11-14 02:46:58 +00005819def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5820 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5821def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5822 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5823
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005824def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5825 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5826def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005827 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005828def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5829 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5830def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005831 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005832
5833def : Pat<(f32 (sint_to_fp GR32:$src)),
5834 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5835def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005836 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005837def : Pat<(f64 (sint_to_fp GR32:$src)),
5838 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5839def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005840 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5841
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005842defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005843 v4f32x_info, i32mem, loadi32,
5844 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005845defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005846 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5847 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005848defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005849 i32mem, loadi32, "cvtusi2sd{l}">,
5850 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005851defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005852 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5853 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005854
Craig Topper8f85ad12016-11-14 02:46:58 +00005855def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5856 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5857def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5858 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5859
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005860def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5861 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5862def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5863 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5864def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5865 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5866def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5867 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5868
5869def : Pat<(f32 (uint_to_fp GR32:$src)),
5870 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5871def : Pat<(f32 (uint_to_fp GR64:$src)),
5872 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5873def : Pat<(f64 (uint_to_fp GR32:$src)),
5874 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5875def : Pat<(f64 (uint_to_fp GR64:$src)),
5876 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005877}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005878
5879//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005880// AVX-512 Scalar convert from float/double to integer
5881//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005882multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5883 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005884 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005885 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005886 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005887 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5888 EVEX, VEX_LIG;
5889 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5890 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005891 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005892 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005893 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5894 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005895 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005896 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005897 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005898 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005899 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005900}
Asaf Badouh2744d212015-09-20 14:31:19 +00005901
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005902// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005903defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005904 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005905 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005906defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005907 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005908 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005909defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005910 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005911 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005912defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005913 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005914 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005915defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005916 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005917 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005918defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005919 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005920 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005921defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005922 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005923 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005924defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005925 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005926 EVEX_CD8<64, CD8VT1>;
5927
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005928// The SSE version of these instructions are disabled for AVX512.
5929// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5930let Predicates = [HasAVX512] in {
5931 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005932 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005933 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5934 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005935 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005936 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005937 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5938 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005939 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005940 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005941 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5942 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005943 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005944 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005945 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5946 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005947} // HasAVX512
5948
Craig Topperac941b92016-09-25 16:33:53 +00005949let Predicates = [HasAVX512] in {
5950 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5951 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5952 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5953 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5954 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5955 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5956 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5957 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5958 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5959 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5960 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5961 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5962 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5963 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5964 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5965 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5966 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5967 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5968 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5969 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5970} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005971
5972// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005973multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5974 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005975 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005976let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005977 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5979 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005980 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005981 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005982 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5983 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005984 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005985 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005986 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005987 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005988
Igor Bregerc59b3a22016-08-03 10:58:05 +00005989 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5990 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5991 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5992 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5993 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005994 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5995 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005996
Craig Toppere1cac152016-06-07 07:27:54 +00005997 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005998 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5999 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6000 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6001 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6002 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6003 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6004 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6005 (i32 FROUND_NO_EXC)))]>,
6006 EVEX,VEX_LIG , EVEX_B;
6007 let mayLoad = 1, hasSideEffects = 0 in
6008 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
6009 (ins _SrcRC.MemOp:$src),
6010 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6011 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006012
Craig Toppere1cac152016-06-07 07:27:54 +00006013 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006014} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006015}
6016
Asaf Badouh2744d212015-09-20 14:31:19 +00006017
Igor Bregerc59b3a22016-08-03 10:58:05 +00006018defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6019 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006020 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006021defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6022 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006023 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006024defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6025 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006026 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006027defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6028 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006029 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6030
Igor Bregerc59b3a22016-08-03 10:58:05 +00006031defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6032 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006033 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006034defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6035 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006037defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6038 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006039 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006040defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6041 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006042 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6043let Predicates = [HasAVX512] in {
6044 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006045 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006046 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6047 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006048 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006049 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006050 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6051 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006052 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006053 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006054 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6055 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006056 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006057 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006058 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6059 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006060} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006061//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006062// AVX-512 Convert form float to double and back
6063//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006064multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6065 X86VectorVTInfo _Src, SDNode OpNode> {
6066 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006067 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006068 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006069 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006070 (_Src.VT _Src.RC:$src2),
6071 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6073 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006074 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006075 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006076 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006077 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006078 (_Src.ScalarLdFrag addr:$src2))),
6079 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006080 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006081}
6082
Asaf Badouh2744d212015-09-20 14:31:19 +00006083// Scalar Coversion with SAE - suppress all exceptions
6084multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6085 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6086 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006087 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006088 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006089 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006090 (_Src.VT _Src.RC:$src2),
6091 (i32 FROUND_NO_EXC)))>,
6092 EVEX_4V, VEX_LIG, EVEX_B;
6093}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006094
Asaf Badouh2744d212015-09-20 14:31:19 +00006095// Scalar Conversion with rounding control (RC)
6096multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6097 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6098 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006099 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006100 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006101 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006102 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6103 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6104 EVEX_B, EVEX_RC;
6105}
Craig Toppera02e3942016-09-23 06:24:43 +00006106multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006107 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006108 X86VectorVTInfo _dst> {
6109 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006110 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006111 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006112 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006113 }
6114}
6115
Craig Toppera02e3942016-09-23 06:24:43 +00006116multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006117 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006118 X86VectorVTInfo _dst> {
6119 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006120 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006121 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006122 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006123 }
6124}
Craig Toppera02e3942016-09-23 06:24:43 +00006125defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006126 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006127defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006128 X86fpextRnd,f32x_info, f64x_info >;
6129
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006130def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006131 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006132 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6133 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006134def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006135 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6136 Requires<[HasAVX512]>;
6137
6138def : Pat<(f64 (extloadf32 addr:$src)),
6139 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006140 Requires<[HasAVX512, OptForSize]>;
6141
Asaf Badouh2744d212015-09-20 14:31:19 +00006142def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006143 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006144 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6145 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006147def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006148 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006149 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006150 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006151//===----------------------------------------------------------------------===//
6152// AVX-512 Vector convert from signed/unsigned integer to float/double
6153// and from float/double to signed/unsigned integer
6154//===----------------------------------------------------------------------===//
6155
6156multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6157 X86VectorVTInfo _Src, SDNode OpNode,
6158 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006159 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006160
6161 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6162 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6163 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6164
6165 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006166 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006167 (_.VT (OpNode (_Src.VT
6168 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6169
6170 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006171 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006172 "${src}"##Broadcast, "${src}"##Broadcast,
6173 (_.VT (OpNode (_Src.VT
6174 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6175 ))>, EVEX, EVEX_B;
6176}
6177// Coversion with SAE - suppress all exceptions
6178multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6179 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6180 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6181 (ins _Src.RC:$src), OpcodeStr,
6182 "{sae}, $src", "$src, {sae}",
6183 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6184 (i32 FROUND_NO_EXC)))>,
6185 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006186}
6187
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006188// Conversion with rounding control (RC)
6189multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6190 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6191 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6192 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6193 "$rc, $src", "$src, $rc",
6194 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6195 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006196}
6197
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006198// Extend Float to Double
6199multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6200 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006201 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006202 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6203 X86vfpextRnd>, EVEX_V512;
6204 }
6205 let Predicates = [HasVLX] in {
6206 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006207 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006208 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006209 EVEX_V256;
6210 }
6211}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006212
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006213// Truncate Double to Float
6214multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6215 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006216 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006217 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6218 X86vfproundRnd>, EVEX_V512;
6219 }
6220 let Predicates = [HasVLX] in {
6221 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6222 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006223 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006224 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006225
6226 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6227 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6228 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6229 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6230 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6231 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6232 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6233 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006234 }
6235}
6236
6237defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6238 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6239defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6240 PS, EVEX_CD8<32, CD8VH>;
6241
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006242def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6243 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006244
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006245let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006246 let AddedComplexity = 15 in
6247 def : Pat<(X86vzmovl (v2f64 (bitconvert
6248 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6249 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006250 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6251 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006252 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6253 (VCVTPS2PDZ256rm addr:$src)>;
6254}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006255
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006256// Convert Signed/Unsigned Doubleword to Double
6257multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6258 SDNode OpNode128> {
6259 // No rounding in this op
6260 let Predicates = [HasAVX512] in
6261 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6262 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006263
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006264 let Predicates = [HasVLX] in {
6265 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006266 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006267 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6268 EVEX_V256;
6269 }
6270}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006271
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006272// Convert Signed/Unsigned Doubleword to Float
6273multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6274 SDNode OpNodeRnd> {
6275 let Predicates = [HasAVX512] in
6276 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6277 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6278 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006279
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006280 let Predicates = [HasVLX] in {
6281 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6282 EVEX_V128;
6283 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6284 EVEX_V256;
6285 }
6286}
6287
6288// Convert Float to Signed/Unsigned Doubleword with truncation
6289multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6290 SDNode OpNode, SDNode OpNodeRnd> {
6291 let Predicates = [HasAVX512] in {
6292 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6293 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6294 OpNodeRnd>, EVEX_V512;
6295 }
6296 let Predicates = [HasVLX] in {
6297 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6298 EVEX_V128;
6299 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6300 EVEX_V256;
6301 }
6302}
6303
6304// Convert Float to Signed/Unsigned Doubleword
6305multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6306 SDNode OpNode, SDNode OpNodeRnd> {
6307 let Predicates = [HasAVX512] in {
6308 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6309 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6310 OpNodeRnd>, EVEX_V512;
6311 }
6312 let Predicates = [HasVLX] in {
6313 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6314 EVEX_V128;
6315 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6316 EVEX_V256;
6317 }
6318}
6319
6320// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006321multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6322 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006323 let Predicates = [HasAVX512] in {
6324 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6325 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6326 OpNodeRnd>, EVEX_V512;
6327 }
6328 let Predicates = [HasVLX] in {
6329 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006330 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006331 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6332 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006333 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6334 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006335 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6336 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006337
6338 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6339 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6340 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6341 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6342 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6343 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6344 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6345 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006346 }
6347}
6348
6349// Convert Double to Signed/Unsigned Doubleword
6350multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6351 SDNode OpNode, SDNode OpNodeRnd> {
6352 let Predicates = [HasAVX512] in {
6353 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6354 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6355 OpNodeRnd>, EVEX_V512;
6356 }
6357 let Predicates = [HasVLX] in {
6358 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6359 // memory forms of these instructions in Asm Parcer. They have the same
6360 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6361 // due to the same reason.
6362 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6363 "{1to2}", "{x}">, EVEX_V128;
6364 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6365 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006366
6367 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6368 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6369 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6370 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6371 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6372 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6373 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6374 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006375 }
6376}
6377
6378// Convert Double to Signed/Unsigned Quardword
6379multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6380 SDNode OpNode, SDNode OpNodeRnd> {
6381 let Predicates = [HasDQI] in {
6382 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6383 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6384 OpNodeRnd>, EVEX_V512;
6385 }
6386 let Predicates = [HasDQI, HasVLX] in {
6387 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6388 EVEX_V128;
6389 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6390 EVEX_V256;
6391 }
6392}
6393
6394// Convert Double to Signed/Unsigned Quardword with truncation
6395multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6396 SDNode OpNode, SDNode OpNodeRnd> {
6397 let Predicates = [HasDQI] in {
6398 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6399 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6400 OpNodeRnd>, EVEX_V512;
6401 }
6402 let Predicates = [HasDQI, HasVLX] in {
6403 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6404 EVEX_V128;
6405 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6406 EVEX_V256;
6407 }
6408}
6409
6410// Convert Signed/Unsigned Quardword to Double
6411multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6412 SDNode OpNode, SDNode OpNodeRnd> {
6413 let Predicates = [HasDQI] in {
6414 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6415 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6416 OpNodeRnd>, EVEX_V512;
6417 }
6418 let Predicates = [HasDQI, HasVLX] in {
6419 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6420 EVEX_V128;
6421 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6422 EVEX_V256;
6423 }
6424}
6425
6426// Convert Float to Signed/Unsigned Quardword
6427multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6428 SDNode OpNode, SDNode OpNodeRnd> {
6429 let Predicates = [HasDQI] in {
6430 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6431 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6432 OpNodeRnd>, EVEX_V512;
6433 }
6434 let Predicates = [HasDQI, HasVLX] in {
6435 // Explicitly specified broadcast string, since we take only 2 elements
6436 // from v4f32x_info source
6437 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006438 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006439 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6440 EVEX_V256;
6441 }
6442}
6443
6444// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006445multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6446 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006447 let Predicates = [HasDQI] in {
6448 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6449 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6450 OpNodeRnd>, EVEX_V512;
6451 }
6452 let Predicates = [HasDQI, HasVLX] in {
6453 // Explicitly specified broadcast string, since we take only 2 elements
6454 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006455 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006456 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006457 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6458 EVEX_V256;
6459 }
6460}
6461
6462// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006463multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6464 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006465 let Predicates = [HasDQI] in {
6466 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6467 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6468 OpNodeRnd>, EVEX_V512;
6469 }
6470 let Predicates = [HasDQI, HasVLX] in {
6471 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6472 // memory forms of these instructions in Asm Parcer. They have the same
6473 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6474 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006475 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006476 "{1to2}", "{x}">, EVEX_V128;
6477 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6478 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006479
6480 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6481 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6482 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6483 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6484 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6485 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6486 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6487 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006488 }
6489}
6490
Simon Pilgrima3af7962016-11-24 12:13:46 +00006491defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006492 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006493
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006494defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6495 X86VSintToFpRnd>,
6496 PS, EVEX_CD8<32, CD8VF>;
6497
6498defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006499 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006500 XS, EVEX_CD8<32, CD8VF>;
6501
Simon Pilgrima3af7962016-11-24 12:13:46 +00006502defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006503 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006504 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6505
6506defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006507 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006508 EVEX_CD8<32, CD8VF>;
6509
Craig Topperf334ac192016-11-09 07:48:51 +00006510defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006511 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006512 EVEX_CD8<64, CD8VF>;
6513
Simon Pilgrima3af7962016-11-24 12:13:46 +00006514defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006515 XS, EVEX_CD8<32, CD8VH>;
6516
6517defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6518 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006519 EVEX_CD8<32, CD8VF>;
6520
Craig Topper19e04b62016-05-19 06:13:58 +00006521defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6522 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006523
Craig Topper19e04b62016-05-19 06:13:58 +00006524defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6525 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006526 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006527
Craig Topper19e04b62016-05-19 06:13:58 +00006528defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6529 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006530 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006531defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6532 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006533 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006534
Craig Topper19e04b62016-05-19 06:13:58 +00006535defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6536 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006537 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006538
Craig Topper19e04b62016-05-19 06:13:58 +00006539defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6540 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006541
Craig Topper19e04b62016-05-19 06:13:58 +00006542defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6543 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006544 PD, EVEX_CD8<64, CD8VF>;
6545
Craig Topper19e04b62016-05-19 06:13:58 +00006546defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6547 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006548
6549defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006550 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006551 PD, EVEX_CD8<64, CD8VF>;
6552
Craig Toppera39b6502016-12-10 06:02:48 +00006553defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006554 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006555
6556defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006557 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006558 PD, EVEX_CD8<64, CD8VF>;
6559
Craig Toppera39b6502016-12-10 06:02:48 +00006560defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006561 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006562
6563defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006564 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006565
6566defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006567 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006568
Simon Pilgrima3af7962016-11-24 12:13:46 +00006569defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006570 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006571
Simon Pilgrima3af7962016-11-24 12:13:46 +00006572defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006573 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006574
Craig Toppere38c57a2015-11-27 05:44:02 +00006575let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006576def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006577 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006578 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6579 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006580
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006581def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6582 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006583 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6584 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006585
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006586def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6587 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006588 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6589 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006590
Simon Pilgrima3af7962016-11-24 12:13:46 +00006591def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006592 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6593 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6594 VR128X:$src, sub_xmm)))), sub_xmm)>;
6595
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006596def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6597 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006598 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6599 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006600
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006601def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6602 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006603 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6604 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006605
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006606def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6607 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006608 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6609 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006610
Simon Pilgrima3af7962016-11-24 12:13:46 +00006611def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006612 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6613 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6614 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006615}
6616
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006617let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006618 let AddedComplexity = 15 in {
6619 def : Pat<(X86vzmovl (v2i64 (bitconvert
6620 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
6621 (VCVTPD2DQZ128rr VR128:$src)>;
6622 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6623 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
6624 (VCVTPD2UDQZ128rr VR128:$src)>;
6625 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006626 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006627 (VCVTTPD2DQZ128rr VR128:$src)>;
6628 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006629 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006630 (VCVTTPD2UDQZ128rr VR128:$src)>;
6631 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006632}
6633
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006634let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006635 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006636 (VCVTPD2PSZrm addr:$src)>;
6637 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6638 (VCVTPS2PDZrm addr:$src)>;
6639}
6640
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006641let Predicates = [HasDQI, HasVLX] in {
6642 let AddedComplexity = 15 in {
6643 def : Pat<(X86vzmovl (v2f64 (bitconvert
6644 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
6645 (VCVTQQ2PSZ128rr VR128:$src)>;
6646 def : Pat<(X86vzmovl (v2f64 (bitconvert
6647 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
6648 (VCVTUQQ2PSZ128rr VR128:$src)>;
6649 }
6650}
6651
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006652let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006653def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6654 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6655 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6656 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6657
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006658def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6659 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6660 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6661 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6662
6663def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6664 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6665 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6666 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6667
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006668def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6669 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6670 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6671 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6672
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006673def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6674 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6675 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6676 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6677
6678def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6679 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6680 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6681 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6682
6683def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6684 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6685 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6686 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6687
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006688def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6689 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6690 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6691 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6692
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006693def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6694 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6695 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6696 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6697
6698def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6699 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6700 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6701 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6702
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006703def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6704 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6705 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6706 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6707
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006708def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6709 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6710 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6711 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6712}
6713
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006714//===----------------------------------------------------------------------===//
6715// Half precision conversion instructions
6716//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006717multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006718 X86MemOperand x86memop, PatFrag ld_frag> {
6719 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6720 "vcvtph2ps", "$src", "$src",
6721 (X86cvtph2ps (_src.VT _src.RC:$src),
6722 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006723 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6724 "vcvtph2ps", "$src", "$src",
6725 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6726 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006727}
6728
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006729multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006730 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6731 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6732 (X86cvtph2ps (_src.VT _src.RC:$src),
6733 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6734
6735}
6736
6737let Predicates = [HasAVX512] in {
6738 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006739 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006740 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6741 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006742 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006743 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6744 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6745 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6746 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006747}
6748
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006749multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006750 X86MemOperand x86memop> {
6751 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006752 (ins _src.RC:$src1, i32u8imm:$src2),
6753 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006754 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006755 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006756 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006757 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6758 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6759 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6760 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006761 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006762 addr:$dst)]>;
6763 let hasSideEffects = 0, mayStore = 1 in
6764 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6765 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6766 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6767 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006768}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006769multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006770 let hasSideEffects = 0 in
6771 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6772 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006773 (ins _src.RC:$src1, i32u8imm:$src2),
6774 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006775 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006776}
6777let Predicates = [HasAVX512] in {
6778 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6779 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6780 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6781 let Predicates = [HasVLX] in {
6782 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6783 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6784 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6785 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6786 }
6787}
Asaf Badouh2489f352015-12-02 08:17:51 +00006788
Craig Topper9820e342016-09-20 05:44:47 +00006789// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006790let Predicates = [HasVLX] in {
6791 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6792 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6793 // configurations we support (the default). However, falling back to MXCSR is
6794 // more consistent with other instructions, which are always controlled by it.
6795 // It's encoded as 0b100.
6796 def : Pat<(fp_to_f16 FR32X:$src),
6797 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6798 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6799
6800 def : Pat<(f16_to_fp GR16:$src),
6801 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6802 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6803
6804 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6805 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6806 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6807}
6808
Craig Topper9820e342016-09-20 05:44:47 +00006809// Patterns for matching float to half-float conversion when AVX512 is supported
6810// but F16C isn't. In that case we have to use 512-bit vectors.
6811let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6812 def : Pat<(fp_to_f16 FR32X:$src),
6813 (i16 (EXTRACT_SUBREG
6814 (VMOVPDI2DIZrr
6815 (v8i16 (EXTRACT_SUBREG
6816 (VCVTPS2PHZrr
6817 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6818 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6819 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6820
6821 def : Pat<(f16_to_fp GR16:$src),
6822 (f32 (COPY_TO_REGCLASS
6823 (v4f32 (EXTRACT_SUBREG
6824 (VCVTPH2PSZrr
6825 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6826 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6827 sub_xmm)), sub_xmm)), FR32X))>;
6828
6829 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6830 (f32 (COPY_TO_REGCLASS
6831 (v4f32 (EXTRACT_SUBREG
6832 (VCVTPH2PSZrr
6833 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6834 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6835 sub_xmm), 4)), sub_xmm)), FR32X))>;
6836}
6837
Asaf Badouh2489f352015-12-02 08:17:51 +00006838// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006839multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006840 string OpcodeStr> {
6841 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6842 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006843 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006844 Sched<[WriteFAdd]>;
6845}
6846
6847let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006848 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006849 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006850 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006851 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006852 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006853 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006854 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006855 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6856}
6857
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006858let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6859 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006860 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006861 EVEX_CD8<32, CD8VT1>;
6862 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006863 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006864 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6865 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006866 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006867 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006868 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006869 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006870 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006871 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6872 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006873 let isCodeGenOnly = 1 in {
6874 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006875 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006876 EVEX_CD8<32, CD8VT1>;
6877 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006878 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006879 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006880
Craig Topper9dd48c82014-01-02 17:28:14 +00006881 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006882 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006883 EVEX_CD8<32, CD8VT1>;
6884 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006885 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006886 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6887 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006888}
Michael Liao5bf95782014-12-04 05:20:33 +00006889
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006890/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006891multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6892 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006893 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006894 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6895 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6896 "$src2, $src1", "$src1, $src2",
6897 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006898 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006899 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006900 "$src2, $src1", "$src1, $src2",
6901 (OpNode (_.VT _.RC:$src1),
6902 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006903}
6904}
6905
Asaf Badouheaf2da12015-09-21 10:23:53 +00006906defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6907 EVEX_CD8<32, CD8VT1>, T8PD;
6908defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6909 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6910defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6911 EVEX_CD8<32, CD8VT1>, T8PD;
6912defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6913 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006914
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006915/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6916multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006917 X86VectorVTInfo _> {
6918 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6919 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6920 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006921 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6922 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6923 (OpNode (_.FloatVT
6924 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6925 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6926 (ins _.ScalarMemOp:$src), OpcodeStr,
6927 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6928 (OpNode (_.FloatVT
6929 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6930 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006931}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006932
6933multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6934 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6935 EVEX_V512, EVEX_CD8<32, CD8VF>;
6936 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6937 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6938
6939 // Define only if AVX512VL feature is present.
6940 let Predicates = [HasVLX] in {
6941 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6942 OpNode, v4f32x_info>,
6943 EVEX_V128, EVEX_CD8<32, CD8VF>;
6944 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6945 OpNode, v8f32x_info>,
6946 EVEX_V256, EVEX_CD8<32, CD8VF>;
6947 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6948 OpNode, v2f64x_info>,
6949 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6950 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6951 OpNode, v4f64x_info>,
6952 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6953 }
6954}
6955
6956defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6957defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006958
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006959/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006960multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6961 SDNode OpNode> {
6962
6963 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6964 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6965 "$src2, $src1", "$src1, $src2",
6966 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6967 (i32 FROUND_CURRENT))>;
6968
6969 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6970 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006971 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006972 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006973 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006974
6975 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006976 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006977 "$src2, $src1", "$src1, $src2",
6978 (OpNode (_.VT _.RC:$src1),
6979 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6980 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006981}
6982
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006983multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6984 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6985 EVEX_CD8<32, CD8VT1>;
6986 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6987 EVEX_CD8<64, CD8VT1>, VEX_W;
6988}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006989
Craig Toppere1cac152016-06-07 07:27:54 +00006990let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006991 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6992 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6993}
Igor Breger8352a0d2015-07-28 06:53:28 +00006994
6995defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006996/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006997
6998multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6999 SDNode OpNode> {
7000
7001 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7002 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7003 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7004
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007005 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7006 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7007 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007008 (bitconvert (_.LdFrag addr:$src))),
7009 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007010
7011 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007012 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007013 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007014 (OpNode (_.FloatVT
7015 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7016 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007017}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007018multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7019 SDNode OpNode> {
7020 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7021 (ins _.RC:$src), OpcodeStr,
7022 "{sae}, $src", "$src, {sae}",
7023 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7024}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007025
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007026multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7027 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007028 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7029 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007030 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007031 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7032 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007033}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007034
Asaf Badouh402ebb32015-06-03 13:41:48 +00007035multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7036 SDNode OpNode> {
7037 // Define only if AVX512VL feature is present.
7038 let Predicates = [HasVLX] in {
7039 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7040 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7041 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7042 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7043 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7044 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7045 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7046 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7047 }
7048}
Craig Toppere1cac152016-06-07 07:27:54 +00007049let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007050
Asaf Badouh402ebb32015-06-03 13:41:48 +00007051 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7052 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7053 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7054}
7055defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7056 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7057
7058multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7059 SDNode OpNodeRnd, X86VectorVTInfo _>{
7060 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7061 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7062 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7063 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007064}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007065
Robert Khasanoveb126392014-10-28 18:15:20 +00007066multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7067 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007068 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007069 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7070 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007071 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7072 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7073 (OpNode (_.FloatVT
7074 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007075
Craig Toppere1cac152016-06-07 07:27:54 +00007076 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7077 (ins _.ScalarMemOp:$src), OpcodeStr,
7078 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7079 (OpNode (_.FloatVT
7080 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7081 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007082}
7083
Robert Khasanoveb126392014-10-28 18:15:20 +00007084multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7085 SDNode OpNode> {
7086 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7087 v16f32_info>,
7088 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7089 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7090 v8f64_info>,
7091 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7092 // Define only if AVX512VL feature is present.
7093 let Predicates = [HasVLX] in {
7094 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7095 OpNode, v4f32x_info>,
7096 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7097 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7098 OpNode, v8f32x_info>,
7099 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7100 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7101 OpNode, v2f64x_info>,
7102 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7103 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7104 OpNode, v4f64x_info>,
7105 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7106 }
7107}
7108
Asaf Badouh402ebb32015-06-03 13:41:48 +00007109multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7110 SDNode OpNodeRnd> {
7111 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7112 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7113 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7114 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7115}
7116
Igor Breger4c4cd782015-09-20 09:13:41 +00007117multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7118 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7119
7120 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7121 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7122 "$src2, $src1", "$src1, $src2",
7123 (OpNodeRnd (_.VT _.RC:$src1),
7124 (_.VT _.RC:$src2),
7125 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007126 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7127 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7128 "$src2, $src1", "$src1, $src2",
7129 (OpNodeRnd (_.VT _.RC:$src1),
7130 (_.VT (scalar_to_vector
7131 (_.ScalarLdFrag addr:$src2))),
7132 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007133
7134 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7135 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7136 "$rc, $src2, $src1", "$src1, $src2, $rc",
7137 (OpNodeRnd (_.VT _.RC:$src1),
7138 (_.VT _.RC:$src2),
7139 (i32 imm:$rc))>,
7140 EVEX_B, EVEX_RC;
7141
Craig Toppere1cac152016-06-07 07:27:54 +00007142 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007143 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007144 (ins _.FRC:$src1, _.FRC:$src2),
7145 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7146
7147 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007148 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007149 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7150 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7151 }
7152
7153 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7154 (!cast<Instruction>(NAME#SUFF#Zr)
7155 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7156
7157 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7158 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007159 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007160}
7161
7162multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7163 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7164 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7165 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7166 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7167}
7168
Asaf Badouh402ebb32015-06-03 13:41:48 +00007169defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7170 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007171
Igor Breger4c4cd782015-09-20 09:13:41 +00007172defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007173
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007174let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007175 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007176 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007177 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007178 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007179 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007180 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007181 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007182 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007183 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007184 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007185}
7186
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007187multiclass
7188avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007189
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007190 let ExeDomain = _.ExeDomain in {
7191 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7192 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7193 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007194 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007195 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7196
7197 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7198 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007199 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7200 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007201 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007202
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007203 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007204 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7205 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007206 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007207 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007208 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7209 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7210 }
7211 let Predicates = [HasAVX512] in {
7212 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7213 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7214 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7215 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7216 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7217 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7218 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7219 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7220 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7221 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7222 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7223 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7224 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7225 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7226 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7227
7228 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7229 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7230 addr:$src, (i32 0x1))), _.FRC)>;
7231 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7232 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7233 addr:$src, (i32 0x2))), _.FRC)>;
7234 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7235 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7236 addr:$src, (i32 0x3))), _.FRC)>;
7237 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7238 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7239 addr:$src, (i32 0x4))), _.FRC)>;
7240 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7241 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7242 addr:$src, (i32 0xc))), _.FRC)>;
7243 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007244}
7245
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007246defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7247 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007248
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007249defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7250 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007251
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007252//-------------------------------------------------
7253// Integer truncate and extend operations
7254//-------------------------------------------------
7255
Igor Breger074a64e2015-07-24 17:24:15 +00007256multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7257 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7258 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007259 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007260 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7261 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7262 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7263 EVEX, T8XS;
7264
7265 // for intrinsic patter match
7266 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7267 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7268 undef)),
7269 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7270 SrcInfo.RC:$src1)>;
7271
7272 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7273 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7274 DestInfo.ImmAllZerosV)),
7275 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7276 SrcInfo.RC:$src1)>;
7277
7278 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7279 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7280 DestInfo.RC:$src0)),
7281 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7282 DestInfo.KRCWM:$mask ,
7283 SrcInfo.RC:$src1)>;
7284
Craig Topper52e2e832016-07-22 05:46:44 +00007285 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7286 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007287 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7288 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007289 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007290 []>, EVEX;
7291
Igor Breger074a64e2015-07-24 17:24:15 +00007292 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7293 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007294 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007295 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007296 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007297}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007298
Igor Breger074a64e2015-07-24 17:24:15 +00007299multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7300 X86VectorVTInfo DestInfo,
7301 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007302
Igor Breger074a64e2015-07-24 17:24:15 +00007303 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7304 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7305 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007306
Igor Breger074a64e2015-07-24 17:24:15 +00007307 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7308 (SrcInfo.VT SrcInfo.RC:$src)),
7309 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7310 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7311}
7312
7313multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
7314 X86VectorVTInfo DestInfo, string sat > {
7315
7316 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7317 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7318 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
7319 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
7320 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
7321 (SrcInfo.VT SrcInfo.RC:$src))>;
7322
7323 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7324 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7325 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
7326 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
7327 (SrcInfo.VT SrcInfo.RC:$src))>;
7328}
7329
7330multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7331 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7332 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7333 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7334 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7335 Predicate prd = HasAVX512>{
7336
7337 let Predicates = [HasVLX, prd] in {
7338 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7339 DestInfoZ128, x86memopZ128>,
7340 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7341 truncFrag, mtruncFrag>, EVEX_V128;
7342
7343 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7344 DestInfoZ256, x86memopZ256>,
7345 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7346 truncFrag, mtruncFrag>, EVEX_V256;
7347 }
7348 let Predicates = [prd] in
7349 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7350 DestInfoZ, x86memopZ>,
7351 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7352 truncFrag, mtruncFrag>, EVEX_V512;
7353}
7354
7355multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
7356 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7357 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7358 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7359 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
7360
7361 let Predicates = [HasVLX, prd] in {
7362 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7363 DestInfoZ128, x86memopZ128>,
7364 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7365 sat>, EVEX_V128;
7366
7367 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7368 DestInfoZ256, x86memopZ256>,
7369 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7370 sat>, EVEX_V256;
7371 }
7372 let Predicates = [prd] in
7373 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7374 DestInfoZ, x86memopZ>,
7375 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7376 sat>, EVEX_V512;
7377}
7378
7379multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7380 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7381 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7382 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
7383}
7384multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
7385 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
7386 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7387 sat>, EVEX_CD8<8, CD8VO>;
7388}
7389
7390multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7391 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7392 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7393 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
7394}
7395multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
7396 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
7397 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7398 sat>, EVEX_CD8<16, CD8VQ>;
7399}
7400
7401multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7402 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7403 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7404 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
7405}
7406multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
7407 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
7408 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7409 sat>, EVEX_CD8<32, CD8VH>;
7410}
7411
7412multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7413 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7414 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7415 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
7416}
7417multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
7418 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
7419 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7420 sat>, EVEX_CD8<8, CD8VQ>;
7421}
7422
7423multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7424 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7425 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7426 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
7427}
7428multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
7429 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
7430 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7431 sat>, EVEX_CD8<16, CD8VH>;
7432}
7433
7434multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7435 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7436 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7437 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7438}
7439multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7440 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7441 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7442 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7443}
7444
7445defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7446defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7447defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7448
7449defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7450defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7451defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7452
7453defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7454defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7455defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7456
7457defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7458defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7459defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7460
7461defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7462defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7463defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7464
7465defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7466defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7467defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007468
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007469let Predicates = [HasAVX512, NoVLX] in {
7470def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7471 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007472 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007473 VR256X:$src, sub_ymm)))), sub_xmm))>;
7474def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7475 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007476 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007477 VR256X:$src, sub_ymm)))), sub_xmm))>;
7478}
7479
7480let Predicates = [HasBWI, NoVLX] in {
7481def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007482 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007483 VR256X:$src, sub_ymm))), sub_xmm))>;
7484}
7485
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007486multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007487 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007488 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007489 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007490 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7491 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7492 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7493 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007494
Craig Toppere1cac152016-06-07 07:27:54 +00007495 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7496 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7497 (DestInfo.VT (LdFrag addr:$src))>,
7498 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007499 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007500}
7501
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007502multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007503 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007504 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7505 let Predicates = [HasVLX, HasBWI] in {
7506 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007507 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007508 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007509
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007510 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007511 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7513 }
7514 let Predicates = [HasBWI] in {
7515 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007516 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007517 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7518 }
7519}
7520
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007521multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007522 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007523 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7524 let Predicates = [HasVLX, HasAVX512] in {
7525 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007526 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007527 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7528
7529 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007530 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007531 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7532 }
7533 let Predicates = [HasAVX512] in {
7534 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007535 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007536 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7537 }
7538}
7539
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007540multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007541 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007542 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7543 let Predicates = [HasVLX, HasAVX512] in {
7544 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007545 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007546 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7547
7548 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007549 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007550 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7551 }
7552 let Predicates = [HasAVX512] in {
7553 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007554 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007555 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7556 }
7557}
7558
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007559multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007560 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007561 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7562 let Predicates = [HasVLX, HasAVX512] in {
7563 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007564 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007565 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7566
7567 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007568 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007569 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7570 }
7571 let Predicates = [HasAVX512] in {
7572 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007573 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007574 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7575 }
7576}
7577
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007578multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007579 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007580 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7581 let Predicates = [HasVLX, HasAVX512] in {
7582 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007583 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007584 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7585
7586 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007587 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007588 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7589 }
7590 let Predicates = [HasAVX512] in {
7591 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007592 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007593 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7594 }
7595}
7596
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007597multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007598 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007599 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7600
7601 let Predicates = [HasVLX, HasAVX512] in {
7602 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007603 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007604 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7605
7606 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007607 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007608 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7609 }
7610 let Predicates = [HasAVX512] in {
7611 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007612 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007613 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7614 }
7615}
7616
Craig Topper6840f112016-07-14 06:41:34 +00007617defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7618defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7619defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7620defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7621defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7622defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007623
Craig Topper6840f112016-07-14 06:41:34 +00007624defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7625defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7626defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7627defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7628defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7629defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007630
Igor Breger2ba64ab2016-05-22 10:21:04 +00007631// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007632multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7633 X86VectorVTInfo From, PatFrag LdFrag> {
7634 def : Pat<(To.VT (LdFrag addr:$src)),
7635 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7636 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7637 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7638 To.KRC:$mask, addr:$src)>;
7639 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7640 To.ImmAllZerosV)),
7641 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7642 addr:$src)>;
7643}
7644
7645let Predicates = [HasVLX, HasBWI] in {
7646 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7647 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7648}
7649let Predicates = [HasBWI] in {
7650 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7651}
7652let Predicates = [HasVLX, HasAVX512] in {
7653 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7654 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7655 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7656 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7657 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7658 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7659 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7660 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7661 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7662 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7663}
7664let Predicates = [HasAVX512] in {
7665 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7666 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7667 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7668 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7669 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7670}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007671
Craig Topper64378f42016-10-09 23:08:39 +00007672multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7673 SDNode ExtOp, PatFrag ExtLoad16> {
7674 // 128-bit patterns
7675 let Predicates = [HasVLX, HasBWI] in {
7676 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7677 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7678 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7679 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7680 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7681 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7682 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7683 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7684 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7685 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7686 }
7687 let Predicates = [HasVLX] in {
7688 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7689 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7690 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7691 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7692 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7694 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7695 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7696
7697 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7698 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7699 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7700 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7701 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7703 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7704 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7705
7706 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7707 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7708 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7709 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7710 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7711 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7712 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7713 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7714 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7715 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7716
7717 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7718 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7719 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7720 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7721 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7722 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7723 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7724 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7725
7726 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7727 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7728 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7729 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7730 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7731 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7732 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7733 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7734 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7735 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7736 }
7737 // 256-bit patterns
7738 let Predicates = [HasVLX, HasBWI] in {
7739 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7740 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7741 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7742 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7743 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7744 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7745 }
7746 let Predicates = [HasVLX] in {
7747 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7748 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7749 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7750 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7751 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7752 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7753 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7754 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7755
7756 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7757 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7758 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7759 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7760 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7761 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7762 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7763 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7764
7765 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7766 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7767 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7768 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7769 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7770 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7771
7772 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7773 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7774 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7775 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7776 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7777 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7778 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7779 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7780
7781 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7782 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7783 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7784 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7785 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7786 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7787 }
7788 // 512-bit patterns
7789 let Predicates = [HasBWI] in {
7790 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7791 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7792 }
7793 let Predicates = [HasAVX512] in {
7794 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7795 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7796
7797 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7798 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007799 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7800 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007801
7802 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7803 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7804
7805 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7806 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7807
7808 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7809 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7810 }
7811}
7812
7813defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7814defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7815
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007816//===----------------------------------------------------------------------===//
7817// GATHER - SCATTER Operations
7818
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007819multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7820 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007821 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7822 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007823 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7824 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007825 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007826 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007827 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7828 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7829 vectoraddr:$src2))]>, EVEX, EVEX_K,
7830 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007831}
Cameron McInally45325962014-03-26 13:50:50 +00007832
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007833multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7834 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7835 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007836 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007837 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007838 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007839let Predicates = [HasVLX] in {
7840 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007842 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007843 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007844 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007845 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007846 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007847 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007848}
Cameron McInally45325962014-03-26 13:50:50 +00007849}
7850
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007851multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7852 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007853 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007854 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007855 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007856 mgatherv8i64>, EVEX_V512;
7857let Predicates = [HasVLX] in {
7858 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007859 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007860 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007861 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007862 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007863 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007864 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7865 vx64xmem, mgatherv2i64>, EVEX_V128;
7866}
Cameron McInally45325962014-03-26 13:50:50 +00007867}
Michael Liao5bf95782014-12-04 05:20:33 +00007868
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007869
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007870defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7871 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7872
7873defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7874 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007875
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007876multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7877 X86MemOperand memop, PatFrag ScatterNode> {
7878
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007879let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007880
7881 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7882 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007883 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007884 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7885 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7886 _.KRCWM:$mask, vectoraddr:$dst))]>,
7887 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007888}
7889
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007890multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7891 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7892 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007893 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007894 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007895 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007896let Predicates = [HasVLX] in {
7897 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007899 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007900 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007901 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007902 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007903 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007904 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007905}
Cameron McInally45325962014-03-26 13:50:50 +00007906}
7907
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007908multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7909 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007910 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007911 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007912 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007913 mscatterv8i64>, EVEX_V512;
7914let Predicates = [HasVLX] in {
7915 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007916 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007917 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007918 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007919 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007920 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007921 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7922 vx64xmem, mscatterv2i64>, EVEX_V128;
7923}
Cameron McInally45325962014-03-26 13:50:50 +00007924}
7925
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007926defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7927 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007928
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007929defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7930 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007931
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007932// prefetch
7933multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7934 RegisterClass KRC, X86MemOperand memop> {
7935 let Predicates = [HasPFI], hasSideEffects = 1 in
7936 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007937 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007938 []>, EVEX, EVEX_K;
7939}
7940
7941defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007942 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007943
7944defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007945 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007946
7947defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007948 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007949
7950defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007951 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007952
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007953defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007954 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007955
7956defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007957 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007958
7959defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007960 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007961
7962defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007963 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007964
7965defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007966 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007967
7968defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007969 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007970
7971defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007972 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007973
7974defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007975 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007976
7977defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007978 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007979
7980defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007981 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007982
7983defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007984 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007985
7986defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007987 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007988
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007989// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007990def v64i1sextv64i8 : PatLeaf<(v64i8
7991 (X86vsext
7992 (v64i1 (X86pcmpgtm
7993 (bc_v64i8 (v16i32 immAllZerosV)),
7994 VR512:$src))))>;
7995def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7996def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7997def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007998
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007999multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008000def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008001 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008002 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8003}
Michael Liao5bf95782014-12-04 05:20:33 +00008004
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008005multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8006 string OpcodeStr, Predicate prd> {
8007let Predicates = [prd] in
8008 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8009
8010 let Predicates = [prd, HasVLX] in {
8011 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8012 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8013 }
8014}
8015
8016multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
8017 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
8018 HasBWI>;
8019 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
8020 HasBWI>, VEX_W;
8021 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
8022 HasDQI>;
8023 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
8024 HasDQI>, VEX_W;
8025}
Michael Liao5bf95782014-12-04 05:20:33 +00008026
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008027defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008028
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008029multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008030 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8031 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8032 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8033}
8034
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008035// Use 512bit version to implement 128/256 bit in case NoVLX.
8036multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008037 X86VectorVTInfo _> {
8038
8039 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8040 (_.KVT (COPY_TO_REGCLASS
8041 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008042 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008043 _.RC:$src, _.SubRegIdx)),
8044 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008045}
8046
8047multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008048 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8049 let Predicates = [prd] in
8050 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8051 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008052
8053 let Predicates = [prd, HasVLX] in {
8054 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008055 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008056 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008057 EVEX_V128;
8058 }
8059 let Predicates = [prd, NoVLX] in {
8060 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8061 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008062 }
8063}
8064
8065defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8066 avx512vl_i8_info, HasBWI>;
8067defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8068 avx512vl_i16_info, HasBWI>, VEX_W;
8069defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8070 avx512vl_i32_info, HasDQI>;
8071defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8072 avx512vl_i64_info, HasDQI>, VEX_W;
8073
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008074//===----------------------------------------------------------------------===//
8075// AVX-512 - COMPRESS and EXPAND
8076//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008077
Ayman Musad7a5ed42016-09-26 06:22:08 +00008078multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008079 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008080 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008081 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008082 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008083
Craig Toppere1cac152016-06-07 07:27:54 +00008084 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008085 def mr : AVX5128I<opc, MRMDestMem, (outs),
8086 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008087 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008088 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8089
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008090 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8091 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008092 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008093 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008094 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008095}
8096
Ayman Musad7a5ed42016-09-26 06:22:08 +00008097multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8098
8099 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8100 (_.VT _.RC:$src)),
8101 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8102 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8103}
8104
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008105multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8106 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008107 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8108 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008109
8110 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008111 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8112 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8113 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8114 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008115 }
8116}
8117
8118defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8119 EVEX;
8120defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8121 EVEX, VEX_W;
8122defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8123 EVEX;
8124defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8125 EVEX, VEX_W;
8126
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008127// expand
8128multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8129 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008130 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008131 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008132 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008133
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008134 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8135 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8136 (_.VT (X86expand (_.VT (bitconvert
8137 (_.LdFrag addr:$src1)))))>,
8138 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008139}
8140
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008141multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8142
8143 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8144 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8145 _.KRCWM:$mask, addr:$src)>;
8146
8147 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8148 (_.VT _.RC:$src0))),
8149 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8150 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8151}
8152
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008153multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8154 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008155 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8156 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008157
8158 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008159 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8160 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8161 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8162 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008163 }
8164}
8165
8166defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8167 EVEX;
8168defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8169 EVEX, VEX_W;
8170defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8171 EVEX;
8172defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8173 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008174
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008175//handle instruction reg_vec1 = op(reg_vec,imm)
8176// op(mem_vec,imm)
8177// op(broadcast(eltVt),imm)
8178//all instruction created with FROUND_CURRENT
8179multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008180 X86VectorVTInfo _>{
8181 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008182 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8183 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008184 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008185 (OpNode (_.VT _.RC:$src1),
8186 (i32 imm:$src2),
8187 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008188 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8189 (ins _.MemOp:$src1, i32u8imm:$src2),
8190 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8191 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8192 (i32 imm:$src2),
8193 (i32 FROUND_CURRENT))>;
8194 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8195 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8196 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8197 "${src1}"##_.BroadcastStr##", $src2",
8198 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8199 (i32 imm:$src2),
8200 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008201 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008202}
8203
8204//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8205multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8206 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008207 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008208 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8209 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008210 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008211 "$src1, {sae}, $src2",
8212 (OpNode (_.VT _.RC:$src1),
8213 (i32 imm:$src2),
8214 (i32 FROUND_NO_EXC))>, EVEX_B;
8215}
8216
8217multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8218 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8219 let Predicates = [prd] in {
8220 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8221 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8222 EVEX_V512;
8223 }
8224 let Predicates = [prd, HasVLX] in {
8225 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8226 EVEX_V128;
8227 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8228 EVEX_V256;
8229 }
8230}
8231
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008232//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8233// op(reg_vec2,mem_vec,imm)
8234// op(reg_vec2,broadcast(eltVt),imm)
8235//all instruction created with FROUND_CURRENT
8236multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008237 X86VectorVTInfo _>{
8238 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008239 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008240 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008241 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8242 (OpNode (_.VT _.RC:$src1),
8243 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008244 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008245 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008246 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8247 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8248 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8249 (OpNode (_.VT _.RC:$src1),
8250 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8251 (i32 imm:$src3),
8252 (i32 FROUND_CURRENT))>;
8253 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8254 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8255 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8256 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8257 (OpNode (_.VT _.RC:$src1),
8258 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8259 (i32 imm:$src3),
8260 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008261 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008262}
8263
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008264//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8265// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008266multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8267 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008268 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008269 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8270 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8271 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8272 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8273 (SrcInfo.VT SrcInfo.RC:$src2),
8274 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008275 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8276 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8277 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8278 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8279 (SrcInfo.VT (bitconvert
8280 (SrcInfo.LdFrag addr:$src2))),
8281 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008282 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008283}
8284
8285//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8286// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008287// op(reg_vec2,broadcast(eltVt),imm)
8288multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008289 X86VectorVTInfo _>:
8290 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8291
Craig Topper05948fb2016-08-02 05:11:15 +00008292 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008293 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8294 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8295 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8296 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8297 (OpNode (_.VT _.RC:$src1),
8298 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8299 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008300}
8301
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008302//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8303// op(reg_vec2,mem_scalar,imm)
8304//all instruction created with FROUND_CURRENT
8305multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008306 X86VectorVTInfo _> {
8307 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008308 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008309 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008310 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8311 (OpNode (_.VT _.RC:$src1),
8312 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008313 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008314 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008315 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008316 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008317 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8318 (OpNode (_.VT _.RC:$src1),
8319 (_.VT (scalar_to_vector
8320 (_.ScalarLdFrag addr:$src2))),
8321 (i32 imm:$src3),
8322 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008323 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008324}
8325
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008326//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8327multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8328 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008329 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008330 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008331 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008332 OpcodeStr, "$src3, {sae}, $src2, $src1",
8333 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008334 (OpNode (_.VT _.RC:$src1),
8335 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008336 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008337 (i32 FROUND_NO_EXC))>, EVEX_B;
8338}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008339//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8340multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8341 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008342 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8343 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008344 OpcodeStr, "$src3, {sae}, $src2, $src1",
8345 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008346 (OpNode (_.VT _.RC:$src1),
8347 (_.VT _.RC:$src2),
8348 (i32 imm:$src3),
8349 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008350}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008351
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008352multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8353 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008354 let Predicates = [prd] in {
8355 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008356 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008357 EVEX_V512;
8358
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008359 }
8360 let Predicates = [prd, HasVLX] in {
8361 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008362 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008363 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008364 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008365 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008366}
8367
Igor Breger2ae0fe32015-08-31 11:14:02 +00008368multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8369 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8370 let Predicates = [HasBWI] in {
8371 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8372 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8373 }
8374 let Predicates = [HasBWI, HasVLX] in {
8375 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8376 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8377 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8378 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8379 }
8380}
8381
Igor Breger00d9f842015-06-08 14:03:17 +00008382multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8383 bits<8> opc, SDNode OpNode>{
8384 let Predicates = [HasAVX512] in {
8385 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8386 }
8387 let Predicates = [HasAVX512, HasVLX] in {
8388 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8389 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8390 }
8391}
8392
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008393multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8394 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8395 let Predicates = [prd] in {
8396 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8397 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008398 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008399}
8400
Igor Breger1e58e8a2015-09-02 11:18:55 +00008401multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8402 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8403 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8404 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8405 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8406 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008407}
8408
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008409
Igor Breger1e58e8a2015-09-02 11:18:55 +00008410defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8411 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8412defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8413 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8414defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8415 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8416
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008417
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008418defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8419 0x50, X86VRange, HasDQI>,
8420 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8421defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8422 0x50, X86VRange, HasDQI>,
8423 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8424
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008425defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8426 0x51, X86VRange, HasDQI>,
8427 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8428defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8429 0x51, X86VRange, HasDQI>,
8430 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8431
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008432defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8433 0x57, X86Reduces, HasDQI>,
8434 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8435defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8436 0x57, X86Reduces, HasDQI>,
8437 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008438
Igor Breger1e58e8a2015-09-02 11:18:55 +00008439defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8440 0x27, X86GetMants, HasAVX512>,
8441 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8442defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8443 0x27, X86GetMants, HasAVX512>,
8444 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8445
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008446multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8447 bits<8> opc, SDNode OpNode = X86Shuf128>{
8448 let Predicates = [HasAVX512] in {
8449 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8450
8451 }
8452 let Predicates = [HasAVX512, HasVLX] in {
8453 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8454 }
8455}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008456let Predicates = [HasAVX512] in {
8457def : Pat<(v16f32 (ffloor VR512:$src)),
8458 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8459def : Pat<(v16f32 (fnearbyint VR512:$src)),
8460 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8461def : Pat<(v16f32 (fceil VR512:$src)),
8462 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8463def : Pat<(v16f32 (frint VR512:$src)),
8464 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8465def : Pat<(v16f32 (ftrunc VR512:$src)),
8466 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8467
8468def : Pat<(v8f64 (ffloor VR512:$src)),
8469 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8470def : Pat<(v8f64 (fnearbyint VR512:$src)),
8471 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8472def : Pat<(v8f64 (fceil VR512:$src)),
8473 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8474def : Pat<(v8f64 (frint VR512:$src)),
8475 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8476def : Pat<(v8f64 (ftrunc VR512:$src)),
8477 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8478}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008479
8480defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8481 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8482defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8483 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8484defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8485 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8486defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8487 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008488
Craig Topperc48fa892015-12-27 19:45:21 +00008489multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008490 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8491 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008492}
8493
Craig Topperc48fa892015-12-27 19:45:21 +00008494defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008495 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008496defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008497 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008498
Craig Topper7a299302016-06-09 07:06:38 +00008499multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008500 let Predicates = p in
8501 def NAME#_.VTName#rri:
8502 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8503 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8504 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8505}
8506
Craig Topper7a299302016-06-09 07:06:38 +00008507multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8508 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8509 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8510 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008511
Craig Topper7a299302016-06-09 07:06:38 +00008512defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008513 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008514 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8515 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8516 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8517 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8518 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008519 EVEX_CD8<8, CD8VF>;
8520
Igor Bregerf3ded812015-08-31 13:09:30 +00008521defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8522 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8523
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008524multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8525 X86VectorVTInfo _> {
8526 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008527 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008528 "$src1", "$src1",
8529 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8530
Craig Toppere1cac152016-06-07 07:27:54 +00008531 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8532 (ins _.MemOp:$src1), OpcodeStr,
8533 "$src1", "$src1",
8534 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8535 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008536}
8537
8538multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8539 X86VectorVTInfo _> :
8540 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008541 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8542 (ins _.ScalarMemOp:$src1), OpcodeStr,
8543 "${src1}"##_.BroadcastStr,
8544 "${src1}"##_.BroadcastStr,
8545 (_.VT (OpNode (X86VBroadcast
8546 (_.ScalarLdFrag addr:$src1))))>,
8547 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008548}
8549
8550multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8551 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8552 let Predicates = [prd] in
8553 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8554
8555 let Predicates = [prd, HasVLX] in {
8556 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8557 EVEX_V256;
8558 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8559 EVEX_V128;
8560 }
8561}
8562
8563multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8564 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8565 let Predicates = [prd] in
8566 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8567 EVEX_V512;
8568
8569 let Predicates = [prd, HasVLX] in {
8570 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8571 EVEX_V256;
8572 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8573 EVEX_V128;
8574 }
8575}
8576
8577multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8578 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008579 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008580 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008581 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8582 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008583}
8584
8585multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8586 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008587 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8588 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008589}
8590
8591multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8592 bits<8> opc_d, bits<8> opc_q,
8593 string OpcodeStr, SDNode OpNode> {
8594 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8595 HasAVX512>,
8596 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8597 HasBWI>;
8598}
8599
8600defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8601
Craig Topper056c9062016-08-28 22:20:48 +00008602let Predicates = [HasBWI, HasVLX] in {
8603 def : Pat<(xor
8604 (bc_v2i64 (v16i1sextv16i8)),
8605 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8606 (VPABSBZ128rr VR128:$src)>;
8607 def : Pat<(xor
8608 (bc_v2i64 (v8i1sextv8i16)),
8609 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8610 (VPABSWZ128rr VR128:$src)>;
8611 def : Pat<(xor
8612 (bc_v4i64 (v32i1sextv32i8)),
8613 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8614 (VPABSBZ256rr VR256:$src)>;
8615 def : Pat<(xor
8616 (bc_v4i64 (v16i1sextv16i16)),
8617 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8618 (VPABSWZ256rr VR256:$src)>;
8619}
8620let Predicates = [HasAVX512, HasVLX] in {
8621 def : Pat<(xor
8622 (bc_v2i64 (v4i1sextv4i32)),
8623 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8624 (VPABSDZ128rr VR128:$src)>;
8625 def : Pat<(xor
8626 (bc_v4i64 (v8i1sextv8i32)),
8627 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8628 (VPABSDZ256rr VR256:$src)>;
8629}
8630
8631let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008632def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008633 (bc_v8i64 (v16i1sextv16i32)),
8634 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008635 (VPABSDZrr VR512:$src)>;
8636def : Pat<(xor
8637 (bc_v8i64 (v8i1sextv8i64)),
8638 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8639 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008640}
Craig Topper850feaf2016-08-28 22:20:51 +00008641let Predicates = [HasBWI] in {
8642def : Pat<(xor
8643 (bc_v8i64 (v64i1sextv64i8)),
8644 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8645 (VPABSBZrr VR512:$src)>;
8646def : Pat<(xor
8647 (bc_v8i64 (v32i1sextv32i16)),
8648 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8649 (VPABSWZrr VR512:$src)>;
8650}
Igor Bregerf2460112015-07-26 14:41:44 +00008651
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008652multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8653
8654 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008655}
8656
8657defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8658defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8659
Igor Breger24cab0f2015-11-16 07:22:00 +00008660//===---------------------------------------------------------------------===//
8661// Replicate Single FP - MOVSHDUP and MOVSLDUP
8662//===---------------------------------------------------------------------===//
8663multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8664 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8665 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008666}
8667
8668defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8669defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008670
8671//===----------------------------------------------------------------------===//
8672// AVX-512 - MOVDDUP
8673//===----------------------------------------------------------------------===//
8674
8675multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8676 X86VectorVTInfo _> {
8677 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8678 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8679 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008680 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8681 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8682 (_.VT (OpNode (_.VT (scalar_to_vector
8683 (_.ScalarLdFrag addr:$src)))))>,
8684 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008685}
8686
8687multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8688 AVX512VLVectorVTInfo VTInfo> {
8689
8690 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8691
8692 let Predicates = [HasAVX512, HasVLX] in {
8693 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8694 EVEX_V256;
8695 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8696 EVEX_V128;
8697 }
8698}
8699
8700multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8701 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8702 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008703}
8704
8705defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8706
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008707let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008708def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008709 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008710def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008711 (VMOVDDUPZ128rm addr:$src)>;
8712def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8713 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8714}
Igor Breger1f782962015-11-19 08:26:56 +00008715
Igor Bregerf2460112015-07-26 14:41:44 +00008716//===----------------------------------------------------------------------===//
8717// AVX-512 - Unpack Instructions
8718//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008719defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8720 SSE_ALU_ITINS_S>;
8721defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8722 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008723
8724defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8725 SSE_INTALU_ITINS_P, HasBWI>;
8726defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8727 SSE_INTALU_ITINS_P, HasBWI>;
8728defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8729 SSE_INTALU_ITINS_P, HasBWI>;
8730defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8731 SSE_INTALU_ITINS_P, HasBWI>;
8732
8733defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8734 SSE_INTALU_ITINS_P, HasAVX512>;
8735defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8736 SSE_INTALU_ITINS_P, HasAVX512>;
8737defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8738 SSE_INTALU_ITINS_P, HasAVX512>;
8739defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8740 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008741
8742//===----------------------------------------------------------------------===//
8743// AVX-512 - Extract & Insert Integer Instructions
8744//===----------------------------------------------------------------------===//
8745
8746multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8747 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008748 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8749 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8750 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8751 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8752 imm:$src2)))),
8753 addr:$dst)]>,
8754 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008755}
8756
8757multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8758 let Predicates = [HasBWI] in {
8759 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8760 (ins _.RC:$src1, u8imm:$src2),
8761 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8762 [(set GR32orGR64:$dst,
8763 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8764 EVEX, TAPD;
8765
8766 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8767 }
8768}
8769
8770multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8771 let Predicates = [HasBWI] in {
8772 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8773 (ins _.RC:$src1, u8imm:$src2),
8774 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8775 [(set GR32orGR64:$dst,
8776 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8777 EVEX, PD;
8778
Craig Topper99f6b622016-05-01 01:03:56 +00008779 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008780 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8781 (ins _.RC:$src1, u8imm:$src2),
8782 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8783 EVEX, TAPD;
8784
Igor Bregerdefab3c2015-10-08 12:55:01 +00008785 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8786 }
8787}
8788
8789multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8790 RegisterClass GRC> {
8791 let Predicates = [HasDQI] in {
8792 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8793 (ins _.RC:$src1, u8imm:$src2),
8794 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8795 [(set GRC:$dst,
8796 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8797 EVEX, TAPD;
8798
Craig Toppere1cac152016-06-07 07:27:54 +00008799 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8800 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8801 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8802 [(store (extractelt (_.VT _.RC:$src1),
8803 imm:$src2),addr:$dst)]>,
8804 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008805 }
8806}
8807
8808defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8809defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8810defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8811defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8812
8813multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8814 X86VectorVTInfo _, PatFrag LdFrag> {
8815 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8816 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8817 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8818 [(set _.RC:$dst,
8819 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8820 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8821}
8822
8823multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8824 X86VectorVTInfo _, PatFrag LdFrag> {
8825 let Predicates = [HasBWI] in {
8826 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8827 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8828 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8829 [(set _.RC:$dst,
8830 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8831
8832 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8833 }
8834}
8835
8836multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8837 X86VectorVTInfo _, RegisterClass GRC> {
8838 let Predicates = [HasDQI] in {
8839 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8840 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8841 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8842 [(set _.RC:$dst,
8843 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8844 EVEX_4V, TAPD;
8845
8846 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8847 _.ScalarLdFrag>, TAPD;
8848 }
8849}
8850
8851defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8852 extloadi8>, TAPD;
8853defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8854 extloadi16>, PD;
8855defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8856defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008857//===----------------------------------------------------------------------===//
8858// VSHUFPS - VSHUFPD Operations
8859//===----------------------------------------------------------------------===//
8860multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8861 AVX512VLVectorVTInfo VTInfo_FP>{
8862 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8863 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8864 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008865}
8866
8867defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8868defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008869//===----------------------------------------------------------------------===//
8870// AVX-512 - Byte shift Left/Right
8871//===----------------------------------------------------------------------===//
8872
8873multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8874 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8875 def rr : AVX512<opc, MRMr,
8876 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8877 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8878 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008879 def rm : AVX512<opc, MRMm,
8880 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8881 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8882 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008883 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8884 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008885}
8886
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008887multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008888 Format MRMm, string OpcodeStr, Predicate prd>{
8889 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008890 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008891 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008892 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008893 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008894 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008895 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008896 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008897 }
8898}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008899defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008900 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008901defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008902 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8903
8904
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008905multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008906 string OpcodeStr, X86VectorVTInfo _dst,
8907 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008908 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008909 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008910 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008911 [(set _dst.RC:$dst,(_dst.VT
8912 (OpNode (_src.VT _src.RC:$src1),
8913 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008914 def rm : AVX512BI<opc, MRMSrcMem,
8915 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8916 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8917 [(set _dst.RC:$dst,(_dst.VT
8918 (OpNode (_src.VT _src.RC:$src1),
8919 (_src.VT (bitconvert
8920 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008921}
8922
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008923multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008924 string OpcodeStr, Predicate prd> {
8925 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008926 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8927 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008928 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008929 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8930 v32i8x_info>, EVEX_V256;
8931 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8932 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008933 }
8934}
8935
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008936defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008937 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008938
8939multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008940 X86VectorVTInfo _>{
8941 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008942 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8943 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008944 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008945 (OpNode (_.VT _.RC:$src1),
8946 (_.VT _.RC:$src2),
8947 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008948 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008949 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8950 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8951 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8952 (OpNode (_.VT _.RC:$src1),
8953 (_.VT _.RC:$src2),
8954 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008955 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008956 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8957 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8958 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8959 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8960 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8961 (OpNode (_.VT _.RC:$src1),
8962 (_.VT _.RC:$src2),
8963 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008964 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008965 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008966 }// Constraints = "$src1 = $dst"
8967}
8968
8969multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8970 let Predicates = [HasAVX512] in
8971 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8972 let Predicates = [HasAVX512, HasVLX] in {
8973 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8974 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8975 }
8976}
8977
8978defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8979defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8980
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008981//===----------------------------------------------------------------------===//
8982// AVX-512 - FixupImm
8983//===----------------------------------------------------------------------===//
8984
8985multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008986 X86VectorVTInfo _>{
8987 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008988 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8989 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8990 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8991 (OpNode (_.VT _.RC:$src1),
8992 (_.VT _.RC:$src2),
8993 (_.IntVT _.RC:$src3),
8994 (i32 imm:$src4),
8995 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008996 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8997 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8998 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8999 (OpNode (_.VT _.RC:$src1),
9000 (_.VT _.RC:$src2),
9001 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9002 (i32 imm:$src4),
9003 (i32 FROUND_CURRENT))>;
9004 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9005 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9006 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9007 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9008 (OpNode (_.VT _.RC:$src1),
9009 (_.VT _.RC:$src2),
9010 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9011 (i32 imm:$src4),
9012 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009013 } // Constraints = "$src1 = $dst"
9014}
9015
9016multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009017 SDNode OpNode, X86VectorVTInfo _>{
9018let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009019 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9020 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009021 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009022 "$src2, $src3, {sae}, $src4",
9023 (OpNode (_.VT _.RC:$src1),
9024 (_.VT _.RC:$src2),
9025 (_.IntVT _.RC:$src3),
9026 (i32 imm:$src4),
9027 (i32 FROUND_NO_EXC))>, EVEX_B;
9028 }
9029}
9030
9031multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9032 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009033 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9034 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009035 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9036 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9037 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9038 (OpNode (_.VT _.RC:$src1),
9039 (_.VT _.RC:$src2),
9040 (_src3VT.VT _src3VT.RC:$src3),
9041 (i32 imm:$src4),
9042 (i32 FROUND_CURRENT))>;
9043
9044 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9045 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9046 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9047 "$src2, $src3, {sae}, $src4",
9048 (OpNode (_.VT _.RC:$src1),
9049 (_.VT _.RC:$src2),
9050 (_src3VT.VT _src3VT.RC:$src3),
9051 (i32 imm:$src4),
9052 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009053 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9054 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9055 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9056 (OpNode (_.VT _.RC:$src1),
9057 (_.VT _.RC:$src2),
9058 (_src3VT.VT (scalar_to_vector
9059 (_src3VT.ScalarLdFrag addr:$src3))),
9060 (i32 imm:$src4),
9061 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009062 }
9063}
9064
9065multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9066 let Predicates = [HasAVX512] in
9067 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9068 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9069 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9070 let Predicates = [HasAVX512, HasVLX] in {
9071 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9072 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9073 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9074 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9075 }
9076}
9077
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009078defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9079 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009080 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009081defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9082 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009083 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009084defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009085 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009086defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009087 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009088
9089
9090
9091// Patterns used to select SSE scalar fp arithmetic instructions from
9092// either:
9093//
9094// (1) a scalar fp operation followed by a blend
9095//
9096// The effect is that the backend no longer emits unnecessary vector
9097// insert instructions immediately after SSE scalar fp instructions
9098// like addss or mulss.
9099//
9100// For example, given the following code:
9101// __m128 foo(__m128 A, __m128 B) {
9102// A[0] += B[0];
9103// return A;
9104// }
9105//
9106// Previously we generated:
9107// addss %xmm0, %xmm1
9108// movss %xmm1, %xmm0
9109//
9110// We now generate:
9111// addss %xmm1, %xmm0
9112//
9113// (2) a vector packed single/double fp operation followed by a vector insert
9114//
9115// The effect is that the backend converts the packed fp instruction
9116// followed by a vector insert into a single SSE scalar fp instruction.
9117//
9118// For example, given the following code:
9119// __m128 foo(__m128 A, __m128 B) {
9120// __m128 C = A + B;
9121// return (__m128) {c[0], a[1], a[2], a[3]};
9122// }
9123//
9124// Previously we generated:
9125// addps %xmm0, %xmm1
9126// movss %xmm1, %xmm0
9127//
9128// We now generate:
9129// addss %xmm1, %xmm0
9130
9131// TODO: Some canonicalization in lowering would simplify the number of
9132// patterns we have to try to match.
9133multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9134 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009135 // extracted scalar math op with insert via movss
9136 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
9137 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
9138 FR32:$src))))),
9139 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9140 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9141
Craig Topper5625d242016-07-29 06:06:00 +00009142 // extracted scalar math op with insert via blend
9143 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
9144 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
9145 FR32:$src))), (i8 1))),
9146 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9147 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9148
9149 // vector math op with insert via movss
9150 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
9151 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
9152 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9153
9154 // vector math op with insert via blend
9155 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
9156 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
9157 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9158 }
9159}
9160
9161defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9162defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9163defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9164defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9165
9166multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9167 let Predicates = [HasAVX512] in {
9168 // extracted scalar math op with insert via movsd
9169 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9170 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9171 FR64:$src))))),
9172 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9173 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9174
9175 // extracted scalar math op with insert via blend
9176 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9177 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9178 FR64:$src))), (i8 1))),
9179 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9180 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9181
9182 // vector math op with insert via movsd
9183 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
9184 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
9185 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9186
9187 // vector math op with insert via blend
9188 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
9189 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
9190 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9191 }
9192}
9193
9194defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9195defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9196defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9197defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;