blob: f4b670be1cb1469d04440fc4c760fe6cb8a7651b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Nate Begeman14d12ca2008-02-11 04:19:36 +0000886 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Nadav Rotem43012222011-05-11 08:12:09 +0000925 if (Subtarget->hasSSE2()) {
926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
929
930 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
931 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
932 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
933
934 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
935 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
936 }
937
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000938 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
David Greene9b9838d2009-06-29 16:47:10 +0000941 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000942 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
943 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000948
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
951 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000952
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
954 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
955 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
956 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
957 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
958 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000959
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
961 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
962 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
963 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
964 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
965 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000966
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000967 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
968 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
969
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000970 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +0000971 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000972 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
973 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
974 EVT VT = SVT;
975
976 // Extract subvector is special because the value type
977 // (result) is 128-bit but the source is 256-bit wide.
978 if (VT.is128BitVector())
979 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
980
981 // Do not attempt to custom lower other non-256-bit vectors
982 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000983 continue;
David Greene54d8eba2011-01-27 22:38:56 +0000984
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000985 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
986 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
987 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
988 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +0000989 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000990 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000991 }
992
David Greene54d8eba2011-01-27 22:38:56 +0000993 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000994 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
995 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
996 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +0000997
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000998 // Do not attempt to promote non-256-bit vectors
999 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001000 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001001
1002 setOperationAction(ISD::AND, SVT, Promote);
1003 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1004 setOperationAction(ISD::OR, SVT, Promote);
1005 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1006 setOperationAction(ISD::XOR, SVT, Promote);
1007 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1008 setOperationAction(ISD::LOAD, SVT, Promote);
1009 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1010 setOperationAction(ISD::SELECT, SVT, Promote);
1011 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001012 }
David Greene9b9838d2009-06-29 16:47:10 +00001013 }
1014
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001015 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1016 // of this type with custom code.
1017 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1018 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1019 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1020 }
1021
Evan Cheng6be2c582006-04-05 23:38:46 +00001022 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001024
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001025
Eli Friedman962f5492010-06-02 19:35:46 +00001026 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1027 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001028 //
Eli Friedman962f5492010-06-02 19:35:46 +00001029 // FIXME: We really should do custom legalization for addition and
1030 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1031 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001032 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1033 // Add/Sub/Mul with overflow operations are custom lowered.
1034 MVT VT = IntVTs[i];
1035 setOperationAction(ISD::SADDO, VT, Custom);
1036 setOperationAction(ISD::UADDO, VT, Custom);
1037 setOperationAction(ISD::SSUBO, VT, Custom);
1038 setOperationAction(ISD::USUBO, VT, Custom);
1039 setOperationAction(ISD::SMULO, VT, Custom);
1040 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001041 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001042
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001043 // There are no 8-bit 3-address imul/mul instructions
1044 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1045 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001046
Evan Chengd54f2d52009-03-31 19:38:51 +00001047 if (!Subtarget->is64Bit()) {
1048 // These libcalls are not available in 32-bit.
1049 setLibcallName(RTLIB::SHL_I128, 0);
1050 setLibcallName(RTLIB::SRL_I128, 0);
1051 setLibcallName(RTLIB::SRA_I128, 0);
1052 }
1053
Evan Cheng206ee9d2006-07-07 08:33:52 +00001054 // We have target-specific dag combine patterns for the following nodes:
1055 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001056 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001057 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001058 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001059 setTargetDAGCombine(ISD::SHL);
1060 setTargetDAGCombine(ISD::SRA);
1061 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001062 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001063 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001064 setTargetDAGCombine(ISD::ADD);
1065 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001066 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001067 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001068 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001069 if (Subtarget->is64Bit())
1070 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001071
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001072 computeRegisterProperties();
1073
Evan Cheng05219282011-01-06 06:52:41 +00001074 // On Darwin, -Os means optimize for size without hurting performance,
1075 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001076 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001077 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001078 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001079 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1080 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1081 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001082 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001083 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001084
1085 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001086}
1087
Scott Michel5b8f82e2008-03-10 15:42:14 +00001088
Owen Anderson825b72b2009-08-11 20:47:22 +00001089MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1090 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001091}
1092
1093
Evan Cheng29286502008-01-23 23:17:41 +00001094/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1095/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001096static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001097 if (MaxAlign == 16)
1098 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001099 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001100 if (VTy->getBitWidth() == 128)
1101 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001102 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001103 unsigned EltAlign = 0;
1104 getMaxByValAlign(ATy->getElementType(), EltAlign);
1105 if (EltAlign > MaxAlign)
1106 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001107 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001108 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1109 unsigned EltAlign = 0;
1110 getMaxByValAlign(STy->getElementType(i), EltAlign);
1111 if (EltAlign > MaxAlign)
1112 MaxAlign = EltAlign;
1113 if (MaxAlign == 16)
1114 break;
1115 }
1116 }
1117 return;
1118}
1119
1120/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1121/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001122/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1123/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001124unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001125 if (Subtarget->is64Bit()) {
1126 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001127 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001128 if (TyAlign > 8)
1129 return TyAlign;
1130 return 8;
1131 }
1132
Evan Cheng29286502008-01-23 23:17:41 +00001133 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001134 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001135 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001136 return Align;
1137}
Chris Lattner2b02a442007-02-25 08:29:00 +00001138
Evan Chengf0df0312008-05-15 08:39:06 +00001139/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001140/// and store operations as a result of memset, memcpy, and memmove
1141/// lowering. If DstAlign is zero that means it's safe to destination
1142/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1143/// means there isn't a need to check it against alignment requirement,
1144/// probably because the source does not need to be loaded. If
1145/// 'NonScalarIntSafe' is true, that means it's safe to return a
1146/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1147/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1148/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001149/// It returns EVT::Other if the type should be determined using generic
1150/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001151EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001152X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1153 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001154 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001155 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001156 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001157 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1158 // linux. This is because the stack realignment code can't handle certain
1159 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001160 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001161 if (NonScalarIntSafe &&
1162 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001163 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001164 (Subtarget->isUnalignedMemAccessFast() ||
1165 ((DstAlign == 0 || DstAlign >= 16) &&
1166 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001167 Subtarget->getStackAlignment() >= 16) {
1168 if (Subtarget->hasSSE2())
1169 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001170 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001171 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001172 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001173 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001174 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001175 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001176 // Do not use f64 to lower memcpy if source is string constant. It's
1177 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001178 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001179 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001180 }
Evan Chengf0df0312008-05-15 08:39:06 +00001181 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 return MVT::i64;
1183 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001184}
1185
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001186/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1187/// current function. The returned value is a member of the
1188/// MachineJumpTableInfo::JTEntryKind enum.
1189unsigned X86TargetLowering::getJumpTableEncoding() const {
1190 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1191 // symbol.
1192 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1193 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001194 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001195
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001196 // Otherwise, use the normal jump table encoding heuristics.
1197 return TargetLowering::getJumpTableEncoding();
1198}
1199
Chris Lattnerc64daab2010-01-26 05:02:42 +00001200const MCExpr *
1201X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1202 const MachineBasicBlock *MBB,
1203 unsigned uid,MCContext &Ctx) const{
1204 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1205 Subtarget->isPICStyleGOT());
1206 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1207 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001208 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1209 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001210}
1211
Evan Chengcc415862007-11-09 01:32:10 +00001212/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1213/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001214SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001215 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001216 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001217 // This doesn't have DebugLoc associated with it, but is not really the
1218 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001219 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001220 return Table;
1221}
1222
Chris Lattner589c6f62010-01-26 06:28:43 +00001223/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1224/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1225/// MCExpr.
1226const MCExpr *X86TargetLowering::
1227getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1228 MCContext &Ctx) const {
1229 // X86-64 uses RIP relative addressing based on the jump table label.
1230 if (Subtarget->isPICStyleRIPRel())
1231 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1232
1233 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001234 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001235}
1236
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001237// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001238std::pair<const TargetRegisterClass*, uint8_t>
1239X86TargetLowering::findRepresentativeClass(EVT VT) const{
1240 const TargetRegisterClass *RRC = 0;
1241 uint8_t Cost = 1;
1242 switch (VT.getSimpleVT().SimpleTy) {
1243 default:
1244 return TargetLowering::findRepresentativeClass(VT);
1245 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1246 RRC = (Subtarget->is64Bit()
1247 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1248 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001249 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001250 RRC = X86::VR64RegisterClass;
1251 break;
1252 case MVT::f32: case MVT::f64:
1253 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1254 case MVT::v4f32: case MVT::v2f64:
1255 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1256 case MVT::v4f64:
1257 RRC = X86::VR128RegisterClass;
1258 break;
1259 }
1260 return std::make_pair(RRC, Cost);
1261}
1262
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001263bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1264 unsigned &Offset) const {
1265 if (!Subtarget->isTargetLinux())
1266 return false;
1267
1268 if (Subtarget->is64Bit()) {
1269 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1270 Offset = 0x28;
1271 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1272 AddressSpace = 256;
1273 else
1274 AddressSpace = 257;
1275 } else {
1276 // %gs:0x14 on i386
1277 Offset = 0x14;
1278 AddressSpace = 256;
1279 }
1280 return true;
1281}
1282
1283
Chris Lattner2b02a442007-02-25 08:29:00 +00001284//===----------------------------------------------------------------------===//
1285// Return Value Calling Convention Implementation
1286//===----------------------------------------------------------------------===//
1287
Chris Lattner59ed56b2007-02-28 04:55:35 +00001288#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001289
Michael J. Spencerec38de22010-10-10 22:04:20 +00001290bool
Eric Christopher471e4222011-06-08 23:55:35 +00001291X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1292 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001293 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001294 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001295 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001296 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001297 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001298 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001299}
1300
Dan Gohman98ca4f22009-08-05 01:29:28 +00001301SDValue
1302X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001303 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001305 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001306 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001307 MachineFunction &MF = DAG.getMachineFunction();
1308 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001309
Chris Lattner9774c912007-02-27 05:28:59 +00001310 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001311 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 RVLocs, *DAG.getContext());
1313 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001314
Evan Chengdcea1632010-02-04 02:40:39 +00001315 // Add the regs to the liveout set for the function.
1316 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1317 for (unsigned i = 0; i != RVLocs.size(); ++i)
1318 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1319 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001320
Dan Gohman475871a2008-07-27 21:46:04 +00001321 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001322
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001324 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1325 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001326 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1327 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001329 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001330 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1331 CCValAssign &VA = RVLocs[i];
1332 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001333 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001334 EVT ValVT = ValToCopy.getValueType();
1335
Dale Johannesenc4510512010-09-24 19:05:48 +00001336 // If this is x86-64, and we disabled SSE, we can't return FP values,
1337 // or SSE or MMX vectors.
1338 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1339 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001340 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001341 report_fatal_error("SSE register return with SSE disabled");
1342 }
1343 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1344 // llvm-gcc has never done it right and no one has noticed, so this
1345 // should be OK for now.
1346 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001347 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001348 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Chris Lattner447ff682008-03-11 03:23:40 +00001350 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1351 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001352 if (VA.getLocReg() == X86::ST0 ||
1353 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001354 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1355 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001356 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001358 RetOps.push_back(ValToCopy);
1359 // Don't emit a copytoreg.
1360 continue;
1361 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001362
Evan Cheng242b38b2009-02-23 09:03:22 +00001363 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1364 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001365 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001366 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001367 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001368 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001369 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1370 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001371 // If we don't have SSE2 available, convert to v4f32 so the generated
1372 // register is legal.
1373 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001374 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001375 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001376 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001377 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001378
Dale Johannesendd64c412009-02-04 00:33:20 +00001379 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001380 Flag = Chain.getValue(1);
1381 }
Dan Gohman61a92132008-04-21 23:59:07 +00001382
1383 // The x86-64 ABI for returning structs by value requires that we copy
1384 // the sret argument into %rax for the return. We saved the argument into
1385 // a virtual register in the entry block, so now we copy the value out
1386 // and into %rax.
1387 if (Subtarget->is64Bit() &&
1388 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1389 MachineFunction &MF = DAG.getMachineFunction();
1390 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1391 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001392 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001393 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001394 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001395
Dale Johannesendd64c412009-02-04 00:33:20 +00001396 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001397 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001398
1399 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001400 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001402
Chris Lattner447ff682008-03-11 03:23:40 +00001403 RetOps[0] = Chain; // Update chain.
1404
1405 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001406 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001407 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001408
1409 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001411}
1412
Evan Cheng3d2125c2010-11-30 23:55:39 +00001413bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1414 if (N->getNumValues() != 1)
1415 return false;
1416 if (!N->hasNUsesOfValue(1, 0))
1417 return false;
1418
1419 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001420 if (Copy->getOpcode() != ISD::CopyToReg &&
1421 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001422 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001423
1424 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001425 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001426 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001427 if (UI->getOpcode() != X86ISD::RET_FLAG)
1428 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001429 HasRet = true;
1430 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001431
Evan Cheng1bf891a2010-12-01 22:59:46 +00001432 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001433}
1434
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001435EVT
1436X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001437 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001438 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001439 // TODO: Is this also valid on 32-bit?
1440 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001441 ReturnMVT = MVT::i8;
1442 else
1443 ReturnMVT = MVT::i32;
1444
1445 EVT MinVT = getRegisterType(Context, ReturnMVT);
1446 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449/// LowerCallResult - Lower the result values of a call into the
1450/// appropriate copies out of appropriate physical registers.
1451///
1452SDValue
1453X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001454 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 const SmallVectorImpl<ISD::InputArg> &Ins,
1456 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001457 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001458
Chris Lattnere32bbf62007-02-28 07:09:55 +00001459 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001460 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001461 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1463 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001465
Chris Lattner3085e152007-02-25 08:59:22 +00001466 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001467 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001468 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001469 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001470
Torok Edwin3f142c32009-02-01 18:15:56 +00001471 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001472 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001473 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001474 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001475 }
1476
Evan Cheng79fb3b42009-02-20 20:43:02 +00001477 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001478
1479 // If this is a call to a function that returns an fp value on the floating
1480 // point stack, we must guarantee the the value is popped from the stack, so
1481 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001482 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001483 // instead.
1484 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1485 // If we prefer to use the value in xmm registers, copy it out as f80 and
1486 // use a truncate to move it from fp stack reg to xmm reg.
1487 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001488 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001489 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1490 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001491 Val = Chain.getValue(0);
1492
1493 // Round the f80 to the right size, which also moves it to the appropriate
1494 // xmm register.
1495 if (CopyVT != VA.getValVT())
1496 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1497 // This truncation won't change the value.
1498 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001499 } else {
1500 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1501 CopyVT, InFlag).getValue(1);
1502 Val = Chain.getValue(0);
1503 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001504 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001506 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001509}
1510
1511
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001512//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001513// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001514//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001515// StdCall calling convention seems to be standard for many Windows' API
1516// routines and around. It differs from C calling convention just a little:
1517// callee should clean up the stack, not caller. Symbols should be also
1518// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001519// For info on fast calling convention see Fast Calling Convention (tail call)
1520// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001521
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001523/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1525 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001527
Dan Gohman98ca4f22009-08-05 01:29:28 +00001528 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001529}
1530
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001531/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001532/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001533static bool
1534ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1535 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001536 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001537
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001539}
1540
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001541/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1542/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001543/// the specific parameter attribute. The copy will be passed as a byval
1544/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001545static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001546CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1548 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001549 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001550
Dale Johannesendd64c412009-02-04 00:33:20 +00001551 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001552 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001553 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001554}
1555
Chris Lattner29689432010-03-11 00:22:57 +00001556/// IsTailCallConvention - Return true if the calling convention is one that
1557/// supports tail call optimization.
1558static bool IsTailCallConvention(CallingConv::ID CC) {
1559 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1560}
1561
Evan Cheng485fafc2011-03-21 01:19:09 +00001562bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1563 if (!CI->isTailCall())
1564 return false;
1565
1566 CallSite CS(CI);
1567 CallingConv::ID CalleeCC = CS.getCallingConv();
1568 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1569 return false;
1570
1571 return true;
1572}
1573
Evan Cheng0c439eb2010-01-27 00:07:07 +00001574/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1575/// a tailcall target by changing its ABI.
1576static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001577 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001578}
1579
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580SDValue
1581X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001582 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 const SmallVectorImpl<ISD::InputArg> &Ins,
1584 DebugLoc dl, SelectionDAG &DAG,
1585 const CCValAssign &VA,
1586 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001587 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001588 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001589 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001590 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001591 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001592 EVT ValVT;
1593
1594 // If value is passed by pointer we have address passed instead of the value
1595 // itself.
1596 if (VA.getLocInfo() == CCValAssign::Indirect)
1597 ValVT = VA.getLocVT();
1598 else
1599 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001600
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001601 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001602 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001603 // In case of tail call optimization mark all arguments mutable. Since they
1604 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001605 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001606 unsigned Bytes = Flags.getByValSize();
1607 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1608 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001609 return DAG.getFrameIndex(FI, getPointerTy());
1610 } else {
1611 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001612 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001613 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1614 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001615 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001616 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001617 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001618}
1619
Dan Gohman475871a2008-07-27 21:46:04 +00001620SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001622 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 bool isVarArg,
1624 const SmallVectorImpl<ISD::InputArg> &Ins,
1625 DebugLoc dl,
1626 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001627 SmallVectorImpl<SDValue> &InVals)
1628 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001629 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001630 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 const Function* Fn = MF.getFunction();
1633 if (Fn->hasExternalLinkage() &&
1634 Subtarget->isTargetCygMing() &&
1635 Fn->getName() == "main")
1636 FuncInfo->setForceFramePointer(true);
1637
Evan Cheng1bc78042006-04-26 01:20:17 +00001638 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001640 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001641
Chris Lattner29689432010-03-11 00:22:57 +00001642 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1643 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001644
Chris Lattner638402b2007-02-28 07:00:42 +00001645 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001646 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001647 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001649
1650 // Allocate shadow area for Win64
1651 if (IsWin64) {
1652 CCInfo.AllocateStack(32, 8);
1653 }
1654
Duncan Sands45907662010-10-31 13:21:44 +00001655 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001656
Chris Lattnerf39f7712007-02-28 05:46:49 +00001657 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001658 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001659 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1660 CCValAssign &VA = ArgLocs[i];
1661 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1662 // places.
1663 assert(VA.getValNo() != LastVal &&
1664 "Don't support value assigned to multiple locs yet");
1665 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Chris Lattnerf39f7712007-02-28 05:46:49 +00001667 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001668 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001669 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001671 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001673 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001678 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1679 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001680 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001681 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001682 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001683 RC = X86::VR64RegisterClass;
1684 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001685 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001686
Devang Patel68e6bee2011-02-21 23:21:26 +00001687 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001689
Chris Lattnerf39f7712007-02-28 05:46:49 +00001690 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1691 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1692 // right size.
1693 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001694 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001695 DAG.getValueType(VA.getValVT()));
1696 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001697 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001698 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001699 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001700 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001701
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001702 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001703 // Handle MMX values passed in XMM regs.
1704 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001705 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1706 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001707 } else
1708 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001709 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001710 } else {
1711 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001713 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001714
1715 // If value is passed via pointer - do a load.
1716 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001717 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1718 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001719
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001721 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001722
Dan Gohman61a92132008-04-21 23:59:07 +00001723 // The x86-64 ABI for returning structs by value requires that we copy
1724 // the sret argument into %rax for the return. Save the argument into
1725 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001726 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001727 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1728 unsigned Reg = FuncInfo->getSRetReturnReg();
1729 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001731 FuncInfo->setSRetReturnReg(Reg);
1732 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001735 }
1736
Chris Lattnerf39f7712007-02-28 05:46:49 +00001737 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001738 // Align stack specially for tail calls.
1739 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001740 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001741
Evan Cheng1bc78042006-04-26 01:20:17 +00001742 // If the function takes variable number of arguments, make a frame index for
1743 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001744 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001745 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1746 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001747 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001748 }
1749 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001750 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1751
1752 // FIXME: We should really autogenerate these arrays
1753 static const unsigned GPR64ArgRegsWin64[] = {
1754 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001755 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001756 static const unsigned GPR64ArgRegs64Bit[] = {
1757 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1758 };
1759 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001760 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1761 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1762 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001763 const unsigned *GPR64ArgRegs;
1764 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001765
1766 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001767 // The XMM registers which might contain var arg parameters are shadowed
1768 // in their paired GPR. So we only need to save the GPR to their home
1769 // slots.
1770 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001771 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001772 } else {
1773 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1774 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001775
1776 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001777 }
1778 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1779 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001780
Devang Patel578efa92009-06-05 21:57:13 +00001781 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001782 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001783 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001784 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001785 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001786 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001787 // Kernel mode asks for SSE to be disabled, so don't push them
1788 // on the stack.
1789 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001790
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001791 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001792 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001793 // Get to the caller-allocated home save location. Add 8 to account
1794 // for the return address.
1795 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001796 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001797 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001798 // Fixup to set vararg frame on shadow area (4 x i64).
1799 if (NumIntRegs < 4)
1800 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001801 } else {
1802 // For X86-64, if there are vararg parameters that are passed via
1803 // registers, then we must store them to their spots on the stack so they
1804 // may be loaded by deferencing the result of va_next.
1805 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1806 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1807 FuncInfo->setRegSaveFrameIndex(
1808 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001809 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001810 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001813 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001814 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1815 getPointerTy());
1816 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001817 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001818 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1819 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001820 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001821 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001823 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001824 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001825 MachinePointerInfo::getFixedStack(
1826 FuncInfo->getRegSaveFrameIndex(), Offset),
1827 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001829 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001830 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001831
Dan Gohmanface41a2009-08-16 21:24:25 +00001832 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1833 // Now store the XMM (fp + vector) parameter registers.
1834 SmallVector<SDValue, 11> SaveXMMOps;
1835 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001836
Devang Patel68e6bee2011-02-21 23:21:26 +00001837 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001838 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1839 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001840
Dan Gohman1e93df62010-04-17 14:41:14 +00001841 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1842 FuncInfo->getRegSaveFrameIndex()));
1843 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1844 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001845
Dan Gohmanface41a2009-08-16 21:24:25 +00001846 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001847 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001848 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001849 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1850 SaveXMMOps.push_back(Val);
1851 }
1852 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1853 MVT::Other,
1854 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001856
1857 if (!MemOps.empty())
1858 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1859 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001860 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001861 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001862
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001864 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001865 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001866 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001867 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001868 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001869 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001870 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001871 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001872
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001874 // RegSaveFrameIndex is X86-64 only.
1875 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001876 if (CallConv == CallingConv::X86_FastCall ||
1877 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001878 // fastcc functions can't have varargs.
1879 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 }
Evan Cheng25caf632006-05-23 21:06:34 +00001881
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001883}
1884
Dan Gohman475871a2008-07-27 21:46:04 +00001885SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1887 SDValue StackPtr, SDValue Arg,
1888 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001889 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001890 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001891 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001893 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001894 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001895 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001896
1897 return DAG.getStore(Chain, dl, Arg, PtrOff,
1898 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001899 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001900}
1901
Bill Wendling64e87322009-01-16 19:25:27 +00001902/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001903/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001904SDValue
1905X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001906 SDValue &OutRetAddr, SDValue Chain,
1907 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001908 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001909 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001910 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001911 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001912
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001913 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001914 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1915 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001916 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001917}
1918
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001919/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001920/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001921static SDValue
1922EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001924 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001925 // Store the return address to the appropriate stack slot.
1926 if (!FPDiff) return Chain;
1927 // Calculate the new stack slot for the return address.
1928 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001929 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001930 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001932 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001933 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001934 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001935 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001936 return Chain;
1937}
1938
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001940X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001941 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001942 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001943 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001944 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 const SmallVectorImpl<ISD::InputArg> &Ins,
1946 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001947 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 MachineFunction &MF = DAG.getMachineFunction();
1949 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001950 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001952 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953
Evan Cheng5f941932010-02-05 02:21:12 +00001954 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001955 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001956 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1957 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001958 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001959
1960 // Sibcalls are automatically detected tailcalls which do not require
1961 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001962 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001963 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001964
1965 if (isTailCall)
1966 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001967 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001968
Chris Lattner29689432010-03-11 00:22:57 +00001969 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1970 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001971
Chris Lattner638402b2007-02-28 07:00:42 +00001972 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001973 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001974 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001976
1977 // Allocate shadow area for Win64
1978 if (IsWin64) {
1979 CCInfo.AllocateStack(32, 8);
1980 }
1981
Duncan Sands45907662010-10-31 13:21:44 +00001982 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001983
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 // Get a count of how many bytes are to be pushed on the stack.
1985 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001986 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001987 // This is a sibcall. The memory operands are available in caller's
1988 // own caller's stack.
1989 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001990 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001991 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001992
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001994 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001996 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1998 FPDiff = NumBytesCallerPushed - NumBytes;
1999
2000 // Set the delta of movement of the returnaddr stackslot.
2001 // But only set if delta is greater than previous delta.
2002 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2003 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2004 }
2005
Evan Chengf22f9b32010-02-06 03:28:46 +00002006 if (!IsSibcall)
2007 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002008
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002010 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002011 if (isTailCall && FPDiff)
2012 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2013 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014
Dan Gohman475871a2008-07-27 21:46:04 +00002015 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2016 SmallVector<SDValue, 8> MemOpChains;
2017 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002018
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 // Walk the register/memloc assignments, inserting copies/loads. In the case
2020 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002021 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2022 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002023 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002024 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002026 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002027
Chris Lattner423c5f42007-02-28 05:31:48 +00002028 // Promote the value if needed.
2029 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002030 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002031 case CCValAssign::Full: break;
2032 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002033 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002034 break;
2035 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002036 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002037 break;
2038 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002039 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2040 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002041 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2043 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002044 } else
2045 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2046 break;
2047 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002048 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002049 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002050 case CCValAssign::Indirect: {
2051 // Store the argument.
2052 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002053 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002054 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002055 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002056 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002057 Arg = SpillSlot;
2058 break;
2059 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002061
Chris Lattner423c5f42007-02-28 05:31:48 +00002062 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002063 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2064 if (isVarArg && IsWin64) {
2065 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2066 // shadow reg if callee is a varargs function.
2067 unsigned ShadowReg = 0;
2068 switch (VA.getLocReg()) {
2069 case X86::XMM0: ShadowReg = X86::RCX; break;
2070 case X86::XMM1: ShadowReg = X86::RDX; break;
2071 case X86::XMM2: ShadowReg = X86::R8; break;
2072 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002073 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002074 if (ShadowReg)
2075 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002076 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002077 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002078 assert(VA.isMemLoc());
2079 if (StackPtr.getNode() == 0)
2080 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2081 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2082 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002083 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002084 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002085
Evan Cheng32fe1032006-05-25 00:59:30 +00002086 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002088 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002089
Evan Cheng347d5f72006-04-28 21:29:37 +00002090 // Build a sequence of copy-to-reg nodes chained together with token chain
2091 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002092 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002093 // Tail call byval lowering might overwrite argument registers so in case of
2094 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002096 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002097 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002098 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002099 InFlag = Chain.getValue(1);
2100 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002101
Chris Lattner88e1fd52009-07-09 04:24:46 +00002102 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002103 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2104 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002106 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2107 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002108 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002109 InFlag);
2110 InFlag = Chain.getValue(1);
2111 } else {
2112 // If we are tail calling and generating PIC/GOT style code load the
2113 // address of the callee into ECX. The value in ecx is used as target of
2114 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2115 // for tail calls on PIC/GOT architectures. Normally we would just put the
2116 // address of GOT into ebx and then call target@PLT. But for tail calls
2117 // ebx would be restored (since ebx is callee saved) before jumping to the
2118 // target@PLT.
2119
2120 // Note: The actual moving to ECX is done further down.
2121 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2122 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2123 !G->getGlobal()->hasProtectedVisibility())
2124 Callee = LowerGlobalAddress(Callee, DAG);
2125 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002126 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002127 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002128 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002129
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002130 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002131 // From AMD64 ABI document:
2132 // For calls that may call functions that use varargs or stdargs
2133 // (prototype-less calls or calls to functions containing ellipsis (...) in
2134 // the declaration) %al is used as hidden argument to specify the number
2135 // of SSE registers used. The contents of %al do not need to match exactly
2136 // the number of registers, but must be an ubound on the number of SSE
2137 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002138
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 // Count the number of XMM registers allocated.
2140 static const unsigned XMMArgRegs[] = {
2141 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2142 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2143 };
2144 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002145 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002146 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002147
Dale Johannesendd64c412009-02-04 00:33:20 +00002148 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 InFlag = Chain.getValue(1);
2151 }
2152
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002153
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002154 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 if (isTailCall) {
2156 // Force all the incoming stack arguments to be loaded from the stack
2157 // before any new outgoing arguments are stored to the stack, because the
2158 // outgoing stack slots may alias the incoming argument stack slots, and
2159 // the alias isn't otherwise explicit. This is slightly more conservative
2160 // than necessary, because it means that each store effectively depends
2161 // on every argument instead of just those arguments it would clobber.
2162 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2163
Dan Gohman475871a2008-07-27 21:46:04 +00002164 SmallVector<SDValue, 8> MemOpChains2;
2165 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002167 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002168 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002169 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002170 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2171 CCValAssign &VA = ArgLocs[i];
2172 if (VA.isRegLoc())
2173 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002174 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002175 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 // Create frame index.
2178 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002179 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002180 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002181 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002182
Duncan Sands276dcbd2008-03-21 09:14:45 +00002183 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002184 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002186 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002187 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002188 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002189 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002190
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2192 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002193 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002194 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002195 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002196 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002198 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002199 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002200 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002201 }
2202 }
2203
2204 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002205 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002206 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Copy arguments to their registers.
2209 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002210 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002211 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002212 InFlag = Chain.getValue(1);
2213 }
Dan Gohman475871a2008-07-27 21:46:04 +00002214 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002215
Gordon Henriksen86737662008-01-05 16:56:59 +00002216 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002217 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002218 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002219 }
2220
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002221 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2222 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2223 // In the 64-bit large code model, we have to make all calls
2224 // through a register, since the call instruction's 32-bit
2225 // pc-relative offset may not be large enough to hold the whole
2226 // address.
2227 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002228 // If the callee is a GlobalAddress node (quite common, every direct call
2229 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2230 // it.
2231
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002232 // We should use extra load for direct calls to dllimported functions in
2233 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002234 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002235 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002236 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002237 bool ExtraLoad = false;
2238 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002239
Chris Lattner48a7d022009-07-09 05:02:21 +00002240 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2241 // external symbols most go through the PLT in PIC mode. If the symbol
2242 // has hidden or protected visibility, or if it is static or local, then
2243 // we don't need to use the PLT - we can directly call it.
2244 if (Subtarget->isTargetELF() &&
2245 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002246 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002247 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002248 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002249 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002250 (!Subtarget->getTargetTriple().isMacOSX() ||
2251 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002252 // PC-relative references to external symbols should go through $stub,
2253 // unless we're building with the leopard linker or later, which
2254 // automatically synthesizes these stubs.
2255 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002256 } else if (Subtarget->isPICStyleRIPRel() &&
2257 isa<Function>(GV) &&
2258 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2259 // If the function is marked as non-lazy, generate an indirect call
2260 // which loads from the GOT directly. This avoids runtime overhead
2261 // at the cost of eager binding (and one extra byte of encoding).
2262 OpFlags = X86II::MO_GOTPCREL;
2263 WrapperKind = X86ISD::WrapperRIP;
2264 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002265 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002266
Devang Patel0d881da2010-07-06 22:08:15 +00002267 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002268 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002269
2270 // Add a wrapper if needed.
2271 if (WrapperKind != ISD::DELETED_NODE)
2272 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2273 // Add extra indirection if needed.
2274 if (ExtraLoad)
2275 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2276 MachinePointerInfo::getGOT(),
2277 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002278 }
Bill Wendling056292f2008-09-16 21:48:12 +00002279 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002280 unsigned char OpFlags = 0;
2281
Evan Cheng1bf891a2010-12-01 22:59:46 +00002282 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2283 // external symbols should go through the PLT.
2284 if (Subtarget->isTargetELF() &&
2285 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2286 OpFlags = X86II::MO_PLT;
2287 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002288 (!Subtarget->getTargetTriple().isMacOSX() ||
2289 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002290 // PC-relative references to external symbols should go through $stub,
2291 // unless we're building with the leopard linker or later, which
2292 // automatically synthesizes these stubs.
2293 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002294 }
Eric Christopherfd179292009-08-27 18:07:15 +00002295
Chris Lattner48a7d022009-07-09 05:02:21 +00002296 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2297 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002298 }
2299
Chris Lattnerd96d0722007-02-25 06:40:16 +00002300 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002301 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002302 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002303
Evan Chengf22f9b32010-02-06 03:28:46 +00002304 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002305 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2306 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002307 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002309
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002310 Ops.push_back(Chain);
2311 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002312
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002315
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Add argument registers to the end of the list so that they are known live
2317 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002318 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2319 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2320 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002321
Evan Cheng586ccac2008-03-18 23:36:35 +00002322 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002324 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2325
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002326 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002327 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002329
Gabor Greifba36cb52008-08-28 21:40:38 +00002330 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002331 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002332
Dan Gohman98ca4f22009-08-05 01:29:28 +00002333 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002334 // We used to do:
2335 //// If this is the first return lowered for this function, add the regs
2336 //// to the liveout set for the function.
2337 // This isn't right, although it's probably harmless on x86; liveouts
2338 // should be computed from returns not tail calls. Consider a void
2339 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002340 return DAG.getNode(X86ISD::TC_RETURN, dl,
2341 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 }
2343
Dale Johannesenace16102009-02-03 19:33:06 +00002344 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002345 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002346
Chris Lattner2d297092006-05-23 18:50:38 +00002347 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002349 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002350 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002351 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002352 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002353 // pops the hidden struct pointer, so we have to push it back.
2354 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002355 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002357 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002358
Gordon Henriksenae636f82008-01-03 16:47:34 +00002359 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002360 if (!IsSibcall) {
2361 Chain = DAG.getCALLSEQ_END(Chain,
2362 DAG.getIntPtrConstant(NumBytes, true),
2363 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2364 true),
2365 InFlag);
2366 InFlag = Chain.getValue(1);
2367 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002368
Chris Lattner3085e152007-02-25 08:59:22 +00002369 // Handle result values, copying them out of physregs into vregs that we
2370 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2372 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002373}
2374
Evan Cheng25ab6902006-09-08 06:48:29 +00002375
2376//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002377// Fast Calling Convention (tail call) implementation
2378//===----------------------------------------------------------------------===//
2379
2380// Like std call, callee cleans arguments, convention except that ECX is
2381// reserved for storing the tail called function address. Only 2 registers are
2382// free for argument passing (inreg). Tail call optimization is performed
2383// provided:
2384// * tailcallopt is enabled
2385// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002386// On X86_64 architecture with GOT-style position independent code only local
2387// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002388// To keep the stack aligned according to platform abi the function
2389// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2390// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002391// If a tail called function callee has more arguments than the caller the
2392// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002393// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002394// original REtADDR, but before the saved framepointer or the spilled registers
2395// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2396// stack layout:
2397// arg1
2398// arg2
2399// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002400// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002401// move area ]
2402// (possible EBP)
2403// ESI
2404// EDI
2405// local1 ..
2406
2407/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2408/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002409unsigned
2410X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2411 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002412 MachineFunction &MF = DAG.getMachineFunction();
2413 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002414 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002415 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002416 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002417 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002418 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002419 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2420 // Number smaller than 12 so just add the difference.
2421 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2422 } else {
2423 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002424 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002425 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002426 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002427 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002428}
2429
Evan Cheng5f941932010-02-05 02:21:12 +00002430/// MatchingStackOffset - Return true if the given stack call argument is
2431/// already available in the same position (relatively) of the caller's
2432/// incoming argument stack.
2433static
2434bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2435 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2436 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002437 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2438 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002439 if (Arg.getOpcode() == ISD::CopyFromReg) {
2440 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002441 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002442 return false;
2443 MachineInstr *Def = MRI->getVRegDef(VR);
2444 if (!Def)
2445 return false;
2446 if (!Flags.isByVal()) {
2447 if (!TII->isLoadFromStackSlot(Def, FI))
2448 return false;
2449 } else {
2450 unsigned Opcode = Def->getOpcode();
2451 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2452 Def->getOperand(1).isFI()) {
2453 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002454 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002455 } else
2456 return false;
2457 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002458 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2459 if (Flags.isByVal())
2460 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002461 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002462 // define @foo(%struct.X* %A) {
2463 // tail call @bar(%struct.X* byval %A)
2464 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002465 return false;
2466 SDValue Ptr = Ld->getBasePtr();
2467 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2468 if (!FINode)
2469 return false;
2470 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002471 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002472 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002473 FI = FINode->getIndex();
2474 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002475 } else
2476 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002477
Evan Cheng4cae1332010-03-05 08:38:04 +00002478 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002479 if (!MFI->isFixedObjectIndex(FI))
2480 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002481 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002482}
2483
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2485/// for tail call optimization. Targets which want to do tail call
2486/// optimization should implement this function.
2487bool
2488X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002489 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002490 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002491 bool isCalleeStructRet,
2492 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002493 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002494 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002495 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002496 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002497 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002498 CalleeCC != CallingConv::C)
2499 return false;
2500
Evan Cheng7096ae42010-01-29 06:45:59 +00002501 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002502 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002503 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002504 CallingConv::ID CallerCC = CallerF->getCallingConv();
2505 bool CCMatch = CallerCC == CalleeCC;
2506
Dan Gohman1797ed52010-02-08 20:27:50 +00002507 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002508 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002509 return true;
2510 return false;
2511 }
2512
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002513 // Look for obvious safe cases to perform tail call optimization that do not
2514 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002515
Evan Cheng2c12cb42010-03-26 16:26:03 +00002516 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2517 // emit a special epilogue.
2518 if (RegInfo->needsStackRealignment(MF))
2519 return false;
2520
Evan Chenga375d472010-03-15 18:54:48 +00002521 // Also avoid sibcall optimization if either caller or callee uses struct
2522 // return semantics.
2523 if (isCalleeStructRet || isCallerStructRet)
2524 return false;
2525
Chad Rosier2416da32011-06-24 21:15:36 +00002526 // An stdcall caller is expected to clean up its arguments; the callee
2527 // isn't going to do that.
2528 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2529 return false;
2530
Chad Rosier871f6642011-05-18 19:59:50 +00002531 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002532 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002533 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002534
2535 // Optimizing for varargs on Win64 is unlikely to be safe without
2536 // additional testing.
2537 if (Subtarget->isTargetWin64())
2538 return false;
2539
Chad Rosier871f6642011-05-18 19:59:50 +00002540 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002541 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2542 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002543
Chad Rosier871f6642011-05-18 19:59:50 +00002544 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2545 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2546 if (!ArgLocs[i].isRegLoc())
2547 return false;
2548 }
2549
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002550 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2551 // Therefore if it's not used by the call it is not safe to optimize this into
2552 // a sibcall.
2553 bool Unused = false;
2554 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2555 if (!Ins[i].Used) {
2556 Unused = true;
2557 break;
2558 }
2559 }
2560 if (Unused) {
2561 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002562 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2563 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002564 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002565 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002566 CCValAssign &VA = RVLocs[i];
2567 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2568 return false;
2569 }
2570 }
2571
Evan Cheng13617962010-04-30 01:12:32 +00002572 // If the calling conventions do not match, then we'd better make sure the
2573 // results are returned in the same way as what the caller expects.
2574 if (!CCMatch) {
2575 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002576 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2577 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002578 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2579
2580 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002581 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2582 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002583 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2584
2585 if (RVLocs1.size() != RVLocs2.size())
2586 return false;
2587 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2588 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2589 return false;
2590 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2591 return false;
2592 if (RVLocs1[i].isRegLoc()) {
2593 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2594 return false;
2595 } else {
2596 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2597 return false;
2598 }
2599 }
2600 }
2601
Evan Chenga6bff982010-01-30 01:22:00 +00002602 // If the callee takes no arguments then go on to check the results of the
2603 // call.
2604 if (!Outs.empty()) {
2605 // Check if stack adjustment is needed. For now, do not do this if any
2606 // argument is passed on the stack.
2607 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002608 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2609 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002610
2611 // Allocate shadow area for Win64
2612 if (Subtarget->isTargetWin64()) {
2613 CCInfo.AllocateStack(32, 8);
2614 }
2615
Duncan Sands45907662010-10-31 13:21:44 +00002616 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002617 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002618 MachineFunction &MF = DAG.getMachineFunction();
2619 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2620 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002621
2622 // Check if the arguments are already laid out in the right way as
2623 // the caller's fixed stack objects.
2624 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002625 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2626 const X86InstrInfo *TII =
2627 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002628 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2629 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002630 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002631 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002632 if (VA.getLocInfo() == CCValAssign::Indirect)
2633 return false;
2634 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002635 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2636 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002637 return false;
2638 }
2639 }
2640 }
Evan Cheng9c044672010-05-29 01:35:22 +00002641
2642 // If the tailcall address may be in a register, then make sure it's
2643 // possible to register allocate for it. In 32-bit, the call address can
2644 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002645 // callee-saved registers are restored. These happen to be the same
2646 // registers used to pass 'inreg' arguments so watch out for those.
2647 if (!Subtarget->is64Bit() &&
2648 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002649 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002650 unsigned NumInRegs = 0;
2651 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2652 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002653 if (!VA.isRegLoc())
2654 continue;
2655 unsigned Reg = VA.getLocReg();
2656 switch (Reg) {
2657 default: break;
2658 case X86::EAX: case X86::EDX: case X86::ECX:
2659 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002660 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002661 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002662 }
2663 }
2664 }
Evan Chenga6bff982010-01-30 01:22:00 +00002665 }
Evan Chengb1712452010-01-27 06:25:16 +00002666
Evan Cheng86809cc2010-02-03 03:28:02 +00002667 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002668}
2669
Dan Gohman3df24e62008-09-03 23:12:08 +00002670FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002671X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2672 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002673}
2674
2675
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002676//===----------------------------------------------------------------------===//
2677// Other Lowering Hooks
2678//===----------------------------------------------------------------------===//
2679
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002680static bool MayFoldLoad(SDValue Op) {
2681 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2682}
2683
2684static bool MayFoldIntoStore(SDValue Op) {
2685 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2686}
2687
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002688static bool isTargetShuffle(unsigned Opcode) {
2689 switch(Opcode) {
2690 default: return false;
2691 case X86ISD::PSHUFD:
2692 case X86ISD::PSHUFHW:
2693 case X86ISD::PSHUFLW:
2694 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002695 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002696 case X86ISD::SHUFPS:
2697 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002698 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002699 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002700 case X86ISD::MOVLPS:
2701 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002702 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002703 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002704 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002705 case X86ISD::MOVSS:
2706 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002707 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002708 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002709 case X86ISD::VUNPCKLPSY:
2710 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002711 case X86ISD::PUNPCKLWD:
2712 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002713 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002714 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002715 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002716 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002717 case X86ISD::VUNPCKHPSY:
2718 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002719 case X86ISD::PUNPCKHWD:
2720 case X86ISD::PUNPCKHBW:
2721 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002722 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002723 case X86ISD::VPERMILPS:
2724 case X86ISD::VPERMILPSY:
2725 case X86ISD::VPERMILPD:
2726 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002727 return true;
2728 }
2729 return false;
2730}
2731
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002732static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002733 SDValue V1, SelectionDAG &DAG) {
2734 switch(Opc) {
2735 default: llvm_unreachable("Unknown x86 shuffle node");
2736 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002737 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002738 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002739 return DAG.getNode(Opc, dl, VT, V1);
2740 }
2741
2742 return SDValue();
2743}
2744
2745static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002746 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002747 switch(Opc) {
2748 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002749 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002750 case X86ISD::PSHUFHW:
2751 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002752 case X86ISD::VPERMILPS:
2753 case X86ISD::VPERMILPSY:
2754 case X86ISD::VPERMILPD:
2755 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002756 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2757 }
2758
2759 return SDValue();
2760}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002761
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002762static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2763 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2764 switch(Opc) {
2765 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002766 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002767 case X86ISD::SHUFPD:
2768 case X86ISD::SHUFPS:
2769 return DAG.getNode(Opc, dl, VT, V1, V2,
2770 DAG.getConstant(TargetMask, MVT::i8));
2771 }
2772 return SDValue();
2773}
2774
2775static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2776 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2777 switch(Opc) {
2778 default: llvm_unreachable("Unknown x86 shuffle node");
2779 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002780 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002781 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002782 case X86ISD::MOVLPS:
2783 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002784 case X86ISD::MOVSS:
2785 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002786 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002787 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002788 case X86ISD::VUNPCKLPSY:
2789 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002790 case X86ISD::PUNPCKLWD:
2791 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002792 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002793 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002794 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002795 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002796 case X86ISD::VUNPCKHPSY:
2797 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002798 case X86ISD::PUNPCKHWD:
2799 case X86ISD::PUNPCKHBW:
2800 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002801 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002802 return DAG.getNode(Opc, dl, VT, V1, V2);
2803 }
2804 return SDValue();
2805}
2806
Dan Gohmand858e902010-04-17 15:26:15 +00002807SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002808 MachineFunction &MF = DAG.getMachineFunction();
2809 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2810 int ReturnAddrIndex = FuncInfo->getRAIndex();
2811
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002812 if (ReturnAddrIndex == 0) {
2813 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002814 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002815 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002816 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002817 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002818 }
2819
Evan Cheng25ab6902006-09-08 06:48:29 +00002820 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002821}
2822
2823
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002824bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2825 bool hasSymbolicDisplacement) {
2826 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002827 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002828 return false;
2829
2830 // If we don't have a symbolic displacement - we don't have any extra
2831 // restrictions.
2832 if (!hasSymbolicDisplacement)
2833 return true;
2834
2835 // FIXME: Some tweaks might be needed for medium code model.
2836 if (M != CodeModel::Small && M != CodeModel::Kernel)
2837 return false;
2838
2839 // For small code model we assume that latest object is 16MB before end of 31
2840 // bits boundary. We may also accept pretty large negative constants knowing
2841 // that all objects are in the positive half of address space.
2842 if (M == CodeModel::Small && Offset < 16*1024*1024)
2843 return true;
2844
2845 // For kernel code model we know that all object resist in the negative half
2846 // of 32bits address space. We may not accept negative offsets, since they may
2847 // be just off and we may accept pretty large positive ones.
2848 if (M == CodeModel::Kernel && Offset > 0)
2849 return true;
2850
2851 return false;
2852}
2853
Evan Chengef41ff62011-06-23 17:54:54 +00002854/// isCalleePop - Determines whether the callee is required to pop its
2855/// own arguments. Callee pop is necessary to support tail calls.
2856bool X86::isCalleePop(CallingConv::ID CallingConv,
2857 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2858 if (IsVarArg)
2859 return false;
2860
2861 switch (CallingConv) {
2862 default:
2863 return false;
2864 case CallingConv::X86_StdCall:
2865 return !is64Bit;
2866 case CallingConv::X86_FastCall:
2867 return !is64Bit;
2868 case CallingConv::X86_ThisCall:
2869 return !is64Bit;
2870 case CallingConv::Fast:
2871 return TailCallOpt;
2872 case CallingConv::GHC:
2873 return TailCallOpt;
2874 }
2875}
2876
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002877/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2878/// specific condition code, returning the condition code and the LHS/RHS of the
2879/// comparison to make.
2880static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2881 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002882 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002883 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2884 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2885 // X > -1 -> X == 0, jump !sign.
2886 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002887 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002888 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2889 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002890 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002891 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002892 // X < 1 -> X <= 0
2893 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002894 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002895 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002896 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002897
Evan Chengd9558e02006-01-06 00:43:03 +00002898 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002899 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002900 case ISD::SETEQ: return X86::COND_E;
2901 case ISD::SETGT: return X86::COND_G;
2902 case ISD::SETGE: return X86::COND_GE;
2903 case ISD::SETLT: return X86::COND_L;
2904 case ISD::SETLE: return X86::COND_LE;
2905 case ISD::SETNE: return X86::COND_NE;
2906 case ISD::SETULT: return X86::COND_B;
2907 case ISD::SETUGT: return X86::COND_A;
2908 case ISD::SETULE: return X86::COND_BE;
2909 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002910 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002912
Chris Lattner4c78e022008-12-23 23:42:27 +00002913 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002914
Chris Lattner4c78e022008-12-23 23:42:27 +00002915 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002916 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2917 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002918 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2919 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002920 }
2921
Chris Lattner4c78e022008-12-23 23:42:27 +00002922 switch (SetCCOpcode) {
2923 default: break;
2924 case ISD::SETOLT:
2925 case ISD::SETOLE:
2926 case ISD::SETUGT:
2927 case ISD::SETUGE:
2928 std::swap(LHS, RHS);
2929 break;
2930 }
2931
2932 // On a floating point condition, the flags are set as follows:
2933 // ZF PF CF op
2934 // 0 | 0 | 0 | X > Y
2935 // 0 | 0 | 1 | X < Y
2936 // 1 | 0 | 0 | X == Y
2937 // 1 | 1 | 1 | unordered
2938 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002939 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002940 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002941 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002942 case ISD::SETOLT: // flipped
2943 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002944 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002945 case ISD::SETOLE: // flipped
2946 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002947 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002948 case ISD::SETUGT: // flipped
2949 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002950 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002951 case ISD::SETUGE: // flipped
2952 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002953 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002954 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002955 case ISD::SETNE: return X86::COND_NE;
2956 case ISD::SETUO: return X86::COND_P;
2957 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002958 case ISD::SETOEQ:
2959 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002960 }
Evan Chengd9558e02006-01-06 00:43:03 +00002961}
2962
Evan Cheng4a460802006-01-11 00:33:36 +00002963/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2964/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002965/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002966static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002967 switch (X86CC) {
2968 default:
2969 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002970 case X86::COND_B:
2971 case X86::COND_BE:
2972 case X86::COND_E:
2973 case X86::COND_P:
2974 case X86::COND_A:
2975 case X86::COND_AE:
2976 case X86::COND_NE:
2977 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002978 return true;
2979 }
2980}
2981
Evan Chengeb2f9692009-10-27 19:56:55 +00002982/// isFPImmLegal - Returns true if the target can instruction select the
2983/// specified FP immediate natively. If false, the legalizer will
2984/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002985bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002986 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2987 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2988 return true;
2989 }
2990 return false;
2991}
2992
Nate Begeman9008ca62009-04-27 18:41:29 +00002993/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2994/// the specified range (L, H].
2995static bool isUndefOrInRange(int Val, int Low, int Hi) {
2996 return (Val < 0) || (Val >= Low && Val < Hi);
2997}
2998
2999/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3000/// specified value.
3001static bool isUndefOrEqual(int Val, int CmpVal) {
3002 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003003 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003005}
3006
Nate Begeman9008ca62009-04-27 18:41:29 +00003007/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3008/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3009/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003010static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003011 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003013 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 return (Mask[0] < 2 && Mask[1] < 2);
3015 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003016}
3017
Nate Begeman9008ca62009-04-27 18:41:29 +00003018bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003019 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 N->getMask(M);
3021 return ::isPSHUFDMask(M, N->getValueType(0));
3022}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3025/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003026static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003028 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003029
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 // Lower quadword copied in order or undef.
3031 for (int i = 0; i != 4; ++i)
3032 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003033 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003034
Evan Cheng506d3df2006-03-29 23:07:14 +00003035 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 for (int i = 4; i != 8; ++i)
3037 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003038 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003039
Evan Cheng506d3df2006-03-29 23:07:14 +00003040 return true;
3041}
3042
Nate Begeman9008ca62009-04-27 18:41:29 +00003043bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003044 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 N->getMask(M);
3046 return ::isPSHUFHWMask(M, N->getValueType(0));
3047}
Evan Cheng506d3df2006-03-29 23:07:14 +00003048
Nate Begeman9008ca62009-04-27 18:41:29 +00003049/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3050/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003051static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003053 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003054
Rafael Espindola15684b22009-04-24 12:40:33 +00003055 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 for (int i = 4; i != 8; ++i)
3057 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003058 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003059
Rafael Espindola15684b22009-04-24 12:40:33 +00003060 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 for (int i = 0; i != 4; ++i)
3062 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003063 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003064
Rafael Espindola15684b22009-04-24 12:40:33 +00003065 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003066}
3067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003069 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 N->getMask(M);
3071 return ::isPSHUFLWMask(M, N->getValueType(0));
3072}
3073
Nate Begemana09008b2009-10-19 02:17:23 +00003074/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3075/// is suitable for input to PALIGNR.
3076static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3077 bool hasSSSE3) {
3078 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003079 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3080 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003081
Nate Begemana09008b2009-10-19 02:17:23 +00003082 // Do not handle v2i64 / v2f64 shuffles with palignr.
3083 if (e < 4 || !hasSSSE3)
3084 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003085
Nate Begemana09008b2009-10-19 02:17:23 +00003086 for (i = 0; i != e; ++i)
3087 if (Mask[i] >= 0)
3088 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003089
Nate Begemana09008b2009-10-19 02:17:23 +00003090 // All undef, not a palignr.
3091 if (i == e)
3092 return false;
3093
Eli Friedman63f8dde2011-07-25 21:36:45 +00003094 // Make sure we're shifting in the right direction.
3095 if (Mask[i] <= i)
3096 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003097
3098 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003099
Nate Begemana09008b2009-10-19 02:17:23 +00003100 // Check the rest of the elements to see if they are consecutive.
3101 for (++i; i != e; ++i) {
3102 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003103 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003104 return false;
3105 }
3106 return true;
3107}
3108
Evan Cheng14aed5e2006-03-24 01:18:28 +00003109/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3110/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003111static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 int NumElems = VT.getVectorNumElements();
3113 if (NumElems != 2 && NumElems != 4)
3114 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003115
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 int Half = NumElems / 2;
3117 for (int i = 0; i < Half; ++i)
3118 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003119 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 for (int i = Half; i < NumElems; ++i)
3121 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003122 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003123
Evan Cheng14aed5e2006-03-24 01:18:28 +00003124 return true;
3125}
3126
Nate Begeman9008ca62009-04-27 18:41:29 +00003127bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3128 SmallVector<int, 8> M;
3129 N->getMask(M);
3130 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003131}
3132
Evan Cheng213d2cf2007-05-17 18:45:50 +00003133/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003134/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3135/// half elements to come from vector 1 (which would equal the dest.) and
3136/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003137static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003139
3140 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003142
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 int Half = NumElems / 2;
3144 for (int i = 0; i < Half; ++i)
3145 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003146 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 for (int i = Half; i < NumElems; ++i)
3148 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003149 return false;
3150 return true;
3151}
3152
Nate Begeman9008ca62009-04-27 18:41:29 +00003153static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3154 SmallVector<int, 8> M;
3155 N->getMask(M);
3156 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003157}
3158
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003159/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3160/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003161bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3162 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003163 return false;
3164
Evan Cheng2064a2b2006-03-28 06:50:32 +00003165 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3167 isUndefOrEqual(N->getMaskElt(1), 7) &&
3168 isUndefOrEqual(N->getMaskElt(2), 2) &&
3169 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003170}
3171
Nate Begeman0b10b912009-11-07 23:17:15 +00003172/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3173/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3174/// <2, 3, 2, 3>
3175bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3176 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003177
Nate Begeman0b10b912009-11-07 23:17:15 +00003178 if (NumElems != 4)
3179 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003180
Nate Begeman0b10b912009-11-07 23:17:15 +00003181 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3182 isUndefOrEqual(N->getMaskElt(1), 3) &&
3183 isUndefOrEqual(N->getMaskElt(2), 2) &&
3184 isUndefOrEqual(N->getMaskElt(3), 3);
3185}
3186
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3188/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003189bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3190 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003191
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192 if (NumElems != 2 && NumElems != 4)
3193 return false;
3194
Evan Chengc5cdff22006-04-07 21:53:05 +00003195 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003197 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003198
Evan Chengc5cdff22006-04-07 21:53:05 +00003199 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003201 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003202
3203 return true;
3204}
3205
Nate Begeman0b10b912009-11-07 23:17:15 +00003206/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3207/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3208bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003210
David Greenea20244d2011-03-02 17:23:43 +00003211 if ((NumElems != 2 && NumElems != 4)
3212 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003213 return false;
3214
Evan Chengc5cdff22006-04-07 21:53:05 +00003215 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003217 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003218
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 for (unsigned i = 0; i < NumElems/2; ++i)
3220 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003221 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003222
3223 return true;
3224}
3225
Evan Cheng0038e592006-03-28 00:39:58 +00003226/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3227/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003228static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003231
3232 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3233 "Unsupported vector type for unpckh");
3234
3235 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003236 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003237
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003238 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3239 // independently on 128-bit lanes.
3240 unsigned NumLanes = VT.getSizeInBits()/128;
3241 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003242
3243 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003244 unsigned End = NumLaneElts;
3245 for (unsigned s = 0; s < NumLanes; ++s) {
3246 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003247 i != End;
3248 i += 2, ++j) {
3249 int BitI = Mask[i];
3250 int BitI1 = Mask[i+1];
3251 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003252 return false;
David Greenea20244d2011-03-02 17:23:43 +00003253 if (V2IsSplat) {
3254 if (!isUndefOrEqual(BitI1, NumElts))
3255 return false;
3256 } else {
3257 if (!isUndefOrEqual(BitI1, j + NumElts))
3258 return false;
3259 }
Evan Cheng39623da2006-04-20 08:58:49 +00003260 }
David Greenea20244d2011-03-02 17:23:43 +00003261 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003262 Start += NumLaneElts;
3263 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003264 }
David Greenea20244d2011-03-02 17:23:43 +00003265
Evan Cheng0038e592006-03-28 00:39:58 +00003266 return true;
3267}
3268
Nate Begeman9008ca62009-04-27 18:41:29 +00003269bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3270 SmallVector<int, 8> M;
3271 N->getMask(M);
3272 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003273}
3274
Evan Cheng4fcb9222006-03-28 02:43:26 +00003275/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3276/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003277static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003278 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003280
3281 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3282 "Unsupported vector type for unpckh");
3283
3284 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003285 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003286
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003287 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3288 // independently on 128-bit lanes.
3289 unsigned NumLanes = VT.getSizeInBits()/128;
3290 unsigned NumLaneElts = NumElts/NumLanes;
3291
3292 unsigned Start = 0;
3293 unsigned End = NumLaneElts;
3294 for (unsigned l = 0; l != NumLanes; ++l) {
3295 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3296 i != End; i += 2, ++j) {
3297 int BitI = Mask[i];
3298 int BitI1 = Mask[i+1];
3299 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003300 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003301 if (V2IsSplat) {
3302 if (isUndefOrEqual(BitI1, NumElts))
3303 return false;
3304 } else {
3305 if (!isUndefOrEqual(BitI1, j+NumElts))
3306 return false;
3307 }
Evan Cheng39623da2006-04-20 08:58:49 +00003308 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003309 // Process the next 128 bits.
3310 Start += NumLaneElts;
3311 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003312 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003313 return true;
3314}
3315
Nate Begeman9008ca62009-04-27 18:41:29 +00003316bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3317 SmallVector<int, 8> M;
3318 N->getMask(M);
3319 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003320}
3321
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003322/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3323/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3324/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003325static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003327 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003328 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003329
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003330 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3331 // independently on 128-bit lanes.
3332 unsigned NumLanes = VT.getSizeInBits() / 128;
3333 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003334
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003335 for (unsigned s = 0; s < NumLanes; ++s) {
3336 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3337 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003338 i += 2, ++j) {
3339 int BitI = Mask[i];
3340 int BitI1 = Mask[i+1];
3341
3342 if (!isUndefOrEqual(BitI, j))
3343 return false;
3344 if (!isUndefOrEqual(BitI1, j))
3345 return false;
3346 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003347 }
David Greenea20244d2011-03-02 17:23:43 +00003348
Rafael Espindola15684b22009-04-24 12:40:33 +00003349 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003350}
3351
Nate Begeman9008ca62009-04-27 18:41:29 +00003352bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3353 SmallVector<int, 8> M;
3354 N->getMask(M);
3355 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3356}
3357
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003358/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3359/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3360/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003361static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003363 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3364 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003365
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3367 int BitI = Mask[i];
3368 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003369 if (!isUndefOrEqual(BitI, j))
3370 return false;
3371 if (!isUndefOrEqual(BitI1, j))
3372 return false;
3373 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003374 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003375}
3376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3378 SmallVector<int, 8> M;
3379 N->getMask(M);
3380 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3381}
3382
Evan Cheng017dcc62006-04-21 01:05:10 +00003383/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3384/// specifies a shuffle of elements that is suitable for input to MOVSS,
3385/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003386static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003387 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003388 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003389
3390 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003391
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003393 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003394
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 for (int i = 1; i < NumElts; ++i)
3396 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003397 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003398
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003399 return true;
3400}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003401
Nate Begeman9008ca62009-04-27 18:41:29 +00003402bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3403 SmallVector<int, 8> M;
3404 N->getMask(M);
3405 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003406}
3407
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003408/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3409/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3410/// Note that VPERMIL mask matching is different depending whether theunderlying
3411/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3412/// to the same elements of the low, but to the higher half of the source.
3413/// In VPERMILPD the two lanes could be shuffled independently of each other
3414/// with the same restriction that lanes can't be crossed.
3415static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3416 const X86Subtarget *Subtarget) {
3417 int NumElts = VT.getVectorNumElements();
3418 int NumLanes = VT.getSizeInBits()/128;
3419
3420 if (!Subtarget->hasAVX())
3421 return false;
3422
3423 // Match any permutation of 128-bit vector with 64-bit types
3424 if (NumLanes == 1 && NumElts != 2)
3425 return false;
3426
3427 // Only match 256-bit with 32 types
3428 if (VT.getSizeInBits() == 256 && NumElts != 4)
3429 return false;
3430
3431 // The mask on the high lane is independent of the low. Both can match
3432 // any element in inside its own lane, but can't cross.
3433 int LaneSize = NumElts/NumLanes;
3434 for (int l = 0; l < NumLanes; ++l)
3435 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3436 int LaneStart = l*LaneSize;
3437 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3438 return false;
3439 }
3440
3441 return true;
3442}
3443
3444/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3445/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3446/// Note that VPERMIL mask matching is different depending whether theunderlying
3447/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3448/// to the same elements of the low, but to the higher half of the source.
3449/// In VPERMILPD the two lanes could be shuffled independently of each other
3450/// with the same restriction that lanes can't be crossed.
3451static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3452 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003453 unsigned NumElts = VT.getVectorNumElements();
3454 unsigned NumLanes = VT.getSizeInBits()/128;
3455
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003456 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003457 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003458
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003459 // Match any permutation of 128-bit vector with 32-bit types
3460 if (NumLanes == 1 && NumElts != 4)
3461 return false;
3462
3463 // Only match 256-bit with 32 types
3464 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003465 return false;
3466
3467 // The mask on the high lane should be the same as the low. Actually,
3468 // they can differ if any of the corresponding index in a lane is undef.
3469 int LaneSize = NumElts/NumLanes;
3470 for (int i = 0; i < LaneSize; ++i) {
3471 int HighElt = i+LaneSize;
3472 if (Mask[i] < 0 || Mask[HighElt] < 0)
3473 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003474 if (Mask[HighElt]-Mask[i] != LaneSize)
3475 return false;
3476 }
3477
3478 return true;
3479}
3480
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003481/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3482/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3483static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003484 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3485 EVT VT = SVOp->getValueType(0);
3486
3487 int NumElts = VT.getVectorNumElements();
3488 int NumLanes = VT.getSizeInBits()/128;
3489
3490 unsigned Mask = 0;
3491 for (int i = 0; i < NumElts/NumLanes /* lane size */; ++i)
3492 Mask |= SVOp->getMaskElt(i) << (i*2);
3493
3494 return Mask;
3495}
3496
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003497/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3498/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3499static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3500 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3501 EVT VT = SVOp->getValueType(0);
3502
3503 int NumElts = VT.getVectorNumElements();
3504 int NumLanes = VT.getSizeInBits()/128;
3505
3506 unsigned Mask = 0;
3507 int LaneSize = NumElts/NumLanes;
3508 for (int l = 0; l < NumLanes; ++l)
3509 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i)
3510 Mask |= (SVOp->getMaskElt(i)-l*LaneSize) << i;
3511
3512 return Mask;
3513}
3514
Evan Cheng017dcc62006-04-21 01:05:10 +00003515/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3516/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003517/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003518static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 bool V2IsSplat = false, bool V2IsUndef = false) {
3520 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003521 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003522 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003523
Nate Begeman9008ca62009-04-27 18:41:29 +00003524 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003525 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003526
Nate Begeman9008ca62009-04-27 18:41:29 +00003527 for (int i = 1; i < NumOps; ++i)
3528 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3529 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3530 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003531 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003532
Evan Cheng39623da2006-04-20 08:58:49 +00003533 return true;
3534}
3535
Nate Begeman9008ca62009-04-27 18:41:29 +00003536static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003537 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 SmallVector<int, 8> M;
3539 N->getMask(M);
3540 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003541}
3542
Evan Chengd9539472006-04-14 21:59:03 +00003543/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3544/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003545/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3546bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3547 const X86Subtarget *Subtarget) {
3548 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003549 return false;
3550
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003551 // The second vector must be undef
3552 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3553 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003554
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003555 EVT VT = N->getValueType(0);
3556 unsigned NumElems = VT.getVectorNumElements();
3557
3558 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3559 (VT.getSizeInBits() == 256 && NumElems != 8))
3560 return false;
3561
3562 // "i+1" is the value the indexed mask element must have
3563 for (unsigned i = 0; i < NumElems; i += 2)
3564 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3565 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003566 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003567
3568 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003569}
3570
3571/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3572/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003573/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3574bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3575 const X86Subtarget *Subtarget) {
3576 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003577 return false;
3578
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003579 // The second vector must be undef
3580 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3581 return false;
3582
3583 EVT VT = N->getValueType(0);
3584 unsigned NumElems = VT.getVectorNumElements();
3585
3586 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3587 (VT.getSizeInBits() == 256 && NumElems != 8))
3588 return false;
3589
3590 // "i" is the value the indexed mask element must have
3591 for (unsigned i = 0; i < NumElems; i += 2)
3592 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3593 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003595
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003596 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003597}
3598
Evan Cheng0b457f02008-09-25 20:50:48 +00003599/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3600/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003601bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3602 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003603
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 for (int i = 0; i < e; ++i)
3605 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003606 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 for (int i = 0; i < e; ++i)
3608 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003609 return false;
3610 return true;
3611}
3612
David Greenec38a03e2011-02-03 15:50:00 +00003613/// isVEXTRACTF128Index - Return true if the specified
3614/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3615/// suitable for input to VEXTRACTF128.
3616bool X86::isVEXTRACTF128Index(SDNode *N) {
3617 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3618 return false;
3619
3620 // The index should be aligned on a 128-bit boundary.
3621 uint64_t Index =
3622 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3623
3624 unsigned VL = N->getValueType(0).getVectorNumElements();
3625 unsigned VBits = N->getValueType(0).getSizeInBits();
3626 unsigned ElSize = VBits / VL;
3627 bool Result = (Index * ElSize) % 128 == 0;
3628
3629 return Result;
3630}
3631
David Greeneccacdc12011-02-04 16:08:29 +00003632/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3633/// operand specifies a subvector insert that is suitable for input to
3634/// VINSERTF128.
3635bool X86::isVINSERTF128Index(SDNode *N) {
3636 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3637 return false;
3638
3639 // The index should be aligned on a 128-bit boundary.
3640 uint64_t Index =
3641 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3642
3643 unsigned VL = N->getValueType(0).getVectorNumElements();
3644 unsigned VBits = N->getValueType(0).getSizeInBits();
3645 unsigned ElSize = VBits / VL;
3646 bool Result = (Index * ElSize) % 128 == 0;
3647
3648 return Result;
3649}
3650
Evan Cheng63d33002006-03-22 08:01:21 +00003651/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003652/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003653unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3655 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3656
Evan Chengb9df0ca2006-03-22 02:53:00 +00003657 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3658 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003659 for (int i = 0; i < NumOperands; ++i) {
3660 int Val = SVOp->getMaskElt(NumOperands-i-1);
3661 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003662 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003663 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003664 if (i != NumOperands - 1)
3665 Mask <<= Shift;
3666 }
Evan Cheng63d33002006-03-22 08:01:21 +00003667 return Mask;
3668}
3669
Evan Cheng506d3df2006-03-29 23:07:14 +00003670/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003671/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003672unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003674 unsigned Mask = 0;
3675 // 8 nodes, but we only care about the last 4.
3676 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003677 int Val = SVOp->getMaskElt(i);
3678 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003679 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003680 if (i != 4)
3681 Mask <<= 2;
3682 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003683 return Mask;
3684}
3685
3686/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003687/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003688unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003689 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003690 unsigned Mask = 0;
3691 // 8 nodes, but we only care about the first 4.
3692 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003693 int Val = SVOp->getMaskElt(i);
3694 if (Val >= 0)
3695 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003696 if (i != 0)
3697 Mask <<= 2;
3698 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003699 return Mask;
3700}
3701
Nate Begemana09008b2009-10-19 02:17:23 +00003702/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3703/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3704unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3705 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3706 EVT VVT = N->getValueType(0);
3707 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3708 int Val = 0;
3709
3710 unsigned i, e;
3711 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3712 Val = SVOp->getMaskElt(i);
3713 if (Val >= 0)
3714 break;
3715 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003716 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003717 return (Val - i) * EltSize;
3718}
3719
David Greenec38a03e2011-02-03 15:50:00 +00003720/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3721/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3722/// instructions.
3723unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3724 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3725 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3726
3727 uint64_t Index =
3728 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3729
3730 EVT VecVT = N->getOperand(0).getValueType();
3731 EVT ElVT = VecVT.getVectorElementType();
3732
3733 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003734 return Index / NumElemsPerChunk;
3735}
3736
David Greeneccacdc12011-02-04 16:08:29 +00003737/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3738/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3739/// instructions.
3740unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3741 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3742 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3743
3744 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003745 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003746
3747 EVT VecVT = N->getValueType(0);
3748 EVT ElVT = VecVT.getVectorElementType();
3749
3750 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003751 return Index / NumElemsPerChunk;
3752}
3753
Evan Cheng37b73872009-07-30 08:33:02 +00003754/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3755/// constant +0.0.
3756bool X86::isZeroNode(SDValue Elt) {
3757 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003758 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003759 (isa<ConstantFPSDNode>(Elt) &&
3760 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3761}
3762
Nate Begeman9008ca62009-04-27 18:41:29 +00003763/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3764/// their permute mask.
3765static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3766 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003767 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003768 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003770
Nate Begeman5a5ca152009-04-29 05:20:52 +00003771 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003772 int idx = SVOp->getMaskElt(i);
3773 if (idx < 0)
3774 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003775 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003777 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003778 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003779 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3781 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003782}
3783
Evan Cheng779ccea2007-12-07 21:30:01 +00003784/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3785/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003786static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003787 unsigned NumElems = VT.getVectorNumElements();
3788 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003789 int idx = Mask[i];
3790 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003791 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003792 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003794 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003795 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003796 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003797}
3798
Evan Cheng533a0aa2006-04-19 20:35:22 +00003799/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3800/// match movhlps. The lower half elements should come from upper half of
3801/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003802/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003803static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3804 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003805 return false;
3806 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003808 return false;
3809 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003811 return false;
3812 return true;
3813}
3814
Evan Cheng5ced1d82006-04-06 23:23:56 +00003815/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003816/// is promoted to a vector. It also returns the LoadSDNode by reference if
3817/// required.
3818static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003819 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3820 return false;
3821 N = N->getOperand(0).getNode();
3822 if (!ISD::isNON_EXTLoad(N))
3823 return false;
3824 if (LD)
3825 *LD = cast<LoadSDNode>(N);
3826 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003827}
3828
Evan Cheng533a0aa2006-04-19 20:35:22 +00003829/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3830/// match movlp{s|d}. The lower half elements should come from lower half of
3831/// V1 (and in order), and the upper half elements should come from the upper
3832/// half of V2 (and in order). And since V1 will become the source of the
3833/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003834static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3835 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003836 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003837 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003838 // Is V2 is a vector load, don't do this transformation. We will try to use
3839 // load folding shufps op.
3840 if (ISD::isNON_EXTLoad(V2))
3841 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003842
Nate Begeman5a5ca152009-04-29 05:20:52 +00003843 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003844
Evan Cheng533a0aa2006-04-19 20:35:22 +00003845 if (NumElems != 2 && NumElems != 4)
3846 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003847 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003849 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003850 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003851 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003852 return false;
3853 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003854}
3855
Evan Cheng39623da2006-04-20 08:58:49 +00003856/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3857/// all the same.
3858static bool isSplatVector(SDNode *N) {
3859 if (N->getOpcode() != ISD::BUILD_VECTOR)
3860 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003861
Dan Gohman475871a2008-07-27 21:46:04 +00003862 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003863 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3864 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003865 return false;
3866 return true;
3867}
3868
Evan Cheng213d2cf2007-05-17 18:45:50 +00003869/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003870/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003871/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003872static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003873 SDValue V1 = N->getOperand(0);
3874 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003875 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3876 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003878 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003880 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3881 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003882 if (Opc != ISD::BUILD_VECTOR ||
3883 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 return false;
3885 } else if (Idx >= 0) {
3886 unsigned Opc = V1.getOpcode();
3887 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3888 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003889 if (Opc != ISD::BUILD_VECTOR ||
3890 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003891 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003892 }
3893 }
3894 return true;
3895}
3896
3897/// getZeroVector - Returns a vector of specified type with all zero elements.
3898///
Owen Andersone50ed302009-08-10 22:56:29 +00003899static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003900 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003901 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003902
Dale Johannesen0488fb62010-09-30 23:57:10 +00003903 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003904 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003905 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003906 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003907 if (HasSSE2) { // SSE2
3908 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3909 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3910 } else { // SSE1
3911 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3912 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3913 }
3914 } else if (VT.getSizeInBits() == 256) { // AVX
3915 // 256-bit logic and arithmetic instructions in AVX are
3916 // all floating-point, no support for integer ops. Default
3917 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003919 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3920 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003921 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003922 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003923}
3924
Chris Lattner8a594482007-11-25 00:24:49 +00003925/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003926/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
3927/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
3928/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00003929static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003930 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003931 assert((VT.is128BitVector() || VT.is256BitVector())
3932 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003933
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003935 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
3936 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003937
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003938 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003939 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
3940 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
3941 Vec = Insert128BitVector(InsV, Vec,
3942 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
3943 }
3944
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003945 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003946}
3947
Evan Cheng39623da2006-04-20 08:58:49 +00003948/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3949/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003950static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003951 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003952 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003953
Evan Cheng39623da2006-04-20 08:58:49 +00003954 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 SmallVector<int, 8> MaskVec;
3956 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003957
Nate Begeman5a5ca152009-04-29 05:20:52 +00003958 for (unsigned i = 0; i != NumElems; ++i) {
3959 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 MaskVec[i] = NumElems;
3961 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003962 }
Evan Cheng39623da2006-04-20 08:58:49 +00003963 }
Evan Cheng39623da2006-04-20 08:58:49 +00003964 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003965 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3966 SVOp->getOperand(1), &MaskVec[0]);
3967 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003968}
3969
Evan Cheng017dcc62006-04-21 01:05:10 +00003970/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3971/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003972static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 SDValue V2) {
3974 unsigned NumElems = VT.getVectorNumElements();
3975 SmallVector<int, 8> Mask;
3976 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003977 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 Mask.push_back(i);
3979 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003980}
3981
Nate Begeman9008ca62009-04-27 18:41:29 +00003982/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003983static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 SDValue V2) {
3985 unsigned NumElems = VT.getVectorNumElements();
3986 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003987 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 Mask.push_back(i);
3989 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003990 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003992}
3993
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00003994/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003995static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 SDValue V2) {
3997 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003998 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004000 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 Mask.push_back(i + Half);
4002 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004003 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004005}
4006
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004007// PromoteSplatv8v16 - All i16 and i8 vector types can't be used directly by
4008// a generic shuffle instruction because the target has no such instructions.
4009// Generate shuffles which repeat i16 and i8 several times until they can be
4010// represented by v4f32 and then be manipulated by target suported shuffles.
4011static SDValue PromoteSplatv8v16(SDValue V, SelectionDAG &DAG, int &EltNo) {
4012 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004014 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004015
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 while (NumElems > 4) {
4017 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004018 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004020 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 EltNo -= NumElems/2;
4022 }
4023 NumElems >>= 1;
4024 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004025 return V;
4026}
Eric Christopherfd179292009-08-27 18:07:15 +00004027
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004028/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4029static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4030 EVT VT = V.getValueType();
4031 DebugLoc dl = V.getDebugLoc();
4032 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4033 && "Vector size not supported");
4034
4035 bool Is128 = VT.getSizeInBits() == 128;
4036 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4037 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4038
4039 if (Is128) {
4040 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4041 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4042 } else {
4043 // The second half of indicies refer to the higher part, which is a
4044 // duplication of the lower one. This makes this shuffle a perfect match
4045 // for the VPERM instruction.
4046 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4047 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4048 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4049 }
4050
4051 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4052}
4053
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004054/// PromoteVectorToScalarSplat - Since there's no native support for
4055/// scalar_to_vector for 256-bit AVX, a 128-bit scalar_to_vector +
4056/// INSERT_SUBVECTOR is generated. Recognize this idiom and do the
4057/// shuffle before the insertion, this yields less instructions in the end.
4058static SDValue PromoteVectorToScalarSplat(ShuffleVectorSDNode *SV,
4059 SelectionDAG &DAG) {
4060 EVT SrcVT = SV->getValueType(0);
4061 SDValue V1 = SV->getOperand(0);
4062 DebugLoc dl = SV->getDebugLoc();
4063 int NumElems = SrcVT.getVectorNumElements();
4064
4065 assert(SrcVT.is256BitVector() && "unknown howto handle vector type");
4066
4067 SmallVector<int, 4> Mask;
4068 for (int i = 0; i < NumElems/2; ++i)
4069 Mask.push_back(SV->getMaskElt(i));
4070
4071 EVT SVT = EVT::getVectorVT(*DAG.getContext(), SrcVT.getVectorElementType(),
4072 NumElems/2);
4073 SDValue SV1 = DAG.getVectorShuffle(SVT, dl, V1.getOperand(1),
4074 DAG.getUNDEF(SVT), &Mask[0]);
4075 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), SV1,
4076 DAG.getConstant(0, MVT::i32), DAG, dl);
4077
4078 return Insert128BitVector(InsV, SV1,
4079 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4080}
4081
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004082/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4083/// v8i32, v16i16 or v32i8 to v8f32.
4084static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4085 EVT SrcVT = SV->getValueType(0);
4086 SDValue V1 = SV->getOperand(0);
4087 DebugLoc dl = SV->getDebugLoc();
4088
4089 int EltNo = SV->getSplatIndex();
4090 int NumElems = SrcVT.getVectorNumElements();
4091 unsigned Size = SrcVT.getSizeInBits();
4092
4093 // Extract the 128-bit part containing the splat element and update
4094 // the splat element index when it refers to the higher register.
4095 if (Size == 256) {
4096 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4097 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4098 if (Idx > 0)
4099 EltNo -= NumElems/2;
4100 }
4101
4102 // Make this 128-bit vector duplicate i8 and i16 elements
4103 if (NumElems > 4)
4104 V1 = PromoteSplatv8v16(V1, DAG, EltNo);
4105
4106 // Recreate the 256-bit vector and place the same 128-bit vector
4107 // into the low and high part. This is necessary because we want
4108 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4109 // inside each separate v4f32 lane.
4110 if (Size == 256) {
4111 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4112 DAG.getConstant(0, MVT::i32), DAG, dl);
4113 V1 = Insert128BitVector(InsV, V1,
4114 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4115 }
4116
4117 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004118}
4119
Evan Chengba05f722006-04-21 23:03:30 +00004120/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004121/// vector of zero or undef vector. This produces a shuffle where the low
4122/// element of V2 is swizzled into the zero/undef vector, landing at element
4123/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004124static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004125 bool isZero, bool HasSSE2,
4126 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004127 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004128 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004129 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4130 unsigned NumElems = VT.getVectorNumElements();
4131 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004132 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004133 // If this is the insertion idx, put the low elt of V2 here.
4134 MaskVec.push_back(i == Idx ? NumElems : i);
4135 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004136}
4137
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004138/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4139/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004140static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4141 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004142 if (Depth == 6)
4143 return SDValue(); // Limit search depth.
4144
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004145 SDValue V = SDValue(N, 0);
4146 EVT VT = V.getValueType();
4147 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004148
4149 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4150 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4151 Index = SV->getMaskElt(Index);
4152
4153 if (Index < 0)
4154 return DAG.getUNDEF(VT.getVectorElementType());
4155
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004156 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004157 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004158 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004159 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004160
4161 // Recurse into target specific vector shuffles to find scalars.
4162 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004163 int NumElems = VT.getVectorNumElements();
4164 SmallVector<unsigned, 16> ShuffleMask;
4165 SDValue ImmN;
4166
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004167 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004168 case X86ISD::SHUFPS:
4169 case X86ISD::SHUFPD:
4170 ImmN = N->getOperand(N->getNumOperands()-1);
4171 DecodeSHUFPSMask(NumElems,
4172 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4173 ShuffleMask);
4174 break;
4175 case X86ISD::PUNPCKHBW:
4176 case X86ISD::PUNPCKHWD:
4177 case X86ISD::PUNPCKHDQ:
4178 case X86ISD::PUNPCKHQDQ:
4179 DecodePUNPCKHMask(NumElems, ShuffleMask);
4180 break;
4181 case X86ISD::UNPCKHPS:
4182 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004183 case X86ISD::VUNPCKHPSY:
4184 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004185 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4186 break;
4187 case X86ISD::PUNPCKLBW:
4188 case X86ISD::PUNPCKLWD:
4189 case X86ISD::PUNPCKLDQ:
4190 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004191 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004192 break;
4193 case X86ISD::UNPCKLPS:
4194 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004195 case X86ISD::VUNPCKLPSY:
4196 case X86ISD::VUNPCKLPDY:
4197 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004198 break;
4199 case X86ISD::MOVHLPS:
4200 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4201 break;
4202 case X86ISD::MOVLHPS:
4203 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4204 break;
4205 case X86ISD::PSHUFD:
4206 ImmN = N->getOperand(N->getNumOperands()-1);
4207 DecodePSHUFMask(NumElems,
4208 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4209 ShuffleMask);
4210 break;
4211 case X86ISD::PSHUFHW:
4212 ImmN = N->getOperand(N->getNumOperands()-1);
4213 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4214 ShuffleMask);
4215 break;
4216 case X86ISD::PSHUFLW:
4217 ImmN = N->getOperand(N->getNumOperands()-1);
4218 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4219 ShuffleMask);
4220 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004221 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004222 case X86ISD::MOVSD: {
4223 // The index 0 always comes from the first element of the second source,
4224 // this is why MOVSS and MOVSD are used in the first place. The other
4225 // elements come from the other positions of the first source vector.
4226 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004227 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4228 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004229 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004230 case X86ISD::VPERMILPS:
4231 case X86ISD::VPERMILPSY:
4232 // FIXME: Implement the other types
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004233 ImmN = N->getOperand(N->getNumOperands()-1);
4234 DecodeVPERMILMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4235 ShuffleMask);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004236 default:
4237 assert("not implemented for target shuffle node");
4238 return SDValue();
4239 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004240
4241 Index = ShuffleMask[Index];
4242 if (Index < 0)
4243 return DAG.getUNDEF(VT.getVectorElementType());
4244
4245 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4246 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4247 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004248 }
4249
4250 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004251 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004252 V = V.getOperand(0);
4253 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004254 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004255
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004256 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004257 return SDValue();
4258 }
4259
4260 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4261 return (Index == 0) ? V.getOperand(0)
4262 : DAG.getUNDEF(VT.getVectorElementType());
4263
4264 if (V.getOpcode() == ISD::BUILD_VECTOR)
4265 return V.getOperand(Index);
4266
4267 return SDValue();
4268}
4269
4270/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4271/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004272/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004273static
4274unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4275 bool ZerosFromLeft, SelectionDAG &DAG) {
4276 int i = 0;
4277
4278 while (i < NumElems) {
4279 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004280 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004281 if (!(Elt.getNode() &&
4282 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4283 break;
4284 ++i;
4285 }
4286
4287 return i;
4288}
4289
4290/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4291/// MaskE correspond consecutively to elements from one of the vector operands,
4292/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4293static
4294bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4295 int OpIdx, int NumElems, unsigned &OpNum) {
4296 bool SeenV1 = false;
4297 bool SeenV2 = false;
4298
4299 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4300 int Idx = SVOp->getMaskElt(i);
4301 // Ignore undef indicies
4302 if (Idx < 0)
4303 continue;
4304
4305 if (Idx < NumElems)
4306 SeenV1 = true;
4307 else
4308 SeenV2 = true;
4309
4310 // Only accept consecutive elements from the same vector
4311 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4312 return false;
4313 }
4314
4315 OpNum = SeenV1 ? 0 : 1;
4316 return true;
4317}
4318
4319/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4320/// logical left shift of a vector.
4321static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4322 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4323 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4324 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4325 false /* check zeros from right */, DAG);
4326 unsigned OpSrc;
4327
4328 if (!NumZeros)
4329 return false;
4330
4331 // Considering the elements in the mask that are not consecutive zeros,
4332 // check if they consecutively come from only one of the source vectors.
4333 //
4334 // V1 = {X, A, B, C} 0
4335 // \ \ \ /
4336 // vector_shuffle V1, V2 <1, 2, 3, X>
4337 //
4338 if (!isShuffleMaskConsecutive(SVOp,
4339 0, // Mask Start Index
4340 NumElems-NumZeros-1, // Mask End Index
4341 NumZeros, // Where to start looking in the src vector
4342 NumElems, // Number of elements in vector
4343 OpSrc)) // Which source operand ?
4344 return false;
4345
4346 isLeft = false;
4347 ShAmt = NumZeros;
4348 ShVal = SVOp->getOperand(OpSrc);
4349 return true;
4350}
4351
4352/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4353/// logical left shift of a vector.
4354static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4355 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4356 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4357 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4358 true /* check zeros from left */, DAG);
4359 unsigned OpSrc;
4360
4361 if (!NumZeros)
4362 return false;
4363
4364 // Considering the elements in the mask that are not consecutive zeros,
4365 // check if they consecutively come from only one of the source vectors.
4366 //
4367 // 0 { A, B, X, X } = V2
4368 // / \ / /
4369 // vector_shuffle V1, V2 <X, X, 4, 5>
4370 //
4371 if (!isShuffleMaskConsecutive(SVOp,
4372 NumZeros, // Mask Start Index
4373 NumElems-1, // Mask End Index
4374 0, // Where to start looking in the src vector
4375 NumElems, // Number of elements in vector
4376 OpSrc)) // Which source operand ?
4377 return false;
4378
4379 isLeft = true;
4380 ShAmt = NumZeros;
4381 ShVal = SVOp->getOperand(OpSrc);
4382 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004383}
4384
4385/// isVectorShift - Returns true if the shuffle can be implemented as a
4386/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004387static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004388 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004389 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4390 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4391 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004392
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004393 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004394}
4395
Evan Chengc78d3b42006-04-24 18:01:45 +00004396/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4397///
Dan Gohman475871a2008-07-27 21:46:04 +00004398static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004399 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004400 SelectionDAG &DAG,
4401 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004402 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004403 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004404
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004405 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004406 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004407 bool First = true;
4408 for (unsigned i = 0; i < 16; ++i) {
4409 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4410 if (ThisIsNonZero && First) {
4411 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004413 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004415 First = false;
4416 }
4417
4418 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004419 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004420 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4421 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004422 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004424 }
4425 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4427 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4428 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004429 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004431 } else
4432 ThisElt = LastElt;
4433
Gabor Greifba36cb52008-08-28 21:40:38 +00004434 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004436 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004437 }
4438 }
4439
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004440 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004441}
4442
Bill Wendlinga348c562007-03-22 18:42:45 +00004443/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004444///
Dan Gohman475871a2008-07-27 21:46:04 +00004445static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004446 unsigned NumNonZero, unsigned NumZero,
4447 SelectionDAG &DAG,
4448 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004449 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004450 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004451
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004452 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004453 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004454 bool First = true;
4455 for (unsigned i = 0; i < 8; ++i) {
4456 bool isNonZero = (NonZeros & (1 << i)) != 0;
4457 if (isNonZero) {
4458 if (First) {
4459 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004461 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004463 First = false;
4464 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004465 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004467 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004468 }
4469 }
4470
4471 return V;
4472}
4473
Evan Chengf26ffe92008-05-29 08:22:04 +00004474/// getVShift - Return a vector logical shift node.
4475///
Owen Andersone50ed302009-08-10 22:56:29 +00004476static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 unsigned NumBits, SelectionDAG &DAG,
4478 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004479 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004480 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004481 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4482 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004483 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004484 DAG.getConstant(NumBits,
4485 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004486}
4487
Dan Gohman475871a2008-07-27 21:46:04 +00004488SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004489X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004490 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004491
Evan Chengc3630942009-12-09 21:00:30 +00004492 // Check if the scalar load can be widened into a vector load. And if
4493 // the address is "base + cst" see if the cst can be "absorbed" into
4494 // the shuffle mask.
4495 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4496 SDValue Ptr = LD->getBasePtr();
4497 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4498 return SDValue();
4499 EVT PVT = LD->getValueType(0);
4500 if (PVT != MVT::i32 && PVT != MVT::f32)
4501 return SDValue();
4502
4503 int FI = -1;
4504 int64_t Offset = 0;
4505 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4506 FI = FINode->getIndex();
4507 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004508 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004509 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4510 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4511 Offset = Ptr.getConstantOperandVal(1);
4512 Ptr = Ptr.getOperand(0);
4513 } else {
4514 return SDValue();
4515 }
4516
4517 SDValue Chain = LD->getChain();
4518 // Make sure the stack object alignment is at least 16.
4519 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4520 if (DAG.InferPtrAlignment(Ptr) < 16) {
4521 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004522 // Can't change the alignment. FIXME: It's possible to compute
4523 // the exact stack offset and reference FI + adjust offset instead.
4524 // If someone *really* cares about this. That's the way to implement it.
4525 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004526 } else {
4527 MFI->setObjectAlignment(FI, 16);
4528 }
4529 }
4530
4531 // (Offset % 16) must be multiple of 4. Then address is then
4532 // Ptr + (Offset & ~15).
4533 if (Offset < 0)
4534 return SDValue();
4535 if ((Offset % 16) & 3)
4536 return SDValue();
4537 int64_t StartOffset = Offset & ~15;
4538 if (StartOffset)
4539 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4540 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4541
4542 int EltNo = (Offset - StartOffset) >> 2;
4543 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4544 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004545 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4546 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004547 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004548 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004549 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4550 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004551 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004552 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004553 }
4554
4555 return SDValue();
4556}
4557
Michael J. Spencerec38de22010-10-10 22:04:20 +00004558/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4559/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004560/// load which has the same value as a build_vector whose operands are 'elts'.
4561///
4562/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004563///
Nate Begeman1449f292010-03-24 22:19:06 +00004564/// FIXME: we'd also like to handle the case where the last elements are zero
4565/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4566/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004567static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004568 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004569 EVT EltVT = VT.getVectorElementType();
4570 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004571
Nate Begemanfdea31a2010-03-24 20:49:50 +00004572 LoadSDNode *LDBase = NULL;
4573 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004574
Nate Begeman1449f292010-03-24 22:19:06 +00004575 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004576 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004577 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004578 for (unsigned i = 0; i < NumElems; ++i) {
4579 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004580
Nate Begemanfdea31a2010-03-24 20:49:50 +00004581 if (!Elt.getNode() ||
4582 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4583 return SDValue();
4584 if (!LDBase) {
4585 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4586 return SDValue();
4587 LDBase = cast<LoadSDNode>(Elt.getNode());
4588 LastLoadedElt = i;
4589 continue;
4590 }
4591 if (Elt.getOpcode() == ISD::UNDEF)
4592 continue;
4593
4594 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4595 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4596 return SDValue();
4597 LastLoadedElt = i;
4598 }
Nate Begeman1449f292010-03-24 22:19:06 +00004599
4600 // If we have found an entire vector of loads and undefs, then return a large
4601 // load of the entire vector width starting at the base pointer. If we found
4602 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004603 if (LastLoadedElt == NumElems - 1) {
4604 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004605 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004606 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004607 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004608 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004609 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004610 LDBase->isVolatile(), LDBase->isNonTemporal(),
4611 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004612 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4613 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004614 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4615 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004616 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4617 Ops, 2, MVT::i32,
4618 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004619 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004620 }
4621 return SDValue();
4622}
4623
Evan Chengc3630942009-12-09 21:00:30 +00004624SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004625X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004626 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004627
David Greenef125a292011-02-08 19:04:41 +00004628 EVT VT = Op.getValueType();
4629 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004630 unsigned NumElems = Op.getNumOperands();
4631
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004632 // All zero's:
4633 // - pxor (SSE2), xorps (SSE1), vpxor (128 AVX), xorp[s|d] (256 AVX)
4634 // All one's:
4635 // - pcmpeqd (SSE2 and 128 AVX), fallback to constant pools (256 AVX)
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004636 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004637 ISD::isBuildVectorAllOnes(Op.getNode())) {
4638 // Canonicalize this to <4 x i32> or <8 x 32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004639 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4640 // eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004641 if (Op.getValueType() == MVT::v4i32 ||
4642 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004643 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004644
Gabor Greifba36cb52008-08-28 21:40:38 +00004645 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004646 return getOnesVector(Op.getValueType(), DAG, dl);
4647 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004648 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004649
Owen Andersone50ed302009-08-10 22:56:29 +00004650 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004651
Evan Cheng0db9fe62006-04-25 20:13:52 +00004652 unsigned NumZero = 0;
4653 unsigned NumNonZero = 0;
4654 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004655 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004656 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004657 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004658 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004659 if (Elt.getOpcode() == ISD::UNDEF)
4660 continue;
4661 Values.insert(Elt);
4662 if (Elt.getOpcode() != ISD::Constant &&
4663 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004664 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004665 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004666 NumZero++;
4667 else {
4668 NonZeros |= (1 << i);
4669 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004670 }
4671 }
4672
Chris Lattner97a2a562010-08-26 05:24:29 +00004673 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4674 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004675 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004676
Chris Lattner67f453a2008-03-09 05:42:06 +00004677 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004678 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004679 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004680 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004681
Chris Lattner62098042008-03-09 01:05:04 +00004682 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4683 // the value are obviously zero, truncate the value to i32 and do the
4684 // insertion that way. Only do this if the value is non-constant or if the
4685 // value is a constant being inserted into element 0. It is cheaper to do
4686 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004688 (!IsAllConstants || Idx == 0)) {
4689 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004690 // Handle SSE only.
4691 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4692 EVT VecVT = MVT::v4i32;
4693 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004694
Chris Lattner62098042008-03-09 01:05:04 +00004695 // Truncate the value (which may itself be a constant) to i32, and
4696 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004698 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004699 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4700 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004701
Chris Lattner62098042008-03-09 01:05:04 +00004702 // Now we have our 32-bit value zero extended in the low element of
4703 // a vector. If Idx != 0, swizzle it into place.
4704 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 SmallVector<int, 4> Mask;
4706 Mask.push_back(Idx);
4707 for (unsigned i = 1; i != VecElts; ++i)
4708 Mask.push_back(i);
4709 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004710 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004712 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004713 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004714 }
4715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004716
Chris Lattner19f79692008-03-08 22:59:52 +00004717 // If we have a constant or non-constant insertion into the low element of
4718 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4719 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004720 // depending on what the source datatype is.
4721 if (Idx == 0) {
4722 if (NumZero == 0) {
4723 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4725 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004726 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4727 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4728 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4729 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4731 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004732 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4733 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004734 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4735 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4736 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004737 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004738 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004739 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004740
4741 // Is it a vector logical left shift?
4742 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004743 X86::isZeroNode(Op.getOperand(0)) &&
4744 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004745 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004746 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004747 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004748 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004749 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004751
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004752 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004753 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004754
Chris Lattner19f79692008-03-08 22:59:52 +00004755 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4756 // is a non-constant being inserted into an element other than the low one,
4757 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4758 // movd/movss) to move this into the low element, then shuffle it into
4759 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004760 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004761 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004762
Evan Cheng0db9fe62006-04-25 20:13:52 +00004763 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004764 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4765 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 MaskVec.push_back(i == Idx ? 0 : 1);
4769 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 }
4771 }
4772
Chris Lattner67f453a2008-03-09 05:42:06 +00004773 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004774 if (Values.size() == 1) {
4775 if (EVTBits == 32) {
4776 // Instead of a shuffle like this:
4777 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4778 // Check if it's possible to issue this instead.
4779 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4780 unsigned Idx = CountTrailingZeros_32(NonZeros);
4781 SDValue Item = Op.getOperand(Idx);
4782 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4783 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4784 }
Dan Gohman475871a2008-07-27 21:46:04 +00004785 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004787
Dan Gohmana3941172007-07-24 22:55:08 +00004788 // A vector full of immediates; various special cases are already
4789 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004790 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004791 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004792
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004793 // For AVX-length vectors, build the individual 128-bit pieces and use
4794 // shuffles to put them in place.
4795 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4796 SmallVector<SDValue, 32> V;
4797 for (unsigned i = 0; i < NumElems; ++i)
4798 V.push_back(Op.getOperand(i));
4799
4800 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4801
4802 // Build both the lower and upper subvector.
4803 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4804 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4805 NumElems/2);
4806
4807 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00004808 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
4809 DAG.getConstant(0, MVT::i32), DAG, dl);
4810 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004811 DAG, dl);
4812 }
4813
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004814 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004815 if (EVTBits == 64) {
4816 if (NumNonZero == 1) {
4817 // One half is zero or undef.
4818 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004819 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004820 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004821 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4822 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004823 }
Dan Gohman475871a2008-07-27 21:46:04 +00004824 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004825 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004826
4827 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004828 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004829 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004830 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004831 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832 }
4833
Bill Wendling826f36f2007-03-28 00:57:11 +00004834 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004836 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004837 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004838 }
4839
4840 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004842 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843 if (NumElems == 4 && NumZero > 0) {
4844 for (unsigned i = 0; i < 4; ++i) {
4845 bool isZero = !(NonZeros & (1 << i));
4846 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004847 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 else
Dale Johannesenace16102009-02-03 19:33:06 +00004849 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004850 }
4851
4852 for (unsigned i = 0; i < 2; ++i) {
4853 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4854 default: break;
4855 case 0:
4856 V[i] = V[i*2]; // Must be a zero vector.
4857 break;
4858 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004859 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 break;
4861 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004862 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004863 break;
4864 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866 break;
4867 }
4868 }
4869
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004871 bool Reverse = (NonZeros & 0x3) == 2;
4872 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004873 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004874 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4875 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4877 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878 }
4879
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4881 // Check for a build vector of consecutive loads.
4882 for (unsigned i = 0; i < NumElems; ++i)
4883 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004884
Nate Begemanfdea31a2010-03-24 20:49:50 +00004885 // Check for elements which are consecutive loads.
4886 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4887 if (LD.getNode())
4888 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004889
4890 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004891 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004892 SDValue Result;
4893 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4894 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4895 else
4896 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004897
Chris Lattner24faf612010-08-28 17:59:08 +00004898 for (unsigned i = 1; i < NumElems; ++i) {
4899 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4900 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004902 }
4903 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004905
Chris Lattner6e80e442010-08-28 17:15:43 +00004906 // Otherwise, expand into a number of unpckl*, start by extending each of
4907 // our (non-undef) elements to the full vector width with the element in the
4908 // bottom slot of the vector (which generates no code for SSE).
4909 for (unsigned i = 0; i < NumElems; ++i) {
4910 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4911 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4912 else
4913 V[i] = DAG.getUNDEF(VT);
4914 }
4915
4916 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4918 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4919 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004920 unsigned EltStride = NumElems >> 1;
4921 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004922 for (unsigned i = 0; i < EltStride; ++i) {
4923 // If V[i+EltStride] is undef and this is the first round of mixing,
4924 // then it is safe to just drop this shuffle: V[i] is already in the
4925 // right place, the one element (since it's the first round) being
4926 // inserted as undef can be dropped. This isn't safe for successive
4927 // rounds because they will permute elements within both vectors.
4928 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4929 EltStride == NumElems/2)
4930 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004931
Chris Lattner6e80e442010-08-28 17:15:43 +00004932 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004933 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004934 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004935 }
4936 return V[0];
4937 }
Dan Gohman475871a2008-07-27 21:46:04 +00004938 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939}
4940
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004941SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004942X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004943 // We support concatenate two MMX registers and place them in a MMX
4944 // register. This is better than doing a stack convert.
4945 DebugLoc dl = Op.getDebugLoc();
4946 EVT ResVT = Op.getValueType();
4947 assert(Op.getNumOperands() == 2);
4948 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4949 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4950 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004951 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004952 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4953 InVec = Op.getOperand(1);
4954 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4955 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004956 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004957 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4958 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4959 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004960 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004961 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4962 Mask[0] = 0; Mask[1] = 2;
4963 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4964 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004965 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004966}
4967
Nate Begemanb9a47b82009-02-23 08:49:38 +00004968// v8i16 shuffles - Prefer shuffles in the following order:
4969// 1. [all] pshuflw, pshufhw, optional move
4970// 2. [ssse3] 1 x pshufb
4971// 3. [ssse3] 2 x pshufb + 1 x por
4972// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004973SDValue
4974X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4975 SelectionDAG &DAG) const {
4976 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004977 SDValue V1 = SVOp->getOperand(0);
4978 SDValue V2 = SVOp->getOperand(1);
4979 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004980 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004981
Nate Begemanb9a47b82009-02-23 08:49:38 +00004982 // Determine if more than 1 of the words in each of the low and high quadwords
4983 // of the result come from the same quadword of one of the two inputs. Undef
4984 // mask values count as coming from any quadword, for better codegen.
4985 SmallVector<unsigned, 4> LoQuad(4);
4986 SmallVector<unsigned, 4> HiQuad(4);
4987 BitVector InputQuads(4);
4988 for (unsigned i = 0; i < 8; ++i) {
4989 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004990 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004991 MaskVals.push_back(EltIdx);
4992 if (EltIdx < 0) {
4993 ++Quad[0];
4994 ++Quad[1];
4995 ++Quad[2];
4996 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004997 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004998 }
4999 ++Quad[EltIdx / 4];
5000 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005001 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005002
Nate Begemanb9a47b82009-02-23 08:49:38 +00005003 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005004 unsigned MaxQuad = 1;
5005 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005006 if (LoQuad[i] > MaxQuad) {
5007 BestLoQuad = i;
5008 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005009 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005010 }
5011
Nate Begemanb9a47b82009-02-23 08:49:38 +00005012 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005013 MaxQuad = 1;
5014 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005015 if (HiQuad[i] > MaxQuad) {
5016 BestHiQuad = i;
5017 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005018 }
5019 }
5020
Nate Begemanb9a47b82009-02-23 08:49:38 +00005021 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005022 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005023 // single pshufb instruction is necessary. If There are more than 2 input
5024 // quads, disable the next transformation since it does not help SSSE3.
5025 bool V1Used = InputQuads[0] || InputQuads[1];
5026 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005027 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005028 if (InputQuads.count() == 2 && V1Used && V2Used) {
5029 BestLoQuad = InputQuads.find_first();
5030 BestHiQuad = InputQuads.find_next(BestLoQuad);
5031 }
5032 if (InputQuads.count() > 2) {
5033 BestLoQuad = -1;
5034 BestHiQuad = -1;
5035 }
5036 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005037
Nate Begemanb9a47b82009-02-23 08:49:38 +00005038 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5039 // the shuffle mask. If a quad is scored as -1, that means that it contains
5040 // words from all 4 input quadwords.
5041 SDValue NewV;
5042 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005043 SmallVector<int, 8> MaskV;
5044 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5045 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005046 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005047 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5048 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5049 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005050
Nate Begemanb9a47b82009-02-23 08:49:38 +00005051 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5052 // source words for the shuffle, to aid later transformations.
5053 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005054 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005055 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005056 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005057 if (idx != (int)i)
5058 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005059 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005060 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005061 AllWordsInNewV = false;
5062 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005063 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005064
Nate Begemanb9a47b82009-02-23 08:49:38 +00005065 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5066 if (AllWordsInNewV) {
5067 for (int i = 0; i != 8; ++i) {
5068 int idx = MaskVals[i];
5069 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005070 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005071 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005072 if ((idx != i) && idx < 4)
5073 pshufhw = false;
5074 if ((idx != i) && idx > 3)
5075 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005076 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005077 V1 = NewV;
5078 V2Used = false;
5079 BestLoQuad = 0;
5080 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005081 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005082
Nate Begemanb9a47b82009-02-23 08:49:38 +00005083 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5084 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005085 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005086 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5087 unsigned TargetMask = 0;
5088 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005090 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5091 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5092 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005093 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005094 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005095 }
Eric Christopherfd179292009-08-27 18:07:15 +00005096
Nate Begemanb9a47b82009-02-23 08:49:38 +00005097 // If we have SSSE3, and all words of the result are from 1 input vector,
5098 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5099 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005100 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005101 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005102
Nate Begemanb9a47b82009-02-23 08:49:38 +00005103 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005104 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005105 // mask, and elements that come from V1 in the V2 mask, so that the two
5106 // results can be OR'd together.
5107 bool TwoInputs = V1Used && V2Used;
5108 for (unsigned i = 0; i != 8; ++i) {
5109 int EltIdx = MaskVals[i] * 2;
5110 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5112 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005113 continue;
5114 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5116 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005117 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005118 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005119 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005120 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005122 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005123 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005124
Nate Begemanb9a47b82009-02-23 08:49:38 +00005125 // Calculate the shuffle mask for the second input, shuffle it, and
5126 // OR it with the first shuffled input.
5127 pshufbMask.clear();
5128 for (unsigned i = 0; i != 8; ++i) {
5129 int EltIdx = MaskVals[i] * 2;
5130 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5132 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005133 continue;
5134 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5136 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005137 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005138 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005139 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005140 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 MVT::v16i8, &pshufbMask[0], 16));
5142 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005143 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005144 }
5145
5146 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5147 // and update MaskVals with new element order.
5148 BitVector InOrder(8);
5149 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005151 for (int i = 0; i != 4; ++i) {
5152 int idx = MaskVals[i];
5153 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005154 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005155 InOrder.set(i);
5156 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005157 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005158 InOrder.set(i);
5159 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005160 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005161 }
5162 }
5163 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005164 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005166 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005167
5168 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5169 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5170 NewV.getOperand(0),
5171 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5172 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005173 }
Eric Christopherfd179292009-08-27 18:07:15 +00005174
Nate Begemanb9a47b82009-02-23 08:49:38 +00005175 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5176 // and update MaskVals with the new element order.
5177 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005178 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005179 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005181 for (unsigned i = 4; i != 8; ++i) {
5182 int idx = MaskVals[i];
5183 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005184 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005185 InOrder.set(i);
5186 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005187 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005188 InOrder.set(i);
5189 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005190 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005191 }
5192 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005193 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005194 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005195
5196 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5197 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5198 NewV.getOperand(0),
5199 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5200 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005201 }
Eric Christopherfd179292009-08-27 18:07:15 +00005202
Nate Begemanb9a47b82009-02-23 08:49:38 +00005203 // In case BestHi & BestLo were both -1, which means each quadword has a word
5204 // from each of the four input quadwords, calculate the InOrder bitvector now
5205 // before falling through to the insert/extract cleanup.
5206 if (BestLoQuad == -1 && BestHiQuad == -1) {
5207 NewV = V1;
5208 for (int i = 0; i != 8; ++i)
5209 if (MaskVals[i] < 0 || MaskVals[i] == i)
5210 InOrder.set(i);
5211 }
Eric Christopherfd179292009-08-27 18:07:15 +00005212
Nate Begemanb9a47b82009-02-23 08:49:38 +00005213 // The other elements are put in the right place using pextrw and pinsrw.
5214 for (unsigned i = 0; i != 8; ++i) {
5215 if (InOrder[i])
5216 continue;
5217 int EltIdx = MaskVals[i];
5218 if (EltIdx < 0)
5219 continue;
5220 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005222 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005224 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005226 DAG.getIntPtrConstant(i));
5227 }
5228 return NewV;
5229}
5230
5231// v16i8 shuffles - Prefer shuffles in the following order:
5232// 1. [ssse3] 1 x pshufb
5233// 2. [ssse3] 2 x pshufb + 1 x por
5234// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5235static
Nate Begeman9008ca62009-04-27 18:41:29 +00005236SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005237 SelectionDAG &DAG,
5238 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005239 SDValue V1 = SVOp->getOperand(0);
5240 SDValue V2 = SVOp->getOperand(1);
5241 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005242 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005243 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005244
Nate Begemanb9a47b82009-02-23 08:49:38 +00005245 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005246 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005247 // present, fall back to case 3.
5248 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5249 bool V1Only = true;
5250 bool V2Only = true;
5251 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005252 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005253 if (EltIdx < 0)
5254 continue;
5255 if (EltIdx < 16)
5256 V2Only = false;
5257 else
5258 V1Only = false;
5259 }
Eric Christopherfd179292009-08-27 18:07:15 +00005260
Nate Begemanb9a47b82009-02-23 08:49:38 +00005261 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5262 if (TLI.getSubtarget()->hasSSSE3()) {
5263 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005264
Nate Begemanb9a47b82009-02-23 08:49:38 +00005265 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005266 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005267 //
5268 // Otherwise, we have elements from both input vectors, and must zero out
5269 // elements that come from V2 in the first mask, and V1 in the second mask
5270 // so that we can OR them together.
5271 bool TwoInputs = !(V1Only || V2Only);
5272 for (unsigned i = 0; i != 16; ++i) {
5273 int EltIdx = MaskVals[i];
5274 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005276 continue;
5277 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005279 }
5280 // If all the elements are from V2, assign it to V1 and return after
5281 // building the first pshufb.
5282 if (V2Only)
5283 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005285 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005286 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005287 if (!TwoInputs)
5288 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005289
Nate Begemanb9a47b82009-02-23 08:49:38 +00005290 // Calculate the shuffle mask for the second input, shuffle it, and
5291 // OR it with the first shuffled input.
5292 pshufbMask.clear();
5293 for (unsigned i = 0; i != 16; ++i) {
5294 int EltIdx = MaskVals[i];
5295 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005297 continue;
5298 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005300 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005302 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 MVT::v16i8, &pshufbMask[0], 16));
5304 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005305 }
Eric Christopherfd179292009-08-27 18:07:15 +00005306
Nate Begemanb9a47b82009-02-23 08:49:38 +00005307 // No SSSE3 - Calculate in place words and then fix all out of place words
5308 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5309 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005310 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5311 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005312 SDValue NewV = V2Only ? V2 : V1;
5313 for (int i = 0; i != 8; ++i) {
5314 int Elt0 = MaskVals[i*2];
5315 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005316
Nate Begemanb9a47b82009-02-23 08:49:38 +00005317 // This word of the result is all undef, skip it.
5318 if (Elt0 < 0 && Elt1 < 0)
5319 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005320
Nate Begemanb9a47b82009-02-23 08:49:38 +00005321 // This word of the result is already in the correct place, skip it.
5322 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5323 continue;
5324 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5325 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005326
Nate Begemanb9a47b82009-02-23 08:49:38 +00005327 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5328 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5329 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005330
5331 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5332 // using a single extract together, load it and store it.
5333 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005335 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005336 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005337 DAG.getIntPtrConstant(i));
5338 continue;
5339 }
5340
Nate Begemanb9a47b82009-02-23 08:49:38 +00005341 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005342 // source byte is not also odd, shift the extracted word left 8 bits
5343 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005344 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005346 DAG.getIntPtrConstant(Elt1 / 2));
5347 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005349 DAG.getConstant(8,
5350 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005351 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5353 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005354 }
5355 // If Elt0 is defined, extract it from the appropriate source. If the
5356 // source byte is not also even, shift the extracted word right 8 bits. If
5357 // Elt1 was also defined, OR the extracted values together before
5358 // inserting them in the result.
5359 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005361 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5362 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005364 DAG.getConstant(8,
5365 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005366 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5368 DAG.getConstant(0x00FF, MVT::i16));
5369 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005370 : InsElt0;
5371 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005373 DAG.getIntPtrConstant(i));
5374 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005375 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005376}
5377
Evan Cheng7a831ce2007-12-15 03:00:47 +00005378/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005379/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005380/// done when every pair / quad of shuffle mask elements point to elements in
5381/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005382/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005383static
Nate Begeman9008ca62009-04-27 18:41:29 +00005384SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005385 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005386 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005387 SDValue V1 = SVOp->getOperand(0);
5388 SDValue V2 = SVOp->getOperand(1);
5389 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005390 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005391 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005393 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 case MVT::v4f32: NewVT = MVT::v2f64; break;
5395 case MVT::v4i32: NewVT = MVT::v2i64; break;
5396 case MVT::v8i16: NewVT = MVT::v4i32; break;
5397 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005398 }
5399
Nate Begeman9008ca62009-04-27 18:41:29 +00005400 int Scale = NumElems / NewWidth;
5401 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005402 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005403 int StartIdx = -1;
5404 for (int j = 0; j < Scale; ++j) {
5405 int EltIdx = SVOp->getMaskElt(i+j);
5406 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005407 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005408 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005409 StartIdx = EltIdx - (EltIdx % Scale);
5410 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005411 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005412 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005413 if (StartIdx == -1)
5414 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005415 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005416 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005417 }
5418
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005419 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5420 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005421 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005422}
5423
Evan Chengd880b972008-05-09 21:53:03 +00005424/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005425///
Owen Andersone50ed302009-08-10 22:56:29 +00005426static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005427 SDValue SrcOp, SelectionDAG &DAG,
5428 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005430 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005431 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005432 LD = dyn_cast<LoadSDNode>(SrcOp);
5433 if (!LD) {
5434 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5435 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005436 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005437 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005438 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005439 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005440 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005441 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005443 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005444 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5445 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5446 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005447 SrcOp.getOperand(0)
5448 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005449 }
5450 }
5451 }
5452
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005453 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005454 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005455 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005456 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005457}
5458
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005459/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5460/// which could not be matched by any known target speficic shuffle
5461static SDValue
5462LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5463 return SDValue();
5464}
5465
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005466/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5467/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005468static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005469LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005470 SDValue V1 = SVOp->getOperand(0);
5471 SDValue V2 = SVOp->getOperand(1);
5472 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005473 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005474
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005475 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5476
Evan Chengace3c172008-07-22 21:13:36 +00005477 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005478 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005479 SmallVector<int, 8> Mask1(4U, -1);
5480 SmallVector<int, 8> PermMask;
5481 SVOp->getMask(PermMask);
5482
Evan Chengace3c172008-07-22 21:13:36 +00005483 unsigned NumHi = 0;
5484 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005485 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005486 int Idx = PermMask[i];
5487 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005488 Locs[i] = std::make_pair(-1, -1);
5489 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005490 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5491 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005492 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005493 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005494 NumLo++;
5495 } else {
5496 Locs[i] = std::make_pair(1, NumHi);
5497 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005498 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005499 NumHi++;
5500 }
5501 }
5502 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005503
Evan Chengace3c172008-07-22 21:13:36 +00005504 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005505 // If no more than two elements come from either vector. This can be
5506 // implemented with two shuffles. First shuffle gather the elements.
5507 // The second shuffle, which takes the first shuffle as both of its
5508 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005509 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005510
Nate Begeman9008ca62009-04-27 18:41:29 +00005511 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005512
Evan Chengace3c172008-07-22 21:13:36 +00005513 for (unsigned i = 0; i != 4; ++i) {
5514 if (Locs[i].first == -1)
5515 continue;
5516 else {
5517 unsigned Idx = (i < 2) ? 0 : 4;
5518 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005519 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005520 }
5521 }
5522
Nate Begeman9008ca62009-04-27 18:41:29 +00005523 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005524 } else if (NumLo == 3 || NumHi == 3) {
5525 // Otherwise, we must have three elements from one vector, call it X, and
5526 // one element from the other, call it Y. First, use a shufps to build an
5527 // intermediate vector with the one element from Y and the element from X
5528 // that will be in the same half in the final destination (the indexes don't
5529 // matter). Then, use a shufps to build the final vector, taking the half
5530 // containing the element from Y from the intermediate, and the other half
5531 // from X.
5532 if (NumHi == 3) {
5533 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005534 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005535 std::swap(V1, V2);
5536 }
5537
5538 // Find the element from V2.
5539 unsigned HiIndex;
5540 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005541 int Val = PermMask[HiIndex];
5542 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005543 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005544 if (Val >= 4)
5545 break;
5546 }
5547
Nate Begeman9008ca62009-04-27 18:41:29 +00005548 Mask1[0] = PermMask[HiIndex];
5549 Mask1[1] = -1;
5550 Mask1[2] = PermMask[HiIndex^1];
5551 Mask1[3] = -1;
5552 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005553
5554 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005555 Mask1[0] = PermMask[0];
5556 Mask1[1] = PermMask[1];
5557 Mask1[2] = HiIndex & 1 ? 6 : 4;
5558 Mask1[3] = HiIndex & 1 ? 4 : 6;
5559 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005560 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005561 Mask1[0] = HiIndex & 1 ? 2 : 0;
5562 Mask1[1] = HiIndex & 1 ? 0 : 2;
5563 Mask1[2] = PermMask[2];
5564 Mask1[3] = PermMask[3];
5565 if (Mask1[2] >= 0)
5566 Mask1[2] += 4;
5567 if (Mask1[3] >= 0)
5568 Mask1[3] += 4;
5569 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005570 }
Evan Chengace3c172008-07-22 21:13:36 +00005571 }
5572
5573 // Break it into (shuffle shuffle_hi, shuffle_lo).
5574 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005575 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005576 SmallVector<int,8> LoMask(4U, -1);
5577 SmallVector<int,8> HiMask(4U, -1);
5578
5579 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005580 unsigned MaskIdx = 0;
5581 unsigned LoIdx = 0;
5582 unsigned HiIdx = 2;
5583 for (unsigned i = 0; i != 4; ++i) {
5584 if (i == 2) {
5585 MaskPtr = &HiMask;
5586 MaskIdx = 1;
5587 LoIdx = 0;
5588 HiIdx = 2;
5589 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005590 int Idx = PermMask[i];
5591 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005592 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005593 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005594 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005595 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005596 LoIdx++;
5597 } else {
5598 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005599 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005600 HiIdx++;
5601 }
5602 }
5603
Nate Begeman9008ca62009-04-27 18:41:29 +00005604 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5605 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5606 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005607 for (unsigned i = 0; i != 4; ++i) {
5608 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005609 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005610 } else {
5611 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005612 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005613 }
5614 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005615 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005616}
5617
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005618static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005619 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005620 V = V.getOperand(0);
5621 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5622 V = V.getOperand(0);
5623 if (MayFoldLoad(V))
5624 return true;
5625 return false;
5626}
5627
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005628// FIXME: the version above should always be used. Since there's
5629// a bug where several vector shuffles can't be folded because the
5630// DAG is not updated during lowering and a node claims to have two
5631// uses while it only has one, use this version, and let isel match
5632// another instruction if the load really happens to have more than
5633// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005634// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005635static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005636 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005637 V = V.getOperand(0);
5638 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5639 V = V.getOperand(0);
5640 if (ISD::isNormalLoad(V.getNode()))
5641 return true;
5642 return false;
5643}
5644
5645/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5646/// a vector extract, and if both can be later optimized into a single load.
5647/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5648/// here because otherwise a target specific shuffle node is going to be
5649/// emitted for this shuffle, and the optimization not done.
5650/// FIXME: This is probably not the best approach, but fix the problem
5651/// until the right path is decided.
5652static
5653bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5654 const TargetLowering &TLI) {
5655 EVT VT = V.getValueType();
5656 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5657
5658 // Be sure that the vector shuffle is present in a pattern like this:
5659 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5660 if (!V.hasOneUse())
5661 return false;
5662
5663 SDNode *N = *V.getNode()->use_begin();
5664 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5665 return false;
5666
5667 SDValue EltNo = N->getOperand(1);
5668 if (!isa<ConstantSDNode>(EltNo))
5669 return false;
5670
5671 // If the bit convert changed the number of elements, it is unsafe
5672 // to examine the mask.
5673 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005674 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005675 EVT SrcVT = V.getOperand(0).getValueType();
5676 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5677 return false;
5678 V = V.getOperand(0);
5679 HasShuffleIntoBitcast = true;
5680 }
5681
5682 // Select the input vector, guarding against out of range extract vector.
5683 unsigned NumElems = VT.getVectorNumElements();
5684 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5685 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5686 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5687
5688 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005689 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005690 V = V.getOperand(0);
5691
5692 if (ISD::isNormalLoad(V.getNode())) {
5693 // Is the original load suitable?
5694 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5695
5696 // FIXME: avoid the multi-use bug that is preventing lots of
5697 // of foldings to be detected, this is still wrong of course, but
5698 // give the temporary desired behavior, and if it happens that
5699 // the load has real more uses, during isel it will not fold, and
5700 // will generate poor code.
5701 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5702 return false;
5703
5704 if (!HasShuffleIntoBitcast)
5705 return true;
5706
5707 // If there's a bitcast before the shuffle, check if the load type and
5708 // alignment is valid.
5709 unsigned Align = LN0->getAlignment();
5710 unsigned NewAlign =
5711 TLI.getTargetData()->getABITypeAlignment(
5712 VT.getTypeForEVT(*DAG.getContext()));
5713
5714 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5715 return false;
5716 }
5717
5718 return true;
5719}
5720
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005721static
Evan Cheng835580f2010-10-07 20:50:20 +00005722SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5723 EVT VT = Op.getValueType();
5724
5725 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005726 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5727 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005728 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5729 V1, DAG));
5730}
5731
5732static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005733SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5734 bool HasSSE2) {
5735 SDValue V1 = Op.getOperand(0);
5736 SDValue V2 = Op.getOperand(1);
5737 EVT VT = Op.getValueType();
5738
5739 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5740
5741 if (HasSSE2 && VT == MVT::v2f64)
5742 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5743
5744 // v4f32 or v4i32
5745 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5746}
5747
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005748static
5749SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5750 SDValue V1 = Op.getOperand(0);
5751 SDValue V2 = Op.getOperand(1);
5752 EVT VT = Op.getValueType();
5753
5754 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5755 "unsupported shuffle type");
5756
5757 if (V2.getOpcode() == ISD::UNDEF)
5758 V2 = V1;
5759
5760 // v4i32 or v4f32
5761 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5762}
5763
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005764static
5765SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5766 SDValue V1 = Op.getOperand(0);
5767 SDValue V2 = Op.getOperand(1);
5768 EVT VT = Op.getValueType();
5769 unsigned NumElems = VT.getVectorNumElements();
5770
5771 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5772 // operand of these instructions is only memory, so check if there's a
5773 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5774 // same masks.
5775 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005776
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005777 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005778 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005779 CanFoldLoad = true;
5780
5781 // When V1 is a load, it can be folded later into a store in isel, example:
5782 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5783 // turns into:
5784 // (MOVLPSmr addr:$src1, VR128:$src2)
5785 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005786 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005787 CanFoldLoad = true;
5788
Eric Christopher893a8822011-02-20 05:04:42 +00005789 // Both of them can't be memory operations though.
5790 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5791 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005792
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005793 if (CanFoldLoad) {
5794 if (HasSSE2 && NumElems == 2)
5795 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5796
5797 if (NumElems == 4)
5798 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5799 }
5800
5801 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5802 // movl and movlp will both match v2i64, but v2i64 is never matched by
5803 // movl earlier because we make it strict to avoid messing with the movlp load
5804 // folding logic (see the code above getMOVLP call). Match it here then,
5805 // this is horrible, but will stay like this until we move all shuffle
5806 // matching to x86 specific nodes. Note that for the 1st condition all
5807 // types are matched with movsd.
5808 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5809 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5810 else if (HasSSE2)
5811 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5812
5813
5814 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5815
5816 // Invert the operand order and use SHUFPS to match it.
5817 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5818 X86::getShuffleSHUFImmediate(SVOp), DAG);
5819}
5820
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005821static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005822 switch(VT.getSimpleVT().SimpleTy) {
5823 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5824 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005825 case MVT::v4f32: return X86ISD::UNPCKLPS;
5826 case MVT::v2f64: return X86ISD::UNPCKLPD;
David Greenec4db4e52011-02-28 19:06:56 +00005827 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
5828 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005829 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5830 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5831 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005832 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005833 }
5834 return 0;
5835}
5836
5837static inline unsigned getUNPCKHOpcode(EVT VT) {
5838 switch(VT.getSimpleVT().SimpleTy) {
5839 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5840 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5841 case MVT::v4f32: return X86ISD::UNPCKHPS;
5842 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00005843 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
5844 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005845 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5846 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5847 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005848 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005849 }
5850 return 0;
5851}
5852
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00005853static inline unsigned getVPERMILOpcode(EVT VT) {
5854 switch(VT.getSimpleVT().SimpleTy) {
5855 case MVT::v4i32:
5856 case MVT::v4f32: return X86ISD::VPERMILPS;
5857 case MVT::v2i64:
5858 case MVT::v2f64: return X86ISD::VPERMILPD;
5859 case MVT::v8i32:
5860 case MVT::v8f32: return X86ISD::VPERMILPSY;
5861 case MVT::v4i64:
5862 case MVT::v4f64: return X86ISD::VPERMILPDY;
5863 default:
5864 llvm_unreachable("Unknown type for vpermil");
5865 }
5866 return 0;
5867}
5868
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005869static
5870SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005871 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005872 const X86Subtarget *Subtarget) {
5873 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5874 EVT VT = Op.getValueType();
5875 DebugLoc dl = Op.getDebugLoc();
5876 SDValue V1 = Op.getOperand(0);
5877 SDValue V2 = Op.getOperand(1);
5878
5879 if (isZeroShuffle(SVOp))
5880 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5881
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005882 // Handle splat operations
5883 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005884 unsigned NumElem = VT.getVectorNumElements();
5885 // Special case, this is the only place now where it's allowed to return
5886 // a vector_shuffle operation without using a target specific node, because
5887 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
5888 // this be moved to DAGCombine instead?
5889 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005890 return Op;
5891
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00005892 // Since there's no native support for scalar_to_vector for 256-bit AVX, a
5893 // 128-bit scalar_to_vector + INSERT_SUBVECTOR is generated. Recognize this
5894 // idiom and do the shuffle before the insertion, this yields less
5895 // instructions in the end.
5896 if (VT.is256BitVector() &&
5897 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
5898 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
5899 V1.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR)
5900 return PromoteVectorToScalarSplat(SVOp, DAG);
5901
5902 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005903 if ((VT.is128BitVector() && NumElem <= 4) ||
5904 (VT.is256BitVector() && NumElem <= 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005905 return SDValue();
5906
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005907 // All i16 and i8 vector types can't be used directly by a generic shuffle
5908 // instruction because the target has no such instruction. Generate shuffles
5909 // which repeat i16 and i8 several times until they fit in i32, and then can
5910 // be manipulated by target suported shuffles. After the insertion of the
5911 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005912 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005913 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005914
5915 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5916 // do it!
5917 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5918 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5919 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005920 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005921 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5922 // FIXME: Figure out a cleaner way to do this.
5923 // Try to make use of movq to zero out the top part.
5924 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5925 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5926 if (NewOp.getNode()) {
5927 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5928 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5929 DAG, Subtarget, dl);
5930 }
5931 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5932 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5933 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5934 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5935 DAG, Subtarget, dl);
5936 }
5937 }
5938 return SDValue();
5939}
5940
Dan Gohman475871a2008-07-27 21:46:04 +00005941SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005942X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005944 SDValue V1 = Op.getOperand(0);
5945 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005946 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005947 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005948 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005949 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5951 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005952 bool V1IsSplat = false;
5953 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005954 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005955 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005956 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005957 MachineFunction &MF = DAG.getMachineFunction();
5958 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005959
Dale Johannesen0488fb62010-09-30 23:57:10 +00005960 // Shuffle operations on MMX not supported.
5961 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005962 return Op;
5963
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005964 // Vector shuffle lowering takes 3 steps:
5965 //
5966 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5967 // narrowing and commutation of operands should be handled.
5968 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5969 // shuffle nodes.
5970 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5971 // so the shuffle can be broken into other shuffles and the legalizer can
5972 // try the lowering again.
5973 //
5974 // The general ideia is that no vector_shuffle operation should be left to
5975 // be matched during isel, all of them must be converted to a target specific
5976 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005977
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005978 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5979 // narrowing and commutation of operands should be handled. The actual code
5980 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005981 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005982 if (NewOp.getNode())
5983 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005984
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005985 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5986 // unpckh_undef). Only use pshufd if speed is more important than size.
5987 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005988 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005989 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00005990 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005991
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005992 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005993 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005994 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005995
Dale Johannesen0488fb62010-09-30 23:57:10 +00005996 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005997 return getMOVHighToLow(Op, dl, DAG);
5998
5999 // Use to match splats
6000 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6001 (VT == MVT::v2f64 || VT == MVT::v2i64))
6002 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6003
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006004 if (X86::isPSHUFDMask(SVOp)) {
6005 // The actual implementation will match the mask in the if above and then
6006 // during isel it can match several different instructions, not only pshufd
6007 // as its name says, sad but true, emulate the behavior for now...
6008 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6009 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6010
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006011 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6012
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006013 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006014 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6015
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006016 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006017 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6018 TargetMask, DAG);
6019
6020 if (VT == MVT::v4f32)
6021 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6022 TargetMask, DAG);
6023 }
Eric Christopherfd179292009-08-27 18:07:15 +00006024
Evan Chengf26ffe92008-05-29 08:22:04 +00006025 // Check if this can be converted into a logical shift.
6026 bool isLeft = false;
6027 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006028 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006029 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006030 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006031 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006032 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006033 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006034 EVT EltVT = VT.getVectorElementType();
6035 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006036 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006037 }
Eric Christopherfd179292009-08-27 18:07:15 +00006038
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006040 if (V1IsUndef)
6041 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006042 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006043 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006044 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006045 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006046 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6047
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006048 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006049 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6050 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006051 }
Eric Christopherfd179292009-08-27 18:07:15 +00006052
Nate Begeman9008ca62009-04-27 18:41:29 +00006053 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006054 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6055 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006056
Dale Johannesen0488fb62010-09-30 23:57:10 +00006057 if (X86::isMOVHLPSMask(SVOp))
6058 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006059
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006060 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006061 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006062
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006063 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006064 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006065
Dale Johannesen0488fb62010-09-30 23:57:10 +00006066 if (X86::isMOVLPMask(SVOp))
6067 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006068
Nate Begeman9008ca62009-04-27 18:41:29 +00006069 if (ShouldXformToMOVHLPS(SVOp) ||
6070 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6071 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006072
Evan Chengf26ffe92008-05-29 08:22:04 +00006073 if (isShift) {
6074 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006075 EVT EltVT = VT.getVectorElementType();
6076 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006077 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006078 }
Eric Christopherfd179292009-08-27 18:07:15 +00006079
Evan Cheng9eca5e82006-10-25 21:49:50 +00006080 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006081 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6082 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006083 V1IsSplat = isSplatVector(V1.getNode());
6084 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006085
Chris Lattner8a594482007-11-25 00:24:49 +00006086 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006087 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006088 Op = CommuteVectorShuffle(SVOp, DAG);
6089 SVOp = cast<ShuffleVectorSDNode>(Op);
6090 V1 = SVOp->getOperand(0);
6091 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006092 std::swap(V1IsSplat, V2IsSplat);
6093 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006094 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006095 }
6096
Nate Begeman9008ca62009-04-27 18:41:29 +00006097 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6098 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006099 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006100 return V1;
6101 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6102 // the instruction selector will not match, so get a canonical MOVL with
6103 // swapped operands to undo the commute.
6104 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006105 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006106
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006107 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006108 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006109
6110 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006111 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006112
Evan Cheng9bbbb982006-10-25 20:48:19 +00006113 if (V2IsSplat) {
6114 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006115 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006116 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006117 SDValue NewMask = NormalizeMask(SVOp, DAG);
6118 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6119 if (NSVOp != SVOp) {
6120 if (X86::isUNPCKLMask(NSVOp, true)) {
6121 return NewMask;
6122 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6123 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006124 }
6125 }
6126 }
6127
Evan Cheng9eca5e82006-10-25 21:49:50 +00006128 if (Commuted) {
6129 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006130 // FIXME: this seems wrong.
6131 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6132 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006133
6134 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006135 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006136
6137 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006138 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006139 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006140
Nate Begeman9008ca62009-04-27 18:41:29 +00006141 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006142 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006143 return CommuteVectorShuffle(SVOp, DAG);
6144
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006145 // The checks below are all present in isShuffleMaskLegal, but they are
6146 // inlined here right now to enable us to directly emit target specific
6147 // nodes, and remove one by one until they don't return Op anymore.
6148 SmallVector<int, 16> M;
6149 SVOp->getMask(M);
6150
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006151 if (isPALIGNRMask(M, VT, HasSSSE3))
6152 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6153 X86::getShufflePALIGNRImmediate(SVOp),
6154 DAG);
6155
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006156 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6157 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006158 if (VT == MVT::v2f64)
6159 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006160 if (VT == MVT::v2i64)
6161 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6162 }
6163
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006164 if (isPSHUFHWMask(M, VT))
6165 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6166 X86::getShufflePSHUFHWImmediate(SVOp),
6167 DAG);
6168
6169 if (isPSHUFLWMask(M, VT))
6170 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6171 X86::getShufflePSHUFLWImmediate(SVOp),
6172 DAG);
6173
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006174 if (isSHUFPMask(M, VT)) {
6175 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6176 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6177 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6178 TargetMask, DAG);
6179 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6180 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6181 TargetMask, DAG);
6182 }
6183
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006184 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006185 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006186 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006187 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006188
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006189 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006190 // Generate target specific nodes for 128 or 256-bit shuffles only
6191 // supported in the AVX instruction set.
6192 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006193
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006194 // Handle VPERMILPS* permutations
6195 if (isVPERMILPSMask(M, VT, Subtarget))
6196 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6197 getShuffleVPERMILPSImmediate(SVOp), DAG);
6198
6199 // Handle VPERMILPD* permutations
6200 if (isVPERMILPDMask(M, VT, Subtarget))
6201 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6202 getShuffleVPERMILPDImmediate(SVOp), DAG);
6203
6204 //===--------------------------------------------------------------------===//
6205 // Since no target specific shuffle was selected for this generic one,
6206 // lower it into other known shuffles. FIXME: this isn't true yet, but
6207 // this is the plan.
6208 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006209
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006210 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6211 if (VT == MVT::v8i16) {
6212 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6213 if (NewOp.getNode())
6214 return NewOp;
6215 }
6216
6217 if (VT == MVT::v16i8) {
6218 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6219 if (NewOp.getNode())
6220 return NewOp;
6221 }
6222
6223 // Handle all 128-bit wide vectors with 4 elements, and match them with
6224 // several different shuffle types.
6225 if (NumElems == 4 && VT.getSizeInBits() == 128)
6226 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6227
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006228 // Handle general 256-bit shuffles
6229 if (VT.is256BitVector())
6230 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6231
Dan Gohman475871a2008-07-27 21:46:04 +00006232 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006233}
6234
Dan Gohman475871a2008-07-27 21:46:04 +00006235SDValue
6236X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006237 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006238 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006239 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006240
6241 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6242 return SDValue();
6243
Duncan Sands83ec4b62008-06-06 12:08:01 +00006244 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006245 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006246 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006247 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006248 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006249 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006250 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006251 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6252 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6253 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006254 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6255 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006256 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006257 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006258 Op.getOperand(0)),
6259 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006260 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006261 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006263 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006264 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006265 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006266 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6267 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006268 // result has a single use which is a store or a bitcast to i32. And in
6269 // the case of a store, it's not worth it if the index is a constant 0,
6270 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006271 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006272 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006273 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006274 if ((User->getOpcode() != ISD::STORE ||
6275 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6276 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006277 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006278 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006279 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006280 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006281 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006282 Op.getOperand(0)),
6283 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006284 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006285 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006286 // ExtractPS works with constant index.
6287 if (isa<ConstantSDNode>(Op.getOperand(1)))
6288 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006289 }
Dan Gohman475871a2008-07-27 21:46:04 +00006290 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006291}
6292
6293
Dan Gohman475871a2008-07-27 21:46:04 +00006294SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006295X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6296 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006297 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006298 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006299
David Greene74a579d2011-02-10 16:57:36 +00006300 SDValue Vec = Op.getOperand(0);
6301 EVT VecVT = Vec.getValueType();
6302
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006303 // If this is a 256-bit vector result, first extract the 128-bit vector and
6304 // then extract the element from the 128-bit vector.
6305 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006306 DebugLoc dl = Op.getNode()->getDebugLoc();
6307 unsigned NumElems = VecVT.getVectorNumElements();
6308 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006309 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6310
6311 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006312 bool Upper = IdxVal >= NumElems/2;
6313 Vec = Extract128BitVector(Vec,
6314 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006315
David Greene74a579d2011-02-10 16:57:36 +00006316 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006317 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006318 }
6319
6320 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6321
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006322 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006323 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006324 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006325 return Res;
6326 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006327
Owen Andersone50ed302009-08-10 22:56:29 +00006328 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006329 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006330 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006331 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006332 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006333 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006334 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006335 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6336 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006337 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006338 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006339 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006340 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006341 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006342 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006343 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006344 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006345 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006346 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006347 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006348 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006349 if (Idx == 0)
6350 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006351
Evan Cheng0db9fe62006-04-25 20:13:52 +00006352 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006353 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006354 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006355 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006356 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006357 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006358 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006359 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006360 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6361 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6362 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006363 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006364 if (Idx == 0)
6365 return Op;
6366
6367 // UNPCKHPD the element to the lowest double word, then movsd.
6368 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6369 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006370 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006371 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006372 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006373 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006374 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006375 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006376 }
6377
Dan Gohman475871a2008-07-27 21:46:04 +00006378 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006379}
6380
Dan Gohman475871a2008-07-27 21:46:04 +00006381SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006382X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6383 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006384 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006385 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006386 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006387
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue N0 = Op.getOperand(0);
6389 SDValue N1 = Op.getOperand(1);
6390 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006391
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006392 if (VT.getSizeInBits() == 256)
6393 return SDValue();
6394
Dan Gohman8a55ce42009-09-23 21:02:20 +00006395 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006396 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006397 unsigned Opc;
6398 if (VT == MVT::v8i16)
6399 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006400 else if (VT == MVT::v16i8)
6401 Opc = X86ISD::PINSRB;
6402 else
6403 Opc = X86ISD::PINSRB;
6404
Nate Begeman14d12ca2008-02-11 04:19:36 +00006405 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6406 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006407 if (N1.getValueType() != MVT::i32)
6408 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6409 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006410 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006411 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006412 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006413 // Bits [7:6] of the constant are the source select. This will always be
6414 // zero here. The DAG Combiner may combine an extract_elt index into these
6415 // bits. For example (insert (extract, 3), 2) could be matched by putting
6416 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006417 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006418 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006419 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006420 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006421 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006422 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006423 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006424 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006425 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006426 // PINSR* works with constant index.
6427 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006428 }
Dan Gohman475871a2008-07-27 21:46:04 +00006429 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006430}
6431
Dan Gohman475871a2008-07-27 21:46:04 +00006432SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006433X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006434 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006435 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006436
David Greene6b381262011-02-09 15:32:06 +00006437 DebugLoc dl = Op.getDebugLoc();
6438 SDValue N0 = Op.getOperand(0);
6439 SDValue N1 = Op.getOperand(1);
6440 SDValue N2 = Op.getOperand(2);
6441
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006442 // If this is a 256-bit vector result, first extract the 128-bit vector,
6443 // insert the element into the extracted half and then place it back.
6444 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006445 if (!isa<ConstantSDNode>(N2))
6446 return SDValue();
6447
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006448 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006449 unsigned NumElems = VT.getVectorNumElements();
6450 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006451 bool Upper = IdxVal >= NumElems/2;
6452 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6453 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006454
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006455 // Insert the element into the desired half.
6456 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6457 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006458
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006459 // Insert the changed part back to the 256-bit vector
6460 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006461 }
6462
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006463 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006464 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6465
Dan Gohman8a55ce42009-09-23 21:02:20 +00006466 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006467 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006468
Dan Gohman8a55ce42009-09-23 21:02:20 +00006469 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006470 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6471 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 if (N1.getValueType() != MVT::i32)
6473 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6474 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006475 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006476 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006477 }
Dan Gohman475871a2008-07-27 21:46:04 +00006478 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006479}
6480
Dan Gohman475871a2008-07-27 21:46:04 +00006481SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006482X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006483 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006484 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006485 EVT OpVT = Op.getValueType();
6486
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006487 // If this is a 256-bit vector result, first insert into a 128-bit
6488 // vector and then insert into the 256-bit vector.
6489 if (OpVT.getSizeInBits() > 128) {
6490 // Insert into a 128-bit vector.
6491 EVT VT128 = EVT::getVectorVT(*Context,
6492 OpVT.getVectorElementType(),
6493 OpVT.getVectorNumElements() / 2);
6494
6495 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6496
6497 // Insert the 128-bit vector.
6498 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6499 DAG.getConstant(0, MVT::i32),
6500 DAG, dl);
6501 }
6502
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006503 if (Op.getValueType() == MVT::v1i64 &&
6504 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006506
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006508 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6509 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006510 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006511 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006512}
6513
David Greene91585092011-01-26 15:38:49 +00006514// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6515// a simple subregister reference or explicit instructions to grab
6516// upper bits of a vector.
6517SDValue
6518X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6519 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006520 DebugLoc dl = Op.getNode()->getDebugLoc();
6521 SDValue Vec = Op.getNode()->getOperand(0);
6522 SDValue Idx = Op.getNode()->getOperand(1);
6523
6524 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6525 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6526 return Extract128BitVector(Vec, Idx, DAG, dl);
6527 }
David Greene91585092011-01-26 15:38:49 +00006528 }
6529 return SDValue();
6530}
6531
David Greenecfe33c42011-01-26 19:13:22 +00006532// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6533// simple superregister reference or explicit instructions to insert
6534// the upper bits of a vector.
6535SDValue
6536X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6537 if (Subtarget->hasAVX()) {
6538 DebugLoc dl = Op.getNode()->getDebugLoc();
6539 SDValue Vec = Op.getNode()->getOperand(0);
6540 SDValue SubVec = Op.getNode()->getOperand(1);
6541 SDValue Idx = Op.getNode()->getOperand(2);
6542
6543 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6544 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006545 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006546 }
6547 }
6548 return SDValue();
6549}
6550
Bill Wendling056292f2008-09-16 21:48:12 +00006551// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6552// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6553// one of the above mentioned nodes. It has to be wrapped because otherwise
6554// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6555// be used to form addressing mode. These wrapped nodes will be selected
6556// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006557SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006558X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006559 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006560
Chris Lattner41621a22009-06-26 19:22:52 +00006561 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6562 // global base reg.
6563 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006564 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006565 CodeModel::Model M = getTargetMachine().getCodeModel();
6566
Chris Lattner4f066492009-07-11 20:29:19 +00006567 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006568 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006569 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006570 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006571 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006572 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006573 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006574
Evan Cheng1606e8e2009-03-13 07:51:59 +00006575 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006576 CP->getAlignment(),
6577 CP->getOffset(), OpFlag);
6578 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006579 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006580 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006581 if (OpFlag) {
6582 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006583 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006584 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006585 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006586 }
6587
6588 return Result;
6589}
6590
Dan Gohmand858e902010-04-17 15:26:15 +00006591SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006592 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006593
Chris Lattner18c59872009-06-27 04:16:01 +00006594 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6595 // global base reg.
6596 unsigned char OpFlag = 0;
6597 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006598 CodeModel::Model M = getTargetMachine().getCodeModel();
6599
Chris Lattner4f066492009-07-11 20:29:19 +00006600 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006601 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006602 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006603 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006604 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006605 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006606 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006607
Chris Lattner18c59872009-06-27 04:16:01 +00006608 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6609 OpFlag);
6610 DebugLoc DL = JT->getDebugLoc();
6611 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006612
Chris Lattner18c59872009-06-27 04:16:01 +00006613 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006614 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006615 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6616 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006617 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006618 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006619
Chris Lattner18c59872009-06-27 04:16:01 +00006620 return Result;
6621}
6622
6623SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006624X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006625 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006626
Chris Lattner18c59872009-06-27 04:16:01 +00006627 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6628 // global base reg.
6629 unsigned char OpFlag = 0;
6630 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006631 CodeModel::Model M = getTargetMachine().getCodeModel();
6632
Chris Lattner4f066492009-07-11 20:29:19 +00006633 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006634 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006635 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006636 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006637 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006638 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006639 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006640
Chris Lattner18c59872009-06-27 04:16:01 +00006641 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006642
Chris Lattner18c59872009-06-27 04:16:01 +00006643 DebugLoc DL = Op.getDebugLoc();
6644 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006645
6646
Chris Lattner18c59872009-06-27 04:16:01 +00006647 // With PIC, the address is actually $g + Offset.
6648 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006649 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006650 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6651 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006652 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006653 Result);
6654 }
Eric Christopherfd179292009-08-27 18:07:15 +00006655
Chris Lattner18c59872009-06-27 04:16:01 +00006656 return Result;
6657}
6658
Dan Gohman475871a2008-07-27 21:46:04 +00006659SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006660X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006661 // Create the TargetBlockAddressAddress node.
6662 unsigned char OpFlags =
6663 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006664 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006665 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006666 DebugLoc dl = Op.getDebugLoc();
6667 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6668 /*isTarget=*/true, OpFlags);
6669
Dan Gohmanf705adb2009-10-30 01:28:02 +00006670 if (Subtarget->isPICStyleRIPRel() &&
6671 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006672 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6673 else
6674 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006675
Dan Gohman29cbade2009-11-20 23:18:13 +00006676 // With PIC, the address is actually $g + Offset.
6677 if (isGlobalRelativeToPICBase(OpFlags)) {
6678 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6679 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6680 Result);
6681 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006682
6683 return Result;
6684}
6685
6686SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006687X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006688 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006689 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006690 // Create the TargetGlobalAddress node, folding in the constant
6691 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006692 unsigned char OpFlags =
6693 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006694 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006695 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006696 if (OpFlags == X86II::MO_NO_FLAG &&
6697 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006698 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006699 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006700 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006701 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006702 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006703 }
Eric Christopherfd179292009-08-27 18:07:15 +00006704
Chris Lattner4f066492009-07-11 20:29:19 +00006705 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006706 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006707 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6708 else
6709 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006710
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006711 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006712 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006713 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6714 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006715 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006717
Chris Lattner36c25012009-07-10 07:34:39 +00006718 // For globals that require a load from a stub to get the address, emit the
6719 // load.
6720 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006721 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006722 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723
Dan Gohman6520e202008-10-18 02:06:02 +00006724 // If there was a non-zero offset that we didn't fold, create an explicit
6725 // addition for it.
6726 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006727 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006728 DAG.getConstant(Offset, getPointerTy()));
6729
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 return Result;
6731}
6732
Evan Chengda43bcf2008-09-24 00:05:32 +00006733SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006734X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006735 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006736 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006737 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006738}
6739
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006740static SDValue
6741GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006742 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006743 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006744 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006745 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006746 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006747 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006748 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006749 GA->getOffset(),
6750 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006751 if (InFlag) {
6752 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006753 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006754 } else {
6755 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006756 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006757 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006758
6759 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006760 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006761
Rafael Espindola15f1b662009-04-24 12:59:40 +00006762 SDValue Flag = Chain.getValue(1);
6763 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006764}
6765
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006766// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006767static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006768LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006769 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006770 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006771 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6772 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006773 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006774 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006775 InFlag = Chain.getValue(1);
6776
Chris Lattnerb903bed2009-06-26 21:20:29 +00006777 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006778}
6779
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006780// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006781static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006782LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006783 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006784 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6785 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006786}
6787
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006788// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6789// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006790static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006791 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006792 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006793 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006794
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006795 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6796 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6797 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006798
Michael J. Spencerec38de22010-10-10 22:04:20 +00006799 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006800 DAG.getIntPtrConstant(0),
6801 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006802
Chris Lattnerb903bed2009-06-26 21:20:29 +00006803 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006804 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6805 // initialexec.
6806 unsigned WrapperKind = X86ISD::Wrapper;
6807 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006808 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006809 } else if (is64Bit) {
6810 assert(model == TLSModel::InitialExec);
6811 OperandFlags = X86II::MO_GOTTPOFF;
6812 WrapperKind = X86ISD::WrapperRIP;
6813 } else {
6814 assert(model == TLSModel::InitialExec);
6815 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006816 }
Eric Christopherfd179292009-08-27 18:07:15 +00006817
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006818 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6819 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006820 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006821 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006822 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006823 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006824
Rafael Espindola9a580232009-02-27 13:37:18 +00006825 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006826 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006827 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006828
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006829 // The address of the thread local variable is the add of the thread
6830 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006831 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006832}
6833
Dan Gohman475871a2008-07-27 21:46:04 +00006834SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006835X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006836
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006837 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006838 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006839
Eric Christopher30ef0e52010-06-03 04:07:48 +00006840 if (Subtarget->isTargetELF()) {
6841 // TODO: implement the "local dynamic" model
6842 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006843
Eric Christopher30ef0e52010-06-03 04:07:48 +00006844 // If GV is an alias then use the aliasee for determining
6845 // thread-localness.
6846 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6847 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006848
6849 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006850 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006851
Eric Christopher30ef0e52010-06-03 04:07:48 +00006852 switch (model) {
6853 case TLSModel::GeneralDynamic:
6854 case TLSModel::LocalDynamic: // not implemented
6855 if (Subtarget->is64Bit())
6856 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6857 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006858
Eric Christopher30ef0e52010-06-03 04:07:48 +00006859 case TLSModel::InitialExec:
6860 case TLSModel::LocalExec:
6861 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6862 Subtarget->is64Bit());
6863 }
6864 } else if (Subtarget->isTargetDarwin()) {
6865 // Darwin only has one model of TLS. Lower to that.
6866 unsigned char OpFlag = 0;
6867 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6868 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006869
Eric Christopher30ef0e52010-06-03 04:07:48 +00006870 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6871 // global base reg.
6872 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6873 !Subtarget->is64Bit();
6874 if (PIC32)
6875 OpFlag = X86II::MO_TLVP_PIC_BASE;
6876 else
6877 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006878 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006879 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006880 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006881 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006882 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006883
Eric Christopher30ef0e52010-06-03 04:07:48 +00006884 // With PIC32, the address is actually $g + Offset.
6885 if (PIC32)
6886 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6887 DAG.getNode(X86ISD::GlobalBaseReg,
6888 DebugLoc(), getPointerTy()),
6889 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006890
Eric Christopher30ef0e52010-06-03 04:07:48 +00006891 // Lowering the machine isd will make sure everything is in the right
6892 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006893 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006894 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006895 SDValue Args[] = { Chain, Offset };
6896 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006897
Eric Christopher30ef0e52010-06-03 04:07:48 +00006898 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6899 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6900 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00006901
Eric Christopher30ef0e52010-06-03 04:07:48 +00006902 // And our return value (tls address) is in the standard call return value
6903 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006904 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6905 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006906 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006907
Eric Christopher30ef0e52010-06-03 04:07:48 +00006908 assert(false &&
6909 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006910
Torok Edwinc23197a2009-07-14 16:55:14 +00006911 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006912 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006913}
6914
Evan Cheng0db9fe62006-04-25 20:13:52 +00006915
Nadav Rotem43012222011-05-11 08:12:09 +00006916/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006917/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00006918SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006919 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006920 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006921 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006922 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006923 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006924 SDValue ShOpLo = Op.getOperand(0);
6925 SDValue ShOpHi = Op.getOperand(1);
6926 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006927 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006928 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006929 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006930
Dan Gohman475871a2008-07-27 21:46:04 +00006931 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006932 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006933 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6934 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006935 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006936 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6937 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006938 }
Evan Chenge3413162006-01-09 18:33:28 +00006939
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6941 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006942 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006943 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006944
Dan Gohman475871a2008-07-27 21:46:04 +00006945 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006947 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6948 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006949
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006950 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006951 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6952 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006953 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006954 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6955 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006956 }
6957
Dan Gohman475871a2008-07-27 21:46:04 +00006958 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006959 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006960}
Evan Chenga3195e82006-01-12 22:54:21 +00006961
Dan Gohmand858e902010-04-17 15:26:15 +00006962SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6963 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006964 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006965
Dale Johannesen0488fb62010-09-30 23:57:10 +00006966 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006967 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006968
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006970 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006971
Eli Friedman36df4992009-05-27 00:47:34 +00006972 // These are really Legal; return the operand so the caller accepts it as
6973 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006974 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006975 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006977 Subtarget->is64Bit()) {
6978 return Op;
6979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006980
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006981 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006982 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006983 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006984 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006985 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006986 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006987 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006988 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006989 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006990 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6991}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006992
Owen Andersone50ed302009-08-10 22:56:29 +00006993SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006994 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006995 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006996 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006997 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006998 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006999 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007000 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007001 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007002 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007004
Chris Lattner492a43e2010-09-22 01:28:21 +00007005 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007006
Stuart Hastings84be9582011-06-02 15:57:11 +00007007 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7008 MachineMemOperand *MMO;
7009 if (FI) {
7010 int SSFI = FI->getIndex();
7011 MMO =
7012 DAG.getMachineFunction()
7013 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7014 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7015 } else {
7016 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7017 StackSlot = StackSlot.getOperand(1);
7018 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007019 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007020 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7021 X86ISD::FILD, DL,
7022 Tys, Ops, array_lengthof(Ops),
7023 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007024
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007025 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007027 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007028
7029 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7030 // shouldn't be necessary except that RFP cannot be live across
7031 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007032 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007033 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7034 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007035 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007036 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007037 SDValue Ops[] = {
7038 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7039 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007040 MachineMemOperand *MMO =
7041 DAG.getMachineFunction()
7042 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007043 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007044
Chris Lattner492a43e2010-09-22 01:28:21 +00007045 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7046 Ops, array_lengthof(Ops),
7047 Op.getValueType(), MMO);
7048 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007049 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007050 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007051 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007052
Evan Cheng0db9fe62006-04-25 20:13:52 +00007053 return Result;
7054}
7055
Bill Wendling8b8a6362009-01-17 03:56:04 +00007056// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007057SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7058 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007059 // This algorithm is not obvious. Here it is in C code, more or less:
7060 /*
7061 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7062 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7063 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007064
Bill Wendling8b8a6362009-01-17 03:56:04 +00007065 // Copy ints to xmm registers.
7066 __m128i xh = _mm_cvtsi32_si128( hi );
7067 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007068
Bill Wendling8b8a6362009-01-17 03:56:04 +00007069 // Combine into low half of a single xmm register.
7070 __m128i x = _mm_unpacklo_epi32( xh, xl );
7071 __m128d d;
7072 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007073
Bill Wendling8b8a6362009-01-17 03:56:04 +00007074 // Merge in appropriate exponents to give the integer bits the right
7075 // magnitude.
7076 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007077
Bill Wendling8b8a6362009-01-17 03:56:04 +00007078 // Subtract away the biases to deal with the IEEE-754 double precision
7079 // implicit 1.
7080 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007081
Bill Wendling8b8a6362009-01-17 03:56:04 +00007082 // All conversions up to here are exact. The correctly rounded result is
7083 // calculated using the current rounding mode using the following
7084 // horizontal add.
7085 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7086 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7087 // store doesn't really need to be here (except
7088 // maybe to zero the other double)
7089 return sd;
7090 }
7091 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007092
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007093 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007094 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007095
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007096 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007097 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007098 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7099 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7100 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7101 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007102 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007103 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007104
Bill Wendling8b8a6362009-01-17 03:56:04 +00007105 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007106 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007107 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007108 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007109 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007110 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007111 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007112
Owen Anderson825b72b2009-08-11 20:47:22 +00007113 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7114 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007115 Op.getOperand(0),
7116 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7118 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007119 Op.getOperand(0),
7120 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7122 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007123 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007124 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007126 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007128 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007129 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007131
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007132 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007133 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007134 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7135 DAG.getUNDEF(MVT::v2f64), ShufMask);
7136 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7137 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007138 DAG.getIntPtrConstant(0));
7139}
7140
Bill Wendling8b8a6362009-01-17 03:56:04 +00007141// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007142SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7143 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007144 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007145 // FP constant to bias correct the final result.
7146 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007147 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007148
7149 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7151 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00007152 Op.getOperand(0),
7153 DAG.getIntPtrConstant(0)));
7154
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007156 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007157 DAG.getIntPtrConstant(0));
7158
7159 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007160 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007161 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007162 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007164 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007165 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 MVT::v2f64, Bias)));
7167 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007168 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007169 DAG.getIntPtrConstant(0));
7170
7171 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007173
7174 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007175 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007176
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007178 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007179 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007181 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007182 }
7183
7184 // Handle final rounding.
7185 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007186}
7187
Dan Gohmand858e902010-04-17 15:26:15 +00007188SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7189 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007190 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007191 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007192
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007193 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007194 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7195 // the optimization here.
7196 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007197 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007198
Owen Andersone50ed302009-08-10 22:56:29 +00007199 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007200 EVT DstVT = Op.getValueType();
7201 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007202 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007203 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007204 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007205
7206 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007207 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007208 if (SrcVT == MVT::i32) {
7209 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7210 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7211 getPointerTy(), StackSlot, WordOff);
7212 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007213 StackSlot, MachinePointerInfo(),
7214 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007215 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007216 OffsetSlot, MachinePointerInfo(),
7217 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007218 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7219 return Fild;
7220 }
7221
7222 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7223 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007224 StackSlot, MachinePointerInfo(),
7225 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007226 // For i64 source, we need to add the appropriate power of 2 if the input
7227 // was negative. This is the same as the optimization in
7228 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7229 // we must be careful to do the computation in x87 extended precision, not
7230 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007231 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7232 MachineMemOperand *MMO =
7233 DAG.getMachineFunction()
7234 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7235 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007236
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007237 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7238 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007239 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7240 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007241
7242 APInt FF(32, 0x5F800000ULL);
7243
7244 // Check whether the sign bit is set.
7245 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7246 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7247 ISD::SETLT);
7248
7249 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7250 SDValue FudgePtr = DAG.getConstantPool(
7251 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7252 getPointerTy());
7253
7254 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7255 SDValue Zero = DAG.getIntPtrConstant(0);
7256 SDValue Four = DAG.getIntPtrConstant(4);
7257 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7258 Zero, Four);
7259 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7260
7261 // Load the value out, extending it from f32 to f80.
7262 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007263 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007264 FudgePtr, MachinePointerInfo::getConstantPool(),
7265 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007266 // Extend everything to 80 bits to force it to be done on x87.
7267 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7268 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007269}
7270
Dan Gohman475871a2008-07-27 21:46:04 +00007271std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007272FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007273 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007274
Owen Andersone50ed302009-08-10 22:56:29 +00007275 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007276
7277 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7279 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007280 }
7281
Owen Anderson825b72b2009-08-11 20:47:22 +00007282 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7283 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007284 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007285
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007286 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007288 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007289 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007290 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007291 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007292 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007293 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007294
Evan Cheng87c89352007-10-15 20:11:21 +00007295 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7296 // stack slot.
7297 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007298 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007299 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007300 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007301
Michael J. Spencerec38de22010-10-10 22:04:20 +00007302
7303
Evan Cheng0db9fe62006-04-25 20:13:52 +00007304 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007305 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007306 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7308 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7309 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007310 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007311
Dan Gohman475871a2008-07-27 21:46:04 +00007312 SDValue Chain = DAG.getEntryNode();
7313 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007314 EVT TheVT = Op.getOperand(0).getValueType();
7315 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007317 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007318 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007319 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007320 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007321 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007322 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007323 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007324
Chris Lattner492a43e2010-09-22 01:28:21 +00007325 MachineMemOperand *MMO =
7326 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7327 MachineMemOperand::MOLoad, MemSize, MemSize);
7328 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7329 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007330 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007331 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007332 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7333 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007334
Chris Lattner07290932010-09-22 01:05:16 +00007335 MachineMemOperand *MMO =
7336 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7337 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007338
Evan Cheng0db9fe62006-04-25 20:13:52 +00007339 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007340 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007341 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7342 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007343
Chris Lattner27a6c732007-11-24 07:07:01 +00007344 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007345}
7346
Dan Gohmand858e902010-04-17 15:26:15 +00007347SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7348 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007349 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007350 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007351
Eli Friedman948e95a2009-05-23 09:59:16 +00007352 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007353 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007354 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7355 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007356
Chris Lattner27a6c732007-11-24 07:07:01 +00007357 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007358 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007359 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007360}
7361
Dan Gohmand858e902010-04-17 15:26:15 +00007362SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7363 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007364 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7365 SDValue FIST = Vals.first, StackSlot = Vals.second;
7366 assert(FIST.getNode() && "Unexpected failure");
7367
7368 // Load the result.
7369 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007370 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007371}
7372
Dan Gohmand858e902010-04-17 15:26:15 +00007373SDValue X86TargetLowering::LowerFABS(SDValue Op,
7374 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007375 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007376 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007377 EVT VT = Op.getValueType();
7378 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007379 if (VT.isVector())
7380 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007381 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007382 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007383 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007384 CV.push_back(C);
7385 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007386 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007387 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007388 CV.push_back(C);
7389 CV.push_back(C);
7390 CV.push_back(C);
7391 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007392 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007393 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007394 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007395 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007396 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007397 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007398 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007399}
7400
Dan Gohmand858e902010-04-17 15:26:15 +00007401SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007402 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007403 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007404 EVT VT = Op.getValueType();
7405 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007406 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007407 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007408 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007410 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007411 CV.push_back(C);
7412 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007413 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007414 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007415 CV.push_back(C);
7416 CV.push_back(C);
7417 CV.push_back(C);
7418 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007419 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007420 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007421 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007422 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007423 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007424 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007425 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007426 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007428 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007429 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007430 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007431 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007432 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007433 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007434}
7435
Dan Gohmand858e902010-04-17 15:26:15 +00007436SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007437 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007438 SDValue Op0 = Op.getOperand(0);
7439 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007440 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007441 EVT VT = Op.getValueType();
7442 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007443
7444 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007445 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007446 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007447 SrcVT = VT;
7448 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007449 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007450 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007451 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007452 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007453 }
7454
7455 // At this point the operands and the result should have the same
7456 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007457
Evan Cheng68c47cb2007-01-05 07:55:56 +00007458 // First get the sign bit of second operand.
7459 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007461 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7462 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007463 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007464 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7465 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7466 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7467 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007468 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007469 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007470 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007471 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007472 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007473 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007474 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007475
7476 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007477 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 // Op0 is MVT::f32, Op1 is MVT::f64.
7479 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7480 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7481 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007482 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007484 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007485 }
7486
Evan Cheng73d6cf12007-01-05 21:37:56 +00007487 // Clear first operand sign bit.
7488 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007490 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7491 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007492 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007493 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7494 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7495 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7496 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007497 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007498 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007499 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007500 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007501 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007502 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007503 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007504
7505 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007506 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007507}
7508
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007509SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7510 SDValue N0 = Op.getOperand(0);
7511 DebugLoc dl = Op.getDebugLoc();
7512 EVT VT = Op.getValueType();
7513
7514 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7515 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7516 DAG.getConstant(1, VT));
7517 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7518}
7519
Dan Gohman076aee32009-03-04 19:44:21 +00007520/// Emit nodes that will be selected as "test Op0,Op0", or something
7521/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007522SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007523 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007524 DebugLoc dl = Op.getDebugLoc();
7525
Dan Gohman31125812009-03-07 01:58:32 +00007526 // CF and OF aren't always set the way we want. Determine which
7527 // of these we need.
7528 bool NeedCF = false;
7529 bool NeedOF = false;
7530 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007531 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007532 case X86::COND_A: case X86::COND_AE:
7533 case X86::COND_B: case X86::COND_BE:
7534 NeedCF = true;
7535 break;
7536 case X86::COND_G: case X86::COND_GE:
7537 case X86::COND_L: case X86::COND_LE:
7538 case X86::COND_O: case X86::COND_NO:
7539 NeedOF = true;
7540 break;
Dan Gohman31125812009-03-07 01:58:32 +00007541 }
7542
Dan Gohman076aee32009-03-04 19:44:21 +00007543 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007544 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7545 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007546 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7547 // Emit a CMP with 0, which is the TEST pattern.
7548 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7549 DAG.getConstant(0, Op.getValueType()));
7550
7551 unsigned Opcode = 0;
7552 unsigned NumOperands = 0;
7553 switch (Op.getNode()->getOpcode()) {
7554 case ISD::ADD:
7555 // Due to an isel shortcoming, be conservative if this add is likely to be
7556 // selected as part of a load-modify-store instruction. When the root node
7557 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7558 // uses of other nodes in the match, such as the ADD in this case. This
7559 // leads to the ADD being left around and reselected, with the result being
7560 // two adds in the output. Alas, even if none our users are stores, that
7561 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7562 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7563 // climbing the DAG back to the root, and it doesn't seem to be worth the
7564 // effort.
7565 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007566 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007567 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7568 goto default_case;
7569
7570 if (ConstantSDNode *C =
7571 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7572 // An add of one will be selected as an INC.
7573 if (C->getAPIntValue() == 1) {
7574 Opcode = X86ISD::INC;
7575 NumOperands = 1;
7576 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007577 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007578
7579 // An add of negative one (subtract of one) will be selected as a DEC.
7580 if (C->getAPIntValue().isAllOnesValue()) {
7581 Opcode = X86ISD::DEC;
7582 NumOperands = 1;
7583 break;
7584 }
Dan Gohman076aee32009-03-04 19:44:21 +00007585 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007586
7587 // Otherwise use a regular EFLAGS-setting add.
7588 Opcode = X86ISD::ADD;
7589 NumOperands = 2;
7590 break;
7591 case ISD::AND: {
7592 // If the primary and result isn't used, don't bother using X86ISD::AND,
7593 // because a TEST instruction will be better.
7594 bool NonFlagUse = false;
7595 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7596 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7597 SDNode *User = *UI;
7598 unsigned UOpNo = UI.getOperandNo();
7599 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7600 // Look pass truncate.
7601 UOpNo = User->use_begin().getOperandNo();
7602 User = *User->use_begin();
7603 }
7604
7605 if (User->getOpcode() != ISD::BRCOND &&
7606 User->getOpcode() != ISD::SETCC &&
7607 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7608 NonFlagUse = true;
7609 break;
7610 }
Dan Gohman076aee32009-03-04 19:44:21 +00007611 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007612
7613 if (!NonFlagUse)
7614 break;
7615 }
7616 // FALL THROUGH
7617 case ISD::SUB:
7618 case ISD::OR:
7619 case ISD::XOR:
7620 // Due to the ISEL shortcoming noted above, be conservative if this op is
7621 // likely to be selected as part of a load-modify-store instruction.
7622 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7623 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7624 if (UI->getOpcode() == ISD::STORE)
7625 goto default_case;
7626
7627 // Otherwise use a regular EFLAGS-setting instruction.
7628 switch (Op.getNode()->getOpcode()) {
7629 default: llvm_unreachable("unexpected operator!");
7630 case ISD::SUB: Opcode = X86ISD::SUB; break;
7631 case ISD::OR: Opcode = X86ISD::OR; break;
7632 case ISD::XOR: Opcode = X86ISD::XOR; break;
7633 case ISD::AND: Opcode = X86ISD::AND; break;
7634 }
7635
7636 NumOperands = 2;
7637 break;
7638 case X86ISD::ADD:
7639 case X86ISD::SUB:
7640 case X86ISD::INC:
7641 case X86ISD::DEC:
7642 case X86ISD::OR:
7643 case X86ISD::XOR:
7644 case X86ISD::AND:
7645 return SDValue(Op.getNode(), 1);
7646 default:
7647 default_case:
7648 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007649 }
7650
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007651 if (Opcode == 0)
7652 // Emit a CMP with 0, which is the TEST pattern.
7653 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7654 DAG.getConstant(0, Op.getValueType()));
7655
7656 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7657 SmallVector<SDValue, 4> Ops;
7658 for (unsigned i = 0; i != NumOperands; ++i)
7659 Ops.push_back(Op.getOperand(i));
7660
7661 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7662 DAG.ReplaceAllUsesWith(Op, New);
7663 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007664}
7665
7666/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7667/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007668SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007669 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007670 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7671 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007672 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007673
7674 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007676}
7677
Evan Chengd40d03e2010-01-06 19:38:29 +00007678/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7679/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007680SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7681 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007682 SDValue Op0 = And.getOperand(0);
7683 SDValue Op1 = And.getOperand(1);
7684 if (Op0.getOpcode() == ISD::TRUNCATE)
7685 Op0 = Op0.getOperand(0);
7686 if (Op1.getOpcode() == ISD::TRUNCATE)
7687 Op1 = Op1.getOperand(0);
7688
Evan Chengd40d03e2010-01-06 19:38:29 +00007689 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007690 if (Op1.getOpcode() == ISD::SHL)
7691 std::swap(Op0, Op1);
7692 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007693 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7694 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007695 // If we looked past a truncate, check that it's only truncating away
7696 // known zeros.
7697 unsigned BitWidth = Op0.getValueSizeInBits();
7698 unsigned AndBitWidth = And.getValueSizeInBits();
7699 if (BitWidth > AndBitWidth) {
7700 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7701 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7702 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7703 return SDValue();
7704 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007705 LHS = Op1;
7706 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007707 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007708 } else if (Op1.getOpcode() == ISD::Constant) {
7709 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7710 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007711 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7712 LHS = AndLHS.getOperand(0);
7713 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007714 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007715 }
Evan Cheng0488db92007-09-25 01:57:46 +00007716
Evan Chengd40d03e2010-01-06 19:38:29 +00007717 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007718 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007719 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007720 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007721 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007722 // Also promote i16 to i32 for performance / code size reason.
7723 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007724 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007725 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007726
Evan Chengd40d03e2010-01-06 19:38:29 +00007727 // If the operand types disagree, extend the shift amount to match. Since
7728 // BT ignores high bits (like shifts) we can use anyextend.
7729 if (LHS.getValueType() != RHS.getValueType())
7730 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007731
Evan Chengd40d03e2010-01-06 19:38:29 +00007732 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7733 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7734 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7735 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007736 }
7737
Evan Cheng54de3ea2010-01-05 06:52:31 +00007738 return SDValue();
7739}
7740
Dan Gohmand858e902010-04-17 15:26:15 +00007741SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007742 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7743 SDValue Op0 = Op.getOperand(0);
7744 SDValue Op1 = Op.getOperand(1);
7745 DebugLoc dl = Op.getDebugLoc();
7746 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7747
7748 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007749 // Lower (X & (1 << N)) == 0 to BT(X, N).
7750 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7751 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007752 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007753 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007754 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007755 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7756 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7757 if (NewSetCC.getNode())
7758 return NewSetCC;
7759 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007760
Chris Lattner481eebc2010-12-19 21:23:48 +00007761 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7762 // these.
7763 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007764 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007765 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7766 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007767
Chris Lattner481eebc2010-12-19 21:23:48 +00007768 // If the input is a setcc, then reuse the input setcc or use a new one with
7769 // the inverted condition.
7770 if (Op0.getOpcode() == X86ISD::SETCC) {
7771 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7772 bool Invert = (CC == ISD::SETNE) ^
7773 cast<ConstantSDNode>(Op1)->isNullValue();
7774 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007775
Evan Cheng2c755ba2010-02-27 07:36:59 +00007776 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007777 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7778 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7779 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007780 }
7781
Evan Chenge5b51ac2010-04-17 06:13:15 +00007782 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007783 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007784 if (X86CC == X86::COND_INVALID)
7785 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007786
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007787 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007789 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007790}
7791
Dan Gohmand858e902010-04-17 15:26:15 +00007792SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007793 SDValue Cond;
7794 SDValue Op0 = Op.getOperand(0);
7795 SDValue Op1 = Op.getOperand(1);
7796 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007797 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007798 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7799 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007800 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007801
7802 if (isFP) {
7803 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007804 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007805 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7806 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007807 bool Swap = false;
7808
7809 switch (SetCCOpcode) {
7810 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007811 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007812 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007813 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007814 case ISD::SETGT: Swap = true; // Fallthrough
7815 case ISD::SETLT:
7816 case ISD::SETOLT: SSECC = 1; break;
7817 case ISD::SETOGE:
7818 case ISD::SETGE: Swap = true; // Fallthrough
7819 case ISD::SETLE:
7820 case ISD::SETOLE: SSECC = 2; break;
7821 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007822 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007823 case ISD::SETNE: SSECC = 4; break;
7824 case ISD::SETULE: Swap = true;
7825 case ISD::SETUGE: SSECC = 5; break;
7826 case ISD::SETULT: Swap = true;
7827 case ISD::SETUGT: SSECC = 6; break;
7828 case ISD::SETO: SSECC = 7; break;
7829 }
7830 if (Swap)
7831 std::swap(Op0, Op1);
7832
Nate Begemanfb8ead02008-07-25 19:05:58 +00007833 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007834 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007835 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007836 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007837 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7838 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007839 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007840 }
7841 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007842 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7844 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007845 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007846 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007847 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007848 }
7849 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007850 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007851 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007852
Nate Begeman30a0de92008-07-17 16:51:19 +00007853 // We are handling one of the integer comparisons here. Since SSE only has
7854 // GT and EQ comparisons for integer, swapping operands and multiple
7855 // operations may be required for some comparisons.
7856 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7857 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007858
Owen Anderson825b72b2009-08-11 20:47:22 +00007859 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007860 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007861 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007862 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7864 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007865 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007866
Nate Begeman30a0de92008-07-17 16:51:19 +00007867 switch (SetCCOpcode) {
7868 default: break;
7869 case ISD::SETNE: Invert = true;
7870 case ISD::SETEQ: Opc = EQOpc; break;
7871 case ISD::SETLT: Swap = true;
7872 case ISD::SETGT: Opc = GTOpc; break;
7873 case ISD::SETGE: Swap = true;
7874 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7875 case ISD::SETULT: Swap = true;
7876 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7877 case ISD::SETUGE: Swap = true;
7878 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7879 }
7880 if (Swap)
7881 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007882
Nate Begeman30a0de92008-07-17 16:51:19 +00007883 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7884 // bits of the inputs before performing those operations.
7885 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007886 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007887 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7888 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007889 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007890 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7891 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007892 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7893 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007894 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007895
Dale Johannesenace16102009-02-03 19:33:06 +00007896 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007897
7898 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007899 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007900 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007901
Nate Begeman30a0de92008-07-17 16:51:19 +00007902 return Result;
7903}
Evan Cheng0488db92007-09-25 01:57:46 +00007904
Evan Cheng370e5342008-12-03 08:38:43 +00007905// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007906static bool isX86LogicalCmp(SDValue Op) {
7907 unsigned Opc = Op.getNode()->getOpcode();
7908 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7909 return true;
7910 if (Op.getResNo() == 1 &&
7911 (Opc == X86ISD::ADD ||
7912 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007913 Opc == X86ISD::ADC ||
7914 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007915 Opc == X86ISD::SMUL ||
7916 Opc == X86ISD::UMUL ||
7917 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007918 Opc == X86ISD::DEC ||
7919 Opc == X86ISD::OR ||
7920 Opc == X86ISD::XOR ||
7921 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007922 return true;
7923
Chris Lattner9637d5b2010-12-05 07:49:54 +00007924 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7925 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007926
Dan Gohman076aee32009-03-04 19:44:21 +00007927 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007928}
7929
Chris Lattnera2b56002010-12-05 01:23:24 +00007930static bool isZero(SDValue V) {
7931 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7932 return C && C->isNullValue();
7933}
7934
Chris Lattner96908b12010-12-05 02:00:51 +00007935static bool isAllOnes(SDValue V) {
7936 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7937 return C && C->isAllOnesValue();
7938}
7939
Dan Gohmand858e902010-04-17 15:26:15 +00007940SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007941 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007942 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007943 SDValue Op1 = Op.getOperand(1);
7944 SDValue Op2 = Op.getOperand(2);
7945 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007946 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007947
Dan Gohman1a492952009-10-20 16:22:37 +00007948 if (Cond.getOpcode() == ISD::SETCC) {
7949 SDValue NewCond = LowerSETCC(Cond, DAG);
7950 if (NewCond.getNode())
7951 Cond = NewCond;
7952 }
Evan Cheng734503b2006-09-11 02:19:56 +00007953
Chris Lattnera2b56002010-12-05 01:23:24 +00007954 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007955 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007956 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007957 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007958 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007959 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7960 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007961 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007962
Chris Lattnera2b56002010-12-05 01:23:24 +00007963 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007964
7965 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00007966 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7967 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007968
7969 SDValue CmpOp0 = Cmp.getOperand(0);
7970 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7971 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007972
Chris Lattner96908b12010-12-05 02:00:51 +00007973 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007974 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7975 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007976
Chris Lattner96908b12010-12-05 02:00:51 +00007977 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7978 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007979
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007980 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007981 if (N2C == 0 || !N2C->isNullValue())
7982 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7983 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007984 }
7985 }
7986
Chris Lattnera2b56002010-12-05 01:23:24 +00007987 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007988 if (Cond.getOpcode() == ISD::AND &&
7989 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7990 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007991 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007992 Cond = Cond.getOperand(0);
7993 }
7994
Evan Cheng3f41d662007-10-08 22:16:29 +00007995 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7996 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007997 if (Cond.getOpcode() == X86ISD::SETCC ||
7998 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007999 CC = Cond.getOperand(0);
8000
Dan Gohman475871a2008-07-27 21:46:04 +00008001 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008002 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008003 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008004
Evan Cheng3f41d662007-10-08 22:16:29 +00008005 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008006 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008007 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008008 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008009
Chris Lattnerd1980a52009-03-12 06:52:53 +00008010 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8011 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008012 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008013 addTest = false;
8014 }
8015 }
8016
8017 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008018 // Look pass the truncate.
8019 if (Cond.getOpcode() == ISD::TRUNCATE)
8020 Cond = Cond.getOperand(0);
8021
8022 // We know the result of AND is compared against zero. Try to match
8023 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008024 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008025 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008026 if (NewSetCC.getNode()) {
8027 CC = NewSetCC.getOperand(0);
8028 Cond = NewSetCC.getOperand(1);
8029 addTest = false;
8030 }
8031 }
8032 }
8033
8034 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008036 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008037 }
8038
Benjamin Kramere915ff32010-12-22 23:09:28 +00008039 // a < b ? -1 : 0 -> RES = ~setcc_carry
8040 // a < b ? 0 : -1 -> RES = setcc_carry
8041 // a >= b ? -1 : 0 -> RES = setcc_carry
8042 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8043 if (Cond.getOpcode() == X86ISD::CMP) {
8044 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8045
8046 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8047 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8048 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8049 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8050 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8051 return DAG.getNOT(DL, Res, Res.getValueType());
8052 return Res;
8053 }
8054 }
8055
Evan Cheng0488db92007-09-25 01:57:46 +00008056 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8057 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008058 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008059 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008060 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008061}
8062
Evan Cheng370e5342008-12-03 08:38:43 +00008063// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8064// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8065// from the AND / OR.
8066static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8067 Opc = Op.getOpcode();
8068 if (Opc != ISD::OR && Opc != ISD::AND)
8069 return false;
8070 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8071 Op.getOperand(0).hasOneUse() &&
8072 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8073 Op.getOperand(1).hasOneUse());
8074}
8075
Evan Cheng961d6d42009-02-02 08:19:07 +00008076// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8077// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008078static bool isXor1OfSetCC(SDValue Op) {
8079 if (Op.getOpcode() != ISD::XOR)
8080 return false;
8081 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8082 if (N1C && N1C->getAPIntValue() == 1) {
8083 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8084 Op.getOperand(0).hasOneUse();
8085 }
8086 return false;
8087}
8088
Dan Gohmand858e902010-04-17 15:26:15 +00008089SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008090 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008091 SDValue Chain = Op.getOperand(0);
8092 SDValue Cond = Op.getOperand(1);
8093 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008094 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008095 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008096
Dan Gohman1a492952009-10-20 16:22:37 +00008097 if (Cond.getOpcode() == ISD::SETCC) {
8098 SDValue NewCond = LowerSETCC(Cond, DAG);
8099 if (NewCond.getNode())
8100 Cond = NewCond;
8101 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008102#if 0
8103 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008104 else if (Cond.getOpcode() == X86ISD::ADD ||
8105 Cond.getOpcode() == X86ISD::SUB ||
8106 Cond.getOpcode() == X86ISD::SMUL ||
8107 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008108 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008109#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008110
Evan Chengad9c0a32009-12-15 00:53:42 +00008111 // Look pass (and (setcc_carry (cmp ...)), 1).
8112 if (Cond.getOpcode() == ISD::AND &&
8113 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8114 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008115 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008116 Cond = Cond.getOperand(0);
8117 }
8118
Evan Cheng3f41d662007-10-08 22:16:29 +00008119 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8120 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008121 if (Cond.getOpcode() == X86ISD::SETCC ||
8122 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008123 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008124
Dan Gohman475871a2008-07-27 21:46:04 +00008125 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008126 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008127 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008128 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008129 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008130 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008131 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008132 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008133 default: break;
8134 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008135 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008136 // These can only come from an arithmetic instruction with overflow,
8137 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008138 Cond = Cond.getNode()->getOperand(1);
8139 addTest = false;
8140 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008141 }
Evan Cheng0488db92007-09-25 01:57:46 +00008142 }
Evan Cheng370e5342008-12-03 08:38:43 +00008143 } else {
8144 unsigned CondOpc;
8145 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8146 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008147 if (CondOpc == ISD::OR) {
8148 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8149 // two branches instead of an explicit OR instruction with a
8150 // separate test.
8151 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008152 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008153 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008154 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008155 Chain, Dest, CC, Cmp);
8156 CC = Cond.getOperand(1).getOperand(0);
8157 Cond = Cmp;
8158 addTest = false;
8159 }
8160 } else { // ISD::AND
8161 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8162 // two branches instead of an explicit AND instruction with a
8163 // separate test. However, we only do this if this block doesn't
8164 // have a fall-through edge, because this requires an explicit
8165 // jmp when the condition is false.
8166 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008167 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008168 Op.getNode()->hasOneUse()) {
8169 X86::CondCode CCode =
8170 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8171 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008172 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008173 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008174 // Look for an unconditional branch following this conditional branch.
8175 // We need this because we need to reverse the successors in order
8176 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008177 if (User->getOpcode() == ISD::BR) {
8178 SDValue FalseBB = User->getOperand(1);
8179 SDNode *NewBR =
8180 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008181 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008182 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008183 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008184
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008186 Chain, Dest, CC, Cmp);
8187 X86::CondCode CCode =
8188 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8189 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008190 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008191 Cond = Cmp;
8192 addTest = false;
8193 }
8194 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008195 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008196 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8197 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8198 // It should be transformed during dag combiner except when the condition
8199 // is set by a arithmetics with overflow node.
8200 X86::CondCode CCode =
8201 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8202 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008203 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008204 Cond = Cond.getOperand(0).getOperand(1);
8205 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008206 }
Evan Cheng0488db92007-09-25 01:57:46 +00008207 }
8208
8209 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008210 // Look pass the truncate.
8211 if (Cond.getOpcode() == ISD::TRUNCATE)
8212 Cond = Cond.getOperand(0);
8213
8214 // We know the result of AND is compared against zero. Try to match
8215 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008216 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008217 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8218 if (NewSetCC.getNode()) {
8219 CC = NewSetCC.getOperand(0);
8220 Cond = NewSetCC.getOperand(1);
8221 addTest = false;
8222 }
8223 }
8224 }
8225
8226 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008227 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008228 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008229 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008230 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008231 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008232}
8233
Anton Korobeynikove060b532007-04-17 19:34:00 +00008234
8235// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8236// Calls to _alloca is needed to probe the stack when allocating more than 4k
8237// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8238// that the guard pages used by the OS virtual memory manager are allocated in
8239// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008240SDValue
8241X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008242 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008243 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008244 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008245 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008246 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008247
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008248 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008249 SDValue Chain = Op.getOperand(0);
8250 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008251 // FIXME: Ensure alignment here
8252
Dan Gohman475871a2008-07-27 21:46:04 +00008253 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008254
Owen Anderson825b72b2009-08-11 20:47:22 +00008255 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008256 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008257
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008258 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008259 Flag = Chain.getValue(1);
8260
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008261 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008262
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008263 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008264 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008265
Dale Johannesendd64c412009-02-04 00:33:20 +00008266 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008267
Dan Gohman475871a2008-07-27 21:46:04 +00008268 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008269 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008270}
8271
Dan Gohmand858e902010-04-17 15:26:15 +00008272SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008273 MachineFunction &MF = DAG.getMachineFunction();
8274 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8275
Dan Gohman69de1932008-02-06 22:27:42 +00008276 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008277 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008278
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008279 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008280 // vastart just stores the address of the VarArgsFrameIndex slot into the
8281 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008282 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8283 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008284 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8285 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008286 }
8287
8288 // __va_list_tag:
8289 // gp_offset (0 - 6 * 8)
8290 // fp_offset (48 - 48 + 8 * 16)
8291 // overflow_arg_area (point to parameters coming in memory).
8292 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008293 SmallVector<SDValue, 8> MemOps;
8294 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008295 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008296 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008297 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8298 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008299 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008300 MemOps.push_back(Store);
8301
8302 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008303 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008305 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008306 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8307 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008308 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008309 MemOps.push_back(Store);
8310
8311 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008312 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008313 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008314 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8315 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008316 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8317 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008318 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008319 MemOps.push_back(Store);
8320
8321 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008322 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008323 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008324 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8325 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008326 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8327 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008328 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008329 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008330 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008331}
8332
Dan Gohmand858e902010-04-17 15:26:15 +00008333SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008334 assert(Subtarget->is64Bit() &&
8335 "LowerVAARG only handles 64-bit va_arg!");
8336 assert((Subtarget->isTargetLinux() ||
8337 Subtarget->isTargetDarwin()) &&
8338 "Unhandled target in LowerVAARG");
8339 assert(Op.getNode()->getNumOperands() == 4);
8340 SDValue Chain = Op.getOperand(0);
8341 SDValue SrcPtr = Op.getOperand(1);
8342 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8343 unsigned Align = Op.getConstantOperandVal(3);
8344 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008345
Dan Gohman320afb82010-10-12 18:00:49 +00008346 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008347 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008348 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8349 uint8_t ArgMode;
8350
8351 // Decide which area this value should be read from.
8352 // TODO: Implement the AMD64 ABI in its entirety. This simple
8353 // selection mechanism works only for the basic types.
8354 if (ArgVT == MVT::f80) {
8355 llvm_unreachable("va_arg for f80 not yet implemented");
8356 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8357 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8358 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8359 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8360 } else {
8361 llvm_unreachable("Unhandled argument type in LowerVAARG");
8362 }
8363
8364 if (ArgMode == 2) {
8365 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008366 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008367 !(DAG.getMachineFunction()
8368 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008369 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008370 }
8371
8372 // Insert VAARG_64 node into the DAG
8373 // VAARG_64 returns two values: Variable Argument Address, Chain
8374 SmallVector<SDValue, 11> InstOps;
8375 InstOps.push_back(Chain);
8376 InstOps.push_back(SrcPtr);
8377 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8378 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8379 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8380 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8381 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8382 VTs, &InstOps[0], InstOps.size(),
8383 MVT::i64,
8384 MachinePointerInfo(SV),
8385 /*Align=*/0,
8386 /*Volatile=*/false,
8387 /*ReadMem=*/true,
8388 /*WriteMem=*/true);
8389 Chain = VAARG.getValue(1);
8390
8391 // Load the next argument and return it
8392 return DAG.getLoad(ArgVT, dl,
8393 Chain,
8394 VAARG,
8395 MachinePointerInfo(),
8396 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008397}
8398
Dan Gohmand858e902010-04-17 15:26:15 +00008399SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008400 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008401 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008402 SDValue Chain = Op.getOperand(0);
8403 SDValue DstPtr = Op.getOperand(1);
8404 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008405 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8406 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008407 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008408
Chris Lattnere72f2022010-09-21 05:40:29 +00008409 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008410 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008411 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008412 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008413}
8414
Dan Gohman475871a2008-07-27 21:46:04 +00008415SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008416X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008417 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008418 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008419 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008420 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008421 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008422 case Intrinsic::x86_sse_comieq_ss:
8423 case Intrinsic::x86_sse_comilt_ss:
8424 case Intrinsic::x86_sse_comile_ss:
8425 case Intrinsic::x86_sse_comigt_ss:
8426 case Intrinsic::x86_sse_comige_ss:
8427 case Intrinsic::x86_sse_comineq_ss:
8428 case Intrinsic::x86_sse_ucomieq_ss:
8429 case Intrinsic::x86_sse_ucomilt_ss:
8430 case Intrinsic::x86_sse_ucomile_ss:
8431 case Intrinsic::x86_sse_ucomigt_ss:
8432 case Intrinsic::x86_sse_ucomige_ss:
8433 case Intrinsic::x86_sse_ucomineq_ss:
8434 case Intrinsic::x86_sse2_comieq_sd:
8435 case Intrinsic::x86_sse2_comilt_sd:
8436 case Intrinsic::x86_sse2_comile_sd:
8437 case Intrinsic::x86_sse2_comigt_sd:
8438 case Intrinsic::x86_sse2_comige_sd:
8439 case Intrinsic::x86_sse2_comineq_sd:
8440 case Intrinsic::x86_sse2_ucomieq_sd:
8441 case Intrinsic::x86_sse2_ucomilt_sd:
8442 case Intrinsic::x86_sse2_ucomile_sd:
8443 case Intrinsic::x86_sse2_ucomigt_sd:
8444 case Intrinsic::x86_sse2_ucomige_sd:
8445 case Intrinsic::x86_sse2_ucomineq_sd: {
8446 unsigned Opc = 0;
8447 ISD::CondCode CC = ISD::SETCC_INVALID;
8448 switch (IntNo) {
8449 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008450 case Intrinsic::x86_sse_comieq_ss:
8451 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008452 Opc = X86ISD::COMI;
8453 CC = ISD::SETEQ;
8454 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008455 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008456 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008457 Opc = X86ISD::COMI;
8458 CC = ISD::SETLT;
8459 break;
8460 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008461 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008462 Opc = X86ISD::COMI;
8463 CC = ISD::SETLE;
8464 break;
8465 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008466 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008467 Opc = X86ISD::COMI;
8468 CC = ISD::SETGT;
8469 break;
8470 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008471 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008472 Opc = X86ISD::COMI;
8473 CC = ISD::SETGE;
8474 break;
8475 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008476 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008477 Opc = X86ISD::COMI;
8478 CC = ISD::SETNE;
8479 break;
8480 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008481 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008482 Opc = X86ISD::UCOMI;
8483 CC = ISD::SETEQ;
8484 break;
8485 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008486 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008487 Opc = X86ISD::UCOMI;
8488 CC = ISD::SETLT;
8489 break;
8490 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008491 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008492 Opc = X86ISD::UCOMI;
8493 CC = ISD::SETLE;
8494 break;
8495 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008496 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008497 Opc = X86ISD::UCOMI;
8498 CC = ISD::SETGT;
8499 break;
8500 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008501 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008502 Opc = X86ISD::UCOMI;
8503 CC = ISD::SETGE;
8504 break;
8505 case Intrinsic::x86_sse_ucomineq_ss:
8506 case Intrinsic::x86_sse2_ucomineq_sd:
8507 Opc = X86ISD::UCOMI;
8508 CC = ISD::SETNE;
8509 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008510 }
Evan Cheng734503b2006-09-11 02:19:56 +00008511
Dan Gohman475871a2008-07-27 21:46:04 +00008512 SDValue LHS = Op.getOperand(1);
8513 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008514 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008515 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8517 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8518 DAG.getConstant(X86CC, MVT::i8), Cond);
8519 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008520 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008521 // ptest and testp intrinsics. The intrinsic these come from are designed to
8522 // return an integer value, not just an instruction so lower it to the ptest
8523 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008524 case Intrinsic::x86_sse41_ptestz:
8525 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008526 case Intrinsic::x86_sse41_ptestnzc:
8527 case Intrinsic::x86_avx_ptestz_256:
8528 case Intrinsic::x86_avx_ptestc_256:
8529 case Intrinsic::x86_avx_ptestnzc_256:
8530 case Intrinsic::x86_avx_vtestz_ps:
8531 case Intrinsic::x86_avx_vtestc_ps:
8532 case Intrinsic::x86_avx_vtestnzc_ps:
8533 case Intrinsic::x86_avx_vtestz_pd:
8534 case Intrinsic::x86_avx_vtestc_pd:
8535 case Intrinsic::x86_avx_vtestnzc_pd:
8536 case Intrinsic::x86_avx_vtestz_ps_256:
8537 case Intrinsic::x86_avx_vtestc_ps_256:
8538 case Intrinsic::x86_avx_vtestnzc_ps_256:
8539 case Intrinsic::x86_avx_vtestz_pd_256:
8540 case Intrinsic::x86_avx_vtestc_pd_256:
8541 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8542 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008543 unsigned X86CC = 0;
8544 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008545 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008546 case Intrinsic::x86_avx_vtestz_ps:
8547 case Intrinsic::x86_avx_vtestz_pd:
8548 case Intrinsic::x86_avx_vtestz_ps_256:
8549 case Intrinsic::x86_avx_vtestz_pd_256:
8550 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008551 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008552 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008553 // ZF = 1
8554 X86CC = X86::COND_E;
8555 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008556 case Intrinsic::x86_avx_vtestc_ps:
8557 case Intrinsic::x86_avx_vtestc_pd:
8558 case Intrinsic::x86_avx_vtestc_ps_256:
8559 case Intrinsic::x86_avx_vtestc_pd_256:
8560 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008561 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008562 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008563 // CF = 1
8564 X86CC = X86::COND_B;
8565 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008566 case Intrinsic::x86_avx_vtestnzc_ps:
8567 case Intrinsic::x86_avx_vtestnzc_pd:
8568 case Intrinsic::x86_avx_vtestnzc_ps_256:
8569 case Intrinsic::x86_avx_vtestnzc_pd_256:
8570 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008571 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008572 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008573 // ZF and CF = 0
8574 X86CC = X86::COND_A;
8575 break;
8576 }
Eric Christopherfd179292009-08-27 18:07:15 +00008577
Eric Christopher71c67532009-07-29 00:28:05 +00008578 SDValue LHS = Op.getOperand(1);
8579 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008580 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8581 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008582 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8583 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8584 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008585 }
Evan Cheng5759f972008-05-04 09:15:50 +00008586
8587 // Fix vector shift instructions where the last operand is a non-immediate
8588 // i32 value.
8589 case Intrinsic::x86_sse2_pslli_w:
8590 case Intrinsic::x86_sse2_pslli_d:
8591 case Intrinsic::x86_sse2_pslli_q:
8592 case Intrinsic::x86_sse2_psrli_w:
8593 case Intrinsic::x86_sse2_psrli_d:
8594 case Intrinsic::x86_sse2_psrli_q:
8595 case Intrinsic::x86_sse2_psrai_w:
8596 case Intrinsic::x86_sse2_psrai_d:
8597 case Intrinsic::x86_mmx_pslli_w:
8598 case Intrinsic::x86_mmx_pslli_d:
8599 case Intrinsic::x86_mmx_pslli_q:
8600 case Intrinsic::x86_mmx_psrli_w:
8601 case Intrinsic::x86_mmx_psrli_d:
8602 case Intrinsic::x86_mmx_psrli_q:
8603 case Intrinsic::x86_mmx_psrai_w:
8604 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008605 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008606 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008607 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008608
8609 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008610 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008611 switch (IntNo) {
8612 case Intrinsic::x86_sse2_pslli_w:
8613 NewIntNo = Intrinsic::x86_sse2_psll_w;
8614 break;
8615 case Intrinsic::x86_sse2_pslli_d:
8616 NewIntNo = Intrinsic::x86_sse2_psll_d;
8617 break;
8618 case Intrinsic::x86_sse2_pslli_q:
8619 NewIntNo = Intrinsic::x86_sse2_psll_q;
8620 break;
8621 case Intrinsic::x86_sse2_psrli_w:
8622 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8623 break;
8624 case Intrinsic::x86_sse2_psrli_d:
8625 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8626 break;
8627 case Intrinsic::x86_sse2_psrli_q:
8628 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8629 break;
8630 case Intrinsic::x86_sse2_psrai_w:
8631 NewIntNo = Intrinsic::x86_sse2_psra_w;
8632 break;
8633 case Intrinsic::x86_sse2_psrai_d:
8634 NewIntNo = Intrinsic::x86_sse2_psra_d;
8635 break;
8636 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008637 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008638 switch (IntNo) {
8639 case Intrinsic::x86_mmx_pslli_w:
8640 NewIntNo = Intrinsic::x86_mmx_psll_w;
8641 break;
8642 case Intrinsic::x86_mmx_pslli_d:
8643 NewIntNo = Intrinsic::x86_mmx_psll_d;
8644 break;
8645 case Intrinsic::x86_mmx_pslli_q:
8646 NewIntNo = Intrinsic::x86_mmx_psll_q;
8647 break;
8648 case Intrinsic::x86_mmx_psrli_w:
8649 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8650 break;
8651 case Intrinsic::x86_mmx_psrli_d:
8652 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8653 break;
8654 case Intrinsic::x86_mmx_psrli_q:
8655 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8656 break;
8657 case Intrinsic::x86_mmx_psrai_w:
8658 NewIntNo = Intrinsic::x86_mmx_psra_w;
8659 break;
8660 case Intrinsic::x86_mmx_psrai_d:
8661 NewIntNo = Intrinsic::x86_mmx_psra_d;
8662 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008663 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008664 }
8665 break;
8666 }
8667 }
Mon P Wangefa42202009-09-03 19:56:25 +00008668
8669 // The vector shift intrinsics with scalars uses 32b shift amounts but
8670 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8671 // to be zero.
8672 SDValue ShOps[4];
8673 ShOps[0] = ShAmt;
8674 ShOps[1] = DAG.getConstant(0, MVT::i32);
8675 if (ShAmtVT == MVT::v4i32) {
8676 ShOps[2] = DAG.getUNDEF(MVT::i32);
8677 ShOps[3] = DAG.getUNDEF(MVT::i32);
8678 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8679 } else {
8680 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008681// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008682 }
8683
Owen Andersone50ed302009-08-10 22:56:29 +00008684 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008685 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008686 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008687 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008688 Op.getOperand(1), ShAmt);
8689 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008690 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008691}
Evan Cheng72261582005-12-20 06:22:03 +00008692
Dan Gohmand858e902010-04-17 15:26:15 +00008693SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8694 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008695 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8696 MFI->setReturnAddressIsTaken(true);
8697
Bill Wendling64e87322009-01-16 19:25:27 +00008698 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008699 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008700
8701 if (Depth > 0) {
8702 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8703 SDValue Offset =
8704 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008705 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008706 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008707 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008708 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008709 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008710 }
8711
8712 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008713 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008714 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008715 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008716}
8717
Dan Gohmand858e902010-04-17 15:26:15 +00008718SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008719 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8720 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008721
Owen Andersone50ed302009-08-10 22:56:29 +00008722 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008723 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008724 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8725 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008726 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008727 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008728 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8729 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008730 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008731 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008732}
8733
Dan Gohman475871a2008-07-27 21:46:04 +00008734SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008735 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008736 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008737}
8738
Dan Gohmand858e902010-04-17 15:26:15 +00008739SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008740 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008741 SDValue Chain = Op.getOperand(0);
8742 SDValue Offset = Op.getOperand(1);
8743 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008744 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008745
Dan Gohmand8816272010-08-11 18:14:00 +00008746 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8747 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8748 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008749 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008750
Dan Gohmand8816272010-08-11 18:14:00 +00008751 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8752 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008753 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008754 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8755 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008756 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008757 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008758
Dale Johannesene4d209d2009-02-03 20:21:25 +00008759 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008760 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008761 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008762}
8763
Dan Gohman475871a2008-07-27 21:46:04 +00008764SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008765 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008766 SDValue Root = Op.getOperand(0);
8767 SDValue Trmp = Op.getOperand(1); // trampoline
8768 SDValue FPtr = Op.getOperand(2); // nested function
8769 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008770 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008771
Dan Gohman69de1932008-02-06 22:27:42 +00008772 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008773
8774 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008775 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008776
8777 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008778 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8779 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008780
Evan Cheng0e6a0522011-07-18 20:57:22 +00008781 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
8782 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008783
8784 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8785
8786 // Load the pointer to the nested function into R11.
8787 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008788 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008789 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008790 Addr, MachinePointerInfo(TrmpAddr),
8791 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008792
Owen Anderson825b72b2009-08-11 20:47:22 +00008793 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8794 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008795 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8796 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008797 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008798
8799 // Load the 'nest' parameter value into R10.
8800 // R10 is specified in X86CallingConv.td
8801 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008802 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8803 DAG.getConstant(10, MVT::i64));
8804 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008805 Addr, MachinePointerInfo(TrmpAddr, 10),
8806 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008807
Owen Anderson825b72b2009-08-11 20:47:22 +00008808 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8809 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008810 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8811 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008812 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008813
8814 // Jump to the nested function.
8815 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008816 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8817 DAG.getConstant(20, MVT::i64));
8818 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008819 Addr, MachinePointerInfo(TrmpAddr, 20),
8820 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008821
8822 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008823 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8824 DAG.getConstant(22, MVT::i64));
8825 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008826 MachinePointerInfo(TrmpAddr, 22),
8827 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008828
Dan Gohman475871a2008-07-27 21:46:04 +00008829 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008830 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008831 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008832 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008833 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008834 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008835 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008836 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008837
8838 switch (CC) {
8839 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008840 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008841 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008842 case CallingConv::X86_StdCall: {
8843 // Pass 'nest' parameter in ECX.
8844 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008845 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008846
8847 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008848 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008849 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008850
Chris Lattner58d74912008-03-12 17:45:29 +00008851 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008852 unsigned InRegCount = 0;
8853 unsigned Idx = 1;
8854
8855 for (FunctionType::param_iterator I = FTy->param_begin(),
8856 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008857 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008858 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008859 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008860
8861 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008862 report_fatal_error("Nest register in use - reduce number of inreg"
8863 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008864 }
8865 }
8866 break;
8867 }
8868 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008869 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008870 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008871 // Pass 'nest' parameter in EAX.
8872 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008873 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008874 break;
8875 }
8876
Dan Gohman475871a2008-07-27 21:46:04 +00008877 SDValue OutChains[4];
8878 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008879
Owen Anderson825b72b2009-08-11 20:47:22 +00008880 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8881 DAG.getConstant(10, MVT::i32));
8882 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008883
Chris Lattnera62fe662010-02-05 19:20:30 +00008884 // This is storing the opcode for MOV32ri.
8885 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00008886 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008887 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008888 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008889 Trmp, MachinePointerInfo(TrmpAddr),
8890 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008891
Owen Anderson825b72b2009-08-11 20:47:22 +00008892 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8893 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008894 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8895 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008896 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008897
Chris Lattnera62fe662010-02-05 19:20:30 +00008898 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008899 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8900 DAG.getConstant(5, MVT::i32));
8901 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008902 MachinePointerInfo(TrmpAddr, 5),
8903 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008904
Owen Anderson825b72b2009-08-11 20:47:22 +00008905 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8906 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008907 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8908 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008909 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008910
Dan Gohman475871a2008-07-27 21:46:04 +00008911 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008912 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008913 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008914 }
8915}
8916
Dan Gohmand858e902010-04-17 15:26:15 +00008917SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8918 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008919 /*
8920 The rounding mode is in bits 11:10 of FPSR, and has the following
8921 settings:
8922 00 Round to nearest
8923 01 Round to -inf
8924 10 Round to +inf
8925 11 Round to 0
8926
8927 FLT_ROUNDS, on the other hand, expects the following:
8928 -1 Undefined
8929 0 Round to 0
8930 1 Round to nearest
8931 2 Round to +inf
8932 3 Round to -inf
8933
8934 To perform the conversion, we do:
8935 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8936 */
8937
8938 MachineFunction &MF = DAG.getMachineFunction();
8939 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00008940 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008941 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008942 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008943 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008944
8945 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008946 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008947 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008948
Michael J. Spencerec38de22010-10-10 22:04:20 +00008949
Chris Lattner2156b792010-09-22 01:11:26 +00008950 MachineMemOperand *MMO =
8951 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8952 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008953
Chris Lattner2156b792010-09-22 01:11:26 +00008954 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8955 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8956 DAG.getVTList(MVT::Other),
8957 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008958
8959 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008960 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008961 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008962
8963 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008964 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008965 DAG.getNode(ISD::SRL, DL, MVT::i16,
8966 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008967 CWD, DAG.getConstant(0x800, MVT::i16)),
8968 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008969 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008970 DAG.getNode(ISD::SRL, DL, MVT::i16,
8971 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008972 CWD, DAG.getConstant(0x400, MVT::i16)),
8973 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008974
Dan Gohman475871a2008-07-27 21:46:04 +00008975 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008976 DAG.getNode(ISD::AND, DL, MVT::i16,
8977 DAG.getNode(ISD::ADD, DL, MVT::i16,
8978 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008979 DAG.getConstant(1, MVT::i16)),
8980 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008981
8982
Duncan Sands83ec4b62008-06-06 12:08:01 +00008983 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008984 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008985}
8986
Dan Gohmand858e902010-04-17 15:26:15 +00008987SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008988 EVT VT = Op.getValueType();
8989 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008990 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008991 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008992
8993 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008994 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008995 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008996 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008997 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008998 }
Evan Cheng18efe262007-12-14 02:13:44 +00008999
Evan Cheng152804e2007-12-14 08:30:15 +00009000 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009001 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009002 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009003
9004 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009005 SDValue Ops[] = {
9006 Op,
9007 DAG.getConstant(NumBits+NumBits-1, OpVT),
9008 DAG.getConstant(X86::COND_E, MVT::i8),
9009 Op.getValue(1)
9010 };
9011 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009012
9013 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009014 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009015
Owen Anderson825b72b2009-08-11 20:47:22 +00009016 if (VT == MVT::i8)
9017 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009018 return Op;
9019}
9020
Dan Gohmand858e902010-04-17 15:26:15 +00009021SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009022 EVT VT = Op.getValueType();
9023 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009024 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009025 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009026
9027 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009028 if (VT == MVT::i8) {
9029 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009030 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009031 }
Evan Cheng152804e2007-12-14 08:30:15 +00009032
9033 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009034 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009035 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009036
9037 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009038 SDValue Ops[] = {
9039 Op,
9040 DAG.getConstant(NumBits, OpVT),
9041 DAG.getConstant(X86::COND_E, MVT::i8),
9042 Op.getValue(1)
9043 };
9044 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009045
Owen Anderson825b72b2009-08-11 20:47:22 +00009046 if (VT == MVT::i8)
9047 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009048 return Op;
9049}
9050
Dan Gohmand858e902010-04-17 15:26:15 +00009051SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009052 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009053 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009054 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009055
Mon P Wangaf9b9522008-12-18 21:42:19 +00009056 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9057 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9058 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9059 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9060 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9061 //
9062 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9063 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9064 // return AloBlo + AloBhi + AhiBlo;
9065
9066 SDValue A = Op.getOperand(0);
9067 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009068
Dale Johannesene4d209d2009-02-03 20:21:25 +00009069 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009070 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9071 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009072 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009073 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9074 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009076 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009077 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009078 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009079 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009080 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009081 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009082 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009083 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009084 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9086 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009087 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9089 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009090 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9091 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009092 return Res;
9093}
9094
Nadav Rotem43012222011-05-11 08:12:09 +00009095SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9096
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009097 EVT VT = Op.getValueType();
9098 DebugLoc dl = Op.getDebugLoc();
9099 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009100 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009101
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009102 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009103
Nadav Rotem43012222011-05-11 08:12:09 +00009104 // Must have SSE2.
9105 if (!Subtarget->hasSSE2()) return SDValue();
Nate Begeman51409212010-07-28 00:21:48 +00009106
Nadav Rotem43012222011-05-11 08:12:09 +00009107 // Optimize shl/srl/sra with constant shift amount.
9108 if (isSplatVector(Amt.getNode())) {
9109 SDValue SclrAmt = Amt->getOperand(0);
9110 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9111 uint64_t ShiftAmt = C->getZExtValue();
9112
9113 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9114 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9115 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9116 R, DAG.getConstant(ShiftAmt, MVT::i32));
9117
9118 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9119 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9120 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9121 R, DAG.getConstant(ShiftAmt, MVT::i32));
9122
9123 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9124 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9125 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9126 R, DAG.getConstant(ShiftAmt, MVT::i32));
9127
9128 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9129 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9130 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9131 R, DAG.getConstant(ShiftAmt, MVT::i32));
9132
9133 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9134 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9135 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9136 R, DAG.getConstant(ShiftAmt, MVT::i32));
9137
9138 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9139 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9140 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9141 R, DAG.getConstant(ShiftAmt, MVT::i32));
9142
9143 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9144 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9145 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9146 R, DAG.getConstant(ShiftAmt, MVT::i32));
9147
9148 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9149 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9150 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9151 R, DAG.getConstant(ShiftAmt, MVT::i32));
9152 }
9153 }
9154
9155 // Lower SHL with variable shift amount.
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009156 // Cannot lower SHL without SSE2 or later.
9157 if (!Subtarget->hasSSE2()) return SDValue();
Nadav Rotem43012222011-05-11 08:12:09 +00009158
9159 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009160 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9161 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9162 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9163
9164 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009165
Nate Begeman51409212010-07-28 00:21:48 +00009166 std::vector<Constant*> CV(4, CI);
9167 Constant *C = ConstantVector::get(CV);
9168 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9169 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009170 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009171 false, false, 16);
9172
9173 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009174 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009175 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9176 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9177 }
Nadav Rotem43012222011-05-11 08:12:09 +00009178 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009179 // a = a << 5;
9180 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9181 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9182 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9183
9184 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9185 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9186
9187 std::vector<Constant*> CVM1(16, CM1);
9188 std::vector<Constant*> CVM2(16, CM2);
9189 Constant *C = ConstantVector::get(CVM1);
9190 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9191 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009192 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009193 false, false, 16);
9194
9195 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9196 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9197 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9198 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9199 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009200 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009201 // a += a
9202 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009203
Nate Begeman51409212010-07-28 00:21:48 +00009204 C = ConstantVector::get(CVM2);
9205 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9206 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009207 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009208 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009209
Nate Begeman51409212010-07-28 00:21:48 +00009210 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9211 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9212 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9213 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9214 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009215 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009216 // a += a
9217 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009218
Nate Begeman51409212010-07-28 00:21:48 +00009219 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009220 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009221 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9222 return R;
9223 }
9224 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009225}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009226
Dan Gohmand858e902010-04-17 15:26:15 +00009227SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009228 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9229 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009230 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9231 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009232 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009233 SDValue LHS = N->getOperand(0);
9234 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009235 unsigned BaseOp = 0;
9236 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009237 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009238 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009239 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009240 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009241 // A subtract of one will be selected as a INC. Note that INC doesn't
9242 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9244 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009245 BaseOp = X86ISD::INC;
9246 Cond = X86::COND_O;
9247 break;
9248 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009249 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009250 Cond = X86::COND_O;
9251 break;
9252 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009253 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009254 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009255 break;
9256 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009257 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9258 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9260 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009261 BaseOp = X86ISD::DEC;
9262 Cond = X86::COND_O;
9263 break;
9264 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009265 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009266 Cond = X86::COND_O;
9267 break;
9268 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009269 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009270 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009271 break;
9272 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009273 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009274 Cond = X86::COND_O;
9275 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009276 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9277 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9278 MVT::i32);
9279 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009280
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009281 SDValue SetCC =
9282 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9283 DAG.getConstant(X86::COND_O, MVT::i32),
9284 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009285
Dan Gohman6e5fda22011-07-22 18:45:15 +00009286 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009287 }
Bill Wendling74c37652008-12-09 22:08:41 +00009288 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009289
Bill Wendling61edeb52008-12-02 01:06:39 +00009290 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009291 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009292 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009293
Bill Wendling61edeb52008-12-02 01:06:39 +00009294 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009295 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9296 DAG.getConstant(Cond, MVT::i32),
9297 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009298
Dan Gohman6e5fda22011-07-22 18:45:15 +00009299 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009300}
9301
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009302SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9303 DebugLoc dl = Op.getDebugLoc();
9304 SDNode* Node = Op.getNode();
9305 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9306 EVT VT = Node->getValueType(0);
9307
9308 if (Subtarget->hasSSE2() && VT.isVector()) {
9309 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9310 ExtraVT.getScalarType().getSizeInBits();
9311 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9312
9313 unsigned SHLIntrinsicsID = 0;
9314 unsigned SRAIntrinsicsID = 0;
9315 switch (VT.getSimpleVT().SimpleTy) {
9316 default:
9317 return SDValue();
9318 case MVT::v2i64: {
9319 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9320 SRAIntrinsicsID = 0;
9321 break;
9322 }
9323 case MVT::v4i32: {
9324 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9325 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9326 break;
9327 }
9328 case MVT::v8i16: {
9329 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9330 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9331 break;
9332 }
9333 }
9334
9335 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9336 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9337 Node->getOperand(0), ShAmt);
9338
9339 // In case of 1 bit sext, no need to shr
9340 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9341
9342 if (SRAIntrinsicsID) {
9343 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9344 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9345 Tmp1, ShAmt);
9346 }
9347 return Tmp1;
9348 }
9349
9350 return SDValue();
9351}
9352
9353
Eric Christopher9a9d2752010-07-22 02:48:34 +00009354SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9355 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009356
Eric Christopher77ed1352011-07-08 00:04:56 +00009357 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9358 // There isn't any reason to disable it if the target processor supports it.
9359 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009360 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009361 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009362 SDValue Ops[] = {
9363 DAG.getRegister(X86::ESP, MVT::i32), // Base
9364 DAG.getTargetConstant(1, MVT::i8), // Scale
9365 DAG.getRegister(0, MVT::i32), // Index
9366 DAG.getTargetConstant(0, MVT::i32), // Disp
9367 DAG.getRegister(0, MVT::i32), // Segment.
9368 Zero,
9369 Chain
9370 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009371 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009372 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9373 array_lengthof(Ops));
9374 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009375 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009376
Eric Christopher9a9d2752010-07-22 02:48:34 +00009377 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009378 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009379 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009380
Chris Lattner132929a2010-08-14 17:26:09 +00009381 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9382 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9383 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9384 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009385
Chris Lattner132929a2010-08-14 17:26:09 +00009386 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9387 if (!Op1 && !Op2 && !Op3 && Op4)
9388 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009389
Chris Lattner132929a2010-08-14 17:26:09 +00009390 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9391 if (Op1 && !Op2 && !Op3 && !Op4)
9392 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009393
9394 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009395 // (MFENCE)>;
9396 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009397}
9398
Eli Friedman14648462011-07-27 22:21:52 +00009399SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
9400 SelectionDAG &DAG) const {
9401 DebugLoc dl = Op.getDebugLoc();
9402 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
9403 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
9404 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
9405 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
9406
9407 // The only fence that needs an instruction is a sequentially-consistent
9408 // cross-thread fence.
9409 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
9410 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
9411 // no-sse2). There isn't any reason to disable it if the target processor
9412 // supports it.
9413 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
9414 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
9415
9416 SDValue Chain = Op.getOperand(0);
9417 SDValue Zero = DAG.getConstant(0, MVT::i32);
9418 SDValue Ops[] = {
9419 DAG.getRegister(X86::ESP, MVT::i32), // Base
9420 DAG.getTargetConstant(1, MVT::i8), // Scale
9421 DAG.getRegister(0, MVT::i32), // Index
9422 DAG.getTargetConstant(0, MVT::i32), // Disp
9423 DAG.getRegister(0, MVT::i32), // Segment.
9424 Zero,
9425 Chain
9426 };
9427 SDNode *Res =
9428 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9429 array_lengthof(Ops));
9430 return SDValue(Res, 0);
9431 }
9432
9433 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
9434 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
9435}
9436
9437
Dan Gohmand858e902010-04-17 15:26:15 +00009438SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009439 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009440 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009441 unsigned Reg = 0;
9442 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009443 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009444 default:
9445 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009446 case MVT::i8: Reg = X86::AL; size = 1; break;
9447 case MVT::i16: Reg = X86::AX; size = 2; break;
9448 case MVT::i32: Reg = X86::EAX; size = 4; break;
9449 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009450 assert(Subtarget->is64Bit() && "Node not type legal!");
9451 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009452 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009453 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009454 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009455 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009456 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009457 Op.getOperand(1),
9458 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009459 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009460 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009461 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009462 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9463 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9464 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009465 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009466 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009467 return cpOut;
9468}
9469
Duncan Sands1607f052008-12-01 11:39:25 +00009470SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009471 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009472 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009473 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009474 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009475 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009476 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009477 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9478 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009479 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009480 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9481 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009482 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009483 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009484 rdx.getValue(1)
9485 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009486 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009487}
9488
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009489SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009490 SelectionDAG &DAG) const {
9491 EVT SrcVT = Op.getOperand(0).getValueType();
9492 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009493 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9494 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009495 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009496 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009497 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009498 // i64 <=> MMX conversions are Legal.
9499 if (SrcVT==MVT::i64 && DstVT.isVector())
9500 return Op;
9501 if (DstVT==MVT::i64 && SrcVT.isVector())
9502 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009503 // MMX <=> MMX conversions are Legal.
9504 if (SrcVT.isVector() && DstVT.isVector())
9505 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009506 // All other conversions need to be expanded.
9507 return SDValue();
9508}
Chris Lattner5b856542010-12-20 00:59:46 +00009509
Dan Gohmand858e902010-04-17 15:26:15 +00009510SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009511 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009512 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009513 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009514 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009515 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009516 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009517 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009518 Node->getOperand(0),
9519 Node->getOperand(1), negOp,
9520 cast<AtomicSDNode>(Node)->getSrcValue(),
9521 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00009522}
9523
Chris Lattner5b856542010-12-20 00:59:46 +00009524static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9525 EVT VT = Op.getNode()->getValueType(0);
9526
9527 // Let legalize expand this if it isn't a legal type yet.
9528 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9529 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009530
Chris Lattner5b856542010-12-20 00:59:46 +00009531 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009532
Chris Lattner5b856542010-12-20 00:59:46 +00009533 unsigned Opc;
9534 bool ExtraOp = false;
9535 switch (Op.getOpcode()) {
9536 default: assert(0 && "Invalid code");
9537 case ISD::ADDC: Opc = X86ISD::ADD; break;
9538 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9539 case ISD::SUBC: Opc = X86ISD::SUB; break;
9540 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9541 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009542
Chris Lattner5b856542010-12-20 00:59:46 +00009543 if (!ExtraOp)
9544 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9545 Op.getOperand(1));
9546 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9547 Op.getOperand(1), Op.getOperand(2));
9548}
9549
Evan Cheng0db9fe62006-04-25 20:13:52 +00009550/// LowerOperation - Provide custom lowering hooks for some operations.
9551///
Dan Gohmand858e902010-04-17 15:26:15 +00009552SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009553 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009554 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009555 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009556 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +00009557 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009558 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9559 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009560 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009561 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009562 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9563 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9564 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009565 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009566 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009567 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9568 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9569 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009570 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009571 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009572 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009573 case ISD::SHL_PARTS:
9574 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009575 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009576 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009577 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009578 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009579 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009580 case ISD::FABS: return LowerFABS(Op, DAG);
9581 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009582 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009583 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009584 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009585 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009586 case ISD::SELECT: return LowerSELECT(Op, DAG);
9587 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009588 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009589 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009590 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009591 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009592 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009593 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9594 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009595 case ISD::FRAME_TO_ARGS_OFFSET:
9596 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009597 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009598 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009599 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009600 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009601 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9602 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009603 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009604 case ISD::SRA:
9605 case ISD::SRL:
9606 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009607 case ISD::SADDO:
9608 case ISD::UADDO:
9609 case ISD::SSUBO:
9610 case ISD::USUBO:
9611 case ISD::SMULO:
9612 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009613 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009614 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009615 case ISD::ADDC:
9616 case ISD::ADDE:
9617 case ISD::SUBC:
9618 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009619 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009620}
9621
Duncan Sands1607f052008-12-01 11:39:25 +00009622void X86TargetLowering::
9623ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009624 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009625 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009626 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009627 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009628
9629 SDValue Chain = Node->getOperand(0);
9630 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009631 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009632 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009633 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009634 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009635 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009636 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009637 SDValue Result =
9638 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9639 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009640 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009641 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009642 Results.push_back(Result.getValue(2));
9643}
9644
Duncan Sands126d9072008-07-04 11:47:58 +00009645/// ReplaceNodeResults - Replace a node with an illegal result type
9646/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009647void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9648 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009649 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009650 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009651 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009652 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009653 assert(false && "Do not know how to custom type legalize this operation!");
9654 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009655 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009656 case ISD::ADDC:
9657 case ISD::ADDE:
9658 case ISD::SUBC:
9659 case ISD::SUBE:
9660 // We don't want to expand or promote these.
9661 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009662 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009663 std::pair<SDValue,SDValue> Vals =
9664 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009665 SDValue FIST = Vals.first, StackSlot = Vals.second;
9666 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009667 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009668 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009669 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9670 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009671 }
9672 return;
9673 }
9674 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009675 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009676 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009677 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009678 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009679 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009681 eax.getValue(2));
9682 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9683 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009684 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009685 Results.push_back(edx.getValue(1));
9686 return;
9687 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009688 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009689 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009690 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009691 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9693 DAG.getConstant(0, MVT::i32));
9694 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9695 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009696 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9697 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009698 cpInL.getValue(1));
9699 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009700 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9701 DAG.getConstant(0, MVT::i32));
9702 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9703 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009704 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009705 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009706 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009707 swapInL.getValue(1));
9708 SDValue Ops[] = { swapInH.getValue(0),
9709 N->getOperand(1),
9710 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009711 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009712 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9713 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9714 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009715 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009717 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009719 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009720 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009721 Results.push_back(cpOutH.getValue(1));
9722 return;
9723 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009724 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009725 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9726 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009727 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009728 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9729 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009730 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009731 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9732 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009733 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009734 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9735 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009736 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009737 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9738 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009739 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009740 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9741 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009742 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009743 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9744 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009745 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009746}
9747
Evan Cheng72261582005-12-20 06:22:03 +00009748const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9749 switch (Opcode) {
9750 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009751 case X86ISD::BSF: return "X86ISD::BSF";
9752 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009753 case X86ISD::SHLD: return "X86ISD::SHLD";
9754 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009755 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009756 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009757 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009758 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009759 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009760 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009761 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9762 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9763 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009764 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009765 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009766 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009767 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009768 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009769 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009770 case X86ISD::COMI: return "X86ISD::COMI";
9771 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009772 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009773 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +00009774 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
9775 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +00009776 case X86ISD::CMOV: return "X86ISD::CMOV";
9777 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009778 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009779 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9780 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009781 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009782 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009783 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009784 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009785 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009786 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9787 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009788 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009789 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +00009790 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +00009791 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9792 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9793 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009794 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009795 case X86ISD::FMAX: return "X86ISD::FMAX";
9796 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009797 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9798 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009799 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009800 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009801 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009802 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009803 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009804 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9805 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009806 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9807 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9808 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9809 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9810 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9811 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009812 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9813 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009814 case X86ISD::VSHL: return "X86ISD::VSHL";
9815 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009816 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9817 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9818 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9819 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9820 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9821 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9822 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9823 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9824 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9825 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009826 case X86ISD::ADD: return "X86ISD::ADD";
9827 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009828 case X86ISD::ADC: return "X86ISD::ADC";
9829 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009830 case X86ISD::SMUL: return "X86ISD::SMUL";
9831 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009832 case X86ISD::INC: return "X86ISD::INC";
9833 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009834 case X86ISD::OR: return "X86ISD::OR";
9835 case X86ISD::XOR: return "X86ISD::XOR";
9836 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009837 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009838 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009839 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009840 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9841 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9842 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9843 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9844 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9845 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9846 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9847 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9848 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009849 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009850 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009851 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009852 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9853 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009854 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9855 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9856 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9857 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9858 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9859 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9860 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9861 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9862 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +00009863 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009864 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9865 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9866 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9867 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9868 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9869 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9870 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9871 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9872 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9873 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00009874 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
9875 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
9876 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
9877 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009878 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009879 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009880 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +00009881 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +00009882 }
9883}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009884
Chris Lattnerc9addb72007-03-30 23:15:24 +00009885// isLegalAddressingMode - Return true if the addressing mode represented
9886// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009887bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009888 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00009889 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009890 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009891 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009892
Chris Lattnerc9addb72007-03-30 23:15:24 +00009893 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009894 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009895 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009896
Chris Lattnerc9addb72007-03-30 23:15:24 +00009897 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009898 unsigned GVFlags =
9899 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009900
Chris Lattnerdfed4132009-07-10 07:38:24 +00009901 // If a reference to this global requires an extra load, we can't fold it.
9902 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009903 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009904
Chris Lattnerdfed4132009-07-10 07:38:24 +00009905 // If BaseGV requires a register for the PIC base, we cannot also have a
9906 // BaseReg specified.
9907 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009908 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009909
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009910 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009911 if ((M != CodeModel::Small || R != Reloc::Static) &&
9912 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009913 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009915
Chris Lattnerc9addb72007-03-30 23:15:24 +00009916 switch (AM.Scale) {
9917 case 0:
9918 case 1:
9919 case 2:
9920 case 4:
9921 case 8:
9922 // These scales always work.
9923 break;
9924 case 3:
9925 case 5:
9926 case 9:
9927 // These scales are formed with basereg+scalereg. Only accept if there is
9928 // no basereg yet.
9929 if (AM.HasBaseReg)
9930 return false;
9931 break;
9932 default: // Other stuff never works.
9933 return false;
9934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009935
Chris Lattnerc9addb72007-03-30 23:15:24 +00009936 return true;
9937}
9938
9939
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009940bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009941 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009942 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009943 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9944 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009945 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009946 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009947 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009948}
9949
Owen Andersone50ed302009-08-10 22:56:29 +00009950bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009951 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009952 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009953 unsigned NumBits1 = VT1.getSizeInBits();
9954 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009955 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009956 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009957 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009958}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009959
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009960bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009961 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009962 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009963}
9964
Owen Andersone50ed302009-08-10 22:56:29 +00009965bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009966 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009968}
9969
Owen Andersone50ed302009-08-10 22:56:29 +00009970bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009971 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009973}
9974
Evan Cheng60c07e12006-07-05 22:17:51 +00009975/// isShuffleMaskLegal - Targets can use this to indicate that they only
9976/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9977/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9978/// are assumed to be legal.
9979bool
Eric Christopherfd179292009-08-27 18:07:15 +00009980X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009981 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009982 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009983 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009984 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009985
Nate Begemana09008b2009-10-19 02:17:23 +00009986 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009987 return (VT.getVectorNumElements() == 2 ||
9988 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9989 isMOVLMask(M, VT) ||
9990 isSHUFPMask(M, VT) ||
9991 isPSHUFDMask(M, VT) ||
9992 isPSHUFHWMask(M, VT) ||
9993 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009994 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009995 isUNPCKLMask(M, VT) ||
9996 isUNPCKHMask(M, VT) ||
9997 isUNPCKL_v_undef_Mask(M, VT) ||
9998 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009999}
10000
Dan Gohman7d8143f2008-04-09 20:09:42 +000010001bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010002X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010003 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010004 unsigned NumElts = VT.getVectorNumElements();
10005 // FIXME: This collection of masks seems suspect.
10006 if (NumElts == 2)
10007 return true;
10008 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10009 return (isMOVLMask(Mask, VT) ||
10010 isCommutedMOVLMask(Mask, VT, true) ||
10011 isSHUFPMask(Mask, VT) ||
10012 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010013 }
10014 return false;
10015}
10016
10017//===----------------------------------------------------------------------===//
10018// X86 Scheduler Hooks
10019//===----------------------------------------------------------------------===//
10020
Mon P Wang63307c32008-05-05 19:05:59 +000010021// private utility function
10022MachineBasicBlock *
10023X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10024 MachineBasicBlock *MBB,
10025 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010026 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010027 unsigned LoadOpc,
10028 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010029 unsigned notOpc,
10030 unsigned EAXreg,
10031 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010032 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010033 // For the atomic bitwise operator, we generate
10034 // thisMBB:
10035 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010036 // ld t1 = [bitinstr.addr]
10037 // op t2 = t1, [bitinstr.val]
10038 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010039 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10040 // bz newMBB
10041 // fallthrough -->nextMBB
10042 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10043 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010044 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010045 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010046
Mon P Wang63307c32008-05-05 19:05:59 +000010047 /// First build the CFG
10048 MachineFunction *F = MBB->getParent();
10049 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010050 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10051 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10052 F->insert(MBBIter, newMBB);
10053 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010054
Dan Gohman14152b42010-07-06 20:24:04 +000010055 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10056 nextMBB->splice(nextMBB->begin(), thisMBB,
10057 llvm::next(MachineBasicBlock::iterator(bInstr)),
10058 thisMBB->end());
10059 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010060
Mon P Wang63307c32008-05-05 19:05:59 +000010061 // Update thisMBB to fall through to newMBB
10062 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010063
Mon P Wang63307c32008-05-05 19:05:59 +000010064 // newMBB jumps to itself and fall through to nextMBB
10065 newMBB->addSuccessor(nextMBB);
10066 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010067
Mon P Wang63307c32008-05-05 19:05:59 +000010068 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010069 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010070 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010071 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010072 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010073 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010074 int numArgs = bInstr->getNumOperands() - 1;
10075 for (int i=0; i < numArgs; ++i)
10076 argOpers[i] = &bInstr->getOperand(i+1);
10077
10078 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010079 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010080 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010081
Dale Johannesen140be2d2008-08-19 18:47:28 +000010082 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010083 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010084 for (int i=0; i <= lastAddrIndx; ++i)
10085 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010086
Dale Johannesen140be2d2008-08-19 18:47:28 +000010087 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010088 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010089 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010090 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010091 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010092 tt = t1;
10093
Dale Johannesen140be2d2008-08-19 18:47:28 +000010094 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010095 assert((argOpers[valArgIndx]->isReg() ||
10096 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010097 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010098 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010099 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010100 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010101 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010102 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010103 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010104
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010105 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010106 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010107
Dale Johannesene4d209d2009-02-03 20:21:25 +000010108 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010109 for (int i=0; i <= lastAddrIndx; ++i)
10110 (*MIB).addOperand(*argOpers[i]);
10111 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010112 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010113 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10114 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010115
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010116 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010117 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010118
Mon P Wang63307c32008-05-05 19:05:59 +000010119 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010120 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010121
Dan Gohman14152b42010-07-06 20:24:04 +000010122 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010123 return nextMBB;
10124}
10125
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010126// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010127MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010128X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10129 MachineBasicBlock *MBB,
10130 unsigned regOpcL,
10131 unsigned regOpcH,
10132 unsigned immOpcL,
10133 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010134 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010135 // For the atomic bitwise operator, we generate
10136 // thisMBB (instructions are in pairs, except cmpxchg8b)
10137 // ld t1,t2 = [bitinstr.addr]
10138 // newMBB:
10139 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10140 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010141 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010142 // mov ECX, EBX <- t5, t6
10143 // mov EAX, EDX <- t1, t2
10144 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10145 // mov t3, t4 <- EAX, EDX
10146 // bz newMBB
10147 // result in out1, out2
10148 // fallthrough -->nextMBB
10149
10150 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10151 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010152 const unsigned NotOpc = X86::NOT32r;
10153 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10154 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10155 MachineFunction::iterator MBBIter = MBB;
10156 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010157
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010158 /// First build the CFG
10159 MachineFunction *F = MBB->getParent();
10160 MachineBasicBlock *thisMBB = MBB;
10161 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10162 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10163 F->insert(MBBIter, newMBB);
10164 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010165
Dan Gohman14152b42010-07-06 20:24:04 +000010166 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10167 nextMBB->splice(nextMBB->begin(), thisMBB,
10168 llvm::next(MachineBasicBlock::iterator(bInstr)),
10169 thisMBB->end());
10170 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010171
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010172 // Update thisMBB to fall through to newMBB
10173 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010174
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010175 // newMBB jumps to itself and fall through to nextMBB
10176 newMBB->addSuccessor(nextMBB);
10177 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010178
Dale Johannesene4d209d2009-02-03 20:21:25 +000010179 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010180 // Insert instructions into newMBB based on incoming instruction
10181 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010182 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010183 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010184 MachineOperand& dest1Oper = bInstr->getOperand(0);
10185 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010186 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10187 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010188 argOpers[i] = &bInstr->getOperand(i+2);
10189
Dan Gohman71ea4e52010-05-14 21:01:44 +000010190 // We use some of the operands multiple times, so conservatively just
10191 // clear any kill flags that might be present.
10192 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10193 argOpers[i]->setIsKill(false);
10194 }
10195
Evan Chengad5b52f2010-01-08 19:14:57 +000010196 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010197 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010198
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010199 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010200 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010201 for (int i=0; i <= lastAddrIndx; ++i)
10202 (*MIB).addOperand(*argOpers[i]);
10203 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010204 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010205 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010206 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010207 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010208 MachineOperand newOp3 = *(argOpers[3]);
10209 if (newOp3.isImm())
10210 newOp3.setImm(newOp3.getImm()+4);
10211 else
10212 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010213 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010214 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010215
10216 // t3/4 are defined later, at the bottom of the loop
10217 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10218 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010219 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010220 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010221 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010222 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10223
Evan Cheng306b4ca2010-01-08 23:41:50 +000010224 // The subsequent operations should be using the destination registers of
10225 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010226 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010227 t1 = F->getRegInfo().createVirtualRegister(RC);
10228 t2 = F->getRegInfo().createVirtualRegister(RC);
10229 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10230 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010231 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010232 t1 = dest1Oper.getReg();
10233 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010234 }
10235
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010236 int valArgIndx = lastAddrIndx + 1;
10237 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010238 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010239 "invalid operand");
10240 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10241 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010242 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010243 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010244 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010245 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010246 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010247 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010248 (*MIB).addOperand(*argOpers[valArgIndx]);
10249 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010250 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010251 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010252 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010253 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010254 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010255 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010256 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010257 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010258 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010259 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010260
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010261 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010262 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010263 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010264 MIB.addReg(t2);
10265
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010266 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010267 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010268 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010269 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010270
Dale Johannesene4d209d2009-02-03 20:21:25 +000010271 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010272 for (int i=0; i <= lastAddrIndx; ++i)
10273 (*MIB).addOperand(*argOpers[i]);
10274
10275 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010276 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10277 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010278
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010279 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010280 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010281 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010282 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010283
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010284 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010285 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010286
Dan Gohman14152b42010-07-06 20:24:04 +000010287 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010288 return nextMBB;
10289}
10290
10291// private utility function
10292MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010293X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10294 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010295 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010296 // For the atomic min/max operator, we generate
10297 // thisMBB:
10298 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010299 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010300 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010301 // cmp t1, t2
10302 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010303 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010304 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10305 // bz newMBB
10306 // fallthrough -->nextMBB
10307 //
10308 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10309 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010310 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010311 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010312
Mon P Wang63307c32008-05-05 19:05:59 +000010313 /// First build the CFG
10314 MachineFunction *F = MBB->getParent();
10315 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010316 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10317 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10318 F->insert(MBBIter, newMBB);
10319 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010320
Dan Gohman14152b42010-07-06 20:24:04 +000010321 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10322 nextMBB->splice(nextMBB->begin(), thisMBB,
10323 llvm::next(MachineBasicBlock::iterator(mInstr)),
10324 thisMBB->end());
10325 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010326
Mon P Wang63307c32008-05-05 19:05:59 +000010327 // Update thisMBB to fall through to newMBB
10328 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010329
Mon P Wang63307c32008-05-05 19:05:59 +000010330 // newMBB jumps to newMBB and fall through to nextMBB
10331 newMBB->addSuccessor(nextMBB);
10332 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010333
Dale Johannesene4d209d2009-02-03 20:21:25 +000010334 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010335 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010336 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010337 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010338 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010339 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010340 int numArgs = mInstr->getNumOperands() - 1;
10341 for (int i=0; i < numArgs; ++i)
10342 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010343
Mon P Wang63307c32008-05-05 19:05:59 +000010344 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010345 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010346 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010347
Mon P Wangab3e7472008-05-05 22:56:23 +000010348 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010349 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010350 for (int i=0; i <= lastAddrIndx; ++i)
10351 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010352
Mon P Wang63307c32008-05-05 19:05:59 +000010353 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010354 assert((argOpers[valArgIndx]->isReg() ||
10355 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010356 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010357
10358 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010359 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010360 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010361 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010362 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010363 (*MIB).addOperand(*argOpers[valArgIndx]);
10364
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010365 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010366 MIB.addReg(t1);
10367
Dale Johannesene4d209d2009-02-03 20:21:25 +000010368 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010369 MIB.addReg(t1);
10370 MIB.addReg(t2);
10371
10372 // Generate movc
10373 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010374 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010375 MIB.addReg(t2);
10376 MIB.addReg(t1);
10377
10378 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010379 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010380 for (int i=0; i <= lastAddrIndx; ++i)
10381 (*MIB).addOperand(*argOpers[i]);
10382 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010383 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010384 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10385 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010386
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010387 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010388 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010389
Mon P Wang63307c32008-05-05 19:05:59 +000010390 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010391 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010392
Dan Gohman14152b42010-07-06 20:24:04 +000010393 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010394 return nextMBB;
10395}
10396
Eric Christopherf83a5de2009-08-27 18:08:16 +000010397// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010398// or XMM0_V32I8 in AVX all of this code can be replaced with that
10399// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010400MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010401X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010402 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010403 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10404 "Target must have SSE4.2 or AVX features enabled");
10405
Eric Christopherb120ab42009-08-18 22:50:32 +000010406 DebugLoc dl = MI->getDebugLoc();
10407 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010408 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010409 if (!Subtarget->hasAVX()) {
10410 if (memArg)
10411 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10412 else
10413 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10414 } else {
10415 if (memArg)
10416 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10417 else
10418 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10419 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010420
Eric Christopher41c902f2010-11-30 08:20:21 +000010421 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010422 for (unsigned i = 0; i < numArgs; ++i) {
10423 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010424 if (!(Op.isReg() && Op.isImplicit()))
10425 MIB.addOperand(Op);
10426 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010427 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010428 .addReg(X86::XMM0);
10429
Dan Gohman14152b42010-07-06 20:24:04 +000010430 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010431 return BB;
10432}
10433
10434MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010435X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010436 DebugLoc dl = MI->getDebugLoc();
10437 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010438
Eric Christopher228232b2010-11-30 07:20:12 +000010439 // Address into RAX/EAX, other two args into ECX, EDX.
10440 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10441 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10442 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10443 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010444 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010445
Eric Christopher228232b2010-11-30 07:20:12 +000010446 unsigned ValOps = X86::AddrNumOperands;
10447 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10448 .addReg(MI->getOperand(ValOps).getReg());
10449 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10450 .addReg(MI->getOperand(ValOps+1).getReg());
10451
10452 // The instruction doesn't actually take any operands though.
10453 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010454
Eric Christopher228232b2010-11-30 07:20:12 +000010455 MI->eraseFromParent(); // The pseudo is gone now.
10456 return BB;
10457}
10458
10459MachineBasicBlock *
10460X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010461 DebugLoc dl = MI->getDebugLoc();
10462 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010463
Eric Christopher228232b2010-11-30 07:20:12 +000010464 // First arg in ECX, the second in EAX.
10465 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10466 .addReg(MI->getOperand(0).getReg());
10467 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10468 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010469
Eric Christopher228232b2010-11-30 07:20:12 +000010470 // The instruction doesn't actually take any operands though.
10471 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010472
Eric Christopher228232b2010-11-30 07:20:12 +000010473 MI->eraseFromParent(); // The pseudo is gone now.
10474 return BB;
10475}
10476
10477MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010478X86TargetLowering::EmitVAARG64WithCustomInserter(
10479 MachineInstr *MI,
10480 MachineBasicBlock *MBB) const {
10481 // Emit va_arg instruction on X86-64.
10482
10483 // Operands to this pseudo-instruction:
10484 // 0 ) Output : destination address (reg)
10485 // 1-5) Input : va_list address (addr, i64mem)
10486 // 6 ) ArgSize : Size (in bytes) of vararg type
10487 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10488 // 8 ) Align : Alignment of type
10489 // 9 ) EFLAGS (implicit-def)
10490
10491 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10492 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10493
10494 unsigned DestReg = MI->getOperand(0).getReg();
10495 MachineOperand &Base = MI->getOperand(1);
10496 MachineOperand &Scale = MI->getOperand(2);
10497 MachineOperand &Index = MI->getOperand(3);
10498 MachineOperand &Disp = MI->getOperand(4);
10499 MachineOperand &Segment = MI->getOperand(5);
10500 unsigned ArgSize = MI->getOperand(6).getImm();
10501 unsigned ArgMode = MI->getOperand(7).getImm();
10502 unsigned Align = MI->getOperand(8).getImm();
10503
10504 // Memory Reference
10505 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10506 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10507 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10508
10509 // Machine Information
10510 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10511 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10512 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10513 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10514 DebugLoc DL = MI->getDebugLoc();
10515
10516 // struct va_list {
10517 // i32 gp_offset
10518 // i32 fp_offset
10519 // i64 overflow_area (address)
10520 // i64 reg_save_area (address)
10521 // }
10522 // sizeof(va_list) = 24
10523 // alignment(va_list) = 8
10524
10525 unsigned TotalNumIntRegs = 6;
10526 unsigned TotalNumXMMRegs = 8;
10527 bool UseGPOffset = (ArgMode == 1);
10528 bool UseFPOffset = (ArgMode == 2);
10529 unsigned MaxOffset = TotalNumIntRegs * 8 +
10530 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10531
10532 /* Align ArgSize to a multiple of 8 */
10533 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10534 bool NeedsAlign = (Align > 8);
10535
10536 MachineBasicBlock *thisMBB = MBB;
10537 MachineBasicBlock *overflowMBB;
10538 MachineBasicBlock *offsetMBB;
10539 MachineBasicBlock *endMBB;
10540
10541 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10542 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10543 unsigned OffsetReg = 0;
10544
10545 if (!UseGPOffset && !UseFPOffset) {
10546 // If we only pull from the overflow region, we don't create a branch.
10547 // We don't need to alter control flow.
10548 OffsetDestReg = 0; // unused
10549 OverflowDestReg = DestReg;
10550
10551 offsetMBB = NULL;
10552 overflowMBB = thisMBB;
10553 endMBB = thisMBB;
10554 } else {
10555 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10556 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10557 // If not, pull from overflow_area. (branch to overflowMBB)
10558 //
10559 // thisMBB
10560 // | .
10561 // | .
10562 // offsetMBB overflowMBB
10563 // | .
10564 // | .
10565 // endMBB
10566
10567 // Registers for the PHI in endMBB
10568 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10569 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10570
10571 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10572 MachineFunction *MF = MBB->getParent();
10573 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10574 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10575 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10576
10577 MachineFunction::iterator MBBIter = MBB;
10578 ++MBBIter;
10579
10580 // Insert the new basic blocks
10581 MF->insert(MBBIter, offsetMBB);
10582 MF->insert(MBBIter, overflowMBB);
10583 MF->insert(MBBIter, endMBB);
10584
10585 // Transfer the remainder of MBB and its successor edges to endMBB.
10586 endMBB->splice(endMBB->begin(), thisMBB,
10587 llvm::next(MachineBasicBlock::iterator(MI)),
10588 thisMBB->end());
10589 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10590
10591 // Make offsetMBB and overflowMBB successors of thisMBB
10592 thisMBB->addSuccessor(offsetMBB);
10593 thisMBB->addSuccessor(overflowMBB);
10594
10595 // endMBB is a successor of both offsetMBB and overflowMBB
10596 offsetMBB->addSuccessor(endMBB);
10597 overflowMBB->addSuccessor(endMBB);
10598
10599 // Load the offset value into a register
10600 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10601 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10602 .addOperand(Base)
10603 .addOperand(Scale)
10604 .addOperand(Index)
10605 .addDisp(Disp, UseFPOffset ? 4 : 0)
10606 .addOperand(Segment)
10607 .setMemRefs(MMOBegin, MMOEnd);
10608
10609 // Check if there is enough room left to pull this argument.
10610 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10611 .addReg(OffsetReg)
10612 .addImm(MaxOffset + 8 - ArgSizeA8);
10613
10614 // Branch to "overflowMBB" if offset >= max
10615 // Fall through to "offsetMBB" otherwise
10616 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10617 .addMBB(overflowMBB);
10618 }
10619
10620 // In offsetMBB, emit code to use the reg_save_area.
10621 if (offsetMBB) {
10622 assert(OffsetReg != 0);
10623
10624 // Read the reg_save_area address.
10625 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10626 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10627 .addOperand(Base)
10628 .addOperand(Scale)
10629 .addOperand(Index)
10630 .addDisp(Disp, 16)
10631 .addOperand(Segment)
10632 .setMemRefs(MMOBegin, MMOEnd);
10633
10634 // Zero-extend the offset
10635 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10636 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10637 .addImm(0)
10638 .addReg(OffsetReg)
10639 .addImm(X86::sub_32bit);
10640
10641 // Add the offset to the reg_save_area to get the final address.
10642 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10643 .addReg(OffsetReg64)
10644 .addReg(RegSaveReg);
10645
10646 // Compute the offset for the next argument
10647 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10648 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10649 .addReg(OffsetReg)
10650 .addImm(UseFPOffset ? 16 : 8);
10651
10652 // Store it back into the va_list.
10653 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10654 .addOperand(Base)
10655 .addOperand(Scale)
10656 .addOperand(Index)
10657 .addDisp(Disp, UseFPOffset ? 4 : 0)
10658 .addOperand(Segment)
10659 .addReg(NextOffsetReg)
10660 .setMemRefs(MMOBegin, MMOEnd);
10661
10662 // Jump to endMBB
10663 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10664 .addMBB(endMBB);
10665 }
10666
10667 //
10668 // Emit code to use overflow area
10669 //
10670
10671 // Load the overflow_area address into a register.
10672 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10673 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10674 .addOperand(Base)
10675 .addOperand(Scale)
10676 .addOperand(Index)
10677 .addDisp(Disp, 8)
10678 .addOperand(Segment)
10679 .setMemRefs(MMOBegin, MMOEnd);
10680
10681 // If we need to align it, do so. Otherwise, just copy the address
10682 // to OverflowDestReg.
10683 if (NeedsAlign) {
10684 // Align the overflow address
10685 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10686 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10687
10688 // aligned_addr = (addr + (align-1)) & ~(align-1)
10689 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10690 .addReg(OverflowAddrReg)
10691 .addImm(Align-1);
10692
10693 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10694 .addReg(TmpReg)
10695 .addImm(~(uint64_t)(Align-1));
10696 } else {
10697 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10698 .addReg(OverflowAddrReg);
10699 }
10700
10701 // Compute the next overflow address after this argument.
10702 // (the overflow address should be kept 8-byte aligned)
10703 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10704 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10705 .addReg(OverflowDestReg)
10706 .addImm(ArgSizeA8);
10707
10708 // Store the new overflow address.
10709 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10710 .addOperand(Base)
10711 .addOperand(Scale)
10712 .addOperand(Index)
10713 .addDisp(Disp, 8)
10714 .addOperand(Segment)
10715 .addReg(NextAddrReg)
10716 .setMemRefs(MMOBegin, MMOEnd);
10717
10718 // If we branched, emit the PHI to the front of endMBB.
10719 if (offsetMBB) {
10720 BuildMI(*endMBB, endMBB->begin(), DL,
10721 TII->get(X86::PHI), DestReg)
10722 .addReg(OffsetDestReg).addMBB(offsetMBB)
10723 .addReg(OverflowDestReg).addMBB(overflowMBB);
10724 }
10725
10726 // Erase the pseudo instruction
10727 MI->eraseFromParent();
10728
10729 return endMBB;
10730}
10731
10732MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010733X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10734 MachineInstr *MI,
10735 MachineBasicBlock *MBB) const {
10736 // Emit code to save XMM registers to the stack. The ABI says that the
10737 // number of registers to save is given in %al, so it's theoretically
10738 // possible to do an indirect jump trick to avoid saving all of them,
10739 // however this code takes a simpler approach and just executes all
10740 // of the stores if %al is non-zero. It's less code, and it's probably
10741 // easier on the hardware branch predictor, and stores aren't all that
10742 // expensive anyway.
10743
10744 // Create the new basic blocks. One block contains all the XMM stores,
10745 // and one block is the final destination regardless of whether any
10746 // stores were performed.
10747 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10748 MachineFunction *F = MBB->getParent();
10749 MachineFunction::iterator MBBIter = MBB;
10750 ++MBBIter;
10751 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10752 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10753 F->insert(MBBIter, XMMSaveMBB);
10754 F->insert(MBBIter, EndMBB);
10755
Dan Gohman14152b42010-07-06 20:24:04 +000010756 // Transfer the remainder of MBB and its successor edges to EndMBB.
10757 EndMBB->splice(EndMBB->begin(), MBB,
10758 llvm::next(MachineBasicBlock::iterator(MI)),
10759 MBB->end());
10760 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10761
Dan Gohmand6708ea2009-08-15 01:38:56 +000010762 // The original block will now fall through to the XMM save block.
10763 MBB->addSuccessor(XMMSaveMBB);
10764 // The XMMSaveMBB will fall through to the end block.
10765 XMMSaveMBB->addSuccessor(EndMBB);
10766
10767 // Now add the instructions.
10768 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10769 DebugLoc DL = MI->getDebugLoc();
10770
10771 unsigned CountReg = MI->getOperand(0).getReg();
10772 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10773 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10774
10775 if (!Subtarget->isTargetWin64()) {
10776 // If %al is 0, branch around the XMM save block.
10777 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010778 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010779 MBB->addSuccessor(EndMBB);
10780 }
10781
10782 // In the XMM save block, save all the XMM argument registers.
10783 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10784 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010785 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010786 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010787 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010788 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010789 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010790 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10791 .addFrameIndex(RegSaveFrameIndex)
10792 .addImm(/*Scale=*/1)
10793 .addReg(/*IndexReg=*/0)
10794 .addImm(/*Disp=*/Offset)
10795 .addReg(/*Segment=*/0)
10796 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010797 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010798 }
10799
Dan Gohman14152b42010-07-06 20:24:04 +000010800 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010801
10802 return EndMBB;
10803}
Mon P Wang63307c32008-05-05 19:05:59 +000010804
Evan Cheng60c07e12006-07-05 22:17:51 +000010805MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010806X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010807 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010808 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10809 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010810
Chris Lattner52600972009-09-02 05:57:00 +000010811 // To "insert" a SELECT_CC instruction, we actually have to insert the
10812 // diamond control-flow pattern. The incoming instruction knows the
10813 // destination vreg to set, the condition code register to branch on, the
10814 // true/false values to select between, and a branch opcode to use.
10815 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10816 MachineFunction::iterator It = BB;
10817 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010818
Chris Lattner52600972009-09-02 05:57:00 +000010819 // thisMBB:
10820 // ...
10821 // TrueVal = ...
10822 // cmpTY ccX, r1, r2
10823 // bCC copy1MBB
10824 // fallthrough --> copy0MBB
10825 MachineBasicBlock *thisMBB = BB;
10826 MachineFunction *F = BB->getParent();
10827 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10828 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010829 F->insert(It, copy0MBB);
10830 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010831
Bill Wendling730c07e2010-06-25 20:48:10 +000010832 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10833 // live into the sink and copy blocks.
10834 const MachineFunction *MF = BB->getParent();
10835 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10836 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010837
Dan Gohman14152b42010-07-06 20:24:04 +000010838 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10839 const MachineOperand &MO = MI->getOperand(I);
10840 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010841 unsigned Reg = MO.getReg();
10842 if (Reg != X86::EFLAGS) continue;
10843 copy0MBB->addLiveIn(Reg);
10844 sinkMBB->addLiveIn(Reg);
10845 }
10846
Dan Gohman14152b42010-07-06 20:24:04 +000010847 // Transfer the remainder of BB and its successor edges to sinkMBB.
10848 sinkMBB->splice(sinkMBB->begin(), BB,
10849 llvm::next(MachineBasicBlock::iterator(MI)),
10850 BB->end());
10851 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10852
10853 // Add the true and fallthrough blocks as its successors.
10854 BB->addSuccessor(copy0MBB);
10855 BB->addSuccessor(sinkMBB);
10856
10857 // Create the conditional branch instruction.
10858 unsigned Opc =
10859 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10860 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10861
Chris Lattner52600972009-09-02 05:57:00 +000010862 // copy0MBB:
10863 // %FalseValue = ...
10864 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010865 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010866
Chris Lattner52600972009-09-02 05:57:00 +000010867 // sinkMBB:
10868 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10869 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010870 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10871 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010872 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10873 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10874
Dan Gohman14152b42010-07-06 20:24:04 +000010875 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010876 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010877}
10878
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010879MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010880X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010881 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010882 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10883 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010884
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010885 assert(!Subtarget->isTargetEnvMacho());
10886
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010887 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10888 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010889
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010890 if (Subtarget->isTargetWin64()) {
10891 if (Subtarget->isTargetCygMing()) {
10892 // ___chkstk(Mingw64):
10893 // Clobbers R10, R11, RAX and EFLAGS.
10894 // Updates RSP.
10895 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10896 .addExternalSymbol("___chkstk")
10897 .addReg(X86::RAX, RegState::Implicit)
10898 .addReg(X86::RSP, RegState::Implicit)
10899 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
10900 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
10901 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10902 } else {
10903 // __chkstk(MSVCRT): does not update stack pointer.
10904 // Clobbers R10, R11 and EFLAGS.
10905 // FIXME: RAX(allocated size) might be reused and not killed.
10906 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10907 .addExternalSymbol("__chkstk")
10908 .addReg(X86::RAX, RegState::Implicit)
10909 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10910 // RAX has the offset to subtracted from RSP.
10911 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
10912 .addReg(X86::RSP)
10913 .addReg(X86::RAX);
10914 }
10915 } else {
10916 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010917 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10918
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010919 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
10920 .addExternalSymbol(StackProbeSymbol)
10921 .addReg(X86::EAX, RegState::Implicit)
10922 .addReg(X86::ESP, RegState::Implicit)
10923 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
10924 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10925 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10926 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010927
Dan Gohman14152b42010-07-06 20:24:04 +000010928 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010929 return BB;
10930}
Chris Lattner52600972009-09-02 05:57:00 +000010931
10932MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010933X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10934 MachineBasicBlock *BB) const {
10935 // This is pretty easy. We're taking the value that we received from
10936 // our load from the relocation, sticking it in either RDI (x86-64)
10937 // or EAX and doing an indirect call. The return value will then
10938 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010939 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010940 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010941 DebugLoc DL = MI->getDebugLoc();
10942 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010943
10944 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010945 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010946
Eric Christopher30ef0e52010-06-03 04:07:48 +000010947 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010948 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10949 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010950 .addReg(X86::RIP)
10951 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010952 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010953 MI->getOperand(3).getTargetFlags())
10954 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010955 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010956 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010957 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010958 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10959 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010960 .addReg(0)
10961 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010962 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010963 MI->getOperand(3).getTargetFlags())
10964 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010965 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010966 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010967 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010968 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10969 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010970 .addReg(TII->getGlobalBaseReg(F))
10971 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010972 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010973 MI->getOperand(3).getTargetFlags())
10974 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010975 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010976 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010977 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010978
Dan Gohman14152b42010-07-06 20:24:04 +000010979 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010980 return BB;
10981}
10982
10983MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010984X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010985 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010986 switch (MI->getOpcode()) {
10987 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000010988 case X86::TAILJMPd64:
10989 case X86::TAILJMPr64:
10990 case X86::TAILJMPm64:
10991 assert(!"TAILJMP64 would not be touched here.");
10992 case X86::TCRETURNdi64:
10993 case X86::TCRETURNri64:
10994 case X86::TCRETURNmi64:
10995 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
10996 // On AMD64, additional defs should be added before register allocation.
10997 if (!Subtarget->isTargetWin64()) {
10998 MI->addRegisterDefined(X86::RSI);
10999 MI->addRegisterDefined(X86::RDI);
11000 MI->addRegisterDefined(X86::XMM6);
11001 MI->addRegisterDefined(X86::XMM7);
11002 MI->addRegisterDefined(X86::XMM8);
11003 MI->addRegisterDefined(X86::XMM9);
11004 MI->addRegisterDefined(X86::XMM10);
11005 MI->addRegisterDefined(X86::XMM11);
11006 MI->addRegisterDefined(X86::XMM12);
11007 MI->addRegisterDefined(X86::XMM13);
11008 MI->addRegisterDefined(X86::XMM14);
11009 MI->addRegisterDefined(X86::XMM15);
11010 }
11011 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011012 case X86::WIN_ALLOCA:
11013 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011014 case X86::TLSCall_32:
11015 case X86::TLSCall_64:
11016 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011017 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011018 case X86::CMOV_FR32:
11019 case X86::CMOV_FR64:
11020 case X86::CMOV_V4F32:
11021 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011022 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011023 case X86::CMOV_GR16:
11024 case X86::CMOV_GR32:
11025 case X86::CMOV_RFP32:
11026 case X86::CMOV_RFP64:
11027 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011028 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011029
Dale Johannesen849f2142007-07-03 00:53:03 +000011030 case X86::FP32_TO_INT16_IN_MEM:
11031 case X86::FP32_TO_INT32_IN_MEM:
11032 case X86::FP32_TO_INT64_IN_MEM:
11033 case X86::FP64_TO_INT16_IN_MEM:
11034 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011035 case X86::FP64_TO_INT64_IN_MEM:
11036 case X86::FP80_TO_INT16_IN_MEM:
11037 case X86::FP80_TO_INT32_IN_MEM:
11038 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011039 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11040 DebugLoc DL = MI->getDebugLoc();
11041
Evan Cheng60c07e12006-07-05 22:17:51 +000011042 // Change the floating point control register to use "round towards zero"
11043 // mode when truncating to an integer value.
11044 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011045 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011046 addFrameReference(BuildMI(*BB, MI, DL,
11047 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011048
11049 // Load the old value of the high byte of the control word...
11050 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011051 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011052 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011053 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011054
11055 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011056 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011057 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011058
11059 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011060 addFrameReference(BuildMI(*BB, MI, DL,
11061 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011062
11063 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011064 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011065 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011066
11067 // Get the X86 opcode to use.
11068 unsigned Opc;
11069 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011070 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011071 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11072 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11073 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11074 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11075 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11076 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011077 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11078 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11079 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011080 }
11081
11082 X86AddressMode AM;
11083 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011084 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011085 AM.BaseType = X86AddressMode::RegBase;
11086 AM.Base.Reg = Op.getReg();
11087 } else {
11088 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011089 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011090 }
11091 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011092 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011093 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011094 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011095 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011096 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011097 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011098 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011099 AM.GV = Op.getGlobal();
11100 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011101 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011102 }
Dan Gohman14152b42010-07-06 20:24:04 +000011103 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011104 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011105
11106 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011107 addFrameReference(BuildMI(*BB, MI, DL,
11108 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011109
Dan Gohman14152b42010-07-06 20:24:04 +000011110 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011111 return BB;
11112 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011113 // String/text processing lowering.
11114 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011115 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011116 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11117 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011118 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011119 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11120 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011121 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011122 return EmitPCMP(MI, BB, 5, false /* in mem */);
11123 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011124 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011125 return EmitPCMP(MI, BB, 5, true /* in mem */);
11126
Eric Christopher228232b2010-11-30 07:20:12 +000011127 // Thread synchronization.
11128 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011129 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011130 case X86::MWAIT:
11131 return EmitMwait(MI, BB);
11132
Eric Christopherb120ab42009-08-18 22:50:32 +000011133 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011134 case X86::ATOMAND32:
11135 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011136 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011137 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011138 X86::NOT32r, X86::EAX,
11139 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011140 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011141 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11142 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011143 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011144 X86::NOT32r, X86::EAX,
11145 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011146 case X86::ATOMXOR32:
11147 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011148 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011149 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011150 X86::NOT32r, X86::EAX,
11151 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011152 case X86::ATOMNAND32:
11153 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011154 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011155 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011156 X86::NOT32r, X86::EAX,
11157 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011158 case X86::ATOMMIN32:
11159 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11160 case X86::ATOMMAX32:
11161 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11162 case X86::ATOMUMIN32:
11163 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11164 case X86::ATOMUMAX32:
11165 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011166
11167 case X86::ATOMAND16:
11168 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11169 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011170 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011171 X86::NOT16r, X86::AX,
11172 X86::GR16RegisterClass);
11173 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011174 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011175 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011176 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011177 X86::NOT16r, X86::AX,
11178 X86::GR16RegisterClass);
11179 case X86::ATOMXOR16:
11180 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11181 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011182 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011183 X86::NOT16r, X86::AX,
11184 X86::GR16RegisterClass);
11185 case X86::ATOMNAND16:
11186 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11187 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011188 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011189 X86::NOT16r, X86::AX,
11190 X86::GR16RegisterClass, true);
11191 case X86::ATOMMIN16:
11192 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11193 case X86::ATOMMAX16:
11194 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11195 case X86::ATOMUMIN16:
11196 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11197 case X86::ATOMUMAX16:
11198 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11199
11200 case X86::ATOMAND8:
11201 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11202 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011203 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011204 X86::NOT8r, X86::AL,
11205 X86::GR8RegisterClass);
11206 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011207 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011208 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011209 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011210 X86::NOT8r, X86::AL,
11211 X86::GR8RegisterClass);
11212 case X86::ATOMXOR8:
11213 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11214 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011215 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011216 X86::NOT8r, X86::AL,
11217 X86::GR8RegisterClass);
11218 case X86::ATOMNAND8:
11219 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11220 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011221 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011222 X86::NOT8r, X86::AL,
11223 X86::GR8RegisterClass, true);
11224 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011225 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011226 case X86::ATOMAND64:
11227 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011228 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011229 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011230 X86::NOT64r, X86::RAX,
11231 X86::GR64RegisterClass);
11232 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011233 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11234 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011235 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011236 X86::NOT64r, X86::RAX,
11237 X86::GR64RegisterClass);
11238 case X86::ATOMXOR64:
11239 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011240 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011241 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011242 X86::NOT64r, X86::RAX,
11243 X86::GR64RegisterClass);
11244 case X86::ATOMNAND64:
11245 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11246 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011247 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011248 X86::NOT64r, X86::RAX,
11249 X86::GR64RegisterClass, true);
11250 case X86::ATOMMIN64:
11251 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11252 case X86::ATOMMAX64:
11253 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11254 case X86::ATOMUMIN64:
11255 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11256 case X86::ATOMUMAX64:
11257 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011258
11259 // This group does 64-bit operations on a 32-bit host.
11260 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011261 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011262 X86::AND32rr, X86::AND32rr,
11263 X86::AND32ri, X86::AND32ri,
11264 false);
11265 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011266 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011267 X86::OR32rr, X86::OR32rr,
11268 X86::OR32ri, X86::OR32ri,
11269 false);
11270 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011271 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011272 X86::XOR32rr, X86::XOR32rr,
11273 X86::XOR32ri, X86::XOR32ri,
11274 false);
11275 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011276 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011277 X86::AND32rr, X86::AND32rr,
11278 X86::AND32ri, X86::AND32ri,
11279 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011280 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011281 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011282 X86::ADD32rr, X86::ADC32rr,
11283 X86::ADD32ri, X86::ADC32ri,
11284 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011285 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011286 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011287 X86::SUB32rr, X86::SBB32rr,
11288 X86::SUB32ri, X86::SBB32ri,
11289 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011290 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011291 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011292 X86::MOV32rr, X86::MOV32rr,
11293 X86::MOV32ri, X86::MOV32ri,
11294 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011295 case X86::VASTART_SAVE_XMM_REGS:
11296 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011297
11298 case X86::VAARG_64:
11299 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011300 }
11301}
11302
11303//===----------------------------------------------------------------------===//
11304// X86 Optimization Hooks
11305//===----------------------------------------------------------------------===//
11306
Dan Gohman475871a2008-07-27 21:46:04 +000011307void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011308 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011309 APInt &KnownZero,
11310 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011311 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011312 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011313 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011314 assert((Opc >= ISD::BUILTIN_OP_END ||
11315 Opc == ISD::INTRINSIC_WO_CHAIN ||
11316 Opc == ISD::INTRINSIC_W_CHAIN ||
11317 Opc == ISD::INTRINSIC_VOID) &&
11318 "Should use MaskedValueIsZero if you don't know whether Op"
11319 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011320
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011321 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011322 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011323 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011324 case X86ISD::ADD:
11325 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011326 case X86ISD::ADC:
11327 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011328 case X86ISD::SMUL:
11329 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011330 case X86ISD::INC:
11331 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011332 case X86ISD::OR:
11333 case X86ISD::XOR:
11334 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011335 // These nodes' second result is a boolean.
11336 if (Op.getResNo() == 0)
11337 break;
11338 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011339 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011340 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11341 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011342 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011343 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011344}
Chris Lattner259e97c2006-01-31 19:43:35 +000011345
Owen Andersonbc146b02010-09-21 20:42:50 +000011346unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11347 unsigned Depth) const {
11348 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11349 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11350 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011351
Owen Andersonbc146b02010-09-21 20:42:50 +000011352 // Fallback case.
11353 return 1;
11354}
11355
Evan Cheng206ee9d2006-07-07 08:33:52 +000011356/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011357/// node is a GlobalAddress + offset.
11358bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011359 const GlobalValue* &GA,
11360 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011361 if (N->getOpcode() == X86ISD::Wrapper) {
11362 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011363 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011364 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011365 return true;
11366 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011367 }
Evan Chengad4196b2008-05-12 19:56:52 +000011368 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011369}
11370
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011371/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11372static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11373 TargetLowering::DAGCombinerInfo &DCI) {
11374 DebugLoc dl = N->getDebugLoc();
11375 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11376 SDValue V1 = SVOp->getOperand(0);
11377 SDValue V2 = SVOp->getOperand(1);
11378 EVT VT = SVOp->getValueType(0);
11379
11380 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11381 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11382 //
11383 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011384 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011385 // V UNDEF BUILD_VECTOR UNDEF
11386 // \ / \ /
11387 // CONCAT_VECTOR CONCAT_VECTOR
11388 // \ /
11389 // \ /
11390 // RESULT: V + zero extended
11391 //
11392 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11393 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11394 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11395 return SDValue();
11396
11397 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11398 return SDValue();
11399
11400 // To match the shuffle mask, the first half of the mask should
11401 // be exactly the first vector, and all the rest a splat with the
11402 // first element of the second one.
11403 int NumElems = VT.getVectorNumElements();
11404 for (int i = 0; i < NumElems/2; ++i)
11405 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11406 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11407 return SDValue();
11408
11409 // Emit a zeroed vector and insert the desired subvector on its
11410 // first half.
11411 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11412 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11413 DAG.getConstant(0, MVT::i32), DAG, dl);
11414 return DCI.CombineTo(N, InsV);
11415 }
11416
11417 return SDValue();
11418}
11419
11420/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011421static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011422 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011423 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011424 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011425
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011426 // Don't create instructions with illegal types after legalize types has run.
11427 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11428 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11429 return SDValue();
11430
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011431 // Only handle pure VECTOR_SHUFFLE nodes.
11432 if (VT.getSizeInBits() == 256 && N->getOpcode() == ISD::VECTOR_SHUFFLE)
11433 return PerformShuffleCombine256(N, DAG, DCI);
11434
11435 // Only handle 128 wide vector from here on.
11436 if (VT.getSizeInBits() != 128)
11437 return SDValue();
11438
11439 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11440 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11441 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011442 SmallVector<SDValue, 16> Elts;
11443 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011444 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011445
Nate Begemanfdea31a2010-03-24 20:49:50 +000011446 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011447}
Evan Chengd880b972008-05-09 21:53:03 +000011448
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011449/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11450/// generation and convert it from being a bunch of shuffles and extracts
11451/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011452static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11453 const TargetLowering &TLI) {
11454 SDValue InputVector = N->getOperand(0);
11455
11456 // Only operate on vectors of 4 elements, where the alternative shuffling
11457 // gets to be more expensive.
11458 if (InputVector.getValueType() != MVT::v4i32)
11459 return SDValue();
11460
11461 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11462 // single use which is a sign-extend or zero-extend, and all elements are
11463 // used.
11464 SmallVector<SDNode *, 4> Uses;
11465 unsigned ExtractedElements = 0;
11466 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11467 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11468 if (UI.getUse().getResNo() != InputVector.getResNo())
11469 return SDValue();
11470
11471 SDNode *Extract = *UI;
11472 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11473 return SDValue();
11474
11475 if (Extract->getValueType(0) != MVT::i32)
11476 return SDValue();
11477 if (!Extract->hasOneUse())
11478 return SDValue();
11479 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11480 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11481 return SDValue();
11482 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11483 return SDValue();
11484
11485 // Record which element was extracted.
11486 ExtractedElements |=
11487 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11488
11489 Uses.push_back(Extract);
11490 }
11491
11492 // If not all the elements were used, this may not be worthwhile.
11493 if (ExtractedElements != 15)
11494 return SDValue();
11495
11496 // Ok, we've now decided to do the transformation.
11497 DebugLoc dl = InputVector.getDebugLoc();
11498
11499 // Store the value to a temporary stack slot.
11500 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011501 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11502 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011503
11504 // Replace each use (extract) with a load of the appropriate element.
11505 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11506 UE = Uses.end(); UI != UE; ++UI) {
11507 SDNode *Extract = *UI;
11508
Nadav Rotem86694292011-05-17 08:31:57 +000011509 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011510 SDValue Idx = Extract->getOperand(1);
11511 unsigned EltSize =
11512 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11513 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11514 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11515
Nadav Rotem86694292011-05-17 08:31:57 +000011516 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011517 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011518
11519 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011520 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011521 ScalarAddr, MachinePointerInfo(),
11522 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011523
11524 // Replace the exact with the load.
11525 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11526 }
11527
11528 // The replacement was made in place; don't return anything.
11529 return SDValue();
11530}
11531
Chris Lattner83e6c992006-10-04 06:57:07 +000011532/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011533static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011534 const X86Subtarget *Subtarget) {
11535 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011536 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011537 // Get the LHS/RHS of the select.
11538 SDValue LHS = N->getOperand(1);
11539 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011540
Dan Gohman670e5392009-09-21 18:03:22 +000011541 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011542 // instructions match the semantics of the common C idiom x<y?x:y but not
11543 // x<=y?x:y, because of how they handle negative zero (which can be
11544 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011545 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011546 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011547 Cond.getOpcode() == ISD::SETCC) {
11548 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011549
Chris Lattner47b4ce82009-03-11 05:48:52 +000011550 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011551 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011552 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11553 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011554 switch (CC) {
11555 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011556 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011557 // Converting this to a min would handle NaNs incorrectly, and swapping
11558 // the operands would cause it to handle comparisons between positive
11559 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011560 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011561 if (!UnsafeFPMath &&
11562 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11563 break;
11564 std::swap(LHS, RHS);
11565 }
Dan Gohman670e5392009-09-21 18:03:22 +000011566 Opcode = X86ISD::FMIN;
11567 break;
11568 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011569 // Converting this to a min would handle comparisons between positive
11570 // and negative zero incorrectly.
11571 if (!UnsafeFPMath &&
11572 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11573 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011574 Opcode = X86ISD::FMIN;
11575 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011576 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011577 // Converting this to a min would handle both negative zeros and NaNs
11578 // incorrectly, but we can swap the operands to fix both.
11579 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011580 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011581 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011582 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011583 Opcode = X86ISD::FMIN;
11584 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011585
Dan Gohman670e5392009-09-21 18:03:22 +000011586 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011587 // Converting this to a max would handle comparisons between positive
11588 // and negative zero incorrectly.
11589 if (!UnsafeFPMath &&
11590 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
11591 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011592 Opcode = X86ISD::FMAX;
11593 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011594 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011595 // Converting this to a max would handle NaNs incorrectly, and swapping
11596 // the operands would cause it to handle comparisons between positive
11597 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011598 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011599 if (!UnsafeFPMath &&
11600 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11601 break;
11602 std::swap(LHS, RHS);
11603 }
Dan Gohman670e5392009-09-21 18:03:22 +000011604 Opcode = X86ISD::FMAX;
11605 break;
11606 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011607 // Converting this to a max would handle both negative zeros and NaNs
11608 // incorrectly, but we can swap the operands to fix both.
11609 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011610 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011611 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011612 case ISD::SETGE:
11613 Opcode = X86ISD::FMAX;
11614 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011615 }
Dan Gohman670e5392009-09-21 18:03:22 +000011616 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011617 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11618 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011619 switch (CC) {
11620 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011621 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011622 // Converting this to a min would handle comparisons between positive
11623 // and negative zero incorrectly, and swapping the operands would
11624 // cause it to handle NaNs incorrectly.
11625 if (!UnsafeFPMath &&
11626 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011627 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011628 break;
11629 std::swap(LHS, RHS);
11630 }
Dan Gohman670e5392009-09-21 18:03:22 +000011631 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011632 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011633 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011634 // Converting this to a min would handle NaNs incorrectly.
11635 if (!UnsafeFPMath &&
11636 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11637 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011638 Opcode = X86ISD::FMIN;
11639 break;
11640 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011641 // Converting this to a min would handle both negative zeros and NaNs
11642 // incorrectly, but we can swap the operands to fix both.
11643 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011644 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011645 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011646 case ISD::SETGE:
11647 Opcode = X86ISD::FMIN;
11648 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011649
Dan Gohman670e5392009-09-21 18:03:22 +000011650 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011651 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011652 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011653 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011654 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011655 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011656 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011657 // Converting this to a max would handle comparisons between positive
11658 // and negative zero incorrectly, and swapping the operands would
11659 // cause it to handle NaNs incorrectly.
11660 if (!UnsafeFPMath &&
11661 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011662 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011663 break;
11664 std::swap(LHS, RHS);
11665 }
Dan Gohman670e5392009-09-21 18:03:22 +000011666 Opcode = X86ISD::FMAX;
11667 break;
11668 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011669 // Converting this to a max would handle both negative zeros and NaNs
11670 // incorrectly, but we can swap the operands to fix both.
11671 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011672 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011673 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011674 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011675 Opcode = X86ISD::FMAX;
11676 break;
11677 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011678 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011679
Chris Lattner47b4ce82009-03-11 05:48:52 +000011680 if (Opcode)
11681 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011682 }
Eric Christopherfd179292009-08-27 18:07:15 +000011683
Chris Lattnerd1980a52009-03-12 06:52:53 +000011684 // If this is a select between two integer constants, try to do some
11685 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011686 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11687 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011688 // Don't do this for crazy integer types.
11689 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11690 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011691 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011692 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011693
Chris Lattnercee56e72009-03-13 05:53:31 +000011694 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011695 // Efficiently invertible.
11696 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11697 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11698 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11699 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011700 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011701 }
Eric Christopherfd179292009-08-27 18:07:15 +000011702
Chris Lattnerd1980a52009-03-12 06:52:53 +000011703 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011704 if (FalseC->getAPIntValue() == 0 &&
11705 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011706 if (NeedsCondInvert) // Invert the condition if needed.
11707 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11708 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011709
Chris Lattnerd1980a52009-03-12 06:52:53 +000011710 // Zero extend the condition if needed.
11711 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011712
Chris Lattnercee56e72009-03-13 05:53:31 +000011713 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011714 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011715 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011716 }
Eric Christopherfd179292009-08-27 18:07:15 +000011717
Chris Lattner97a29a52009-03-13 05:22:11 +000011718 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011719 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011720 if (NeedsCondInvert) // Invert the condition if needed.
11721 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11722 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011723
Chris Lattner97a29a52009-03-13 05:22:11 +000011724 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011725 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11726 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011727 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011728 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011729 }
Eric Christopherfd179292009-08-27 18:07:15 +000011730
Chris Lattnercee56e72009-03-13 05:53:31 +000011731 // Optimize cases that will turn into an LEA instruction. This requires
11732 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011733 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011734 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011735 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011736
Chris Lattnercee56e72009-03-13 05:53:31 +000011737 bool isFastMultiplier = false;
11738 if (Diff < 10) {
11739 switch ((unsigned char)Diff) {
11740 default: break;
11741 case 1: // result = add base, cond
11742 case 2: // result = lea base( , cond*2)
11743 case 3: // result = lea base(cond, cond*2)
11744 case 4: // result = lea base( , cond*4)
11745 case 5: // result = lea base(cond, cond*4)
11746 case 8: // result = lea base( , cond*8)
11747 case 9: // result = lea base(cond, cond*8)
11748 isFastMultiplier = true;
11749 break;
11750 }
11751 }
Eric Christopherfd179292009-08-27 18:07:15 +000011752
Chris Lattnercee56e72009-03-13 05:53:31 +000011753 if (isFastMultiplier) {
11754 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11755 if (NeedsCondInvert) // Invert the condition if needed.
11756 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11757 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011758
Chris Lattnercee56e72009-03-13 05:53:31 +000011759 // Zero extend the condition if needed.
11760 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11761 Cond);
11762 // Scale the condition by the difference.
11763 if (Diff != 1)
11764 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11765 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011766
Chris Lattnercee56e72009-03-13 05:53:31 +000011767 // Add the base if non-zero.
11768 if (FalseC->getAPIntValue() != 0)
11769 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11770 SDValue(FalseC, 0));
11771 return Cond;
11772 }
Eric Christopherfd179292009-08-27 18:07:15 +000011773 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011774 }
11775 }
Eric Christopherfd179292009-08-27 18:07:15 +000011776
Dan Gohman475871a2008-07-27 21:46:04 +000011777 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011778}
11779
Chris Lattnerd1980a52009-03-12 06:52:53 +000011780/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11781static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11782 TargetLowering::DAGCombinerInfo &DCI) {
11783 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011784
Chris Lattnerd1980a52009-03-12 06:52:53 +000011785 // If the flag operand isn't dead, don't touch this CMOV.
11786 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11787 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011788
Evan Chengb5a55d92011-05-24 01:48:22 +000011789 SDValue FalseOp = N->getOperand(0);
11790 SDValue TrueOp = N->getOperand(1);
11791 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
11792 SDValue Cond = N->getOperand(3);
11793 if (CC == X86::COND_E || CC == X86::COND_NE) {
11794 switch (Cond.getOpcode()) {
11795 default: break;
11796 case X86ISD::BSR:
11797 case X86ISD::BSF:
11798 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
11799 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
11800 return (CC == X86::COND_E) ? FalseOp : TrueOp;
11801 }
11802 }
11803
Chris Lattnerd1980a52009-03-12 06:52:53 +000011804 // If this is a select between two integer constants, try to do some
11805 // optimizations. Note that the operands are ordered the opposite of SELECT
11806 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000011807 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
11808 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011809 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11810 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000011811 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11812 CC = X86::GetOppositeBranchCondition(CC);
11813 std::swap(TrueC, FalseC);
11814 }
Eric Christopherfd179292009-08-27 18:07:15 +000011815
Chris Lattnerd1980a52009-03-12 06:52:53 +000011816 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011817 // This is efficient for any integer data type (including i8/i16) and
11818 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011819 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011820 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11821 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011822
Chris Lattnerd1980a52009-03-12 06:52:53 +000011823 // Zero extend the condition if needed.
11824 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011825
Chris Lattnerd1980a52009-03-12 06:52:53 +000011826 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11827 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011828 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011829 if (N->getNumValues() == 2) // Dead flag value?
11830 return DCI.CombineTo(N, Cond, SDValue());
11831 return Cond;
11832 }
Eric Christopherfd179292009-08-27 18:07:15 +000011833
Chris Lattnercee56e72009-03-13 05:53:31 +000011834 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11835 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011836 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011837 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11838 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011839
Chris Lattner97a29a52009-03-13 05:22:11 +000011840 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011841 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11842 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011843 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11844 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011845
Chris Lattner97a29a52009-03-13 05:22:11 +000011846 if (N->getNumValues() == 2) // Dead flag value?
11847 return DCI.CombineTo(N, Cond, SDValue());
11848 return Cond;
11849 }
Eric Christopherfd179292009-08-27 18:07:15 +000011850
Chris Lattnercee56e72009-03-13 05:53:31 +000011851 // Optimize cases that will turn into an LEA instruction. This requires
11852 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011853 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011854 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011855 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011856
Chris Lattnercee56e72009-03-13 05:53:31 +000011857 bool isFastMultiplier = false;
11858 if (Diff < 10) {
11859 switch ((unsigned char)Diff) {
11860 default: break;
11861 case 1: // result = add base, cond
11862 case 2: // result = lea base( , cond*2)
11863 case 3: // result = lea base(cond, cond*2)
11864 case 4: // result = lea base( , cond*4)
11865 case 5: // result = lea base(cond, cond*4)
11866 case 8: // result = lea base( , cond*8)
11867 case 9: // result = lea base(cond, cond*8)
11868 isFastMultiplier = true;
11869 break;
11870 }
11871 }
Eric Christopherfd179292009-08-27 18:07:15 +000011872
Chris Lattnercee56e72009-03-13 05:53:31 +000011873 if (isFastMultiplier) {
11874 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011875 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11876 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011877 // Zero extend the condition if needed.
11878 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11879 Cond);
11880 // Scale the condition by the difference.
11881 if (Diff != 1)
11882 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11883 DAG.getConstant(Diff, Cond.getValueType()));
11884
11885 // Add the base if non-zero.
11886 if (FalseC->getAPIntValue() != 0)
11887 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11888 SDValue(FalseC, 0));
11889 if (N->getNumValues() == 2) // Dead flag value?
11890 return DCI.CombineTo(N, Cond, SDValue());
11891 return Cond;
11892 }
Eric Christopherfd179292009-08-27 18:07:15 +000011893 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011894 }
11895 }
11896 return SDValue();
11897}
11898
11899
Evan Cheng0b0cd912009-03-28 05:57:29 +000011900/// PerformMulCombine - Optimize a single multiply with constant into two
11901/// in order to implement it with two cheaper instructions, e.g.
11902/// LEA + SHL, LEA + LEA.
11903static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
11904 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000011905 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
11906 return SDValue();
11907
Owen Andersone50ed302009-08-10 22:56:29 +000011908 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011909 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000011910 return SDValue();
11911
11912 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
11913 if (!C)
11914 return SDValue();
11915 uint64_t MulAmt = C->getZExtValue();
11916 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
11917 return SDValue();
11918
11919 uint64_t MulAmt1 = 0;
11920 uint64_t MulAmt2 = 0;
11921 if ((MulAmt % 9) == 0) {
11922 MulAmt1 = 9;
11923 MulAmt2 = MulAmt / 9;
11924 } else if ((MulAmt % 5) == 0) {
11925 MulAmt1 = 5;
11926 MulAmt2 = MulAmt / 5;
11927 } else if ((MulAmt % 3) == 0) {
11928 MulAmt1 = 3;
11929 MulAmt2 = MulAmt / 3;
11930 }
11931 if (MulAmt2 &&
11932 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
11933 DebugLoc DL = N->getDebugLoc();
11934
11935 if (isPowerOf2_64(MulAmt2) &&
11936 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
11937 // If second multiplifer is pow2, issue it first. We want the multiply by
11938 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
11939 // is an add.
11940 std::swap(MulAmt1, MulAmt2);
11941
11942 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000011943 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011944 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000011945 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000011946 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011947 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000011948 DAG.getConstant(MulAmt1, VT));
11949
Eric Christopherfd179292009-08-27 18:07:15 +000011950 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000011951 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000011952 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000011953 else
Evan Cheng73f24c92009-03-30 21:36:47 +000011954 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000011955 DAG.getConstant(MulAmt2, VT));
11956
11957 // Do not add new nodes to DAG combiner worklist.
11958 DCI.CombineTo(N, NewMul, false);
11959 }
11960 return SDValue();
11961}
11962
Evan Chengad9c0a32009-12-15 00:53:42 +000011963static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
11964 SDValue N0 = N->getOperand(0);
11965 SDValue N1 = N->getOperand(1);
11966 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
11967 EVT VT = N0.getValueType();
11968
11969 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
11970 // since the result of setcc_c is all zero's or all ones.
11971 if (N1C && N0.getOpcode() == ISD::AND &&
11972 N0.getOperand(1).getOpcode() == ISD::Constant) {
11973 SDValue N00 = N0.getOperand(0);
11974 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
11975 ((N00.getOpcode() == ISD::ANY_EXTEND ||
11976 N00.getOpcode() == ISD::ZERO_EXTEND) &&
11977 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
11978 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
11979 APInt ShAmt = N1C->getAPIntValue();
11980 Mask = Mask.shl(ShAmt);
11981 if (Mask != 0)
11982 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
11983 N00, DAG.getConstant(Mask, VT));
11984 }
11985 }
11986
11987 return SDValue();
11988}
Evan Cheng0b0cd912009-03-28 05:57:29 +000011989
Nate Begeman740ab032009-01-26 00:52:55 +000011990/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
11991/// when possible.
11992static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
11993 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000011994 EVT VT = N->getValueType(0);
11995 if (!VT.isVector() && VT.isInteger() &&
11996 N->getOpcode() == ISD::SHL)
11997 return PerformSHLCombine(N, DAG);
11998
Nate Begeman740ab032009-01-26 00:52:55 +000011999 // On X86 with SSE2 support, we can transform this to a vector shift if
12000 // all elements are shifted by the same amount. We can't do this in legalize
12001 // because the a constant vector is typically transformed to a constant pool
12002 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012003 if (!Subtarget->hasSSE2())
12004 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012005
Owen Anderson825b72b2009-08-11 20:47:22 +000012006 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012007 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012008
Mon P Wang3becd092009-01-28 08:12:05 +000012009 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012010 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012011 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012012 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012013 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12014 unsigned NumElts = VT.getVectorNumElements();
12015 unsigned i = 0;
12016 for (; i != NumElts; ++i) {
12017 SDValue Arg = ShAmtOp.getOperand(i);
12018 if (Arg.getOpcode() == ISD::UNDEF) continue;
12019 BaseShAmt = Arg;
12020 break;
12021 }
12022 for (; i != NumElts; ++i) {
12023 SDValue Arg = ShAmtOp.getOperand(i);
12024 if (Arg.getOpcode() == ISD::UNDEF) continue;
12025 if (Arg != BaseShAmt) {
12026 return SDValue();
12027 }
12028 }
12029 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012030 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012031 SDValue InVec = ShAmtOp.getOperand(0);
12032 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12033 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12034 unsigned i = 0;
12035 for (; i != NumElts; ++i) {
12036 SDValue Arg = InVec.getOperand(i);
12037 if (Arg.getOpcode() == ISD::UNDEF) continue;
12038 BaseShAmt = Arg;
12039 break;
12040 }
12041 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12042 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012043 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012044 if (C->getZExtValue() == SplatIdx)
12045 BaseShAmt = InVec.getOperand(1);
12046 }
12047 }
12048 if (BaseShAmt.getNode() == 0)
12049 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12050 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012051 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012052 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012053
Mon P Wangefa42202009-09-03 19:56:25 +000012054 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012055 if (EltVT.bitsGT(MVT::i32))
12056 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12057 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012058 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012059
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012060 // The shift amount is identical so we can do a vector shift.
12061 SDValue ValOp = N->getOperand(0);
12062 switch (N->getOpcode()) {
12063 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012064 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012065 break;
12066 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012067 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012068 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012069 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012070 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012071 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012072 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012073 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012074 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012075 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012076 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012077 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012078 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012079 break;
12080 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012081 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012082 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012083 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012084 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012085 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012086 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012087 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012088 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012089 break;
12090 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012091 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012092 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012093 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012094 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012095 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012097 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012098 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012099 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012100 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012101 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012102 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012103 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012104 }
12105 return SDValue();
12106}
12107
Nate Begemanb65c1752010-12-17 22:55:37 +000012108
Stuart Hastings865f0932011-06-03 23:53:54 +000012109// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12110// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12111// and friends. Likewise for OR -> CMPNEQSS.
12112static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12113 TargetLowering::DAGCombinerInfo &DCI,
12114 const X86Subtarget *Subtarget) {
12115 unsigned opcode;
12116
12117 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12118 // we're requiring SSE2 for both.
12119 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12120 SDValue N0 = N->getOperand(0);
12121 SDValue N1 = N->getOperand(1);
12122 SDValue CMP0 = N0->getOperand(1);
12123 SDValue CMP1 = N1->getOperand(1);
12124 DebugLoc DL = N->getDebugLoc();
12125
12126 // The SETCCs should both refer to the same CMP.
12127 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12128 return SDValue();
12129
12130 SDValue CMP00 = CMP0->getOperand(0);
12131 SDValue CMP01 = CMP0->getOperand(1);
12132 EVT VT = CMP00.getValueType();
12133
12134 if (VT == MVT::f32 || VT == MVT::f64) {
12135 bool ExpectingFlags = false;
12136 // Check for any users that want flags:
12137 for (SDNode::use_iterator UI = N->use_begin(),
12138 UE = N->use_end();
12139 !ExpectingFlags && UI != UE; ++UI)
12140 switch (UI->getOpcode()) {
12141 default:
12142 case ISD::BR_CC:
12143 case ISD::BRCOND:
12144 case ISD::SELECT:
12145 ExpectingFlags = true;
12146 break;
12147 case ISD::CopyToReg:
12148 case ISD::SIGN_EXTEND:
12149 case ISD::ZERO_EXTEND:
12150 case ISD::ANY_EXTEND:
12151 break;
12152 }
12153
12154 if (!ExpectingFlags) {
12155 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12156 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12157
12158 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12159 X86::CondCode tmp = cc0;
12160 cc0 = cc1;
12161 cc1 = tmp;
12162 }
12163
12164 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12165 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12166 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12167 X86ISD::NodeType NTOperator = is64BitFP ?
12168 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12169 // FIXME: need symbolic constants for these magic numbers.
12170 // See X86ATTInstPrinter.cpp:printSSECC().
12171 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12172 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12173 DAG.getConstant(x86cc, MVT::i8));
12174 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12175 OnesOrZeroesF);
12176 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12177 DAG.getConstant(1, MVT::i32));
12178 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12179 return OneBitOfTruth;
12180 }
12181 }
12182 }
12183 }
12184 return SDValue();
12185}
12186
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012187/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12188/// so it can be folded inside ANDNP.
12189static bool CanFoldXORWithAllOnes(const SDNode *N) {
12190 EVT VT = N->getValueType(0);
12191
12192 // Match direct AllOnes for 128 and 256-bit vectors
12193 if (ISD::isBuildVectorAllOnes(N))
12194 return true;
12195
12196 // Look through a bit convert.
12197 if (N->getOpcode() == ISD::BITCAST)
12198 N = N->getOperand(0).getNode();
12199
12200 // Sometimes the operand may come from a insert_subvector building a 256-bit
12201 // allones vector
12202 SDValue V1 = N->getOperand(0);
12203 SDValue V2 = N->getOperand(1);
12204
12205 if (VT.getSizeInBits() == 256 &&
12206 N->getOpcode() == ISD::INSERT_SUBVECTOR &&
12207 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12208 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12209 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12210 ISD::isBuildVectorAllOnes(V2.getNode()))
12211 return true;
12212
12213 return false;
12214}
12215
Nate Begemanb65c1752010-12-17 22:55:37 +000012216static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12217 TargetLowering::DAGCombinerInfo &DCI,
12218 const X86Subtarget *Subtarget) {
12219 if (DCI.isBeforeLegalizeOps())
12220 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012221
Stuart Hastings865f0932011-06-03 23:53:54 +000012222 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12223 if (R.getNode())
12224 return R;
12225
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012226 // Want to form ANDNP nodes:
12227 // 1) In the hopes of then easily combining them with OR and AND nodes
12228 // to form PBLEND/PSIGN.
12229 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012230 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012231 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012232 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012233
Nate Begemanb65c1752010-12-17 22:55:37 +000012234 SDValue N0 = N->getOperand(0);
12235 SDValue N1 = N->getOperand(1);
12236 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012237
Nate Begemanb65c1752010-12-17 22:55:37 +000012238 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012239 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012240 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12241 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012242 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012243
12244 // Check RHS for vnot
12245 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012246 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12247 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012248 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012249
Nate Begemanb65c1752010-12-17 22:55:37 +000012250 return SDValue();
12251}
12252
Evan Cheng760d1942010-01-04 21:22:48 +000012253static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012254 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012255 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012256 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012257 return SDValue();
12258
Stuart Hastings865f0932011-06-03 23:53:54 +000012259 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12260 if (R.getNode())
12261 return R;
12262
Evan Cheng760d1942010-01-04 21:22:48 +000012263 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012264 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012265 return SDValue();
12266
Evan Cheng760d1942010-01-04 21:22:48 +000012267 SDValue N0 = N->getOperand(0);
12268 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012269
Nate Begemanb65c1752010-12-17 22:55:37 +000012270 // look for psign/blend
12271 if (Subtarget->hasSSSE3()) {
12272 if (VT == MVT::v2i64) {
12273 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012274 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012275 std::swap(N0, N1);
12276 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012277 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012278 SDValue Mask = N1.getOperand(0);
12279 SDValue X = N1.getOperand(1);
12280 SDValue Y;
12281 if (N0.getOperand(0) == Mask)
12282 Y = N0.getOperand(1);
12283 if (N0.getOperand(1) == Mask)
12284 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012285
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012286 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012287 if (!Y.getNode())
12288 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012289
Nate Begemanb65c1752010-12-17 22:55:37 +000012290 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12291 if (Mask.getOpcode() != ISD::BITCAST ||
12292 X.getOpcode() != ISD::BITCAST ||
12293 Y.getOpcode() != ISD::BITCAST)
12294 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012295
Nate Begemanb65c1752010-12-17 22:55:37 +000012296 // Look through mask bitcast.
12297 Mask = Mask.getOperand(0);
12298 EVT MaskVT = Mask.getValueType();
12299
12300 // Validate that the Mask operand is a vector sra node. The sra node
12301 // will be an intrinsic.
12302 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12303 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012304
Nate Begemanb65c1752010-12-17 22:55:37 +000012305 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12306 // there is no psrai.b
12307 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12308 case Intrinsic::x86_sse2_psrai_w:
12309 case Intrinsic::x86_sse2_psrai_d:
12310 break;
12311 default: return SDValue();
12312 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012313
Nate Begemanb65c1752010-12-17 22:55:37 +000012314 // Check that the SRA is all signbits.
12315 SDValue SraC = Mask.getOperand(2);
12316 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12317 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12318 if ((SraAmt + 1) != EltBits)
12319 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012320
Nate Begemanb65c1752010-12-17 22:55:37 +000012321 DebugLoc DL = N->getDebugLoc();
12322
12323 // Now we know we at least have a plendvb with the mask val. See if
12324 // we can form a psignb/w/d.
12325 // psign = x.type == y.type == mask.type && y = sub(0, x);
12326 X = X.getOperand(0);
12327 Y = Y.getOperand(0);
12328 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12329 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12330 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12331 unsigned Opc = 0;
12332 switch (EltBits) {
12333 case 8: Opc = X86ISD::PSIGNB; break;
12334 case 16: Opc = X86ISD::PSIGNW; break;
12335 case 32: Opc = X86ISD::PSIGND; break;
12336 default: break;
12337 }
12338 if (Opc) {
12339 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12340 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12341 }
12342 }
12343 // PBLENDVB only available on SSE 4.1
12344 if (!Subtarget->hasSSE41())
12345 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012346
Nate Begemanb65c1752010-12-17 22:55:37 +000012347 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12348 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12349 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012350 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012351 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12352 }
12353 }
12354 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012355
Nate Begemanb65c1752010-12-17 22:55:37 +000012356 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012357 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12358 std::swap(N0, N1);
12359 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12360 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012361 if (!N0.hasOneUse() || !N1.hasOneUse())
12362 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012363
12364 SDValue ShAmt0 = N0.getOperand(1);
12365 if (ShAmt0.getValueType() != MVT::i8)
12366 return SDValue();
12367 SDValue ShAmt1 = N1.getOperand(1);
12368 if (ShAmt1.getValueType() != MVT::i8)
12369 return SDValue();
12370 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12371 ShAmt0 = ShAmt0.getOperand(0);
12372 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12373 ShAmt1 = ShAmt1.getOperand(0);
12374
12375 DebugLoc DL = N->getDebugLoc();
12376 unsigned Opc = X86ISD::SHLD;
12377 SDValue Op0 = N0.getOperand(0);
12378 SDValue Op1 = N1.getOperand(0);
12379 if (ShAmt0.getOpcode() == ISD::SUB) {
12380 Opc = X86ISD::SHRD;
12381 std::swap(Op0, Op1);
12382 std::swap(ShAmt0, ShAmt1);
12383 }
12384
Evan Cheng8b1190a2010-04-28 01:18:01 +000012385 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012386 if (ShAmt1.getOpcode() == ISD::SUB) {
12387 SDValue Sum = ShAmt1.getOperand(0);
12388 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012389 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12390 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12391 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12392 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012393 return DAG.getNode(Opc, DL, VT,
12394 Op0, Op1,
12395 DAG.getNode(ISD::TRUNCATE, DL,
12396 MVT::i8, ShAmt0));
12397 }
12398 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12399 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12400 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012401 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012402 return DAG.getNode(Opc, DL, VT,
12403 N0.getOperand(0), N1.getOperand(0),
12404 DAG.getNode(ISD::TRUNCATE, DL,
12405 MVT::i8, ShAmt0));
12406 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012407
Evan Cheng760d1942010-01-04 21:22:48 +000012408 return SDValue();
12409}
12410
Chris Lattner149a4e52008-02-22 02:09:43 +000012411/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012412static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012413 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000012414 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12415 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012416 // A preferable solution to the general problem is to figure out the right
12417 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012418
12419 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000012420 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000012421 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000012422 if (VT.getSizeInBits() != 64)
12423 return SDValue();
12424
Devang Patel578efa92009-06-05 21:57:13 +000012425 const Function *F = DAG.getMachineFunction().getFunction();
12426 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012427 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012428 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012429 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012430 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012431 isa<LoadSDNode>(St->getValue()) &&
12432 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12433 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012434 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012435 LoadSDNode *Ld = 0;
12436 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012437 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012438 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012439 // Must be a store of a load. We currently handle two cases: the load
12440 // is a direct child, and it's under an intervening TokenFactor. It is
12441 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012442 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012443 Ld = cast<LoadSDNode>(St->getChain());
12444 else if (St->getValue().hasOneUse() &&
12445 ChainVal->getOpcode() == ISD::TokenFactor) {
12446 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012447 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012448 TokenFactorIndex = i;
12449 Ld = cast<LoadSDNode>(St->getValue());
12450 } else
12451 Ops.push_back(ChainVal->getOperand(i));
12452 }
12453 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012454
Evan Cheng536e6672009-03-12 05:59:15 +000012455 if (!Ld || !ISD::isNormalLoad(Ld))
12456 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012457
Evan Cheng536e6672009-03-12 05:59:15 +000012458 // If this is not the MMX case, i.e. we are just turning i64 load/store
12459 // into f64 load/store, avoid the transformation if there are multiple
12460 // uses of the loaded value.
12461 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12462 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012463
Evan Cheng536e6672009-03-12 05:59:15 +000012464 DebugLoc LdDL = Ld->getDebugLoc();
12465 DebugLoc StDL = N->getDebugLoc();
12466 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12467 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12468 // pair instead.
12469 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012470 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012471 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12472 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012473 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012474 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012475 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012476 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012477 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012478 Ops.size());
12479 }
Evan Cheng536e6672009-03-12 05:59:15 +000012480 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012481 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012482 St->isVolatile(), St->isNonTemporal(),
12483 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012484 }
Evan Cheng536e6672009-03-12 05:59:15 +000012485
12486 // Otherwise, lower to two pairs of 32-bit loads / stores.
12487 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012488 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12489 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012490
Owen Anderson825b72b2009-08-11 20:47:22 +000012491 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012492 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012493 Ld->isVolatile(), Ld->isNonTemporal(),
12494 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012495 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012496 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012497 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012498 MinAlign(Ld->getAlignment(), 4));
12499
12500 SDValue NewChain = LoLd.getValue(1);
12501 if (TokenFactorIndex != -1) {
12502 Ops.push_back(LoLd);
12503 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012504 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012505 Ops.size());
12506 }
12507
12508 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012509 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12510 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012511
12512 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012513 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012514 St->isVolatile(), St->isNonTemporal(),
12515 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012516 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012517 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000012518 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012519 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012520 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000012521 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000012522 }
Dan Gohman475871a2008-07-27 21:46:04 +000012523 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000012524}
12525
Chris Lattner6cf73262008-01-25 06:14:17 +000012526/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
12527/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012528static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000012529 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
12530 // F[X]OR(0.0, x) -> x
12531 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000012532 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12533 if (C->getValueAPF().isPosZero())
12534 return N->getOperand(1);
12535 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12536 if (C->getValueAPF().isPosZero())
12537 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000012538 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012539}
12540
12541/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012542static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000012543 // FAND(0.0, x) -> 0.0
12544 // FAND(x, 0.0) -> 0.0
12545 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12546 if (C->getValueAPF().isPosZero())
12547 return N->getOperand(0);
12548 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12549 if (C->getValueAPF().isPosZero())
12550 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000012551 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012552}
12553
Dan Gohmane5af2d32009-01-29 01:59:02 +000012554static SDValue PerformBTCombine(SDNode *N,
12555 SelectionDAG &DAG,
12556 TargetLowering::DAGCombinerInfo &DCI) {
12557 // BT ignores high bits in the bit index operand.
12558 SDValue Op1 = N->getOperand(1);
12559 if (Op1.hasOneUse()) {
12560 unsigned BitWidth = Op1.getValueSizeInBits();
12561 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
12562 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012563 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
12564 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000012565 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000012566 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
12567 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
12568 DCI.CommitTargetLoweringOpt(TLO);
12569 }
12570 return SDValue();
12571}
Chris Lattner83e6c992006-10-04 06:57:07 +000012572
Eli Friedman7a5e5552009-06-07 06:52:44 +000012573static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12574 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012575 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012576 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012577 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000012578 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000012579 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000012580 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012581 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012582 }
12583 return SDValue();
12584}
12585
Evan Cheng2e489c42009-12-16 00:53:11 +000012586static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
12587 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
12588 // (and (i32 x86isd::setcc_carry), 1)
12589 // This eliminates the zext. This transformation is necessary because
12590 // ISD::SETCC is always legalized to i8.
12591 DebugLoc dl = N->getDebugLoc();
12592 SDValue N0 = N->getOperand(0);
12593 EVT VT = N->getValueType(0);
12594 if (N0.getOpcode() == ISD::AND &&
12595 N0.hasOneUse() &&
12596 N0.getOperand(0).hasOneUse()) {
12597 SDValue N00 = N0.getOperand(0);
12598 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12599 return SDValue();
12600 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12601 if (!C || C->getZExtValue() != 1)
12602 return SDValue();
12603 return DAG.getNode(ISD::AND, dl, VT,
12604 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12605 N00.getOperand(0), N00.getOperand(1)),
12606 DAG.getConstant(1, VT));
12607 }
12608
12609 return SDValue();
12610}
12611
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012612// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12613static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12614 unsigned X86CC = N->getConstantOperandVal(0);
12615 SDValue EFLAG = N->getOperand(1);
12616 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012617
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012618 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12619 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12620 // cases.
12621 if (X86CC == X86::COND_B)
12622 return DAG.getNode(ISD::AND, DL, MVT::i8,
12623 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12624 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12625 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012626
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012627 return SDValue();
12628}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012629
Benjamin Kramer1396c402011-06-18 11:09:41 +000012630static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
12631 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012632 SDValue Op0 = N->getOperand(0);
12633 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
12634 // a 32-bit target where SSE doesn't support i64->FP operations.
12635 if (Op0.getOpcode() == ISD::LOAD) {
12636 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
12637 EVT VT = Ld->getValueType(0);
12638 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
12639 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
12640 !XTLI->getSubtarget()->is64Bit() &&
12641 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000012642 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
12643 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012644 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
12645 return FILDChain;
12646 }
12647 }
12648 return SDValue();
12649}
12650
Chris Lattner23a01992010-12-20 01:37:09 +000012651// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12652static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12653 X86TargetLowering::DAGCombinerInfo &DCI) {
12654 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12655 // the result is either zero or one (depending on the input carry bit).
12656 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12657 if (X86::isZeroNode(N->getOperand(0)) &&
12658 X86::isZeroNode(N->getOperand(1)) &&
12659 // We don't have a good way to replace an EFLAGS use, so only do this when
12660 // dead right now.
12661 SDValue(N, 1).use_empty()) {
12662 DebugLoc DL = N->getDebugLoc();
12663 EVT VT = N->getValueType(0);
12664 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
12665 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
12666 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
12667 DAG.getConstant(X86::COND_B,MVT::i8),
12668 N->getOperand(2)),
12669 DAG.getConstant(1, VT));
12670 return DCI.CombineTo(N, Res1, CarryOut);
12671 }
12672
12673 return SDValue();
12674}
12675
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012676// fold (add Y, (sete X, 0)) -> adc 0, Y
12677// (add Y, (setne X, 0)) -> sbb -1, Y
12678// (sub (sete X, 0), Y) -> sbb 0, Y
12679// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012680static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012681 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012682
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012683 // Look through ZExts.
12684 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
12685 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
12686 return SDValue();
12687
12688 SDValue SetCC = Ext.getOperand(0);
12689 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
12690 return SDValue();
12691
12692 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
12693 if (CC != X86::COND_E && CC != X86::COND_NE)
12694 return SDValue();
12695
12696 SDValue Cmp = SetCC.getOperand(1);
12697 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000012698 !X86::isZeroNode(Cmp.getOperand(1)) ||
12699 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012700 return SDValue();
12701
12702 SDValue CmpOp0 = Cmp.getOperand(0);
12703 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
12704 DAG.getConstant(1, CmpOp0.getValueType()));
12705
12706 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
12707 if (CC == X86::COND_NE)
12708 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
12709 DL, OtherVal.getValueType(), OtherVal,
12710 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
12711 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
12712 DL, OtherVal.getValueType(), OtherVal,
12713 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
12714}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012715
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012716static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
12717 SDValue Op0 = N->getOperand(0);
12718 SDValue Op1 = N->getOperand(1);
12719
12720 // X86 can't encode an immediate LHS of a sub. See if we can push the
12721 // negation into a preceding instruction.
12722 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
12723 uint64_t Op0C = C->getSExtValue();
12724
12725 // If the RHS of the sub is a XOR with one use and a constant, invert the
12726 // immediate. Then add one to the LHS of the sub so we can turn
12727 // X-Y -> X+~Y+1, saving one register.
12728 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
12729 isa<ConstantSDNode>(Op1.getOperand(1))) {
12730 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
12731 EVT VT = Op0.getValueType();
12732 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
12733 Op1.getOperand(0),
12734 DAG.getConstant(~XorC, VT));
12735 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
12736 DAG.getConstant(Op0C+1, VT));
12737 }
12738 }
12739
12740 return OptimizeConditionalInDecrement(N, DAG);
12741}
12742
Dan Gohman475871a2008-07-27 21:46:04 +000012743SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000012744 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012745 SelectionDAG &DAG = DCI.DAG;
12746 switch (N->getOpcode()) {
12747 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012748 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012749 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000012750 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012751 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012752 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
12753 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000012754 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000012755 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000012756 case ISD::SHL:
12757 case ISD::SRA:
12758 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000012759 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000012760 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000012761 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012762 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000012763 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000012764 case X86ISD::FOR: return PerformFORCombine(N, DAG);
12765 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000012766 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012767 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000012768 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012769 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012770 case X86ISD::SHUFPS: // Handle all target specific shuffles
12771 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000012772 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012773 case X86ISD::PUNPCKHBW:
12774 case X86ISD::PUNPCKHWD:
12775 case X86ISD::PUNPCKHDQ:
12776 case X86ISD::PUNPCKHQDQ:
12777 case X86ISD::UNPCKHPS:
12778 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000012779 case X86ISD::VUNPCKHPSY:
12780 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012781 case X86ISD::PUNPCKLBW:
12782 case X86ISD::PUNPCKLWD:
12783 case X86ISD::PUNPCKLDQ:
12784 case X86ISD::PUNPCKLQDQ:
12785 case X86ISD::UNPCKLPS:
12786 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000012787 case X86ISD::VUNPCKLPSY:
12788 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012789 case X86ISD::MOVHLPS:
12790 case X86ISD::MOVLHPS:
12791 case X86ISD::PSHUFD:
12792 case X86ISD::PSHUFHW:
12793 case X86ISD::PSHUFLW:
12794 case X86ISD::MOVSS:
12795 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000012796 case X86ISD::VPERMILPS:
12797 case X86ISD::VPERMILPSY:
12798 case X86ISD::VPERMILPD:
12799 case X86ISD::VPERMILPDY:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012800 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012801 }
12802
Dan Gohman475871a2008-07-27 21:46:04 +000012803 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012804}
12805
Evan Chenge5b51ac2010-04-17 06:13:15 +000012806/// isTypeDesirableForOp - Return true if the target has native support for
12807/// the specified value type and it is 'desirable' to use the type for the
12808/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12809/// instruction encodings are longer and some i16 instructions are slow.
12810bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12811 if (!isTypeLegal(VT))
12812 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012813 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012814 return true;
12815
12816 switch (Opc) {
12817 default:
12818 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012819 case ISD::LOAD:
12820 case ISD::SIGN_EXTEND:
12821 case ISD::ZERO_EXTEND:
12822 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012823 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012824 case ISD::SRL:
12825 case ISD::SUB:
12826 case ISD::ADD:
12827 case ISD::MUL:
12828 case ISD::AND:
12829 case ISD::OR:
12830 case ISD::XOR:
12831 return false;
12832 }
12833}
12834
12835/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012836/// beneficial for dag combiner to promote the specified node. If true, it
12837/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012838bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012839 EVT VT = Op.getValueType();
12840 if (VT != MVT::i16)
12841 return false;
12842
Evan Cheng4c26e932010-04-19 19:29:22 +000012843 bool Promote = false;
12844 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012845 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012846 default: break;
12847 case ISD::LOAD: {
12848 LoadSDNode *LD = cast<LoadSDNode>(Op);
12849 // If the non-extending load has a single use and it's not live out, then it
12850 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012851 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12852 Op.hasOneUse()*/) {
12853 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12854 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12855 // The only case where we'd want to promote LOAD (rather then it being
12856 // promoted as an operand is when it's only use is liveout.
12857 if (UI->getOpcode() != ISD::CopyToReg)
12858 return false;
12859 }
12860 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012861 Promote = true;
12862 break;
12863 }
12864 case ISD::SIGN_EXTEND:
12865 case ISD::ZERO_EXTEND:
12866 case ISD::ANY_EXTEND:
12867 Promote = true;
12868 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012869 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012870 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012871 SDValue N0 = Op.getOperand(0);
12872 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012873 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012874 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012875 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012876 break;
12877 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012878 case ISD::ADD:
12879 case ISD::MUL:
12880 case ISD::AND:
12881 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012882 case ISD::XOR:
12883 Commute = true;
12884 // fallthrough
12885 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012886 SDValue N0 = Op.getOperand(0);
12887 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012888 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012889 return false;
12890 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012891 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012892 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012893 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012894 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012895 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012896 }
12897 }
12898
12899 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000012900 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012901}
12902
Evan Cheng60c07e12006-07-05 22:17:51 +000012903//===----------------------------------------------------------------------===//
12904// X86 Inline Assembly Support
12905//===----------------------------------------------------------------------===//
12906
Chris Lattnerb8105652009-07-20 17:51:36 +000012907bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
12908 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000012909
12910 std::string AsmStr = IA->getAsmString();
12911
12912 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000012913 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000012914 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000012915
12916 switch (AsmPieces.size()) {
12917 default: return false;
12918 case 1:
12919 AsmStr = AsmPieces[0];
12920 AsmPieces.clear();
12921 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
12922
Chris Lattner7a2bdde2011-04-15 05:18:47 +000012923 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000012924 // we will turn this bswap into something that will be lowered to logical ops
12925 // instead of emitting the bswap asm. For now, we don't support 486 or lower
12926 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000012927 // bswap $0
12928 if (AsmPieces.size() == 2 &&
12929 (AsmPieces[0] == "bswap" ||
12930 AsmPieces[0] == "bswapq" ||
12931 AsmPieces[0] == "bswapl") &&
12932 (AsmPieces[1] == "$0" ||
12933 AsmPieces[1] == "${0:q}")) {
12934 // No need to check constraints, nothing other than the equivalent of
12935 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012936 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000012937 if (!Ty || Ty->getBitWidth() % 16 != 0)
12938 return false;
12939 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000012940 }
12941 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012942 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012943 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012944 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000012945 AsmPieces[1] == "$$8," &&
12946 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000012947 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12948 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012949 const std::string &ConstraintsStr = IA->getConstraintString();
12950 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000012951 std::sort(AsmPieces.begin(), AsmPieces.end());
12952 if (AsmPieces.size() == 4 &&
12953 AsmPieces[0] == "~{cc}" &&
12954 AsmPieces[1] == "~{dirflag}" &&
12955 AsmPieces[2] == "~{flags}" &&
12956 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012957 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000012958 if (!Ty || Ty->getBitWidth() % 16 != 0)
12959 return false;
12960 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000012961 }
Chris Lattnerb8105652009-07-20 17:51:36 +000012962 }
12963 break;
12964 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000012965 if (CI->getType()->isIntegerTy(32) &&
12966 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
12967 SmallVector<StringRef, 4> Words;
12968 SplitString(AsmPieces[0], Words, " \t,");
12969 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12970 Words[2] == "${0:w}") {
12971 Words.clear();
12972 SplitString(AsmPieces[1], Words, " \t,");
12973 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
12974 Words[2] == "$0") {
12975 Words.clear();
12976 SplitString(AsmPieces[2], Words, " \t,");
12977 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
12978 Words[2] == "${0:w}") {
12979 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000012980 const std::string &ConstraintsStr = IA->getConstraintString();
12981 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000012982 std::sort(AsmPieces.begin(), AsmPieces.end());
12983 if (AsmPieces.size() == 4 &&
12984 AsmPieces[0] == "~{cc}" &&
12985 AsmPieces[1] == "~{dirflag}" &&
12986 AsmPieces[2] == "~{flags}" &&
12987 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012988 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000012989 if (!Ty || Ty->getBitWidth() % 16 != 0)
12990 return false;
12991 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000012992 }
12993 }
12994 }
12995 }
12996 }
Evan Cheng55d42002011-01-08 01:24:27 +000012997
12998 if (CI->getType()->isIntegerTy(64)) {
12999 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13000 if (Constraints.size() >= 2 &&
13001 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13002 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13003 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13004 SmallVector<StringRef, 4> Words;
13005 SplitString(AsmPieces[0], Words, " \t");
13006 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013007 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013008 SplitString(AsmPieces[1], Words, " \t");
13009 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13010 Words.clear();
13011 SplitString(AsmPieces[2], Words, " \t,");
13012 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13013 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013014 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013015 if (!Ty || Ty->getBitWidth() % 16 != 0)
13016 return false;
13017 return IntrinsicLowering::LowerToByteSwap(CI);
13018 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013019 }
13020 }
13021 }
13022 }
13023 break;
13024 }
13025 return false;
13026}
13027
13028
13029
Chris Lattnerf4dff842006-07-11 02:54:03 +000013030/// getConstraintType - Given a constraint letter, return the type of
13031/// constraint it is for this target.
13032X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013033X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13034 if (Constraint.size() == 1) {
13035 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013036 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013037 case 'q':
13038 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013039 case 'f':
13040 case 't':
13041 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013042 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013043 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013044 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013045 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013046 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013047 case 'a':
13048 case 'b':
13049 case 'c':
13050 case 'd':
13051 case 'S':
13052 case 'D':
13053 case 'A':
13054 return C_Register;
13055 case 'I':
13056 case 'J':
13057 case 'K':
13058 case 'L':
13059 case 'M':
13060 case 'N':
13061 case 'G':
13062 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013063 case 'e':
13064 case 'Z':
13065 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013066 default:
13067 break;
13068 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013069 }
Chris Lattner4234f572007-03-25 02:14:49 +000013070 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013071}
13072
John Thompson44ab89e2010-10-29 17:29:13 +000013073/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013074/// This object must already have been set up with the operand type
13075/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013076TargetLowering::ConstraintWeight
13077 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013078 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013079 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013080 Value *CallOperandVal = info.CallOperandVal;
13081 // If we don't have a value, we can't do a match,
13082 // but allow it at the lowest weight.
13083 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013084 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013085 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013086 // Look at the constraint type.
13087 switch (*constraint) {
13088 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013089 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13090 case 'R':
13091 case 'q':
13092 case 'Q':
13093 case 'a':
13094 case 'b':
13095 case 'c':
13096 case 'd':
13097 case 'S':
13098 case 'D':
13099 case 'A':
13100 if (CallOperandVal->getType()->isIntegerTy())
13101 weight = CW_SpecificReg;
13102 break;
13103 case 'f':
13104 case 't':
13105 case 'u':
13106 if (type->isFloatingPointTy())
13107 weight = CW_SpecificReg;
13108 break;
13109 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013110 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013111 weight = CW_SpecificReg;
13112 break;
13113 case 'x':
13114 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013115 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013116 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013117 break;
13118 case 'I':
13119 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13120 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013121 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013122 }
13123 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013124 case 'J':
13125 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13126 if (C->getZExtValue() <= 63)
13127 weight = CW_Constant;
13128 }
13129 break;
13130 case 'K':
13131 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13132 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13133 weight = CW_Constant;
13134 }
13135 break;
13136 case 'L':
13137 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13138 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13139 weight = CW_Constant;
13140 }
13141 break;
13142 case 'M':
13143 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13144 if (C->getZExtValue() <= 3)
13145 weight = CW_Constant;
13146 }
13147 break;
13148 case 'N':
13149 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13150 if (C->getZExtValue() <= 0xff)
13151 weight = CW_Constant;
13152 }
13153 break;
13154 case 'G':
13155 case 'C':
13156 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13157 weight = CW_Constant;
13158 }
13159 break;
13160 case 'e':
13161 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13162 if ((C->getSExtValue() >= -0x80000000LL) &&
13163 (C->getSExtValue() <= 0x7fffffffLL))
13164 weight = CW_Constant;
13165 }
13166 break;
13167 case 'Z':
13168 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13169 if (C->getZExtValue() <= 0xffffffff)
13170 weight = CW_Constant;
13171 }
13172 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013173 }
13174 return weight;
13175}
13176
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013177/// LowerXConstraint - try to replace an X constraint, which matches anything,
13178/// with another that has more specific requirements based on the type of the
13179/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013180const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013181LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013182 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13183 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013184 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013185 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013186 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013187 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013188 return "x";
13189 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013190
Chris Lattner5e764232008-04-26 23:02:14 +000013191 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013192}
13193
Chris Lattner48884cd2007-08-25 00:47:38 +000013194/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13195/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013196void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013197 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013198 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013199 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013200 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013201
Eric Christopher100c8332011-06-02 23:16:42 +000013202 // Only support length 1 constraints for now.
13203 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013204
Eric Christopher100c8332011-06-02 23:16:42 +000013205 char ConstraintLetter = Constraint[0];
13206 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013207 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013208 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013210 if (C->getZExtValue() <= 31) {
13211 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013212 break;
13213 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013214 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013215 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013216 case 'J':
13217 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013218 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013219 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13220 break;
13221 }
13222 }
13223 return;
13224 case 'K':
13225 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013226 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013227 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13228 break;
13229 }
13230 }
13231 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013232 case 'N':
13233 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013234 if (C->getZExtValue() <= 255) {
13235 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013236 break;
13237 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013238 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013239 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013240 case 'e': {
13241 // 32-bit signed value
13242 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013243 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13244 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013245 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013246 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013247 break;
13248 }
13249 // FIXME gcc accepts some relocatable values here too, but only in certain
13250 // memory models; it's complicated.
13251 }
13252 return;
13253 }
13254 case 'Z': {
13255 // 32-bit unsigned value
13256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013257 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13258 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013259 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13260 break;
13261 }
13262 }
13263 // FIXME gcc accepts some relocatable values here too, but only in certain
13264 // memory models; it's complicated.
13265 return;
13266 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013267 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013268 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013269 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013270 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013271 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013272 break;
13273 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013274
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013275 // In any sort of PIC mode addresses need to be computed at runtime by
13276 // adding in a register or some sort of table lookup. These can't
13277 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013278 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013279 return;
13280
Chris Lattnerdc43a882007-05-03 16:52:29 +000013281 // If we are in non-pic codegen mode, we allow the address of a global (with
13282 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013283 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013284 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013285
Chris Lattner49921962009-05-08 18:23:14 +000013286 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13287 while (1) {
13288 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13289 Offset += GA->getOffset();
13290 break;
13291 } else if (Op.getOpcode() == ISD::ADD) {
13292 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13293 Offset += C->getZExtValue();
13294 Op = Op.getOperand(0);
13295 continue;
13296 }
13297 } else if (Op.getOpcode() == ISD::SUB) {
13298 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13299 Offset += -C->getZExtValue();
13300 Op = Op.getOperand(0);
13301 continue;
13302 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013303 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013304
Chris Lattner49921962009-05-08 18:23:14 +000013305 // Otherwise, this isn't something we can handle, reject it.
13306 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013307 }
Eric Christopherfd179292009-08-27 18:07:15 +000013308
Dan Gohman46510a72010-04-15 01:51:59 +000013309 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013310 // If we require an extra load to get this address, as in PIC mode, we
13311 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013312 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13313 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013314 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013315
Devang Patel0d881da2010-07-06 22:08:15 +000013316 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13317 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013318 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013319 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013320 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013321
Gabor Greifba36cb52008-08-28 21:40:38 +000013322 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013323 Ops.push_back(Result);
13324 return;
13325 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013326 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013327}
13328
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013329std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013330X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013331 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013332 // First, see if this is a constraint that directly corresponds to an LLVM
13333 // register class.
13334 if (Constraint.size() == 1) {
13335 // GCC Constraint Letters
13336 switch (Constraint[0]) {
13337 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013338 // TODO: Slight differences here in allocation order and leaving
13339 // RIP in the class. Do they matter any more here than they do
13340 // in the normal allocation?
13341 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13342 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013343 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013344 return std::make_pair(0U, X86::GR32RegisterClass);
13345 else if (VT == MVT::i16)
13346 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013347 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013348 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013349 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013350 return std::make_pair(0U, X86::GR64RegisterClass);
13351 break;
13352 }
13353 // 32-bit fallthrough
13354 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013355 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013356 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13357 else if (VT == MVT::i16)
13358 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013359 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013360 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13361 else if (VT == MVT::i64)
13362 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13363 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013364 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013365 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013366 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013367 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013368 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013369 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013370 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013371 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013372 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013373 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013374 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013375 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13376 if (VT == MVT::i16)
13377 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13378 if (VT == MVT::i32 || !Subtarget->is64Bit())
13379 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13380 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013381 case 'f': // FP Stack registers.
13382 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13383 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013384 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013385 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013386 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013387 return std::make_pair(0U, X86::RFP64RegisterClass);
13388 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013389 case 'y': // MMX_REGS if MMX allowed.
13390 if (!Subtarget->hasMMX()) break;
13391 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013392 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013393 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013394 // FALL THROUGH.
13395 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013396 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013397
Owen Anderson825b72b2009-08-11 20:47:22 +000013398 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013399 default: break;
13400 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013401 case MVT::f32:
13402 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013403 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013404 case MVT::f64:
13405 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013406 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013407 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013408 case MVT::v16i8:
13409 case MVT::v8i16:
13410 case MVT::v4i32:
13411 case MVT::v2i64:
13412 case MVT::v4f32:
13413 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013414 return std::make_pair(0U, X86::VR128RegisterClass);
13415 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013416 break;
13417 }
13418 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013419
Chris Lattnerf76d1802006-07-31 23:26:50 +000013420 // Use the default implementation in TargetLowering to convert the register
13421 // constraint into a member of a register class.
13422 std::pair<unsigned, const TargetRegisterClass*> Res;
13423 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013424
13425 // Not found as a standard register?
13426 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013427 // Map st(0) -> st(7) -> ST0
13428 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13429 tolower(Constraint[1]) == 's' &&
13430 tolower(Constraint[2]) == 't' &&
13431 Constraint[3] == '(' &&
13432 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13433 Constraint[5] == ')' &&
13434 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013435
Chris Lattner56d77c72009-09-13 22:41:48 +000013436 Res.first = X86::ST0+Constraint[4]-'0';
13437 Res.second = X86::RFP80RegisterClass;
13438 return Res;
13439 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013440
Chris Lattner56d77c72009-09-13 22:41:48 +000013441 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013442 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013443 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013444 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013445 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013446 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013447
13448 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013449 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013450 Res.first = X86::EFLAGS;
13451 Res.second = X86::CCRRegisterClass;
13452 return Res;
13453 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013454
Dale Johannesen330169f2008-11-13 21:52:36 +000013455 // 'A' means EAX + EDX.
13456 if (Constraint == "A") {
13457 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013458 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013459 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013460 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013461 return Res;
13462 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013463
Chris Lattnerf76d1802006-07-31 23:26:50 +000013464 // Otherwise, check to see if this is a register class of the wrong value
13465 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13466 // turn into {ax},{dx}.
13467 if (Res.second->hasType(VT))
13468 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013469
Chris Lattnerf76d1802006-07-31 23:26:50 +000013470 // All of the single-register GCC register classes map their values onto
13471 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13472 // really want an 8-bit or 32-bit register, map to the appropriate register
13473 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013474 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013475 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013476 unsigned DestReg = 0;
13477 switch (Res.first) {
13478 default: break;
13479 case X86::AX: DestReg = X86::AL; break;
13480 case X86::DX: DestReg = X86::DL; break;
13481 case X86::CX: DestReg = X86::CL; break;
13482 case X86::BX: DestReg = X86::BL; break;
13483 }
13484 if (DestReg) {
13485 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013486 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013487 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013489 unsigned DestReg = 0;
13490 switch (Res.first) {
13491 default: break;
13492 case X86::AX: DestReg = X86::EAX; break;
13493 case X86::DX: DestReg = X86::EDX; break;
13494 case X86::CX: DestReg = X86::ECX; break;
13495 case X86::BX: DestReg = X86::EBX; break;
13496 case X86::SI: DestReg = X86::ESI; break;
13497 case X86::DI: DestReg = X86::EDI; break;
13498 case X86::BP: DestReg = X86::EBP; break;
13499 case X86::SP: DestReg = X86::ESP; break;
13500 }
13501 if (DestReg) {
13502 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013503 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013504 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013505 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013506 unsigned DestReg = 0;
13507 switch (Res.first) {
13508 default: break;
13509 case X86::AX: DestReg = X86::RAX; break;
13510 case X86::DX: DestReg = X86::RDX; break;
13511 case X86::CX: DestReg = X86::RCX; break;
13512 case X86::BX: DestReg = X86::RBX; break;
13513 case X86::SI: DestReg = X86::RSI; break;
13514 case X86::DI: DestReg = X86::RDI; break;
13515 case X86::BP: DestReg = X86::RBP; break;
13516 case X86::SP: DestReg = X86::RSP; break;
13517 }
13518 if (DestReg) {
13519 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013520 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013521 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000013522 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000013523 } else if (Res.second == X86::FR32RegisterClass ||
13524 Res.second == X86::FR64RegisterClass ||
13525 Res.second == X86::VR128RegisterClass) {
13526 // Handle references to XMM physical registers that got mapped into the
13527 // wrong class. This can happen with constraints like {xmm0} where the
13528 // target independent register mapper will just pick the first match it can
13529 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000013530 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013531 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000013532 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013533 Res.second = X86::FR64RegisterClass;
13534 else if (X86::VR128RegisterClass->hasType(VT))
13535 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000013536 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013537
Chris Lattnerf76d1802006-07-31 23:26:50 +000013538 return Res;
13539}