blob: 0f8e9d58c486e2f7eb9ad87afa28a91dd523ebd0 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000064
Eric Christopher62f35a22010-07-05 19:26:33 +000065 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000066
Eric Christopher62f35a22010-07-05 19:26:33 +000067 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
Chris Lattnere019ec12010-12-19 20:07:10 +000068 if (is64Bit)
69 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +000071 }
Chris Lattnere019ec12010-12-19 20:07:10 +000072
73 if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
74 if (is64Bit)
75 return new X8664_ELFTargetObjectFile(TM);
76 return new X8632_ELFTargetObjectFile(TM);
77 }
78 if (TM.getSubtarget<X86Subtarget>().isTargetCOFF())
79 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000080 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000081}
82
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000083X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000084 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000085 Subtarget = &TM.getSubtarget<X86Subtarget>();
Nate Begeman2ea8ee72010-12-10 00:26:57 +000086 X86ScalarSSEf64 = Subtarget->hasXMMInt();
87 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +000088 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000091 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000092
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000093 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +000094 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000095
96 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000098 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000099 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000100 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000101
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000102 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000103 // Setup Windows compiler runtime calls.
104 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000105 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
106 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000107 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000108 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000109 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000110 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
111 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000112 }
113
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000114 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000115 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 setUseUnderscoreSetJmp(false);
117 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000118 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000119 // MS runtime is weird: it exports _setjmp, but longjmp!
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(false);
122 } else {
123 setUseUnderscoreSetJmp(true);
124 setUseUnderscoreLongJmp(true);
125 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000127 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000129 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000135
Scott Michelfdc40a02009-02-17 22:15:04 +0000136 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000138 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000140 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
142 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000143
144 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
148 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
149 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
150 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000151
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000152 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
153 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
156 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000157
Evan Cheng25ab6902006-09-08 06:48:29 +0000158 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
160 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000162 // We have an algorithm for SSE2->double, and we turn this into a
163 // 64-bit FILD followed by conditional FADD for other targets.
164 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000165 // We have an algorithm for SSE2, and we turn this into a 64-bit
166 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000167 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000168 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000169
170 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
171 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
173 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174
Devang Patel6a784892009-06-05 18:48:29 +0000175 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 // SSE has no i16 to fp conversion, only i32
177 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000184 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000185 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
187 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000188 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000189
Dale Johannesen73328d12007-09-19 23:55:34 +0000190 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
191 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
193 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000194
Evan Cheng02568ff2006-01-30 22:13:22 +0000195 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
196 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
198 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000200 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000202 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000204 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
206 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000207 }
208
209 // Handle FP_TO_UINT by promoting the destination to a larger signed
210 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
217 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000218 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000219 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 // Expand FP_TO_UINT into a select.
221 // FIXME: We would like to use a Custom expander here eventually to do
222 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000225 // With SSE3 we can use fisttpll to convert to a signed i64; without
226 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000228 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Chris Lattner399610a2006-12-05 18:22:22 +0000230 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000231 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000232 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
233 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000234 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000235 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000236 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000237 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000238 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000239 }
Chris Lattner21f66852005-12-23 05:15:23 +0000240
Dan Gohmanb00ee212008-02-18 19:34:53 +0000241 // Scalar integer divide and remainder are lowered to use operations that
242 // produce two results, to match the available instructions. This exposes
243 // the two-result form to trivial CSE, which is able to combine x/y and x%y
244 // into a single instruction.
245 //
246 // Scalar integer multiply-high is also lowered to use two-result
247 // operations, to match the available instructions. However, plain multiply
248 // (low) operations are left as Legal, as there are single-result
249 // instructions for this in x86. Using the two-result multiply instructions
250 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000251 for (unsigned i = 0, e = 4; i != e; ++i) {
252 MVT VT = IntVTs[i];
253 setOperationAction(ISD::MULHS, VT, Expand);
254 setOperationAction(ISD::MULHU, VT, Expand);
255 setOperationAction(ISD::SDIV, VT, Expand);
256 setOperationAction(ISD::UDIV, VT, Expand);
257 setOperationAction(ISD::SREM, VT, Expand);
258 setOperationAction(ISD::UREM, VT, Expand);
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000259
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000260 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000261 setOperationAction(ISD::ADDC, VT, Custom);
262 setOperationAction(ISD::ADDE, VT, Custom);
263 setOperationAction(ISD::SUBC, VT, Custom);
264 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000265 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000284 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
285 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Benjamin Kramer1292c222010-12-04 20:32:23 +0000293 if (Subtarget->hasPOPCNT()) {
294 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
295 } else {
296 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
297 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
298 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
299 if (Subtarget->is64Bit())
300 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
301 }
302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
304 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000305
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000308 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000309 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000310 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000316 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
320 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
323 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000326
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000327 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
331 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000332 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
334 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000335 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
338 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
339 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
340 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000341 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000343 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000353 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000355
Eric Christopher9a9d2752010-07-22 02:48:34 +0000356 // We may not have a libcall for MEMBARRIER so we should lower this.
357 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000358
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000359 // On X86 and X86-64, atomic operations are lowered to locked instructions.
360 // Locked instructions, in turn, have implicit fence semantics (all memory
361 // operations are flushed before issuing the locked instruction, and they
362 // are not buffered), so we can fold away the common pattern of
363 // fence-atomic-fence.
364 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000367 for (unsigned i = 0, e = 4; i != e; ++i) {
368 MVT VT = IntVTs[i];
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
371 }
372
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000373 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000381 }
382
Evan Cheng3c992d22006-03-07 02:02:57 +0000383 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000384 if (!Subtarget->isTargetDarwin() &&
385 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000386 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000388 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000389
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
391 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000394 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 setExceptionPointerRegister(X86::RAX);
396 setExceptionSelectorRegister(X86::RDX);
397 } else {
398 setExceptionPointerRegister(X86::EAX);
399 setExceptionSelectorRegister(X86::EDX);
400 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000403
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000407
Nate Begemanacc398c2006-01-25 18:21:52 +0000408 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VASTART , MVT::Other, Custom);
410 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::VAARG , MVT::Other, Custom);
413 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000414 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::VAARG , MVT::Other, Expand);
416 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000417 }
Evan Chengae642192007-03-02 23:16:35 +0000418
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
420 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000423 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000427
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000433
Evan Cheng223547a2006-01-31 22:28:30 +0000434 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FABS , MVT::f64, Custom);
436 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000437
438 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FNEG , MVT::f64, Custom);
440 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
Evan Cheng68c47cb2007-01-05 07:55:56 +0000442 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000445
Evan Chengd25e9e82006-02-02 00:28:23 +0000446 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FSIN , MVT::f64, Expand);
448 setOperationAction(ISD::FCOS , MVT::f64, Expand);
449 setOperationAction(ISD::FSIN , MVT::f32, Expand);
450 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000451
Chris Lattnera54aa942006-01-29 06:26:08 +0000452 // Expand FP immediates into loads from the stack, except for the special
453 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454 addLegalFPImmediate(APFloat(+0.0)); // xorpd
455 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000456 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 // Use SSE for f32, x87 for f64.
458 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
460 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
462 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
470 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
472 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FSIN , MVT::f32, Expand);
476 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
Nate Begemane1795842008-02-14 08:57:00 +0000478 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 addLegalFPImmediate(APFloat(+0.0f)); // xorps
480 addLegalFPImmediate(APFloat(+0.0)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
484
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
487 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000488 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000489 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000491 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
493 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
496 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
497 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000499
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000500 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
502 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000503 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000504 addLegalFPImmediate(APFloat(+0.0)); // FLD0
505 addLegalFPImmediate(APFloat(+1.0)); // FLD1
506 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
507 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000508 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000512 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000513
Dale Johannesen59a58732007-08-05 18:49:15 +0000514 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000515 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
517 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
518 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000519 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000520 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 addLegalFPImmediate(TmpFlt); // FLD0
522 TmpFlt.changeSign();
523 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000524
525 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000526 APFloat TmpFlt2(+1.0);
527 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
528 &ignored);
529 addLegalFPImmediate(TmpFlt2); // FLD1
530 TmpFlt2.changeSign();
531 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
532 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000533
Evan Chengc7ce29b2009-02-13 22:36:38 +0000534 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
536 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000538 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000539
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
542 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
543 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::FLOG, MVT::f80, Expand);
546 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
547 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
548 setOperationAction(ISD::FEXP, MVT::f80, Expand);
549 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000550
Mon P Wangf007a8b2008-11-06 05:31:54 +0000551 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000552 // (for widening) or expand (for scalarization). Then we will selectively
553 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
555 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
556 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
571 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
572 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000605 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
610 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
611 setTruncStoreAction((MVT::SimpleValueType)VT,
612 (MVT::SimpleValueType)InnerVT, Expand);
613 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
614 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
615 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000616 }
617
Evan Chengc7ce29b2009-02-13 22:36:38 +0000618 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
619 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000620 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000621 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000622 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000623 }
624
Dale Johannesen0488fb62010-09-30 23:57:10 +0000625 // MMX-sized vectors (other than x86mmx) are expected to be expanded
626 // into smaller operations.
627 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
628 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
629 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
630 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
631 setOperationAction(ISD::AND, MVT::v8i8, Expand);
632 setOperationAction(ISD::AND, MVT::v4i16, Expand);
633 setOperationAction(ISD::AND, MVT::v2i32, Expand);
634 setOperationAction(ISD::AND, MVT::v1i64, Expand);
635 setOperationAction(ISD::OR, MVT::v8i8, Expand);
636 setOperationAction(ISD::OR, MVT::v4i16, Expand);
637 setOperationAction(ISD::OR, MVT::v2i32, Expand);
638 setOperationAction(ISD::OR, MVT::v1i64, Expand);
639 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
640 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
641 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
642 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
643 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
647 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
648 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
649 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
650 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
651 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000652 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
653 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
654 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
655 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000656
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000657 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
661 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
662 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
663 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
664 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
665 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
666 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
668 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
669 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
670 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
671 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000672 }
673
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000674 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000676
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000677 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
678 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
680 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
682 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
685 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
686 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
687 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
688 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
689 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
690 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
691 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
692 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
694 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
695 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
696 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
697 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
698 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
699 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
704 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
707 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
708 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
709 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
710 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000711
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000712 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
713 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
714 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
715 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
716 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
717
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
720 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000721 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000722 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000723 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000724 // Do not attempt to custom lower non-128-bit vectors
725 if (!VT.is128BitVector())
726 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::BUILD_VECTOR,
728 VT.getSimpleVT().SimpleTy, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE,
730 VT.getSimpleVT().SimpleTy, Custom);
731 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
732 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
736 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
738 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
740 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000741
Nate Begemancdd1eec2008-02-12 22:51:28 +0000742 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
744 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000745 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000747 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
749 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000750 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000751
752 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000753 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000754 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000755
Owen Andersond6662ad2009-08-10 20:46:15 +0000756 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000758 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000760 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000762 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000764 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000766 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000769
Evan Cheng2c3ae372006-04-12 21:21:57 +0000770 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
772 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
773 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
774 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779
Nate Begeman14d12ca2008-02-11 04:19:36 +0000780 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000781 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
782 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
783 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
784 setOperationAction(ISD::FRINT, MVT::f32, Legal);
785 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
786 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
787 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
788 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
789 setOperationAction(ISD::FRINT, MVT::f64, Legal);
790 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
791
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000794
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000795 // Can turn SHL into an integer multiply.
796 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000797 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000798
Nate Begeman14d12ca2008-02-11 04:19:36 +0000799 // i8 and i16 vectors are custom , because the source register and source
800 // source memory operand types are not the same width. f32 vectors are
801 // custom since the immediate controlling the insert encodes additional
802 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000807
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
809 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
810 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
811 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
813 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
815 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000816 }
817 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000819 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
David Greene9b9838d2009-06-29 16:47:10 +0000822 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
824 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
825 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
826 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000827 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
830 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
831 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
832 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
833 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
834 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
835 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
836 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
837 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
838 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000839 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
841 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
842 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
843 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000844
845 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
848 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
849 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
850 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
852 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
853 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000860
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
862 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
863 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
864 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
867 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
868 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
873 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
874 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
875 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
876 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
877 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000878
879#if 0
880 // Not sure we want to do this since there are no 256-bit integer
881 // operations in AVX
882
883 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
884 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
886 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000887
888 // Do not attempt to custom lower non-power-of-2 vectors
889 if (!isPowerOf2_32(VT.getVectorNumElements()))
890 continue;
891
892 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
895 }
896
897 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000900 }
David Greene9b9838d2009-06-29 16:47:10 +0000901#endif
902
903#if 0
904 // Not sure we want to do this since there are no 256-bit integer
905 // operations in AVX
906
907 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
908 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
910 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 if (!VT.is256BitVector()) {
913 continue;
914 }
915 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000917 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000919 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000921 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000923 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000925 }
926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000928#endif
929 }
930
Evan Cheng6be2c582006-04-05 23:38:46 +0000931 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000933
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000934
Eli Friedman962f5492010-06-02 19:35:46 +0000935 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
936 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000937 //
Eli Friedman962f5492010-06-02 19:35:46 +0000938 // FIXME: We really should do custom legalization for addition and
939 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
940 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000941 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
942 // Add/Sub/Mul with overflow operations are custom lowered.
943 MVT VT = IntVTs[i];
944 setOperationAction(ISD::SADDO, VT, Custom);
945 setOperationAction(ISD::UADDO, VT, Custom);
946 setOperationAction(ISD::SSUBO, VT, Custom);
947 setOperationAction(ISD::USUBO, VT, Custom);
948 setOperationAction(ISD::SMULO, VT, Custom);
949 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +0000950 }
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000951
952 // There are no 8-bit 3-address imul/mul instructions
953 setOperationAction(ISD::SMULO, MVT::i8, Expand);
954 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000955
Evan Chengd54f2d52009-03-31 19:38:51 +0000956 if (!Subtarget->is64Bit()) {
957 // These libcalls are not available in 32-bit.
958 setLibcallName(RTLIB::SHL_I128, 0);
959 setLibcallName(RTLIB::SRL_I128, 0);
960 setLibcallName(RTLIB::SRA_I128, 0);
961 }
962
Evan Cheng206ee9d2006-07-07 08:33:52 +0000963 // We have target-specific dag combine patterns for the following nodes:
964 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000965 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000966 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000967 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000968 setTargetDAGCombine(ISD::SHL);
969 setTargetDAGCombine(ISD::SRA);
970 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000971 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +0000972 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +0000973 setTargetDAGCombine(ISD::ADD);
974 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +0000975 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000976 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000977 if (Subtarget->is64Bit())
978 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000979
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000980 computeRegisterProperties();
981
Evan Cheng05219282011-01-06 06:52:41 +0000982 // On Darwin, -Os means optimize for size without hurting performance,
983 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +0000984 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000985 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +0000986 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +0000987 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
988 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
989 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +0000990 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000991 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000992}
993
Scott Michel5b8f82e2008-03-10 15:42:14 +0000994
Owen Anderson825b72b2009-08-11 20:47:22 +0000995MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
996 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000997}
998
999
Evan Cheng29286502008-01-23 23:17:41 +00001000/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1001/// the desired ByVal argument alignment.
1002static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1003 if (MaxAlign == 16)
1004 return;
1005 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1006 if (VTy->getBitWidth() == 128)
1007 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001008 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1009 unsigned EltAlign = 0;
1010 getMaxByValAlign(ATy->getElementType(), EltAlign);
1011 if (EltAlign > MaxAlign)
1012 MaxAlign = EltAlign;
1013 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1014 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1015 unsigned EltAlign = 0;
1016 getMaxByValAlign(STy->getElementType(i), EltAlign);
1017 if (EltAlign > MaxAlign)
1018 MaxAlign = EltAlign;
1019 if (MaxAlign == 16)
1020 break;
1021 }
1022 }
1023 return;
1024}
1025
1026/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1027/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001028/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1029/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001030unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001031 if (Subtarget->is64Bit()) {
1032 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001033 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001034 if (TyAlign > 8)
1035 return TyAlign;
1036 return 8;
1037 }
1038
Evan Cheng29286502008-01-23 23:17:41 +00001039 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001040 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001041 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001042 return Align;
1043}
Chris Lattner2b02a442007-02-25 08:29:00 +00001044
Evan Chengf0df0312008-05-15 08:39:06 +00001045/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001046/// and store operations as a result of memset, memcpy, and memmove
1047/// lowering. If DstAlign is zero that means it's safe to destination
1048/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1049/// means there isn't a need to check it against alignment requirement,
1050/// probably because the source does not need to be loaded. If
1051/// 'NonScalarIntSafe' is true, that means it's safe to return a
1052/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1053/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1054/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001055/// It returns EVT::Other if the type should be determined using generic
1056/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001057EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001058X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1059 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001060 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001061 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001062 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001063 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1064 // linux. This is because the stack realignment code can't handle certain
1065 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001066 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001067 if (NonScalarIntSafe &&
1068 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001069 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001070 (Subtarget->isUnalignedMemAccessFast() ||
1071 ((DstAlign == 0 || DstAlign >= 16) &&
1072 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001073 Subtarget->getStackAlignment() >= 16) {
1074 if (Subtarget->hasSSE2())
1075 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001076 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001077 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001078 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001079 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001080 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001081 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001082 // Do not use f64 to lower memcpy if source is string constant. It's
1083 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001084 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001085 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 }
Evan Chengf0df0312008-05-15 08:39:06 +00001087 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 return MVT::i64;
1089 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001090}
1091
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001092/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1093/// current function. The returned value is a member of the
1094/// MachineJumpTableInfo::JTEntryKind enum.
1095unsigned X86TargetLowering::getJumpTableEncoding() const {
1096 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1097 // symbol.
1098 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1099 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001100 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001101
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001102 // Otherwise, use the normal jump table encoding heuristics.
1103 return TargetLowering::getJumpTableEncoding();
1104}
1105
Chris Lattnerc64daab2010-01-26 05:02:42 +00001106const MCExpr *
1107X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1108 const MachineBasicBlock *MBB,
1109 unsigned uid,MCContext &Ctx) const{
1110 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1111 Subtarget->isPICStyleGOT());
1112 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1113 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001114 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1115 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001116}
1117
Evan Chengcc415862007-11-09 01:32:10 +00001118/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1119/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001120SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001121 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001122 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001123 // This doesn't have DebugLoc associated with it, but is not really the
1124 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001125 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001126 return Table;
1127}
1128
Chris Lattner589c6f62010-01-26 06:28:43 +00001129/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1130/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1131/// MCExpr.
1132const MCExpr *X86TargetLowering::
1133getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1134 MCContext &Ctx) const {
1135 // X86-64 uses RIP relative addressing based on the jump table label.
1136 if (Subtarget->isPICStyleRIPRel())
1137 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1138
1139 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001140 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001141}
1142
Bill Wendlingb4202b82009-07-01 18:50:55 +00001143/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001144unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001145 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001146}
1147
Evan Chengdee81012010-07-26 21:50:05 +00001148std::pair<const TargetRegisterClass*, uint8_t>
1149X86TargetLowering::findRepresentativeClass(EVT VT) const{
1150 const TargetRegisterClass *RRC = 0;
1151 uint8_t Cost = 1;
1152 switch (VT.getSimpleVT().SimpleTy) {
1153 default:
1154 return TargetLowering::findRepresentativeClass(VT);
1155 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1156 RRC = (Subtarget->is64Bit()
1157 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1158 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001159 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001160 RRC = X86::VR64RegisterClass;
1161 break;
1162 case MVT::f32: case MVT::f64:
1163 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1164 case MVT::v4f32: case MVT::v2f64:
1165 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1166 case MVT::v4f64:
1167 RRC = X86::VR128RegisterClass;
1168 break;
1169 }
1170 return std::make_pair(RRC, Cost);
1171}
1172
Evan Cheng70017e42010-07-24 00:39:05 +00001173unsigned
1174X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1175 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001176 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
1177
1178 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001179 switch (RC->getID()) {
1180 default:
1181 return 0;
1182 case X86::GR32RegClassID:
1183 return 4 - FPDiff;
1184 case X86::GR64RegClassID:
1185 return 8 - FPDiff;
1186 case X86::VR128RegClassID:
1187 return Subtarget->is64Bit() ? 10 : 4;
1188 case X86::VR64RegClassID:
1189 return 4;
1190 }
1191}
1192
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001193bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1194 unsigned &Offset) const {
1195 if (!Subtarget->isTargetLinux())
1196 return false;
1197
1198 if (Subtarget->is64Bit()) {
1199 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1200 Offset = 0x28;
1201 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1202 AddressSpace = 256;
1203 else
1204 AddressSpace = 257;
1205 } else {
1206 // %gs:0x14 on i386
1207 Offset = 0x14;
1208 AddressSpace = 256;
1209 }
1210 return true;
1211}
1212
1213
Chris Lattner2b02a442007-02-25 08:29:00 +00001214//===----------------------------------------------------------------------===//
1215// Return Value Calling Convention Implementation
1216//===----------------------------------------------------------------------===//
1217
Chris Lattner59ed56b2007-02-28 04:55:35 +00001218#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001219
Michael J. Spencerec38de22010-10-10 22:04:20 +00001220bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001221X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001222 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001223 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001224 SmallVector<CCValAssign, 16> RVLocs;
1225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001226 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001227 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001228}
1229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230SDValue
1231X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001232 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001234 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001235 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001236 MachineFunction &MF = DAG.getMachineFunction();
1237 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001238
Chris Lattner9774c912007-02-27 05:28:59 +00001239 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1241 RVLocs, *DAG.getContext());
1242 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Evan Chengdcea1632010-02-04 02:40:39 +00001244 // Add the regs to the liveout set for the function.
1245 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1246 for (unsigned i = 0; i != RVLocs.size(); ++i)
1247 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1248 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001249
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001251
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001253 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1254 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001255 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1256 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001258 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001259 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1260 CCValAssign &VA = RVLocs[i];
1261 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001262 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001263 EVT ValVT = ValToCopy.getValueType();
1264
Dale Johannesenc4510512010-09-24 19:05:48 +00001265 // If this is x86-64, and we disabled SSE, we can't return FP values,
1266 // or SSE or MMX vectors.
1267 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1268 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001269 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001270 report_fatal_error("SSE register return with SSE disabled");
1271 }
1272 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1273 // llvm-gcc has never done it right and no one has noticed, so this
1274 // should be OK for now.
1275 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001276 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001277 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
Chris Lattner447ff682008-03-11 03:23:40 +00001279 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1280 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001281 if (VA.getLocReg() == X86::ST0 ||
1282 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001283 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1284 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001285 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001287 RetOps.push_back(ValToCopy);
1288 // Don't emit a copytoreg.
1289 continue;
1290 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001291
Evan Cheng242b38b2009-02-23 09:03:22 +00001292 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1293 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001294 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001295 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001296 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001297 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001298 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1299 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001300 // If we don't have SSE2 available, convert to v4f32 so the generated
1301 // register is legal.
1302 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001304 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001306 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001307
Dale Johannesendd64c412009-02-04 00:33:20 +00001308 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001309 Flag = Chain.getValue(1);
1310 }
Dan Gohman61a92132008-04-21 23:59:07 +00001311
1312 // The x86-64 ABI for returning structs by value requires that we copy
1313 // the sret argument into %rax for the return. We saved the argument into
1314 // a virtual register in the entry block, so now we copy the value out
1315 // and into %rax.
1316 if (Subtarget->is64Bit() &&
1317 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1318 MachineFunction &MF = DAG.getMachineFunction();
1319 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1320 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001321 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001322 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001323 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001324
Dale Johannesendd64c412009-02-04 00:33:20 +00001325 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001326 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001327
1328 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001329 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001330 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001331
Chris Lattner447ff682008-03-11 03:23:40 +00001332 RetOps[0] = Chain; // Update chain.
1333
1334 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001335 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001336 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
1338 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001340}
1341
Evan Cheng3d2125c2010-11-30 23:55:39 +00001342bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1343 if (N->getNumValues() != 1)
1344 return false;
1345 if (!N->hasNUsesOfValue(1, 0))
1346 return false;
1347
1348 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001349 if (Copy->getOpcode() != ISD::CopyToReg &&
1350 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001351 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001352
1353 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001354 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001355 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001356 if (UI->getOpcode() != X86ISD::RET_FLAG)
1357 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001358 HasRet = true;
1359 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001360
Evan Cheng1bf891a2010-12-01 22:59:46 +00001361 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001362}
1363
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364/// LowerCallResult - Lower the result values of a call into the
1365/// appropriate copies out of appropriate physical registers.
1366///
1367SDValue
1368X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001369 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370 const SmallVectorImpl<ISD::InputArg> &Ins,
1371 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001372 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001373
Chris Lattnere32bbf62007-02-28 07:09:55 +00001374 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001375 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001376 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001378 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
Chris Lattner3085e152007-02-25 08:59:22 +00001381 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001382 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001383 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001384 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Torok Edwin3f142c32009-02-01 18:15:56 +00001386 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001388 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001389 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001390 }
1391
Evan Cheng79fb3b42009-02-20 20:43:02 +00001392 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001393
1394 // If this is a call to a function that returns an fp value on the floating
1395 // point stack, we must guarantee the the value is popped from the stack, so
1396 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1397 // if the return value is not used. We use the FpGET_ST0 instructions
1398 // instead.
1399 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1400 // If we prefer to use the value in xmm registers, copy it out as f80 and
1401 // use a truncate to move it from fp stack reg to xmm reg.
1402 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1403 bool isST0 = VA.getLocReg() == X86::ST0;
1404 unsigned Opc = 0;
1405 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1406 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1407 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1408 SDValue Ops[] = { Chain, InFlag };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001409 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Glue,
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001410 Ops, 2), 1);
1411 Val = Chain.getValue(0);
1412
1413 // Round the f80 to the right size, which also moves it to the appropriate
1414 // xmm register.
1415 if (CopyVT != VA.getValVT())
1416 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1417 // This truncation won't change the value.
1418 DAG.getIntPtrConstant(1));
1419 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001420 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1421 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1422 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001424 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1426 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001427 } else {
1428 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001430 Val = Chain.getValue(0);
1431 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001432 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001433 } else {
1434 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1435 CopyVT, InFlag).getValue(1);
1436 Val = Chain.getValue(0);
1437 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001438 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001440 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001441
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001443}
1444
1445
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001446//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001447// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001448//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001449// StdCall calling convention seems to be standard for many Windows' API
1450// routines and around. It differs from C calling convention just a little:
1451// callee should clean up the stack, not caller. Symbols should be also
1452// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001453// For info on fast calling convention see Fast Calling Convention (tail call)
1454// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001455
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001457/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1459 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001460 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001461
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001463}
1464
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001465/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001466/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467static bool
1468ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1469 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001470 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001473}
1474
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001475/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1476/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001477/// the specific parameter attribute. The copy will be passed as a byval
1478/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001479static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001480CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001481 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1482 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001483 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001484
Dale Johannesendd64c412009-02-04 00:33:20 +00001485 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001486 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001487 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001488}
1489
Chris Lattner29689432010-03-11 00:22:57 +00001490/// IsTailCallConvention - Return true if the calling convention is one that
1491/// supports tail call optimization.
1492static bool IsTailCallConvention(CallingConv::ID CC) {
1493 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1494}
1495
Evan Cheng0c439eb2010-01-27 00:07:07 +00001496/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1497/// a tailcall target by changing its ABI.
1498static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001499 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001500}
1501
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502SDValue
1503X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001504 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 const SmallVectorImpl<ISD::InputArg> &Ins,
1506 DebugLoc dl, SelectionDAG &DAG,
1507 const CCValAssign &VA,
1508 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001509 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001510 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001511 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001512 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001513 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001514 EVT ValVT;
1515
1516 // If value is passed by pointer we have address passed instead of the value
1517 // itself.
1518 if (VA.getLocInfo() == CCValAssign::Indirect)
1519 ValVT = VA.getLocVT();
1520 else
1521 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001522
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001523 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001524 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001525 // In case of tail call optimization mark all arguments mutable. Since they
1526 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001527 if (Flags.isByVal()) {
1528 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001529 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001530 return DAG.getFrameIndex(FI, getPointerTy());
1531 } else {
1532 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001533 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001534 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1535 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001536 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001537 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001538 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001539}
1540
Dan Gohman475871a2008-07-27 21:46:04 +00001541SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001542X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001543 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001544 bool isVarArg,
1545 const SmallVectorImpl<ISD::InputArg> &Ins,
1546 DebugLoc dl,
1547 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001548 SmallVectorImpl<SDValue> &InVals)
1549 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001550 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001551 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001552
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 const Function* Fn = MF.getFunction();
1554 if (Fn->hasExternalLinkage() &&
1555 Subtarget->isTargetCygMing() &&
1556 Fn->getName() == "main")
1557 FuncInfo->setForceFramePointer(true);
1558
Evan Cheng1bc78042006-04-26 01:20:17 +00001559 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001561 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001562
Chris Lattner29689432010-03-11 00:22:57 +00001563 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1564 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001565
Chris Lattner638402b2007-02-28 07:00:42 +00001566 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001568 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1569 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001570 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001571
Chris Lattnerf39f7712007-02-28 05:46:49 +00001572 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1575 CCValAssign &VA = ArgLocs[i];
1576 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1577 // places.
1578 assert(VA.getValNo() != LastVal &&
1579 "Don't support value assigned to multiple locs yet");
1580 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001581
Chris Lattnerf39f7712007-02-28 05:46:49 +00001582 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001583 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001584 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001586 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001593 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1594 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001595 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001596 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001597 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001598 RC = X86::VR64RegisterClass;
1599 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001600 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001601
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001602 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001604
Chris Lattnerf39f7712007-02-28 05:46:49 +00001605 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1606 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1607 // right size.
1608 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001609 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001610 DAG.getValueType(VA.getValVT()));
1611 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001612 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001613 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001614 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001615 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001616
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001617 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001618 // Handle MMX values passed in XMM regs.
1619 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001620 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1621 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001622 } else
1623 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001624 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001625 } else {
1626 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001628 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001629
1630 // If value is passed via pointer - do a load.
1631 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001632 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1633 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001634
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001636 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001637
Dan Gohman61a92132008-04-21 23:59:07 +00001638 // The x86-64 ABI for returning structs by value requires that we copy
1639 // the sret argument into %rax for the return. Save the argument into
1640 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001641 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001642 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1643 unsigned Reg = FuncInfo->getSRetReturnReg();
1644 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001646 FuncInfo->setSRetReturnReg(Reg);
1647 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001650 }
1651
Chris Lattnerf39f7712007-02-28 05:46:49 +00001652 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001653 // Align stack specially for tail calls.
1654 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001655 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001656
Evan Cheng1bc78042006-04-26 01:20:17 +00001657 // If the function takes variable number of arguments, make a frame index for
1658 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001659 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001660 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1661 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001662 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 }
1664 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001665 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1666
1667 // FIXME: We should really autogenerate these arrays
1668 static const unsigned GPR64ArgRegsWin64[] = {
1669 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001670 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001671 static const unsigned GPR64ArgRegs64Bit[] = {
1672 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1673 };
1674 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1676 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1677 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001678 const unsigned *GPR64ArgRegs;
1679 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001680
1681 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001682 // The XMM registers which might contain var arg parameters are shadowed
1683 // in their paired GPR. So we only need to save the GPR to their home
1684 // slots.
1685 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001686 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001687 } else {
1688 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1689 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001690
1691 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001692 }
1693 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1694 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001695
Devang Patel578efa92009-06-05 21:57:13 +00001696 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001697 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001698 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001699 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001700 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001701 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001702 // Kernel mode asks for SSE to be disabled, so don't push them
1703 // on the stack.
1704 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001705
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001706 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001707 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1708 // Get to the caller-allocated home save location. Add 8 to account
1709 // for the return address.
1710 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001711 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001712 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001713 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1714 } else {
1715 // For X86-64, if there are vararg parameters that are passed via
1716 // registers, then we must store them to their spots on the stack so they
1717 // may be loaded by deferencing the result of va_next.
1718 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1719 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1720 FuncInfo->setRegSaveFrameIndex(
1721 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001722 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001723 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001724
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001726 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001727 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1728 getPointerTy());
1729 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001730 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001731 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1732 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001733 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1734 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001736 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001737 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001738 MachinePointerInfo::getFixedStack(
1739 FuncInfo->getRegSaveFrameIndex(), Offset),
1740 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001741 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001742 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001744
Dan Gohmanface41a2009-08-16 21:24:25 +00001745 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1746 // Now store the XMM (fp + vector) parameter registers.
1747 SmallVector<SDValue, 11> SaveXMMOps;
1748 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001749
Dan Gohmanface41a2009-08-16 21:24:25 +00001750 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1751 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1752 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001753
Dan Gohman1e93df62010-04-17 14:41:14 +00001754 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1755 FuncInfo->getRegSaveFrameIndex()));
1756 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1757 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001758
Dan Gohmanface41a2009-08-16 21:24:25 +00001759 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001760 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001761 X86::VR128RegisterClass);
1762 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1763 SaveXMMOps.push_back(Val);
1764 }
1765 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1766 MVT::Other,
1767 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001769
1770 if (!MemOps.empty())
1771 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1772 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001773 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Gordon Henriksen86737662008-01-05 16:56:59 +00001776 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001777 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001778 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001779 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001780 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001781 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001782 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001784 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001785
Gordon Henriksen86737662008-01-05 16:56:59 +00001786 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001787 // RegSaveFrameIndex is X86-64 only.
1788 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001789 if (CallConv == CallingConv::X86_FastCall ||
1790 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001791 // fastcc functions can't have varargs.
1792 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001793 }
Evan Cheng25caf632006-05-23 21:06:34 +00001794
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001796}
1797
Dan Gohman475871a2008-07-27 21:46:04 +00001798SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1800 SDValue StackPtr, SDValue Arg,
1801 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001802 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001803 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001804 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1805 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001807 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001808 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001809 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001810
1811 return DAG.getStore(Chain, dl, Arg, PtrOff,
1812 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001813 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001814}
1815
Bill Wendling64e87322009-01-16 19:25:27 +00001816/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001817/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001818SDValue
1819X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001820 SDValue &OutRetAddr, SDValue Chain,
1821 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001822 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001823 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001824 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001825 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001826
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001827 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001828 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1829 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001830 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001831}
1832
1833/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1834/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001835static SDValue
1836EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001838 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001839 // Store the return address to the appropriate stack slot.
1840 if (!FPDiff) return Chain;
1841 // Calculate the new stack slot for the return address.
1842 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001843 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001844 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001847 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001848 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001849 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001850 return Chain;
1851}
1852
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001854X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001855 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001856 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001858 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 const SmallVectorImpl<ISD::InputArg> &Ins,
1860 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001861 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 MachineFunction &MF = DAG.getMachineFunction();
1863 bool Is64Bit = Subtarget->is64Bit();
1864 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001865 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866
Evan Cheng5f941932010-02-05 02:21:12 +00001867 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001868 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001869 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1870 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001871 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001872
1873 // Sibcalls are automatically detected tailcalls which do not require
1874 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001875 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001876 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001877
1878 if (isTailCall)
1879 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001880 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001881
Chris Lattner29689432010-03-11 00:22:57 +00001882 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1883 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001884
Chris Lattner638402b2007-02-28 07:00:42 +00001885 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001886 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1888 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001889 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001890
Chris Lattner423c5f42007-02-28 05:31:48 +00001891 // Get a count of how many bytes are to be pushed on the stack.
1892 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001893 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001894 // This is a sibcall. The memory operands are available in caller's
1895 // own caller's stack.
1896 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001897 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001898 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001899
Gordon Henriksen86737662008-01-05 16:56:59 +00001900 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001901 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001903 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001904 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1905 FPDiff = NumBytesCallerPushed - NumBytes;
1906
1907 // Set the delta of movement of the returnaddr stackslot.
1908 // But only set if delta is greater than previous delta.
1909 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1910 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1911 }
1912
Evan Chengf22f9b32010-02-06 03:28:46 +00001913 if (!IsSibcall)
1914 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001915
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001917 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001918 if (isTailCall && FPDiff)
1919 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1920 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001921
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1923 SmallVector<SDValue, 8> MemOpChains;
1924 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001925
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926 // Walk the register/memloc assignments, inserting copies/loads. In the case
1927 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001928 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1929 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001930 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001931 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001933 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001934
Chris Lattner423c5f42007-02-28 05:31:48 +00001935 // Promote the value if needed.
1936 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001937 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001938 case CCValAssign::Full: break;
1939 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001940 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001941 break;
1942 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001943 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001944 break;
1945 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001946 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1947 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001948 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1950 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001951 } else
1952 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1953 break;
1954 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001955 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001956 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001957 case CCValAssign::Indirect: {
1958 // Store the argument.
1959 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001960 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001961 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001963 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001964 Arg = SpillSlot;
1965 break;
1966 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001967 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001968
Chris Lattner423c5f42007-02-28 05:31:48 +00001969 if (VA.isRegLoc()) {
1970 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001971 if (isVarArg && Subtarget->isTargetWin64()) {
1972 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1973 // shadow reg if callee is a varargs function.
1974 unsigned ShadowReg = 0;
1975 switch (VA.getLocReg()) {
1976 case X86::XMM0: ShadowReg = X86::RCX; break;
1977 case X86::XMM1: ShadowReg = X86::RDX; break;
1978 case X86::XMM2: ShadowReg = X86::R8; break;
1979 case X86::XMM3: ShadowReg = X86::R9; break;
1980 }
1981 if (ShadowReg)
1982 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1983 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001984 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001985 assert(VA.isMemLoc());
1986 if (StackPtr.getNode() == 0)
1987 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1988 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1989 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001990 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001992
Evan Cheng32fe1032006-05-25 00:59:30 +00001993 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001995 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001996
Evan Cheng347d5f72006-04-28 21:29:37 +00001997 // Build a sequence of copy-to-reg nodes chained together with token chain
1998 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002000 // Tail call byval lowering might overwrite argument registers so in case of
2001 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002003 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002005 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002006 InFlag = Chain.getValue(1);
2007 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002008
Chris Lattner88e1fd52009-07-09 04:24:46 +00002009 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002010 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2011 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002013 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2014 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002015 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002016 InFlag);
2017 InFlag = Chain.getValue(1);
2018 } else {
2019 // If we are tail calling and generating PIC/GOT style code load the
2020 // address of the callee into ECX. The value in ecx is used as target of
2021 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2022 // for tail calls on PIC/GOT architectures. Normally we would just put the
2023 // address of GOT into ebx and then call target@PLT. But for tail calls
2024 // ebx would be restored (since ebx is callee saved) before jumping to the
2025 // target@PLT.
2026
2027 // Note: The actual moving to ECX is done further down.
2028 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2029 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2030 !G->getGlobal()->hasProtectedVisibility())
2031 Callee = LowerGlobalAddress(Callee, DAG);
2032 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002033 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002034 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002035 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036
Nate Begemanc8ea6732010-07-21 20:49:52 +00002037 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 // From AMD64 ABI document:
2039 // For calls that may call functions that use varargs or stdargs
2040 // (prototype-less calls or calls to functions containing ellipsis (...) in
2041 // the declaration) %al is used as hidden argument to specify the number
2042 // of SSE registers used. The contents of %al do not need to match exactly
2043 // the number of registers, but must be an ubound on the number of SSE
2044 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002045
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 // Count the number of XMM registers allocated.
2047 static const unsigned XMMArgRegs[] = {
2048 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2049 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2050 };
2051 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002052 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002053 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Dale Johannesendd64c412009-02-04 00:33:20 +00002055 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002057 InFlag = Chain.getValue(1);
2058 }
2059
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002060
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002061 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062 if (isTailCall) {
2063 // Force all the incoming stack arguments to be loaded from the stack
2064 // before any new outgoing arguments are stored to the stack, because the
2065 // outgoing stack slots may alias the incoming argument stack slots, and
2066 // the alias isn't otherwise explicit. This is slightly more conservative
2067 // than necessary, because it means that each store effectively depends
2068 // on every argument instead of just those arguments it would clobber.
2069 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2070
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SmallVector<SDValue, 8> MemOpChains2;
2072 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002073 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002074 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002075 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002076 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002077 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2078 CCValAssign &VA = ArgLocs[i];
2079 if (VA.isRegLoc())
2080 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002081 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002082 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002084 // Create frame index.
2085 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002086 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002087 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002088 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002089
Duncan Sands276dcbd2008-03-21 09:14:45 +00002090 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002091 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002092 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002093 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002094 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002096 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097
Dan Gohman98ca4f22009-08-05 01:29:28 +00002098 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2099 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002100 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002101 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002102 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002103 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002105 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002106 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002108 }
2109 }
2110
2111 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002113 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002114
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002115 // Copy arguments to their registers.
2116 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002118 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002119 InFlag = Chain.getValue(1);
2120 }
Dan Gohman475871a2008-07-27 21:46:04 +00002121 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002122
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002124 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002125 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002126 }
2127
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002128 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2129 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2130 // In the 64-bit large code model, we have to make all calls
2131 // through a register, since the call instruction's 32-bit
2132 // pc-relative offset may not be large enough to hold the whole
2133 // address.
2134 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002135 // If the callee is a GlobalAddress node (quite common, every direct call
2136 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2137 // it.
2138
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002139 // We should use extra load for direct calls to dllimported functions in
2140 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002141 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002142 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002143 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002144
Chris Lattner48a7d022009-07-09 05:02:21 +00002145 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2146 // external symbols most go through the PLT in PIC mode. If the symbol
2147 // has hidden or protected visibility, or if it is static or local, then
2148 // we don't need to use the PLT - we can directly call it.
2149 if (Subtarget->isTargetELF() &&
2150 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002151 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002152 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002153 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002154 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2155 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002156 // PC-relative references to external symbols should go through $stub,
2157 // unless we're building with the leopard linker or later, which
2158 // automatically synthesizes these stubs.
2159 OpFlags = X86II::MO_DARWIN_STUB;
2160 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002161
Devang Patel0d881da2010-07-06 22:08:15 +00002162 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002163 G->getOffset(), OpFlags);
2164 }
Bill Wendling056292f2008-09-16 21:48:12 +00002165 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002166 unsigned char OpFlags = 0;
2167
Evan Cheng1bf891a2010-12-01 22:59:46 +00002168 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2169 // external symbols should go through the PLT.
2170 if (Subtarget->isTargetELF() &&
2171 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2172 OpFlags = X86II::MO_PLT;
2173 } else if (Subtarget->isPICStyleStubAny() &&
2174 Subtarget->getDarwinVers() < 9) {
2175 // PC-relative references to external symbols should go through $stub,
2176 // unless we're building with the leopard linker or later, which
2177 // automatically synthesizes these stubs.
2178 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002179 }
Eric Christopherfd179292009-08-27 18:07:15 +00002180
Chris Lattner48a7d022009-07-09 05:02:21 +00002181 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2182 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002183 }
2184
Chris Lattnerd96d0722007-02-25 06:40:16 +00002185 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002186 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002187 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002188
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002190 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2191 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002194
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002195 Ops.push_back(Chain);
2196 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002197
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002199 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002200
Gordon Henriksen86737662008-01-05 16:56:59 +00002201 // Add argument registers to the end of the list so that they are known live
2202 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002203 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2204 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2205 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Evan Cheng586ccac2008-03-18 23:36:35 +00002207 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002209 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2210
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002211 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2212 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002213 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002214
Gabor Greifba36cb52008-08-28 21:40:38 +00002215 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002216 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002217
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002219 // We used to do:
2220 //// If this is the first return lowered for this function, add the regs
2221 //// to the liveout set for the function.
2222 // This isn't right, although it's probably harmless on x86; liveouts
2223 // should be computed from returns not tail calls. Consider a void
2224 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002225 return DAG.getNode(X86ISD::TC_RETURN, dl,
2226 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002227 }
2228
Dale Johannesenace16102009-02-03 19:33:06 +00002229 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002230 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002231
Chris Lattner2d297092006-05-23 18:50:38 +00002232 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002234 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002235 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002236 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002237 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002238 // pops the hidden struct pointer, so we have to push it back.
2239 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002240 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002242 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002243
Gordon Henriksenae636f82008-01-03 16:47:34 +00002244 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002245 if (!IsSibcall) {
2246 Chain = DAG.getCALLSEQ_END(Chain,
2247 DAG.getIntPtrConstant(NumBytes, true),
2248 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2249 true),
2250 InFlag);
2251 InFlag = Chain.getValue(1);
2252 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002253
Chris Lattner3085e152007-02-25 08:59:22 +00002254 // Handle result values, copying them out of physregs into vregs that we
2255 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002256 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2257 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002258}
2259
Evan Cheng25ab6902006-09-08 06:48:29 +00002260
2261//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002262// Fast Calling Convention (tail call) implementation
2263//===----------------------------------------------------------------------===//
2264
2265// Like std call, callee cleans arguments, convention except that ECX is
2266// reserved for storing the tail called function address. Only 2 registers are
2267// free for argument passing (inreg). Tail call optimization is performed
2268// provided:
2269// * tailcallopt is enabled
2270// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002271// On X86_64 architecture with GOT-style position independent code only local
2272// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002273// To keep the stack aligned according to platform abi the function
2274// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2275// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002276// If a tail called function callee has more arguments than the caller the
2277// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002278// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002279// original REtADDR, but before the saved framepointer or the spilled registers
2280// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2281// stack layout:
2282// arg1
2283// arg2
2284// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002285// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002286// move area ]
2287// (possible EBP)
2288// ESI
2289// EDI
2290// local1 ..
2291
2292/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2293/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002294unsigned
2295X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2296 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002297 MachineFunction &MF = DAG.getMachineFunction();
2298 const TargetMachine &TM = MF.getTarget();
2299 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2300 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002301 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002302 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002303 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002304 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2305 // Number smaller than 12 so just add the difference.
2306 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2307 } else {
2308 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002309 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002310 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002311 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002312 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002313}
2314
Evan Cheng5f941932010-02-05 02:21:12 +00002315/// MatchingStackOffset - Return true if the given stack call argument is
2316/// already available in the same position (relatively) of the caller's
2317/// incoming argument stack.
2318static
2319bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2320 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2321 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002322 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2323 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002324 if (Arg.getOpcode() == ISD::CopyFromReg) {
2325 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002326 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002327 return false;
2328 MachineInstr *Def = MRI->getVRegDef(VR);
2329 if (!Def)
2330 return false;
2331 if (!Flags.isByVal()) {
2332 if (!TII->isLoadFromStackSlot(Def, FI))
2333 return false;
2334 } else {
2335 unsigned Opcode = Def->getOpcode();
2336 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2337 Def->getOperand(1).isFI()) {
2338 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002339 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002340 } else
2341 return false;
2342 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002343 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2344 if (Flags.isByVal())
2345 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002346 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002347 // define @foo(%struct.X* %A) {
2348 // tail call @bar(%struct.X* byval %A)
2349 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002350 return false;
2351 SDValue Ptr = Ld->getBasePtr();
2352 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2353 if (!FINode)
2354 return false;
2355 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002356 } else
2357 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002358
Evan Cheng4cae1332010-03-05 08:38:04 +00002359 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002360 if (!MFI->isFixedObjectIndex(FI))
2361 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002363}
2364
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2366/// for tail call optimization. Targets which want to do tail call
2367/// optimization should implement this function.
2368bool
2369X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002370 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002372 bool isCalleeStructRet,
2373 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002374 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002375 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002376 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002377 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002378 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002379 CalleeCC != CallingConv::C)
2380 return false;
2381
Evan Cheng7096ae42010-01-29 06:45:59 +00002382 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002383 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002384 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002385 CallingConv::ID CallerCC = CallerF->getCallingConv();
2386 bool CCMatch = CallerCC == CalleeCC;
2387
Dan Gohman1797ed52010-02-08 20:27:50 +00002388 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002389 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002390 return true;
2391 return false;
2392 }
2393
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002394 // Look for obvious safe cases to perform tail call optimization that do not
2395 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002396
Evan Cheng2c12cb42010-03-26 16:26:03 +00002397 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2398 // emit a special epilogue.
2399 if (RegInfo->needsStackRealignment(MF))
2400 return false;
2401
Eric Christopher90eb4022010-07-22 00:26:08 +00002402 // Do not sibcall optimize vararg calls unless the call site is not passing
2403 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002404 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002405 return false;
2406
Evan Chenga375d472010-03-15 18:54:48 +00002407 // Also avoid sibcall optimization if either caller or callee uses struct
2408 // return semantics.
2409 if (isCalleeStructRet || isCallerStructRet)
2410 return false;
2411
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002412 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2413 // Therefore if it's not used by the call it is not safe to optimize this into
2414 // a sibcall.
2415 bool Unused = false;
2416 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2417 if (!Ins[i].Used) {
2418 Unused = true;
2419 break;
2420 }
2421 }
2422 if (Unused) {
2423 SmallVector<CCValAssign, 16> RVLocs;
2424 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2425 RVLocs, *DAG.getContext());
2426 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002427 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002428 CCValAssign &VA = RVLocs[i];
2429 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2430 return false;
2431 }
2432 }
2433
Evan Cheng13617962010-04-30 01:12:32 +00002434 // If the calling conventions do not match, then we'd better make sure the
2435 // results are returned in the same way as what the caller expects.
2436 if (!CCMatch) {
2437 SmallVector<CCValAssign, 16> RVLocs1;
2438 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2439 RVLocs1, *DAG.getContext());
2440 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2441
2442 SmallVector<CCValAssign, 16> RVLocs2;
2443 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2444 RVLocs2, *DAG.getContext());
2445 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2446
2447 if (RVLocs1.size() != RVLocs2.size())
2448 return false;
2449 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2450 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2451 return false;
2452 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2453 return false;
2454 if (RVLocs1[i].isRegLoc()) {
2455 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2456 return false;
2457 } else {
2458 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2459 return false;
2460 }
2461 }
2462 }
2463
Evan Chenga6bff982010-01-30 01:22:00 +00002464 // If the callee takes no arguments then go on to check the results of the
2465 // call.
2466 if (!Outs.empty()) {
2467 // Check if stack adjustment is needed. For now, do not do this if any
2468 // argument is passed on the stack.
2469 SmallVector<CCValAssign, 16> ArgLocs;
2470 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2471 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002472 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002473 if (CCInfo.getNextStackOffset()) {
2474 MachineFunction &MF = DAG.getMachineFunction();
2475 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2476 return false;
2477 if (Subtarget->isTargetWin64())
2478 // Win64 ABI has additional complications.
2479 return false;
2480
2481 // Check if the arguments are already laid out in the right way as
2482 // the caller's fixed stack objects.
2483 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002484 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2485 const X86InstrInfo *TII =
2486 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002487 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2488 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002489 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002490 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002491 if (VA.getLocInfo() == CCValAssign::Indirect)
2492 return false;
2493 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002494 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2495 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002496 return false;
2497 }
2498 }
2499 }
Evan Cheng9c044672010-05-29 01:35:22 +00002500
2501 // If the tailcall address may be in a register, then make sure it's
2502 // possible to register allocate for it. In 32-bit, the call address can
2503 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002504 // callee-saved registers are restored. These happen to be the same
2505 // registers used to pass 'inreg' arguments so watch out for those.
2506 if (!Subtarget->is64Bit() &&
2507 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002508 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002509 unsigned NumInRegs = 0;
2510 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2511 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002512 if (!VA.isRegLoc())
2513 continue;
2514 unsigned Reg = VA.getLocReg();
2515 switch (Reg) {
2516 default: break;
2517 case X86::EAX: case X86::EDX: case X86::ECX:
2518 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002519 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002520 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002521 }
2522 }
2523 }
Evan Chenga6bff982010-01-30 01:22:00 +00002524 }
Evan Chengb1712452010-01-27 06:25:16 +00002525
Dale Johannesend155d7e2010-10-25 22:17:05 +00002526 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002527 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002528 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2529 return false;
2530
Evan Cheng86809cc2010-02-03 03:28:02 +00002531 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002532}
2533
Dan Gohman3df24e62008-09-03 23:12:08 +00002534FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002535X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2536 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002537}
2538
2539
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002540//===----------------------------------------------------------------------===//
2541// Other Lowering Hooks
2542//===----------------------------------------------------------------------===//
2543
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002544static bool MayFoldLoad(SDValue Op) {
2545 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2546}
2547
2548static bool MayFoldIntoStore(SDValue Op) {
2549 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2550}
2551
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002552static bool isTargetShuffle(unsigned Opcode) {
2553 switch(Opcode) {
2554 default: return false;
2555 case X86ISD::PSHUFD:
2556 case X86ISD::PSHUFHW:
2557 case X86ISD::PSHUFLW:
2558 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002559 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002560 case X86ISD::SHUFPS:
2561 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002562 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002563 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002564 case X86ISD::MOVLPS:
2565 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002566 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002567 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002568 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002569 case X86ISD::MOVSS:
2570 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002571 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002572 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002573 case X86ISD::PUNPCKLWD:
2574 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002575 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002576 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002577 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002578 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002579 case X86ISD::PUNPCKHWD:
2580 case X86ISD::PUNPCKHBW:
2581 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002582 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002583 return true;
2584 }
2585 return false;
2586}
2587
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002588static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002589 SDValue V1, SelectionDAG &DAG) {
2590 switch(Opc) {
2591 default: llvm_unreachable("Unknown x86 shuffle node");
2592 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002593 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002594 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002595 return DAG.getNode(Opc, dl, VT, V1);
2596 }
2597
2598 return SDValue();
2599}
2600
2601static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002602 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002603 switch(Opc) {
2604 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002605 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002606 case X86ISD::PSHUFHW:
2607 case X86ISD::PSHUFLW:
2608 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2609 }
2610
2611 return SDValue();
2612}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002613
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002614static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2615 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2616 switch(Opc) {
2617 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002618 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002619 case X86ISD::SHUFPD:
2620 case X86ISD::SHUFPS:
2621 return DAG.getNode(Opc, dl, VT, V1, V2,
2622 DAG.getConstant(TargetMask, MVT::i8));
2623 }
2624 return SDValue();
2625}
2626
2627static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2628 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2629 switch(Opc) {
2630 default: llvm_unreachable("Unknown x86 shuffle node");
2631 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002632 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002633 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002634 case X86ISD::MOVLPS:
2635 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002636 case X86ISD::MOVSS:
2637 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002638 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002639 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002640 case X86ISD::PUNPCKLWD:
2641 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002642 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002643 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002644 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002645 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002646 case X86ISD::PUNPCKHWD:
2647 case X86ISD::PUNPCKHBW:
2648 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002649 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002650 return DAG.getNode(Opc, dl, VT, V1, V2);
2651 }
2652 return SDValue();
2653}
2654
Dan Gohmand858e902010-04-17 15:26:15 +00002655SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002656 MachineFunction &MF = DAG.getMachineFunction();
2657 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2658 int ReturnAddrIndex = FuncInfo->getRAIndex();
2659
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002660 if (ReturnAddrIndex == 0) {
2661 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002662 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002663 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002664 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002665 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002666 }
2667
Evan Cheng25ab6902006-09-08 06:48:29 +00002668 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002669}
2670
2671
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002672bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2673 bool hasSymbolicDisplacement) {
2674 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002675 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002676 return false;
2677
2678 // If we don't have a symbolic displacement - we don't have any extra
2679 // restrictions.
2680 if (!hasSymbolicDisplacement)
2681 return true;
2682
2683 // FIXME: Some tweaks might be needed for medium code model.
2684 if (M != CodeModel::Small && M != CodeModel::Kernel)
2685 return false;
2686
2687 // For small code model we assume that latest object is 16MB before end of 31
2688 // bits boundary. We may also accept pretty large negative constants knowing
2689 // that all objects are in the positive half of address space.
2690 if (M == CodeModel::Small && Offset < 16*1024*1024)
2691 return true;
2692
2693 // For kernel code model we know that all object resist in the negative half
2694 // of 32bits address space. We may not accept negative offsets, since they may
2695 // be just off and we may accept pretty large positive ones.
2696 if (M == CodeModel::Kernel && Offset > 0)
2697 return true;
2698
2699 return false;
2700}
2701
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002702/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2703/// specific condition code, returning the condition code and the LHS/RHS of the
2704/// comparison to make.
2705static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2706 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002707 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002708 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2709 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2710 // X > -1 -> X == 0, jump !sign.
2711 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002712 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002713 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2714 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002715 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002716 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002717 // X < 1 -> X <= 0
2718 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002719 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002720 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002721 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002722
Evan Chengd9558e02006-01-06 00:43:03 +00002723 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002724 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002725 case ISD::SETEQ: return X86::COND_E;
2726 case ISD::SETGT: return X86::COND_G;
2727 case ISD::SETGE: return X86::COND_GE;
2728 case ISD::SETLT: return X86::COND_L;
2729 case ISD::SETLE: return X86::COND_LE;
2730 case ISD::SETNE: return X86::COND_NE;
2731 case ISD::SETULT: return X86::COND_B;
2732 case ISD::SETUGT: return X86::COND_A;
2733 case ISD::SETULE: return X86::COND_BE;
2734 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002735 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002736 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002737
Chris Lattner4c78e022008-12-23 23:42:27 +00002738 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002739
Chris Lattner4c78e022008-12-23 23:42:27 +00002740 // If LHS is a foldable load, but RHS is not, flip the condition.
2741 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2742 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2743 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2744 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002745 }
2746
Chris Lattner4c78e022008-12-23 23:42:27 +00002747 switch (SetCCOpcode) {
2748 default: break;
2749 case ISD::SETOLT:
2750 case ISD::SETOLE:
2751 case ISD::SETUGT:
2752 case ISD::SETUGE:
2753 std::swap(LHS, RHS);
2754 break;
2755 }
2756
2757 // On a floating point condition, the flags are set as follows:
2758 // ZF PF CF op
2759 // 0 | 0 | 0 | X > Y
2760 // 0 | 0 | 1 | X < Y
2761 // 1 | 0 | 0 | X == Y
2762 // 1 | 1 | 1 | unordered
2763 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002764 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002765 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002766 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002767 case ISD::SETOLT: // flipped
2768 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002769 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002770 case ISD::SETOLE: // flipped
2771 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002772 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002773 case ISD::SETUGT: // flipped
2774 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002775 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002776 case ISD::SETUGE: // flipped
2777 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002778 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002779 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002780 case ISD::SETNE: return X86::COND_NE;
2781 case ISD::SETUO: return X86::COND_P;
2782 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002783 case ISD::SETOEQ:
2784 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002785 }
Evan Chengd9558e02006-01-06 00:43:03 +00002786}
2787
Evan Cheng4a460802006-01-11 00:33:36 +00002788/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2789/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002790/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002791static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002792 switch (X86CC) {
2793 default:
2794 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002795 case X86::COND_B:
2796 case X86::COND_BE:
2797 case X86::COND_E:
2798 case X86::COND_P:
2799 case X86::COND_A:
2800 case X86::COND_AE:
2801 case X86::COND_NE:
2802 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002803 return true;
2804 }
2805}
2806
Evan Chengeb2f9692009-10-27 19:56:55 +00002807/// isFPImmLegal - Returns true if the target can instruction select the
2808/// specified FP immediate natively. If false, the legalizer will
2809/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002810bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002811 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2812 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2813 return true;
2814 }
2815 return false;
2816}
2817
Nate Begeman9008ca62009-04-27 18:41:29 +00002818/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2819/// the specified range (L, H].
2820static bool isUndefOrInRange(int Val, int Low, int Hi) {
2821 return (Val < 0) || (Val >= Low && Val < Hi);
2822}
2823
2824/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2825/// specified value.
2826static bool isUndefOrEqual(int Val, int CmpVal) {
2827 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002828 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002830}
2831
Nate Begeman9008ca62009-04-27 18:41:29 +00002832/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2833/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2834/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002835static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002836 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 return (Mask[0] < 2 && Mask[1] < 2);
2840 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002841}
2842
Nate Begeman9008ca62009-04-27 18:41:29 +00002843bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002844 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 N->getMask(M);
2846 return ::isPSHUFDMask(M, N->getValueType(0));
2847}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2850/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002851static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002852 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002853 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002854
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 // Lower quadword copied in order or undef.
2856 for (int i = 0; i != 4; ++i)
2857 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002858 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002859
Evan Cheng506d3df2006-03-29 23:07:14 +00002860 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 for (int i = 4; i != 8; ++i)
2862 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002863 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002864
Evan Cheng506d3df2006-03-29 23:07:14 +00002865 return true;
2866}
2867
Nate Begeman9008ca62009-04-27 18:41:29 +00002868bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002869 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 N->getMask(M);
2871 return ::isPSHUFHWMask(M, N->getValueType(0));
2872}
Evan Cheng506d3df2006-03-29 23:07:14 +00002873
Nate Begeman9008ca62009-04-27 18:41:29 +00002874/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2875/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002876static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002877 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002878 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002879
Rafael Espindola15684b22009-04-24 12:40:33 +00002880 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 for (int i = 4; i != 8; ++i)
2882 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002883 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002884
Rafael Espindola15684b22009-04-24 12:40:33 +00002885 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 for (int i = 0; i != 4; ++i)
2887 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002888 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002889
Rafael Espindola15684b22009-04-24 12:40:33 +00002890 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002891}
2892
Nate Begeman9008ca62009-04-27 18:41:29 +00002893bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002894 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 N->getMask(M);
2896 return ::isPSHUFLWMask(M, N->getValueType(0));
2897}
2898
Nate Begemana09008b2009-10-19 02:17:23 +00002899/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2900/// is suitable for input to PALIGNR.
2901static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2902 bool hasSSSE3) {
2903 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002904
Nate Begemana09008b2009-10-19 02:17:23 +00002905 // Do not handle v2i64 / v2f64 shuffles with palignr.
2906 if (e < 4 || !hasSSSE3)
2907 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002908
Nate Begemana09008b2009-10-19 02:17:23 +00002909 for (i = 0; i != e; ++i)
2910 if (Mask[i] >= 0)
2911 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002912
Nate Begemana09008b2009-10-19 02:17:23 +00002913 // All undef, not a palignr.
2914 if (i == e)
2915 return false;
2916
2917 // Determine if it's ok to perform a palignr with only the LHS, since we
2918 // don't have access to the actual shuffle elements to see if RHS is undef.
2919 bool Unary = Mask[i] < (int)e;
2920 bool NeedsUnary = false;
2921
2922 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002923
Nate Begemana09008b2009-10-19 02:17:23 +00002924 // Check the rest of the elements to see if they are consecutive.
2925 for (++i; i != e; ++i) {
2926 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002927 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002928 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002929
Nate Begemana09008b2009-10-19 02:17:23 +00002930 Unary = Unary && (m < (int)e);
2931 NeedsUnary = NeedsUnary || (m < s);
2932
2933 if (NeedsUnary && !Unary)
2934 return false;
2935 if (Unary && m != ((s+i) & (e-1)))
2936 return false;
2937 if (!Unary && m != (s+i))
2938 return false;
2939 }
2940 return true;
2941}
2942
2943bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2944 SmallVector<int, 8> M;
2945 N->getMask(M);
2946 return ::isPALIGNRMask(M, N->getValueType(0), true);
2947}
2948
Evan Cheng14aed5e2006-03-24 01:18:28 +00002949/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2950/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002951static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 int NumElems = VT.getVectorNumElements();
2953 if (NumElems != 2 && NumElems != 4)
2954 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002955
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 int Half = NumElems / 2;
2957 for (int i = 0; i < Half; ++i)
2958 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002959 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 for (int i = Half; i < NumElems; ++i)
2961 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002962 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002963
Evan Cheng14aed5e2006-03-24 01:18:28 +00002964 return true;
2965}
2966
Nate Begeman9008ca62009-04-27 18:41:29 +00002967bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2968 SmallVector<int, 8> M;
2969 N->getMask(M);
2970 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002971}
2972
Evan Cheng213d2cf2007-05-17 18:45:50 +00002973/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002974/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2975/// half elements to come from vector 1 (which would equal the dest.) and
2976/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002977static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002979
2980 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002982
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 int Half = NumElems / 2;
2984 for (int i = 0; i < Half; ++i)
2985 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002986 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 for (int i = Half; i < NumElems; ++i)
2988 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002989 return false;
2990 return true;
2991}
2992
Nate Begeman9008ca62009-04-27 18:41:29 +00002993static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2994 SmallVector<int, 8> M;
2995 N->getMask(M);
2996 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002997}
2998
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002999/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3000/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003001bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3002 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003003 return false;
3004
Evan Cheng2064a2b2006-03-28 06:50:32 +00003005 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3007 isUndefOrEqual(N->getMaskElt(1), 7) &&
3008 isUndefOrEqual(N->getMaskElt(2), 2) &&
3009 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003010}
3011
Nate Begeman0b10b912009-11-07 23:17:15 +00003012/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3013/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3014/// <2, 3, 2, 3>
3015bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3016 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003017
Nate Begeman0b10b912009-11-07 23:17:15 +00003018 if (NumElems != 4)
3019 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003020
Nate Begeman0b10b912009-11-07 23:17:15 +00003021 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3022 isUndefOrEqual(N->getMaskElt(1), 3) &&
3023 isUndefOrEqual(N->getMaskElt(2), 2) &&
3024 isUndefOrEqual(N->getMaskElt(3), 3);
3025}
3026
Evan Cheng5ced1d82006-04-06 23:23:56 +00003027/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3028/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003029bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3030 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003031
Evan Cheng5ced1d82006-04-06 23:23:56 +00003032 if (NumElems != 2 && NumElems != 4)
3033 return false;
3034
Evan Chengc5cdff22006-04-07 21:53:05 +00003035 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003037 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003038
Evan Chengc5cdff22006-04-07 21:53:05 +00003039 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003041 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003042
3043 return true;
3044}
3045
Nate Begeman0b10b912009-11-07 23:17:15 +00003046/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3047/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3048bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003050
Evan Cheng5ced1d82006-04-06 23:23:56 +00003051 if (NumElems != 2 && NumElems != 4)
3052 return false;
3053
Evan Chengc5cdff22006-04-07 21:53:05 +00003054 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003056 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003057
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 for (unsigned i = 0; i < NumElems/2; ++i)
3059 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003060 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003061
3062 return true;
3063}
3064
Evan Cheng0038e592006-03-28 00:39:58 +00003065/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3066/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003067static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003068 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003070 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003071 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003072
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3074 int BitI = Mask[i];
3075 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003076 if (!isUndefOrEqual(BitI, j))
3077 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003078 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003079 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003080 return false;
3081 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003082 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003083 return false;
3084 }
Evan Cheng0038e592006-03-28 00:39:58 +00003085 }
Evan Cheng0038e592006-03-28 00:39:58 +00003086 return true;
3087}
3088
Nate Begeman9008ca62009-04-27 18:41:29 +00003089bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3090 SmallVector<int, 8> M;
3091 N->getMask(M);
3092 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003093}
3094
Evan Cheng4fcb9222006-03-28 02:43:26 +00003095/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3096/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003097static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003098 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003100 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003101 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003102
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3104 int BitI = Mask[i];
3105 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003106 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003107 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003108 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003109 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003110 return false;
3111 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003112 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003113 return false;
3114 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003115 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003116 return true;
3117}
3118
Nate Begeman9008ca62009-04-27 18:41:29 +00003119bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3120 SmallVector<int, 8> M;
3121 N->getMask(M);
3122 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003123}
3124
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003125/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3126/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3127/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003128static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003130 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003131 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003132
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3134 int BitI = Mask[i];
3135 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003136 if (!isUndefOrEqual(BitI, j))
3137 return false;
3138 if (!isUndefOrEqual(BitI1, j))
3139 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003140 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003141 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003142}
3143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3145 SmallVector<int, 8> M;
3146 N->getMask(M);
3147 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3148}
3149
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003150/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3151/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3152/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003153static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003155 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3156 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3159 int BitI = Mask[i];
3160 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003161 if (!isUndefOrEqual(BitI, j))
3162 return false;
3163 if (!isUndefOrEqual(BitI1, j))
3164 return false;
3165 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003166 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003167}
3168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3170 SmallVector<int, 8> M;
3171 N->getMask(M);
3172 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3173}
3174
Evan Cheng017dcc62006-04-21 01:05:10 +00003175/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3176/// specifies a shuffle of elements that is suitable for input to MOVSS,
3177/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003178static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003179 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003180 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003181
3182 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003185 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 for (int i = 1; i < NumElts; ++i)
3188 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003189 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003190
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003191 return true;
3192}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3195 SmallVector<int, 8> M;
3196 N->getMask(M);
3197 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003198}
3199
Evan Cheng017dcc62006-04-21 01:05:10 +00003200/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3201/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003202/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003203static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 bool V2IsSplat = false, bool V2IsUndef = false) {
3205 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003206 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 for (int i = 1; i < NumOps; ++i)
3213 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3214 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3215 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Evan Cheng39623da2006-04-20 08:58:49 +00003218 return true;
3219}
3220
Nate Begeman9008ca62009-04-27 18:41:29 +00003221static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003222 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 SmallVector<int, 8> M;
3224 N->getMask(M);
3225 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003226}
3227
Evan Chengd9539472006-04-14 21:59:03 +00003228/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3229/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003230bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3231 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003232 return false;
3233
3234 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003235 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 int Elt = N->getMaskElt(i);
3237 if (Elt >= 0 && Elt != 1)
3238 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003239 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003240
3241 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003242 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 int Elt = N->getMaskElt(i);
3244 if (Elt >= 0 && Elt != 3)
3245 return false;
3246 if (Elt == 3)
3247 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003248 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003249 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003251 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003252}
3253
3254/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3255/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003256bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3257 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003258 return false;
3259
3260 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 for (unsigned i = 0; i < 2; ++i)
3262 if (N->getMaskElt(i) > 0)
3263 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003264
3265 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003266 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003267 int Elt = N->getMaskElt(i);
3268 if (Elt >= 0 && Elt != 2)
3269 return false;
3270 if (Elt == 2)
3271 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003272 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003274 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003275}
3276
Evan Cheng0b457f02008-09-25 20:50:48 +00003277/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3278/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003279bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3280 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003281
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 for (int i = 0; i < e; ++i)
3283 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003284 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 for (int i = 0; i < e; ++i)
3286 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003287 return false;
3288 return true;
3289}
3290
Evan Cheng63d33002006-03-22 08:01:21 +00003291/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003292/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003293unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3295 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3296
Evan Chengb9df0ca2006-03-22 02:53:00 +00003297 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3298 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 for (int i = 0; i < NumOperands; ++i) {
3300 int Val = SVOp->getMaskElt(NumOperands-i-1);
3301 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003302 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003303 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003304 if (i != NumOperands - 1)
3305 Mask <<= Shift;
3306 }
Evan Cheng63d33002006-03-22 08:01:21 +00003307 return Mask;
3308}
3309
Evan Cheng506d3df2006-03-29 23:07:14 +00003310/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003311/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003312unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003314 unsigned Mask = 0;
3315 // 8 nodes, but we only care about the last 4.
3316 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 int Val = SVOp->getMaskElt(i);
3318 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003319 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003320 if (i != 4)
3321 Mask <<= 2;
3322 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003323 return Mask;
3324}
3325
3326/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003327/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003328unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003330 unsigned Mask = 0;
3331 // 8 nodes, but we only care about the first 4.
3332 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 int Val = SVOp->getMaskElt(i);
3334 if (Val >= 0)
3335 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003336 if (i != 0)
3337 Mask <<= 2;
3338 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003339 return Mask;
3340}
3341
Nate Begemana09008b2009-10-19 02:17:23 +00003342/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3343/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3344unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3345 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3346 EVT VVT = N->getValueType(0);
3347 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3348 int Val = 0;
3349
3350 unsigned i, e;
3351 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3352 Val = SVOp->getMaskElt(i);
3353 if (Val >= 0)
3354 break;
3355 }
3356 return (Val - i) * EltSize;
3357}
3358
Evan Cheng37b73872009-07-30 08:33:02 +00003359/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3360/// constant +0.0.
3361bool X86::isZeroNode(SDValue Elt) {
3362 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003363 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003364 (isa<ConstantFPSDNode>(Elt) &&
3365 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3366}
3367
Nate Begeman9008ca62009-04-27 18:41:29 +00003368/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3369/// their permute mask.
3370static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3371 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003372 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003373 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003375
Nate Begeman5a5ca152009-04-29 05:20:52 +00003376 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 int idx = SVOp->getMaskElt(i);
3378 if (idx < 0)
3379 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003380 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003382 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003384 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3386 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003387}
3388
Evan Cheng779ccea2007-12-07 21:30:01 +00003389/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3390/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003391static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003392 unsigned NumElems = VT.getVectorNumElements();
3393 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 int idx = Mask[i];
3395 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003396 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003397 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003399 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003401 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003402}
3403
Evan Cheng533a0aa2006-04-19 20:35:22 +00003404/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3405/// match movhlps. The lower half elements should come from upper half of
3406/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003407/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003408static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3409 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003410 return false;
3411 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003413 return false;
3414 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003416 return false;
3417 return true;
3418}
3419
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003421/// is promoted to a vector. It also returns the LoadSDNode by reference if
3422/// required.
3423static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003424 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3425 return false;
3426 N = N->getOperand(0).getNode();
3427 if (!ISD::isNON_EXTLoad(N))
3428 return false;
3429 if (LD)
3430 *LD = cast<LoadSDNode>(N);
3431 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432}
3433
Evan Cheng533a0aa2006-04-19 20:35:22 +00003434/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3435/// match movlp{s|d}. The lower half elements should come from lower half of
3436/// V1 (and in order), and the upper half elements should come from the upper
3437/// half of V2 (and in order). And since V1 will become the source of the
3438/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003439static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3440 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003441 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003442 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003443 // Is V2 is a vector load, don't do this transformation. We will try to use
3444 // load folding shufps op.
3445 if (ISD::isNON_EXTLoad(V2))
3446 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447
Nate Begeman5a5ca152009-04-29 05:20:52 +00003448 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003449
Evan Cheng533a0aa2006-04-19 20:35:22 +00003450 if (NumElems != 2 && NumElems != 4)
3451 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003452 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003454 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003455 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003457 return false;
3458 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459}
3460
Evan Cheng39623da2006-04-20 08:58:49 +00003461/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3462/// all the same.
3463static bool isSplatVector(SDNode *N) {
3464 if (N->getOpcode() != ISD::BUILD_VECTOR)
3465 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466
Dan Gohman475871a2008-07-27 21:46:04 +00003467 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003468 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3469 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003470 return false;
3471 return true;
3472}
3473
Evan Cheng213d2cf2007-05-17 18:45:50 +00003474/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003475/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003476/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003477static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue V1 = N->getOperand(0);
3479 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003480 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3481 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003483 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003485 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3486 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003487 if (Opc != ISD::BUILD_VECTOR ||
3488 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003489 return false;
3490 } else if (Idx >= 0) {
3491 unsigned Opc = V1.getOpcode();
3492 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3493 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003494 if (Opc != ISD::BUILD_VECTOR ||
3495 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003496 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003497 }
3498 }
3499 return true;
3500}
3501
3502/// getZeroVector - Returns a vector of specified type with all zero elements.
3503///
Owen Andersone50ed302009-08-10 22:56:29 +00003504static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003505 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003506 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003507
Dale Johannesen0488fb62010-09-30 23:57:10 +00003508 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003509 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003510 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003511 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003512 if (HasSSE2) { // SSE2
3513 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3514 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3515 } else { // SSE1
3516 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3517 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3518 }
3519 } else if (VT.getSizeInBits() == 256) { // AVX
3520 // 256-bit logic and arithmetic instructions in AVX are
3521 // all floating-point, no support for integer ops. Default
3522 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003524 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3525 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003526 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003527 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003528}
3529
Chris Lattner8a594482007-11-25 00:24:49 +00003530/// getOnesVector - Returns a vector of specified type with all bits set.
3531///
Owen Andersone50ed302009-08-10 22:56:29 +00003532static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003533 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003534
Chris Lattner8a594482007-11-25 00:24:49 +00003535 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3536 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003538 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003539 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003540 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003541}
3542
3543
Evan Cheng39623da2006-04-20 08:58:49 +00003544/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3545/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003546static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003547 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003548 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003549
Evan Cheng39623da2006-04-20 08:58:49 +00003550 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 SmallVector<int, 8> MaskVec;
3552 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003553
Nate Begeman5a5ca152009-04-29 05:20:52 +00003554 for (unsigned i = 0; i != NumElems; ++i) {
3555 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 MaskVec[i] = NumElems;
3557 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003558 }
Evan Cheng39623da2006-04-20 08:58:49 +00003559 }
Evan Cheng39623da2006-04-20 08:58:49 +00003560 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003561 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3562 SVOp->getOperand(1), &MaskVec[0]);
3563 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003564}
3565
Evan Cheng017dcc62006-04-21 01:05:10 +00003566/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3567/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003568static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 SDValue V2) {
3570 unsigned NumElems = VT.getVectorNumElements();
3571 SmallVector<int, 8> Mask;
3572 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003573 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003574 Mask.push_back(i);
3575 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003576}
3577
Nate Begeman9008ca62009-04-27 18:41:29 +00003578/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003579static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 SDValue V2) {
3581 unsigned NumElems = VT.getVectorNumElements();
3582 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003583 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003584 Mask.push_back(i);
3585 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003586 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003587 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003588}
3589
Nate Begeman9008ca62009-04-27 18:41:29 +00003590/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003591static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003592 SDValue V2) {
3593 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003594 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003596 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 Mask.push_back(i + Half);
3598 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003599 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003601}
3602
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003603/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3604static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003606 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 DebugLoc dl = SV->getDebugLoc();
3608 SDValue V1 = SV->getOperand(0);
3609 int NumElems = VT.getVectorNumElements();
3610 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003611
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 // unpack elements to the correct location
3613 while (NumElems > 4) {
3614 if (EltNo < NumElems/2) {
3615 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3616 } else {
3617 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3618 EltNo -= NumElems/2;
3619 }
3620 NumElems >>= 1;
3621 }
Eric Christopherfd179292009-08-27 18:07:15 +00003622
Nate Begeman9008ca62009-04-27 18:41:29 +00003623 // Perform the splat.
3624 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003625 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003626 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003627 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003628}
3629
Evan Chengba05f722006-04-21 23:03:30 +00003630/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003631/// vector of zero or undef vector. This produces a shuffle where the low
3632/// element of V2 is swizzled into the zero/undef vector, landing at element
3633/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003634static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003635 bool isZero, bool HasSSE2,
3636 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003637 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003638 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3640 unsigned NumElems = VT.getVectorNumElements();
3641 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003642 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 // If this is the insertion idx, put the low elt of V2 here.
3644 MaskVec.push_back(i == Idx ? NumElems : i);
3645 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003646}
3647
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003648/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3649/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003650SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3651 unsigned Depth) {
3652 if (Depth == 6)
3653 return SDValue(); // Limit search depth.
3654
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003655 SDValue V = SDValue(N, 0);
3656 EVT VT = V.getValueType();
3657 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003658
3659 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3660 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3661 Index = SV->getMaskElt(Index);
3662
3663 if (Index < 0)
3664 return DAG.getUNDEF(VT.getVectorElementType());
3665
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003666 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003667 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003668 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003669 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003670
3671 // Recurse into target specific vector shuffles to find scalars.
3672 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003673 int NumElems = VT.getVectorNumElements();
3674 SmallVector<unsigned, 16> ShuffleMask;
3675 SDValue ImmN;
3676
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003677 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003678 case X86ISD::SHUFPS:
3679 case X86ISD::SHUFPD:
3680 ImmN = N->getOperand(N->getNumOperands()-1);
3681 DecodeSHUFPSMask(NumElems,
3682 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3683 ShuffleMask);
3684 break;
3685 case X86ISD::PUNPCKHBW:
3686 case X86ISD::PUNPCKHWD:
3687 case X86ISD::PUNPCKHDQ:
3688 case X86ISD::PUNPCKHQDQ:
3689 DecodePUNPCKHMask(NumElems, ShuffleMask);
3690 break;
3691 case X86ISD::UNPCKHPS:
3692 case X86ISD::UNPCKHPD:
3693 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3694 break;
3695 case X86ISD::PUNPCKLBW:
3696 case X86ISD::PUNPCKLWD:
3697 case X86ISD::PUNPCKLDQ:
3698 case X86ISD::PUNPCKLQDQ:
3699 DecodePUNPCKLMask(NumElems, ShuffleMask);
3700 break;
3701 case X86ISD::UNPCKLPS:
3702 case X86ISD::UNPCKLPD:
3703 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3704 break;
3705 case X86ISD::MOVHLPS:
3706 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3707 break;
3708 case X86ISD::MOVLHPS:
3709 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3710 break;
3711 case X86ISD::PSHUFD:
3712 ImmN = N->getOperand(N->getNumOperands()-1);
3713 DecodePSHUFMask(NumElems,
3714 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3715 ShuffleMask);
3716 break;
3717 case X86ISD::PSHUFHW:
3718 ImmN = N->getOperand(N->getNumOperands()-1);
3719 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3720 ShuffleMask);
3721 break;
3722 case X86ISD::PSHUFLW:
3723 ImmN = N->getOperand(N->getNumOperands()-1);
3724 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3725 ShuffleMask);
3726 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003727 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003728 case X86ISD::MOVSD: {
3729 // The index 0 always comes from the first element of the second source,
3730 // this is why MOVSS and MOVSD are used in the first place. The other
3731 // elements come from the other positions of the first source vector.
3732 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003733 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3734 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003735 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003736 default:
3737 assert("not implemented for target shuffle node");
3738 return SDValue();
3739 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003740
3741 Index = ShuffleMask[Index];
3742 if (Index < 0)
3743 return DAG.getUNDEF(VT.getVectorElementType());
3744
3745 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3746 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3747 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003748 }
3749
3750 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003751 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003752 V = V.getOperand(0);
3753 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003754 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003755
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003756 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003757 return SDValue();
3758 }
3759
3760 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3761 return (Index == 0) ? V.getOperand(0)
3762 : DAG.getUNDEF(VT.getVectorElementType());
3763
3764 if (V.getOpcode() == ISD::BUILD_VECTOR)
3765 return V.getOperand(Index);
3766
3767 return SDValue();
3768}
3769
3770/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3771/// shuffle operation which come from a consecutively from a zero. The
3772/// search can start in two diferent directions, from left or right.
3773static
3774unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3775 bool ZerosFromLeft, SelectionDAG &DAG) {
3776 int i = 0;
3777
3778 while (i < NumElems) {
3779 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003780 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003781 if (!(Elt.getNode() &&
3782 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3783 break;
3784 ++i;
3785 }
3786
3787 return i;
3788}
3789
3790/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3791/// MaskE correspond consecutively to elements from one of the vector operands,
3792/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3793static
3794bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3795 int OpIdx, int NumElems, unsigned &OpNum) {
3796 bool SeenV1 = false;
3797 bool SeenV2 = false;
3798
3799 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3800 int Idx = SVOp->getMaskElt(i);
3801 // Ignore undef indicies
3802 if (Idx < 0)
3803 continue;
3804
3805 if (Idx < NumElems)
3806 SeenV1 = true;
3807 else
3808 SeenV2 = true;
3809
3810 // Only accept consecutive elements from the same vector
3811 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3812 return false;
3813 }
3814
3815 OpNum = SeenV1 ? 0 : 1;
3816 return true;
3817}
3818
3819/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3820/// logical left shift of a vector.
3821static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3822 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3823 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3824 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3825 false /* check zeros from right */, DAG);
3826 unsigned OpSrc;
3827
3828 if (!NumZeros)
3829 return false;
3830
3831 // Considering the elements in the mask that are not consecutive zeros,
3832 // check if they consecutively come from only one of the source vectors.
3833 //
3834 // V1 = {X, A, B, C} 0
3835 // \ \ \ /
3836 // vector_shuffle V1, V2 <1, 2, 3, X>
3837 //
3838 if (!isShuffleMaskConsecutive(SVOp,
3839 0, // Mask Start Index
3840 NumElems-NumZeros-1, // Mask End Index
3841 NumZeros, // Where to start looking in the src vector
3842 NumElems, // Number of elements in vector
3843 OpSrc)) // Which source operand ?
3844 return false;
3845
3846 isLeft = false;
3847 ShAmt = NumZeros;
3848 ShVal = SVOp->getOperand(OpSrc);
3849 return true;
3850}
3851
3852/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3853/// logical left shift of a vector.
3854static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3855 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3856 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3857 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3858 true /* check zeros from left */, DAG);
3859 unsigned OpSrc;
3860
3861 if (!NumZeros)
3862 return false;
3863
3864 // Considering the elements in the mask that are not consecutive zeros,
3865 // check if they consecutively come from only one of the source vectors.
3866 //
3867 // 0 { A, B, X, X } = V2
3868 // / \ / /
3869 // vector_shuffle V1, V2 <X, X, 4, 5>
3870 //
3871 if (!isShuffleMaskConsecutive(SVOp,
3872 NumZeros, // Mask Start Index
3873 NumElems-1, // Mask End Index
3874 0, // Where to start looking in the src vector
3875 NumElems, // Number of elements in vector
3876 OpSrc)) // Which source operand ?
3877 return false;
3878
3879 isLeft = true;
3880 ShAmt = NumZeros;
3881 ShVal = SVOp->getOperand(OpSrc);
3882 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003883}
3884
3885/// isVectorShift - Returns true if the shuffle can be implemented as a
3886/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003887static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003888 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003889 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3890 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3891 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003892
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003893 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003894}
3895
Evan Chengc78d3b42006-04-24 18:01:45 +00003896/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3897///
Dan Gohman475871a2008-07-27 21:46:04 +00003898static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003899 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003900 SelectionDAG &DAG,
3901 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003902 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003903 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003904
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003905 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003906 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003907 bool First = true;
3908 for (unsigned i = 0; i < 16; ++i) {
3909 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3910 if (ThisIsNonZero && First) {
3911 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003913 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003915 First = false;
3916 }
3917
3918 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003919 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003920 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3921 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003922 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003924 }
3925 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3927 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3928 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003929 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003931 } else
3932 ThisElt = LastElt;
3933
Gabor Greifba36cb52008-08-28 21:40:38 +00003934 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003936 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003937 }
3938 }
3939
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003940 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003941}
3942
Bill Wendlinga348c562007-03-22 18:42:45 +00003943/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003944///
Dan Gohman475871a2008-07-27 21:46:04 +00003945static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003946 unsigned NumNonZero, unsigned NumZero,
3947 SelectionDAG &DAG,
3948 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003949 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003950 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003951
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003952 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003953 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003954 bool First = true;
3955 for (unsigned i = 0; i < 8; ++i) {
3956 bool isNonZero = (NonZeros & (1 << i)) != 0;
3957 if (isNonZero) {
3958 if (First) {
3959 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003961 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003963 First = false;
3964 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003965 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003967 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003968 }
3969 }
3970
3971 return V;
3972}
3973
Evan Chengf26ffe92008-05-29 08:22:04 +00003974/// getVShift - Return a vector logical shift node.
3975///
Owen Andersone50ed302009-08-10 22:56:29 +00003976static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 unsigned NumBits, SelectionDAG &DAG,
3978 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003979 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003980 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003981 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
3982 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003983 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003984 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003985}
3986
Dan Gohman475871a2008-07-27 21:46:04 +00003987SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003988X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003989 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003990
Evan Chengc3630942009-12-09 21:00:30 +00003991 // Check if the scalar load can be widened into a vector load. And if
3992 // the address is "base + cst" see if the cst can be "absorbed" into
3993 // the shuffle mask.
3994 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3995 SDValue Ptr = LD->getBasePtr();
3996 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3997 return SDValue();
3998 EVT PVT = LD->getValueType(0);
3999 if (PVT != MVT::i32 && PVT != MVT::f32)
4000 return SDValue();
4001
4002 int FI = -1;
4003 int64_t Offset = 0;
4004 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4005 FI = FINode->getIndex();
4006 Offset = 0;
4007 } else if (Ptr.getOpcode() == ISD::ADD &&
4008 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4009 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4010 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4011 Offset = Ptr.getConstantOperandVal(1);
4012 Ptr = Ptr.getOperand(0);
4013 } else {
4014 return SDValue();
4015 }
4016
4017 SDValue Chain = LD->getChain();
4018 // Make sure the stack object alignment is at least 16.
4019 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4020 if (DAG.InferPtrAlignment(Ptr) < 16) {
4021 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004022 // Can't change the alignment. FIXME: It's possible to compute
4023 // the exact stack offset and reference FI + adjust offset instead.
4024 // If someone *really* cares about this. That's the way to implement it.
4025 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004026 } else {
4027 MFI->setObjectAlignment(FI, 16);
4028 }
4029 }
4030
4031 // (Offset % 16) must be multiple of 4. Then address is then
4032 // Ptr + (Offset & ~15).
4033 if (Offset < 0)
4034 return SDValue();
4035 if ((Offset % 16) & 3)
4036 return SDValue();
4037 int64_t StartOffset = Offset & ~15;
4038 if (StartOffset)
4039 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4040 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4041
4042 int EltNo = (Offset - StartOffset) >> 2;
4043 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4044 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004045 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4046 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004047 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004048 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004049 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4050 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004051 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004052 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004053 }
4054
4055 return SDValue();
4056}
4057
Michael J. Spencerec38de22010-10-10 22:04:20 +00004058/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4059/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004060/// load which has the same value as a build_vector whose operands are 'elts'.
4061///
4062/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004063///
Nate Begeman1449f292010-03-24 22:19:06 +00004064/// FIXME: we'd also like to handle the case where the last elements are zero
4065/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4066/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004067static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004068 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004069 EVT EltVT = VT.getVectorElementType();
4070 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004071
Nate Begemanfdea31a2010-03-24 20:49:50 +00004072 LoadSDNode *LDBase = NULL;
4073 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004074
Nate Begeman1449f292010-03-24 22:19:06 +00004075 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004076 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004077 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004078 for (unsigned i = 0; i < NumElems; ++i) {
4079 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004080
Nate Begemanfdea31a2010-03-24 20:49:50 +00004081 if (!Elt.getNode() ||
4082 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4083 return SDValue();
4084 if (!LDBase) {
4085 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4086 return SDValue();
4087 LDBase = cast<LoadSDNode>(Elt.getNode());
4088 LastLoadedElt = i;
4089 continue;
4090 }
4091 if (Elt.getOpcode() == ISD::UNDEF)
4092 continue;
4093
4094 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4095 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4096 return SDValue();
4097 LastLoadedElt = i;
4098 }
Nate Begeman1449f292010-03-24 22:19:06 +00004099
4100 // If we have found an entire vector of loads and undefs, then return a large
4101 // load of the entire vector width starting at the base pointer. If we found
4102 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004103 if (LastLoadedElt == NumElems - 1) {
4104 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004105 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004106 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004107 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004108 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004109 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004110 LDBase->isVolatile(), LDBase->isNonTemporal(),
4111 LDBase->getAlignment());
4112 } else if (NumElems == 4 && LastLoadedElt == 1) {
4113 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4114 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004115 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4116 Ops, 2, MVT::i32,
4117 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004118 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004119 }
4120 return SDValue();
4121}
4122
Evan Chengc3630942009-12-09 21:00:30 +00004123SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004124X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004125 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004126 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4127 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004128 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4129 // is present, so AllOnes is ignored.
4130 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4131 (Op.getValueType().getSizeInBits() != 256 &&
4132 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004133 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004134 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4135 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004136 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004137 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004138
Gabor Greifba36cb52008-08-28 21:40:38 +00004139 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004140 return getOnesVector(Op.getValueType(), DAG, dl);
4141 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004142 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004143
Owen Andersone50ed302009-08-10 22:56:29 +00004144 EVT VT = Op.getValueType();
4145 EVT ExtVT = VT.getVectorElementType();
4146 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004147
4148 unsigned NumElems = Op.getNumOperands();
4149 unsigned NumZero = 0;
4150 unsigned NumNonZero = 0;
4151 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004152 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004153 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004154 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004155 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004156 if (Elt.getOpcode() == ISD::UNDEF)
4157 continue;
4158 Values.insert(Elt);
4159 if (Elt.getOpcode() != ISD::Constant &&
4160 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004161 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004162 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004163 NumZero++;
4164 else {
4165 NonZeros |= (1 << i);
4166 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004167 }
4168 }
4169
Chris Lattner97a2a562010-08-26 05:24:29 +00004170 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4171 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004172 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004173
Chris Lattner67f453a2008-03-09 05:42:06 +00004174 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004175 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004176 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004177 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004178
Chris Lattner62098042008-03-09 01:05:04 +00004179 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4180 // the value are obviously zero, truncate the value to i32 and do the
4181 // insertion that way. Only do this if the value is non-constant or if the
4182 // value is a constant being inserted into element 0. It is cheaper to do
4183 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004185 (!IsAllConstants || Idx == 0)) {
4186 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004187 // Handle SSE only.
4188 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4189 EVT VecVT = MVT::v4i32;
4190 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004191
Chris Lattner62098042008-03-09 01:05:04 +00004192 // Truncate the value (which may itself be a constant) to i32, and
4193 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004195 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004196 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4197 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004198
Chris Lattner62098042008-03-09 01:05:04 +00004199 // Now we have our 32-bit value zero extended in the low element of
4200 // a vector. If Idx != 0, swizzle it into place.
4201 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 SmallVector<int, 4> Mask;
4203 Mask.push_back(Idx);
4204 for (unsigned i = 1; i != VecElts; ++i)
4205 Mask.push_back(i);
4206 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004207 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004209 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004210 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004211 }
4212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Chris Lattner19f79692008-03-08 22:59:52 +00004214 // If we have a constant or non-constant insertion into the low element of
4215 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4216 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004217 // depending on what the source datatype is.
4218 if (Idx == 0) {
4219 if (NumZero == 0) {
4220 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4222 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004223 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4224 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4225 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4226 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4228 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004229 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4230 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004231 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4232 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4233 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004234 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004235 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004236 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004237
4238 // Is it a vector logical left shift?
4239 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004240 X86::isZeroNode(Op.getOperand(0)) &&
4241 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004242 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004243 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004244 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004245 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004246 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004248
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004249 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004250 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004251
Chris Lattner19f79692008-03-08 22:59:52 +00004252 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4253 // is a non-constant being inserted into an element other than the low one,
4254 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4255 // movd/movss) to move this into the low element, then shuffle it into
4256 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004257 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004258 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004259
Evan Cheng0db9fe62006-04-25 20:13:52 +00004260 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004261 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4262 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004264 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 MaskVec.push_back(i == Idx ? 0 : 1);
4266 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004267 }
4268 }
4269
Chris Lattner67f453a2008-03-09 05:42:06 +00004270 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004271 if (Values.size() == 1) {
4272 if (EVTBits == 32) {
4273 // Instead of a shuffle like this:
4274 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4275 // Check if it's possible to issue this instead.
4276 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4277 unsigned Idx = CountTrailingZeros_32(NonZeros);
4278 SDValue Item = Op.getOperand(Idx);
4279 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4280 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4281 }
Dan Gohman475871a2008-07-27 21:46:04 +00004282 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004284
Dan Gohmana3941172007-07-24 22:55:08 +00004285 // A vector full of immediates; various special cases are already
4286 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004287 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004288 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004289
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004290 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004291 if (EVTBits == 64) {
4292 if (NumNonZero == 1) {
4293 // One half is zero or undef.
4294 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004295 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004296 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004297 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4298 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004299 }
Dan Gohman475871a2008-07-27 21:46:04 +00004300 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004301 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004302
4303 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004304 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004305 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004306 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004307 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004308 }
4309
Bill Wendling826f36f2007-03-28 00:57:11 +00004310 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004311 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004312 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004313 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 }
4315
4316 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004317 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004318 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319 if (NumElems == 4 && NumZero > 0) {
4320 for (unsigned i = 0; i < 4; ++i) {
4321 bool isZero = !(NonZeros & (1 << i));
4322 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004323 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 else
Dale Johannesenace16102009-02-03 19:33:06 +00004325 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004326 }
4327
4328 for (unsigned i = 0; i < 2; ++i) {
4329 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4330 default: break;
4331 case 0:
4332 V[i] = V[i*2]; // Must be a zero vector.
4333 break;
4334 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 break;
4337 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004339 break;
4340 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004342 break;
4343 }
4344 }
4345
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004347 bool Reverse = (NonZeros & 0x3) == 2;
4348 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004350 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4351 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4353 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004354 }
4355
Nate Begemanfdea31a2010-03-24 20:49:50 +00004356 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4357 // Check for a build vector of consecutive loads.
4358 for (unsigned i = 0; i < NumElems; ++i)
4359 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004360
Nate Begemanfdea31a2010-03-24 20:49:50 +00004361 // Check for elements which are consecutive loads.
4362 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4363 if (LD.getNode())
4364 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004365
4366 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004367 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004368 SDValue Result;
4369 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4370 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4371 else
4372 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004373
Chris Lattner24faf612010-08-28 17:59:08 +00004374 for (unsigned i = 1; i < NumElems; ++i) {
4375 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4376 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004378 }
4379 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004381
Chris Lattner6e80e442010-08-28 17:15:43 +00004382 // Otherwise, expand into a number of unpckl*, start by extending each of
4383 // our (non-undef) elements to the full vector width with the element in the
4384 // bottom slot of the vector (which generates no code for SSE).
4385 for (unsigned i = 0; i < NumElems; ++i) {
4386 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4387 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4388 else
4389 V[i] = DAG.getUNDEF(VT);
4390 }
4391
4392 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004393 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4394 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4395 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004396 unsigned EltStride = NumElems >> 1;
4397 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004398 for (unsigned i = 0; i < EltStride; ++i) {
4399 // If V[i+EltStride] is undef and this is the first round of mixing,
4400 // then it is safe to just drop this shuffle: V[i] is already in the
4401 // right place, the one element (since it's the first round) being
4402 // inserted as undef can be dropped. This isn't safe for successive
4403 // rounds because they will permute elements within both vectors.
4404 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4405 EltStride == NumElems/2)
4406 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004407
Chris Lattner6e80e442010-08-28 17:15:43 +00004408 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004409 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004410 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004411 }
4412 return V[0];
4413 }
Dan Gohman475871a2008-07-27 21:46:04 +00004414 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004415}
4416
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004417SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004418X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004419 // We support concatenate two MMX registers and place them in a MMX
4420 // register. This is better than doing a stack convert.
4421 DebugLoc dl = Op.getDebugLoc();
4422 EVT ResVT = Op.getValueType();
4423 assert(Op.getNumOperands() == 2);
4424 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4425 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4426 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004427 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004428 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4429 InVec = Op.getOperand(1);
4430 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4431 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004432 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004433 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4434 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4435 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004436 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004437 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4438 Mask[0] = 0; Mask[1] = 2;
4439 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4440 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004441 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004442}
4443
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444// v8i16 shuffles - Prefer shuffles in the following order:
4445// 1. [all] pshuflw, pshufhw, optional move
4446// 2. [ssse3] 1 x pshufb
4447// 3. [ssse3] 2 x pshufb + 1 x por
4448// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004449SDValue
4450X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4451 SelectionDAG &DAG) const {
4452 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 SDValue V1 = SVOp->getOperand(0);
4454 SDValue V2 = SVOp->getOperand(1);
4455 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004456 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004457
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 // Determine if more than 1 of the words in each of the low and high quadwords
4459 // of the result come from the same quadword of one of the two inputs. Undef
4460 // mask values count as coming from any quadword, for better codegen.
4461 SmallVector<unsigned, 4> LoQuad(4);
4462 SmallVector<unsigned, 4> HiQuad(4);
4463 BitVector InputQuads(4);
4464 for (unsigned i = 0; i < 8; ++i) {
4465 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004467 MaskVals.push_back(EltIdx);
4468 if (EltIdx < 0) {
4469 ++Quad[0];
4470 ++Quad[1];
4471 ++Quad[2];
4472 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004473 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 }
4475 ++Quad[EltIdx / 4];
4476 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004477 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004478
Nate Begemanb9a47b82009-02-23 08:49:38 +00004479 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004480 unsigned MaxQuad = 1;
4481 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004482 if (LoQuad[i] > MaxQuad) {
4483 BestLoQuad = i;
4484 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004485 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004486 }
4487
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004489 MaxQuad = 1;
4490 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004491 if (HiQuad[i] > MaxQuad) {
4492 BestHiQuad = i;
4493 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004494 }
4495 }
4496
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004498 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004499 // single pshufb instruction is necessary. If There are more than 2 input
4500 // quads, disable the next transformation since it does not help SSSE3.
4501 bool V1Used = InputQuads[0] || InputQuads[1];
4502 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004503 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004504 if (InputQuads.count() == 2 && V1Used && V2Used) {
4505 BestLoQuad = InputQuads.find_first();
4506 BestHiQuad = InputQuads.find_next(BestLoQuad);
4507 }
4508 if (InputQuads.count() > 2) {
4509 BestLoQuad = -1;
4510 BestHiQuad = -1;
4511 }
4512 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004513
Nate Begemanb9a47b82009-02-23 08:49:38 +00004514 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4515 // the shuffle mask. If a quad is scored as -1, that means that it contains
4516 // words from all 4 input quadwords.
4517 SDValue NewV;
4518 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004519 SmallVector<int, 8> MaskV;
4520 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4521 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004522 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004523 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4524 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4525 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004526
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4528 // source words for the shuffle, to aid later transformations.
4529 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004530 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004531 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004532 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004533 if (idx != (int)i)
4534 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004535 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004536 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004537 AllWordsInNewV = false;
4538 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004539 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004540
Nate Begemanb9a47b82009-02-23 08:49:38 +00004541 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4542 if (AllWordsInNewV) {
4543 for (int i = 0; i != 8; ++i) {
4544 int idx = MaskVals[i];
4545 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004546 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004547 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004548 if ((idx != i) && idx < 4)
4549 pshufhw = false;
4550 if ((idx != i) && idx > 3)
4551 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004552 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004553 V1 = NewV;
4554 V2Used = false;
4555 BestLoQuad = 0;
4556 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004557 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004558
Nate Begemanb9a47b82009-02-23 08:49:38 +00004559 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4560 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004561 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004562 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4563 unsigned TargetMask = 0;
4564 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004566 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4567 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4568 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004569 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004570 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004571 }
Eric Christopherfd179292009-08-27 18:07:15 +00004572
Nate Begemanb9a47b82009-02-23 08:49:38 +00004573 // If we have SSSE3, and all words of the result are from 1 input vector,
4574 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4575 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004576 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004577 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004578
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004580 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004581 // mask, and elements that come from V1 in the V2 mask, so that the two
4582 // results can be OR'd together.
4583 bool TwoInputs = V1Used && V2Used;
4584 for (unsigned i = 0; i != 8; ++i) {
4585 int EltIdx = MaskVals[i] * 2;
4586 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4588 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004589 continue;
4590 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4592 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004593 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004594 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004595 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004596 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004598 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004599 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004600
Nate Begemanb9a47b82009-02-23 08:49:38 +00004601 // Calculate the shuffle mask for the second input, shuffle it, and
4602 // OR it with the first shuffled input.
4603 pshufbMask.clear();
4604 for (unsigned i = 0; i != 8; ++i) {
4605 int EltIdx = MaskVals[i] * 2;
4606 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4608 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004609 continue;
4610 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004611 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4612 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004613 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004614 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004615 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004616 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 MVT::v16i8, &pshufbMask[0], 16));
4618 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004619 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004620 }
4621
4622 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4623 // and update MaskVals with new element order.
4624 BitVector InOrder(8);
4625 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004627 for (int i = 0; i != 4; ++i) {
4628 int idx = MaskVals[i];
4629 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004631 InOrder.set(i);
4632 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004634 InOrder.set(i);
4635 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004637 }
4638 }
4639 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004643
4644 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4645 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4646 NewV.getOperand(0),
4647 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4648 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004649 }
Eric Christopherfd179292009-08-27 18:07:15 +00004650
Nate Begemanb9a47b82009-02-23 08:49:38 +00004651 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4652 // and update MaskVals with the new element order.
4653 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004655 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004657 for (unsigned i = 4; i != 8; ++i) {
4658 int idx = MaskVals[i];
4659 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004660 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004661 InOrder.set(i);
4662 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004664 InOrder.set(i);
4665 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004667 }
4668 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004671
4672 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4673 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4674 NewV.getOperand(0),
4675 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4676 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004677 }
Eric Christopherfd179292009-08-27 18:07:15 +00004678
Nate Begemanb9a47b82009-02-23 08:49:38 +00004679 // In case BestHi & BestLo were both -1, which means each quadword has a word
4680 // from each of the four input quadwords, calculate the InOrder bitvector now
4681 // before falling through to the insert/extract cleanup.
4682 if (BestLoQuad == -1 && BestHiQuad == -1) {
4683 NewV = V1;
4684 for (int i = 0; i != 8; ++i)
4685 if (MaskVals[i] < 0 || MaskVals[i] == i)
4686 InOrder.set(i);
4687 }
Eric Christopherfd179292009-08-27 18:07:15 +00004688
Nate Begemanb9a47b82009-02-23 08:49:38 +00004689 // The other elements are put in the right place using pextrw and pinsrw.
4690 for (unsigned i = 0; i != 8; ++i) {
4691 if (InOrder[i])
4692 continue;
4693 int EltIdx = MaskVals[i];
4694 if (EltIdx < 0)
4695 continue;
4696 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004702 DAG.getIntPtrConstant(i));
4703 }
4704 return NewV;
4705}
4706
4707// v16i8 shuffles - Prefer shuffles in the following order:
4708// 1. [ssse3] 1 x pshufb
4709// 2. [ssse3] 2 x pshufb + 1 x por
4710// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4711static
Nate Begeman9008ca62009-04-27 18:41:29 +00004712SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004713 SelectionDAG &DAG,
4714 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 SDValue V1 = SVOp->getOperand(0);
4716 SDValue V2 = SVOp->getOperand(1);
4717 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004718 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004720
Nate Begemanb9a47b82009-02-23 08:49:38 +00004721 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004722 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004723 // present, fall back to case 3.
4724 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4725 bool V1Only = true;
4726 bool V2Only = true;
4727 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004729 if (EltIdx < 0)
4730 continue;
4731 if (EltIdx < 16)
4732 V2Only = false;
4733 else
4734 V1Only = false;
4735 }
Eric Christopherfd179292009-08-27 18:07:15 +00004736
Nate Begemanb9a47b82009-02-23 08:49:38 +00004737 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4738 if (TLI.getSubtarget()->hasSSSE3()) {
4739 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004740
Nate Begemanb9a47b82009-02-23 08:49:38 +00004741 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004742 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 //
4744 // Otherwise, we have elements from both input vectors, and must zero out
4745 // elements that come from V2 in the first mask, and V1 in the second mask
4746 // so that we can OR them together.
4747 bool TwoInputs = !(V1Only || V2Only);
4748 for (unsigned i = 0; i != 16; ++i) {
4749 int EltIdx = MaskVals[i];
4750 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004752 continue;
4753 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004755 }
4756 // If all the elements are from V2, assign it to V1 and return after
4757 // building the first pshufb.
4758 if (V2Only)
4759 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004761 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004763 if (!TwoInputs)
4764 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004765
Nate Begemanb9a47b82009-02-23 08:49:38 +00004766 // Calculate the shuffle mask for the second input, shuffle it, and
4767 // OR it with the first shuffled input.
4768 pshufbMask.clear();
4769 for (unsigned i = 0; i != 16; ++i) {
4770 int EltIdx = MaskVals[i];
4771 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004773 continue;
4774 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004776 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004778 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 MVT::v16i8, &pshufbMask[0], 16));
4780 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004781 }
Eric Christopherfd179292009-08-27 18:07:15 +00004782
Nate Begemanb9a47b82009-02-23 08:49:38 +00004783 // No SSSE3 - Calculate in place words and then fix all out of place words
4784 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4785 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004786 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
4787 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004788 SDValue NewV = V2Only ? V2 : V1;
4789 for (int i = 0; i != 8; ++i) {
4790 int Elt0 = MaskVals[i*2];
4791 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004792
Nate Begemanb9a47b82009-02-23 08:49:38 +00004793 // This word of the result is all undef, skip it.
4794 if (Elt0 < 0 && Elt1 < 0)
4795 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004796
Nate Begemanb9a47b82009-02-23 08:49:38 +00004797 // This word of the result is already in the correct place, skip it.
4798 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4799 continue;
4800 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4801 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004802
Nate Begemanb9a47b82009-02-23 08:49:38 +00004803 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4804 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4805 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004806
4807 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4808 // using a single extract together, load it and store it.
4809 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004811 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004813 DAG.getIntPtrConstant(i));
4814 continue;
4815 }
4816
Nate Begemanb9a47b82009-02-23 08:49:38 +00004817 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004818 // source byte is not also odd, shift the extracted word left 8 bits
4819 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 DAG.getIntPtrConstant(Elt1 / 2));
4823 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004825 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004826 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4828 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004829 }
4830 // If Elt0 is defined, extract it from the appropriate source. If the
4831 // source byte is not also even, shift the extracted word right 8 bits. If
4832 // Elt1 was also defined, OR the extracted values together before
4833 // inserting them in the result.
4834 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004836 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4837 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004838 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004839 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004840 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4842 DAG.getConstant(0x00FF, MVT::i16));
4843 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004844 : InsElt0;
4845 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004847 DAG.getIntPtrConstant(i));
4848 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004849 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004850}
4851
Evan Cheng7a831ce2007-12-15 03:00:47 +00004852/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004853/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004854/// done when every pair / quad of shuffle mask elements point to elements in
4855/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004856/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004857static
Nate Begeman9008ca62009-04-27 18:41:29 +00004858SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004859 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004860 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004861 SDValue V1 = SVOp->getOperand(0);
4862 SDValue V2 = SVOp->getOperand(1);
4863 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004864 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004865 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004867 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 case MVT::v4f32: NewVT = MVT::v2f64; break;
4869 case MVT::v4i32: NewVT = MVT::v2i64; break;
4870 case MVT::v8i16: NewVT = MVT::v4i32; break;
4871 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004872 }
4873
Nate Begeman9008ca62009-04-27 18:41:29 +00004874 int Scale = NumElems / NewWidth;
4875 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004876 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 int StartIdx = -1;
4878 for (int j = 0; j < Scale; ++j) {
4879 int EltIdx = SVOp->getMaskElt(i+j);
4880 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004881 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004882 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004883 StartIdx = EltIdx - (EltIdx % Scale);
4884 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004885 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004886 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004887 if (StartIdx == -1)
4888 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004889 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004890 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004891 }
4892
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004893 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
4894 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004895 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004896}
4897
Evan Chengd880b972008-05-09 21:53:03 +00004898/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004899///
Owen Andersone50ed302009-08-10 22:56:29 +00004900static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 SDValue SrcOp, SelectionDAG &DAG,
4902 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004904 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004905 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004906 LD = dyn_cast<LoadSDNode>(SrcOp);
4907 if (!LD) {
4908 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4909 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004910 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004911 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004912 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004913 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004914 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004915 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004917 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004918 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4919 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4920 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004921 SrcOp.getOperand(0)
4922 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004923 }
4924 }
4925 }
4926
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004927 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004928 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004929 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004930 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004931}
4932
Evan Chengace3c172008-07-22 21:13:36 +00004933/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4934/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004935static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004936LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4937 SDValue V1 = SVOp->getOperand(0);
4938 SDValue V2 = SVOp->getOperand(1);
4939 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004940 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004941
Evan Chengace3c172008-07-22 21:13:36 +00004942 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004943 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004944 SmallVector<int, 8> Mask1(4U, -1);
4945 SmallVector<int, 8> PermMask;
4946 SVOp->getMask(PermMask);
4947
Evan Chengace3c172008-07-22 21:13:36 +00004948 unsigned NumHi = 0;
4949 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004950 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 int Idx = PermMask[i];
4952 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004953 Locs[i] = std::make_pair(-1, -1);
4954 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004955 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4956 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004957 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004958 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004959 NumLo++;
4960 } else {
4961 Locs[i] = std::make_pair(1, NumHi);
4962 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004963 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004964 NumHi++;
4965 }
4966 }
4967 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004968
Evan Chengace3c172008-07-22 21:13:36 +00004969 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004970 // If no more than two elements come from either vector. This can be
4971 // implemented with two shuffles. First shuffle gather the elements.
4972 // The second shuffle, which takes the first shuffle as both of its
4973 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004975
Nate Begeman9008ca62009-04-27 18:41:29 +00004976 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004977
Evan Chengace3c172008-07-22 21:13:36 +00004978 for (unsigned i = 0; i != 4; ++i) {
4979 if (Locs[i].first == -1)
4980 continue;
4981 else {
4982 unsigned Idx = (i < 2) ? 0 : 4;
4983 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004984 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004985 }
4986 }
4987
Nate Begeman9008ca62009-04-27 18:41:29 +00004988 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004989 } else if (NumLo == 3 || NumHi == 3) {
4990 // Otherwise, we must have three elements from one vector, call it X, and
4991 // one element from the other, call it Y. First, use a shufps to build an
4992 // intermediate vector with the one element from Y and the element from X
4993 // that will be in the same half in the final destination (the indexes don't
4994 // matter). Then, use a shufps to build the final vector, taking the half
4995 // containing the element from Y from the intermediate, and the other half
4996 // from X.
4997 if (NumHi == 3) {
4998 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005000 std::swap(V1, V2);
5001 }
5002
5003 // Find the element from V2.
5004 unsigned HiIndex;
5005 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005006 int Val = PermMask[HiIndex];
5007 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005008 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005009 if (Val >= 4)
5010 break;
5011 }
5012
Nate Begeman9008ca62009-04-27 18:41:29 +00005013 Mask1[0] = PermMask[HiIndex];
5014 Mask1[1] = -1;
5015 Mask1[2] = PermMask[HiIndex^1];
5016 Mask1[3] = -1;
5017 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005018
5019 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005020 Mask1[0] = PermMask[0];
5021 Mask1[1] = PermMask[1];
5022 Mask1[2] = HiIndex & 1 ? 6 : 4;
5023 Mask1[3] = HiIndex & 1 ? 4 : 6;
5024 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005025 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005026 Mask1[0] = HiIndex & 1 ? 2 : 0;
5027 Mask1[1] = HiIndex & 1 ? 0 : 2;
5028 Mask1[2] = PermMask[2];
5029 Mask1[3] = PermMask[3];
5030 if (Mask1[2] >= 0)
5031 Mask1[2] += 4;
5032 if (Mask1[3] >= 0)
5033 Mask1[3] += 4;
5034 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005035 }
Evan Chengace3c172008-07-22 21:13:36 +00005036 }
5037
5038 // Break it into (shuffle shuffle_hi, shuffle_lo).
5039 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005040 SmallVector<int,8> LoMask(4U, -1);
5041 SmallVector<int,8> HiMask(4U, -1);
5042
5043 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005044 unsigned MaskIdx = 0;
5045 unsigned LoIdx = 0;
5046 unsigned HiIdx = 2;
5047 for (unsigned i = 0; i != 4; ++i) {
5048 if (i == 2) {
5049 MaskPtr = &HiMask;
5050 MaskIdx = 1;
5051 LoIdx = 0;
5052 HiIdx = 2;
5053 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 int Idx = PermMask[i];
5055 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005056 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005057 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005058 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005059 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005060 LoIdx++;
5061 } else {
5062 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005063 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005064 HiIdx++;
5065 }
5066 }
5067
Nate Begeman9008ca62009-04-27 18:41:29 +00005068 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5069 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5070 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005071 for (unsigned i = 0; i != 4; ++i) {
5072 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005073 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005074 } else {
5075 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005076 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005077 }
5078 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005079 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005080}
5081
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005082static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005083 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005084 V = V.getOperand(0);
5085 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5086 V = V.getOperand(0);
5087 if (MayFoldLoad(V))
5088 return true;
5089 return false;
5090}
5091
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005092// FIXME: the version above should always be used. Since there's
5093// a bug where several vector shuffles can't be folded because the
5094// DAG is not updated during lowering and a node claims to have two
5095// uses while it only has one, use this version, and let isel match
5096// another instruction if the load really happens to have more than
5097// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005098// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005099static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005100 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005101 V = V.getOperand(0);
5102 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5103 V = V.getOperand(0);
5104 if (ISD::isNormalLoad(V.getNode()))
5105 return true;
5106 return false;
5107}
5108
5109/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5110/// a vector extract, and if both can be later optimized into a single load.
5111/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5112/// here because otherwise a target specific shuffle node is going to be
5113/// emitted for this shuffle, and the optimization not done.
5114/// FIXME: This is probably not the best approach, but fix the problem
5115/// until the right path is decided.
5116static
5117bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5118 const TargetLowering &TLI) {
5119 EVT VT = V.getValueType();
5120 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5121
5122 // Be sure that the vector shuffle is present in a pattern like this:
5123 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5124 if (!V.hasOneUse())
5125 return false;
5126
5127 SDNode *N = *V.getNode()->use_begin();
5128 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5129 return false;
5130
5131 SDValue EltNo = N->getOperand(1);
5132 if (!isa<ConstantSDNode>(EltNo))
5133 return false;
5134
5135 // If the bit convert changed the number of elements, it is unsafe
5136 // to examine the mask.
5137 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005138 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005139 EVT SrcVT = V.getOperand(0).getValueType();
5140 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5141 return false;
5142 V = V.getOperand(0);
5143 HasShuffleIntoBitcast = true;
5144 }
5145
5146 // Select the input vector, guarding against out of range extract vector.
5147 unsigned NumElems = VT.getVectorNumElements();
5148 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5149 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5150 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5151
5152 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005153 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005154 V = V.getOperand(0);
5155
5156 if (ISD::isNormalLoad(V.getNode())) {
5157 // Is the original load suitable?
5158 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5159
5160 // FIXME: avoid the multi-use bug that is preventing lots of
5161 // of foldings to be detected, this is still wrong of course, but
5162 // give the temporary desired behavior, and if it happens that
5163 // the load has real more uses, during isel it will not fold, and
5164 // will generate poor code.
5165 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5166 return false;
5167
5168 if (!HasShuffleIntoBitcast)
5169 return true;
5170
5171 // If there's a bitcast before the shuffle, check if the load type and
5172 // alignment is valid.
5173 unsigned Align = LN0->getAlignment();
5174 unsigned NewAlign =
5175 TLI.getTargetData()->getABITypeAlignment(
5176 VT.getTypeForEVT(*DAG.getContext()));
5177
5178 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5179 return false;
5180 }
5181
5182 return true;
5183}
5184
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005185static
Evan Cheng835580f2010-10-07 20:50:20 +00005186SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5187 EVT VT = Op.getValueType();
5188
5189 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005190 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5191 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005192 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5193 V1, DAG));
5194}
5195
5196static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005197SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5198 bool HasSSE2) {
5199 SDValue V1 = Op.getOperand(0);
5200 SDValue V2 = Op.getOperand(1);
5201 EVT VT = Op.getValueType();
5202
5203 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5204
5205 if (HasSSE2 && VT == MVT::v2f64)
5206 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5207
5208 // v4f32 or v4i32
5209 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5210}
5211
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005212static
5213SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5214 SDValue V1 = Op.getOperand(0);
5215 SDValue V2 = Op.getOperand(1);
5216 EVT VT = Op.getValueType();
5217
5218 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5219 "unsupported shuffle type");
5220
5221 if (V2.getOpcode() == ISD::UNDEF)
5222 V2 = V1;
5223
5224 // v4i32 or v4f32
5225 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5226}
5227
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005228static
5229SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5230 SDValue V1 = Op.getOperand(0);
5231 SDValue V2 = Op.getOperand(1);
5232 EVT VT = Op.getValueType();
5233 unsigned NumElems = VT.getVectorNumElements();
5234
5235 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5236 // operand of these instructions is only memory, so check if there's a
5237 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5238 // same masks.
5239 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005240
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005241 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005242 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005243 CanFoldLoad = true;
5244
5245 // When V1 is a load, it can be folded later into a store in isel, example:
5246 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5247 // turns into:
5248 // (MOVLPSmr addr:$src1, VR128:$src2)
5249 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005250 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005251 CanFoldLoad = true;
5252
5253 if (CanFoldLoad) {
5254 if (HasSSE2 && NumElems == 2)
5255 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5256
5257 if (NumElems == 4)
5258 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5259 }
5260
5261 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5262 // movl and movlp will both match v2i64, but v2i64 is never matched by
5263 // movl earlier because we make it strict to avoid messing with the movlp load
5264 // folding logic (see the code above getMOVLP call). Match it here then,
5265 // this is horrible, but will stay like this until we move all shuffle
5266 // matching to x86 specific nodes. Note that for the 1st condition all
5267 // types are matched with movsd.
5268 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5269 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5270 else if (HasSSE2)
5271 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5272
5273
5274 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5275
5276 // Invert the operand order and use SHUFPS to match it.
5277 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5278 X86::getShuffleSHUFImmediate(SVOp), DAG);
5279}
5280
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005281static inline unsigned getUNPCKLOpcode(EVT VT) {
5282 switch(VT.getSimpleVT().SimpleTy) {
5283 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5284 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5285 case MVT::v4f32: return X86ISD::UNPCKLPS;
5286 case MVT::v2f64: return X86ISD::UNPCKLPD;
5287 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5288 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5289 default:
5290 llvm_unreachable("Unknow type for unpckl");
5291 }
5292 return 0;
5293}
5294
5295static inline unsigned getUNPCKHOpcode(EVT VT) {
5296 switch(VT.getSimpleVT().SimpleTy) {
5297 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5298 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5299 case MVT::v4f32: return X86ISD::UNPCKHPS;
5300 case MVT::v2f64: return X86ISD::UNPCKHPD;
5301 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5302 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5303 default:
5304 llvm_unreachable("Unknow type for unpckh");
5305 }
5306 return 0;
5307}
5308
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005309static
5310SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005311 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005312 const X86Subtarget *Subtarget) {
5313 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5314 EVT VT = Op.getValueType();
5315 DebugLoc dl = Op.getDebugLoc();
5316 SDValue V1 = Op.getOperand(0);
5317 SDValue V2 = Op.getOperand(1);
5318
5319 if (isZeroShuffle(SVOp))
5320 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5321
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005322 // Handle splat operations
5323 if (SVOp->isSplat()) {
5324 // Special case, this is the only place now where it's
5325 // allowed to return a vector_shuffle operation without
5326 // using a target specific node, because *hopefully* it
5327 // will be optimized away by the dag combiner.
5328 if (VT.getVectorNumElements() <= 4 &&
5329 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5330 return Op;
5331
5332 // Handle splats by matching through known masks
5333 if (VT.getVectorNumElements() <= 4)
5334 return SDValue();
5335
Evan Cheng835580f2010-10-07 20:50:20 +00005336 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005337 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005338 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005339
5340 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5341 // do it!
5342 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5343 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5344 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005345 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005346 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5347 // FIXME: Figure out a cleaner way to do this.
5348 // Try to make use of movq to zero out the top part.
5349 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5350 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5351 if (NewOp.getNode()) {
5352 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5353 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5354 DAG, Subtarget, dl);
5355 }
5356 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5357 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5358 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5359 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5360 DAG, Subtarget, dl);
5361 }
5362 }
5363 return SDValue();
5364}
5365
Dan Gohman475871a2008-07-27 21:46:04 +00005366SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005367X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005368 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005369 SDValue V1 = Op.getOperand(0);
5370 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005371 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005372 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005373 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005374 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005375 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5376 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005377 bool V1IsSplat = false;
5378 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005379 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005380 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005381 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005382 MachineFunction &MF = DAG.getMachineFunction();
5383 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005384
Dale Johannesen0488fb62010-09-30 23:57:10 +00005385 // Shuffle operations on MMX not supported.
5386 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005387 return Op;
5388
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005389 // Vector shuffle lowering takes 3 steps:
5390 //
5391 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5392 // narrowing and commutation of operands should be handled.
5393 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5394 // shuffle nodes.
5395 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5396 // so the shuffle can be broken into other shuffles and the legalizer can
5397 // try the lowering again.
5398 //
5399 // The general ideia is that no vector_shuffle operation should be left to
5400 // be matched during isel, all of them must be converted to a target specific
5401 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005402
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005403 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5404 // narrowing and commutation of operands should be handled. The actual code
5405 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005406 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005407 if (NewOp.getNode())
5408 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005409
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005410 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5411 // unpckh_undef). Only use pshufd if speed is more important than size.
5412 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5413 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5414 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5415 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5416 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5417 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005418
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005419 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005420 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005421 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005422
Dale Johannesen0488fb62010-09-30 23:57:10 +00005423 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005424 return getMOVHighToLow(Op, dl, DAG);
5425
5426 // Use to match splats
5427 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5428 (VT == MVT::v2f64 || VT == MVT::v2i64))
5429 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5430
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005431 if (X86::isPSHUFDMask(SVOp)) {
5432 // The actual implementation will match the mask in the if above and then
5433 // during isel it can match several different instructions, not only pshufd
5434 // as its name says, sad but true, emulate the behavior for now...
5435 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5436 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5437
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005438 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5439
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005440 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005441 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5442
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005443 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005444 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5445 TargetMask, DAG);
5446
5447 if (VT == MVT::v4f32)
5448 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5449 TargetMask, DAG);
5450 }
Eric Christopherfd179292009-08-27 18:07:15 +00005451
Evan Chengf26ffe92008-05-29 08:22:04 +00005452 // Check if this can be converted into a logical shift.
5453 bool isLeft = false;
5454 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005455 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005456 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005457 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005458 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005459 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005460 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005461 EVT EltVT = VT.getVectorElementType();
5462 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005463 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005464 }
Eric Christopherfd179292009-08-27 18:07:15 +00005465
Nate Begeman9008ca62009-04-27 18:41:29 +00005466 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005467 if (V1IsUndef)
5468 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005469 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005470 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005471 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005472 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005473 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5474
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005475 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005476 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5477 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005478 }
Eric Christopherfd179292009-08-27 18:07:15 +00005479
Nate Begeman9008ca62009-04-27 18:41:29 +00005480 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005481 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5482 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005483
Dale Johannesen0488fb62010-09-30 23:57:10 +00005484 if (X86::isMOVHLPSMask(SVOp))
5485 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005486
Dale Johannesen0488fb62010-09-30 23:57:10 +00005487 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5488 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005489
Dale Johannesen0488fb62010-09-30 23:57:10 +00005490 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5491 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005492
Dale Johannesen0488fb62010-09-30 23:57:10 +00005493 if (X86::isMOVLPMask(SVOp))
5494 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005495
Nate Begeman9008ca62009-04-27 18:41:29 +00005496 if (ShouldXformToMOVHLPS(SVOp) ||
5497 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5498 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005499
Evan Chengf26ffe92008-05-29 08:22:04 +00005500 if (isShift) {
5501 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005502 EVT EltVT = VT.getVectorElementType();
5503 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005504 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005505 }
Eric Christopherfd179292009-08-27 18:07:15 +00005506
Evan Cheng9eca5e82006-10-25 21:49:50 +00005507 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005508 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5509 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005510 V1IsSplat = isSplatVector(V1.getNode());
5511 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005512
Chris Lattner8a594482007-11-25 00:24:49 +00005513 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005514 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005515 Op = CommuteVectorShuffle(SVOp, DAG);
5516 SVOp = cast<ShuffleVectorSDNode>(Op);
5517 V1 = SVOp->getOperand(0);
5518 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005519 std::swap(V1IsSplat, V2IsSplat);
5520 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005521 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005522 }
5523
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5525 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005526 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005527 return V1;
5528 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5529 // the instruction selector will not match, so get a canonical MOVL with
5530 // swapped operands to undo the commute.
5531 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005532 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005533
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005534 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005535 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005536
5537 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005538 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005539
Evan Cheng9bbbb982006-10-25 20:48:19 +00005540 if (V2IsSplat) {
5541 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005542 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005543 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005544 SDValue NewMask = NormalizeMask(SVOp, DAG);
5545 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5546 if (NSVOp != SVOp) {
5547 if (X86::isUNPCKLMask(NSVOp, true)) {
5548 return NewMask;
5549 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5550 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005551 }
5552 }
5553 }
5554
Evan Cheng9eca5e82006-10-25 21:49:50 +00005555 if (Commuted) {
5556 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005557 // FIXME: this seems wrong.
5558 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5559 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005560
5561 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005562 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005563
5564 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005565 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005566 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005567
Nate Begeman9008ca62009-04-27 18:41:29 +00005568 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005569 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005570 return CommuteVectorShuffle(SVOp, DAG);
5571
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005572 // The checks below are all present in isShuffleMaskLegal, but they are
5573 // inlined here right now to enable us to directly emit target specific
5574 // nodes, and remove one by one until they don't return Op anymore.
5575 SmallVector<int, 16> M;
5576 SVOp->getMask(M);
5577
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005578 if (isPALIGNRMask(M, VT, HasSSSE3))
5579 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5580 X86::getShufflePALIGNRImmediate(SVOp),
5581 DAG);
5582
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005583 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5584 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5585 if (VT == MVT::v2f64)
5586 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5587 if (VT == MVT::v2i64)
5588 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5589 }
5590
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005591 if (isPSHUFHWMask(M, VT))
5592 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5593 X86::getShufflePSHUFHWImmediate(SVOp),
5594 DAG);
5595
5596 if (isPSHUFLWMask(M, VT))
5597 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5598 X86::getShufflePSHUFLWImmediate(SVOp),
5599 DAG);
5600
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005601 if (isSHUFPMask(M, VT)) {
5602 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5603 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5604 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5605 TargetMask, DAG);
5606 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5607 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5608 TargetMask, DAG);
5609 }
5610
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005611 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5612 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5613 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5614 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5615 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5616 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5617
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005620 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005621 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005622 return NewOp;
5623 }
5624
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005626 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 if (NewOp.getNode())
5628 return NewOp;
5629 }
Eric Christopherfd179292009-08-27 18:07:15 +00005630
Dale Johannesen0488fb62010-09-30 23:57:10 +00005631 // Handle all 4 wide cases with a number of shuffles.
5632 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005633 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005634
Dan Gohman475871a2008-07-27 21:46:04 +00005635 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636}
5637
Dan Gohman475871a2008-07-27 21:46:04 +00005638SDValue
5639X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005640 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005641 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005642 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005643 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005645 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005647 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005648 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005649 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005650 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5651 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5652 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5654 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005655 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005657 Op.getOperand(0)),
5658 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005660 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005662 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005663 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005665 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5666 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005667 // result has a single use which is a store or a bitcast to i32. And in
5668 // the case of a store, it's not worth it if the index is a constant 0,
5669 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005670 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005671 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005672 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005673 if ((User->getOpcode() != ISD::STORE ||
5674 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5675 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005676 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005678 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005680 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005681 Op.getOperand(0)),
5682 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005683 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005685 // ExtractPS works with constant index.
5686 if (isa<ConstantSDNode>(Op.getOperand(1)))
5687 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005688 }
Dan Gohman475871a2008-07-27 21:46:04 +00005689 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005690}
5691
5692
Dan Gohman475871a2008-07-27 21:46:04 +00005693SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005694X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5695 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005696 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005697 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005698
Evan Cheng62a3f152008-03-24 21:52:23 +00005699 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005700 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005701 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005702 return Res;
5703 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005704
Owen Andersone50ed302009-08-10 22:56:29 +00005705 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005706 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005707 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005708 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005709 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005710 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005711 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5713 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005714 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005716 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005717 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005718 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005719 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005720 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005721 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005722 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005723 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005724 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005725 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005726 if (Idx == 0)
5727 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005728
Evan Cheng0db9fe62006-04-25 20:13:52 +00005729 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005730 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005731 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005732 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005733 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005734 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005735 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005736 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005737 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5738 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5739 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005740 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005741 if (Idx == 0)
5742 return Op;
5743
5744 // UNPCKHPD the element to the lowest double word, then movsd.
5745 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5746 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005747 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005748 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005749 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005750 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005751 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005752 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005753 }
5754
Dan Gohman475871a2008-07-27 21:46:04 +00005755 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005756}
5757
Dan Gohman475871a2008-07-27 21:46:04 +00005758SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005759X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5760 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005761 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005762 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005763 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005764
Dan Gohman475871a2008-07-27 21:46:04 +00005765 SDValue N0 = Op.getOperand(0);
5766 SDValue N1 = Op.getOperand(1);
5767 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005768
Dan Gohman8a55ce42009-09-23 21:02:20 +00005769 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005770 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005771 unsigned Opc;
5772 if (VT == MVT::v8i16)
5773 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005774 else if (VT == MVT::v16i8)
5775 Opc = X86ISD::PINSRB;
5776 else
5777 Opc = X86ISD::PINSRB;
5778
Nate Begeman14d12ca2008-02-11 04:19:36 +00005779 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5780 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 if (N1.getValueType() != MVT::i32)
5782 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5783 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005784 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005785 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005786 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005787 // Bits [7:6] of the constant are the source select. This will always be
5788 // zero here. The DAG Combiner may combine an extract_elt index into these
5789 // bits. For example (insert (extract, 3), 2) could be matched by putting
5790 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005791 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005792 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005793 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005794 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005795 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005796 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005798 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005799 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005800 // PINSR* works with constant index.
5801 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005802 }
Dan Gohman475871a2008-07-27 21:46:04 +00005803 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005804}
5805
Dan Gohman475871a2008-07-27 21:46:04 +00005806SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005807X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005808 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005809 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005810
5811 if (Subtarget->hasSSE41())
5812 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5813
Dan Gohman8a55ce42009-09-23 21:02:20 +00005814 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005815 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005816
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005817 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005818 SDValue N0 = Op.getOperand(0);
5819 SDValue N1 = Op.getOperand(1);
5820 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005821
Dan Gohman8a55ce42009-09-23 21:02:20 +00005822 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005823 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5824 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 if (N1.getValueType() != MVT::i32)
5826 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5827 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005828 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005829 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005830 }
Dan Gohman475871a2008-07-27 21:46:04 +00005831 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005832}
5833
Dan Gohman475871a2008-07-27 21:46:04 +00005834SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005835X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005836 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005837
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005838 if (Op.getValueType() == MVT::v1i64 &&
5839 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005841
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005843 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5844 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005845 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005846 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005847}
5848
Bill Wendling056292f2008-09-16 21:48:12 +00005849// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5850// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5851// one of the above mentioned nodes. It has to be wrapped because otherwise
5852// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5853// be used to form addressing mode. These wrapped nodes will be selected
5854// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005855SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005856X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005857 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005858
Chris Lattner41621a22009-06-26 19:22:52 +00005859 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5860 // global base reg.
5861 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005862 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005863 CodeModel::Model M = getTargetMachine().getCodeModel();
5864
Chris Lattner4f066492009-07-11 20:29:19 +00005865 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005866 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005867 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005868 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005869 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005870 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005871 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005872
Evan Cheng1606e8e2009-03-13 07:51:59 +00005873 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005874 CP->getAlignment(),
5875 CP->getOffset(), OpFlag);
5876 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005877 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005878 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005879 if (OpFlag) {
5880 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005881 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005882 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005883 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005884 }
5885
5886 return Result;
5887}
5888
Dan Gohmand858e902010-04-17 15:26:15 +00005889SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005890 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005891
Chris Lattner18c59872009-06-27 04:16:01 +00005892 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5893 // global base reg.
5894 unsigned char OpFlag = 0;
5895 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005896 CodeModel::Model M = getTargetMachine().getCodeModel();
5897
Chris Lattner4f066492009-07-11 20:29:19 +00005898 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005899 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005900 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005901 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005902 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005903 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005904 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005905
Chris Lattner18c59872009-06-27 04:16:01 +00005906 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5907 OpFlag);
5908 DebugLoc DL = JT->getDebugLoc();
5909 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005910
Chris Lattner18c59872009-06-27 04:16:01 +00005911 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00005912 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00005913 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5914 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005915 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005916 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005917
Chris Lattner18c59872009-06-27 04:16:01 +00005918 return Result;
5919}
5920
5921SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005922X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005923 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005924
Chris Lattner18c59872009-06-27 04:16:01 +00005925 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5926 // global base reg.
5927 unsigned char OpFlag = 0;
5928 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005929 CodeModel::Model M = getTargetMachine().getCodeModel();
5930
Chris Lattner4f066492009-07-11 20:29:19 +00005931 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005932 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005933 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005934 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005935 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005936 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005937 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005938
Chris Lattner18c59872009-06-27 04:16:01 +00005939 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005940
Chris Lattner18c59872009-06-27 04:16:01 +00005941 DebugLoc DL = Op.getDebugLoc();
5942 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005943
5944
Chris Lattner18c59872009-06-27 04:16:01 +00005945 // With PIC, the address is actually $g + Offset.
5946 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005947 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005948 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5949 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005950 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005951 Result);
5952 }
Eric Christopherfd179292009-08-27 18:07:15 +00005953
Chris Lattner18c59872009-06-27 04:16:01 +00005954 return Result;
5955}
5956
Dan Gohman475871a2008-07-27 21:46:04 +00005957SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005958X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005959 // Create the TargetBlockAddressAddress node.
5960 unsigned char OpFlags =
5961 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005962 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005963 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005964 DebugLoc dl = Op.getDebugLoc();
5965 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5966 /*isTarget=*/true, OpFlags);
5967
Dan Gohmanf705adb2009-10-30 01:28:02 +00005968 if (Subtarget->isPICStyleRIPRel() &&
5969 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005970 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5971 else
5972 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005973
Dan Gohman29cbade2009-11-20 23:18:13 +00005974 // With PIC, the address is actually $g + Offset.
5975 if (isGlobalRelativeToPICBase(OpFlags)) {
5976 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5977 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5978 Result);
5979 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005980
5981 return Result;
5982}
5983
5984SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005985X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005986 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005987 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005988 // Create the TargetGlobalAddress node, folding in the constant
5989 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005990 unsigned char OpFlags =
5991 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005992 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005993 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005994 if (OpFlags == X86II::MO_NO_FLAG &&
5995 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005996 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005997 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005998 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005999 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006000 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006001 }
Eric Christopherfd179292009-08-27 18:07:15 +00006002
Chris Lattner4f066492009-07-11 20:29:19 +00006003 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006004 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006005 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6006 else
6007 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006008
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006009 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006010 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006011 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6012 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006013 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006015
Chris Lattner36c25012009-07-10 07:34:39 +00006016 // For globals that require a load from a stub to get the address, emit the
6017 // load.
6018 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006019 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006020 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006021
Dan Gohman6520e202008-10-18 02:06:02 +00006022 // If there was a non-zero offset that we didn't fold, create an explicit
6023 // addition for it.
6024 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006025 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006026 DAG.getConstant(Offset, getPointerTy()));
6027
Evan Cheng0db9fe62006-04-25 20:13:52 +00006028 return Result;
6029}
6030
Evan Chengda43bcf2008-09-24 00:05:32 +00006031SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006032X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006033 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006034 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006035 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006036}
6037
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006038static SDValue
6039GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006040 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006041 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006042 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006043 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006044 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006045 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006046 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006047 GA->getOffset(),
6048 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006049 if (InFlag) {
6050 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006051 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006052 } else {
6053 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006054 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006055 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006056
6057 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006058 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006059
Rafael Espindola15f1b662009-04-24 12:59:40 +00006060 SDValue Flag = Chain.getValue(1);
6061 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006062}
6063
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006064// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006065static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006066LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006067 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006068 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006069 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6070 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006071 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006072 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006073 InFlag = Chain.getValue(1);
6074
Chris Lattnerb903bed2009-06-26 21:20:29 +00006075 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006076}
6077
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006078// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006079static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006080LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006081 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006082 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6083 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006084}
6085
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006086// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6087// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006088static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006089 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006090 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006091 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006092
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006093 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6094 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6095 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006096
Michael J. Spencerec38de22010-10-10 22:04:20 +00006097 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006098 DAG.getIntPtrConstant(0),
6099 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006100
Chris Lattnerb903bed2009-06-26 21:20:29 +00006101 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006102 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6103 // initialexec.
6104 unsigned WrapperKind = X86ISD::Wrapper;
6105 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006106 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006107 } else if (is64Bit) {
6108 assert(model == TLSModel::InitialExec);
6109 OperandFlags = X86II::MO_GOTTPOFF;
6110 WrapperKind = X86ISD::WrapperRIP;
6111 } else {
6112 assert(model == TLSModel::InitialExec);
6113 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006114 }
Eric Christopherfd179292009-08-27 18:07:15 +00006115
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006116 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6117 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006118 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006119 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006120 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006121 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006122
Rafael Espindola9a580232009-02-27 13:37:18 +00006123 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006124 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006125 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006126
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006127 // The address of the thread local variable is the add of the thread
6128 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006129 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006130}
6131
Dan Gohman475871a2008-07-27 21:46:04 +00006132SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006133X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006134
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006135 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006136 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006137
Eric Christopher30ef0e52010-06-03 04:07:48 +00006138 if (Subtarget->isTargetELF()) {
6139 // TODO: implement the "local dynamic" model
6140 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006141
Eric Christopher30ef0e52010-06-03 04:07:48 +00006142 // If GV is an alias then use the aliasee for determining
6143 // thread-localness.
6144 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6145 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006146
6147 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006148 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006149
Eric Christopher30ef0e52010-06-03 04:07:48 +00006150 switch (model) {
6151 case TLSModel::GeneralDynamic:
6152 case TLSModel::LocalDynamic: // not implemented
6153 if (Subtarget->is64Bit())
6154 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6155 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006156
Eric Christopher30ef0e52010-06-03 04:07:48 +00006157 case TLSModel::InitialExec:
6158 case TLSModel::LocalExec:
6159 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6160 Subtarget->is64Bit());
6161 }
6162 } else if (Subtarget->isTargetDarwin()) {
6163 // Darwin only has one model of TLS. Lower to that.
6164 unsigned char OpFlag = 0;
6165 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6166 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006167
Eric Christopher30ef0e52010-06-03 04:07:48 +00006168 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6169 // global base reg.
6170 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6171 !Subtarget->is64Bit();
6172 if (PIC32)
6173 OpFlag = X86II::MO_TLVP_PIC_BASE;
6174 else
6175 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006176 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006177 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006178 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006179 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006180 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006181
Eric Christopher30ef0e52010-06-03 04:07:48 +00006182 // With PIC32, the address is actually $g + Offset.
6183 if (PIC32)
6184 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6185 DAG.getNode(X86ISD::GlobalBaseReg,
6186 DebugLoc(), getPointerTy()),
6187 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006188
Eric Christopher30ef0e52010-06-03 04:07:48 +00006189 // Lowering the machine isd will make sure everything is in the right
6190 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006191 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006192 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006193 SDValue Args[] = { Chain, Offset };
6194 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006195
Eric Christopher30ef0e52010-06-03 04:07:48 +00006196 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6197 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6198 MFI->setAdjustsStack(true);
Eric Christopher8bce7cc2010-12-09 00:27:58 +00006199
Eric Christopher30ef0e52010-06-03 04:07:48 +00006200 // And our return value (tls address) is in the standard call return value
6201 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006202 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6203 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006204 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006205
Eric Christopher30ef0e52010-06-03 04:07:48 +00006206 assert(false &&
6207 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006208
Torok Edwinc23197a2009-07-14 16:55:14 +00006209 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006210 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006211}
6212
Evan Cheng0db9fe62006-04-25 20:13:52 +00006213
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006214/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006215/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006216SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006217 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006218 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006219 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006220 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006221 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006222 SDValue ShOpLo = Op.getOperand(0);
6223 SDValue ShOpHi = Op.getOperand(1);
6224 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006225 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006226 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006227 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006228
Dan Gohman475871a2008-07-27 21:46:04 +00006229 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006230 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006231 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6232 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006233 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006234 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6235 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006236 }
Evan Chenge3413162006-01-09 18:33:28 +00006237
Owen Anderson825b72b2009-08-11 20:47:22 +00006238 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6239 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006240 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006241 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006242
Dan Gohman475871a2008-07-27 21:46:04 +00006243 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006244 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006245 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6246 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006247
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006248 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006249 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6250 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006251 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006252 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6253 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006254 }
6255
Dan Gohman475871a2008-07-27 21:46:04 +00006256 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006257 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006258}
Evan Chenga3195e82006-01-12 22:54:21 +00006259
Dan Gohmand858e902010-04-17 15:26:15 +00006260SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6261 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006262 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006263
Dale Johannesen0488fb62010-09-30 23:57:10 +00006264 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006265 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006266
Owen Anderson825b72b2009-08-11 20:47:22 +00006267 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006268 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Eli Friedman36df4992009-05-27 00:47:34 +00006270 // These are really Legal; return the operand so the caller accepts it as
6271 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006272 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006273 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006274 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006275 Subtarget->is64Bit()) {
6276 return Op;
6277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006278
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006279 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006280 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006281 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006282 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006283 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006284 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006285 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006286 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006287 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006288 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6289}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006290
Owen Andersone50ed302009-08-10 22:56:29 +00006291SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006292 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006293 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006294 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006295 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006296 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006297 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006298 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006299 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00006300 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006302
Chris Lattner492a43e2010-09-22 01:28:21 +00006303 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006304
Chris Lattner492a43e2010-09-22 01:28:21 +00006305 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6306 MachineMemOperand *MMO =
6307 DAG.getMachineFunction()
6308 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6309 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006310
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006311 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006312 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6313 X86ISD::FILD, DL,
6314 Tys, Ops, array_lengthof(Ops),
6315 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006316
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006317 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006318 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006319 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006320
6321 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6322 // shouldn't be necessary except that RFP cannot be live across
6323 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006324 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006325 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6326 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006327 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006328 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006329 SDValue Ops[] = {
6330 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6331 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006332 MachineMemOperand *MMO =
6333 DAG.getMachineFunction()
6334 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006335 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006336
Chris Lattner492a43e2010-09-22 01:28:21 +00006337 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6338 Ops, array_lengthof(Ops),
6339 Op.getValueType(), MMO);
6340 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006341 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006342 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006344
Evan Cheng0db9fe62006-04-25 20:13:52 +00006345 return Result;
6346}
6347
Bill Wendling8b8a6362009-01-17 03:56:04 +00006348// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006349SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6350 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006351 // This algorithm is not obvious. Here it is in C code, more or less:
6352 /*
6353 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6354 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6355 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006356
Bill Wendling8b8a6362009-01-17 03:56:04 +00006357 // Copy ints to xmm registers.
6358 __m128i xh = _mm_cvtsi32_si128( hi );
6359 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006360
Bill Wendling8b8a6362009-01-17 03:56:04 +00006361 // Combine into low half of a single xmm register.
6362 __m128i x = _mm_unpacklo_epi32( xh, xl );
6363 __m128d d;
6364 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006365
Bill Wendling8b8a6362009-01-17 03:56:04 +00006366 // Merge in appropriate exponents to give the integer bits the right
6367 // magnitude.
6368 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006369
Bill Wendling8b8a6362009-01-17 03:56:04 +00006370 // Subtract away the biases to deal with the IEEE-754 double precision
6371 // implicit 1.
6372 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006373
Bill Wendling8b8a6362009-01-17 03:56:04 +00006374 // All conversions up to here are exact. The correctly rounded result is
6375 // calculated using the current rounding mode using the following
6376 // horizontal add.
6377 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6378 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6379 // store doesn't really need to be here (except
6380 // maybe to zero the other double)
6381 return sd;
6382 }
6383 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006384
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006385 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006386 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006387
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006388 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006389 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006390 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6391 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6392 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6393 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006394 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006395 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006396
Bill Wendling8b8a6362009-01-17 03:56:04 +00006397 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006398 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006399 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006400 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006401 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006402 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006403 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006404
Owen Anderson825b72b2009-08-11 20:47:22 +00006405 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6406 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006407 Op.getOperand(0),
6408 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006409 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6410 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006411 Op.getOperand(0),
6412 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6414 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006415 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006416 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006417 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006418 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006419 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006420 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006421 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006423
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006424 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006425 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006426 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6427 DAG.getUNDEF(MVT::v2f64), ShufMask);
6428 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6429 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006430 DAG.getIntPtrConstant(0));
6431}
6432
Bill Wendling8b8a6362009-01-17 03:56:04 +00006433// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006434SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6435 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006436 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006437 // FP constant to bias correct the final result.
6438 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006439 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006440
6441 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6443 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006444 Op.getOperand(0),
6445 DAG.getIntPtrConstant(0)));
6446
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006448 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006449 DAG.getIntPtrConstant(0));
6450
6451 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006453 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006454 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006456 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006457 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006458 MVT::v2f64, Bias)));
6459 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006460 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006461 DAG.getIntPtrConstant(0));
6462
6463 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006465
6466 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006467 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006468
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006470 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006471 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006473 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006474 }
6475
6476 // Handle final rounding.
6477 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006478}
6479
Dan Gohmand858e902010-04-17 15:26:15 +00006480SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6481 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006482 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006483 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006484
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006485 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006486 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6487 // the optimization here.
6488 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006489 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006490
Owen Andersone50ed302009-08-10 22:56:29 +00006491 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006492 EVT DstVT = Op.getValueType();
6493 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006494 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006495 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006496 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006497
6498 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006499 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006500 if (SrcVT == MVT::i32) {
6501 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6502 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6503 getPointerTy(), StackSlot, WordOff);
6504 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006505 StackSlot, MachinePointerInfo(),
6506 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006507 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006508 OffsetSlot, MachinePointerInfo(),
6509 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006510 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6511 return Fild;
6512 }
6513
6514 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6515 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006516 StackSlot, MachinePointerInfo(),
6517 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006518 // For i64 source, we need to add the appropriate power of 2 if the input
6519 // was negative. This is the same as the optimization in
6520 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6521 // we must be careful to do the computation in x87 extended precision, not
6522 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006523 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6524 MachineMemOperand *MMO =
6525 DAG.getMachineFunction()
6526 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6527 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006528
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006529 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6530 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006531 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6532 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006533
6534 APInt FF(32, 0x5F800000ULL);
6535
6536 // Check whether the sign bit is set.
6537 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6538 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6539 ISD::SETLT);
6540
6541 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6542 SDValue FudgePtr = DAG.getConstantPool(
6543 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6544 getPointerTy());
6545
6546 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6547 SDValue Zero = DAG.getIntPtrConstant(0);
6548 SDValue Four = DAG.getIntPtrConstant(4);
6549 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6550 Zero, Four);
6551 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6552
6553 // Load the value out, extending it from f32 to f80.
6554 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006555 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006556 FudgePtr, MachinePointerInfo::getConstantPool(),
6557 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006558 // Extend everything to 80 bits to force it to be done on x87.
6559 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6560 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006561}
6562
Dan Gohman475871a2008-07-27 21:46:04 +00006563std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006564FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006565 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006566
Owen Andersone50ed302009-08-10 22:56:29 +00006567 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006568
6569 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006570 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6571 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006572 }
6573
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6575 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006578 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006580 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006581 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006582 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006584 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006585 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006586
Evan Cheng87c89352007-10-15 20:11:21 +00006587 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6588 // stack slot.
6589 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006590 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006591 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006593
Michael J. Spencerec38de22010-10-10 22:04:20 +00006594
6595
Evan Cheng0db9fe62006-04-25 20:13:52 +00006596 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006598 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006599 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6600 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6601 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006602 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006603
Dan Gohman475871a2008-07-27 21:46:04 +00006604 SDValue Chain = DAG.getEntryNode();
6605 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006606 EVT TheVT = Op.getOperand(0).getValueType();
6607 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006609 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006610 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006611 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006612 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006613 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006614 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006615 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006616
Chris Lattner492a43e2010-09-22 01:28:21 +00006617 MachineMemOperand *MMO =
6618 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6619 MachineMemOperand::MOLoad, MemSize, MemSize);
6620 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6621 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006623 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6625 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006626
Chris Lattner07290932010-09-22 01:05:16 +00006627 MachineMemOperand *MMO =
6628 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6629 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006630
Evan Cheng0db9fe62006-04-25 20:13:52 +00006631 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006632 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006633 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6634 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006635
Chris Lattner27a6c732007-11-24 07:07:01 +00006636 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006637}
6638
Dan Gohmand858e902010-04-17 15:26:15 +00006639SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6640 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006641 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006642 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006643
Eli Friedman948e95a2009-05-23 09:59:16 +00006644 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006645 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006646 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6647 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006648
Chris Lattner27a6c732007-11-24 07:07:01 +00006649 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006650 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006651 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006652}
6653
Dan Gohmand858e902010-04-17 15:26:15 +00006654SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6655 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006656 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6657 SDValue FIST = Vals.first, StackSlot = Vals.second;
6658 assert(FIST.getNode() && "Unexpected failure");
6659
6660 // Load the result.
6661 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006662 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006663}
6664
Dan Gohmand858e902010-04-17 15:26:15 +00006665SDValue X86TargetLowering::LowerFABS(SDValue Op,
6666 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006667 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006668 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006669 EVT VT = Op.getValueType();
6670 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006671 if (VT.isVector())
6672 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006673 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006674 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006675 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006676 CV.push_back(C);
6677 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006678 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006679 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006680 CV.push_back(C);
6681 CV.push_back(C);
6682 CV.push_back(C);
6683 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006685 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006686 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006687 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006688 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006689 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006690 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006691}
6692
Dan Gohmand858e902010-04-17 15:26:15 +00006693SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006694 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006695 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006696 EVT VT = Op.getValueType();
6697 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006698 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006699 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006700 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006702 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006703 CV.push_back(C);
6704 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006705 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006706 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006707 CV.push_back(C);
6708 CV.push_back(C);
6709 CV.push_back(C);
6710 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006712 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006713 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006714 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006715 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006716 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006717 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006718 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006719 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006720 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006721 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006722 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006723 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006724 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006725 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006726}
6727
Dan Gohmand858e902010-04-17 15:26:15 +00006728SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006729 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006730 SDValue Op0 = Op.getOperand(0);
6731 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006732 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006733 EVT VT = Op.getValueType();
6734 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006735
6736 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006737 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006738 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006739 SrcVT = VT;
6740 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006741 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006742 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006743 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006744 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006745 }
6746
6747 // At this point the operands and the result should have the same
6748 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006749
Evan Cheng68c47cb2007-01-05 07:55:56 +00006750 // First get the sign bit of second operand.
6751 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006752 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006753 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6754 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006755 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006756 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6757 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6758 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6759 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006760 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006761 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006762 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006763 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006764 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006765 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006766 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006767
6768 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006769 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 // Op0 is MVT::f32, Op1 is MVT::f64.
6771 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6772 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6773 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006774 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006776 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006777 }
6778
Evan Cheng73d6cf12007-01-05 21:37:56 +00006779 // Clear first operand sign bit.
6780 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6783 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006784 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006785 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6786 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6787 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6788 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006789 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006790 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006791 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006792 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006793 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006794 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006795 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006796
6797 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006798 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006799}
6800
Dan Gohman076aee32009-03-04 19:44:21 +00006801/// Emit nodes that will be selected as "test Op0,Op0", or something
6802/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006803SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006804 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006805 DebugLoc dl = Op.getDebugLoc();
6806
Dan Gohman31125812009-03-07 01:58:32 +00006807 // CF and OF aren't always set the way we want. Determine which
6808 // of these we need.
6809 bool NeedCF = false;
6810 bool NeedOF = false;
6811 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006812 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006813 case X86::COND_A: case X86::COND_AE:
6814 case X86::COND_B: case X86::COND_BE:
6815 NeedCF = true;
6816 break;
6817 case X86::COND_G: case X86::COND_GE:
6818 case X86::COND_L: case X86::COND_LE:
6819 case X86::COND_O: case X86::COND_NO:
6820 NeedOF = true;
6821 break;
Dan Gohman31125812009-03-07 01:58:32 +00006822 }
6823
Dan Gohman076aee32009-03-04 19:44:21 +00006824 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006825 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6826 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006827 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6828 // Emit a CMP with 0, which is the TEST pattern.
6829 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6830 DAG.getConstant(0, Op.getValueType()));
6831
6832 unsigned Opcode = 0;
6833 unsigned NumOperands = 0;
6834 switch (Op.getNode()->getOpcode()) {
6835 case ISD::ADD:
6836 // Due to an isel shortcoming, be conservative if this add is likely to be
6837 // selected as part of a load-modify-store instruction. When the root node
6838 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6839 // uses of other nodes in the match, such as the ADD in this case. This
6840 // leads to the ADD being left around and reselected, with the result being
6841 // two adds in the output. Alas, even if none our users are stores, that
6842 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6843 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6844 // climbing the DAG back to the root, and it doesn't seem to be worth the
6845 // effort.
6846 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006847 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006848 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6849 goto default_case;
6850
6851 if (ConstantSDNode *C =
6852 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6853 // An add of one will be selected as an INC.
6854 if (C->getAPIntValue() == 1) {
6855 Opcode = X86ISD::INC;
6856 NumOperands = 1;
6857 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006858 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006859
6860 // An add of negative one (subtract of one) will be selected as a DEC.
6861 if (C->getAPIntValue().isAllOnesValue()) {
6862 Opcode = X86ISD::DEC;
6863 NumOperands = 1;
6864 break;
6865 }
Dan Gohman076aee32009-03-04 19:44:21 +00006866 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006867
6868 // Otherwise use a regular EFLAGS-setting add.
6869 Opcode = X86ISD::ADD;
6870 NumOperands = 2;
6871 break;
6872 case ISD::AND: {
6873 // If the primary and result isn't used, don't bother using X86ISD::AND,
6874 // because a TEST instruction will be better.
6875 bool NonFlagUse = false;
6876 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6877 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6878 SDNode *User = *UI;
6879 unsigned UOpNo = UI.getOperandNo();
6880 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6881 // Look pass truncate.
6882 UOpNo = User->use_begin().getOperandNo();
6883 User = *User->use_begin();
6884 }
6885
6886 if (User->getOpcode() != ISD::BRCOND &&
6887 User->getOpcode() != ISD::SETCC &&
6888 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6889 NonFlagUse = true;
6890 break;
6891 }
Dan Gohman076aee32009-03-04 19:44:21 +00006892 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006893
6894 if (!NonFlagUse)
6895 break;
6896 }
6897 // FALL THROUGH
6898 case ISD::SUB:
6899 case ISD::OR:
6900 case ISD::XOR:
6901 // Due to the ISEL shortcoming noted above, be conservative if this op is
6902 // likely to be selected as part of a load-modify-store instruction.
6903 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6904 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6905 if (UI->getOpcode() == ISD::STORE)
6906 goto default_case;
6907
6908 // Otherwise use a regular EFLAGS-setting instruction.
6909 switch (Op.getNode()->getOpcode()) {
6910 default: llvm_unreachable("unexpected operator!");
6911 case ISD::SUB: Opcode = X86ISD::SUB; break;
6912 case ISD::OR: Opcode = X86ISD::OR; break;
6913 case ISD::XOR: Opcode = X86ISD::XOR; break;
6914 case ISD::AND: Opcode = X86ISD::AND; break;
6915 }
6916
6917 NumOperands = 2;
6918 break;
6919 case X86ISD::ADD:
6920 case X86ISD::SUB:
6921 case X86ISD::INC:
6922 case X86ISD::DEC:
6923 case X86ISD::OR:
6924 case X86ISD::XOR:
6925 case X86ISD::AND:
6926 return SDValue(Op.getNode(), 1);
6927 default:
6928 default_case:
6929 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006930 }
6931
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006932 if (Opcode == 0)
6933 // Emit a CMP with 0, which is the TEST pattern.
6934 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6935 DAG.getConstant(0, Op.getValueType()));
6936
6937 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6938 SmallVector<SDValue, 4> Ops;
6939 for (unsigned i = 0; i != NumOperands; ++i)
6940 Ops.push_back(Op.getOperand(i));
6941
6942 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6943 DAG.ReplaceAllUsesWith(Op, New);
6944 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006945}
6946
6947/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6948/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006949SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006950 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6952 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006953 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006954
6955 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006956 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006957}
6958
Evan Chengd40d03e2010-01-06 19:38:29 +00006959/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6960/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006961SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6962 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006963 SDValue Op0 = And.getOperand(0);
6964 SDValue Op1 = And.getOperand(1);
6965 if (Op0.getOpcode() == ISD::TRUNCATE)
6966 Op0 = Op0.getOperand(0);
6967 if (Op1.getOpcode() == ISD::TRUNCATE)
6968 Op1 = Op1.getOperand(0);
6969
Evan Chengd40d03e2010-01-06 19:38:29 +00006970 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006971 if (Op1.getOpcode() == ISD::SHL)
6972 std::swap(Op0, Op1);
6973 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006974 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6975 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006976 // If we looked past a truncate, check that it's only truncating away
6977 // known zeros.
6978 unsigned BitWidth = Op0.getValueSizeInBits();
6979 unsigned AndBitWidth = And.getValueSizeInBits();
6980 if (BitWidth > AndBitWidth) {
6981 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6982 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6983 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6984 return SDValue();
6985 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006986 LHS = Op1;
6987 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006988 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006989 } else if (Op1.getOpcode() == ISD::Constant) {
6990 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6991 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006992 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6993 LHS = AndLHS.getOperand(0);
6994 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006995 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006996 }
Evan Cheng0488db92007-09-25 01:57:46 +00006997
Evan Chengd40d03e2010-01-06 19:38:29 +00006998 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006999 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007000 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007001 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007002 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007003 // Also promote i16 to i32 for performance / code size reason.
7004 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007005 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007006 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007007
Evan Chengd40d03e2010-01-06 19:38:29 +00007008 // If the operand types disagree, extend the shift amount to match. Since
7009 // BT ignores high bits (like shifts) we can use anyextend.
7010 if (LHS.getValueType() != RHS.getValueType())
7011 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007012
Evan Chengd40d03e2010-01-06 19:38:29 +00007013 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7014 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7015 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7016 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007017 }
7018
Evan Cheng54de3ea2010-01-05 06:52:31 +00007019 return SDValue();
7020}
7021
Dan Gohmand858e902010-04-17 15:26:15 +00007022SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007023 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7024 SDValue Op0 = Op.getOperand(0);
7025 SDValue Op1 = Op.getOperand(1);
7026 DebugLoc dl = Op.getDebugLoc();
7027 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7028
7029 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007030 // Lower (X & (1 << N)) == 0 to BT(X, N).
7031 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7032 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Chris Lattner481eebc2010-12-19 21:23:48 +00007033 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007034 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007035 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007036 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7037 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7038 if (NewSetCC.getNode())
7039 return NewSetCC;
7040 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007041
Chris Lattner481eebc2010-12-19 21:23:48 +00007042 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7043 // these.
7044 if (Op1.getOpcode() == ISD::Constant &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00007045 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7046 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7047 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Chris Lattner481eebc2010-12-19 21:23:48 +00007048
7049 // If the input is a setcc, then reuse the input setcc or use a new one with
7050 // the inverted condition.
7051 if (Op0.getOpcode() == X86ISD::SETCC) {
7052 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7053 bool Invert = (CC == ISD::SETNE) ^
7054 cast<ConstantSDNode>(Op1)->isNullValue();
7055 if (!Invert) return Op0;
7056
Evan Cheng2c755ba2010-02-27 07:36:59 +00007057 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007058 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7059 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7060 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007061 }
7062
Evan Chenge5b51ac2010-04-17 06:13:15 +00007063 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007064 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007065 if (X86CC == X86::COND_INVALID)
7066 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007067
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007068 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007070 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007071}
7072
Dan Gohmand858e902010-04-17 15:26:15 +00007073SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007074 SDValue Cond;
7075 SDValue Op0 = Op.getOperand(0);
7076 SDValue Op1 = Op.getOperand(1);
7077 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007078 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007079 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7080 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007081 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007082
7083 if (isFP) {
7084 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007085 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7087 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007088 bool Swap = false;
7089
7090 switch (SetCCOpcode) {
7091 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007092 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007093 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007094 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007095 case ISD::SETGT: Swap = true; // Fallthrough
7096 case ISD::SETLT:
7097 case ISD::SETOLT: SSECC = 1; break;
7098 case ISD::SETOGE:
7099 case ISD::SETGE: Swap = true; // Fallthrough
7100 case ISD::SETLE:
7101 case ISD::SETOLE: SSECC = 2; break;
7102 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007103 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007104 case ISD::SETNE: SSECC = 4; break;
7105 case ISD::SETULE: Swap = true;
7106 case ISD::SETUGE: SSECC = 5; break;
7107 case ISD::SETULT: Swap = true;
7108 case ISD::SETUGT: SSECC = 6; break;
7109 case ISD::SETO: SSECC = 7; break;
7110 }
7111 if (Swap)
7112 std::swap(Op0, Op1);
7113
Nate Begemanfb8ead02008-07-25 19:05:58 +00007114 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007115 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007116 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007117 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7119 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007120 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007121 }
7122 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007123 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7125 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007126 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007127 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007128 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007129 }
7130 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007133
Nate Begeman30a0de92008-07-17 16:51:19 +00007134 // We are handling one of the integer comparisons here. Since SSE only has
7135 // GT and EQ comparisons for integer, swapping operands and multiple
7136 // operations may be required for some comparisons.
7137 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7138 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007139
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007141 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007144 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7145 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007147
Nate Begeman30a0de92008-07-17 16:51:19 +00007148 switch (SetCCOpcode) {
7149 default: break;
7150 case ISD::SETNE: Invert = true;
7151 case ISD::SETEQ: Opc = EQOpc; break;
7152 case ISD::SETLT: Swap = true;
7153 case ISD::SETGT: Opc = GTOpc; break;
7154 case ISD::SETGE: Swap = true;
7155 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7156 case ISD::SETULT: Swap = true;
7157 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7158 case ISD::SETUGE: Swap = true;
7159 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7160 }
7161 if (Swap)
7162 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007163
Nate Begeman30a0de92008-07-17 16:51:19 +00007164 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7165 // bits of the inputs before performing those operations.
7166 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007167 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007168 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7169 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007170 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007171 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7172 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007173 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7174 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007176
Dale Johannesenace16102009-02-03 19:33:06 +00007177 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007178
7179 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007180 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007181 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007182
Nate Begeman30a0de92008-07-17 16:51:19 +00007183 return Result;
7184}
Evan Cheng0488db92007-09-25 01:57:46 +00007185
Evan Cheng370e5342008-12-03 08:38:43 +00007186// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007187static bool isX86LogicalCmp(SDValue Op) {
7188 unsigned Opc = Op.getNode()->getOpcode();
7189 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7190 return true;
7191 if (Op.getResNo() == 1 &&
7192 (Opc == X86ISD::ADD ||
7193 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00007194 Opc == X86ISD::ADC ||
7195 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00007196 Opc == X86ISD::SMUL ||
7197 Opc == X86ISD::UMUL ||
7198 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007199 Opc == X86ISD::DEC ||
7200 Opc == X86ISD::OR ||
7201 Opc == X86ISD::XOR ||
7202 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007203 return true;
7204
Chris Lattner9637d5b2010-12-05 07:49:54 +00007205 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
7206 return true;
7207
Dan Gohman076aee32009-03-04 19:44:21 +00007208 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007209}
7210
Chris Lattnera2b56002010-12-05 01:23:24 +00007211static bool isZero(SDValue V) {
7212 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7213 return C && C->isNullValue();
7214}
7215
Chris Lattner96908b12010-12-05 02:00:51 +00007216static bool isAllOnes(SDValue V) {
7217 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
7218 return C && C->isAllOnesValue();
7219}
7220
Dan Gohmand858e902010-04-17 15:26:15 +00007221SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007222 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007223 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00007224 SDValue Op1 = Op.getOperand(1);
7225 SDValue Op2 = Op.getOperand(2);
7226 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007227 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007228
Dan Gohman1a492952009-10-20 16:22:37 +00007229 if (Cond.getOpcode() == ISD::SETCC) {
7230 SDValue NewCond = LowerSETCC(Cond, DAG);
7231 if (NewCond.getNode())
7232 Cond = NewCond;
7233 }
Evan Cheng734503b2006-09-11 02:19:56 +00007234
Chris Lattnera2b56002010-12-05 01:23:24 +00007235 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007236 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00007237 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00007238 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007239 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00007240 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
7241 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007242 SDValue Cmp = Cond.getOperand(1);
Chris Lattnera2b56002010-12-05 01:23:24 +00007243
7244 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
7245
Chris Lattner96908b12010-12-05 02:00:51 +00007246 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
7247 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
7248 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00007249
7250 SDValue CmpOp0 = Cmp.getOperand(0);
7251 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
7252 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7253
Chris Lattner96908b12010-12-05 02:00:51 +00007254 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00007255 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7256 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
Chris Lattner96908b12010-12-05 02:00:51 +00007257
7258 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
7259 Res = DAG.getNOT(DL, Res, Res.getValueType());
7260
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007261 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00007262 if (N2C == 0 || !N2C->isNullValue())
7263 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
7264 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007265 }
7266 }
7267
Chris Lattnera2b56002010-12-05 01:23:24 +00007268 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00007269 if (Cond.getOpcode() == ISD::AND &&
7270 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7271 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007272 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007273 Cond = Cond.getOperand(0);
7274 }
7275
Evan Cheng3f41d662007-10-08 22:16:29 +00007276 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7277 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007278 if (Cond.getOpcode() == X86ISD::SETCC ||
7279 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007280 CC = Cond.getOperand(0);
7281
Dan Gohman475871a2008-07-27 21:46:04 +00007282 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007283 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007284 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007285
Evan Cheng3f41d662007-10-08 22:16:29 +00007286 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007287 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007288 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007289 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007290
Chris Lattnerd1980a52009-03-12 06:52:53 +00007291 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7292 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007293 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007294 addTest = false;
7295 }
7296 }
7297
7298 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007299 // Look pass the truncate.
7300 if (Cond.getOpcode() == ISD::TRUNCATE)
7301 Cond = Cond.getOperand(0);
7302
7303 // We know the result of AND is compared against zero. Try to match
7304 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007305 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00007306 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00007307 if (NewSetCC.getNode()) {
7308 CC = NewSetCC.getOperand(0);
7309 Cond = NewSetCC.getOperand(1);
7310 addTest = false;
7311 }
7312 }
7313 }
7314
7315 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007317 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007318 }
7319
Benjamin Kramere915ff32010-12-22 23:09:28 +00007320 // a < b ? -1 : 0 -> RES = ~setcc_carry
7321 // a < b ? 0 : -1 -> RES = setcc_carry
7322 // a >= b ? -1 : 0 -> RES = setcc_carry
7323 // a >= b ? 0 : -1 -> RES = ~setcc_carry
7324 if (Cond.getOpcode() == X86ISD::CMP) {
7325 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
7326
7327 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
7328 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
7329 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
7330 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
7331 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
7332 return DAG.getNOT(DL, Res, Res.getValueType());
7333 return Res;
7334 }
7335 }
7336
Evan Cheng0488db92007-09-25 01:57:46 +00007337 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7338 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007339 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007340 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00007341 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007342}
7343
Evan Cheng370e5342008-12-03 08:38:43 +00007344// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7345// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7346// from the AND / OR.
7347static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7348 Opc = Op.getOpcode();
7349 if (Opc != ISD::OR && Opc != ISD::AND)
7350 return false;
7351 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7352 Op.getOperand(0).hasOneUse() &&
7353 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7354 Op.getOperand(1).hasOneUse());
7355}
7356
Evan Cheng961d6d42009-02-02 08:19:07 +00007357// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7358// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007359static bool isXor1OfSetCC(SDValue Op) {
7360 if (Op.getOpcode() != ISD::XOR)
7361 return false;
7362 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7363 if (N1C && N1C->getAPIntValue() == 1) {
7364 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7365 Op.getOperand(0).hasOneUse();
7366 }
7367 return false;
7368}
7369
Dan Gohmand858e902010-04-17 15:26:15 +00007370SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007371 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007372 SDValue Chain = Op.getOperand(0);
7373 SDValue Cond = Op.getOperand(1);
7374 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007375 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007376 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007377
Dan Gohman1a492952009-10-20 16:22:37 +00007378 if (Cond.getOpcode() == ISD::SETCC) {
7379 SDValue NewCond = LowerSETCC(Cond, DAG);
7380 if (NewCond.getNode())
7381 Cond = NewCond;
7382 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007383#if 0
7384 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007385 else if (Cond.getOpcode() == X86ISD::ADD ||
7386 Cond.getOpcode() == X86ISD::SUB ||
7387 Cond.getOpcode() == X86ISD::SMUL ||
7388 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007389 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007390#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007391
Evan Chengad9c0a32009-12-15 00:53:42 +00007392 // Look pass (and (setcc_carry (cmp ...)), 1).
7393 if (Cond.getOpcode() == ISD::AND &&
7394 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7395 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007396 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007397 Cond = Cond.getOperand(0);
7398 }
7399
Evan Cheng3f41d662007-10-08 22:16:29 +00007400 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7401 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007402 if (Cond.getOpcode() == X86ISD::SETCC ||
7403 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007404 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007405
Dan Gohman475871a2008-07-27 21:46:04 +00007406 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007407 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007408 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007409 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007410 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007411 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007412 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007413 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007414 default: break;
7415 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007416 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007417 // These can only come from an arithmetic instruction with overflow,
7418 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007419 Cond = Cond.getNode()->getOperand(1);
7420 addTest = false;
7421 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007422 }
Evan Cheng0488db92007-09-25 01:57:46 +00007423 }
Evan Cheng370e5342008-12-03 08:38:43 +00007424 } else {
7425 unsigned CondOpc;
7426 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7427 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007428 if (CondOpc == ISD::OR) {
7429 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7430 // two branches instead of an explicit OR instruction with a
7431 // separate test.
7432 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007433 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007434 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007436 Chain, Dest, CC, Cmp);
7437 CC = Cond.getOperand(1).getOperand(0);
7438 Cond = Cmp;
7439 addTest = false;
7440 }
7441 } else { // ISD::AND
7442 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7443 // two branches instead of an explicit AND instruction with a
7444 // separate test. However, we only do this if this block doesn't
7445 // have a fall-through edge, because this requires an explicit
7446 // jmp when the condition is false.
7447 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007448 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007449 Op.getNode()->hasOneUse()) {
7450 X86::CondCode CCode =
7451 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7452 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007454 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007455 // Look for an unconditional branch following this conditional branch.
7456 // We need this because we need to reverse the successors in order
7457 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007458 if (User->getOpcode() == ISD::BR) {
7459 SDValue FalseBB = User->getOperand(1);
7460 SDNode *NewBR =
7461 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007462 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007463 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007464 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007465
Dale Johannesene4d209d2009-02-03 20:21:25 +00007466 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007467 Chain, Dest, CC, Cmp);
7468 X86::CondCode CCode =
7469 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7470 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007472 Cond = Cmp;
7473 addTest = false;
7474 }
7475 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007476 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007477 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7478 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7479 // It should be transformed during dag combiner except when the condition
7480 // is set by a arithmetics with overflow node.
7481 X86::CondCode CCode =
7482 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7483 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007484 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007485 Cond = Cond.getOperand(0).getOperand(1);
7486 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007487 }
Evan Cheng0488db92007-09-25 01:57:46 +00007488 }
7489
7490 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007491 // Look pass the truncate.
7492 if (Cond.getOpcode() == ISD::TRUNCATE)
7493 Cond = Cond.getOperand(0);
7494
7495 // We know the result of AND is compared against zero. Try to match
7496 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007497 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007498 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7499 if (NewSetCC.getNode()) {
7500 CC = NewSetCC.getOperand(0);
7501 Cond = NewSetCC.getOperand(1);
7502 addTest = false;
7503 }
7504 }
7505 }
7506
7507 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007509 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007510 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007512 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007513}
7514
Anton Korobeynikove060b532007-04-17 19:34:00 +00007515
7516// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7517// Calls to _alloca is needed to probe the stack when allocating more than 4k
7518// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7519// that the guard pages used by the OS virtual memory manager are allocated in
7520// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007521SDValue
7522X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007523 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007524 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007525 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007526 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007527
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007528 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007529 SDValue Chain = Op.getOperand(0);
7530 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007531 // FIXME: Ensure alignment here
7532
Dan Gohman475871a2008-07-27 21:46:04 +00007533 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007534
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007536
Dale Johannesendd64c412009-02-04 00:33:20 +00007537 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007538 Flag = Chain.getValue(1);
7539
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007540 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007541
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007542 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007543 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007544
Dale Johannesendd64c412009-02-04 00:33:20 +00007545 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007546
Dan Gohman475871a2008-07-27 21:46:04 +00007547 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007549}
7550
Dan Gohmand858e902010-04-17 15:26:15 +00007551SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007552 MachineFunction &MF = DAG.getMachineFunction();
7553 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7554
Dan Gohman69de1932008-02-06 22:27:42 +00007555 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007556 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007557
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007558 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007559 // vastart just stores the address of the VarArgsFrameIndex slot into the
7560 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007561 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7562 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007563 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7564 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007565 }
7566
7567 // __va_list_tag:
7568 // gp_offset (0 - 6 * 8)
7569 // fp_offset (48 - 48 + 8 * 16)
7570 // overflow_arg_area (point to parameters coming in memory).
7571 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007572 SmallVector<SDValue, 8> MemOps;
7573 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007574 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007575 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007576 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7577 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007578 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007579 MemOps.push_back(Store);
7580
7581 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007582 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007583 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007584 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007585 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7586 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007587 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007588 MemOps.push_back(Store);
7589
7590 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007591 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007593 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7594 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007595 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7596 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007597 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007598 MemOps.push_back(Store);
7599
7600 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007601 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007602 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007603 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7604 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007605 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7606 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007607 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007608 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007610}
7611
Dan Gohmand858e902010-04-17 15:26:15 +00007612SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007613 assert(Subtarget->is64Bit() &&
7614 "LowerVAARG only handles 64-bit va_arg!");
7615 assert((Subtarget->isTargetLinux() ||
7616 Subtarget->isTargetDarwin()) &&
7617 "Unhandled target in LowerVAARG");
7618 assert(Op.getNode()->getNumOperands() == 4);
7619 SDValue Chain = Op.getOperand(0);
7620 SDValue SrcPtr = Op.getOperand(1);
7621 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7622 unsigned Align = Op.getConstantOperandVal(3);
7623 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007624
Dan Gohman320afb82010-10-12 18:00:49 +00007625 EVT ArgVT = Op.getNode()->getValueType(0);
7626 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7627 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7628 uint8_t ArgMode;
7629
7630 // Decide which area this value should be read from.
7631 // TODO: Implement the AMD64 ABI in its entirety. This simple
7632 // selection mechanism works only for the basic types.
7633 if (ArgVT == MVT::f80) {
7634 llvm_unreachable("va_arg for f80 not yet implemented");
7635 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7636 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7637 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7638 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7639 } else {
7640 llvm_unreachable("Unhandled argument type in LowerVAARG");
7641 }
7642
7643 if (ArgMode == 2) {
7644 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007645 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007646 !(DAG.getMachineFunction()
7647 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00007648 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00007649 }
7650
7651 // Insert VAARG_64 node into the DAG
7652 // VAARG_64 returns two values: Variable Argument Address, Chain
7653 SmallVector<SDValue, 11> InstOps;
7654 InstOps.push_back(Chain);
7655 InstOps.push_back(SrcPtr);
7656 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7657 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7658 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7659 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7660 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7661 VTs, &InstOps[0], InstOps.size(),
7662 MVT::i64,
7663 MachinePointerInfo(SV),
7664 /*Align=*/0,
7665 /*Volatile=*/false,
7666 /*ReadMem=*/true,
7667 /*WriteMem=*/true);
7668 Chain = VAARG.getValue(1);
7669
7670 // Load the next argument and return it
7671 return DAG.getLoad(ArgVT, dl,
7672 Chain,
7673 VAARG,
7674 MachinePointerInfo(),
7675 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007676}
7677
Dan Gohmand858e902010-04-17 15:26:15 +00007678SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007679 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007680 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007681 SDValue Chain = Op.getOperand(0);
7682 SDValue DstPtr = Op.getOperand(1);
7683 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007684 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7685 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007686 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007687
Chris Lattnere72f2022010-09-21 05:40:29 +00007688 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007689 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007690 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007691 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007692}
7693
Dan Gohman475871a2008-07-27 21:46:04 +00007694SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007695X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007696 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007697 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007699 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007700 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007701 case Intrinsic::x86_sse_comieq_ss:
7702 case Intrinsic::x86_sse_comilt_ss:
7703 case Intrinsic::x86_sse_comile_ss:
7704 case Intrinsic::x86_sse_comigt_ss:
7705 case Intrinsic::x86_sse_comige_ss:
7706 case Intrinsic::x86_sse_comineq_ss:
7707 case Intrinsic::x86_sse_ucomieq_ss:
7708 case Intrinsic::x86_sse_ucomilt_ss:
7709 case Intrinsic::x86_sse_ucomile_ss:
7710 case Intrinsic::x86_sse_ucomigt_ss:
7711 case Intrinsic::x86_sse_ucomige_ss:
7712 case Intrinsic::x86_sse_ucomineq_ss:
7713 case Intrinsic::x86_sse2_comieq_sd:
7714 case Intrinsic::x86_sse2_comilt_sd:
7715 case Intrinsic::x86_sse2_comile_sd:
7716 case Intrinsic::x86_sse2_comigt_sd:
7717 case Intrinsic::x86_sse2_comige_sd:
7718 case Intrinsic::x86_sse2_comineq_sd:
7719 case Intrinsic::x86_sse2_ucomieq_sd:
7720 case Intrinsic::x86_sse2_ucomilt_sd:
7721 case Intrinsic::x86_sse2_ucomile_sd:
7722 case Intrinsic::x86_sse2_ucomigt_sd:
7723 case Intrinsic::x86_sse2_ucomige_sd:
7724 case Intrinsic::x86_sse2_ucomineq_sd: {
7725 unsigned Opc = 0;
7726 ISD::CondCode CC = ISD::SETCC_INVALID;
7727 switch (IntNo) {
7728 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007729 case Intrinsic::x86_sse_comieq_ss:
7730 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007731 Opc = X86ISD::COMI;
7732 CC = ISD::SETEQ;
7733 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007734 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007735 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007736 Opc = X86ISD::COMI;
7737 CC = ISD::SETLT;
7738 break;
7739 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007740 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007741 Opc = X86ISD::COMI;
7742 CC = ISD::SETLE;
7743 break;
7744 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007745 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007746 Opc = X86ISD::COMI;
7747 CC = ISD::SETGT;
7748 break;
7749 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007750 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007751 Opc = X86ISD::COMI;
7752 CC = ISD::SETGE;
7753 break;
7754 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007755 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007756 Opc = X86ISD::COMI;
7757 CC = ISD::SETNE;
7758 break;
7759 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007760 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007761 Opc = X86ISD::UCOMI;
7762 CC = ISD::SETEQ;
7763 break;
7764 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007765 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007766 Opc = X86ISD::UCOMI;
7767 CC = ISD::SETLT;
7768 break;
7769 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007770 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007771 Opc = X86ISD::UCOMI;
7772 CC = ISD::SETLE;
7773 break;
7774 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007775 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007776 Opc = X86ISD::UCOMI;
7777 CC = ISD::SETGT;
7778 break;
7779 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007780 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007781 Opc = X86ISD::UCOMI;
7782 CC = ISD::SETGE;
7783 break;
7784 case Intrinsic::x86_sse_ucomineq_ss:
7785 case Intrinsic::x86_sse2_ucomineq_sd:
7786 Opc = X86ISD::UCOMI;
7787 CC = ISD::SETNE;
7788 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007789 }
Evan Cheng734503b2006-09-11 02:19:56 +00007790
Dan Gohman475871a2008-07-27 21:46:04 +00007791 SDValue LHS = Op.getOperand(1);
7792 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007793 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007794 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7796 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7797 DAG.getConstant(X86CC, MVT::i8), Cond);
7798 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007799 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007800 // ptest and testp intrinsics. The intrinsic these come from are designed to
7801 // return an integer value, not just an instruction so lower it to the ptest
7802 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007803 case Intrinsic::x86_sse41_ptestz:
7804 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007805 case Intrinsic::x86_sse41_ptestnzc:
7806 case Intrinsic::x86_avx_ptestz_256:
7807 case Intrinsic::x86_avx_ptestc_256:
7808 case Intrinsic::x86_avx_ptestnzc_256:
7809 case Intrinsic::x86_avx_vtestz_ps:
7810 case Intrinsic::x86_avx_vtestc_ps:
7811 case Intrinsic::x86_avx_vtestnzc_ps:
7812 case Intrinsic::x86_avx_vtestz_pd:
7813 case Intrinsic::x86_avx_vtestc_pd:
7814 case Intrinsic::x86_avx_vtestnzc_pd:
7815 case Intrinsic::x86_avx_vtestz_ps_256:
7816 case Intrinsic::x86_avx_vtestc_ps_256:
7817 case Intrinsic::x86_avx_vtestnzc_ps_256:
7818 case Intrinsic::x86_avx_vtestz_pd_256:
7819 case Intrinsic::x86_avx_vtestc_pd_256:
7820 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7821 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007822 unsigned X86CC = 0;
7823 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007824 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007825 case Intrinsic::x86_avx_vtestz_ps:
7826 case Intrinsic::x86_avx_vtestz_pd:
7827 case Intrinsic::x86_avx_vtestz_ps_256:
7828 case Intrinsic::x86_avx_vtestz_pd_256:
7829 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007830 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007831 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007832 // ZF = 1
7833 X86CC = X86::COND_E;
7834 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007835 case Intrinsic::x86_avx_vtestc_ps:
7836 case Intrinsic::x86_avx_vtestc_pd:
7837 case Intrinsic::x86_avx_vtestc_ps_256:
7838 case Intrinsic::x86_avx_vtestc_pd_256:
7839 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007840 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007841 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007842 // CF = 1
7843 X86CC = X86::COND_B;
7844 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007845 case Intrinsic::x86_avx_vtestnzc_ps:
7846 case Intrinsic::x86_avx_vtestnzc_pd:
7847 case Intrinsic::x86_avx_vtestnzc_ps_256:
7848 case Intrinsic::x86_avx_vtestnzc_pd_256:
7849 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007850 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007851 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007852 // ZF and CF = 0
7853 X86CC = X86::COND_A;
7854 break;
7855 }
Eric Christopherfd179292009-08-27 18:07:15 +00007856
Eric Christopher71c67532009-07-29 00:28:05 +00007857 SDValue LHS = Op.getOperand(1);
7858 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007859 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7860 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007861 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7862 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7863 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007864 }
Evan Cheng5759f972008-05-04 09:15:50 +00007865
7866 // Fix vector shift instructions where the last operand is a non-immediate
7867 // i32 value.
7868 case Intrinsic::x86_sse2_pslli_w:
7869 case Intrinsic::x86_sse2_pslli_d:
7870 case Intrinsic::x86_sse2_pslli_q:
7871 case Intrinsic::x86_sse2_psrli_w:
7872 case Intrinsic::x86_sse2_psrli_d:
7873 case Intrinsic::x86_sse2_psrli_q:
7874 case Intrinsic::x86_sse2_psrai_w:
7875 case Intrinsic::x86_sse2_psrai_d:
7876 case Intrinsic::x86_mmx_pslli_w:
7877 case Intrinsic::x86_mmx_pslli_d:
7878 case Intrinsic::x86_mmx_pslli_q:
7879 case Intrinsic::x86_mmx_psrli_w:
7880 case Intrinsic::x86_mmx_psrli_d:
7881 case Intrinsic::x86_mmx_psrli_q:
7882 case Intrinsic::x86_mmx_psrai_w:
7883 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007884 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007885 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007886 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007887
7888 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007889 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007890 switch (IntNo) {
7891 case Intrinsic::x86_sse2_pslli_w:
7892 NewIntNo = Intrinsic::x86_sse2_psll_w;
7893 break;
7894 case Intrinsic::x86_sse2_pslli_d:
7895 NewIntNo = Intrinsic::x86_sse2_psll_d;
7896 break;
7897 case Intrinsic::x86_sse2_pslli_q:
7898 NewIntNo = Intrinsic::x86_sse2_psll_q;
7899 break;
7900 case Intrinsic::x86_sse2_psrli_w:
7901 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7902 break;
7903 case Intrinsic::x86_sse2_psrli_d:
7904 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7905 break;
7906 case Intrinsic::x86_sse2_psrli_q:
7907 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7908 break;
7909 case Intrinsic::x86_sse2_psrai_w:
7910 NewIntNo = Intrinsic::x86_sse2_psra_w;
7911 break;
7912 case Intrinsic::x86_sse2_psrai_d:
7913 NewIntNo = Intrinsic::x86_sse2_psra_d;
7914 break;
7915 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007916 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007917 switch (IntNo) {
7918 case Intrinsic::x86_mmx_pslli_w:
7919 NewIntNo = Intrinsic::x86_mmx_psll_w;
7920 break;
7921 case Intrinsic::x86_mmx_pslli_d:
7922 NewIntNo = Intrinsic::x86_mmx_psll_d;
7923 break;
7924 case Intrinsic::x86_mmx_pslli_q:
7925 NewIntNo = Intrinsic::x86_mmx_psll_q;
7926 break;
7927 case Intrinsic::x86_mmx_psrli_w:
7928 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7929 break;
7930 case Intrinsic::x86_mmx_psrli_d:
7931 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7932 break;
7933 case Intrinsic::x86_mmx_psrli_q:
7934 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7935 break;
7936 case Intrinsic::x86_mmx_psrai_w:
7937 NewIntNo = Intrinsic::x86_mmx_psra_w;
7938 break;
7939 case Intrinsic::x86_mmx_psrai_d:
7940 NewIntNo = Intrinsic::x86_mmx_psra_d;
7941 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007942 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007943 }
7944 break;
7945 }
7946 }
Mon P Wangefa42202009-09-03 19:56:25 +00007947
7948 // The vector shift intrinsics with scalars uses 32b shift amounts but
7949 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7950 // to be zero.
7951 SDValue ShOps[4];
7952 ShOps[0] = ShAmt;
7953 ShOps[1] = DAG.getConstant(0, MVT::i32);
7954 if (ShAmtVT == MVT::v4i32) {
7955 ShOps[2] = DAG.getUNDEF(MVT::i32);
7956 ShOps[3] = DAG.getUNDEF(MVT::i32);
7957 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7958 } else {
7959 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007960// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007961 }
7962
Owen Andersone50ed302009-08-10 22:56:29 +00007963 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007964 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007965 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007966 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007967 Op.getOperand(1), ShAmt);
7968 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007969 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007970}
Evan Cheng72261582005-12-20 06:22:03 +00007971
Dan Gohmand858e902010-04-17 15:26:15 +00007972SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7973 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007974 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7975 MFI->setReturnAddressIsTaken(true);
7976
Bill Wendling64e87322009-01-16 19:25:27 +00007977 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007978 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007979
7980 if (Depth > 0) {
7981 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7982 SDValue Offset =
7983 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007984 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007985 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007986 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007987 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007988 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007989 }
7990
7991 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007992 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007993 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007994 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007995}
7996
Dan Gohmand858e902010-04-17 15:26:15 +00007997SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007998 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7999 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008000
Owen Andersone50ed302009-08-10 22:56:29 +00008001 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008002 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008003 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8004 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008005 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008006 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008007 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8008 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008009 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008010 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008011}
8012
Dan Gohman475871a2008-07-27 21:46:04 +00008013SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008014 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008015 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008016}
8017
Dan Gohmand858e902010-04-17 15:26:15 +00008018SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008019 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008020 SDValue Chain = Op.getOperand(0);
8021 SDValue Offset = Op.getOperand(1);
8022 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008023 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008024
Dan Gohmand8816272010-08-11 18:14:00 +00008025 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8026 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8027 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008028 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008029
Dan Gohmand8816272010-08-11 18:14:00 +00008030 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8031 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008032 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008033 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8034 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008035 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008036 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008037
Dale Johannesene4d209d2009-02-03 20:21:25 +00008038 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008039 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008040 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008041}
8042
Dan Gohman475871a2008-07-27 21:46:04 +00008043SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008044 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008045 SDValue Root = Op.getOperand(0);
8046 SDValue Trmp = Op.getOperand(1); // trampoline
8047 SDValue FPtr = Op.getOperand(2); // nested function
8048 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008049 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008050
Dan Gohman69de1932008-02-06 22:27:42 +00008051 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008052
8053 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008054 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008055
8056 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008057 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8058 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008059
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008060 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8061 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008062
8063 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8064
8065 // Load the pointer to the nested function into R11.
8066 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008067 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008068 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008069 Addr, MachinePointerInfo(TrmpAddr),
8070 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008071
Owen Anderson825b72b2009-08-11 20:47:22 +00008072 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8073 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008074 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8075 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008076 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008077
8078 // Load the 'nest' parameter value into R10.
8079 // R10 is specified in X86CallingConv.td
8080 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008081 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8082 DAG.getConstant(10, MVT::i64));
8083 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008084 Addr, MachinePointerInfo(TrmpAddr, 10),
8085 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008086
Owen Anderson825b72b2009-08-11 20:47:22 +00008087 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8088 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008089 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8090 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008091 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008092
8093 // Jump to the nested function.
8094 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008095 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8096 DAG.getConstant(20, MVT::i64));
8097 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008098 Addr, MachinePointerInfo(TrmpAddr, 20),
8099 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008100
8101 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008102 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8103 DAG.getConstant(22, MVT::i64));
8104 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008105 MachinePointerInfo(TrmpAddr, 22),
8106 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008107
Dan Gohman475871a2008-07-27 21:46:04 +00008108 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008109 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008110 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008111 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008112 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008113 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008114 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008115 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008116
8117 switch (CC) {
8118 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008119 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008120 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008121 case CallingConv::X86_StdCall: {
8122 // Pass 'nest' parameter in ECX.
8123 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008124 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008125
8126 // Check that ECX wasn't needed by an 'inreg' parameter.
8127 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008128 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008129
Chris Lattner58d74912008-03-12 17:45:29 +00008130 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008131 unsigned InRegCount = 0;
8132 unsigned Idx = 1;
8133
8134 for (FunctionType::param_iterator I = FTy->param_begin(),
8135 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008136 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008137 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008138 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008139
8140 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008141 report_fatal_error("Nest register in use - reduce number of inreg"
8142 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008143 }
8144 }
8145 break;
8146 }
8147 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008148 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008149 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008150 // Pass 'nest' parameter in EAX.
8151 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008152 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008153 break;
8154 }
8155
Dan Gohman475871a2008-07-27 21:46:04 +00008156 SDValue OutChains[4];
8157 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008158
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8160 DAG.getConstant(10, MVT::i32));
8161 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008162
Chris Lattnera62fe662010-02-05 19:20:30 +00008163 // This is storing the opcode for MOV32ri.
8164 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008165 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008166 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008167 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008168 Trmp, MachinePointerInfo(TrmpAddr),
8169 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008170
Owen Anderson825b72b2009-08-11 20:47:22 +00008171 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8172 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008173 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8174 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008175 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008176
Chris Lattnera62fe662010-02-05 19:20:30 +00008177 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008178 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8179 DAG.getConstant(5, MVT::i32));
8180 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008181 MachinePointerInfo(TrmpAddr, 5),
8182 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008183
Owen Anderson825b72b2009-08-11 20:47:22 +00008184 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8185 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008186 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8187 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008188 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008189
Dan Gohman475871a2008-07-27 21:46:04 +00008190 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008191 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008192 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008193 }
8194}
8195
Dan Gohmand858e902010-04-17 15:26:15 +00008196SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8197 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008198 /*
8199 The rounding mode is in bits 11:10 of FPSR, and has the following
8200 settings:
8201 00 Round to nearest
8202 01 Round to -inf
8203 10 Round to +inf
8204 11 Round to 0
8205
8206 FLT_ROUNDS, on the other hand, expects the following:
8207 -1 Undefined
8208 0 Round to 0
8209 1 Round to nearest
8210 2 Round to +inf
8211 3 Round to -inf
8212
8213 To perform the conversion, we do:
8214 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8215 */
8216
8217 MachineFunction &MF = DAG.getMachineFunction();
8218 const TargetMachine &TM = MF.getTarget();
8219 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8220 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008221 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008222 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008223
8224 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008225 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008226 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008227
Michael J. Spencerec38de22010-10-10 22:04:20 +00008228
Chris Lattner2156b792010-09-22 01:11:26 +00008229 MachineMemOperand *MMO =
8230 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8231 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008232
Chris Lattner2156b792010-09-22 01:11:26 +00008233 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8234 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8235 DAG.getVTList(MVT::Other),
8236 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008237
8238 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008239 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008240 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008241
8242 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008243 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008244 DAG.getNode(ISD::SRL, DL, MVT::i16,
8245 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008246 CWD, DAG.getConstant(0x800, MVT::i16)),
8247 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008248 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008249 DAG.getNode(ISD::SRL, DL, MVT::i16,
8250 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008251 CWD, DAG.getConstant(0x400, MVT::i16)),
8252 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008253
Dan Gohman475871a2008-07-27 21:46:04 +00008254 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008255 DAG.getNode(ISD::AND, DL, MVT::i16,
8256 DAG.getNode(ISD::ADD, DL, MVT::i16,
8257 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008258 DAG.getConstant(1, MVT::i16)),
8259 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008260
8261
Duncan Sands83ec4b62008-06-06 12:08:01 +00008262 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008263 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008264}
8265
Dan Gohmand858e902010-04-17 15:26:15 +00008266SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008267 EVT VT = Op.getValueType();
8268 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008269 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008270 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008271
8272 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008273 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008274 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008275 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008276 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008277 }
Evan Cheng18efe262007-12-14 02:13:44 +00008278
Evan Cheng152804e2007-12-14 08:30:15 +00008279 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008280 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008281 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008282
8283 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008284 SDValue Ops[] = {
8285 Op,
8286 DAG.getConstant(NumBits+NumBits-1, OpVT),
8287 DAG.getConstant(X86::COND_E, MVT::i8),
8288 Op.getValue(1)
8289 };
8290 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008291
8292 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008293 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008294
Owen Anderson825b72b2009-08-11 20:47:22 +00008295 if (VT == MVT::i8)
8296 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008297 return Op;
8298}
8299
Dan Gohmand858e902010-04-17 15:26:15 +00008300SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008301 EVT VT = Op.getValueType();
8302 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008303 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008304 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008305
8306 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008307 if (VT == MVT::i8) {
8308 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008309 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008310 }
Evan Cheng152804e2007-12-14 08:30:15 +00008311
8312 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008313 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008314 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008315
8316 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008317 SDValue Ops[] = {
8318 Op,
8319 DAG.getConstant(NumBits, OpVT),
8320 DAG.getConstant(X86::COND_E, MVT::i8),
8321 Op.getValue(1)
8322 };
8323 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008324
Owen Anderson825b72b2009-08-11 20:47:22 +00008325 if (VT == MVT::i8)
8326 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008327 return Op;
8328}
8329
Dan Gohmand858e902010-04-17 15:26:15 +00008330SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008331 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008332 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008333 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008334
Mon P Wangaf9b9522008-12-18 21:42:19 +00008335 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8336 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8337 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8338 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8339 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8340 //
8341 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8342 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8343 // return AloBlo + AloBhi + AhiBlo;
8344
8345 SDValue A = Op.getOperand(0);
8346 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008347
Dale Johannesene4d209d2009-02-03 20:21:25 +00008348 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008349 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8350 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008351 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008352 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8353 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008354 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008355 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008356 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008357 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008358 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008359 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008360 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008361 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008362 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008363 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008364 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8365 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008366 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008367 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8368 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008369 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8370 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008371 return Res;
8372}
8373
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008374SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8375 EVT VT = Op.getValueType();
8376 DebugLoc dl = Op.getDebugLoc();
8377 SDValue R = Op.getOperand(0);
8378
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008379 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008380
Nate Begeman51409212010-07-28 00:21:48 +00008381 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8382
8383 if (VT == MVT::v4i32) {
8384 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8385 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8386 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8387
8388 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008389
Nate Begeman51409212010-07-28 00:21:48 +00008390 std::vector<Constant*> CV(4, CI);
8391 Constant *C = ConstantVector::get(CV);
8392 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8393 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008394 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008395 false, false, 16);
8396
8397 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008398 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008399 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8400 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8401 }
8402 if (VT == MVT::v16i8) {
8403 // a = a << 5;
8404 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8405 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8406 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8407
8408 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8409 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8410
8411 std::vector<Constant*> CVM1(16, CM1);
8412 std::vector<Constant*> CVM2(16, CM2);
8413 Constant *C = ConstantVector::get(CVM1);
8414 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8415 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008416 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008417 false, false, 16);
8418
8419 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8420 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8421 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8422 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8423 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008424 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008425 // a += a
8426 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008427
Nate Begeman51409212010-07-28 00:21:48 +00008428 C = ConstantVector::get(CVM2);
8429 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8430 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008431 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008432 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008433
Nate Begeman51409212010-07-28 00:21:48 +00008434 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8435 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8436 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8437 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8438 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00008439 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008440 // a += a
8441 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008442
Nate Begeman51409212010-07-28 00:21:48 +00008443 // return pblendv(r, r+r, a);
Nate Begeman672fb622010-12-20 22:04:24 +00008444 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00008445 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8446 return R;
8447 }
8448 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008449}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008450
Dan Gohmand858e902010-04-17 15:26:15 +00008451SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008452 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8453 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008454 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8455 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008456 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008457 SDValue LHS = N->getOperand(0);
8458 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008459 unsigned BaseOp = 0;
8460 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008461 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008462 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008463 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008464 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008465 // A subtract of one will be selected as a INC. Note that INC doesn't
8466 // set CF, so we can't do this for UADDO.
8467 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8468 if (C->getAPIntValue() == 1) {
8469 BaseOp = X86ISD::INC;
8470 Cond = X86::COND_O;
8471 break;
8472 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008473 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008474 Cond = X86::COND_O;
8475 break;
8476 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008477 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008478 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008479 break;
8480 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008481 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8482 // set CF, so we can't do this for USUBO.
8483 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8484 if (C->getAPIntValue() == 1) {
8485 BaseOp = X86ISD::DEC;
8486 Cond = X86::COND_O;
8487 break;
8488 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008489 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008490 Cond = X86::COND_O;
8491 break;
8492 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008493 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008494 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008495 break;
8496 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008497 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008498 Cond = X86::COND_O;
8499 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008500 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
8501 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
8502 MVT::i32);
8503 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
8504
8505 SDValue SetCC =
8506 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8507 DAG.getConstant(X86::COND_O, MVT::i32),
8508 SDValue(Sum.getNode(), 2));
8509
8510 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8511 return Sum;
8512 }
Bill Wendling74c37652008-12-09 22:08:41 +00008513 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008514
Bill Wendling61edeb52008-12-02 01:06:39 +00008515 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008517 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008518
Bill Wendling61edeb52008-12-02 01:06:39 +00008519 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00008520 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
8521 DAG.getConstant(Cond, MVT::i32),
8522 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008523
Bill Wendling61edeb52008-12-02 01:06:39 +00008524 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8525 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008526}
8527
Eric Christopher9a9d2752010-07-22 02:48:34 +00008528SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8529 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008530
Eric Christopherb6729dc2010-08-04 23:03:04 +00008531 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008532 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008533 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008534 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008535 SDValue Ops[] = {
8536 DAG.getRegister(X86::ESP, MVT::i32), // Base
8537 DAG.getTargetConstant(1, MVT::i8), // Scale
8538 DAG.getRegister(0, MVT::i32), // Index
8539 DAG.getTargetConstant(0, MVT::i32), // Disp
8540 DAG.getRegister(0, MVT::i32), // Segment.
8541 Zero,
8542 Chain
8543 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008544 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008545 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8546 array_lengthof(Ops));
8547 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008548 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008549
Eric Christopher9a9d2752010-07-22 02:48:34 +00008550 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008551 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008552 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008553
Chris Lattner132929a2010-08-14 17:26:09 +00008554 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8555 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8556 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8557 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008558
Chris Lattner132929a2010-08-14 17:26:09 +00008559 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8560 if (!Op1 && !Op2 && !Op3 && Op4)
8561 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008562
Chris Lattner132929a2010-08-14 17:26:09 +00008563 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8564 if (Op1 && !Op2 && !Op3 && !Op4)
8565 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008566
8567 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008568 // (MFENCE)>;
8569 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008570}
8571
Dan Gohmand858e902010-04-17 15:26:15 +00008572SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008573 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008574 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008575 unsigned Reg = 0;
8576 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008577 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008578 default:
8579 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008580 case MVT::i8: Reg = X86::AL; size = 1; break;
8581 case MVT::i16: Reg = X86::AX; size = 2; break;
8582 case MVT::i32: Reg = X86::EAX; size = 4; break;
8583 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008584 assert(Subtarget->is64Bit() && "Node not type legal!");
8585 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008586 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008587 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008588 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008589 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008590 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008591 Op.getOperand(1),
8592 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008593 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008594 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008595 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008596 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8597 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8598 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008599 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008600 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008601 return cpOut;
8602}
8603
Duncan Sands1607f052008-12-01 11:39:25 +00008604SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008605 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008606 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008607 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008608 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008609 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008610 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008611 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8612 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008613 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008614 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8615 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008616 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008617 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008618 rdx.getValue(1)
8619 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008620 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008621}
8622
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008623SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008624 SelectionDAG &DAG) const {
8625 EVT SrcVT = Op.getOperand(0).getValueType();
8626 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00008627 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8628 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008629 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008630 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008631 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008632 // i64 <=> MMX conversions are Legal.
8633 if (SrcVT==MVT::i64 && DstVT.isVector())
8634 return Op;
8635 if (DstVT==MVT::i64 && SrcVT.isVector())
8636 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008637 // MMX <=> MMX conversions are Legal.
8638 if (SrcVT.isVector() && DstVT.isVector())
8639 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008640 // All other conversions need to be expanded.
8641 return SDValue();
8642}
Chris Lattner5b856542010-12-20 00:59:46 +00008643
Dan Gohmand858e902010-04-17 15:26:15 +00008644SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008645 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008646 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008647 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008648 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008649 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008650 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008651 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008652 Node->getOperand(0),
8653 Node->getOperand(1), negOp,
8654 cast<AtomicSDNode>(Node)->getSrcValue(),
8655 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008656}
8657
Chris Lattner5b856542010-12-20 00:59:46 +00008658static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
8659 EVT VT = Op.getNode()->getValueType(0);
8660
8661 // Let legalize expand this if it isn't a legal type yet.
8662 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8663 return SDValue();
8664
8665 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
8666
8667 unsigned Opc;
8668 bool ExtraOp = false;
8669 switch (Op.getOpcode()) {
8670 default: assert(0 && "Invalid code");
8671 case ISD::ADDC: Opc = X86ISD::ADD; break;
8672 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
8673 case ISD::SUBC: Opc = X86ISD::SUB; break;
8674 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
8675 }
8676
8677 if (!ExtraOp)
8678 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8679 Op.getOperand(1));
8680 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
8681 Op.getOperand(1), Op.getOperand(2));
8682}
8683
Evan Cheng0db9fe62006-04-25 20:13:52 +00008684/// LowerOperation - Provide custom lowering hooks for some operations.
8685///
Dan Gohmand858e902010-04-17 15:26:15 +00008686SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008687 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008688 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008689 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008690 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8691 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008692 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008693 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008694 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8695 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8696 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8697 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8698 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8699 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008700 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008701 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008702 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008703 case ISD::SHL_PARTS:
8704 case ISD::SRA_PARTS:
8705 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8706 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008707 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008708 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008709 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008710 case ISD::FABS: return LowerFABS(Op, DAG);
8711 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008712 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008713 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008714 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008715 case ISD::SELECT: return LowerSELECT(Op, DAG);
8716 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008717 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008718 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008719 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008720 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008721 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008722 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8723 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008724 case ISD::FRAME_TO_ARGS_OFFSET:
8725 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008726 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008727 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008728 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008729 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008730 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8731 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008732 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008733 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008734 case ISD::SADDO:
8735 case ISD::UADDO:
8736 case ISD::SSUBO:
8737 case ISD::USUBO:
8738 case ISD::SMULO:
8739 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008740 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008741 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00008742 case ISD::ADDC:
8743 case ISD::ADDE:
8744 case ISD::SUBC:
8745 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008746 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008747}
8748
Duncan Sands1607f052008-12-01 11:39:25 +00008749void X86TargetLowering::
8750ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008751 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008752 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008753 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008754 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008755
8756 SDValue Chain = Node->getOperand(0);
8757 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008758 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008759 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008760 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008761 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008762 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008763 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008764 SDValue Result =
8765 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8766 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008767 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008768 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008769 Results.push_back(Result.getValue(2));
8770}
8771
Duncan Sands126d9072008-07-04 11:47:58 +00008772/// ReplaceNodeResults - Replace a node with an illegal result type
8773/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008774void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8775 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008776 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008777 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008778 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008779 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008780 assert(false && "Do not know how to custom type legalize this operation!");
8781 return;
Chris Lattner5b856542010-12-20 00:59:46 +00008782 case ISD::ADDC:
8783 case ISD::ADDE:
8784 case ISD::SUBC:
8785 case ISD::SUBE:
8786 // We don't want to expand or promote these.
8787 return;
Duncan Sands1607f052008-12-01 11:39:25 +00008788 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008789 std::pair<SDValue,SDValue> Vals =
8790 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008791 SDValue FIST = Vals.first, StackSlot = Vals.second;
8792 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008793 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008794 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008795 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8796 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008797 }
8798 return;
8799 }
8800 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008801 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00008802 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008803 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008804 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008805 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008806 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008807 eax.getValue(2));
8808 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8809 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008810 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008811 Results.push_back(edx.getValue(1));
8812 return;
8813 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008814 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008815 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008816 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008817 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008818 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8819 DAG.getConstant(0, MVT::i32));
8820 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8821 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008822 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8823 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008824 cpInL.getValue(1));
8825 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008826 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8827 DAG.getConstant(0, MVT::i32));
8828 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8829 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008830 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008831 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008832 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008833 swapInL.getValue(1));
8834 SDValue Ops[] = { swapInH.getValue(0),
8835 N->getOperand(1),
8836 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008837 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008838 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8839 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8840 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008841 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008842 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008843 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008844 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008845 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008846 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008847 Results.push_back(cpOutH.getValue(1));
8848 return;
8849 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008850 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008851 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8852 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008853 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008854 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8855 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008856 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008857 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8858 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008859 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008860 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8861 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008862 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008863 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8864 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008865 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008866 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8867 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008868 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008869 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8870 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008871 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008872}
8873
Evan Cheng72261582005-12-20 06:22:03 +00008874const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8875 switch (Opcode) {
8876 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008877 case X86ISD::BSF: return "X86ISD::BSF";
8878 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008879 case X86ISD::SHLD: return "X86ISD::SHLD";
8880 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008881 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008882 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008883 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008884 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008885 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008886 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008887 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8888 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8889 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008890 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008891 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008892 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008893 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008894 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008895 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008896 case X86ISD::COMI: return "X86ISD::COMI";
8897 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008898 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008899 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008900 case X86ISD::CMOV: return "X86ISD::CMOV";
8901 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008902 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008903 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8904 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008905 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008906 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008907 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008908 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008909 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008910 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8911 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008912 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008913 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Nate Begemanb65c1752010-12-17 22:55:37 +00008914 case X86ISD::PANDN: return "X86ISD::PANDN";
8915 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
8916 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
8917 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00008918 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008919 case X86ISD::FMAX: return "X86ISD::FMAX";
8920 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008921 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8922 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008923 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008924 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008925 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008926 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008927 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008928 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8929 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008930 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8931 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8932 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8933 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8934 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8935 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008936 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8937 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008938 case X86ISD::VSHL: return "X86ISD::VSHL";
8939 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008940 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8941 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8942 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8943 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8944 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8945 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8946 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8947 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8948 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8949 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008950 case X86ISD::ADD: return "X86ISD::ADD";
8951 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00008952 case X86ISD::ADC: return "X86ISD::ADC";
8953 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008954 case X86ISD::SMUL: return "X86ISD::SMUL";
8955 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008956 case X86ISD::INC: return "X86ISD::INC";
8957 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008958 case X86ISD::OR: return "X86ISD::OR";
8959 case X86ISD::XOR: return "X86ISD::XOR";
8960 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008961 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008962 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008963 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008964 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8965 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8966 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8967 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8968 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8969 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8970 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8971 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8972 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008973 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008974 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008975 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008976 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8977 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008978 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8979 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8980 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8981 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8982 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8983 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8984 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8985 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8986 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8987 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8988 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8989 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8990 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8991 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8992 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8993 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8994 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8995 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8996 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008997 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008998 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008999 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00009000 }
9001}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009002
Chris Lattnerc9addb72007-03-30 23:15:24 +00009003// isLegalAddressingMode - Return true if the addressing mode represented
9004// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009005bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00009006 const Type *Ty) const {
9007 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009008 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009009 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009010
Chris Lattnerc9addb72007-03-30 23:15:24 +00009011 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009012 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009013 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009014
Chris Lattnerc9addb72007-03-30 23:15:24 +00009015 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009016 unsigned GVFlags =
9017 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009018
Chris Lattnerdfed4132009-07-10 07:38:24 +00009019 // If a reference to this global requires an extra load, we can't fold it.
9020 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009021 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009022
Chris Lattnerdfed4132009-07-10 07:38:24 +00009023 // If BaseGV requires a register for the PIC base, we cannot also have a
9024 // BaseReg specified.
9025 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00009026 return false;
Evan Cheng52787842007-08-01 23:46:47 +00009027
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009028 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00009029 if ((M != CodeModel::Small || R != Reloc::Static) &&
9030 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009031 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00009032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009033
Chris Lattnerc9addb72007-03-30 23:15:24 +00009034 switch (AM.Scale) {
9035 case 0:
9036 case 1:
9037 case 2:
9038 case 4:
9039 case 8:
9040 // These scales always work.
9041 break;
9042 case 3:
9043 case 5:
9044 case 9:
9045 // These scales are formed with basereg+scalereg. Only accept if there is
9046 // no basereg yet.
9047 if (AM.HasBaseReg)
9048 return false;
9049 break;
9050 default: // Other stuff never works.
9051 return false;
9052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009053
Chris Lattnerc9addb72007-03-30 23:15:24 +00009054 return true;
9055}
9056
9057
Evan Cheng2bd122c2007-10-26 01:56:11 +00009058bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009059 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00009060 return false;
Evan Chenge127a732007-10-29 07:57:50 +00009061 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9062 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009063 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00009064 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009065 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00009066}
9067
Owen Andersone50ed302009-08-10 22:56:29 +00009068bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009069 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009070 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009071 unsigned NumBits1 = VT1.getSizeInBits();
9072 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00009073 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009074 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00009075 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00009076}
Evan Cheng2bd122c2007-10-26 01:56:11 +00009077
Dan Gohman97121ba2009-04-08 00:15:30 +00009078bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009079 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009080 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009081}
9082
Owen Andersone50ed302009-08-10 22:56:29 +00009083bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009084 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009086}
9087
Owen Andersone50ed302009-08-10 22:56:29 +00009088bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009089 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009090 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009091}
9092
Evan Cheng60c07e12006-07-05 22:17:51 +00009093/// isShuffleMaskLegal - Targets can use this to indicate that they only
9094/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9095/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9096/// are assumed to be legal.
9097bool
Eric Christopherfd179292009-08-27 18:07:15 +00009098X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009099 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009100 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009101 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009102 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009103
Nate Begemana09008b2009-10-19 02:17:23 +00009104 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009105 return (VT.getVectorNumElements() == 2 ||
9106 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9107 isMOVLMask(M, VT) ||
9108 isSHUFPMask(M, VT) ||
9109 isPSHUFDMask(M, VT) ||
9110 isPSHUFHWMask(M, VT) ||
9111 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009112 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009113 isUNPCKLMask(M, VT) ||
9114 isUNPCKHMask(M, VT) ||
9115 isUNPCKL_v_undef_Mask(M, VT) ||
9116 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009117}
9118
Dan Gohman7d8143f2008-04-09 20:09:42 +00009119bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009120X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009121 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009122 unsigned NumElts = VT.getVectorNumElements();
9123 // FIXME: This collection of masks seems suspect.
9124 if (NumElts == 2)
9125 return true;
9126 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9127 return (isMOVLMask(Mask, VT) ||
9128 isCommutedMOVLMask(Mask, VT, true) ||
9129 isSHUFPMask(Mask, VT) ||
9130 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009131 }
9132 return false;
9133}
9134
9135//===----------------------------------------------------------------------===//
9136// X86 Scheduler Hooks
9137//===----------------------------------------------------------------------===//
9138
Mon P Wang63307c32008-05-05 19:05:59 +00009139// private utility function
9140MachineBasicBlock *
9141X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9142 MachineBasicBlock *MBB,
9143 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009144 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009145 unsigned LoadOpc,
9146 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009147 unsigned notOpc,
9148 unsigned EAXreg,
9149 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009150 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009151 // For the atomic bitwise operator, we generate
9152 // thisMBB:
9153 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009154 // ld t1 = [bitinstr.addr]
9155 // op t2 = t1, [bitinstr.val]
9156 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009157 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9158 // bz newMBB
9159 // fallthrough -->nextMBB
9160 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9161 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009162 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009163 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009164
Mon P Wang63307c32008-05-05 19:05:59 +00009165 /// First build the CFG
9166 MachineFunction *F = MBB->getParent();
9167 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009168 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9169 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9170 F->insert(MBBIter, newMBB);
9171 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009172
Dan Gohman14152b42010-07-06 20:24:04 +00009173 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9174 nextMBB->splice(nextMBB->begin(), thisMBB,
9175 llvm::next(MachineBasicBlock::iterator(bInstr)),
9176 thisMBB->end());
9177 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009178
Mon P Wang63307c32008-05-05 19:05:59 +00009179 // Update thisMBB to fall through to newMBB
9180 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009181
Mon P Wang63307c32008-05-05 19:05:59 +00009182 // newMBB jumps to itself and fall through to nextMBB
9183 newMBB->addSuccessor(nextMBB);
9184 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009185
Mon P Wang63307c32008-05-05 19:05:59 +00009186 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009187 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009188 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009189 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009190 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009191 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009192 int numArgs = bInstr->getNumOperands() - 1;
9193 for (int i=0; i < numArgs; ++i)
9194 argOpers[i] = &bInstr->getOperand(i+1);
9195
9196 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009197 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009198 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009199
Dale Johannesen140be2d2008-08-19 18:47:28 +00009200 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009201 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009202 for (int i=0; i <= lastAddrIndx; ++i)
9203 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009204
Dale Johannesen140be2d2008-08-19 18:47:28 +00009205 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009206 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009207 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009209 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009210 tt = t1;
9211
Dale Johannesen140be2d2008-08-19 18:47:28 +00009212 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009213 assert((argOpers[valArgIndx]->isReg() ||
9214 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009215 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009216 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009217 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009218 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009219 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009220 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009221 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009222
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009223 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009224 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009225
Dale Johannesene4d209d2009-02-03 20:21:25 +00009226 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009227 for (int i=0; i <= lastAddrIndx; ++i)
9228 (*MIB).addOperand(*argOpers[i]);
9229 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009230 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009231 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9232 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009233
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009234 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009235 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009236
Mon P Wang63307c32008-05-05 19:05:59 +00009237 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009238 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009239
Dan Gohman14152b42010-07-06 20:24:04 +00009240 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009241 return nextMBB;
9242}
9243
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009244// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009245MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009246X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9247 MachineBasicBlock *MBB,
9248 unsigned regOpcL,
9249 unsigned regOpcH,
9250 unsigned immOpcL,
9251 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009252 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009253 // For the atomic bitwise operator, we generate
9254 // thisMBB (instructions are in pairs, except cmpxchg8b)
9255 // ld t1,t2 = [bitinstr.addr]
9256 // newMBB:
9257 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9258 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009259 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009260 // mov ECX, EBX <- t5, t6
9261 // mov EAX, EDX <- t1, t2
9262 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9263 // mov t3, t4 <- EAX, EDX
9264 // bz newMBB
9265 // result in out1, out2
9266 // fallthrough -->nextMBB
9267
9268 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9269 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009270 const unsigned NotOpc = X86::NOT32r;
9271 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9272 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9273 MachineFunction::iterator MBBIter = MBB;
9274 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009275
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009276 /// First build the CFG
9277 MachineFunction *F = MBB->getParent();
9278 MachineBasicBlock *thisMBB = MBB;
9279 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9280 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9281 F->insert(MBBIter, newMBB);
9282 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009283
Dan Gohman14152b42010-07-06 20:24:04 +00009284 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9285 nextMBB->splice(nextMBB->begin(), thisMBB,
9286 llvm::next(MachineBasicBlock::iterator(bInstr)),
9287 thisMBB->end());
9288 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009289
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009290 // Update thisMBB to fall through to newMBB
9291 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009292
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009293 // newMBB jumps to itself and fall through to nextMBB
9294 newMBB->addSuccessor(nextMBB);
9295 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009296
Dale Johannesene4d209d2009-02-03 20:21:25 +00009297 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009298 // Insert instructions into newMBB based on incoming instruction
9299 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009300 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009301 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009302 MachineOperand& dest1Oper = bInstr->getOperand(0);
9303 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009304 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9305 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009306 argOpers[i] = &bInstr->getOperand(i+2);
9307
Dan Gohman71ea4e52010-05-14 21:01:44 +00009308 // We use some of the operands multiple times, so conservatively just
9309 // clear any kill flags that might be present.
9310 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9311 argOpers[i]->setIsKill(false);
9312 }
9313
Evan Chengad5b52f2010-01-08 19:14:57 +00009314 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009315 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009316
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009317 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009318 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009319 for (int i=0; i <= lastAddrIndx; ++i)
9320 (*MIB).addOperand(*argOpers[i]);
9321 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009322 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009323 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009324 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009325 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009326 MachineOperand newOp3 = *(argOpers[3]);
9327 if (newOp3.isImm())
9328 newOp3.setImm(newOp3.getImm()+4);
9329 else
9330 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009331 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009332 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009333
9334 // t3/4 are defined later, at the bottom of the loop
9335 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9336 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009337 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009338 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009339 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009340 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9341
Evan Cheng306b4ca2010-01-08 23:41:50 +00009342 // The subsequent operations should be using the destination registers of
9343 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009344 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009345 t1 = F->getRegInfo().createVirtualRegister(RC);
9346 t2 = F->getRegInfo().createVirtualRegister(RC);
9347 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9348 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009349 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009350 t1 = dest1Oper.getReg();
9351 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009352 }
9353
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009354 int valArgIndx = lastAddrIndx + 1;
9355 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009356 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009357 "invalid operand");
9358 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9359 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009360 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009361 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009362 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009363 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009364 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009365 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009366 (*MIB).addOperand(*argOpers[valArgIndx]);
9367 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009368 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009369 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009370 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009371 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009372 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009373 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009374 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009375 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009376 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009377 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009378
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009379 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009380 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009381 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009382 MIB.addReg(t2);
9383
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009384 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009385 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009386 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009387 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009388
Dale Johannesene4d209d2009-02-03 20:21:25 +00009389 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009390 for (int i=0; i <= lastAddrIndx; ++i)
9391 (*MIB).addOperand(*argOpers[i]);
9392
9393 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009394 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9395 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009396
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009397 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009398 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009399 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009400 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009401
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009402 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009403 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009404
Dan Gohman14152b42010-07-06 20:24:04 +00009405 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009406 return nextMBB;
9407}
9408
9409// private utility function
9410MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009411X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9412 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009413 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009414 // For the atomic min/max operator, we generate
9415 // thisMBB:
9416 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009417 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009418 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009419 // cmp t1, t2
9420 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009421 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009422 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9423 // bz newMBB
9424 // fallthrough -->nextMBB
9425 //
9426 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9427 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009428 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009429 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009430
Mon P Wang63307c32008-05-05 19:05:59 +00009431 /// First build the CFG
9432 MachineFunction *F = MBB->getParent();
9433 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009434 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9435 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9436 F->insert(MBBIter, newMBB);
9437 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009438
Dan Gohman14152b42010-07-06 20:24:04 +00009439 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9440 nextMBB->splice(nextMBB->begin(), thisMBB,
9441 llvm::next(MachineBasicBlock::iterator(mInstr)),
9442 thisMBB->end());
9443 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009444
Mon P Wang63307c32008-05-05 19:05:59 +00009445 // Update thisMBB to fall through to newMBB
9446 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009447
Mon P Wang63307c32008-05-05 19:05:59 +00009448 // newMBB jumps to newMBB and fall through to nextMBB
9449 newMBB->addSuccessor(nextMBB);
9450 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009451
Dale Johannesene4d209d2009-02-03 20:21:25 +00009452 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009453 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009454 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009455 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009456 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009457 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009458 int numArgs = mInstr->getNumOperands() - 1;
9459 for (int i=0; i < numArgs; ++i)
9460 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009461
Mon P Wang63307c32008-05-05 19:05:59 +00009462 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009463 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009464 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009465
Mon P Wangab3e7472008-05-05 22:56:23 +00009466 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009467 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009468 for (int i=0; i <= lastAddrIndx; ++i)
9469 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009470
Mon P Wang63307c32008-05-05 19:05:59 +00009471 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009472 assert((argOpers[valArgIndx]->isReg() ||
9473 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009474 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009475
9476 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009477 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009478 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009479 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009480 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009481 (*MIB).addOperand(*argOpers[valArgIndx]);
9482
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009483 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009484 MIB.addReg(t1);
9485
Dale Johannesene4d209d2009-02-03 20:21:25 +00009486 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009487 MIB.addReg(t1);
9488 MIB.addReg(t2);
9489
9490 // Generate movc
9491 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009492 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009493 MIB.addReg(t2);
9494 MIB.addReg(t1);
9495
9496 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009497 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009498 for (int i=0; i <= lastAddrIndx; ++i)
9499 (*MIB).addOperand(*argOpers[i]);
9500 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009501 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009502 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9503 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009504
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009505 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009506 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009507
Mon P Wang63307c32008-05-05 19:05:59 +00009508 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009509 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009510
Dan Gohman14152b42010-07-06 20:24:04 +00009511 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009512 return nextMBB;
9513}
9514
Eric Christopherf83a5de2009-08-27 18:08:16 +00009515// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009516// or XMM0_V32I8 in AVX all of this code can be replaced with that
9517// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009518MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009519X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009520 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009521 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9522 "Target must have SSE4.2 or AVX features enabled");
9523
Eric Christopherb120ab42009-08-18 22:50:32 +00009524 DebugLoc dl = MI->getDebugLoc();
9525 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +00009526 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009527 if (!Subtarget->hasAVX()) {
9528 if (memArg)
9529 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9530 else
9531 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9532 } else {
9533 if (memArg)
9534 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9535 else
9536 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9537 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009538
Eric Christopher41c902f2010-11-30 08:20:21 +00009539 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +00009540 for (unsigned i = 0; i < numArgs; ++i) {
9541 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +00009542 if (!(Op.isReg() && Op.isImplicit()))
9543 MIB.addOperand(Op);
9544 }
Eric Christopher41c902f2010-11-30 08:20:21 +00009545 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +00009546 .addReg(X86::XMM0);
9547
Dan Gohman14152b42010-07-06 20:24:04 +00009548 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009549 return BB;
9550}
9551
9552MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009553X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009554 DebugLoc dl = MI->getDebugLoc();
9555 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9556
9557 // Address into RAX/EAX, other two args into ECX, EDX.
9558 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9559 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9560 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9561 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +00009562 MIB.addOperand(MI->getOperand(i));
Eric Christopher228232b2010-11-30 07:20:12 +00009563
9564 unsigned ValOps = X86::AddrNumOperands;
9565 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9566 .addReg(MI->getOperand(ValOps).getReg());
9567 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9568 .addReg(MI->getOperand(ValOps+1).getReg());
9569
9570 // The instruction doesn't actually take any operands though.
9571 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
9572
9573 MI->eraseFromParent(); // The pseudo is gone now.
9574 return BB;
9575}
9576
9577MachineBasicBlock *
9578X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +00009579 DebugLoc dl = MI->getDebugLoc();
9580 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9581
9582 // First arg in ECX, the second in EAX.
9583 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9584 .addReg(MI->getOperand(0).getReg());
9585 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9586 .addReg(MI->getOperand(1).getReg());
9587
9588 // The instruction doesn't actually take any operands though.
9589 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
9590
9591 MI->eraseFromParent(); // The pseudo is gone now.
9592 return BB;
9593}
9594
9595MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009596X86TargetLowering::EmitVAARG64WithCustomInserter(
9597 MachineInstr *MI,
9598 MachineBasicBlock *MBB) const {
9599 // Emit va_arg instruction on X86-64.
9600
9601 // Operands to this pseudo-instruction:
9602 // 0 ) Output : destination address (reg)
9603 // 1-5) Input : va_list address (addr, i64mem)
9604 // 6 ) ArgSize : Size (in bytes) of vararg type
9605 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9606 // 8 ) Align : Alignment of type
9607 // 9 ) EFLAGS (implicit-def)
9608
9609 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9610 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9611
9612 unsigned DestReg = MI->getOperand(0).getReg();
9613 MachineOperand &Base = MI->getOperand(1);
9614 MachineOperand &Scale = MI->getOperand(2);
9615 MachineOperand &Index = MI->getOperand(3);
9616 MachineOperand &Disp = MI->getOperand(4);
9617 MachineOperand &Segment = MI->getOperand(5);
9618 unsigned ArgSize = MI->getOperand(6).getImm();
9619 unsigned ArgMode = MI->getOperand(7).getImm();
9620 unsigned Align = MI->getOperand(8).getImm();
9621
9622 // Memory Reference
9623 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9624 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9625 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9626
9627 // Machine Information
9628 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9629 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9630 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9631 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9632 DebugLoc DL = MI->getDebugLoc();
9633
9634 // struct va_list {
9635 // i32 gp_offset
9636 // i32 fp_offset
9637 // i64 overflow_area (address)
9638 // i64 reg_save_area (address)
9639 // }
9640 // sizeof(va_list) = 24
9641 // alignment(va_list) = 8
9642
9643 unsigned TotalNumIntRegs = 6;
9644 unsigned TotalNumXMMRegs = 8;
9645 bool UseGPOffset = (ArgMode == 1);
9646 bool UseFPOffset = (ArgMode == 2);
9647 unsigned MaxOffset = TotalNumIntRegs * 8 +
9648 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9649
9650 /* Align ArgSize to a multiple of 8 */
9651 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9652 bool NeedsAlign = (Align > 8);
9653
9654 MachineBasicBlock *thisMBB = MBB;
9655 MachineBasicBlock *overflowMBB;
9656 MachineBasicBlock *offsetMBB;
9657 MachineBasicBlock *endMBB;
9658
9659 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9660 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9661 unsigned OffsetReg = 0;
9662
9663 if (!UseGPOffset && !UseFPOffset) {
9664 // If we only pull from the overflow region, we don't create a branch.
9665 // We don't need to alter control flow.
9666 OffsetDestReg = 0; // unused
9667 OverflowDestReg = DestReg;
9668
9669 offsetMBB = NULL;
9670 overflowMBB = thisMBB;
9671 endMBB = thisMBB;
9672 } else {
9673 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9674 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9675 // If not, pull from overflow_area. (branch to overflowMBB)
9676 //
9677 // thisMBB
9678 // | .
9679 // | .
9680 // offsetMBB overflowMBB
9681 // | .
9682 // | .
9683 // endMBB
9684
9685 // Registers for the PHI in endMBB
9686 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9687 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9688
9689 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9690 MachineFunction *MF = MBB->getParent();
9691 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9692 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9693 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9694
9695 MachineFunction::iterator MBBIter = MBB;
9696 ++MBBIter;
9697
9698 // Insert the new basic blocks
9699 MF->insert(MBBIter, offsetMBB);
9700 MF->insert(MBBIter, overflowMBB);
9701 MF->insert(MBBIter, endMBB);
9702
9703 // Transfer the remainder of MBB and its successor edges to endMBB.
9704 endMBB->splice(endMBB->begin(), thisMBB,
9705 llvm::next(MachineBasicBlock::iterator(MI)),
9706 thisMBB->end());
9707 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9708
9709 // Make offsetMBB and overflowMBB successors of thisMBB
9710 thisMBB->addSuccessor(offsetMBB);
9711 thisMBB->addSuccessor(overflowMBB);
9712
9713 // endMBB is a successor of both offsetMBB and overflowMBB
9714 offsetMBB->addSuccessor(endMBB);
9715 overflowMBB->addSuccessor(endMBB);
9716
9717 // Load the offset value into a register
9718 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9719 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9720 .addOperand(Base)
9721 .addOperand(Scale)
9722 .addOperand(Index)
9723 .addDisp(Disp, UseFPOffset ? 4 : 0)
9724 .addOperand(Segment)
9725 .setMemRefs(MMOBegin, MMOEnd);
9726
9727 // Check if there is enough room left to pull this argument.
9728 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9729 .addReg(OffsetReg)
9730 .addImm(MaxOffset + 8 - ArgSizeA8);
9731
9732 // Branch to "overflowMBB" if offset >= max
9733 // Fall through to "offsetMBB" otherwise
9734 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9735 .addMBB(overflowMBB);
9736 }
9737
9738 // In offsetMBB, emit code to use the reg_save_area.
9739 if (offsetMBB) {
9740 assert(OffsetReg != 0);
9741
9742 // Read the reg_save_area address.
9743 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9744 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9745 .addOperand(Base)
9746 .addOperand(Scale)
9747 .addOperand(Index)
9748 .addDisp(Disp, 16)
9749 .addOperand(Segment)
9750 .setMemRefs(MMOBegin, MMOEnd);
9751
9752 // Zero-extend the offset
9753 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9754 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9755 .addImm(0)
9756 .addReg(OffsetReg)
9757 .addImm(X86::sub_32bit);
9758
9759 // Add the offset to the reg_save_area to get the final address.
9760 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9761 .addReg(OffsetReg64)
9762 .addReg(RegSaveReg);
9763
9764 // Compute the offset for the next argument
9765 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9766 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9767 .addReg(OffsetReg)
9768 .addImm(UseFPOffset ? 16 : 8);
9769
9770 // Store it back into the va_list.
9771 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9772 .addOperand(Base)
9773 .addOperand(Scale)
9774 .addOperand(Index)
9775 .addDisp(Disp, UseFPOffset ? 4 : 0)
9776 .addOperand(Segment)
9777 .addReg(NextOffsetReg)
9778 .setMemRefs(MMOBegin, MMOEnd);
9779
9780 // Jump to endMBB
9781 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9782 .addMBB(endMBB);
9783 }
9784
9785 //
9786 // Emit code to use overflow area
9787 //
9788
9789 // Load the overflow_area address into a register.
9790 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9791 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9792 .addOperand(Base)
9793 .addOperand(Scale)
9794 .addOperand(Index)
9795 .addDisp(Disp, 8)
9796 .addOperand(Segment)
9797 .setMemRefs(MMOBegin, MMOEnd);
9798
9799 // If we need to align it, do so. Otherwise, just copy the address
9800 // to OverflowDestReg.
9801 if (NeedsAlign) {
9802 // Align the overflow address
9803 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9804 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9805
9806 // aligned_addr = (addr + (align-1)) & ~(align-1)
9807 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9808 .addReg(OverflowAddrReg)
9809 .addImm(Align-1);
9810
9811 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9812 .addReg(TmpReg)
9813 .addImm(~(uint64_t)(Align-1));
9814 } else {
9815 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9816 .addReg(OverflowAddrReg);
9817 }
9818
9819 // Compute the next overflow address after this argument.
9820 // (the overflow address should be kept 8-byte aligned)
9821 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9822 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9823 .addReg(OverflowDestReg)
9824 .addImm(ArgSizeA8);
9825
9826 // Store the new overflow address.
9827 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9828 .addOperand(Base)
9829 .addOperand(Scale)
9830 .addOperand(Index)
9831 .addDisp(Disp, 8)
9832 .addOperand(Segment)
9833 .addReg(NextAddrReg)
9834 .setMemRefs(MMOBegin, MMOEnd);
9835
9836 // If we branched, emit the PHI to the front of endMBB.
9837 if (offsetMBB) {
9838 BuildMI(*endMBB, endMBB->begin(), DL,
9839 TII->get(X86::PHI), DestReg)
9840 .addReg(OffsetDestReg).addMBB(offsetMBB)
9841 .addReg(OverflowDestReg).addMBB(overflowMBB);
9842 }
9843
9844 // Erase the pseudo instruction
9845 MI->eraseFromParent();
9846
9847 return endMBB;
9848}
9849
9850MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009851X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9852 MachineInstr *MI,
9853 MachineBasicBlock *MBB) const {
9854 // Emit code to save XMM registers to the stack. The ABI says that the
9855 // number of registers to save is given in %al, so it's theoretically
9856 // possible to do an indirect jump trick to avoid saving all of them,
9857 // however this code takes a simpler approach and just executes all
9858 // of the stores if %al is non-zero. It's less code, and it's probably
9859 // easier on the hardware branch predictor, and stores aren't all that
9860 // expensive anyway.
9861
9862 // Create the new basic blocks. One block contains all the XMM stores,
9863 // and one block is the final destination regardless of whether any
9864 // stores were performed.
9865 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9866 MachineFunction *F = MBB->getParent();
9867 MachineFunction::iterator MBBIter = MBB;
9868 ++MBBIter;
9869 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9870 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9871 F->insert(MBBIter, XMMSaveMBB);
9872 F->insert(MBBIter, EndMBB);
9873
Dan Gohman14152b42010-07-06 20:24:04 +00009874 // Transfer the remainder of MBB and its successor edges to EndMBB.
9875 EndMBB->splice(EndMBB->begin(), MBB,
9876 llvm::next(MachineBasicBlock::iterator(MI)),
9877 MBB->end());
9878 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9879
Dan Gohmand6708ea2009-08-15 01:38:56 +00009880 // The original block will now fall through to the XMM save block.
9881 MBB->addSuccessor(XMMSaveMBB);
9882 // The XMMSaveMBB will fall through to the end block.
9883 XMMSaveMBB->addSuccessor(EndMBB);
9884
9885 // Now add the instructions.
9886 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9887 DebugLoc DL = MI->getDebugLoc();
9888
9889 unsigned CountReg = MI->getOperand(0).getReg();
9890 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9891 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9892
9893 if (!Subtarget->isTargetWin64()) {
9894 // If %al is 0, branch around the XMM save block.
9895 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009896 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009897 MBB->addSuccessor(EndMBB);
9898 }
9899
9900 // In the XMM save block, save all the XMM argument registers.
9901 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9902 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009903 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009904 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009905 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009906 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009907 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009908 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9909 .addFrameIndex(RegSaveFrameIndex)
9910 .addImm(/*Scale=*/1)
9911 .addReg(/*IndexReg=*/0)
9912 .addImm(/*Disp=*/Offset)
9913 .addReg(/*Segment=*/0)
9914 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009915 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009916 }
9917
Dan Gohman14152b42010-07-06 20:24:04 +00009918 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009919
9920 return EndMBB;
9921}
Mon P Wang63307c32008-05-05 19:05:59 +00009922
Evan Cheng60c07e12006-07-05 22:17:51 +00009923MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009924X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009925 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9927 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009928
Chris Lattner52600972009-09-02 05:57:00 +00009929 // To "insert" a SELECT_CC instruction, we actually have to insert the
9930 // diamond control-flow pattern. The incoming instruction knows the
9931 // destination vreg to set, the condition code register to branch on, the
9932 // true/false values to select between, and a branch opcode to use.
9933 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9934 MachineFunction::iterator It = BB;
9935 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009936
Chris Lattner52600972009-09-02 05:57:00 +00009937 // thisMBB:
9938 // ...
9939 // TrueVal = ...
9940 // cmpTY ccX, r1, r2
9941 // bCC copy1MBB
9942 // fallthrough --> copy0MBB
9943 MachineBasicBlock *thisMBB = BB;
9944 MachineFunction *F = BB->getParent();
9945 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9946 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009947 F->insert(It, copy0MBB);
9948 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009949
Bill Wendling730c07e2010-06-25 20:48:10 +00009950 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9951 // live into the sink and copy blocks.
9952 const MachineFunction *MF = BB->getParent();
9953 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9954 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009955
Dan Gohman14152b42010-07-06 20:24:04 +00009956 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9957 const MachineOperand &MO = MI->getOperand(I);
9958 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009959 unsigned Reg = MO.getReg();
9960 if (Reg != X86::EFLAGS) continue;
9961 copy0MBB->addLiveIn(Reg);
9962 sinkMBB->addLiveIn(Reg);
9963 }
9964
Dan Gohman14152b42010-07-06 20:24:04 +00009965 // Transfer the remainder of BB and its successor edges to sinkMBB.
9966 sinkMBB->splice(sinkMBB->begin(), BB,
9967 llvm::next(MachineBasicBlock::iterator(MI)),
9968 BB->end());
9969 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9970
9971 // Add the true and fallthrough blocks as its successors.
9972 BB->addSuccessor(copy0MBB);
9973 BB->addSuccessor(sinkMBB);
9974
9975 // Create the conditional branch instruction.
9976 unsigned Opc =
9977 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9978 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9979
Chris Lattner52600972009-09-02 05:57:00 +00009980 // copy0MBB:
9981 // %FalseValue = ...
9982 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009983 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009984
Chris Lattner52600972009-09-02 05:57:00 +00009985 // sinkMBB:
9986 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9987 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009988 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9989 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009990 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9991 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9992
Dan Gohman14152b42010-07-06 20:24:04 +00009993 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009994 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009995}
9996
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009997MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009998X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009999 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010000 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10001 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010002
10003 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10004 // non-trivial part is impdef of ESP.
10005 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
10006 // mingw-w64.
10007
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010008 const char *StackProbeSymbol =
10009 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
10010
Dan Gohman14152b42010-07-06 20:24:04 +000010011 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010012 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010013 .addReg(X86::EAX, RegState::Implicit)
10014 .addReg(X86::ESP, RegState::Implicit)
10015 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +000010016 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
10017 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010018
Dan Gohman14152b42010-07-06 20:24:04 +000010019 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010020 return BB;
10021}
Chris Lattner52600972009-09-02 05:57:00 +000010022
10023MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000010024X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
10025 MachineBasicBlock *BB) const {
10026 // This is pretty easy. We're taking the value that we received from
10027 // our load from the relocation, sticking it in either RDI (x86-64)
10028 // or EAX and doing an indirect call. The return value will then
10029 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010030 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000010031 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000010032 DebugLoc DL = MI->getDebugLoc();
10033 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000010034
10035 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000010036 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010037
Eric Christopher30ef0e52010-06-03 04:07:48 +000010038 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000010039 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10040 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000010041 .addReg(X86::RIP)
10042 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010043 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010044 MI->getOperand(3).getTargetFlags())
10045 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000010046 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000010047 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000010048 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000010049 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10050 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000010051 .addReg(0)
10052 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010053 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000010054 MI->getOperand(3).getTargetFlags())
10055 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010056 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010057 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010058 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000010059 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
10060 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000010061 .addReg(TII->getGlobalBaseReg(F))
10062 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000010063 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000010064 MI->getOperand(3).getTargetFlags())
10065 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000010066 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000010067 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010068 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010069
Dan Gohman14152b42010-07-06 20:24:04 +000010070 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000010071 return BB;
10072}
10073
10074MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000010075X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010076 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000010077 switch (MI->getOpcode()) {
10078 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010079 case X86::WIN_ALLOCA:
10080 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000010081 case X86::TLSCall_32:
10082 case X86::TLSCall_64:
10083 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000010084 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000010085 case X86::CMOV_FR32:
10086 case X86::CMOV_FR64:
10087 case X86::CMOV_V4F32:
10088 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000010089 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000010090 case X86::CMOV_GR16:
10091 case X86::CMOV_GR32:
10092 case X86::CMOV_RFP32:
10093 case X86::CMOV_RFP64:
10094 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010095 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010096
Dale Johannesen849f2142007-07-03 00:53:03 +000010097 case X86::FP32_TO_INT16_IN_MEM:
10098 case X86::FP32_TO_INT32_IN_MEM:
10099 case X86::FP32_TO_INT64_IN_MEM:
10100 case X86::FP64_TO_INT16_IN_MEM:
10101 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010102 case X86::FP64_TO_INT64_IN_MEM:
10103 case X86::FP80_TO_INT16_IN_MEM:
10104 case X86::FP80_TO_INT32_IN_MEM:
10105 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010106 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10107 DebugLoc DL = MI->getDebugLoc();
10108
Evan Cheng60c07e12006-07-05 22:17:51 +000010109 // Change the floating point control register to use "round towards zero"
10110 // mode when truncating to an integer value.
10111 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010112 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010113 addFrameReference(BuildMI(*BB, MI, DL,
10114 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010115
10116 // Load the old value of the high byte of the control word...
10117 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010118 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010119 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010120 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010121
10122 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010123 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010124 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010125
10126 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010127 addFrameReference(BuildMI(*BB, MI, DL,
10128 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010129
10130 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010131 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010132 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010133
10134 // Get the X86 opcode to use.
10135 unsigned Opc;
10136 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010137 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010138 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10139 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10140 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10141 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10142 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10143 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010144 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10145 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10146 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010147 }
10148
10149 X86AddressMode AM;
10150 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010151 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010152 AM.BaseType = X86AddressMode::RegBase;
10153 AM.Base.Reg = Op.getReg();
10154 } else {
10155 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010156 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010157 }
10158 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010159 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010160 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010161 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010162 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010163 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010164 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010165 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010166 AM.GV = Op.getGlobal();
10167 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010168 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010169 }
Dan Gohman14152b42010-07-06 20:24:04 +000010170 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010171 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010172
10173 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010174 addFrameReference(BuildMI(*BB, MI, DL,
10175 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010176
Dan Gohman14152b42010-07-06 20:24:04 +000010177 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010178 return BB;
10179 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010180 // String/text processing lowering.
10181 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010182 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010183 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10184 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010185 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010186 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10187 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010188 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010189 return EmitPCMP(MI, BB, 5, false /* in mem */);
10190 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010191 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010192 return EmitPCMP(MI, BB, 5, true /* in mem */);
10193
Eric Christopher228232b2010-11-30 07:20:12 +000010194 // Thread synchronization.
10195 case X86::MONITOR:
10196 return EmitMonitor(MI, BB);
10197 case X86::MWAIT:
10198 return EmitMwait(MI, BB);
10199
Eric Christopherb120ab42009-08-18 22:50:32 +000010200 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010201 case X86::ATOMAND32:
10202 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010203 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010204 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010205 X86::NOT32r, X86::EAX,
10206 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010207 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010208 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10209 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010210 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010211 X86::NOT32r, X86::EAX,
10212 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010213 case X86::ATOMXOR32:
10214 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010215 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010216 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010217 X86::NOT32r, X86::EAX,
10218 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010219 case X86::ATOMNAND32:
10220 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010221 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010222 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010223 X86::NOT32r, X86::EAX,
10224 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010225 case X86::ATOMMIN32:
10226 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10227 case X86::ATOMMAX32:
10228 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10229 case X86::ATOMUMIN32:
10230 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10231 case X86::ATOMUMAX32:
10232 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010233
10234 case X86::ATOMAND16:
10235 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10236 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010237 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010238 X86::NOT16r, X86::AX,
10239 X86::GR16RegisterClass);
10240 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010241 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010242 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010243 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010244 X86::NOT16r, X86::AX,
10245 X86::GR16RegisterClass);
10246 case X86::ATOMXOR16:
10247 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10248 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010249 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010250 X86::NOT16r, X86::AX,
10251 X86::GR16RegisterClass);
10252 case X86::ATOMNAND16:
10253 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10254 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010255 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010256 X86::NOT16r, X86::AX,
10257 X86::GR16RegisterClass, true);
10258 case X86::ATOMMIN16:
10259 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10260 case X86::ATOMMAX16:
10261 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10262 case X86::ATOMUMIN16:
10263 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10264 case X86::ATOMUMAX16:
10265 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10266
10267 case X86::ATOMAND8:
10268 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10269 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010270 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010271 X86::NOT8r, X86::AL,
10272 X86::GR8RegisterClass);
10273 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010274 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010275 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010276 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010277 X86::NOT8r, X86::AL,
10278 X86::GR8RegisterClass);
10279 case X86::ATOMXOR8:
10280 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10281 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010282 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010283 X86::NOT8r, X86::AL,
10284 X86::GR8RegisterClass);
10285 case X86::ATOMNAND8:
10286 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10287 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010288 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010289 X86::NOT8r, X86::AL,
10290 X86::GR8RegisterClass, true);
10291 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010292 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010293 case X86::ATOMAND64:
10294 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010295 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010296 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010297 X86::NOT64r, X86::RAX,
10298 X86::GR64RegisterClass);
10299 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010300 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10301 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010302 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010303 X86::NOT64r, X86::RAX,
10304 X86::GR64RegisterClass);
10305 case X86::ATOMXOR64:
10306 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010307 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010308 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010309 X86::NOT64r, X86::RAX,
10310 X86::GR64RegisterClass);
10311 case X86::ATOMNAND64:
10312 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10313 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010314 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010315 X86::NOT64r, X86::RAX,
10316 X86::GR64RegisterClass, true);
10317 case X86::ATOMMIN64:
10318 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10319 case X86::ATOMMAX64:
10320 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10321 case X86::ATOMUMIN64:
10322 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10323 case X86::ATOMUMAX64:
10324 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010325
10326 // This group does 64-bit operations on a 32-bit host.
10327 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010328 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010329 X86::AND32rr, X86::AND32rr,
10330 X86::AND32ri, X86::AND32ri,
10331 false);
10332 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010333 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010334 X86::OR32rr, X86::OR32rr,
10335 X86::OR32ri, X86::OR32ri,
10336 false);
10337 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010338 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010339 X86::XOR32rr, X86::XOR32rr,
10340 X86::XOR32ri, X86::XOR32ri,
10341 false);
10342 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010343 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010344 X86::AND32rr, X86::AND32rr,
10345 X86::AND32ri, X86::AND32ri,
10346 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010347 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010348 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010349 X86::ADD32rr, X86::ADC32rr,
10350 X86::ADD32ri, X86::ADC32ri,
10351 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010352 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010353 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010354 X86::SUB32rr, X86::SBB32rr,
10355 X86::SUB32ri, X86::SBB32ri,
10356 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010357 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010358 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010359 X86::MOV32rr, X86::MOV32rr,
10360 X86::MOV32ri, X86::MOV32ri,
10361 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010362 case X86::VASTART_SAVE_XMM_REGS:
10363 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010364
10365 case X86::VAARG_64:
10366 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010367 }
10368}
10369
10370//===----------------------------------------------------------------------===//
10371// X86 Optimization Hooks
10372//===----------------------------------------------------------------------===//
10373
Dan Gohman475871a2008-07-27 21:46:04 +000010374void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010375 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010376 APInt &KnownZero,
10377 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010378 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010379 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010380 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010381 assert((Opc >= ISD::BUILTIN_OP_END ||
10382 Opc == ISD::INTRINSIC_WO_CHAIN ||
10383 Opc == ISD::INTRINSIC_W_CHAIN ||
10384 Opc == ISD::INTRINSIC_VOID) &&
10385 "Should use MaskedValueIsZero if you don't know whether Op"
10386 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010387
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010388 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010389 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010390 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010391 case X86ISD::ADD:
10392 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000010393 case X86ISD::ADC:
10394 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010395 case X86ISD::SMUL:
10396 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010397 case X86ISD::INC:
10398 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010399 case X86ISD::OR:
10400 case X86ISD::XOR:
10401 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010402 // These nodes' second result is a boolean.
10403 if (Op.getResNo() == 0)
10404 break;
10405 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010406 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010407 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10408 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010409 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010410 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010411}
Chris Lattner259e97c2006-01-31 19:43:35 +000010412
Owen Andersonbc146b02010-09-21 20:42:50 +000010413unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10414 unsigned Depth) const {
10415 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10416 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10417 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010418
Owen Andersonbc146b02010-09-21 20:42:50 +000010419 // Fallback case.
10420 return 1;
10421}
10422
Evan Cheng206ee9d2006-07-07 08:33:52 +000010423/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010424/// node is a GlobalAddress + offset.
10425bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010426 const GlobalValue* &GA,
10427 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010428 if (N->getOpcode() == X86ISD::Wrapper) {
10429 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010430 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010431 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010432 return true;
10433 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010434 }
Evan Chengad4196b2008-05-12 19:56:52 +000010435 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010436}
10437
Evan Cheng206ee9d2006-07-07 08:33:52 +000010438/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10439/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10440/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010441/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010442static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010443 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010444 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010445 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010446
Eli Friedman7a5e5552009-06-07 06:52:44 +000010447 if (VT.getSizeInBits() != 128)
10448 return SDValue();
10449
Mon P Wanga0fd0d52010-12-19 23:55:53 +000010450 // Don't create instructions with illegal types after legalize types has run.
10451 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10452 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
10453 return SDValue();
10454
Nate Begemanfdea31a2010-03-24 20:49:50 +000010455 SmallVector<SDValue, 16> Elts;
10456 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010457 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010458
Nate Begemanfdea31a2010-03-24 20:49:50 +000010459 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010460}
Evan Chengd880b972008-05-09 21:53:03 +000010461
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010462/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10463/// generation and convert it from being a bunch of shuffles and extracts
10464/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010465static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10466 const TargetLowering &TLI) {
10467 SDValue InputVector = N->getOperand(0);
10468
10469 // Only operate on vectors of 4 elements, where the alternative shuffling
10470 // gets to be more expensive.
10471 if (InputVector.getValueType() != MVT::v4i32)
10472 return SDValue();
10473
10474 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10475 // single use which is a sign-extend or zero-extend, and all elements are
10476 // used.
10477 SmallVector<SDNode *, 4> Uses;
10478 unsigned ExtractedElements = 0;
10479 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10480 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10481 if (UI.getUse().getResNo() != InputVector.getResNo())
10482 return SDValue();
10483
10484 SDNode *Extract = *UI;
10485 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10486 return SDValue();
10487
10488 if (Extract->getValueType(0) != MVT::i32)
10489 return SDValue();
10490 if (!Extract->hasOneUse())
10491 return SDValue();
10492 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10493 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10494 return SDValue();
10495 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10496 return SDValue();
10497
10498 // Record which element was extracted.
10499 ExtractedElements |=
10500 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10501
10502 Uses.push_back(Extract);
10503 }
10504
10505 // If not all the elements were used, this may not be worthwhile.
10506 if (ExtractedElements != 15)
10507 return SDValue();
10508
10509 // Ok, we've now decided to do the transformation.
10510 DebugLoc dl = InputVector.getDebugLoc();
10511
10512 // Store the value to a temporary stack slot.
10513 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010514 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10515 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010516
10517 // Replace each use (extract) with a load of the appropriate element.
10518 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10519 UE = Uses.end(); UI != UE; ++UI) {
10520 SDNode *Extract = *UI;
10521
10522 // Compute the element's address.
10523 SDValue Idx = Extract->getOperand(1);
10524 unsigned EltSize =
10525 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10526 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10527 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10528
Eric Christopher90eb4022010-07-22 00:26:08 +000010529 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010530 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010531
10532 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010533 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010534 ScalarAddr, MachinePointerInfo(),
10535 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010536
10537 // Replace the exact with the load.
10538 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10539 }
10540
10541 // The replacement was made in place; don't return anything.
10542 return SDValue();
10543}
10544
Chris Lattner83e6c992006-10-04 06:57:07 +000010545/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010546static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010547 const X86Subtarget *Subtarget) {
10548 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010549 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010550 // Get the LHS/RHS of the select.
10551 SDValue LHS = N->getOperand(1);
10552 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010553
Dan Gohman670e5392009-09-21 18:03:22 +000010554 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010555 // instructions match the semantics of the common C idiom x<y?x:y but not
10556 // x<=y?x:y, because of how they handle negative zero (which can be
10557 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010558 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010559 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010560 Cond.getOpcode() == ISD::SETCC) {
10561 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010562
Chris Lattner47b4ce82009-03-11 05:48:52 +000010563 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010564 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010565 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10566 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010567 switch (CC) {
10568 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010569 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010570 // Converting this to a min would handle NaNs incorrectly, and swapping
10571 // the operands would cause it to handle comparisons between positive
10572 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010573 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010574 if (!UnsafeFPMath &&
10575 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10576 break;
10577 std::swap(LHS, RHS);
10578 }
Dan Gohman670e5392009-09-21 18:03:22 +000010579 Opcode = X86ISD::FMIN;
10580 break;
10581 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010582 // Converting this to a min would handle comparisons between positive
10583 // and negative zero incorrectly.
10584 if (!UnsafeFPMath &&
10585 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10586 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010587 Opcode = X86ISD::FMIN;
10588 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010589 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010590 // Converting this to a min would handle both negative zeros and NaNs
10591 // incorrectly, but we can swap the operands to fix both.
10592 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010593 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010594 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010595 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010596 Opcode = X86ISD::FMIN;
10597 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010598
Dan Gohman670e5392009-09-21 18:03:22 +000010599 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010600 // Converting this to a max would handle comparisons between positive
10601 // and negative zero incorrectly.
10602 if (!UnsafeFPMath &&
10603 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10604 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010605 Opcode = X86ISD::FMAX;
10606 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010607 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010608 // Converting this to a max would handle NaNs incorrectly, and swapping
10609 // the operands would cause it to handle comparisons between positive
10610 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010611 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010612 if (!UnsafeFPMath &&
10613 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10614 break;
10615 std::swap(LHS, RHS);
10616 }
Dan Gohman670e5392009-09-21 18:03:22 +000010617 Opcode = X86ISD::FMAX;
10618 break;
10619 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010620 // Converting this to a max would handle both negative zeros and NaNs
10621 // incorrectly, but we can swap the operands to fix both.
10622 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010623 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010624 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010625 case ISD::SETGE:
10626 Opcode = X86ISD::FMAX;
10627 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010628 }
Dan Gohman670e5392009-09-21 18:03:22 +000010629 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010630 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10631 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010632 switch (CC) {
10633 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010634 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010635 // Converting this to a min would handle comparisons between positive
10636 // and negative zero incorrectly, and swapping the operands would
10637 // cause it to handle NaNs incorrectly.
10638 if (!UnsafeFPMath &&
10639 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010640 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010641 break;
10642 std::swap(LHS, RHS);
10643 }
Dan Gohman670e5392009-09-21 18:03:22 +000010644 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010645 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010646 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010647 // Converting this to a min would handle NaNs incorrectly.
10648 if (!UnsafeFPMath &&
10649 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10650 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010651 Opcode = X86ISD::FMIN;
10652 break;
10653 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010654 // Converting this to a min would handle both negative zeros and NaNs
10655 // incorrectly, but we can swap the operands to fix both.
10656 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010657 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010658 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010659 case ISD::SETGE:
10660 Opcode = X86ISD::FMIN;
10661 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010662
Dan Gohman670e5392009-09-21 18:03:22 +000010663 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010664 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010665 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010666 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010667 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010668 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010669 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010670 // Converting this to a max would handle comparisons between positive
10671 // and negative zero incorrectly, and swapping the operands would
10672 // cause it to handle NaNs incorrectly.
10673 if (!UnsafeFPMath &&
10674 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010675 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010676 break;
10677 std::swap(LHS, RHS);
10678 }
Dan Gohman670e5392009-09-21 18:03:22 +000010679 Opcode = X86ISD::FMAX;
10680 break;
10681 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010682 // Converting this to a max would handle both negative zeros and NaNs
10683 // incorrectly, but we can swap the operands to fix both.
10684 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010685 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010686 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010687 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010688 Opcode = X86ISD::FMAX;
10689 break;
10690 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010691 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010692
Chris Lattner47b4ce82009-03-11 05:48:52 +000010693 if (Opcode)
10694 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010695 }
Eric Christopherfd179292009-08-27 18:07:15 +000010696
Chris Lattnerd1980a52009-03-12 06:52:53 +000010697 // If this is a select between two integer constants, try to do some
10698 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010699 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10700 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010701 // Don't do this for crazy integer types.
10702 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10703 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010704 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010705 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010706
Chris Lattnercee56e72009-03-13 05:53:31 +000010707 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010708 // Efficiently invertible.
10709 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10710 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10711 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10712 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010713 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010714 }
Eric Christopherfd179292009-08-27 18:07:15 +000010715
Chris Lattnerd1980a52009-03-12 06:52:53 +000010716 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010717 if (FalseC->getAPIntValue() == 0 &&
10718 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010719 if (NeedsCondInvert) // Invert the condition if needed.
10720 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10721 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010722
Chris Lattnerd1980a52009-03-12 06:52:53 +000010723 // Zero extend the condition if needed.
10724 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010725
Chris Lattnercee56e72009-03-13 05:53:31 +000010726 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010727 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010728 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010729 }
Eric Christopherfd179292009-08-27 18:07:15 +000010730
Chris Lattner97a29a52009-03-13 05:22:11 +000010731 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010732 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010733 if (NeedsCondInvert) // Invert the condition if needed.
10734 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10735 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010736
Chris Lattner97a29a52009-03-13 05:22:11 +000010737 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010738 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10739 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010740 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010741 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010742 }
Eric Christopherfd179292009-08-27 18:07:15 +000010743
Chris Lattnercee56e72009-03-13 05:53:31 +000010744 // Optimize cases that will turn into an LEA instruction. This requires
10745 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010746 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010747 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010748 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010749
Chris Lattnercee56e72009-03-13 05:53:31 +000010750 bool isFastMultiplier = false;
10751 if (Diff < 10) {
10752 switch ((unsigned char)Diff) {
10753 default: break;
10754 case 1: // result = add base, cond
10755 case 2: // result = lea base( , cond*2)
10756 case 3: // result = lea base(cond, cond*2)
10757 case 4: // result = lea base( , cond*4)
10758 case 5: // result = lea base(cond, cond*4)
10759 case 8: // result = lea base( , cond*8)
10760 case 9: // result = lea base(cond, cond*8)
10761 isFastMultiplier = true;
10762 break;
10763 }
10764 }
Eric Christopherfd179292009-08-27 18:07:15 +000010765
Chris Lattnercee56e72009-03-13 05:53:31 +000010766 if (isFastMultiplier) {
10767 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10768 if (NeedsCondInvert) // Invert the condition if needed.
10769 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10770 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010771
Chris Lattnercee56e72009-03-13 05:53:31 +000010772 // Zero extend the condition if needed.
10773 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10774 Cond);
10775 // Scale the condition by the difference.
10776 if (Diff != 1)
10777 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10778 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010779
Chris Lattnercee56e72009-03-13 05:53:31 +000010780 // Add the base if non-zero.
10781 if (FalseC->getAPIntValue() != 0)
10782 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10783 SDValue(FalseC, 0));
10784 return Cond;
10785 }
Eric Christopherfd179292009-08-27 18:07:15 +000010786 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010787 }
10788 }
Eric Christopherfd179292009-08-27 18:07:15 +000010789
Dan Gohman475871a2008-07-27 21:46:04 +000010790 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010791}
10792
Chris Lattnerd1980a52009-03-12 06:52:53 +000010793/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10794static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10795 TargetLowering::DAGCombinerInfo &DCI) {
10796 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010797
Chris Lattnerd1980a52009-03-12 06:52:53 +000010798 // If the flag operand isn't dead, don't touch this CMOV.
10799 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10800 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010801
Chris Lattnerd1980a52009-03-12 06:52:53 +000010802 // If this is a select between two integer constants, try to do some
10803 // optimizations. Note that the operands are ordered the opposite of SELECT
10804 // operands.
10805 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10806 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10807 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10808 // larger than FalseC (the false value).
10809 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010810
Chris Lattnerd1980a52009-03-12 06:52:53 +000010811 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10812 CC = X86::GetOppositeBranchCondition(CC);
10813 std::swap(TrueC, FalseC);
10814 }
Eric Christopherfd179292009-08-27 18:07:15 +000010815
Chris Lattnerd1980a52009-03-12 06:52:53 +000010816 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010817 // This is efficient for any integer data type (including i8/i16) and
10818 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010819 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10820 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010821 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10822 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010823
Chris Lattnerd1980a52009-03-12 06:52:53 +000010824 // Zero extend the condition if needed.
10825 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010826
Chris Lattnerd1980a52009-03-12 06:52:53 +000010827 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10828 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010829 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010830 if (N->getNumValues() == 2) // Dead flag value?
10831 return DCI.CombineTo(N, Cond, SDValue());
10832 return Cond;
10833 }
Eric Christopherfd179292009-08-27 18:07:15 +000010834
Chris Lattnercee56e72009-03-13 05:53:31 +000010835 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10836 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010837 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10838 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010839 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10840 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010841
Chris Lattner97a29a52009-03-13 05:22:11 +000010842 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010843 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10844 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010845 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10846 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010847
Chris Lattner97a29a52009-03-13 05:22:11 +000010848 if (N->getNumValues() == 2) // Dead flag value?
10849 return DCI.CombineTo(N, Cond, SDValue());
10850 return Cond;
10851 }
Eric Christopherfd179292009-08-27 18:07:15 +000010852
Chris Lattnercee56e72009-03-13 05:53:31 +000010853 // Optimize cases that will turn into an LEA instruction. This requires
10854 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010855 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010856 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010858
Chris Lattnercee56e72009-03-13 05:53:31 +000010859 bool isFastMultiplier = false;
10860 if (Diff < 10) {
10861 switch ((unsigned char)Diff) {
10862 default: break;
10863 case 1: // result = add base, cond
10864 case 2: // result = lea base( , cond*2)
10865 case 3: // result = lea base(cond, cond*2)
10866 case 4: // result = lea base( , cond*4)
10867 case 5: // result = lea base(cond, cond*4)
10868 case 8: // result = lea base( , cond*8)
10869 case 9: // result = lea base(cond, cond*8)
10870 isFastMultiplier = true;
10871 break;
10872 }
10873 }
Eric Christopherfd179292009-08-27 18:07:15 +000010874
Chris Lattnercee56e72009-03-13 05:53:31 +000010875 if (isFastMultiplier) {
10876 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10877 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010878 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10879 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010880 // Zero extend the condition if needed.
10881 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10882 Cond);
10883 // Scale the condition by the difference.
10884 if (Diff != 1)
10885 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10886 DAG.getConstant(Diff, Cond.getValueType()));
10887
10888 // Add the base if non-zero.
10889 if (FalseC->getAPIntValue() != 0)
10890 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10891 SDValue(FalseC, 0));
10892 if (N->getNumValues() == 2) // Dead flag value?
10893 return DCI.CombineTo(N, Cond, SDValue());
10894 return Cond;
10895 }
Eric Christopherfd179292009-08-27 18:07:15 +000010896 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010897 }
10898 }
10899 return SDValue();
10900}
10901
10902
Evan Cheng0b0cd912009-03-28 05:57:29 +000010903/// PerformMulCombine - Optimize a single multiply with constant into two
10904/// in order to implement it with two cheaper instructions, e.g.
10905/// LEA + SHL, LEA + LEA.
10906static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10907 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010908 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10909 return SDValue();
10910
Owen Andersone50ed302009-08-10 22:56:29 +000010911 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010912 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010913 return SDValue();
10914
10915 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10916 if (!C)
10917 return SDValue();
10918 uint64_t MulAmt = C->getZExtValue();
10919 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10920 return SDValue();
10921
10922 uint64_t MulAmt1 = 0;
10923 uint64_t MulAmt2 = 0;
10924 if ((MulAmt % 9) == 0) {
10925 MulAmt1 = 9;
10926 MulAmt2 = MulAmt / 9;
10927 } else if ((MulAmt % 5) == 0) {
10928 MulAmt1 = 5;
10929 MulAmt2 = MulAmt / 5;
10930 } else if ((MulAmt % 3) == 0) {
10931 MulAmt1 = 3;
10932 MulAmt2 = MulAmt / 3;
10933 }
10934 if (MulAmt2 &&
10935 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10936 DebugLoc DL = N->getDebugLoc();
10937
10938 if (isPowerOf2_64(MulAmt2) &&
10939 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10940 // If second multiplifer is pow2, issue it first. We want the multiply by
10941 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10942 // is an add.
10943 std::swap(MulAmt1, MulAmt2);
10944
10945 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010946 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010947 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010948 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010949 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010950 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010951 DAG.getConstant(MulAmt1, VT));
10952
Eric Christopherfd179292009-08-27 18:07:15 +000010953 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010954 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010955 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010956 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010957 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010958 DAG.getConstant(MulAmt2, VT));
10959
10960 // Do not add new nodes to DAG combiner worklist.
10961 DCI.CombineTo(N, NewMul, false);
10962 }
10963 return SDValue();
10964}
10965
Evan Chengad9c0a32009-12-15 00:53:42 +000010966static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10967 SDValue N0 = N->getOperand(0);
10968 SDValue N1 = N->getOperand(1);
10969 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10970 EVT VT = N0.getValueType();
10971
10972 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10973 // since the result of setcc_c is all zero's or all ones.
10974 if (N1C && N0.getOpcode() == ISD::AND &&
10975 N0.getOperand(1).getOpcode() == ISD::Constant) {
10976 SDValue N00 = N0.getOperand(0);
10977 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10978 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10979 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10980 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10981 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10982 APInt ShAmt = N1C->getAPIntValue();
10983 Mask = Mask.shl(ShAmt);
10984 if (Mask != 0)
10985 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10986 N00, DAG.getConstant(Mask, VT));
10987 }
10988 }
10989
10990 return SDValue();
10991}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010992
Nate Begeman740ab032009-01-26 00:52:55 +000010993/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10994/// when possible.
10995static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10996 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010997 EVT VT = N->getValueType(0);
10998 if (!VT.isVector() && VT.isInteger() &&
10999 N->getOpcode() == ISD::SHL)
11000 return PerformSHLCombine(N, DAG);
11001
Nate Begeman740ab032009-01-26 00:52:55 +000011002 // On X86 with SSE2 support, we can transform this to a vector shift if
11003 // all elements are shifted by the same amount. We can't do this in legalize
11004 // because the a constant vector is typically transformed to a constant pool
11005 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011006 if (!Subtarget->hasSSE2())
11007 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011008
Owen Anderson825b72b2009-08-11 20:47:22 +000011009 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011010 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000011011
Mon P Wang3becd092009-01-28 08:12:05 +000011012 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000011013 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000011014 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000011015 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000011016 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
11017 unsigned NumElts = VT.getVectorNumElements();
11018 unsigned i = 0;
11019 for (; i != NumElts; ++i) {
11020 SDValue Arg = ShAmtOp.getOperand(i);
11021 if (Arg.getOpcode() == ISD::UNDEF) continue;
11022 BaseShAmt = Arg;
11023 break;
11024 }
11025 for (; i != NumElts; ++i) {
11026 SDValue Arg = ShAmtOp.getOperand(i);
11027 if (Arg.getOpcode() == ISD::UNDEF) continue;
11028 if (Arg != BaseShAmt) {
11029 return SDValue();
11030 }
11031 }
11032 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000011033 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000011034 SDValue InVec = ShAmtOp.getOperand(0);
11035 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11036 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11037 unsigned i = 0;
11038 for (; i != NumElts; ++i) {
11039 SDValue Arg = InVec.getOperand(i);
11040 if (Arg.getOpcode() == ISD::UNDEF) continue;
11041 BaseShAmt = Arg;
11042 break;
11043 }
11044 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000011046 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000011047 if (C->getZExtValue() == SplatIdx)
11048 BaseShAmt = InVec.getOperand(1);
11049 }
11050 }
11051 if (BaseShAmt.getNode() == 0)
11052 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
11053 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000011054 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011055 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000011056
Mon P Wangefa42202009-09-03 19:56:25 +000011057 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000011058 if (EltVT.bitsGT(MVT::i32))
11059 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
11060 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000011061 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000011062
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011063 // The shift amount is identical so we can do a vector shift.
11064 SDValue ValOp = N->getOperand(0);
11065 switch (N->getOpcode()) {
11066 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011067 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011068 break;
11069 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011070 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011071 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011072 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011073 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011074 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011075 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011076 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011077 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011078 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011079 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011080 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011081 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011082 break;
11083 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000011084 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011085 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011086 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011087 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011088 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011089 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011090 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011091 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011092 break;
11093 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000011094 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011095 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011096 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011097 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011098 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011099 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011100 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011101 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000011102 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000011103 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000011104 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000011105 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000011106 break;
Nate Begeman740ab032009-01-26 00:52:55 +000011107 }
11108 return SDValue();
11109}
11110
Nate Begemanb65c1752010-12-17 22:55:37 +000011111
11112static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
11113 TargetLowering::DAGCombinerInfo &DCI,
11114 const X86Subtarget *Subtarget) {
11115 if (DCI.isBeforeLegalizeOps())
11116 return SDValue();
11117
11118 // Want to form PANDN nodes, in the hopes of then easily combining them with
11119 // OR and AND nodes to form PBLEND/PSIGN.
11120 EVT VT = N->getValueType(0);
11121 if (VT != MVT::v2i64)
11122 return SDValue();
11123
11124 SDValue N0 = N->getOperand(0);
11125 SDValue N1 = N->getOperand(1);
11126 DebugLoc DL = N->getDebugLoc();
11127
11128 // Check LHS for vnot
11129 if (N0.getOpcode() == ISD::XOR &&
11130 ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
11131 return DAG.getNode(X86ISD::PANDN, DL, VT, N0.getOperand(0), N1);
11132
11133 // Check RHS for vnot
11134 if (N1.getOpcode() == ISD::XOR &&
11135 ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
11136 return DAG.getNode(X86ISD::PANDN, DL, VT, N1.getOperand(0), N0);
11137
11138 return SDValue();
11139}
11140
Evan Cheng760d1942010-01-04 21:22:48 +000011141static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011142 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011143 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011144 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011145 return SDValue();
11146
Evan Cheng760d1942010-01-04 21:22:48 +000011147 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000011148 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011149 return SDValue();
11150
Evan Cheng760d1942010-01-04 21:22:48 +000011151 SDValue N0 = N->getOperand(0);
11152 SDValue N1 = N->getOperand(1);
Nate Begemanb65c1752010-12-17 22:55:37 +000011153
11154 // look for psign/blend
11155 if (Subtarget->hasSSSE3()) {
11156 if (VT == MVT::v2i64) {
11157 // Canonicalize pandn to RHS
11158 if (N0.getOpcode() == X86ISD::PANDN)
11159 std::swap(N0, N1);
11160 // or (and (m, x), (pandn m, y))
11161 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::PANDN) {
11162 SDValue Mask = N1.getOperand(0);
11163 SDValue X = N1.getOperand(1);
11164 SDValue Y;
11165 if (N0.getOperand(0) == Mask)
11166 Y = N0.getOperand(1);
11167 if (N0.getOperand(1) == Mask)
11168 Y = N0.getOperand(0);
11169
11170 // Check to see if the mask appeared in both the AND and PANDN and
11171 if (!Y.getNode())
11172 return SDValue();
11173
11174 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
11175 if (Mask.getOpcode() != ISD::BITCAST ||
11176 X.getOpcode() != ISD::BITCAST ||
11177 Y.getOpcode() != ISD::BITCAST)
11178 return SDValue();
11179
11180 // Look through mask bitcast.
11181 Mask = Mask.getOperand(0);
11182 EVT MaskVT = Mask.getValueType();
11183
11184 // Validate that the Mask operand is a vector sra node. The sra node
11185 // will be an intrinsic.
11186 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
11187 return SDValue();
11188
11189 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
11190 // there is no psrai.b
11191 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
11192 case Intrinsic::x86_sse2_psrai_w:
11193 case Intrinsic::x86_sse2_psrai_d:
11194 break;
11195 default: return SDValue();
11196 }
11197
11198 // Check that the SRA is all signbits.
11199 SDValue SraC = Mask.getOperand(2);
11200 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
11201 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
11202 if ((SraAmt + 1) != EltBits)
11203 return SDValue();
11204
11205 DebugLoc DL = N->getDebugLoc();
11206
11207 // Now we know we at least have a plendvb with the mask val. See if
11208 // we can form a psignb/w/d.
11209 // psign = x.type == y.type == mask.type && y = sub(0, x);
11210 X = X.getOperand(0);
11211 Y = Y.getOperand(0);
11212 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
11213 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
11214 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
11215 unsigned Opc = 0;
11216 switch (EltBits) {
11217 case 8: Opc = X86ISD::PSIGNB; break;
11218 case 16: Opc = X86ISD::PSIGNW; break;
11219 case 32: Opc = X86ISD::PSIGND; break;
11220 default: break;
11221 }
11222 if (Opc) {
11223 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
11224 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
11225 }
11226 }
11227 // PBLENDVB only available on SSE 4.1
11228 if (!Subtarget->hasSSE41())
11229 return SDValue();
11230
Nate Begemanb65c1752010-12-17 22:55:37 +000011231 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
11232 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
11233 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000011234 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000011235 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
11236 }
11237 }
11238 }
11239
11240 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000011241 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11242 std::swap(N0, N1);
11243 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11244 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011245 if (!N0.hasOneUse() || !N1.hasOneUse())
11246 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011247
11248 SDValue ShAmt0 = N0.getOperand(1);
11249 if (ShAmt0.getValueType() != MVT::i8)
11250 return SDValue();
11251 SDValue ShAmt1 = N1.getOperand(1);
11252 if (ShAmt1.getValueType() != MVT::i8)
11253 return SDValue();
11254 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11255 ShAmt0 = ShAmt0.getOperand(0);
11256 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11257 ShAmt1 = ShAmt1.getOperand(0);
11258
11259 DebugLoc DL = N->getDebugLoc();
11260 unsigned Opc = X86ISD::SHLD;
11261 SDValue Op0 = N0.getOperand(0);
11262 SDValue Op1 = N1.getOperand(0);
11263 if (ShAmt0.getOpcode() == ISD::SUB) {
11264 Opc = X86ISD::SHRD;
11265 std::swap(Op0, Op1);
11266 std::swap(ShAmt0, ShAmt1);
11267 }
11268
Evan Cheng8b1190a2010-04-28 01:18:01 +000011269 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011270 if (ShAmt1.getOpcode() == ISD::SUB) {
11271 SDValue Sum = ShAmt1.getOperand(0);
11272 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011273 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11274 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11275 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11276 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011277 return DAG.getNode(Opc, DL, VT,
11278 Op0, Op1,
11279 DAG.getNode(ISD::TRUNCATE, DL,
11280 MVT::i8, ShAmt0));
11281 }
11282 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11283 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11284 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011285 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011286 return DAG.getNode(Opc, DL, VT,
11287 N0.getOperand(0), N1.getOperand(0),
11288 DAG.getNode(ISD::TRUNCATE, DL,
11289 MVT::i8, ShAmt0));
11290 }
Nate Begemanb65c1752010-12-17 22:55:37 +000011291
Evan Cheng760d1942010-01-04 21:22:48 +000011292 return SDValue();
11293}
11294
Chris Lattner149a4e52008-02-22 02:09:43 +000011295/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011296static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011297 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011298 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11299 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011300 // A preferable solution to the general problem is to figure out the right
11301 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011302
11303 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011304 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011305 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011306 if (VT.getSizeInBits() != 64)
11307 return SDValue();
11308
Devang Patel578efa92009-06-05 21:57:13 +000011309 const Function *F = DAG.getMachineFunction().getFunction();
11310 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011311 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011312 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011313 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011314 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011315 isa<LoadSDNode>(St->getValue()) &&
11316 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11317 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011318 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011319 LoadSDNode *Ld = 0;
11320 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011321 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011322 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011323 // Must be a store of a load. We currently handle two cases: the load
11324 // is a direct child, and it's under an intervening TokenFactor. It is
11325 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011326 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011327 Ld = cast<LoadSDNode>(St->getChain());
11328 else if (St->getValue().hasOneUse() &&
11329 ChainVal->getOpcode() == ISD::TokenFactor) {
11330 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011331 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011332 TokenFactorIndex = i;
11333 Ld = cast<LoadSDNode>(St->getValue());
11334 } else
11335 Ops.push_back(ChainVal->getOperand(i));
11336 }
11337 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011338
Evan Cheng536e6672009-03-12 05:59:15 +000011339 if (!Ld || !ISD::isNormalLoad(Ld))
11340 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011341
Evan Cheng536e6672009-03-12 05:59:15 +000011342 // If this is not the MMX case, i.e. we are just turning i64 load/store
11343 // into f64 load/store, avoid the transformation if there are multiple
11344 // uses of the loaded value.
11345 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11346 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011347
Evan Cheng536e6672009-03-12 05:59:15 +000011348 DebugLoc LdDL = Ld->getDebugLoc();
11349 DebugLoc StDL = N->getDebugLoc();
11350 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11351 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11352 // pair instead.
11353 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011354 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011355 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11356 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011357 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011358 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011359 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011360 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011361 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011362 Ops.size());
11363 }
Evan Cheng536e6672009-03-12 05:59:15 +000011364 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011365 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011366 St->isVolatile(), St->isNonTemporal(),
11367 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011368 }
Evan Cheng536e6672009-03-12 05:59:15 +000011369
11370 // Otherwise, lower to two pairs of 32-bit loads / stores.
11371 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011372 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11373 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011374
Owen Anderson825b72b2009-08-11 20:47:22 +000011375 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011376 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011377 Ld->isVolatile(), Ld->isNonTemporal(),
11378 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011379 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011380 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011381 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011382 MinAlign(Ld->getAlignment(), 4));
11383
11384 SDValue NewChain = LoLd.getValue(1);
11385 if (TokenFactorIndex != -1) {
11386 Ops.push_back(LoLd);
11387 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011388 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011389 Ops.size());
11390 }
11391
11392 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011393 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11394 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011395
11396 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011397 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011398 St->isVolatile(), St->isNonTemporal(),
11399 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011400 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011401 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011402 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011403 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011404 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011405 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011406 }
Dan Gohman475871a2008-07-27 21:46:04 +000011407 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011408}
11409
Chris Lattner6cf73262008-01-25 06:14:17 +000011410/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11411/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011412static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011413 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11414 // F[X]OR(0.0, x) -> x
11415 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011416 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11417 if (C->getValueAPF().isPosZero())
11418 return N->getOperand(1);
11419 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11420 if (C->getValueAPF().isPosZero())
11421 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011422 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011423}
11424
11425/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011426static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011427 // FAND(0.0, x) -> 0.0
11428 // FAND(x, 0.0) -> 0.0
11429 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11430 if (C->getValueAPF().isPosZero())
11431 return N->getOperand(0);
11432 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11433 if (C->getValueAPF().isPosZero())
11434 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011435 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011436}
11437
Dan Gohmane5af2d32009-01-29 01:59:02 +000011438static SDValue PerformBTCombine(SDNode *N,
11439 SelectionDAG &DAG,
11440 TargetLowering::DAGCombinerInfo &DCI) {
11441 // BT ignores high bits in the bit index operand.
11442 SDValue Op1 = N->getOperand(1);
11443 if (Op1.hasOneUse()) {
11444 unsigned BitWidth = Op1.getValueSizeInBits();
11445 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11446 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011447 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11448 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011449 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011450 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11451 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11452 DCI.CommitTargetLoweringOpt(TLO);
11453 }
11454 return SDValue();
11455}
Chris Lattner83e6c992006-10-04 06:57:07 +000011456
Eli Friedman7a5e5552009-06-07 06:52:44 +000011457static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11458 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011459 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011460 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011461 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011462 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011463 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011464 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011465 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011466 }
11467 return SDValue();
11468}
11469
Evan Cheng2e489c42009-12-16 00:53:11 +000011470static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11471 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11472 // (and (i32 x86isd::setcc_carry), 1)
11473 // This eliminates the zext. This transformation is necessary because
11474 // ISD::SETCC is always legalized to i8.
11475 DebugLoc dl = N->getDebugLoc();
11476 SDValue N0 = N->getOperand(0);
11477 EVT VT = N->getValueType(0);
11478 if (N0.getOpcode() == ISD::AND &&
11479 N0.hasOneUse() &&
11480 N0.getOperand(0).hasOneUse()) {
11481 SDValue N00 = N0.getOperand(0);
11482 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11483 return SDValue();
11484 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11485 if (!C || C->getZExtValue() != 1)
11486 return SDValue();
11487 return DAG.getNode(ISD::AND, dl, VT,
11488 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11489 N00.getOperand(0), N00.getOperand(1)),
11490 DAG.getConstant(1, VT));
11491 }
11492
11493 return SDValue();
11494}
11495
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011496// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
11497static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
11498 unsigned X86CC = N->getConstantOperandVal(0);
11499 SDValue EFLAG = N->getOperand(1);
11500 DebugLoc DL = N->getDebugLoc();
11501
11502 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
11503 // a zext and produces an all-ones bit which is more useful than 0/1 in some
11504 // cases.
11505 if (X86CC == X86::COND_B)
11506 return DAG.getNode(ISD::AND, DL, MVT::i8,
11507 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
11508 DAG.getConstant(X86CC, MVT::i8), EFLAG),
11509 DAG.getConstant(1, MVT::i8));
11510
11511 return SDValue();
11512}
Chris Lattner23a01992010-12-20 01:37:09 +000011513
11514// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
11515static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
11516 X86TargetLowering::DAGCombinerInfo &DCI) {
11517 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
11518 // the result is either zero or one (depending on the input carry bit).
11519 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
11520 if (X86::isZeroNode(N->getOperand(0)) &&
11521 X86::isZeroNode(N->getOperand(1)) &&
11522 // We don't have a good way to replace an EFLAGS use, so only do this when
11523 // dead right now.
11524 SDValue(N, 1).use_empty()) {
11525 DebugLoc DL = N->getDebugLoc();
11526 EVT VT = N->getValueType(0);
11527 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
11528 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
11529 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
11530 DAG.getConstant(X86::COND_B,MVT::i8),
11531 N->getOperand(2)),
11532 DAG.getConstant(1, VT));
11533 return DCI.CombineTo(N, Res1, CarryOut);
11534 }
11535
11536 return SDValue();
11537}
11538
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011539// fold (add Y, (sete X, 0)) -> adc 0, Y
11540// (add Y, (setne X, 0)) -> sbb -1, Y
11541// (sub (sete X, 0), Y) -> sbb 0, Y
11542// (sub (setne X, 0), Y) -> adc -1, Y
11543static SDValue OptimizeConditonalInDecrement(SDNode *N, SelectionDAG &DAG) {
11544 DebugLoc DL = N->getDebugLoc();
11545
11546 // Look through ZExts.
11547 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
11548 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
11549 return SDValue();
11550
11551 SDValue SetCC = Ext.getOperand(0);
11552 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
11553 return SDValue();
11554
11555 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
11556 if (CC != X86::COND_E && CC != X86::COND_NE)
11557 return SDValue();
11558
11559 SDValue Cmp = SetCC.getOperand(1);
11560 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
11561 !X86::isZeroNode(Cmp.getOperand(1)))
11562 return SDValue();
11563
11564 SDValue CmpOp0 = Cmp.getOperand(0);
11565 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
11566 DAG.getConstant(1, CmpOp0.getValueType()));
11567
11568 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
11569 if (CC == X86::COND_NE)
11570 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
11571 DL, OtherVal.getValueType(), OtherVal,
11572 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
11573 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
11574 DL, OtherVal.getValueType(), OtherVal,
11575 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
11576}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011577
Dan Gohman475871a2008-07-27 21:46:04 +000011578SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011579 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011580 SelectionDAG &DAG = DCI.DAG;
11581 switch (N->getOpcode()) {
11582 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011583 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011584 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011585 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011586 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000011587 case ISD::ADD:
11588 case ISD::SUB: return OptimizeConditonalInDecrement(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000011589 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011590 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011591 case ISD::SHL:
11592 case ISD::SRA:
11593 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000011594 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011595 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011596 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011597 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011598 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11599 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011600 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011601 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011602 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000011603 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011604 case X86ISD::SHUFPS: // Handle all target specific shuffles
11605 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011606 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011607 case X86ISD::PUNPCKHBW:
11608 case X86ISD::PUNPCKHWD:
11609 case X86ISD::PUNPCKHDQ:
11610 case X86ISD::PUNPCKHQDQ:
11611 case X86ISD::UNPCKHPS:
11612 case X86ISD::UNPCKHPD:
11613 case X86ISD::PUNPCKLBW:
11614 case X86ISD::PUNPCKLWD:
11615 case X86ISD::PUNPCKLDQ:
11616 case X86ISD::PUNPCKLQDQ:
11617 case X86ISD::UNPCKLPS:
11618 case X86ISD::UNPCKLPD:
11619 case X86ISD::MOVHLPS:
11620 case X86ISD::MOVLHPS:
11621 case X86ISD::PSHUFD:
11622 case X86ISD::PSHUFHW:
11623 case X86ISD::PSHUFLW:
11624 case X86ISD::MOVSS:
11625 case X86ISD::MOVSD:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011626 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011627 }
11628
Dan Gohman475871a2008-07-27 21:46:04 +000011629 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011630}
11631
Evan Chenge5b51ac2010-04-17 06:13:15 +000011632/// isTypeDesirableForOp - Return true if the target has native support for
11633/// the specified value type and it is 'desirable' to use the type for the
11634/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11635/// instruction encodings are longer and some i16 instructions are slow.
11636bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11637 if (!isTypeLegal(VT))
11638 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011639 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011640 return true;
11641
11642 switch (Opc) {
11643 default:
11644 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011645 case ISD::LOAD:
11646 case ISD::SIGN_EXTEND:
11647 case ISD::ZERO_EXTEND:
11648 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011649 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011650 case ISD::SRL:
11651 case ISD::SUB:
11652 case ISD::ADD:
11653 case ISD::MUL:
11654 case ISD::AND:
11655 case ISD::OR:
11656 case ISD::XOR:
11657 return false;
11658 }
11659}
11660
11661/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011662/// beneficial for dag combiner to promote the specified node. If true, it
11663/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011664bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011665 EVT VT = Op.getValueType();
11666 if (VT != MVT::i16)
11667 return false;
11668
Evan Cheng4c26e932010-04-19 19:29:22 +000011669 bool Promote = false;
11670 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011671 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011672 default: break;
11673 case ISD::LOAD: {
11674 LoadSDNode *LD = cast<LoadSDNode>(Op);
11675 // If the non-extending load has a single use and it's not live out, then it
11676 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011677 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11678 Op.hasOneUse()*/) {
11679 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11680 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11681 // The only case where we'd want to promote LOAD (rather then it being
11682 // promoted as an operand is when it's only use is liveout.
11683 if (UI->getOpcode() != ISD::CopyToReg)
11684 return false;
11685 }
11686 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011687 Promote = true;
11688 break;
11689 }
11690 case ISD::SIGN_EXTEND:
11691 case ISD::ZERO_EXTEND:
11692 case ISD::ANY_EXTEND:
11693 Promote = true;
11694 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011695 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011696 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011697 SDValue N0 = Op.getOperand(0);
11698 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011699 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011700 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011701 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011702 break;
11703 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011704 case ISD::ADD:
11705 case ISD::MUL:
11706 case ISD::AND:
11707 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011708 case ISD::XOR:
11709 Commute = true;
11710 // fallthrough
11711 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011712 SDValue N0 = Op.getOperand(0);
11713 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011714 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011715 return false;
11716 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011717 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011718 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011719 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011720 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011721 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011722 }
11723 }
11724
11725 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011726 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011727}
11728
Evan Cheng60c07e12006-07-05 22:17:51 +000011729//===----------------------------------------------------------------------===//
11730// X86 Inline Assembly Support
11731//===----------------------------------------------------------------------===//
11732
Chris Lattnerb8105652009-07-20 17:51:36 +000011733bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11734 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000011735
11736 std::string AsmStr = IA->getAsmString();
11737
11738 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011739 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011740 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011741
11742 switch (AsmPieces.size()) {
11743 default: return false;
11744 case 1:
11745 AsmStr = AsmPieces[0];
11746 AsmPieces.clear();
11747 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11748
Evan Cheng55d42002011-01-08 01:24:27 +000011749 // FIXME: this should verify that we are targetting a 486 or better. If not,
11750 // we will turn this bswap into something that will be lowered to logical ops
11751 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11752 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000011753 // bswap $0
11754 if (AsmPieces.size() == 2 &&
11755 (AsmPieces[0] == "bswap" ||
11756 AsmPieces[0] == "bswapq" ||
11757 AsmPieces[0] == "bswapl") &&
11758 (AsmPieces[1] == "$0" ||
11759 AsmPieces[1] == "${0:q}")) {
11760 // No need to check constraints, nothing other than the equivalent of
11761 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000011762 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11763 if (!Ty || Ty->getBitWidth() % 16 != 0)
11764 return false;
11765 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000011766 }
11767 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011768 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011769 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011770 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011771 AsmPieces[1] == "$$8," &&
11772 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011773 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11774 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000011775 const std::string &ConstraintsStr = IA->getConstraintString();
11776 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011777 std::sort(AsmPieces.begin(), AsmPieces.end());
11778 if (AsmPieces.size() == 4 &&
11779 AsmPieces[0] == "~{cc}" &&
11780 AsmPieces[1] == "~{dirflag}" &&
11781 AsmPieces[2] == "~{flags}" &&
11782 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000011783 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11784 if (!Ty || Ty->getBitWidth() % 16 != 0)
11785 return false;
11786 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000011787 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011788 }
11789 break;
11790 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011791 if (CI->getType()->isIntegerTy(32) &&
11792 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11793 SmallVector<StringRef, 4> Words;
11794 SplitString(AsmPieces[0], Words, " \t,");
11795 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11796 Words[2] == "${0:w}") {
11797 Words.clear();
11798 SplitString(AsmPieces[1], Words, " \t,");
11799 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11800 Words[2] == "$0") {
11801 Words.clear();
11802 SplitString(AsmPieces[2], Words, " \t,");
11803 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11804 Words[2] == "${0:w}") {
11805 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000011806 const std::string &ConstraintsStr = IA->getConstraintString();
11807 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000011808 std::sort(AsmPieces.begin(), AsmPieces.end());
11809 if (AsmPieces.size() == 4 &&
11810 AsmPieces[0] == "~{cc}" &&
11811 AsmPieces[1] == "~{dirflag}" &&
11812 AsmPieces[2] == "~{flags}" &&
11813 AsmPieces[3] == "~{fpsr}") {
Evan Cheng55d42002011-01-08 01:24:27 +000011814 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11815 if (!Ty || Ty->getBitWidth() % 16 != 0)
11816 return false;
11817 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000011818 }
11819 }
11820 }
11821 }
11822 }
Evan Cheng55d42002011-01-08 01:24:27 +000011823
11824 if (CI->getType()->isIntegerTy(64)) {
11825 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
11826 if (Constraints.size() >= 2 &&
11827 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11828 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11829 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
11830 SmallVector<StringRef, 4> Words;
11831 SplitString(AsmPieces[0], Words, " \t");
11832 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000011833 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000011834 SplitString(AsmPieces[1], Words, " \t");
11835 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11836 Words.clear();
11837 SplitString(AsmPieces[2], Words, " \t,");
11838 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11839 Words[2] == "%edx") {
11840 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11841 if (!Ty || Ty->getBitWidth() % 16 != 0)
11842 return false;
11843 return IntrinsicLowering::LowerToByteSwap(CI);
11844 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011845 }
11846 }
11847 }
11848 }
11849 break;
11850 }
11851 return false;
11852}
11853
11854
11855
Chris Lattnerf4dff842006-07-11 02:54:03 +000011856/// getConstraintType - Given a constraint letter, return the type of
11857/// constraint it is for this target.
11858X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011859X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11860 if (Constraint.size() == 1) {
11861 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011862 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011863 case 'q':
11864 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011865 case 'f':
11866 case 't':
11867 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011868 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011869 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011870 case 'Y':
11871 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011872 case 'a':
11873 case 'b':
11874 case 'c':
11875 case 'd':
11876 case 'S':
11877 case 'D':
11878 case 'A':
11879 return C_Register;
11880 case 'I':
11881 case 'J':
11882 case 'K':
11883 case 'L':
11884 case 'M':
11885 case 'N':
11886 case 'G':
11887 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011888 case 'e':
11889 case 'Z':
11890 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011891 default:
11892 break;
11893 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011894 }
Chris Lattner4234f572007-03-25 02:14:49 +000011895 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011896}
11897
John Thompson44ab89e2010-10-29 17:29:13 +000011898/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011899/// This object must already have been set up with the operand type
11900/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011901TargetLowering::ConstraintWeight
11902 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011903 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011904 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011905 Value *CallOperandVal = info.CallOperandVal;
11906 // If we don't have a value, we can't do a match,
11907 // but allow it at the lowest weight.
11908 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011909 return CW_Default;
11910 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011911 // Look at the constraint type.
11912 switch (*constraint) {
11913 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011914 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11915 case 'R':
11916 case 'q':
11917 case 'Q':
11918 case 'a':
11919 case 'b':
11920 case 'c':
11921 case 'd':
11922 case 'S':
11923 case 'D':
11924 case 'A':
11925 if (CallOperandVal->getType()->isIntegerTy())
11926 weight = CW_SpecificReg;
11927 break;
11928 case 'f':
11929 case 't':
11930 case 'u':
11931 if (type->isFloatingPointTy())
11932 weight = CW_SpecificReg;
11933 break;
11934 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000011935 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000011936 weight = CW_SpecificReg;
11937 break;
11938 case 'x':
11939 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000011940 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000011941 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011942 break;
11943 case 'I':
11944 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11945 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011946 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011947 }
11948 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011949 case 'J':
11950 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11951 if (C->getZExtValue() <= 63)
11952 weight = CW_Constant;
11953 }
11954 break;
11955 case 'K':
11956 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11957 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11958 weight = CW_Constant;
11959 }
11960 break;
11961 case 'L':
11962 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11963 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11964 weight = CW_Constant;
11965 }
11966 break;
11967 case 'M':
11968 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11969 if (C->getZExtValue() <= 3)
11970 weight = CW_Constant;
11971 }
11972 break;
11973 case 'N':
11974 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11975 if (C->getZExtValue() <= 0xff)
11976 weight = CW_Constant;
11977 }
11978 break;
11979 case 'G':
11980 case 'C':
11981 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11982 weight = CW_Constant;
11983 }
11984 break;
11985 case 'e':
11986 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11987 if ((C->getSExtValue() >= -0x80000000LL) &&
11988 (C->getSExtValue() <= 0x7fffffffLL))
11989 weight = CW_Constant;
11990 }
11991 break;
11992 case 'Z':
11993 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11994 if (C->getZExtValue() <= 0xffffffff)
11995 weight = CW_Constant;
11996 }
11997 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011998 }
11999 return weight;
12000}
12001
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012002/// LowerXConstraint - try to replace an X constraint, which matches anything,
12003/// with another that has more specific requirements based on the type of the
12004/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000012005const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000012006LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000012007 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
12008 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000012009 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012010 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000012011 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012012 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000012013 return "x";
12014 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012015
Chris Lattner5e764232008-04-26 23:02:14 +000012016 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000012017}
12018
Chris Lattner48884cd2007-08-25 00:47:38 +000012019/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
12020/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000012021void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000012022 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000012023 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000012024 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012025 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000012026
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012027 switch (Constraint) {
12028 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000012029 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000012030 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012031 if (C->getZExtValue() <= 31) {
12032 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012033 break;
12034 }
Devang Patel84f7fd22007-03-17 00:13:28 +000012035 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012036 return;
Evan Cheng364091e2008-09-22 23:57:37 +000012037 case 'J':
12038 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012039 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000012040 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12041 break;
12042 }
12043 }
12044 return;
12045 case 'K':
12046 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000012047 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000012048 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12049 break;
12050 }
12051 }
12052 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000012053 case 'N':
12054 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000012055 if (C->getZExtValue() <= 255) {
12056 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000012057 break;
12058 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000012059 }
Chris Lattner48884cd2007-08-25 00:47:38 +000012060 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000012061 case 'e': {
12062 // 32-bit signed value
12063 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012064 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12065 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012066 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012067 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000012068 break;
12069 }
12070 // FIXME gcc accepts some relocatable values here too, but only in certain
12071 // memory models; it's complicated.
12072 }
12073 return;
12074 }
12075 case 'Z': {
12076 // 32-bit unsigned value
12077 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000012078 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
12079 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012080 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
12081 break;
12082 }
12083 }
12084 // FIXME gcc accepts some relocatable values here too, but only in certain
12085 // memory models; it's complicated.
12086 return;
12087 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012088 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012089 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000012090 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000012091 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000012092 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000012093 break;
12094 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012095
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012096 // In any sort of PIC mode addresses need to be computed at runtime by
12097 // adding in a register or some sort of table lookup. These can't
12098 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000012099 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000012100 return;
12101
Chris Lattnerdc43a882007-05-03 16:52:29 +000012102 // If we are in non-pic codegen mode, we allow the address of a global (with
12103 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000012104 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012105 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000012106
Chris Lattner49921962009-05-08 18:23:14 +000012107 // Match either (GA), (GA+C), (GA+C1+C2), etc.
12108 while (1) {
12109 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
12110 Offset += GA->getOffset();
12111 break;
12112 } else if (Op.getOpcode() == ISD::ADD) {
12113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12114 Offset += C->getZExtValue();
12115 Op = Op.getOperand(0);
12116 continue;
12117 }
12118 } else if (Op.getOpcode() == ISD::SUB) {
12119 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
12120 Offset += -C->getZExtValue();
12121 Op = Op.getOperand(0);
12122 continue;
12123 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012124 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012125
Chris Lattner49921962009-05-08 18:23:14 +000012126 // Otherwise, this isn't something we can handle, reject it.
12127 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000012128 }
Eric Christopherfd179292009-08-27 18:07:15 +000012129
Dan Gohman46510a72010-04-15 01:51:59 +000012130 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012131 // If we require an extra load to get this address, as in PIC mode, we
12132 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000012133 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
12134 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000012135 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000012136
Devang Patel0d881da2010-07-06 22:08:15 +000012137 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
12138 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000012139 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012140 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000012141 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012142
Gabor Greifba36cb52008-08-28 21:40:38 +000012143 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000012144 Ops.push_back(Result);
12145 return;
12146 }
Dale Johannesen1784d162010-06-25 21:55:36 +000012147 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000012148}
12149
Chris Lattner259e97c2006-01-31 19:43:35 +000012150std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000012151getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012152 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000012153 if (Constraint.size() == 1) {
12154 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000012155 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000012156 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000012157 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
12158 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012159 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012160 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
12161 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
12162 X86::R10D,X86::R11D,X86::R12D,
12163 X86::R13D,X86::R14D,X86::R15D,
12164 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012165 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012166 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
12167 X86::SI, X86::DI, X86::R8W,X86::R9W,
12168 X86::R10W,X86::R11W,X86::R12W,
12169 X86::R13W,X86::R14W,X86::R15W,
12170 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012171 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012172 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
12173 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
12174 X86::R10B,X86::R11B,X86::R12B,
12175 X86::R13B,X86::R14B,X86::R15B,
12176 X86::BPL, X86::SPL, 0);
12177
Owen Anderson825b72b2009-08-11 20:47:22 +000012178 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000012179 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
12180 X86::RSI, X86::RDI, X86::R8, X86::R9,
12181 X86::R10, X86::R11, X86::R12,
12182 X86::R13, X86::R14, X86::R15,
12183 X86::RBP, X86::RSP, 0);
12184
12185 break;
12186 }
Eric Christopherfd179292009-08-27 18:07:15 +000012187 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000012188 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012189 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012190 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012191 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000012192 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012193 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000012194 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012195 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000012196 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
12197 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000012198 }
12199 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012200
Chris Lattner1efa40f2006-02-22 00:56:39 +000012201 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000012202}
Chris Lattnerf76d1802006-07-31 23:26:50 +000012203
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012204std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000012205X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000012206 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000012207 // First, see if this is a constraint that directly corresponds to an LLVM
12208 // register class.
12209 if (Constraint.size() == 1) {
12210 // GCC Constraint Letters
12211 switch (Constraint[0]) {
12212 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012213 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000012214 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000012215 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000012216 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012217 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000012218 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012219 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000012220 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000012221 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000012222 case 'R': // LEGACY_REGS
12223 if (VT == MVT::i8)
12224 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
12225 if (VT == MVT::i16)
12226 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
12227 if (VT == MVT::i32 || !Subtarget->is64Bit())
12228 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
12229 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012230 case 'f': // FP Stack registers.
12231 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
12232 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000012233 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012234 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012235 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000012236 return std::make_pair(0U, X86::RFP64RegisterClass);
12237 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000012238 case 'y': // MMX_REGS if MMX allowed.
12239 if (!Subtarget->hasMMX()) break;
12240 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012241 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012242 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000012243 // FALL THROUGH.
12244 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000012245 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012246
Owen Anderson825b72b2009-08-11 20:47:22 +000012247 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000012248 default: break;
12249 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012250 case MVT::f32:
12251 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000012252 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000012253 case MVT::f64:
12254 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000012255 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000012256 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000012257 case MVT::v16i8:
12258 case MVT::v8i16:
12259 case MVT::v4i32:
12260 case MVT::v2i64:
12261 case MVT::v4f32:
12262 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000012263 return std::make_pair(0U, X86::VR128RegisterClass);
12264 }
Chris Lattnerad043e82007-04-09 05:11:28 +000012265 break;
12266 }
12267 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012268
Chris Lattnerf76d1802006-07-31 23:26:50 +000012269 // Use the default implementation in TargetLowering to convert the register
12270 // constraint into a member of a register class.
12271 std::pair<unsigned, const TargetRegisterClass*> Res;
12272 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000012273
12274 // Not found as a standard register?
12275 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012276 // Map st(0) -> st(7) -> ST0
12277 if (Constraint.size() == 7 && Constraint[0] == '{' &&
12278 tolower(Constraint[1]) == 's' &&
12279 tolower(Constraint[2]) == 't' &&
12280 Constraint[3] == '(' &&
12281 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
12282 Constraint[5] == ')' &&
12283 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000012284
Chris Lattner56d77c72009-09-13 22:41:48 +000012285 Res.first = X86::ST0+Constraint[4]-'0';
12286 Res.second = X86::RFP80RegisterClass;
12287 return Res;
12288 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012289
Chris Lattner56d77c72009-09-13 22:41:48 +000012290 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012291 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000012292 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000012293 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012294 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000012295 }
Chris Lattner56d77c72009-09-13 22:41:48 +000012296
12297 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000012298 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000012299 Res.first = X86::EFLAGS;
12300 Res.second = X86::CCRRegisterClass;
12301 return Res;
12302 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012303
Dale Johannesen330169f2008-11-13 21:52:36 +000012304 // 'A' means EAX + EDX.
12305 if (Constraint == "A") {
12306 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012307 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012308 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012309 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012310 return Res;
12311 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012312
Chris Lattnerf76d1802006-07-31 23:26:50 +000012313 // Otherwise, check to see if this is a register class of the wrong value
12314 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12315 // turn into {ax},{dx}.
12316 if (Res.second->hasType(VT))
12317 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012318
Chris Lattnerf76d1802006-07-31 23:26:50 +000012319 // All of the single-register GCC register classes map their values onto
12320 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12321 // really want an 8-bit or 32-bit register, map to the appropriate register
12322 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012323 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012324 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012325 unsigned DestReg = 0;
12326 switch (Res.first) {
12327 default: break;
12328 case X86::AX: DestReg = X86::AL; break;
12329 case X86::DX: DestReg = X86::DL; break;
12330 case X86::CX: DestReg = X86::CL; break;
12331 case X86::BX: DestReg = X86::BL; break;
12332 }
12333 if (DestReg) {
12334 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012335 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012336 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012337 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012338 unsigned DestReg = 0;
12339 switch (Res.first) {
12340 default: break;
12341 case X86::AX: DestReg = X86::EAX; break;
12342 case X86::DX: DestReg = X86::EDX; break;
12343 case X86::CX: DestReg = X86::ECX; break;
12344 case X86::BX: DestReg = X86::EBX; break;
12345 case X86::SI: DestReg = X86::ESI; break;
12346 case X86::DI: DestReg = X86::EDI; break;
12347 case X86::BP: DestReg = X86::EBP; break;
12348 case X86::SP: DestReg = X86::ESP; break;
12349 }
12350 if (DestReg) {
12351 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012352 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012353 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012354 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012355 unsigned DestReg = 0;
12356 switch (Res.first) {
12357 default: break;
12358 case X86::AX: DestReg = X86::RAX; break;
12359 case X86::DX: DestReg = X86::RDX; break;
12360 case X86::CX: DestReg = X86::RCX; break;
12361 case X86::BX: DestReg = X86::RBX; break;
12362 case X86::SI: DestReg = X86::RSI; break;
12363 case X86::DI: DestReg = X86::RDI; break;
12364 case X86::BP: DestReg = X86::RBP; break;
12365 case X86::SP: DestReg = X86::RSP; break;
12366 }
12367 if (DestReg) {
12368 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012369 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012370 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012371 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012372 } else if (Res.second == X86::FR32RegisterClass ||
12373 Res.second == X86::FR64RegisterClass ||
12374 Res.second == X86::VR128RegisterClass) {
12375 // Handle references to XMM physical registers that got mapped into the
12376 // wrong class. This can happen with constraints like {xmm0} where the
12377 // target independent register mapper will just pick the first match it can
12378 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012379 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012380 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012381 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012382 Res.second = X86::FR64RegisterClass;
12383 else if (X86::VR128RegisterClass->hasType(VT))
12384 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012385 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012386
Chris Lattnerf76d1802006-07-31 23:26:50 +000012387 return Res;
12388}