blob: ac7c165d4cfb8a9246817e30caeec87f2edbb805 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Jim Grosbachb35ad412010-10-13 19:56:10 +0000302// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
303def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
304 int32_t v = (int32_t)N->getZExtValue();
305 return v == 8 || v == 16 || v == 24; }]> {
306 string EncoderMethod = "getRotImmOpValue";
307}
308
Bob Wilson22f5dc72010-08-16 18:27:34 +0000309// shift_imm: An integer that encodes a shift amount and the type of shift
310// (currently either asr or lsl) using the same encoding used for the
311// immediates in so_reg operands.
312def shift_imm : Operand<i32> {
313 let PrintMethod = "printShiftImmOperand";
314}
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316// shifter_operand operands: so_reg and so_imm.
317def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000318 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000320 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000321 let PrintMethod = "printSORegOperand";
322 let MIOperandInfo = (ops GPR, GPR, i32imm);
323}
324
325// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
326// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
327// represented in the imm field in the same 12-bit form that they are encoded
328// into so_imm instructions: the 8-bit immediate is the least significant bits
329// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000330def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000331 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000332 let PrintMethod = "printSOImmOperand";
333}
334
Evan Chengc70d1842007-03-20 08:11:30 +0000335// Break so_imm's up into two pieces. This handles immediates with up to 16
336// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
337// get the first/second pieces.
338def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000339 PatLeaf<(imm), [{
340 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
341 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000342 let PrintMethod = "printSOImm2PartOperand";
343}
344
345def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000346 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000348}]>;
349
350def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000351 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000353}]>;
354
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000355def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
357 }]> {
358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_neg_imm2part_1 : SDNodeXForm<imm, [{
362 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
363 return CurDAG->getTargetConstant(V, MVT::i32);
364}]>;
365
366def so_neg_imm2part_2 : SDNodeXForm<imm, [{
367 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
368 return CurDAG->getTargetConstant(V, MVT::i32);
369}]>;
370
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000371/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
372def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
373 return (int32_t)N->getZExtValue() < 32;
374}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000376/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
377def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
378 return (int32_t)N->getZExtValue() < 32;
379}]> {
380 string EncoderMethod = "getImmMinusOneOpValue";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// Define ARM specific addressing modes.
384
Jim Grosbach3e556122010-10-26 22:37:02 +0000385
386// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000387//
Jim Grosbach3e556122010-10-26 22:37:02 +0000388def addrmode_imm12 : Operand<i32>,
389 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
390
391 string EncoderMethod = "getAddrModeImm12OpValue";
392 let PrintMethod = "printAddrModeImm12Operand";
393 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000394}
Jim Grosbach3e556122010-10-26 22:37:02 +0000395// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000396//
Jim Grosbach3e556122010-10-26 22:37:02 +0000397def ldst_so_reg : Operand<i32>,
398 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
399 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000400 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000401 let PrintMethod = "printAddrMode2Operand";
402 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
403}
404
Jim Grosbach3e556122010-10-26 22:37:02 +0000405// addrmode2 := reg +/- imm12
406// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000407//
408def addrmode2 : Operand<i32>,
409 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
410 let PrintMethod = "printAddrMode2Operand";
411 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
412}
413
414def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000415 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
416 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printAddrMode2OffsetOperand";
418 let MIOperandInfo = (ops GPR, i32imm);
419}
420
421// addrmode3 := reg +/- reg
422// addrmode3 := reg +/- imm8
423//
424def addrmode3 : Operand<i32>,
425 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
426 let PrintMethod = "printAddrMode3Operand";
427 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
428}
429
430def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000431 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
432 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000433 let PrintMethod = "printAddrMode3OffsetOperand";
434 let MIOperandInfo = (ops GPR, i32imm);
435}
436
437// addrmode4 := reg, <mode|W>
438//
439def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000440 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000441 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000442 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
444
445// addrmode5 := reg +/- imm8*4
446//
447def addrmode5 : Operand<i32>,
448 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
449 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000450 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000451}
452
Bob Wilson8b024a52009-07-01 23:16:05 +0000453// addrmode6 := reg with optional writeback
454//
455def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000456 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000457 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000458 let MIOperandInfo = (ops GPR:$addr, i32imm);
459}
460
461def am6offset : Operand<i32> {
462 let PrintMethod = "printAddrMode6OffsetOperand";
463 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000464}
465
Evan Chenga8e29892007-01-19 07:51:42 +0000466// addrmodepc := pc + reg
467//
468def addrmodepc : Operand<i32>,
469 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
470 let PrintMethod = "printAddrModePCOperand";
471 let MIOperandInfo = (ops GPR, i32imm);
472}
473
Bob Wilson4f38b382009-08-21 21:58:55 +0000474def nohash_imm : Operand<i32> {
475 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000476}
477
Evan Chenga8e29892007-01-19 07:51:42 +0000478//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000479
Evan Cheng37f25d92008-08-28 23:39:26 +0000480include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000481
482//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000483// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000484//
485
Evan Cheng3924f782008-08-29 07:36:24 +0000486/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000487/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000488multiclass AsI1_bin_irs<bits<4> opcod, string opc,
489 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
490 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000491 // The register-immediate version is re-materializable. This is useful
492 // in particular for taking the address of a local.
493 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000494 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
495 iii, opc, "\t$Rd, $Rn, $imm",
496 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
497 bits<4> Rd;
498 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000499 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000500 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000501 let Inst{15-12} = Rd;
502 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000503 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000505 }
Jim Grosbach62547262010-10-11 18:51:51 +0000506 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
507 iir, opc, "\t$Rd, $Rn, $Rm",
508 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000509 bits<4> Rd;
510 bits<4> Rn;
511 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000512 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000514 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000515 let Inst{3-0} = Rm;
516 let Inst{15-12} = Rd;
517 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000518 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000519 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
520 iis, opc, "\t$Rd, $Rn, $shift",
521 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000522 bits<4> Rd;
523 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000524 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000525 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000526 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000527 let Inst{15-12} = Rd;
528 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000529 }
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
Evan Cheng1e249e32009-06-25 20:59:23 +0000532/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000533/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000534let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000535multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
536 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
537 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000538 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
539 iii, opc, "\t$Rd, $Rn, $imm",
540 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
541 bits<4> Rd;
542 bits<4> Rn;
543 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000544 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000545 let Inst{15-12} = Rd;
546 let Inst{19-16} = Rn;
547 let Inst{11-0} = imm;
548 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000550 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
551 iir, opc, "\t$Rd, $Rn, $Rm",
552 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
553 bits<4> Rd;
554 bits<4> Rn;
555 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000556 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000557 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000558 let isCommutable = Commutable;
559 let Inst{3-0} = Rm;
560 let Inst{15-12} = Rd;
561 let Inst{19-16} = Rn;
562 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000563 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
565 iis, opc, "\t$Rd, $Rn, $shift",
566 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
567 bits<4> Rd;
568 bits<4> Rn;
569 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000571 let Inst{11-0} = shift;
572 let Inst{15-12} = Rd;
573 let Inst{19-16} = Rn;
574 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 }
Evan Cheng071a2792007-09-11 19:55:27 +0000576}
Evan Chengc85e8322007-07-05 07:13:32 +0000577}
578
579/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000580/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000581/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000582let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000583multiclass AI1_cmp_irs<bits<4> opcod, string opc,
584 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
585 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000586 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
587 opc, "\t$Rn, $imm",
588 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000589 bits<4> Rn;
590 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000592 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000593 let Inst{19-16} = Rn;
594 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000595 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000596 let Inst{20} = 1;
597 }
598 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
599 opc, "\t$Rn, $Rm",
600 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 bits<4> Rn;
602 bits<4> Rm;
603 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000604 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000605 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000606 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000607 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000608 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000609 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 }
611 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
612 opc, "\t$Rn, $shift",
613 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 bits<4> Rn;
615 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000616 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000618 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000619 let Inst{19-16} = Rn;
620 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000621 }
Evan Cheng071a2792007-09-11 19:55:27 +0000622}
Evan Chenga8e29892007-01-19 07:51:42 +0000623}
624
Evan Cheng576a3962010-09-25 00:49:35 +0000625/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000626/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000627/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000628multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000629 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
630 IIC_iEXTr, opc, "\t$Rd, $Rm",
631 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000632 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000633 bits<4> Rd;
634 bits<4> Rm;
635 let Inst{15-12} = Rd;
636 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000637 let Inst{11-10} = 0b00;
638 let Inst{19-16} = 0b1111;
639 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000640 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
641 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
642 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000643 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000644 bits<4> Rd;
645 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000646 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000647 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000648 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000649 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000650 let Inst{19-16} = 0b1111;
651 }
Evan Chenga8e29892007-01-19 07:51:42 +0000652}
653
Evan Cheng576a3962010-09-25 00:49:35 +0000654multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000655 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
656 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000657 [/* For disassembly only; pattern left blank */]>,
658 Requires<[IsARM, HasV6]> {
659 let Inst{11-10} = 0b00;
660 let Inst{19-16} = 0b1111;
661 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000662 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
663 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000664 [/* For disassembly only; pattern left blank */]>,
665 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 bits<2> rot;
667 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000668 let Inst{19-16} = 0b1111;
669 }
670}
671
Evan Cheng576a3962010-09-25 00:49:35 +0000672/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000673/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000674multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000675 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
676 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000678 Requires<[IsARM, HasV6]> {
679 let Inst{11-10} = 0b00;
680 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000681 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
682 rot_imm:$rot),
683 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
684 [(set GPR:$Rd, (opnode GPR:$Rn,
685 (rotr GPR:$Rm, rot_imm:$rot)))]>,
686 Requires<[IsARM, HasV6]> {
687 bits<4> Rn;
688 bits<2> rot;
689 let Inst{19-16} = Rn;
690 let Inst{11-10} = rot;
691 }
Evan Chenga8e29892007-01-19 07:51:42 +0000692}
693
Johnny Chen2ec5e492010-02-22 21:50:40 +0000694// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000695multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000696 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
697 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV6]> {
700 let Inst{11-10} = 0b00;
701 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000702 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
703 rot_imm:$rot),
704 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000705 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 Requires<[IsARM, HasV6]> {
707 bits<4> Rn;
708 bits<2> rot;
709 let Inst{19-16} = Rn;
710 let Inst{11-10} = rot;
711 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000712}
713
Evan Cheng62674222009-06-25 23:34:10 +0000714/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
715let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000716multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
717 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000718 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
719 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
720 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000721 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000722 bits<4> Rd;
723 bits<4> Rn;
724 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000725 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000726 let Inst{15-12} = Rd;
727 let Inst{19-16} = Rn;
728 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000729 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000730 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
731 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
732 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000733 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000734 bits<4> Rd;
735 bits<4> Rn;
736 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000737 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000739 let isCommutable = Commutable;
740 let Inst{3-0} = Rm;
741 let Inst{15-12} = Rd;
742 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000743 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000744 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
745 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
746 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000747 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 bits<4> Rd;
749 bits<4> Rn;
750 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000751 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000752 let Inst{11-0} = shift;
753 let Inst{15-12} = Rd;
754 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 }
Jim Grosbache5165492009-11-09 00:11:35 +0000756}
757// Carry setting variants
758let Defs = [CPSR] in {
759multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
760 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000761 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
762 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
763 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000764 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 bits<4> Rd;
766 bits<4> Rn;
767 bits<12> imm;
768 let Inst{15-12} = Rd;
769 let Inst{19-16} = Rn;
770 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000771 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000772 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000773 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000774 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
775 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
776 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000777 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000778 bits<4> Rd;
779 bits<4> Rn;
780 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000781 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000782 let isCommutable = Commutable;
783 let Inst{3-0} = Rm;
784 let Inst{15-12} = Rd;
785 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000786 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000787 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000788 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000789 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
790 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
791 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000792 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000793 bits<4> Rd;
794 bits<4> Rn;
795 bits<12> shift;
796 let Inst{11-0} = shift;
797 let Inst{15-12} = Rd;
798 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000799 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000800 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000801 }
Evan Cheng071a2792007-09-11 19:55:27 +0000802}
Evan Chengc85e8322007-07-05 07:13:32 +0000803}
Jim Grosbache5165492009-11-09 00:11:35 +0000804}
Evan Chengc85e8322007-07-05 07:13:32 +0000805
Jim Grosbach3e556122010-10-26 22:37:02 +0000806let canFoldAsLoad = 1, isReMaterializable = 1 in {
807multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
808 InstrItinClass iir, PatFrag opnode> {
809 // Note: We use the complex addrmode_imm12 rather than just an input
810 // GPR and a constrained immediate so that we can use this to match
811 // frame index references and avoid matching constant pool references.
Jim Grosbach28e3fe92010-10-26 23:58:04 +0000812 def i12 : AIldr1<0b010, opc22, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000813 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
814 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
815 bits<4> Rt;
816 bits<17> addr;
817 let Inst{23} = addr{12}; // U (add = ('U' == 1))
818 let Inst{19-16} = addr{16-13}; // Rn
819 let Inst{15-12} = Rt;
820 let Inst{11-0} = addr{11-0}; // imm12
821 }
Jim Grosbach28e3fe92010-10-26 23:58:04 +0000822 def rs : AIldr1<0b011, opc22, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000823 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
824 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
825 bits<4> Rt;
826 bits<17> shift;
827 let Inst{23} = shift{12}; // U (add = ('U' == 1))
828 let Inst{19-16} = shift{16-13}; // Rn
829 let Inst{11-0} = shift{11-0};
830 }
831}
832}
833
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000834//===----------------------------------------------------------------------===//
835// Instructions
836//===----------------------------------------------------------------------===//
837
Evan Chenga8e29892007-01-19 07:51:42 +0000838//===----------------------------------------------------------------------===//
839// Miscellaneous Instructions.
840//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000841
Evan Chenga8e29892007-01-19 07:51:42 +0000842/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
843/// the function. The first operand is the ID# for this instruction, the second
844/// is the index into the MachineConstantPool that this is, the third is the
845/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000846let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000847def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000848PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000849 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000850
Jim Grosbach4642ad32010-02-22 23:10:38 +0000851// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
852// from removing one half of the matched pairs. That breaks PEI, which assumes
853// these will always be in pairs, and asserts if it finds otherwise. Better way?
854let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000855def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000856PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000857 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000858
Jim Grosbach64171712010-02-16 21:07:46 +0000859def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000860PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000861 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000862}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000863
Johnny Chenf4d81052010-02-12 22:53:19 +0000864def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000865 [/* For disassembly only; pattern left blank */]>,
866 Requires<[IsARM, HasV6T2]> {
867 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000868 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000869 let Inst{7-0} = 0b00000000;
870}
871
Johnny Chenf4d81052010-02-12 22:53:19 +0000872def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
873 [/* For disassembly only; pattern left blank */]>,
874 Requires<[IsARM, HasV6T2]> {
875 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000876 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000877 let Inst{7-0} = 0b00000001;
878}
879
880def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
881 [/* For disassembly only; pattern left blank */]>,
882 Requires<[IsARM, HasV6T2]> {
883 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000884 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000885 let Inst{7-0} = 0b00000010;
886}
887
888def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
889 [/* For disassembly only; pattern left blank */]>,
890 Requires<[IsARM, HasV6T2]> {
891 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000892 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000893 let Inst{7-0} = 0b00000011;
894}
895
Johnny Chen2ec5e492010-02-22 21:50:40 +0000896def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
897 "\t$dst, $a, $b",
898 [/* For disassembly only; pattern left blank */]>,
899 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000900 bits<4> Rd;
901 bits<4> Rn;
902 bits<4> Rm;
903 let Inst{3-0} = Rm;
904 let Inst{15-12} = Rd;
905 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000906 let Inst{27-20} = 0b01101000;
907 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000908 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000909}
910
Johnny Chenf4d81052010-02-12 22:53:19 +0000911def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
912 [/* For disassembly only; pattern left blank */]>,
913 Requires<[IsARM, HasV6T2]> {
914 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000915 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000916 let Inst{7-0} = 0b00000100;
917}
918
Johnny Chenc6f7b272010-02-11 18:12:29 +0000919// The i32imm operand $val can be used by a debugger to store more information
920// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000921def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000922 [/* For disassembly only; pattern left blank */]>,
923 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000924 bits<16> val;
925 let Inst{3-0} = val{3-0};
926 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000927 let Inst{27-20} = 0b00010010;
928 let Inst{7-4} = 0b0111;
929}
930
Johnny Chenb98e1602010-02-12 18:55:33 +0000931// Change Processor State is a system instruction -- for disassembly only.
932// The singleton $opt operand contains the following information:
933// opt{4-0} = mode from Inst{4-0}
934// opt{5} = changemode from Inst{17}
935// opt{8-6} = AIF from Inst{8-6}
936// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000937// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000938def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000939 [/* For disassembly only; pattern left blank */]>,
940 Requires<[IsARM]> {
941 let Inst{31-28} = 0b1111;
942 let Inst{27-20} = 0b00010000;
943 let Inst{16} = 0;
944 let Inst{5} = 0;
945}
946
Johnny Chenb92a23f2010-02-21 04:42:01 +0000947// Preload signals the memory system of possible future data/instruction access.
948// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000949//
950// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
951// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000952multiclass APreLoad<bit data, bit read, string opc> {
953
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000954 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000955 !strconcat(opc, "\t[$base, $imm]"), []> {
956 let Inst{31-26} = 0b111101;
957 let Inst{25} = 0; // 0 for immediate form
958 let Inst{24} = data;
959 let Inst{22} = read;
960 let Inst{21-20} = 0b01;
961 }
962
963 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
964 !strconcat(opc, "\t$addr"), []> {
965 let Inst{31-26} = 0b111101;
966 let Inst{25} = 1; // 1 for register form
967 let Inst{24} = data;
968 let Inst{22} = read;
969 let Inst{21-20} = 0b01;
970 let Inst{4} = 0;
971 }
972}
973
974defm PLD : APreLoad<1, 1, "pld">;
975defm PLDW : APreLoad<1, 0, "pldw">;
976defm PLI : APreLoad<0, 1, "pli">;
977
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000978def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
979 "setend\t$end",
980 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000981 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000982 bits<1> end;
983 let Inst{31-10} = 0b1111000100000001000000;
984 let Inst{9} = end;
985 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000986}
987
Johnny Chenf4d81052010-02-12 22:53:19 +0000988def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000989 [/* For disassembly only; pattern left blank */]>,
990 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000991 bits<4> opt;
992 let Inst{27-4} = 0b001100100000111100001111;
993 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000994}
995
Johnny Chenba6e0332010-02-11 17:14:31 +0000996// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000997let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000998def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000999 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001000 Requires<[IsARM]> {
1001 let Inst{27-25} = 0b011;
1002 let Inst{24-20} = 0b11111;
1003 let Inst{7-5} = 0b111;
1004 let Inst{4} = 0b1;
1005}
1006
Evan Cheng12c3a532008-11-06 17:48:05 +00001007// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001008// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1009// classes (AXI1, et.al.) and so have encoding information and such,
1010// which is suboptimal. Once the rest of the code emitter (including
1011// JIT) is MC-ized we should look at refactoring these into true
1012// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +00001013let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001014def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001015 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001016 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001017
Evan Cheng325474e2008-01-07 23:56:57 +00001018let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001019def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001020 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001021 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001022
Evan Chengd87293c2008-11-06 08:47:38 +00001023def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001024 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001025 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1026
Evan Chengd87293c2008-11-06 08:47:38 +00001027def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001028 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001029 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1030
Evan Chengd87293c2008-11-06 08:47:38 +00001031def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001032 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001033 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1034
Evan Chengd87293c2008-11-06 08:47:38 +00001035def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001036 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001037 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1038}
Chris Lattner13c63102008-01-06 05:55:01 +00001039let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001040def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001041 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001042 [(store GPR:$src, addrmodepc:$addr)]>;
1043
Evan Chengd87293c2008-11-06 08:47:38 +00001044def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001045 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001046 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1047
Evan Chengd87293c2008-11-06 08:47:38 +00001048def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001049 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001050 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1051}
Evan Cheng12c3a532008-11-06 17:48:05 +00001052} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001053
Evan Chenge07715c2009-06-23 05:25:29 +00001054
1055// LEApcrel - Load a pc-relative address into a register without offending the
1056// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001057// FIXME: These are marked as pseudos, but they're really not(?). They're just
1058// the ADR instruction. Is this the right way to handle that? They need
1059// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001060let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001061let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001062def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001063 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001064 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001065
Jim Grosbacha967d112010-06-21 21:27:27 +00001066} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001067def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001068 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001069 Pseudo, IIC_iALUi,
1070 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001071 let Inst{25} = 1;
1072}
Evan Chenge07715c2009-06-23 05:25:29 +00001073
Evan Chenga8e29892007-01-19 07:51:42 +00001074//===----------------------------------------------------------------------===//
1075// Control Flow Instructions.
1076//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001077
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001078let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1079 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001080 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001081 "bx", "\tlr", [(ARMretflag)]>,
1082 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001083 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001084 }
1085
1086 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001087 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001088 "mov", "\tpc, lr", [(ARMretflag)]>,
1089 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001090 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001091 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001092}
Rafael Espindola27185192006-09-29 21:20:16 +00001093
Bob Wilson04ea6e52009-10-28 00:37:03 +00001094// Indirect branches
1095let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001096 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001097 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001098 [(brind GPR:$dst)]>,
1099 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001100 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001101 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001102 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001103 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001104
1105 // ARMV4 only
1106 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1107 [(brind GPR:$dst)]>,
1108 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001109 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001110 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001111 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001112 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001113}
1114
Evan Chenga8e29892007-01-19 07:51:42 +00001115// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001116// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001117let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1118 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001119 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1120 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001121 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001122 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001123 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001124
Bob Wilson54fc1242009-06-22 21:01:46 +00001125// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001126let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001127 Defs = [R0, R1, R2, R3, R12, LR,
1128 D0, D1, D2, D3, D4, D5, D6, D7,
1129 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001130 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001131 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001132 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001133 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001134 Requires<[IsARM, IsNotDarwin]> {
1135 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001136 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001137 }
Evan Cheng277f0742007-06-19 21:05:09 +00001138
Evan Cheng12c3a532008-11-06 17:48:05 +00001139 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001140 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001141 [(ARMcall_pred tglobaladdr:$func)]>,
1142 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001143
Evan Chenga8e29892007-01-19 07:51:42 +00001144 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001145 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001146 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001147 [(ARMcall GPR:$func)]>,
1148 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001149 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001150 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001151 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001152 }
1153
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001154 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001155 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1156 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001157 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001158 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001159 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001160 bits<4> func;
1161 let Inst{27-4} = 0b000100101111111111110001;
1162 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001163 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001164
1165 // ARMv4
1166 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1167 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1168 [(ARMcall_nolink tGPR:$func)]>,
1169 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001170 bits<4> func;
1171 let Inst{27-4} = 0b000110100000111100000000;
1172 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001173 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001174}
1175
1176// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001177let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001178 Defs = [R0, R1, R2, R3, R9, R12, LR,
1179 D0, D1, D2, D3, D4, D5, D6, D7,
1180 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001181 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001182 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001183 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001184 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1185 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001186 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001187 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001188
1189 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001190 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001191 [(ARMcall_pred tglobaladdr:$func)]>,
1192 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001193
1194 // ARMv5T and above
1195 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001196 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001197 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001198 bits<4> func;
1199 let Inst{27-4} = 0b000100101111111111110011;
1200 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001201 }
1202
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001203 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001204 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1205 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001206 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001207 [(ARMcall_nolink tGPR:$func)]>,
1208 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001209 bits<4> func;
1210 let Inst{27-4} = 0b000100101111111111110001;
1211 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001212 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001213
1214 // ARMv4
1215 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1216 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1217 [(ARMcall_nolink tGPR:$func)]>,
1218 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001219 bits<4> func;
1220 let Inst{27-4} = 0b000110100000111100000000;
1221 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001222 }
Rafael Espindola35574632006-07-18 17:00:30 +00001223}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001224
Dale Johannesen51e28e62010-06-03 21:09:53 +00001225// Tail calls.
1226
Jim Grosbach832859d2010-10-13 22:09:34 +00001227// FIXME: These should probably be xformed into the non-TC versions of the
1228// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001229let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1230 // Darwin versions.
1231 let Defs = [R0, R1, R2, R3, R9, R12,
1232 D0, D1, D2, D3, D4, D5, D6, D7,
1233 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1234 D27, D28, D29, D30, D31, PC],
1235 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001236 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1237 Pseudo, IIC_Br,
1238 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001239
Evan Cheng6523d2f2010-06-19 00:11:54 +00001240 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1241 Pseudo, IIC_Br,
1242 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001243
Evan Cheng6523d2f2010-06-19 00:11:54 +00001244 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001245 IIC_Br, "b\t$dst @ TAILCALL",
1246 []>, Requires<[IsDarwin]>;
1247
1248 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001249 IIC_Br, "b.w\t$dst @ TAILCALL",
1250 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001251
Evan Cheng6523d2f2010-06-19 00:11:54 +00001252 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1253 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1254 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001255 bits<4> dst;
1256 let Inst{31-4} = 0b1110000100101111111111110001;
1257 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001258 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001259 }
1260
1261 // Non-Darwin versions (the difference is R9).
1262 let Defs = [R0, R1, R2, R3, R12,
1263 D0, D1, D2, D3, D4, D5, D6, D7,
1264 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1265 D27, D28, D29, D30, D31, PC],
1266 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001267 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1268 Pseudo, IIC_Br,
1269 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001270
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001271 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001272 Pseudo, IIC_Br,
1273 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001274
Evan Cheng6523d2f2010-06-19 00:11:54 +00001275 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1276 IIC_Br, "b\t$dst @ TAILCALL",
1277 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001278
Evan Cheng6523d2f2010-06-19 00:11:54 +00001279 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1280 IIC_Br, "b.w\t$dst @ TAILCALL",
1281 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001282
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001283 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001284 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1285 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001286 bits<4> dst;
1287 let Inst{31-4} = 0b1110000100101111111111110001;
1288 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001289 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001290 }
1291}
1292
David Goodwin1a8f36e2009-08-12 18:31:53 +00001293let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001294 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001295 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001296 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001297 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001298 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001299
Owen Anderson20ab2902007-11-12 07:39:39 +00001300 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001301 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001302 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001303 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001304 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001305 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001306 let Inst{20} = 0; // S Bit
1307 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001308 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001309 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001310 def BR_JTm : JTI<(outs),
1311 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001312 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001313 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1314 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001315 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001316 let Inst{20} = 1; // L bit
1317 let Inst{21} = 0; // W bit
1318 let Inst{22} = 0; // B bit
1319 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001320 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001321 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001322 def BR_JTadd : JTI<(outs),
1323 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001324 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001325 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1326 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001327 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001328 let Inst{20} = 0; // S bit
1329 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001330 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001331 }
1332 } // isNotDuplicable = 1, isIndirectBranch = 1
1333 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001334
Evan Chengc85e8322007-07-05 07:13:32 +00001335 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001336 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001337 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001338 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001339 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001340}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001341
Johnny Chena1e76212010-02-13 02:51:09 +00001342// Branch and Exchange Jazelle -- for disassembly only
1343def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1344 [/* For disassembly only; pattern left blank */]> {
1345 let Inst{23-20} = 0b0010;
1346 //let Inst{19-8} = 0xfff;
1347 let Inst{7-4} = 0b0010;
1348}
1349
Johnny Chen0296f3e2010-02-16 21:59:54 +00001350// Secure Monitor Call is a system instruction -- for disassembly only
1351def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1352 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001353 bits<4> opt;
1354 let Inst{23-4} = 0b01100000000000000111;
1355 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001356}
1357
Johnny Chen64dfb782010-02-16 20:04:27 +00001358// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001359let isCall = 1 in {
1360def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001361 [/* For disassembly only; pattern left blank */]> {
1362 bits<24> svc;
1363 let Inst{23-0} = svc;
1364}
Johnny Chen85d5a892010-02-10 18:02:25 +00001365}
1366
Johnny Chenfb566792010-02-17 21:39:10 +00001367// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001368def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1369 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001370 [/* For disassembly only; pattern left blank */]> {
1371 let Inst{31-28} = 0b1111;
1372 let Inst{22-20} = 0b110; // W = 1
1373}
1374
1375def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1376 NoItinerary, "srs${addr:submode}\tsp, $mode",
1377 [/* For disassembly only; pattern left blank */]> {
1378 let Inst{31-28} = 0b1111;
1379 let Inst{22-20} = 0b100; // W = 0
1380}
1381
Johnny Chenfb566792010-02-17 21:39:10 +00001382// Return From Exception is a system instruction -- for disassembly only
1383def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1384 NoItinerary, "rfe${addr:submode}\t$base!",
1385 [/* For disassembly only; pattern left blank */]> {
1386 let Inst{31-28} = 0b1111;
1387 let Inst{22-20} = 0b011; // W = 1
1388}
1389
1390def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1391 NoItinerary, "rfe${addr:submode}\t$base",
1392 [/* For disassembly only; pattern left blank */]> {
1393 let Inst{31-28} = 0b1111;
1394 let Inst{22-20} = 0b001; // W = 0
1395}
1396
Evan Chenga8e29892007-01-19 07:51:42 +00001397//===----------------------------------------------------------------------===//
1398// Load / store Instructions.
1399//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001400
Evan Chenga8e29892007-01-19 07:51:42 +00001401// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001402
1403
Jim Grosbachc1d30212010-10-27 00:19:44 +00001404defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_i, IIC_iLoad_r,
1405 UnOpFrag<(load node:$Src)>>;
1406defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
1407 UnOpFrag<(zextloadi8 node:$Src)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001408
Evan Chengfa775d02007-03-19 07:20:03 +00001409// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001410let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1411 isReMaterializable = 1 in
Jim Grosbach3e556122010-10-26 22:37:02 +00001412def LDRcp : AIldr1<0b010, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1413 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1414 bits<4> Rt;
1415 bits<17> addr;
1416 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1417 let Inst{19-16} = 0b1111;
1418 let Inst{15-12} = Rt;
1419 let Inst{11-0} = addr{11-0}; // imm12
1420}
Evan Chengfa775d02007-03-19 07:20:03 +00001421
Evan Chenga8e29892007-01-19 07:51:42 +00001422// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001423def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001425 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001426
Evan Chenga8e29892007-01-19 07:51:42 +00001427// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001428def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001430 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001431
David Goodwin5d598aa2009-08-19 18:00:44 +00001432def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001433 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001434 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001435
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001436let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001437// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001438def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001440 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001441
Evan Chenga8e29892007-01-19 07:51:42 +00001442// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001443def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001444 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001445 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001446
Evan Chengd87293c2008-11-06 08:47:38 +00001447def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001448 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001449 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001450
Evan Chengd87293c2008-11-06 08:47:38 +00001451def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001452 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001453 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001454
Evan Chengd87293c2008-11-06 08:47:38 +00001455def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001456 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001457 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001458
Evan Chengd87293c2008-11-06 08:47:38 +00001459def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001461 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001462
Evan Chengd87293c2008-11-06 08:47:38 +00001463def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001464 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001465 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001466
Evan Chengd87293c2008-11-06 08:47:38 +00001467def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001468 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001469 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001470
Evan Chengd87293c2008-11-06 08:47:38 +00001471def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001472 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001473 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001474
Evan Chengd87293c2008-11-06 08:47:38 +00001475def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001476 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001477 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001478
Evan Chengd87293c2008-11-06 08:47:38 +00001479def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001480 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001481 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001482
1483// For disassembly only
1484def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001486 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1487 Requires<[IsARM, HasV5TE]>;
1488
1489// For disassembly only
1490def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001491 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001492 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1493 Requires<[IsARM, HasV5TE]>;
1494
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001495} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001496
Johnny Chenadb561d2010-02-18 03:27:42 +00001497// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001498
1499def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001501 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1502 let Inst{21} = 1; // overwrite
1503}
1504
1505def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001506 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001507 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1508 let Inst{21} = 1; // overwrite
1509}
1510
1511def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001512 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001513 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1514 let Inst{21} = 1; // overwrite
1515}
1516
1517def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001518 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001519 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1520 let Inst{21} = 1; // overwrite
1521}
1522
1523def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001525 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001526 let Inst{21} = 1; // overwrite
1527}
1528
Evan Chenga8e29892007-01-19 07:51:42 +00001529// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001530def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001531 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001532 [(store GPR:$src, addrmode2:$addr)]>;
1533
1534// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001535def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001536 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001537 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1538
Evan Cheng0e55fd62010-09-30 01:08:25 +00001539def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1540 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001541 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1542
1543// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001544let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001545def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001546 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001547 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001548
1549// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001550def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001551 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001552 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001553 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001554 [(set GPR:$base_wb,
1555 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1556
Evan Chengd87293c2008-11-06 08:47:38 +00001557def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001558 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001559 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001560 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001561 [(set GPR:$base_wb,
1562 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1563
Evan Chengd87293c2008-11-06 08:47:38 +00001564def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001565 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001566 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001567 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001568 [(set GPR:$base_wb,
1569 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1570
Evan Chengd87293c2008-11-06 08:47:38 +00001571def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001572 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001573 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001574 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001575 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1576 GPR:$base, am3offset:$offset))]>;
1577
Evan Chengd87293c2008-11-06 08:47:38 +00001578def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001579 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001580 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001581 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001582 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1583 GPR:$base, am2offset:$offset))]>;
1584
Evan Chengd87293c2008-11-06 08:47:38 +00001585def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001586 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001587 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001588 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001589 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1590 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001591
Johnny Chen39a4bb32010-02-18 22:31:18 +00001592// For disassembly only
1593def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1594 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001595 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001596 "strd", "\t$src1, $src2, [$base, $offset]!",
1597 "$base = $base_wb", []>;
1598
1599// For disassembly only
1600def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1601 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001602 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001603 "strd", "\t$src1, $src2, [$base], $offset",
1604 "$base = $base_wb", []>;
1605
Johnny Chenad4df4c2010-03-01 19:22:00 +00001606// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001607
1608def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001609 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001610 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001611 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1612 [/* For disassembly only; pattern left blank */]> {
1613 let Inst{21} = 1; // overwrite
1614}
1615
1616def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001617 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001618 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001619 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1620 [/* For disassembly only; pattern left blank */]> {
1621 let Inst{21} = 1; // overwrite
1622}
1623
Johnny Chenad4df4c2010-03-01 19:22:00 +00001624def STRHT: AI3sthpo<(outs GPR:$base_wb),
1625 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001626 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001627 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1628 [/* For disassembly only; pattern left blank */]> {
1629 let Inst{21} = 1; // overwrite
1630}
1631
Evan Chenga8e29892007-01-19 07:51:42 +00001632//===----------------------------------------------------------------------===//
1633// Load / store multiple Instructions.
1634//
1635
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001636let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001637def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001638 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001639 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001640 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001641
Bob Wilson815baeb2010-03-13 01:08:20 +00001642def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1643 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001644 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001645 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001646 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001647} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001648
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001649let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001650def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001651 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001652 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001653 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1654
1655def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1656 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001657 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001658 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001659 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001660} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001661
1662//===----------------------------------------------------------------------===//
1663// Move Instructions.
1664//
1665
Evan Chengcd799b92009-06-12 20:46:18 +00001666let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001667def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1668 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1669 bits<4> Rd;
1670 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001671
Johnny Chen04301522009-11-07 00:54:36 +00001672 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001673 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001674 let Inst{3-0} = Rm;
1675 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001676}
1677
Dale Johannesen38d5f042010-06-15 22:24:08 +00001678// A version for the smaller set of tail call registers.
1679let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001680def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001681 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1682 bits<4> Rd;
1683 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001684
Dale Johannesen38d5f042010-06-15 22:24:08 +00001685 let Inst{11-4} = 0b00000000;
1686 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001687 let Inst{3-0} = Rm;
1688 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001689}
1690
Jim Grosbachf59818b2010-10-12 18:09:12 +00001691def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001692 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001693 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001694 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001695 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001696 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001697 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001698 let Inst{25} = 0;
1699}
Evan Chenga2515702007-03-19 07:09:02 +00001700
Evan Chengb3379fb2009-02-05 08:42:55 +00001701let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001702def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1703 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001704 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001705 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001706 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001707 let Inst{15-12} = Rd;
1708 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001709 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001710}
1711
1712let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001713def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001714 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001715 "movw", "\t$Rd, $imm",
1716 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001717 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001718 bits<4> Rd;
1719 bits<16> imm;
1720 let Inst{15-12} = Rd;
1721 let Inst{11-0} = imm{11-0};
1722 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001723 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001724 let Inst{25} = 1;
1725}
1726
Jim Grosbach1de588d2010-10-14 18:54:27 +00001727let Constraints = "$src = $Rd" in
1728def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001729 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001730 "movt", "\t$Rd, $imm",
1731 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001732 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001733 lo16AllZero:$imm))]>, UnaryDP,
1734 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001735 bits<4> Rd;
1736 bits<16> imm;
1737 let Inst{15-12} = Rd;
1738 let Inst{11-0} = imm{11-0};
1739 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001740 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001741 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001742}
Evan Cheng13ab0202007-07-10 18:08:01 +00001743
Evan Cheng20956592009-10-21 08:15:52 +00001744def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1745 Requires<[IsARM, HasV6T2]>;
1746
David Goodwinca01a8d2009-09-01 18:32:09 +00001747let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001748def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1749 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1750 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001751
1752// These aren't really mov instructions, but we have to define them this way
1753// due to flag operands.
1754
Evan Cheng071a2792007-09-11 19:55:27 +00001755let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001756def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1757 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1758 Requires<[IsARM]>;
1759def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1760 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1761 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001762}
Evan Chenga8e29892007-01-19 07:51:42 +00001763
Evan Chenga8e29892007-01-19 07:51:42 +00001764//===----------------------------------------------------------------------===//
1765// Extend Instructions.
1766//
1767
1768// Sign extenders
1769
Evan Cheng576a3962010-09-25 00:49:35 +00001770defm SXTB : AI_ext_rrot<0b01101010,
1771 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1772defm SXTH : AI_ext_rrot<0b01101011,
1773 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001774
Evan Cheng576a3962010-09-25 00:49:35 +00001775defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001776 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001777defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001778 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001779
Johnny Chen2ec5e492010-02-22 21:50:40 +00001780// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001781defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001782
1783// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001784defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001785
1786// Zero extenders
1787
1788let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001789defm UXTB : AI_ext_rrot<0b01101110,
1790 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1791defm UXTH : AI_ext_rrot<0b01101111,
1792 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1793defm UXTB16 : AI_ext_rrot<0b01101100,
1794 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001795
Jim Grosbach542f6422010-07-28 23:25:44 +00001796// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1797// The transformation should probably be done as a combiner action
1798// instead so we can include a check for masking back in the upper
1799// eight bits of the source into the lower eight bits of the result.
1800//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1801// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001802def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001803 (UXTB16r_rot GPR:$Src, 8)>;
1804
Evan Cheng576a3962010-09-25 00:49:35 +00001805defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001806 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001807defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001808 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001809}
1810
Evan Chenga8e29892007-01-19 07:51:42 +00001811// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001812// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001813defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001814
Evan Chenga8e29892007-01-19 07:51:42 +00001815
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001816def SBFX : I<(outs GPR:$Rd),
1817 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001818 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001819 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001820 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001821 bits<4> Rd;
1822 bits<4> Rn;
1823 bits<5> lsb;
1824 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001825 let Inst{27-21} = 0b0111101;
1826 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001827 let Inst{20-16} = width;
1828 let Inst{15-12} = Rd;
1829 let Inst{11-7} = lsb;
1830 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001831}
1832
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001833def UBFX : I<(outs GPR:$Rd),
1834 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001835 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001836 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001837 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001838 bits<4> Rd;
1839 bits<4> Rn;
1840 bits<5> lsb;
1841 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001842 let Inst{27-21} = 0b0111111;
1843 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001844 let Inst{20-16} = width;
1845 let Inst{15-12} = Rd;
1846 let Inst{11-7} = lsb;
1847 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001848}
1849
Evan Chenga8e29892007-01-19 07:51:42 +00001850//===----------------------------------------------------------------------===//
1851// Arithmetic Instructions.
1852//
1853
Jim Grosbach26421962008-10-14 20:36:24 +00001854defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001855 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001856 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001857defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001858 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001859 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001860
Evan Chengc85e8322007-07-05 07:13:32 +00001861// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001862defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001863 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001864 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1865defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001866 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001867 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001868
Evan Cheng62674222009-06-25 23:34:10 +00001869defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001870 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001871defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001872 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001873defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001874 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001875defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001876 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Jim Grosbach84760882010-10-15 18:42:41 +00001878def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1879 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1880 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1881 bits<4> Rd;
1882 bits<4> Rn;
1883 bits<12> imm;
1884 let Inst{25} = 1;
1885 let Inst{15-12} = Rd;
1886 let Inst{19-16} = Rn;
1887 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001888}
Evan Cheng13ab0202007-07-10 18:08:01 +00001889
Bob Wilsoncff71782010-08-05 18:23:43 +00001890// The reg/reg form is only defined for the disassembler; for codegen it is
1891// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001892def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1893 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001894 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001895 bits<4> Rd;
1896 bits<4> Rn;
1897 bits<4> Rm;
1898 let Inst{11-4} = 0b00000000;
1899 let Inst{25} = 0;
1900 let Inst{3-0} = Rm;
1901 let Inst{15-12} = Rd;
1902 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001903}
1904
Jim Grosbach84760882010-10-15 18:42:41 +00001905def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1906 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1907 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1908 bits<4> Rd;
1909 bits<4> Rn;
1910 bits<12> shift;
1911 let Inst{25} = 0;
1912 let Inst{11-0} = shift;
1913 let Inst{15-12} = Rd;
1914 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001915}
Evan Chengc85e8322007-07-05 07:13:32 +00001916
1917// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001918let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001919def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1920 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1921 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1922 bits<4> Rd;
1923 bits<4> Rn;
1924 bits<12> imm;
1925 let Inst{25} = 1;
1926 let Inst{20} = 1;
1927 let Inst{15-12} = Rd;
1928 let Inst{19-16} = Rn;
1929 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001930}
Jim Grosbach84760882010-10-15 18:42:41 +00001931def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1932 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1933 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1934 bits<4> Rd;
1935 bits<4> Rn;
1936 bits<12> shift;
1937 let Inst{25} = 0;
1938 let Inst{20} = 1;
1939 let Inst{11-0} = shift;
1940 let Inst{15-12} = Rd;
1941 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001942}
Evan Cheng071a2792007-09-11 19:55:27 +00001943}
Evan Chengc85e8322007-07-05 07:13:32 +00001944
Evan Cheng62674222009-06-25 23:34:10 +00001945let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001946def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1947 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1948 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001949 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001950 bits<4> Rd;
1951 bits<4> Rn;
1952 bits<12> imm;
1953 let Inst{25} = 1;
1954 let Inst{15-12} = Rd;
1955 let Inst{19-16} = Rn;
1956 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001957}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001958// The reg/reg form is only defined for the disassembler; for codegen it is
1959// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001960def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1961 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00001962 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001963 bits<4> Rd;
1964 bits<4> Rn;
1965 bits<4> Rm;
1966 let Inst{11-4} = 0b00000000;
1967 let Inst{25} = 0;
1968 let Inst{3-0} = Rm;
1969 let Inst{15-12} = Rd;
1970 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00001971}
Jim Grosbach84760882010-10-15 18:42:41 +00001972def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1973 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
1974 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001975 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001976 bits<4> Rd;
1977 bits<4> Rn;
1978 bits<12> shift;
1979 let Inst{25} = 0;
1980 let Inst{11-0} = shift;
1981 let Inst{15-12} = Rd;
1982 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001983}
Evan Cheng62674222009-06-25 23:34:10 +00001984}
1985
1986// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001987let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001988def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1989 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
1990 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001991 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001992 bits<4> Rd;
1993 bits<4> Rn;
1994 bits<12> imm;
1995 let Inst{25} = 1;
1996 let Inst{20} = 1;
1997 let Inst{15-12} = Rd;
1998 let Inst{19-16} = Rn;
1999 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002000}
Jim Grosbach84760882010-10-15 18:42:41 +00002001def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2002 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2003 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002004 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002005 bits<4> Rd;
2006 bits<4> Rn;
2007 bits<12> shift;
2008 let Inst{25} = 0;
2009 let Inst{20} = 1;
2010 let Inst{11-0} = shift;
2011 let Inst{15-12} = Rd;
2012 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002013}
Evan Cheng071a2792007-09-11 19:55:27 +00002014}
Evan Cheng2c614c52007-06-06 10:17:05 +00002015
Evan Chenga8e29892007-01-19 07:51:42 +00002016// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002017// The assume-no-carry-in form uses the negation of the input since add/sub
2018// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2019// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2020// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002021def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2022 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002023def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2024 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2025// The with-carry-in form matches bitwise not instead of the negation.
2026// Effectively, the inverse interpretation of the carry flag already accounts
2027// for part of the negation.
2028def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2029 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002030
2031// Note: These are implemented in C++ code, because they have to generate
2032// ADD/SUBrs instructions, which use a complex pattern that a xform function
2033// cannot produce.
2034// (mul X, 2^n+1) -> (add (X << n), X)
2035// (mul X, 2^n-1) -> (rsb X, (X << n))
2036
Johnny Chen667d1272010-02-22 18:50:54 +00002037// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002038// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002039class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002040 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002041 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2042 opc, "\t$Rd, $Rn, $Rm", pattern> {
2043 bits<4> Rd;
2044 bits<4> Rn;
2045 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002046 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002047 let Inst{11-4} = op11_4;
2048 let Inst{19-16} = Rn;
2049 let Inst{15-12} = Rd;
2050 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002051}
2052
Johnny Chen667d1272010-02-22 18:50:54 +00002053// Saturating add/subtract -- for disassembly only
2054
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002055def QADD : AAI<0b00010000, 0b00000101, "qadd",
2056 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2057def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2058 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2059def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2060def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2061
2062def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2063def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2064def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2065def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2066def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2067def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2068def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2069def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2070def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2071def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2072def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2073def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002074
2075// Signed/Unsigned add/subtract -- for disassembly only
2076
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002077def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2078def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2079def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2080def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2081def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2082def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2083def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2084def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2085def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2086def USAX : AAI<0b01100101, 0b11110101, "usax">;
2087def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2088def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002089
2090// Signed/Unsigned halving add/subtract -- for disassembly only
2091
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002092def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2093def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2094def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2095def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2096def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2097def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2098def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2099def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2100def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2101def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2102def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2103def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002104
Johnny Chenadc77332010-02-26 22:04:29 +00002105// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002106
Jim Grosbach70987fb2010-10-18 23:35:38 +00002107def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002108 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002109 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002110 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002111 bits<4> Rd;
2112 bits<4> Rn;
2113 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002114 let Inst{27-20} = 0b01111000;
2115 let Inst{15-12} = 0b1111;
2116 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002117 let Inst{19-16} = Rd;
2118 let Inst{11-8} = Rm;
2119 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002120}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002121def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002122 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002123 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002124 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002125 bits<4> Rd;
2126 bits<4> Rn;
2127 bits<4> Rm;
2128 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002129 let Inst{27-20} = 0b01111000;
2130 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002131 let Inst{19-16} = Rd;
2132 let Inst{15-12} = Ra;
2133 let Inst{11-8} = Rm;
2134 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002135}
2136
2137// Signed/Unsigned saturate -- for disassembly only
2138
Jim Grosbach70987fb2010-10-18 23:35:38 +00002139def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2140 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002141 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002142 bits<4> Rd;
2143 bits<5> sat_imm;
2144 bits<4> Rn;
2145 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002146 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002147 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002148 let Inst{20-16} = sat_imm;
2149 let Inst{15-12} = Rd;
2150 let Inst{11-7} = sh{7-3};
2151 let Inst{6} = sh{0};
2152 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002153}
2154
Jim Grosbach70987fb2010-10-18 23:35:38 +00002155def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2156 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002157 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002158 bits<4> Rd;
2159 bits<4> sat_imm;
2160 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002161 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002162 let Inst{11-4} = 0b11110011;
2163 let Inst{15-12} = Rd;
2164 let Inst{19-16} = sat_imm;
2165 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002166}
2167
Jim Grosbach70987fb2010-10-18 23:35:38 +00002168def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2169 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002170 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002171 bits<4> Rd;
2172 bits<5> sat_imm;
2173 bits<4> Rn;
2174 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002175 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002176 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002177 let Inst{15-12} = Rd;
2178 let Inst{11-7} = sh{7-3};
2179 let Inst{6} = sh{0};
2180 let Inst{20-16} = sat_imm;
2181 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002182}
2183
Jim Grosbach70987fb2010-10-18 23:35:38 +00002184def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2185 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002186 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002187 bits<4> Rd;
2188 bits<4> sat_imm;
2189 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002190 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002191 let Inst{11-4} = 0b11110011;
2192 let Inst{15-12} = Rd;
2193 let Inst{19-16} = sat_imm;
2194 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002195}
Evan Chenga8e29892007-01-19 07:51:42 +00002196
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002197def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2198def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002199
Evan Chenga8e29892007-01-19 07:51:42 +00002200//===----------------------------------------------------------------------===//
2201// Bitwise Instructions.
2202//
2203
Jim Grosbach26421962008-10-14 20:36:24 +00002204defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002205 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002206 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002207defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002208 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002209 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002210defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002211 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002212 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002213defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002214 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002215 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002216
Jim Grosbach3fea191052010-10-21 22:03:21 +00002217def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002218 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002219 "bfc", "\t$Rd, $imm", "$src = $Rd",
2220 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002221 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002222 bits<4> Rd;
2223 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002224 let Inst{27-21} = 0b0111110;
2225 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002226 let Inst{15-12} = Rd;
2227 let Inst{11-7} = imm{4-0}; // lsb
2228 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002229}
2230
Johnny Chenb2503c02010-02-17 06:31:48 +00002231// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002232def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002233 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002234 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2235 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002236 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002237 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002241 let Inst{27-21} = 0b0111110;
2242 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002243 let Inst{15-12} = Rd;
2244 let Inst{11-7} = imm{4-0}; // lsb
2245 let Inst{20-16} = imm{9-5}; // width
2246 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002247}
2248
Jim Grosbach36860462010-10-21 22:19:32 +00002249def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2250 "mvn", "\t$Rd, $Rm",
2251 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2252 bits<4> Rd;
2253 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002254 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002255 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002256 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002257 let Inst{15-12} = Rd;
2258 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002259}
Jim Grosbach36860462010-10-21 22:19:32 +00002260def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2261 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2262 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2263 bits<4> Rd;
2264 bits<4> Rm;
2265 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002266 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002267 let Inst{19-16} = 0b0000;
2268 let Inst{15-12} = Rd;
2269 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002270}
Evan Chengb3379fb2009-02-05 08:42:55 +00002271let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002272def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2273 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2274 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2275 bits<4> Rd;
2276 bits<4> Rm;
2277 bits<12> imm;
2278 let Inst{25} = 1;
2279 let Inst{19-16} = 0b0000;
2280 let Inst{15-12} = Rd;
2281 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002282}
Evan Chenga8e29892007-01-19 07:51:42 +00002283
2284def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2285 (BICri GPR:$src, so_imm_not:$imm)>;
2286
2287//===----------------------------------------------------------------------===//
2288// Multiply Instructions.
2289//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002290class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2291 string opc, string asm, list<dag> pattern>
2292 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2293 bits<4> Rd;
2294 bits<4> Rm;
2295 bits<4> Rn;
2296 let Inst{19-16} = Rd;
2297 let Inst{11-8} = Rm;
2298 let Inst{3-0} = Rn;
2299}
2300class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2301 string opc, string asm, list<dag> pattern>
2302 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2303 bits<4> RdLo;
2304 bits<4> RdHi;
2305 bits<4> Rm;
2306 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002307 let Inst{19-16} = RdHi;
2308 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002309 let Inst{11-8} = Rm;
2310 let Inst{3-0} = Rn;
2311}
Evan Chenga8e29892007-01-19 07:51:42 +00002312
Evan Cheng8de898a2009-06-26 00:19:44 +00002313let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002314def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2315 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2316 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002317
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002318def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2319 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2320 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2321 bits<4> Ra;
2322 let Inst{15-12} = Ra;
2323}
Evan Chenga8e29892007-01-19 07:51:42 +00002324
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002325def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002326 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002327 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002328 Requires<[IsARM, HasV6T2]> {
2329 bits<4> Rd;
2330 bits<4> Rm;
2331 bits<4> Rn;
2332 let Inst{19-16} = Rd;
2333 let Inst{11-8} = Rm;
2334 let Inst{3-0} = Rn;
2335}
Evan Chengedcbada2009-07-06 22:05:45 +00002336
Evan Chenga8e29892007-01-19 07:51:42 +00002337// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002338
Evan Chengcd799b92009-06-12 20:46:18 +00002339let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002340let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002341def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2342 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2343 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002344
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002345def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2346 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2347 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002348}
Evan Chenga8e29892007-01-19 07:51:42 +00002349
2350// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002351def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2352 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2353 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002354
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002355def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2356 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2357 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002358
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002359def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2360 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2361 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2362 Requires<[IsARM, HasV6]> {
2363 bits<4> RdLo;
2364 bits<4> RdHi;
2365 bits<4> Rm;
2366 bits<4> Rn;
2367 let Inst{19-16} = RdLo;
2368 let Inst{15-12} = RdHi;
2369 let Inst{11-8} = Rm;
2370 let Inst{3-0} = Rn;
2371}
Evan Chengcd799b92009-06-12 20:46:18 +00002372} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002373
2374// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002375def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2376 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2377 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002378 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002379 let Inst{15-12} = 0b1111;
2380}
Evan Cheng13ab0202007-07-10 18:08:01 +00002381
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002382def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2383 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002384 [/* For disassembly only; pattern left blank */]>,
2385 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002386 let Inst{15-12} = 0b1111;
2387}
2388
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002389def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2390 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2391 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2392 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2393 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002394
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002395def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2396 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2397 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002398 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002399 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002400
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002401def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2402 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2403 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2404 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2405 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002406
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002407def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2408 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2409 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002410 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002411 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002412
Raul Herbster37fb5b12007-08-30 23:25:47 +00002413multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002414 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2415 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2416 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2417 (sext_inreg GPR:$Rm, i16)))]>,
2418 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002419
Jim Grosbach3870b752010-10-22 18:35:16 +00002420 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2421 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2422 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2423 (sra GPR:$Rm, (i32 16))))]>,
2424 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002425
Jim Grosbach3870b752010-10-22 18:35:16 +00002426 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2427 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2428 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2429 (sext_inreg GPR:$Rm, i16)))]>,
2430 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002431
Jim Grosbach3870b752010-10-22 18:35:16 +00002432 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2433 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2434 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2435 (sra GPR:$Rm, (i32 16))))]>,
2436 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002437
Jim Grosbach3870b752010-10-22 18:35:16 +00002438 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2439 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2440 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2441 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2442 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002443
Jim Grosbach3870b752010-10-22 18:35:16 +00002444 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2445 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2446 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2447 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2448 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002449}
2450
Raul Herbster37fb5b12007-08-30 23:25:47 +00002451
2452multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002453 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2454 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2455 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2456 [(set GPR:$Rd, (add GPR:$Ra,
2457 (opnode (sext_inreg GPR:$Rn, i16),
2458 (sext_inreg GPR:$Rm, i16))))]>,
2459 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002460
Jim Grosbach3870b752010-10-22 18:35:16 +00002461 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2462 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2463 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2464 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2465 (sra GPR:$Rm, (i32 16)))))]>,
2466 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002467
Jim Grosbach3870b752010-10-22 18:35:16 +00002468 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2469 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2470 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2471 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2472 (sext_inreg GPR:$Rm, i16))))]>,
2473 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002474
Jim Grosbach3870b752010-10-22 18:35:16 +00002475 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2476 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2477 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2478 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2479 (sra GPR:$Rm, (i32 16)))))]>,
2480 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002481
Jim Grosbach3870b752010-10-22 18:35:16 +00002482 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2483 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2484 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2485 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2486 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2487 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002488
Jim Grosbach3870b752010-10-22 18:35:16 +00002489 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2490 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2491 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2492 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2493 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2494 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002495}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002496
Raul Herbster37fb5b12007-08-30 23:25:47 +00002497defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2498defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002499
Johnny Chen83498e52010-02-12 21:59:23 +00002500// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002501def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2502 (ins GPR:$Rn, GPR:$Rm),
2503 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002504 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002505 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002506
Jim Grosbach3870b752010-10-22 18:35:16 +00002507def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2508 (ins GPR:$Rn, GPR:$Rm),
2509 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002510 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002511 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002512
Jim Grosbach3870b752010-10-22 18:35:16 +00002513def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2514 (ins GPR:$Rn, GPR:$Rm),
2515 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002516 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002517 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002518
Jim Grosbach3870b752010-10-22 18:35:16 +00002519def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2520 (ins GPR:$Rn, GPR:$Rm),
2521 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002522 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002523 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002524
Johnny Chen667d1272010-02-22 18:50:54 +00002525// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002526class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2527 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002528 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002529 bits<4> Rn;
2530 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002531 let Inst{4} = 1;
2532 let Inst{5} = swap;
2533 let Inst{6} = sub;
2534 let Inst{7} = 0;
2535 let Inst{21-20} = 0b00;
2536 let Inst{22} = long;
2537 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002538 let Inst{11-8} = Rm;
2539 let Inst{3-0} = Rn;
2540}
2541class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2542 InstrItinClass itin, string opc, string asm>
2543 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2544 bits<4> Rd;
2545 let Inst{15-12} = 0b1111;
2546 let Inst{19-16} = Rd;
2547}
2548class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2549 InstrItinClass itin, string opc, string asm>
2550 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2551 bits<4> Ra;
2552 let Inst{15-12} = Ra;
2553}
2554class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2555 InstrItinClass itin, string opc, string asm>
2556 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2557 bits<4> RdLo;
2558 bits<4> RdHi;
2559 let Inst{19-16} = RdHi;
2560 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002561}
2562
2563multiclass AI_smld<bit sub, string opc> {
2564
Jim Grosbach385e1362010-10-22 19:15:30 +00002565 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2566 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002567
Jim Grosbach385e1362010-10-22 19:15:30 +00002568 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2569 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002570
Jim Grosbach385e1362010-10-22 19:15:30 +00002571 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2572 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2573 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002574
Jim Grosbach385e1362010-10-22 19:15:30 +00002575 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2576 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2577 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002578
2579}
2580
2581defm SMLA : AI_smld<0, "smla">;
2582defm SMLS : AI_smld<1, "smls">;
2583
Johnny Chen2ec5e492010-02-22 21:50:40 +00002584multiclass AI_sdml<bit sub, string opc> {
2585
Jim Grosbach385e1362010-10-22 19:15:30 +00002586 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2587 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2588 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2589 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002590}
2591
2592defm SMUA : AI_sdml<0, "smua">;
2593defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002594
Evan Chenga8e29892007-01-19 07:51:42 +00002595//===----------------------------------------------------------------------===//
2596// Misc. Arithmetic Instructions.
2597//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002598
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002599def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2600 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2601 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002602
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002603def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2604 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2605 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2606 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002607
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002608def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2609 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2610 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002611
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002612def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2613 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2614 [(set GPR:$Rd,
2615 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2616 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2617 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2618 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2619 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002620
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002621def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2622 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2623 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002624 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002625 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2626 (shl GPR:$Rm, (i32 8))), i16))]>,
2627 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002628
Bob Wilsonf955f292010-08-17 17:23:19 +00002629def lsl_shift_imm : SDNodeXForm<imm, [{
2630 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2631 return CurDAG->getTargetConstant(Sh, MVT::i32);
2632}]>;
2633
2634def lsl_amt : PatLeaf<(i32 imm), [{
2635 return (N->getZExtValue() < 32);
2636}], lsl_shift_imm>;
2637
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002638def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2639 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2640 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2641 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2642 (and (shl GPR:$Rm, lsl_amt:$sh),
2643 0xFFFF0000)))]>,
2644 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002645
Evan Chenga8e29892007-01-19 07:51:42 +00002646// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002647def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2648 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2649def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2650 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002651
Bob Wilsonf955f292010-08-17 17:23:19 +00002652def asr_shift_imm : SDNodeXForm<imm, [{
2653 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2654 return CurDAG->getTargetConstant(Sh, MVT::i32);
2655}]>;
2656
2657def asr_amt : PatLeaf<(i32 imm), [{
2658 return (N->getZExtValue() <= 32);
2659}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002660
Bob Wilsondc66eda2010-08-16 22:26:55 +00002661// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2662// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002663def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2664 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2665 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2666 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2667 (and (sra GPR:$Rm, asr_amt:$sh),
2668 0xFFFF)))]>,
2669 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002670
Evan Chenga8e29892007-01-19 07:51:42 +00002671// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2672// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002673def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002674 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002675def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002676 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2677 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002678
Evan Chenga8e29892007-01-19 07:51:42 +00002679//===----------------------------------------------------------------------===//
2680// Comparison Instructions...
2681//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002682
Jim Grosbach26421962008-10-14 20:36:24 +00002683defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002684 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002685 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002686
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002687// FIXME: We have to be careful when using the CMN instruction and comparison
2688// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002689// results:
2690//
2691// rsbs r1, r1, 0
2692// cmp r0, r1
2693// mov r0, #0
2694// it ls
2695// mov r0, #1
2696//
2697// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002698//
Bill Wendling6165e872010-08-26 18:33:51 +00002699// cmn r0, r1
2700// mov r0, #0
2701// it ls
2702// mov r0, #1
2703//
2704// However, the CMN gives the *opposite* result when r1 is 0. This is because
2705// the carry flag is set in the CMP case but not in the CMN case. In short, the
2706// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2707// value of r0 and the carry bit (because the "carry bit" parameter to
2708// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2709// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2710// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2711// parameter to AddWithCarry is defined as 0).
2712//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002713// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002714//
2715// x = 0
2716// ~x = 0xFFFF FFFF
2717// ~x + 1 = 0x1 0000 0000
2718// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2719//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002720// Therefore, we should disable CMN when comparing against zero, until we can
2721// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2722// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002723//
2724// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2725//
2726// This is related to <rdar://problem/7569620>.
2727//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002728//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2729// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002730
Evan Chenga8e29892007-01-19 07:51:42 +00002731// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002732defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002733 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002734 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002735defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002736 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002737 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002738
David Goodwinc0309b42009-06-29 15:33:01 +00002739defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002740 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002741 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2742defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002743 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002744 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002745
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002746//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2747// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002748
David Goodwinc0309b42009-06-29 15:33:01 +00002749def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002750 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002751
Evan Cheng218977b2010-07-13 19:27:42 +00002752// Pseudo i64 compares for some floating point compares.
2753let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2754 Defs = [CPSR] in {
2755def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002756 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002757 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002758 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2759
2760def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002761 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002762 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2763} // usesCustomInserter
2764
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002765
Evan Chenga8e29892007-01-19 07:51:42 +00002766// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002767// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002768// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002769// FIXME: These should all be pseudo-instructions that get expanded to
2770// the normal MOV instructions. That would fix the dependency on
2771// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002772let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002773def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2774 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2775 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2776 RegConstraint<"$false = $Rd">, UnaryDP {
2777 bits<4> Rd;
2778 bits<4> Rm;
2779
2780 let Inst{11-4} = 0b00000000;
2781 let Inst{25} = 0;
2782 let Inst{3-0} = Rm;
2783 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002784 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002785 let Inst{25} = 0;
2786}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002787
Evan Chengd87293c2008-11-06 08:47:38 +00002788def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002789 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002790 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002791 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002792 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002793 let Inst{25} = 0;
2794}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002795
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002796def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2797 DPFrm, IIC_iMOVi,
2798 "movw", "\t$dst, $src",
2799 []>,
2800 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2801 UnaryDP {
2802 let Inst{20} = 0;
2803 let Inst{25} = 1;
2804}
2805
Evan Chengd87293c2008-11-06 08:47:38 +00002806def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002807 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002808 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002809 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002810 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002811 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002812}
Owen Andersonf523e472010-09-23 23:45:25 +00002813} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002814
Jim Grosbach3728e962009-12-10 00:11:09 +00002815//===----------------------------------------------------------------------===//
2816// Atomic operations intrinsics
2817//
2818
2819// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002820let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002821def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002822 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002823 let Inst{31-4} = 0xf57ff05;
2824 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002825 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002826 let Inst{3-0} = 0b1111;
2827}
Jim Grosbach3728e962009-12-10 00:11:09 +00002828
Johnny Chen7def14f2010-08-11 23:35:12 +00002829def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002830 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002831 let Inst{31-4} = 0xf57ff04;
2832 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002833 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002834 let Inst{3-0} = 0b1111;
2835}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002836
Johnny Chen7def14f2010-08-11 23:35:12 +00002837def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002838 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002839 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002840 Requires<[IsARM, HasV6]> {
2841 // FIXME: add support for options other than a full system DMB
2842 // FIXME: add encoding
2843}
2844
Johnny Chen7def14f2010-08-11 23:35:12 +00002845def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002846 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002847 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002848 Requires<[IsARM, HasV6]> {
2849 // FIXME: add support for options other than a full system DSB
2850 // FIXME: add encoding
2851}
Jim Grosbach3728e962009-12-10 00:11:09 +00002852}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002853
Johnny Chen1adc40c2010-08-12 20:46:17 +00002854// Memory Barrier Operations Variants -- for disassembly only
2855
2856def memb_opt : Operand<i32> {
2857 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002858}
2859
Johnny Chen1adc40c2010-08-12 20:46:17 +00002860class AMBI<bits<4> op7_4, string opc>
2861 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2862 [/* For disassembly only; pattern left blank */]>,
2863 Requires<[IsARM, HasDB]> {
2864 let Inst{31-8} = 0xf57ff0;
2865 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002866}
2867
2868// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002869def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002870
2871// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002872def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002873
2874// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002875def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2876 Requires<[IsARM, HasDB]> {
2877 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002878 let Inst{3-0} = 0b1111;
2879}
2880
Jim Grosbach66869102009-12-11 18:52:41 +00002881let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002882 let Uses = [CPSR] in {
2883 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002884 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002885 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2886 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002887 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002888 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2889 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002890 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002891 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2892 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002893 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002894 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2895 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002896 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002897 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2898 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002899 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002900 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2901 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002902 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002903 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2904 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002905 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002906 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2907 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002908 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002909 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2910 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002911 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002912 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2913 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002914 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002915 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2916 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002917 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002918 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2919 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002920 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002921 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2922 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002923 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002924 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2925 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002926 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002927 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2928 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002929 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002930 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2931 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002932 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002933 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2934 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002935 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002936 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2937
2938 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002939 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002940 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2941 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002942 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002943 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2944 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002945 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002946 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2947
Jim Grosbache801dc42009-12-12 01:40:06 +00002948 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002950 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2951 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002952 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002953 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2954 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002956 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2957}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002958}
2959
2960let mayLoad = 1 in {
2961def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2962 "ldrexb", "\t$dest, [$ptr]",
2963 []>;
2964def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2965 "ldrexh", "\t$dest, [$ptr]",
2966 []>;
2967def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2968 "ldrex", "\t$dest, [$ptr]",
2969 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002970def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002971 NoItinerary,
2972 "ldrexd", "\t$dest, $dest2, [$ptr]",
2973 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002974}
2975
Jim Grosbach587b0722009-12-16 19:44:06 +00002976let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002977def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002978 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002979 "strexb", "\t$success, $src, [$ptr]",
2980 []>;
2981def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2982 NoItinerary,
2983 "strexh", "\t$success, $src, [$ptr]",
2984 []>;
2985def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002986 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002987 "strex", "\t$success, $src, [$ptr]",
2988 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002989def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002990 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2991 NoItinerary,
2992 "strexd", "\t$success, $src, $src2, [$ptr]",
2993 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002994}
2995
Johnny Chenb9436272010-02-17 22:37:58 +00002996// Clear-Exclusive is for disassembly only.
2997def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2998 [/* For disassembly only; pattern left blank */]>,
2999 Requires<[IsARM, HasV7]> {
3000 let Inst{31-20} = 0xf57;
3001 let Inst{7-4} = 0b0001;
3002}
3003
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003004// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3005let mayLoad = 1 in {
3006def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3007 "swp", "\t$dst, $src, [$ptr]",
3008 [/* For disassembly only; pattern left blank */]> {
3009 let Inst{27-23} = 0b00010;
3010 let Inst{22} = 0; // B = 0
3011 let Inst{21-20} = 0b00;
3012 let Inst{7-4} = 0b1001;
3013}
3014
3015def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3016 "swpb", "\t$dst, $src, [$ptr]",
3017 [/* For disassembly only; pattern left blank */]> {
3018 let Inst{27-23} = 0b00010;
3019 let Inst{22} = 1; // B = 1
3020 let Inst{21-20} = 0b00;
3021 let Inst{7-4} = 0b1001;
3022}
3023}
3024
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003025//===----------------------------------------------------------------------===//
3026// TLS Instructions
3027//
3028
3029// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00003030let isCall = 1,
3031 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003032 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003033 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003034 [(set R0, ARMthread_pointer)]>;
3035}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003036
Evan Chenga8e29892007-01-19 07:51:42 +00003037//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003038// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003039// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003040// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003041// Since by its nature we may be coming from some other function to get
3042// here, and we're using the stack frame for the containing function to
3043// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003044// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003045// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003046// except for our own input by listing the relevant registers in Defs. By
3047// doing so, we also cause the prologue/epilogue code to actively preserve
3048// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003049// A constant value is passed in $val, and we use the location as a scratch.
3050let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003051 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3052 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003053 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003054 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003055 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003056 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003057 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003058 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3059 Requires<[IsARM, HasVFP2]>;
3060}
3061
3062let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003063 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3064 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003065 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3066 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003067 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003068 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3069 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003070}
3071
Jim Grosbach5eb19512010-05-22 01:06:18 +00003072// FIXME: Non-Darwin version(s)
3073let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3074 Defs = [ R7, LR, SP ] in {
3075def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3076 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003077 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003078 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3079 Requires<[IsARM, IsDarwin]>;
3080}
3081
Jim Grosbache4ad3872010-10-19 23:27:08 +00003082// eh.sjlj.dispatchsetup pseudo-instruction.
3083// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3084// handled when the pseudo is expanded (which happens before any passes
3085// that need the instruction size).
3086let isBarrier = 1, hasSideEffects = 1 in
3087def Int_eh_sjlj_dispatchsetup :
3088 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3089 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3090 Requires<[IsDarwin]>;
3091
Jim Grosbach0e0da732009-05-12 23:59:14 +00003092//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003093// Non-Instruction Patterns
3094//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003095
Evan Chenga8e29892007-01-19 07:51:42 +00003096// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003097
Evan Chenga8e29892007-01-19 07:51:42 +00003098// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003099// FIXME: Expand this in ARMExpandPseudoInsts.
3100// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003101let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003102def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003103 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003104 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003105 [(set GPR:$dst, so_imm2part:$src)]>,
3106 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003107
Evan Chenga8e29892007-01-19 07:51:42 +00003108def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003109 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3110 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003111def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003112 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3113 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003114def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3115 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3116 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003117def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3118 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3119 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003120
Evan Cheng5adb66a2009-09-28 09:14:39 +00003121// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003122// This is a single pseudo instruction, the benefit is that it can be remat'd
3123// as a single unit instead of having to handle reg inputs.
3124// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003125let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003126def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3127 [(set GPR:$dst, (i32 imm:$src))]>,
3128 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003129
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003130// ConstantPool, GlobalAddress, and JumpTable
3131def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3132 Requires<[IsARM, DontUseMovt]>;
3133def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3134def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3135 Requires<[IsARM, UseMovt]>;
3136def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3137 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3138
Evan Chenga8e29892007-01-19 07:51:42 +00003139// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003140
Dale Johannesen51e28e62010-06-03 21:09:53 +00003141// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003142def : ARMPat<(ARMtcret tcGPR:$dst),
3143 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003144
3145def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3146 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3147
3148def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3149 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3150
Dale Johannesen38d5f042010-06-15 22:24:08 +00003151def : ARMPat<(ARMtcret tcGPR:$dst),
3152 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003153
3154def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3155 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3156
3157def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3158 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003159
Evan Chenga8e29892007-01-19 07:51:42 +00003160// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003161def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003162 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003163def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003164 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003165
Evan Chenga8e29892007-01-19 07:51:42 +00003166// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003167//def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3168def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3169def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003170
Evan Chenga8e29892007-01-19 07:51:42 +00003171// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003172def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3173def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3174def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3175def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3176
Evan Chenga8e29892007-01-19 07:51:42 +00003177def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003178
Evan Cheng83b5cf02008-11-05 23:22:34 +00003179def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3180def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3181
Evan Cheng34b12d22007-01-19 20:27:35 +00003182// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003183def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3184 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003185 (SMULBB GPR:$a, GPR:$b)>;
3186def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3187 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003188def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3189 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003190 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003191def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003192 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003193def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3194 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003195 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003196def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003197 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003198def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3199 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003200 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003201def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003202 (SMULWB GPR:$a, GPR:$b)>;
3203
3204def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003205 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3206 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003207 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3208def : ARMV5TEPat<(add GPR:$acc,
3209 (mul sext_16_node:$a, sext_16_node:$b)),
3210 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3211def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003212 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3213 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003214 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3215def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003216 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003217 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3218def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003219 (mul (sra GPR:$a, (i32 16)),
3220 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003221 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3222def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003223 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003224 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3225def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003226 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3227 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003228 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3229def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003230 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003231 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3232
Evan Chenga8e29892007-01-19 07:51:42 +00003233//===----------------------------------------------------------------------===//
3234// Thumb Support
3235//
3236
3237include "ARMInstrThumb.td"
3238
3239//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003240// Thumb2 Support
3241//
3242
3243include "ARMInstrThumb2.td"
3244
3245//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003246// Floating Point Support
3247//
3248
3249include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003250
3251//===----------------------------------------------------------------------===//
3252// Advanced SIMD (NEON) Support
3253//
3254
3255include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003256
3257//===----------------------------------------------------------------------===//
3258// Coprocessor Instructions. For disassembly only.
3259//
3260
3261def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3262 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3263 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3264 [/* For disassembly only; pattern left blank */]> {
3265 let Inst{4} = 0;
3266}
3267
3268def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3269 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3270 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3271 [/* For disassembly only; pattern left blank */]> {
3272 let Inst{31-28} = 0b1111;
3273 let Inst{4} = 0;
3274}
3275
Johnny Chen64dfb782010-02-16 20:04:27 +00003276class ACI<dag oops, dag iops, string opc, string asm>
3277 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3278 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3279 let Inst{27-25} = 0b110;
3280}
3281
3282multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3283
3284 def _OFFSET : ACI<(outs),
3285 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3286 opc, "\tp$cop, cr$CRd, $addr"> {
3287 let Inst{31-28} = op31_28;
3288 let Inst{24} = 1; // P = 1
3289 let Inst{21} = 0; // W = 0
3290 let Inst{22} = 0; // D = 0
3291 let Inst{20} = load;
3292 }
3293
3294 def _PRE : ACI<(outs),
3295 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3296 opc, "\tp$cop, cr$CRd, $addr!"> {
3297 let Inst{31-28} = op31_28;
3298 let Inst{24} = 1; // P = 1
3299 let Inst{21} = 1; // W = 1
3300 let Inst{22} = 0; // D = 0
3301 let Inst{20} = load;
3302 }
3303
3304 def _POST : ACI<(outs),
3305 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3306 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3307 let Inst{31-28} = op31_28;
3308 let Inst{24} = 0; // P = 0
3309 let Inst{21} = 1; // W = 1
3310 let Inst{22} = 0; // D = 0
3311 let Inst{20} = load;
3312 }
3313
3314 def _OPTION : ACI<(outs),
3315 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3316 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3317 let Inst{31-28} = op31_28;
3318 let Inst{24} = 0; // P = 0
3319 let Inst{23} = 1; // U = 1
3320 let Inst{21} = 0; // W = 0
3321 let Inst{22} = 0; // D = 0
3322 let Inst{20} = load;
3323 }
3324
3325 def L_OFFSET : ACI<(outs),
3326 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003327 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003328 let Inst{31-28} = op31_28;
3329 let Inst{24} = 1; // P = 1
3330 let Inst{21} = 0; // W = 0
3331 let Inst{22} = 1; // D = 1
3332 let Inst{20} = load;
3333 }
3334
3335 def L_PRE : ACI<(outs),
3336 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003337 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003338 let Inst{31-28} = op31_28;
3339 let Inst{24} = 1; // P = 1
3340 let Inst{21} = 1; // W = 1
3341 let Inst{22} = 1; // D = 1
3342 let Inst{20} = load;
3343 }
3344
3345 def L_POST : ACI<(outs),
3346 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003347 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003348 let Inst{31-28} = op31_28;
3349 let Inst{24} = 0; // P = 0
3350 let Inst{21} = 1; // W = 1
3351 let Inst{22} = 1; // D = 1
3352 let Inst{20} = load;
3353 }
3354
3355 def L_OPTION : ACI<(outs),
3356 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003357 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003358 let Inst{31-28} = op31_28;
3359 let Inst{24} = 0; // P = 0
3360 let Inst{23} = 1; // U = 1
3361 let Inst{21} = 0; // W = 0
3362 let Inst{22} = 1; // D = 1
3363 let Inst{20} = load;
3364 }
3365}
3366
3367defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3368defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3369defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3370defm STC2 : LdStCop<0b1111, 0, "stc2">;
3371
Johnny Chen906d57f2010-02-12 01:44:23 +00003372def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3373 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3374 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3375 [/* For disassembly only; pattern left blank */]> {
3376 let Inst{20} = 0;
3377 let Inst{4} = 1;
3378}
3379
3380def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3381 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3382 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3383 [/* For disassembly only; pattern left blank */]> {
3384 let Inst{31-28} = 0b1111;
3385 let Inst{20} = 0;
3386 let Inst{4} = 1;
3387}
3388
3389def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3390 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3391 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3392 [/* For disassembly only; pattern left blank */]> {
3393 let Inst{20} = 1;
3394 let Inst{4} = 1;
3395}
3396
3397def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3398 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3399 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3400 [/* For disassembly only; pattern left blank */]> {
3401 let Inst{31-28} = 0b1111;
3402 let Inst{20} = 1;
3403 let Inst{4} = 1;
3404}
3405
3406def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3407 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3408 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3409 [/* For disassembly only; pattern left blank */]> {
3410 let Inst{23-20} = 0b0100;
3411}
3412
3413def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3414 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3415 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3416 [/* For disassembly only; pattern left blank */]> {
3417 let Inst{31-28} = 0b1111;
3418 let Inst{23-20} = 0b0100;
3419}
3420
3421def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3422 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3423 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3424 [/* For disassembly only; pattern left blank */]> {
3425 let Inst{23-20} = 0b0101;
3426}
3427
3428def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3429 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3430 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3431 [/* For disassembly only; pattern left blank */]> {
3432 let Inst{31-28} = 0b1111;
3433 let Inst{23-20} = 0b0101;
3434}
3435
Johnny Chenb98e1602010-02-12 18:55:33 +00003436//===----------------------------------------------------------------------===//
3437// Move between special register and ARM core register -- for disassembly only
3438//
3439
3440def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3441 [/* For disassembly only; pattern left blank */]> {
3442 let Inst{23-20} = 0b0000;
3443 let Inst{7-4} = 0b0000;
3444}
3445
3446def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3447 [/* For disassembly only; pattern left blank */]> {
3448 let Inst{23-20} = 0b0100;
3449 let Inst{7-4} = 0b0000;
3450}
3451
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003452def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3453 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003454 [/* For disassembly only; pattern left blank */]> {
3455 let Inst{23-20} = 0b0010;
3456 let Inst{7-4} = 0b0000;
3457}
3458
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003459def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3460 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003461 [/* For disassembly only; pattern left blank */]> {
3462 let Inst{23-20} = 0b0010;
3463 let Inst{7-4} = 0b0000;
3464}
3465
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003466def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3467 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003468 [/* For disassembly only; pattern left blank */]> {
3469 let Inst{23-20} = 0b0110;
3470 let Inst{7-4} = 0b0000;
3471}
3472
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003473def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3474 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003475 [/* For disassembly only; pattern left blank */]> {
3476 let Inst{23-20} = 0b0110;
3477 let Inst{7-4} = 0b0000;
3478}