blob: 4a88fdefc570af5e978cc16a9b5db1f3ebe1db80 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200309static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 u32 reg = PIPESTAT(pipe);
313 u32 pipestat = I915_READ(reg) & 0x7fff0000;
314
315 assert_spin_locked(&dev_priv->irq_lock);
316
317 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
318 POSTING_READ(reg);
319}
320
Paulo Zanoni86642812013-04-12 17:57:57 -0300321static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
322 enum pipe pipe, bool enable)
323{
324 struct drm_i915_private *dev_priv = dev->dev_private;
325 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
326 DE_PIPEB_FIFO_UNDERRUN;
327
328 if (enable)
329 ironlake_enable_display_irq(dev_priv, bit);
330 else
331 ironlake_disable_display_irq(dev_priv, bit);
332}
333
334static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200335 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300336{
337 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300338 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200339 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
340
Paulo Zanoni86642812013-04-12 17:57:57 -0300341 if (!ivb_can_enable_err_int(dev))
342 return;
343
Paulo Zanoni86642812013-04-12 17:57:57 -0300344 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
345 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200346 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
347
348 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300349 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200350
351 if (!was_enabled &&
352 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
353 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
354 pipe_name(pipe));
355 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300356 }
357}
358
Daniel Vetter38d83c962013-11-07 11:05:46 +0100359static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
360 enum pipe pipe, bool enable)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
363
364 assert_spin_locked(&dev_priv->irq_lock);
365
366 if (enable)
367 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
368 else
369 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
370 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
371 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
372}
373
Daniel Vetterfee884e2013-07-04 23:35:21 +0200374/**
375 * ibx_display_interrupt_update - update SDEIMR
376 * @dev_priv: driver private
377 * @interrupt_mask: mask of interrupt bits to update
378 * @enabled_irq_mask: mask of interrupt bits to enable
379 */
380static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
381 uint32_t interrupt_mask,
382 uint32_t enabled_irq_mask)
383{
384 uint32_t sdeimr = I915_READ(SDEIMR);
385 sdeimr &= ~interrupt_mask;
386 sdeimr |= (~enabled_irq_mask & interrupt_mask);
387
388 assert_spin_locked(&dev_priv->irq_lock);
389
Paulo Zanoni730488b2014-03-07 20:12:32 -0300390 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300391 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300392
Daniel Vetterfee884e2013-07-04 23:35:21 +0200393 I915_WRITE(SDEIMR, sdeimr);
394 POSTING_READ(SDEIMR);
395}
396#define ibx_enable_display_interrupt(dev_priv, bits) \
397 ibx_display_interrupt_update((dev_priv), (bits), (bits))
398#define ibx_disable_display_interrupt(dev_priv, bits) \
399 ibx_display_interrupt_update((dev_priv), (bits), 0)
400
Daniel Vetterde280752013-07-04 23:35:24 +0200401static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
402 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300403 bool enable)
404{
Paulo Zanoni86642812013-04-12 17:57:57 -0300405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200406 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
407 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300408
409 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200410 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300411 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200412 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300413}
414
415static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
416 enum transcoder pch_transcoder,
417 bool enable)
418{
419 struct drm_i915_private *dev_priv = dev->dev_private;
420
421 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200422 I915_WRITE(SERR_INT,
423 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
424
Paulo Zanoni86642812013-04-12 17:57:57 -0300425 if (!cpt_can_enable_serr_int(dev))
426 return;
427
Daniel Vetterfee884e2013-07-04 23:35:21 +0200428 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200430 uint32_t tmp = I915_READ(SERR_INT);
431 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
432
433 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200434 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200435
436 if (!was_enabled &&
437 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
438 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
439 transcoder_name(pch_transcoder));
440 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300441 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300442}
443
444/**
445 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
446 * @dev: drm device
447 * @pipe: pipe
448 * @enable: true if we want to report FIFO underrun errors, false otherwise
449 *
450 * This function makes us disable or enable CPU fifo underruns for a specific
451 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
452 * reporting for one pipe may also disable all the other CPU error interruts for
453 * the other pipes, due to the fact that there's just one interrupt mask/enable
454 * bit for all the pipes.
455 *
456 * Returns the previous state of underrun reporting.
457 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200458bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
459 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300460{
461 struct drm_i915_private *dev_priv = dev->dev_private;
462 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300464 bool ret;
465
Imre Deak77961eb2014-03-05 16:20:56 +0200466 assert_spin_locked(&dev_priv->irq_lock);
467
Paulo Zanoni86642812013-04-12 17:57:57 -0300468 ret = !intel_crtc->cpu_fifo_underrun_disabled;
469
470 if (enable == ret)
471 goto done;
472
473 intel_crtc->cpu_fifo_underrun_disabled = !enable;
474
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200475 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
476 i9xx_clear_fifo_underrun(dev, pipe);
477 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300478 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
479 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200480 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100481 else if (IS_GEN8(dev))
482 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300483
484done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200485 return ret;
486}
487
488bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
489 enum pipe pipe, bool enable)
490{
491 struct drm_i915_private *dev_priv = dev->dev_private;
492 unsigned long flags;
493 bool ret;
494
495 spin_lock_irqsave(&dev_priv->irq_lock, flags);
496 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300497 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200498
Paulo Zanoni86642812013-04-12 17:57:57 -0300499 return ret;
500}
501
Imre Deak91d181d2014-02-10 18:42:49 +0200502static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
503 enum pipe pipe)
504{
505 struct drm_i915_private *dev_priv = dev->dev_private;
506 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
508
509 return !intel_crtc->cpu_fifo_underrun_disabled;
510}
511
Paulo Zanoni86642812013-04-12 17:57:57 -0300512/**
513 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
514 * @dev: drm device
515 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
516 * @enable: true if we want to report FIFO underrun errors, false otherwise
517 *
518 * This function makes us disable or enable PCH fifo underruns for a specific
519 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
520 * underrun reporting for one transcoder may also disable all the other PCH
521 * error interruts for the other transcoders, due to the fact that there's just
522 * one interrupt mask/enable bit for all the transcoders.
523 *
524 * Returns the previous state of underrun reporting.
525 */
526bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
527 enum transcoder pch_transcoder,
528 bool enable)
529{
530 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200531 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300533 unsigned long flags;
534 bool ret;
535
Daniel Vetterde280752013-07-04 23:35:24 +0200536 /*
537 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
538 * has only one pch transcoder A that all pipes can use. To avoid racy
539 * pch transcoder -> pipe lookups from interrupt code simply store the
540 * underrun statistics in crtc A. Since we never expose this anywhere
541 * nor use it outside of the fifo underrun code here using the "wrong"
542 * crtc on LPT won't cause issues.
543 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300544
545 spin_lock_irqsave(&dev_priv->irq_lock, flags);
546
547 ret = !intel_crtc->pch_fifo_underrun_disabled;
548
549 if (enable == ret)
550 goto done;
551
552 intel_crtc->pch_fifo_underrun_disabled = !enable;
553
554 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200555 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300556 else
557 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
558
559done:
560 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
561 return ret;
562}
563
564
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100565static void
Imre Deak755e9012014-02-10 18:42:47 +0200566__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
567 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800568{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200569 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200570 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800571
Daniel Vetterb79480b2013-06-27 17:52:10 +0200572 assert_spin_locked(&dev_priv->irq_lock);
573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200578 return;
579
580 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
584
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200585 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200586 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200587 I915_WRITE(reg, pipestat);
588 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800589}
590
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100591static void
Imre Deak755e9012014-02-10 18:42:47 +0200592__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
593 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800594{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200595 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200596 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800597
Daniel Vetterb79480b2013-06-27 17:52:10 +0200598 assert_spin_locked(&dev_priv->irq_lock);
599
Ville Syrjälä04feced2014-04-03 13:28:33 +0300600 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
601 status_mask & ~PIPESTAT_INT_STATUS_MASK,
602 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
603 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 return;
605
Imre Deak755e9012014-02-10 18:42:47 +0200606 if ((pipestat & enable_mask) == 0)
607 return;
608
Imre Deak91d181d2014-02-10 18:42:49 +0200609 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
610
Imre Deak755e9012014-02-10 18:42:47 +0200611 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200612 I915_WRITE(reg, pipestat);
613 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800614}
615
Imre Deak10c59c52014-02-10 18:42:48 +0200616static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
617{
618 u32 enable_mask = status_mask << 16;
619
620 /*
621 * On pipe A we don't support the PSR interrupt yet, on pipe B the
622 * same bit MBZ.
623 */
624 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
625 return 0;
626
627 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
628 SPRITE0_FLIP_DONE_INT_EN_VLV |
629 SPRITE1_FLIP_DONE_INT_EN_VLV);
630 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
631 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
632 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
633 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
634
635 return enable_mask;
636}
637
Imre Deak755e9012014-02-10 18:42:47 +0200638void
639i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
640 u32 status_mask)
641{
642 u32 enable_mask;
643
Imre Deak10c59c52014-02-10 18:42:48 +0200644 if (IS_VALLEYVIEW(dev_priv->dev))
645 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
646 status_mask);
647 else
648 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200649 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
650}
651
652void
653i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
654 u32 status_mask)
655{
656 u32 enable_mask;
657
Imre Deak10c59c52014-02-10 18:42:48 +0200658 if (IS_VALLEYVIEW(dev_priv->dev))
659 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
660 status_mask);
661 else
662 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200663 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
664}
665
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000666/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300667 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000668 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300669static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000670{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672 unsigned long irqflags;
673
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300674 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
675 return;
676
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000677 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000678
Imre Deak755e9012014-02-10 18:42:47 +0200679 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300680 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200681 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200682 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683
684 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000685}
686
687/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700688 * i915_pipe_enabled - check if a pipe is enabled
689 * @dev: DRM device
690 * @pipe: pipe to check
691 *
692 * Reading certain registers when the pipe is disabled can hang the chip.
693 * Use this routine to make sure the PLL is running and the pipe is active
694 * before reading such registers if unsure.
695 */
696static int
697i915_pipe_enabled(struct drm_device *dev, int pipe)
698{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300699 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200700
Daniel Vettera01025a2013-05-22 00:50:23 +0200701 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
702 /* Locking is horribly broken here, but whatever. */
703 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300705
Daniel Vettera01025a2013-05-22 00:50:23 +0200706 return intel_crtc->active;
707 } else {
708 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
709 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700710}
711
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300712static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
713{
714 /* Gen2 doesn't have a hardware frame counter */
715 return 0;
716}
717
Keith Packard42f52ef2008-10-18 19:39:29 -0700718/* Called from drm generic code, passed a 'crtc', which
719 * we use as a pipe index
720 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700721static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700722{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300723 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724 unsigned long high_frame;
725 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300726 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700727
728 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800729 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800730 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731 return 0;
732 }
733
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300734 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
735 struct intel_crtc *intel_crtc =
736 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
737 const struct drm_display_mode *mode =
738 &intel_crtc->config.adjusted_mode;
739
740 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
741 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100742 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300743 u32 htotal;
744
745 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
746 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
747
748 vbl_start *= htotal;
749 }
750
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800751 high_frame = PIPEFRAME(pipe);
752 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100753
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700754 /*
755 * High & low register fields aren't synchronized, so make sure
756 * we get a low value that's stable across two reads of the high
757 * register.
758 */
759 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100762 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700763 } while (high1 != high2);
764
Chris Wilson5eddb702010-09-11 13:48:45 +0100765 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300766 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100767 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300768
769 /*
770 * The frame counter increments at beginning of active.
771 * Cook up a vblank counter by also checking the pixel
772 * counter against vblank start.
773 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200774 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700775}
776
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700777static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800778{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300779 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800780 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800781
782 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800783 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800785 return 0;
786 }
787
788 return I915_READ(reg);
789}
790
Mario Kleinerad3543e2013-10-30 05:13:08 +0100791/* raw reads, only for fast reads of display block, no need for forcewake etc. */
792#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100793
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
795{
796 struct drm_device *dev = crtc->base.dev;
797 struct drm_i915_private *dev_priv = dev->dev_private;
798 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
799 enum pipe pipe = crtc->pipe;
800 int vtotal = mode->crtc_vtotal;
801 int position;
802
803 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
804 vtotal /= 2;
805
806 if (IS_GEN2(dev))
807 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
808 else
809 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
810
811 /*
812 * Scanline counter increments at leading edge of hsync, and
813 * it starts counting from vtotal-1 on the first active line.
814 * That means the scanline counter value is always one less
815 * than what we would expect. Ie. just after start of vblank,
816 * which also occurs at start of hsync (on the last active line),
817 * the scanline counter will read vblank_start-1.
818 */
819 return (position + 1) % vtotal;
820}
821
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700822static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200823 unsigned int flags, int *vpos, int *hpos,
824 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100825{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300826 struct drm_i915_private *dev_priv = dev->dev_private;
827 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
829 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300830 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300831 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832 bool in_vbl = true;
833 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100834 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100835
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300836 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100837 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800838 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100839 return 0;
840 }
841
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300842 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300843 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300844 vtotal = mode->crtc_vtotal;
845 vbl_start = mode->crtc_vblank_start;
846 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200848 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
849 vbl_start = DIV_ROUND_UP(vbl_start, 2);
850 vbl_end /= 2;
851 vtotal /= 2;
852 }
853
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300854 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
855
Mario Kleinerad3543e2013-10-30 05:13:08 +0100856 /*
857 * Lock uncore.lock, as we will do multiple timing critical raw
858 * register reads, potentially with preemption disabled, so the
859 * following code must not block on uncore.lock.
860 */
861 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300862
Mario Kleinerad3543e2013-10-30 05:13:08 +0100863 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
864
865 /* Get optional system timestamp before query. */
866 if (stime)
867 *stime = ktime_get();
868
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300869 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100870 /* No obvious pixelcount register. Only query vertical
871 * scanout position from Display scan line register.
872 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300873 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100874 } else {
875 /* Have access to pixelcount since start of frame.
876 * We can split this into vertical and horizontal
877 * scanout position.
878 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300881 /* convert to pixel counts */
882 vbl_start *= htotal;
883 vbl_end *= htotal;
884 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300885
886 /*
887 * Start of vblank interrupt is triggered at start of hsync,
888 * just prior to the first active line of vblank. However we
889 * consider lines to start at the leading edge of horizontal
890 * active. So, should we get here before we've crossed into
891 * the horizontal active of the first line in vblank, we would
892 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
893 * always add htotal-hsync_start to the current pixel position.
894 */
895 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300896 }
897
Mario Kleinerad3543e2013-10-30 05:13:08 +0100898 /* Get optional system timestamp after query. */
899 if (etime)
900 *etime = ktime_get();
901
902 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
903
904 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
905
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300906 in_vbl = position >= vbl_start && position < vbl_end;
907
908 /*
909 * While in vblank, position will be negative
910 * counting up towards 0 at vbl_end. And outside
911 * vblank, position will be positive counting
912 * up since vbl_end.
913 */
914 if (position >= vbl_start)
915 position -= vbl_end;
916 else
917 position += vtotal - vbl_end;
918
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300919 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300920 *vpos = position;
921 *hpos = 0;
922 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100923 *vpos = position / htotal;
924 *hpos = position - (*vpos * htotal);
925 }
926
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100927 /* In vblank? */
928 if (in_vbl)
929 ret |= DRM_SCANOUTPOS_INVBL;
930
931 return ret;
932}
933
Ville Syrjäläa225f072014-04-29 13:35:45 +0300934int intel_get_crtc_scanline(struct intel_crtc *crtc)
935{
936 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
937 unsigned long irqflags;
938 int position;
939
940 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
941 position = __intel_get_crtc_scanline(crtc);
942 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
943
944 return position;
945}
946
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700947static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948 int *max_error,
949 struct timeval *vblank_time,
950 unsigned flags)
951{
Chris Wilson4041b852011-01-22 10:07:56 +0000952 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100953
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700954 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000955 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 return -EINVAL;
957 }
958
959 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000960 crtc = intel_get_crtc_for_pipe(dev, pipe);
961 if (crtc == NULL) {
962 DRM_ERROR("Invalid crtc %d\n", pipe);
963 return -EINVAL;
964 }
965
966 if (!crtc->enabled) {
967 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
968 return -EBUSY;
969 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100970
971 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000972 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
973 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300974 crtc,
975 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100976}
977
Jani Nikula67c347f2013-09-17 14:26:34 +0300978static bool intel_hpd_irq_event(struct drm_device *dev,
979 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200980{
981 enum drm_connector_status old_status;
982
983 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
984 old_status = connector->status;
985
986 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300987 if (old_status == connector->status)
988 return false;
989
990 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200991 connector->base.id,
992 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300993 drm_get_connector_status_name(old_status),
994 drm_get_connector_status_name(connector->status));
995
996 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200997}
998
Jesse Barnes5ca58282009-03-31 14:11:15 -0700999/*
1000 * Handle hotplug events outside the interrupt handler proper.
1001 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001002#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1003
Jesse Barnes5ca58282009-03-31 14:11:15 -07001004static void i915_hotplug_work_func(struct work_struct *work)
1005{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001006 struct drm_i915_private *dev_priv =
1007 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001008 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001009 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001010 struct intel_connector *intel_connector;
1011 struct intel_encoder *intel_encoder;
1012 struct drm_connector *connector;
1013 unsigned long irqflags;
1014 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001015 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001016 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001017
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001018 /* HPD irq before everything is fully set up. */
1019 if (!dev_priv->enable_hotplug_processing)
1020 return;
1021
Keith Packarda65e34c2011-07-25 10:04:56 -07001022 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001023 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1024
Egbert Eichcd569ae2013-04-16 13:36:57 +02001025 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001026
1027 hpd_event_bits = dev_priv->hpd_event_bits;
1028 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001029 list_for_each_entry(connector, &mode_config->connector_list, head) {
1030 intel_connector = to_intel_connector(connector);
1031 intel_encoder = intel_connector->encoder;
1032 if (intel_encoder->hpd_pin > HPD_NONE &&
1033 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1034 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1035 DRM_INFO("HPD interrupt storm detected on connector %s: "
1036 "switching from hotplug detection to polling\n",
1037 drm_get_connector_name(connector));
1038 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1039 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1040 | DRM_CONNECTOR_POLL_DISCONNECT;
1041 hpd_disabled = true;
1042 }
Egbert Eich142e2392013-04-11 15:57:57 +02001043 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1044 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1045 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1046 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001047 }
1048 /* if there were no outputs to poll, poll was disabled,
1049 * therefore make sure it's enabled when disabling HPD on
1050 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001051 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001052 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001053 mod_timer(&dev_priv->hotplug_reenable_timer,
1054 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1055 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001056
1057 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1058
Egbert Eich321a1b32013-04-11 16:00:26 +02001059 list_for_each_entry(connector, &mode_config->connector_list, head) {
1060 intel_connector = to_intel_connector(connector);
1061 intel_encoder = intel_connector->encoder;
1062 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1063 if (intel_encoder->hot_plug)
1064 intel_encoder->hot_plug(intel_encoder);
1065 if (intel_hpd_irq_event(dev, connector))
1066 changed = true;
1067 }
1068 }
Keith Packard40ee3382011-07-28 15:31:19 -07001069 mutex_unlock(&mode_config->mutex);
1070
Egbert Eich321a1b32013-04-11 16:00:26 +02001071 if (changed)
1072 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001073}
1074
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001075static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1076{
1077 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1078}
1079
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001080static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001081{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001082 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001083 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001084 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001085
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001086 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001087
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001088 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1089
Daniel Vetter20e4d402012-08-08 23:35:39 +02001090 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001091
Jesse Barnes7648fa92010-05-20 14:28:11 -07001092 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001093 busy_up = I915_READ(RCPREVBSYTUPAVG);
1094 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001095 max_avg = I915_READ(RCBMAXAVG);
1096 min_avg = I915_READ(RCBMINAVG);
1097
1098 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001099 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001100 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1101 new_delay = dev_priv->ips.cur_delay - 1;
1102 if (new_delay < dev_priv->ips.max_delay)
1103 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001104 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001105 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1106 new_delay = dev_priv->ips.cur_delay + 1;
1107 if (new_delay > dev_priv->ips.min_delay)
1108 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001109 }
1110
Jesse Barnes7648fa92010-05-20 14:28:11 -07001111 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001112 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001113
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001114 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001115
Jesse Barnesf97108d2010-01-29 11:27:07 -08001116 return;
1117}
1118
Chris Wilson549f7362010-10-19 11:19:32 +01001119static void notify_ring(struct drm_device *dev,
1120 struct intel_ring_buffer *ring)
1121{
Chris Wilson475553d2011-01-20 09:52:56 +00001122 if (ring->obj == NULL)
1123 return;
1124
Chris Wilson814e9b52013-09-23 17:33:19 -03001125 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001126
Chris Wilson549f7362010-10-19 11:19:32 +01001127 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001128 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001129}
1130
Ben Widawsky4912d042011-04-25 11:25:20 -07001131static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001132{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001133 struct drm_i915_private *dev_priv =
1134 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001135 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001136 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001137
Daniel Vetter59cdb632013-07-04 23:35:28 +02001138 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001139 pm_iir = dev_priv->rps.pm_iir;
1140 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001141 if (IS_BROADWELL(dev_priv->dev))
1142 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1143 else {
1144 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1145 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1146 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001147 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001148
Paulo Zanoni60611c12013-08-15 11:50:01 -03001149 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301150 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001151
Deepak Sa6706b42014-03-15 20:23:22 +05301152 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153 return;
1154
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001155 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001156
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001157 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001158 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 if (adj > 0)
1160 adj *= 2;
1161 else
1162 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001163 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001164
1165 /*
1166 * For better performance, jump directly
1167 * to RPe if we're below it.
1168 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001169 if (new_delay < dev_priv->rps.efficient_freq)
1170 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001171 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001172 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1173 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001174 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001175 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001176 adj = 0;
1177 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1178 if (adj < 0)
1179 adj *= 2;
1180 else
1181 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001182 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001183 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001184 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001185 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186
Ben Widawsky79249632012-09-07 19:43:42 -07001187 /* sysfs frequency interfaces may have snuck in while servicing the
1188 * interrupt
1189 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001190 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001191 dev_priv->rps.min_freq_softlimit,
1192 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301193
Ben Widawskyb39fb292014-03-19 18:31:11 -07001194 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001195
1196 if (IS_VALLEYVIEW(dev_priv->dev))
1197 valleyview_set_rps(dev_priv->dev, new_delay);
1198 else
1199 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001201 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202}
1203
Ben Widawskye3689192012-05-25 16:56:22 -07001204
1205/**
1206 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1207 * occurred.
1208 * @work: workqueue struct
1209 *
1210 * Doesn't actually do anything except notify userspace. As a consequence of
1211 * this event, userspace should try to remap the bad rows since statistically
1212 * it is likely the same row is more likely to go bad again.
1213 */
1214static void ivybridge_parity_work(struct work_struct *work)
1215{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001216 struct drm_i915_private *dev_priv =
1217 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001218 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001219 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001220 uint32_t misccpctl;
1221 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001222 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001223
1224 /* We must turn off DOP level clock gating to access the L3 registers.
1225 * In order to prevent a get/put style interface, acquire struct mutex
1226 * any time we access those registers.
1227 */
1228 mutex_lock(&dev_priv->dev->struct_mutex);
1229
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230 /* If we've screwed up tracking, just let the interrupt fire again */
1231 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1232 goto out;
1233
Ben Widawskye3689192012-05-25 16:56:22 -07001234 misccpctl = I915_READ(GEN7_MISCCPCTL);
1235 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1236 POSTING_READ(GEN7_MISCCPCTL);
1237
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1239 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001240
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001241 slice--;
1242 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1243 break;
1244
1245 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1246
1247 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1248
1249 error_status = I915_READ(reg);
1250 row = GEN7_PARITY_ERROR_ROW(error_status);
1251 bank = GEN7_PARITY_ERROR_BANK(error_status);
1252 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1253
1254 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1255 POSTING_READ(reg);
1256
1257 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1258 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1259 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1260 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1261 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1262 parity_event[5] = NULL;
1263
Dave Airlie5bdebb12013-10-11 14:07:25 +10001264 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001265 KOBJ_CHANGE, parity_event);
1266
1267 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1268 slice, row, bank, subbank);
1269
1270 kfree(parity_event[4]);
1271 kfree(parity_event[3]);
1272 kfree(parity_event[2]);
1273 kfree(parity_event[1]);
1274 }
Ben Widawskye3689192012-05-25 16:56:22 -07001275
1276 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1277
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001278out:
1279 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001280 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001281 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001282 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1283
1284 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001285}
1286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001288{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001289 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001290
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001291 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001292 return;
1293
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001294 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001295 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001296 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001297
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001298 iir &= GT_PARITY_ERROR(dev);
1299 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1300 dev_priv->l3_parity.which_slice |= 1 << 1;
1301
1302 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1303 dev_priv->l3_parity.which_slice |= 1 << 0;
1304
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001305 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001306}
1307
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001308static void ilk_gt_irq_handler(struct drm_device *dev,
1309 struct drm_i915_private *dev_priv,
1310 u32 gt_iir)
1311{
1312 if (gt_iir &
1313 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1314 notify_ring(dev, &dev_priv->ring[RCS]);
1315 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1316 notify_ring(dev, &dev_priv->ring[VCS]);
1317}
1318
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001319static void snb_gt_irq_handler(struct drm_device *dev,
1320 struct drm_i915_private *dev_priv,
1321 u32 gt_iir)
1322{
1323
Ben Widawskycc609d52013-05-28 19:22:29 -07001324 if (gt_iir &
1325 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001326 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001327 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001328 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001329 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001330 notify_ring(dev, &dev_priv->ring[BCS]);
1331
Ben Widawskycc609d52013-05-28 19:22:29 -07001332 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1333 GT_BSD_CS_ERROR_INTERRUPT |
1334 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001335 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1336 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001337 }
Ben Widawskye3689192012-05-25 16:56:22 -07001338
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001339 if (gt_iir & GT_PARITY_ERROR(dev))
1340 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001341}
1342
Ben Widawsky09610212014-05-15 20:58:08 +03001343static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1344{
1345 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1346 return;
1347
1348 spin_lock(&dev_priv->irq_lock);
1349 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1350 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1351 spin_unlock(&dev_priv->irq_lock);
1352
1353 queue_work(dev_priv->wq, &dev_priv->rps.work);
1354}
1355
Ben Widawskyabd58f02013-11-02 21:07:09 -07001356static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1357 struct drm_i915_private *dev_priv,
1358 u32 master_ctl)
1359{
1360 u32 rcs, bcs, vcs;
1361 uint32_t tmp = 0;
1362 irqreturn_t ret = IRQ_NONE;
1363
1364 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1365 tmp = I915_READ(GEN8_GT_IIR(0));
1366 if (tmp) {
1367 ret = IRQ_HANDLED;
1368 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1369 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1370 if (rcs & GT_RENDER_USER_INTERRUPT)
1371 notify_ring(dev, &dev_priv->ring[RCS]);
1372 if (bcs & GT_RENDER_USER_INTERRUPT)
1373 notify_ring(dev, &dev_priv->ring[BCS]);
1374 I915_WRITE(GEN8_GT_IIR(0), tmp);
1375 } else
1376 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1377 }
1378
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001379 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001380 tmp = I915_READ(GEN8_GT_IIR(1));
1381 if (tmp) {
1382 ret = IRQ_HANDLED;
1383 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1384 if (vcs & GT_RENDER_USER_INTERRUPT)
1385 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001386 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1387 if (vcs & GT_RENDER_USER_INTERRUPT)
1388 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001389 I915_WRITE(GEN8_GT_IIR(1), tmp);
1390 } else
1391 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1392 }
1393
Ben Widawsky09610212014-05-15 20:58:08 +03001394 if (master_ctl & GEN8_GT_PM_IRQ) {
1395 tmp = I915_READ(GEN8_GT_IIR(2));
1396 if (tmp & dev_priv->pm_rps_events) {
1397 ret = IRQ_HANDLED;
1398 gen8_rps_irq_handler(dev_priv, tmp);
1399 I915_WRITE(GEN8_GT_IIR(2),
1400 tmp & dev_priv->pm_rps_events);
1401 } else
1402 DRM_ERROR("The master control interrupt lied (PM)!\n");
1403 }
1404
Ben Widawskyabd58f02013-11-02 21:07:09 -07001405 if (master_ctl & GEN8_GT_VECS_IRQ) {
1406 tmp = I915_READ(GEN8_GT_IIR(3));
1407 if (tmp) {
1408 ret = IRQ_HANDLED;
1409 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1410 if (vcs & GT_RENDER_USER_INTERRUPT)
1411 notify_ring(dev, &dev_priv->ring[VECS]);
1412 I915_WRITE(GEN8_GT_IIR(3), tmp);
1413 } else
1414 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1415 }
1416
1417 return ret;
1418}
1419
Egbert Eichb543fb02013-04-16 13:36:54 +02001420#define HPD_STORM_DETECT_PERIOD 1000
1421#define HPD_STORM_THRESHOLD 5
1422
Daniel Vetter10a504d2013-06-27 17:52:12 +02001423static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001424 u32 hotplug_trigger,
1425 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001426{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001427 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001428 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001429 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001430
Daniel Vetter91d131d2013-06-27 17:52:14 +02001431 if (!hotplug_trigger)
1432 return;
1433
Imre Deakcc9bd492014-01-16 19:56:54 +02001434 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1435 hotplug_trigger);
1436
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001437 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001438 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001439
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001440 if (hpd[i] & hotplug_trigger &&
1441 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1442 /*
1443 * On GMCH platforms the interrupt mask bits only
1444 * prevent irq generation, not the setting of the
1445 * hotplug bits itself. So only WARN about unexpected
1446 * interrupts on saner platforms.
1447 */
1448 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1449 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1450 hotplug_trigger, i, hpd[i]);
1451
1452 continue;
1453 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001454
Egbert Eichb543fb02013-04-16 13:36:54 +02001455 if (!(hpd[i] & hotplug_trigger) ||
1456 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1457 continue;
1458
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001459 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001460 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1461 dev_priv->hpd_stats[i].hpd_last_jiffies
1462 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1463 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1464 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001465 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001466 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1467 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001468 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001469 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001470 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001471 } else {
1472 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001473 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1474 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001475 }
1476 }
1477
Daniel Vetter10a504d2013-06-27 17:52:12 +02001478 if (storm_detected)
1479 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001480 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001481
Daniel Vetter645416f2013-09-02 16:22:25 +02001482 /*
1483 * Our hotplug handler can grab modeset locks (by calling down into the
1484 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1485 * queue for otherwise the flush_work in the pageflip code will
1486 * deadlock.
1487 */
1488 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001489}
1490
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001491static void gmbus_irq_handler(struct drm_device *dev)
1492{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001493 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001494
Daniel Vetter28c70f12012-12-01 13:53:45 +01001495 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001496}
1497
Daniel Vetterce99c252012-12-01 13:53:47 +01001498static void dp_aux_irq_handler(struct drm_device *dev)
1499{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001500 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001501
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001502 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001503}
1504
Shuang He8bf1e9f2013-10-15 18:55:27 +01001505#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001506static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1507 uint32_t crc0, uint32_t crc1,
1508 uint32_t crc2, uint32_t crc3,
1509 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001510{
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1513 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001514 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001515
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001516 spin_lock(&pipe_crc->lock);
1517
Damien Lespiau0c912c72013-10-15 18:55:37 +01001518 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001519 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001520 DRM_ERROR("spurious interrupt\n");
1521 return;
1522 }
1523
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001524 head = pipe_crc->head;
1525 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001526
1527 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001528 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001529 DRM_ERROR("CRC buffer overflowing\n");
1530 return;
1531 }
1532
1533 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001534
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001535 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001536 entry->crc[0] = crc0;
1537 entry->crc[1] = crc1;
1538 entry->crc[2] = crc2;
1539 entry->crc[3] = crc3;
1540 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001541
1542 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001543 pipe_crc->head = head;
1544
1545 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001546
1547 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001548}
Daniel Vetter277de952013-10-18 16:37:07 +02001549#else
1550static inline void
1551display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1552 uint32_t crc0, uint32_t crc1,
1553 uint32_t crc2, uint32_t crc3,
1554 uint32_t crc4) {}
1555#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001556
Daniel Vetter277de952013-10-18 16:37:07 +02001557
1558static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001559{
1560 struct drm_i915_private *dev_priv = dev->dev_private;
1561
Daniel Vetter277de952013-10-18 16:37:07 +02001562 display_pipe_crc_irq_handler(dev, pipe,
1563 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1564 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001565}
1566
Daniel Vetter277de952013-10-18 16:37:07 +02001567static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001568{
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570
Daniel Vetter277de952013-10-18 16:37:07 +02001571 display_pipe_crc_irq_handler(dev, pipe,
1572 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1573 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1574 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1575 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1576 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001577}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001578
Daniel Vetter277de952013-10-18 16:37:07 +02001579static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001580{
1581 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001582 uint32_t res1, res2;
1583
1584 if (INTEL_INFO(dev)->gen >= 3)
1585 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1586 else
1587 res1 = 0;
1588
1589 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1590 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1591 else
1592 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001593
Daniel Vetter277de952013-10-18 16:37:07 +02001594 display_pipe_crc_irq_handler(dev, pipe,
1595 I915_READ(PIPE_CRC_RES_RED(pipe)),
1596 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1597 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1598 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001599}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001600
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001601/* The RPS events need forcewake, so we add them to a work queue and mask their
1602 * IMR bits until the work is done. Other interrupts can be processed without
1603 * the work queue. */
1604static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001605{
Deepak Sa6706b42014-03-15 20:23:22 +05301606 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001607 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301608 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1609 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001610 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001611
1612 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001613 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001614
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001615 if (HAS_VEBOX(dev_priv->dev)) {
1616 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1617 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001618
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001619 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001620 i915_handle_error(dev_priv->dev, false,
1621 "VEBOX CS error interrupt 0x%08x",
1622 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001623 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001624 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001625}
1626
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001627static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1628{
1629 struct intel_crtc *crtc;
1630
1631 if (!drm_handle_vblank(dev, pipe))
1632 return false;
1633
1634 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1635 wake_up(&crtc->vbl_wait);
1636
1637 return true;
1638}
1639
Imre Deakc1874ed2014-02-04 21:35:46 +02001640static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1641{
1642 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001643 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001644 int pipe;
1645
Imre Deak58ead0d2014-02-04 21:35:47 +02001646 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001647 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001648 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001649 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001650
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001651 /*
1652 * PIPESTAT bits get signalled even when the interrupt is
1653 * disabled with the mask bits, and some of the status bits do
1654 * not generate interrupts at all (like the underrun bit). Hence
1655 * we need to be careful that we only handle what we want to
1656 * handle.
1657 */
1658 mask = 0;
1659 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1660 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1661
1662 switch (pipe) {
1663 case PIPE_A:
1664 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1665 break;
1666 case PIPE_B:
1667 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1668 break;
1669 }
1670 if (iir & iir_bit)
1671 mask |= dev_priv->pipestat_irq_mask[pipe];
1672
1673 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001674 continue;
1675
1676 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001677 mask |= PIPESTAT_INT_ENABLE_MASK;
1678 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001679
1680 /*
1681 * Clear the PIPE*STAT regs before the IIR
1682 */
Imre Deak91d181d2014-02-10 18:42:49 +02001683 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1684 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001685 I915_WRITE(reg, pipe_stats[pipe]);
1686 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001687 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001688
1689 for_each_pipe(pipe) {
1690 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001691 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001692
Imre Deak579a9b02014-02-04 21:35:48 +02001693 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001694 intel_prepare_page_flip(dev, pipe);
1695 intel_finish_page_flip(dev, pipe);
1696 }
1697
1698 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1699 i9xx_pipe_crc_irq_handler(dev, pipe);
1700
1701 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1702 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1703 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1704 }
1705
1706 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1707 gmbus_irq_handler(dev);
1708}
1709
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001710static void i9xx_hpd_irq_handler(struct drm_device *dev)
1711{
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1714
1715 if (IS_G4X(dev)) {
1716 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1717
1718 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1719 } else {
1720 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1721
1722 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1723 }
1724
1725 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1726 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1727 dp_aux_irq_handler(dev);
1728
1729 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1730 /*
1731 * Make sure hotplug status is cleared before we clear IIR, or else we
1732 * may miss hotplug events.
1733 */
1734 POSTING_READ(PORT_HOTPLUG_STAT);
1735}
1736
Daniel Vetterff1f5252012-10-02 15:10:55 +02001737static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001738{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001739 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001741 u32 iir, gt_iir, pm_iir;
1742 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001743
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001744 while (true) {
1745 iir = I915_READ(VLV_IIR);
1746 gt_iir = I915_READ(GTIIR);
1747 pm_iir = I915_READ(GEN6_PMIIR);
1748
1749 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1750 goto out;
1751
1752 ret = IRQ_HANDLED;
1753
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001754 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001755
Imre Deakc1874ed2014-02-04 21:35:46 +02001756 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001757
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001758 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001759 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1760 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001761
Paulo Zanoni60611c12013-08-15 11:50:01 -03001762 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001763 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001764
1765 I915_WRITE(GTIIR, gt_iir);
1766 I915_WRITE(GEN6_PMIIR, pm_iir);
1767 I915_WRITE(VLV_IIR, iir);
1768 }
1769
1770out:
1771 return ret;
1772}
1773
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001774static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1775{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001776 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001777 struct drm_i915_private *dev_priv = dev->dev_private;
1778 u32 master_ctl, iir;
1779 irqreturn_t ret = IRQ_NONE;
1780 unsigned int pipes = 0;
1781
1782 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1783
1784 I915_WRITE(GEN8_MASTER_IRQ, 0);
1785
1786 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1787
1788 iir = I915_READ(VLV_IIR);
1789
1790 if (iir & (I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT))
1791 pipes |= 1 << 0;
1792 if (iir & (I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT))
1793 pipes |= 1 << 1;
1794 if (iir & (I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_C_EVENT_INTERRUPT))
1795 pipes |= 1 << 2;
1796
1797 if (pipes) {
1798 u32 pipe_stats[I915_MAX_PIPES] = {};
1799 unsigned long irqflags;
1800 int pipe;
1801
1802 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1803 for_each_pipe(pipe) {
1804 unsigned int reg;
1805
1806 if (!(pipes & (1 << pipe)))
1807 continue;
1808
1809 reg = PIPESTAT(pipe);
1810 pipe_stats[pipe] = I915_READ(reg);
1811
1812 /*
1813 * Clear the PIPE*STAT regs before the IIR
1814 */
1815 if (pipe_stats[pipe] & 0x8000ffff) {
1816 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1817 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1818 pipe_name(pipe));
1819 I915_WRITE(reg, pipe_stats[pipe]);
1820 }
1821 }
1822 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1823
1824 for_each_pipe(pipe) {
1825 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1826 drm_handle_vblank(dev, pipe);
1827
1828 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1829 intel_prepare_page_flip(dev, pipe);
1830 intel_finish_page_flip(dev, pipe);
1831 }
1832 }
1833
1834 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1835 gmbus_irq_handler(dev);
1836
1837 ret = IRQ_HANDLED;
1838 }
1839
1840 /* Consume port. Then clear IIR or we'll miss events */
1841 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1842 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1843
1844 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1845
1846 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1847 hotplug_status);
1848 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
1849 queue_work(dev_priv->wq,
1850 &dev_priv->hotplug_work);
1851
1852 ret = IRQ_HANDLED;
1853 }
1854
1855 I915_WRITE(VLV_IIR, iir);
1856
1857 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1858 POSTING_READ(GEN8_MASTER_IRQ);
1859
1860 return ret;
1861}
1862
Adam Jackson23e81d62012-06-06 15:45:44 -04001863static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001864{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001866 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001867 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001868
Daniel Vetter91d131d2013-06-27 17:52:14 +02001869 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1870
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001871 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1872 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1873 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001874 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001875 port_name(port));
1876 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001877
Daniel Vetterce99c252012-12-01 13:53:47 +01001878 if (pch_iir & SDE_AUX_MASK)
1879 dp_aux_irq_handler(dev);
1880
Jesse Barnes776ad802011-01-04 15:09:39 -08001881 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001882 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001883
1884 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1885 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1886
1887 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1888 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1889
1890 if (pch_iir & SDE_POISON)
1891 DRM_ERROR("PCH poison interrupt\n");
1892
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001893 if (pch_iir & SDE_FDI_MASK)
1894 for_each_pipe(pipe)
1895 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1896 pipe_name(pipe),
1897 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001898
1899 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1900 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1901
1902 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1903 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1904
Jesse Barnes776ad802011-01-04 15:09:39 -08001905 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001906 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1907 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001908 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001909
1910 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1911 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1912 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001913 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001914}
1915
1916static void ivb_err_int_handler(struct drm_device *dev)
1917{
1918 struct drm_i915_private *dev_priv = dev->dev_private;
1919 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001920 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001921
Paulo Zanonide032bf2013-04-12 17:57:58 -03001922 if (err_int & ERR_INT_POISON)
1923 DRM_ERROR("Poison interrupt\n");
1924
Daniel Vetter5a69b892013-10-16 22:55:52 +02001925 for_each_pipe(pipe) {
1926 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1927 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1928 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001929 DRM_ERROR("Pipe %c FIFO underrun\n",
1930 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001931 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001932
Daniel Vetter5a69b892013-10-16 22:55:52 +02001933 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1934 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001935 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001936 else
Daniel Vetter277de952013-10-18 16:37:07 +02001937 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001938 }
1939 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001940
Paulo Zanoni86642812013-04-12 17:57:57 -03001941 I915_WRITE(GEN7_ERR_INT, err_int);
1942}
1943
1944static void cpt_serr_int_handler(struct drm_device *dev)
1945{
1946 struct drm_i915_private *dev_priv = dev->dev_private;
1947 u32 serr_int = I915_READ(SERR_INT);
1948
Paulo Zanonide032bf2013-04-12 17:57:58 -03001949 if (serr_int & SERR_INT_POISON)
1950 DRM_ERROR("PCH poison interrupt\n");
1951
Paulo Zanoni86642812013-04-12 17:57:57 -03001952 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1953 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1954 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001955 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001956
1957 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1958 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1959 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001960 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001961
1962 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1963 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1964 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001965 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001966
1967 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001968}
1969
Adam Jackson23e81d62012-06-06 15:45:44 -04001970static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1971{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001972 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001973 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001974 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001975
Daniel Vetter91d131d2013-06-27 17:52:14 +02001976 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1977
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001978 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1979 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1980 SDE_AUDIO_POWER_SHIFT_CPT);
1981 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1982 port_name(port));
1983 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001984
1985 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001986 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001987
1988 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001989 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001990
1991 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1992 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1993
1994 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1995 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1996
1997 if (pch_iir & SDE_FDI_MASK_CPT)
1998 for_each_pipe(pipe)
1999 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2000 pipe_name(pipe),
2001 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002002
2003 if (pch_iir & SDE_ERROR_CPT)
2004 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002005}
2006
Paulo Zanonic008bc62013-07-12 16:35:10 -03002007static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2008{
2009 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002010 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002011
2012 if (de_iir & DE_AUX_CHANNEL_A)
2013 dp_aux_irq_handler(dev);
2014
2015 if (de_iir & DE_GSE)
2016 intel_opregion_asle_intr(dev);
2017
Paulo Zanonic008bc62013-07-12 16:35:10 -03002018 if (de_iir & DE_POISON)
2019 DRM_ERROR("Poison interrupt\n");
2020
Daniel Vetter40da17c2013-10-21 18:04:36 +02002021 for_each_pipe(pipe) {
2022 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002023 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002024
Daniel Vetter40da17c2013-10-21 18:04:36 +02002025 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2026 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002027 DRM_ERROR("Pipe %c FIFO underrun\n",
2028 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002029
Daniel Vetter40da17c2013-10-21 18:04:36 +02002030 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2031 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002032
Daniel Vetter40da17c2013-10-21 18:04:36 +02002033 /* plane/pipes map 1:1 on ilk+ */
2034 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2035 intel_prepare_page_flip(dev, pipe);
2036 intel_finish_page_flip_plane(dev, pipe);
2037 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002038 }
2039
2040 /* check event from PCH */
2041 if (de_iir & DE_PCH_EVENT) {
2042 u32 pch_iir = I915_READ(SDEIIR);
2043
2044 if (HAS_PCH_CPT(dev))
2045 cpt_irq_handler(dev, pch_iir);
2046 else
2047 ibx_irq_handler(dev, pch_iir);
2048
2049 /* should clear PCH hotplug event before clear CPU irq */
2050 I915_WRITE(SDEIIR, pch_iir);
2051 }
2052
2053 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2054 ironlake_rps_change_irq_handler(dev);
2055}
2056
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002057static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2058{
2059 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002060 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002061
2062 if (de_iir & DE_ERR_INT_IVB)
2063 ivb_err_int_handler(dev);
2064
2065 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2066 dp_aux_irq_handler(dev);
2067
2068 if (de_iir & DE_GSE_IVB)
2069 intel_opregion_asle_intr(dev);
2070
Damien Lespiau07d27e22014-03-03 17:31:46 +00002071 for_each_pipe(pipe) {
2072 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002073 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002074
2075 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002076 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2077 intel_prepare_page_flip(dev, pipe);
2078 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002079 }
2080 }
2081
2082 /* check event from PCH */
2083 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2084 u32 pch_iir = I915_READ(SDEIIR);
2085
2086 cpt_irq_handler(dev, pch_iir);
2087
2088 /* clear PCH hotplug event before clear CPU irq */
2089 I915_WRITE(SDEIIR, pch_iir);
2090 }
2091}
2092
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002093static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002094{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002095 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002096 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002097 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002098 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002099
Paulo Zanoni86642812013-04-12 17:57:57 -03002100 /* We get interrupts on unclaimed registers, so check for this before we
2101 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002102 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002103
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002104 /* disable master interrupt before clearing iir */
2105 de_ier = I915_READ(DEIER);
2106 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002107 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002108
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002109 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2110 * interrupts will will be stored on its back queue, and then we'll be
2111 * able to process them after we restore SDEIER (as soon as we restore
2112 * it, we'll get an interrupt if SDEIIR still has something to process
2113 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002114 if (!HAS_PCH_NOP(dev)) {
2115 sde_ier = I915_READ(SDEIER);
2116 I915_WRITE(SDEIER, 0);
2117 POSTING_READ(SDEIER);
2118 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002119
Chris Wilson0e434062012-05-09 21:45:44 +01002120 gt_iir = I915_READ(GTIIR);
2121 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002122 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002123 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002124 else
2125 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002126 I915_WRITE(GTIIR, gt_iir);
2127 ret = IRQ_HANDLED;
2128 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002129
2130 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002131 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002132 if (INTEL_INFO(dev)->gen >= 7)
2133 ivb_display_irq_handler(dev, de_iir);
2134 else
2135 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002136 I915_WRITE(DEIIR, de_iir);
2137 ret = IRQ_HANDLED;
2138 }
2139
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002140 if (INTEL_INFO(dev)->gen >= 6) {
2141 u32 pm_iir = I915_READ(GEN6_PMIIR);
2142 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002143 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002144 I915_WRITE(GEN6_PMIIR, pm_iir);
2145 ret = IRQ_HANDLED;
2146 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002147 }
2148
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002149 I915_WRITE(DEIER, de_ier);
2150 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002151 if (!HAS_PCH_NOP(dev)) {
2152 I915_WRITE(SDEIER, sde_ier);
2153 POSTING_READ(SDEIER);
2154 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002155
2156 return ret;
2157}
2158
Ben Widawskyabd58f02013-11-02 21:07:09 -07002159static irqreturn_t gen8_irq_handler(int irq, void *arg)
2160{
2161 struct drm_device *dev = arg;
2162 struct drm_i915_private *dev_priv = dev->dev_private;
2163 u32 master_ctl;
2164 irqreturn_t ret = IRQ_NONE;
2165 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002166 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002167
Ben Widawskyabd58f02013-11-02 21:07:09 -07002168 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2169 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2170 if (!master_ctl)
2171 return IRQ_NONE;
2172
2173 I915_WRITE(GEN8_MASTER_IRQ, 0);
2174 POSTING_READ(GEN8_MASTER_IRQ);
2175
2176 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2177
2178 if (master_ctl & GEN8_DE_MISC_IRQ) {
2179 tmp = I915_READ(GEN8_DE_MISC_IIR);
2180 if (tmp & GEN8_DE_MISC_GSE)
2181 intel_opregion_asle_intr(dev);
2182 else if (tmp)
2183 DRM_ERROR("Unexpected DE Misc interrupt\n");
2184 else
2185 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2186
2187 if (tmp) {
2188 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2189 ret = IRQ_HANDLED;
2190 }
2191 }
2192
Daniel Vetter6d766f02013-11-07 14:49:55 +01002193 if (master_ctl & GEN8_DE_PORT_IRQ) {
2194 tmp = I915_READ(GEN8_DE_PORT_IIR);
2195 if (tmp & GEN8_AUX_CHANNEL_A)
2196 dp_aux_irq_handler(dev);
2197 else if (tmp)
2198 DRM_ERROR("Unexpected DE Port interrupt\n");
2199 else
2200 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2201
2202 if (tmp) {
2203 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2204 ret = IRQ_HANDLED;
2205 }
2206 }
2207
Daniel Vetterc42664c2013-11-07 11:05:40 +01002208 for_each_pipe(pipe) {
2209 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002210
Daniel Vetterc42664c2013-11-07 11:05:40 +01002211 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2212 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002213
Daniel Vetterc42664c2013-11-07 11:05:40 +01002214 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2215 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002216 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002217
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002218 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002219 intel_prepare_page_flip(dev, pipe);
2220 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002221 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002222
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002223 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2224 hsw_pipe_crc_irq_handler(dev, pipe);
2225
Daniel Vetter38d83c962013-11-07 11:05:46 +01002226 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2227 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2228 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002229 DRM_ERROR("Pipe %c FIFO underrun\n",
2230 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002231 }
2232
Daniel Vetter30100f22013-11-07 14:49:24 +01002233 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2234 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2235 pipe_name(pipe),
2236 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2237 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002238
2239 if (pipe_iir) {
2240 ret = IRQ_HANDLED;
2241 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2242 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002243 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2244 }
2245
Daniel Vetter92d03a82013-11-07 11:05:43 +01002246 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2247 /*
2248 * FIXME(BDW): Assume for now that the new interrupt handling
2249 * scheme also closed the SDE interrupt handling race we've seen
2250 * on older pch-split platforms. But this needs testing.
2251 */
2252 u32 pch_iir = I915_READ(SDEIIR);
2253
2254 cpt_irq_handler(dev, pch_iir);
2255
2256 if (pch_iir) {
2257 I915_WRITE(SDEIIR, pch_iir);
2258 ret = IRQ_HANDLED;
2259 }
2260 }
2261
Ben Widawskyabd58f02013-11-02 21:07:09 -07002262 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2263 POSTING_READ(GEN8_MASTER_IRQ);
2264
2265 return ret;
2266}
2267
Daniel Vetter17e1df02013-09-08 21:57:13 +02002268static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2269 bool reset_completed)
2270{
2271 struct intel_ring_buffer *ring;
2272 int i;
2273
2274 /*
2275 * Notify all waiters for GPU completion events that reset state has
2276 * been changed, and that they need to restart their wait after
2277 * checking for potential errors (and bail out to drop locks if there is
2278 * a gpu reset pending so that i915_error_work_func can acquire them).
2279 */
2280
2281 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2282 for_each_ring(ring, dev_priv, i)
2283 wake_up_all(&ring->irq_queue);
2284
2285 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2286 wake_up_all(&dev_priv->pending_flip_queue);
2287
2288 /*
2289 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2290 * reset state is cleared.
2291 */
2292 if (reset_completed)
2293 wake_up_all(&dev_priv->gpu_error.reset_queue);
2294}
2295
Jesse Barnes8a905232009-07-11 16:48:03 -04002296/**
2297 * i915_error_work_func - do process context error handling work
2298 * @work: work struct
2299 *
2300 * Fire an error uevent so userspace can see that a hang or error
2301 * was detected.
2302 */
2303static void i915_error_work_func(struct work_struct *work)
2304{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002305 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2306 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002307 struct drm_i915_private *dev_priv =
2308 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002309 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002310 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2311 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2312 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002313 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002314
Dave Airlie5bdebb12013-10-11 14:07:25 +10002315 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002316
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002317 /*
2318 * Note that there's only one work item which does gpu resets, so we
2319 * need not worry about concurrent gpu resets potentially incrementing
2320 * error->reset_counter twice. We only need to take care of another
2321 * racing irq/hangcheck declaring the gpu dead for a second time. A
2322 * quick check for that is good enough: schedule_work ensures the
2323 * correct ordering between hang detection and this work item, and since
2324 * the reset in-progress bit is only ever set by code outside of this
2325 * work we don't need to worry about any other races.
2326 */
2327 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002328 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002329 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002330 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002331
Daniel Vetter17e1df02013-09-08 21:57:13 +02002332 /*
Imre Deakf454c692014-04-23 01:09:04 +03002333 * In most cases it's guaranteed that we get here with an RPM
2334 * reference held, for example because there is a pending GPU
2335 * request that won't finish until the reset is done. This
2336 * isn't the case at least when we get here by doing a
2337 * simulated reset via debugs, so get an RPM reference.
2338 */
2339 intel_runtime_pm_get(dev_priv);
2340 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002341 * All state reset _must_ be completed before we update the
2342 * reset counter, for otherwise waiters might miss the reset
2343 * pending state and not properly drop locks, resulting in
2344 * deadlocks with the reset work.
2345 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002346 ret = i915_reset(dev);
2347
Daniel Vetter17e1df02013-09-08 21:57:13 +02002348 intel_display_handle_reset(dev);
2349
Imre Deakf454c692014-04-23 01:09:04 +03002350 intel_runtime_pm_put(dev_priv);
2351
Daniel Vetterf69061b2012-12-06 09:01:42 +01002352 if (ret == 0) {
2353 /*
2354 * After all the gem state is reset, increment the reset
2355 * counter and wake up everyone waiting for the reset to
2356 * complete.
2357 *
2358 * Since unlock operations are a one-sided barrier only,
2359 * we need to insert a barrier here to order any seqno
2360 * updates before
2361 * the counter increment.
2362 */
2363 smp_mb__before_atomic_inc();
2364 atomic_inc(&dev_priv->gpu_error.reset_counter);
2365
Dave Airlie5bdebb12013-10-11 14:07:25 +10002366 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002367 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002368 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002369 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002370 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002371
Daniel Vetter17e1df02013-09-08 21:57:13 +02002372 /*
2373 * Note: The wake_up also serves as a memory barrier so that
2374 * waiters see the update value of the reset counter atomic_t.
2375 */
2376 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002377 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002378}
2379
Chris Wilson35aed2e2010-05-27 13:18:12 +01002380static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002381{
2382 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002383 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002384 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002385 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002386
Chris Wilson35aed2e2010-05-27 13:18:12 +01002387 if (!eir)
2388 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002389
Joe Perchesa70491c2012-03-18 13:00:11 -07002390 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002391
Ben Widawskybd9854f2012-08-23 15:18:09 -07002392 i915_get_extra_instdone(dev, instdone);
2393
Jesse Barnes8a905232009-07-11 16:48:03 -04002394 if (IS_G4X(dev)) {
2395 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2396 u32 ipeir = I915_READ(IPEIR_I965);
2397
Joe Perchesa70491c2012-03-18 13:00:11 -07002398 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2399 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002400 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2401 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002402 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002403 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002404 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002405 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002406 }
2407 if (eir & GM45_ERROR_PAGE_TABLE) {
2408 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002409 pr_err("page table error\n");
2410 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002411 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002412 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002413 }
2414 }
2415
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002416 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002417 if (eir & I915_ERROR_PAGE_TABLE) {
2418 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002419 pr_err("page table error\n");
2420 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002421 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002422 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002423 }
2424 }
2425
2426 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002427 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002428 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002429 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002430 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002431 /* pipestat has already been acked */
2432 }
2433 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002434 pr_err("instruction error\n");
2435 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002436 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2437 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002438 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002439 u32 ipeir = I915_READ(IPEIR);
2440
Joe Perchesa70491c2012-03-18 13:00:11 -07002441 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2442 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002443 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002444 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002445 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002446 } else {
2447 u32 ipeir = I915_READ(IPEIR_I965);
2448
Joe Perchesa70491c2012-03-18 13:00:11 -07002449 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2450 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002451 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002452 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002453 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002454 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002455 }
2456 }
2457
2458 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002459 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002460 eir = I915_READ(EIR);
2461 if (eir) {
2462 /*
2463 * some errors might have become stuck,
2464 * mask them.
2465 */
2466 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2467 I915_WRITE(EMR, I915_READ(EMR) | eir);
2468 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2469 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002470}
2471
2472/**
2473 * i915_handle_error - handle an error interrupt
2474 * @dev: drm device
2475 *
2476 * Do some basic checking of regsiter state at error interrupt time and
2477 * dump it to the syslog. Also call i915_capture_error_state() to make
2478 * sure we get a record and make it available in debugfs. Fire a uevent
2479 * so userspace knows something bad happened (should trigger collection
2480 * of a ring dump etc.).
2481 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002482void i915_handle_error(struct drm_device *dev, bool wedged,
2483 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002484{
2485 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002486 va_list args;
2487 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002488
Mika Kuoppala58174462014-02-25 17:11:26 +02002489 va_start(args, fmt);
2490 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2491 va_end(args);
2492
2493 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002494 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002495
Ben Gamariba1234d2009-09-14 17:48:47 -04002496 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002497 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2498 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002499
Ben Gamari11ed50e2009-09-14 17:48:45 -04002500 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002501 * Wakeup waiting processes so that the reset work function
2502 * i915_error_work_func doesn't deadlock trying to grab various
2503 * locks. By bumping the reset counter first, the woken
2504 * processes will see a reset in progress and back off,
2505 * releasing their locks and then wait for the reset completion.
2506 * We must do this for _all_ gpu waiters that might hold locks
2507 * that the reset work needs to acquire.
2508 *
2509 * Note: The wake_up serves as the required memory barrier to
2510 * ensure that the waiters see the updated value of the reset
2511 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002512 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002513 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002514 }
2515
Daniel Vetter122f46b2013-09-04 17:36:14 +02002516 /*
2517 * Our reset work can grab modeset locks (since it needs to reset the
2518 * state of outstanding pagelips). Hence it must not be run on our own
2519 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2520 * code will deadlock.
2521 */
2522 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002523}
2524
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002525static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002526{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002527 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002528 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002530 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002531 struct intel_unpin_work *work;
2532 unsigned long flags;
2533 bool stall_detected;
2534
2535 /* Ignore early vblank irqs */
2536 if (intel_crtc == NULL)
2537 return;
2538
2539 spin_lock_irqsave(&dev->event_lock, flags);
2540 work = intel_crtc->unpin_work;
2541
Chris Wilsone7d841c2012-12-03 11:36:30 +00002542 if (work == NULL ||
2543 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2544 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002545 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2546 spin_unlock_irqrestore(&dev->event_lock, flags);
2547 return;
2548 }
2549
2550 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002551 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002552 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002553 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002554 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002555 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002556 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002557 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002558 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002559 crtc->y * crtc->primary->fb->pitches[0] +
2560 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002561 }
2562
2563 spin_unlock_irqrestore(&dev->event_lock, flags);
2564
2565 if (stall_detected) {
2566 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2567 intel_prepare_page_flip(dev, intel_crtc->plane);
2568 }
2569}
2570
Keith Packard42f52ef2008-10-18 19:39:29 -07002571/* Called from drm generic code, passed 'crtc' which
2572 * we use as a pipe index
2573 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002574static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002575{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002576 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002577 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002578
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002580 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002581
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002582 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002583 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002584 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002585 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002586 else
Keith Packard7c463582008-11-04 02:03:27 -08002587 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002588 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002589
2590 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002591 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002592 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002593 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002594
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002595 return 0;
2596}
2597
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002598static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002599{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002600 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002601 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002602 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002603 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002604
2605 if (!i915_pipe_enabled(dev, pipe))
2606 return -EINVAL;
2607
2608 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002609 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002610 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2611
2612 return 0;
2613}
2614
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002615static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2616{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002618 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002619
2620 if (!i915_pipe_enabled(dev, pipe))
2621 return -EINVAL;
2622
2623 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002624 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002625 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002626 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2627
2628 return 0;
2629}
2630
Ben Widawskyabd58f02013-11-02 21:07:09 -07002631static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2632{
2633 struct drm_i915_private *dev_priv = dev->dev_private;
2634 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002635
2636 if (!i915_pipe_enabled(dev, pipe))
2637 return -EINVAL;
2638
2639 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002640 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2641 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2642 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002643 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2644 return 0;
2645}
2646
Keith Packard42f52ef2008-10-18 19:39:29 -07002647/* Called from drm generic code, passed 'crtc' which
2648 * we use as a pipe index
2649 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002650static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002651{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002653 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002654
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002655 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002656 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002657 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002658
Jesse Barnesf796cf82011-04-07 13:58:17 -07002659 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002660 PIPE_VBLANK_INTERRUPT_STATUS |
2661 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002662 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2663}
2664
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002665static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002666{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002668 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002669 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002670 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002671
2672 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002673 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002674 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2675}
2676
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002677static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2678{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002679 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002680 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002681
2682 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002683 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002684 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002685 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2686}
2687
Ben Widawskyabd58f02013-11-02 21:07:09 -07002688static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2689{
2690 struct drm_i915_private *dev_priv = dev->dev_private;
2691 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002692
2693 if (!i915_pipe_enabled(dev, pipe))
2694 return;
2695
2696 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002697 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2698 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2699 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002700 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2701}
2702
Chris Wilson893eead2010-10-27 14:44:35 +01002703static u32
2704ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002705{
Chris Wilson893eead2010-10-27 14:44:35 +01002706 return list_entry(ring->request_list.prev,
2707 struct drm_i915_gem_request, list)->seqno;
2708}
2709
Chris Wilson9107e9d2013-06-10 11:20:20 +01002710static bool
2711ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002712{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002713 return (list_empty(&ring->request_list) ||
2714 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002715}
2716
Daniel Vettera028c4b2014-03-15 00:08:56 +01002717static bool
2718ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2719{
2720 if (INTEL_INFO(dev)->gen >= 8) {
2721 /*
2722 * FIXME: gen8 semaphore support - currently we don't emit
2723 * semaphores on bdw anyway, but this needs to be addressed when
2724 * we merge that code.
2725 */
2726 return false;
2727 } else {
2728 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2729 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2730 MI_SEMAPHORE_REGISTER);
2731 }
2732}
2733
Chris Wilson6274f212013-06-10 11:20:21 +01002734static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002735semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2736{
2737 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2738 struct intel_ring_buffer *signaller;
2739 int i;
2740
2741 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2742 /*
2743 * FIXME: gen8 semaphore support - currently we don't emit
2744 * semaphores on bdw anyway, but this needs to be addressed when
2745 * we merge that code.
2746 */
2747 return NULL;
2748 } else {
2749 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2750
2751 for_each_ring(signaller, dev_priv, i) {
2752 if(ring == signaller)
2753 continue;
2754
Ben Widawskyebc348b2014-04-29 14:52:28 -07002755 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002756 return signaller;
2757 }
2758 }
2759
2760 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2761 ring->id, ipehr);
2762
2763 return NULL;
2764}
2765
Chris Wilson6274f212013-06-10 11:20:21 +01002766static struct intel_ring_buffer *
2767semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002768{
2769 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002770 u32 cmd, ipehr, head;
2771 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002772
2773 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002774 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002775 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002776
Daniel Vetter88fe4292014-03-15 00:08:55 +01002777 /*
2778 * HEAD is likely pointing to the dword after the actual command,
2779 * so scan backwards until we find the MBOX. But limit it to just 3
2780 * dwords. Note that we don't care about ACTHD here since that might
2781 * point at at batch, and semaphores are always emitted into the
2782 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002783 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002784 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2785
2786 for (i = 4; i; --i) {
2787 /*
2788 * Be paranoid and presume the hw has gone off into the wild -
2789 * our ring is smaller than what the hardware (and hence
2790 * HEAD_ADDR) allows. Also handles wrap-around.
2791 */
2792 head &= ring->size - 1;
2793
2794 /* This here seems to blow up */
2795 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002796 if (cmd == ipehr)
2797 break;
2798
Daniel Vetter88fe4292014-03-15 00:08:55 +01002799 head -= 4;
2800 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002801
Daniel Vetter88fe4292014-03-15 00:08:55 +01002802 if (!i)
2803 return NULL;
2804
2805 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002806 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002807}
2808
Chris Wilson6274f212013-06-10 11:20:21 +01002809static int semaphore_passed(struct intel_ring_buffer *ring)
2810{
2811 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2812 struct intel_ring_buffer *signaller;
2813 u32 seqno, ctl;
2814
2815 ring->hangcheck.deadlock = true;
2816
2817 signaller = semaphore_waits_for(ring, &seqno);
2818 if (signaller == NULL || signaller->hangcheck.deadlock)
2819 return -1;
2820
2821 /* cursory check for an unkickable deadlock */
2822 ctl = I915_READ_CTL(signaller);
2823 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2824 return -1;
2825
2826 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2827}
2828
2829static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2830{
2831 struct intel_ring_buffer *ring;
2832 int i;
2833
2834 for_each_ring(ring, dev_priv, i)
2835 ring->hangcheck.deadlock = false;
2836}
2837
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002838static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002839ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002840{
2841 struct drm_device *dev = ring->dev;
2842 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002843 u32 tmp;
2844
Chris Wilson6274f212013-06-10 11:20:21 +01002845 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002846 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002847
Chris Wilson9107e9d2013-06-10 11:20:20 +01002848 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002849 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002850
2851 /* Is the chip hanging on a WAIT_FOR_EVENT?
2852 * If so we can simply poke the RB_WAIT bit
2853 * and break the hang. This should work on
2854 * all but the second generation chipsets.
2855 */
2856 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002857 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002858 i915_handle_error(dev, false,
2859 "Kicking stuck wait on %s",
2860 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002861 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002862 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002863 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002864
Chris Wilson6274f212013-06-10 11:20:21 +01002865 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2866 switch (semaphore_passed(ring)) {
2867 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002868 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002869 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002870 i915_handle_error(dev, false,
2871 "Kicking stuck semaphore on %s",
2872 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002873 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002874 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002875 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002876 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002877 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002878 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002879
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002880 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002881}
2882
Ben Gamarif65d9422009-09-14 17:48:44 -04002883/**
2884 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002885 * batchbuffers in a long time. We keep track per ring seqno progress and
2886 * if there are no progress, hangcheck score for that ring is increased.
2887 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2888 * we kick the ring. If we see no progress on three subsequent calls
2889 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002890 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002891static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002892{
2893 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002894 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002895 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002896 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002897 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002898 bool stuck[I915_NUM_RINGS] = { 0 };
2899#define BUSY 1
2900#define KICK 5
2901#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002902
Jani Nikulad330a952014-01-21 11:24:25 +02002903 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002904 return;
2905
Chris Wilsonb4519512012-05-11 14:29:30 +01002906 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002907 u64 acthd;
2908 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002909 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002910
Chris Wilson6274f212013-06-10 11:20:21 +01002911 semaphore_clear_deadlocks(dev_priv);
2912
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002913 seqno = ring->get_seqno(ring, false);
2914 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002915
Chris Wilson9107e9d2013-06-10 11:20:20 +01002916 if (ring->hangcheck.seqno == seqno) {
2917 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002918 ring->hangcheck.action = HANGCHECK_IDLE;
2919
Chris Wilson9107e9d2013-06-10 11:20:20 +01002920 if (waitqueue_active(&ring->irq_queue)) {
2921 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002922 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002923 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2924 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2925 ring->name);
2926 else
2927 DRM_INFO("Fake missed irq on %s\n",
2928 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002929 wake_up_all(&ring->irq_queue);
2930 }
2931 /* Safeguard against driver failure */
2932 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002933 } else
2934 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002935 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002936 /* We always increment the hangcheck score
2937 * if the ring is busy and still processing
2938 * the same request, so that no single request
2939 * can run indefinitely (such as a chain of
2940 * batches). The only time we do not increment
2941 * the hangcheck score on this ring, if this
2942 * ring is in a legitimate wait for another
2943 * ring. In that case the waiting ring is a
2944 * victim and we want to be sure we catch the
2945 * right culprit. Then every time we do kick
2946 * the ring, add a small increment to the
2947 * score so that we can catch a batch that is
2948 * being repeatedly kicked and so responsible
2949 * for stalling the machine.
2950 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002951 ring->hangcheck.action = ring_stuck(ring,
2952 acthd);
2953
2954 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002955 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002956 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002957 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002958 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002959 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002960 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002961 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002962 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002963 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002964 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002965 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002966 stuck[i] = true;
2967 break;
2968 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002969 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002970 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002971 ring->hangcheck.action = HANGCHECK_ACTIVE;
2972
Chris Wilson9107e9d2013-06-10 11:20:20 +01002973 /* Gradually reduce the count so that we catch DoS
2974 * attempts across multiple batches.
2975 */
2976 if (ring->hangcheck.score > 0)
2977 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002978 }
2979
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002980 ring->hangcheck.seqno = seqno;
2981 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002982 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002983 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002984
Mika Kuoppala92cab732013-05-24 17:16:07 +03002985 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002986 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002987 DRM_INFO("%s on %s\n",
2988 stuck[i] ? "stuck" : "no progress",
2989 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002990 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002991 }
2992 }
2993
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002994 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002995 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002996
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002997 if (busy_count)
2998 /* Reset timer case chip hangs without another request
2999 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003000 i915_queue_hangcheck(dev);
3001}
3002
3003void i915_queue_hangcheck(struct drm_device *dev)
3004{
3005 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003006 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003007 return;
3008
3009 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3010 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003011}
3012
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003013static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003014{
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016
3017 if (HAS_PCH_NOP(dev))
3018 return;
3019
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003020 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003021
3022 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3023 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003024}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003025
Paulo Zanoni622364b2014-04-01 15:37:22 -03003026/*
3027 * SDEIER is also touched by the interrupt handler to work around missed PCH
3028 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3029 * instead we unconditionally enable all PCH interrupt sources here, but then
3030 * only unmask them as needed with SDEIMR.
3031 *
3032 * This function needs to be called before interrupts are enabled.
3033 */
3034static void ibx_irq_pre_postinstall(struct drm_device *dev)
3035{
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037
3038 if (HAS_PCH_NOP(dev))
3039 return;
3040
3041 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003042 I915_WRITE(SDEIER, 0xffffffff);
3043 POSTING_READ(SDEIER);
3044}
3045
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003046static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003047{
3048 struct drm_i915_private *dev_priv = dev->dev_private;
3049
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003050 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003051 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003052 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003053}
3054
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055/* drm_dma.h hooks
3056*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003057static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003058{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003059 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003060
Paulo Zanoni0c841212014-04-01 15:37:27 -03003061 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003062
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003063 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003064 if (IS_GEN7(dev))
3065 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003066
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003067 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003068
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003069 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003070}
3071
Paulo Zanonibe30b292014-04-01 15:37:25 -03003072static void ironlake_irq_preinstall(struct drm_device *dev)
3073{
Paulo Zanonibe30b292014-04-01 15:37:25 -03003074 ironlake_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003075}
3076
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003077static void valleyview_irq_preinstall(struct drm_device *dev)
3078{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003079 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003080 int pipe;
3081
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003082 /* VLV magic */
3083 I915_WRITE(VLV_IMR, 0);
3084 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3085 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3086 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3087
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003088 /* and GT */
3089 I915_WRITE(GTIIR, I915_READ(GTIIR));
3090 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003091
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003092 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003093
3094 I915_WRITE(DPINVGTT, 0xff);
3095
3096 I915_WRITE(PORT_HOTPLUG_EN, 0);
3097 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3098 for_each_pipe(pipe)
3099 I915_WRITE(PIPESTAT(pipe), 0xffff);
3100 I915_WRITE(VLV_IIR, 0xffffffff);
3101 I915_WRITE(VLV_IMR, 0xffffffff);
3102 I915_WRITE(VLV_IER, 0x0);
3103 POSTING_READ(VLV_IER);
3104}
3105
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003106static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003107{
3108 struct drm_i915_private *dev_priv = dev->dev_private;
3109 int pipe;
3110
Ben Widawskyabd58f02013-11-02 21:07:09 -07003111 I915_WRITE(GEN8_MASTER_IRQ, 0);
3112 POSTING_READ(GEN8_MASTER_IRQ);
3113
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003114 GEN8_IRQ_RESET_NDX(GT, 0);
3115 GEN8_IRQ_RESET_NDX(GT, 1);
3116 GEN8_IRQ_RESET_NDX(GT, 2);
3117 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003118
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003119 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003120 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003121
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003122 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3123 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3124 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003125
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003126 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003127}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003128
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003129static void gen8_irq_preinstall(struct drm_device *dev)
3130{
3131 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003132}
3133
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003134static void cherryview_irq_preinstall(struct drm_device *dev)
3135{
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137 int pipe;
3138
3139 I915_WRITE(GEN8_MASTER_IRQ, 0);
3140 POSTING_READ(GEN8_MASTER_IRQ);
3141
3142 GEN8_IRQ_RESET_NDX(GT, 0);
3143 GEN8_IRQ_RESET_NDX(GT, 1);
3144 GEN8_IRQ_RESET_NDX(GT, 2);
3145 GEN8_IRQ_RESET_NDX(GT, 3);
3146
3147 GEN5_IRQ_RESET(GEN8_PCU_);
3148
3149 POSTING_READ(GEN8_PCU_IIR);
3150
3151 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3152
3153 I915_WRITE(PORT_HOTPLUG_EN, 0);
3154 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3155
3156 for_each_pipe(pipe)
3157 I915_WRITE(PIPESTAT(pipe), 0xffff);
3158
3159 I915_WRITE(VLV_IMR, 0xffffffff);
3160 I915_WRITE(VLV_IER, 0x0);
3161 I915_WRITE(VLV_IIR, 0xffffffff);
3162 POSTING_READ(VLV_IIR);
3163}
3164
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003165static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003166{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003167 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003168 struct drm_mode_config *mode_config = &dev->mode_config;
3169 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003170 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003171
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003172 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003173 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003174 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003175 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003176 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003177 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003178 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003179 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003180 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003181 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003182 }
3183
Daniel Vetterfee884e2013-07-04 23:35:21 +02003184 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003185
3186 /*
3187 * Enable digital hotplug on the PCH, and configure the DP short pulse
3188 * duration to 2ms (which is the minimum in the Display Port spec)
3189 *
3190 * This register is the same on all known PCH chips.
3191 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003192 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3193 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3194 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3195 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3196 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3197 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3198}
3199
Paulo Zanonid46da432013-02-08 17:35:15 -02003200static void ibx_irq_postinstall(struct drm_device *dev)
3201{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003202 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003203 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003204
Daniel Vetter692a04c2013-05-29 21:43:05 +02003205 if (HAS_PCH_NOP(dev))
3206 return;
3207
Paulo Zanoni105b1222014-04-01 15:37:17 -03003208 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003209 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003210 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003211 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003212
Paulo Zanoni337ba012014-04-01 15:37:16 -03003213 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003214 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003215}
3216
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003217static void gen5_gt_irq_postinstall(struct drm_device *dev)
3218{
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220 u32 pm_irqs, gt_irqs;
3221
3222 pm_irqs = gt_irqs = 0;
3223
3224 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003225 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003226 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003227 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3228 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003229 }
3230
3231 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3232 if (IS_GEN5(dev)) {
3233 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3234 ILK_BSD_USER_INTERRUPT;
3235 } else {
3236 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3237 }
3238
Paulo Zanoni35079892014-04-01 15:37:15 -03003239 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003240
3241 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303242 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003243
3244 if (HAS_VEBOX(dev))
3245 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3246
Paulo Zanoni605cd252013-08-06 18:57:15 -03003247 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003248 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003249 }
3250}
3251
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003252static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003253{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003254 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003255 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003256 u32 display_mask, extra_mask;
3257
3258 if (INTEL_INFO(dev)->gen >= 7) {
3259 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3260 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3261 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003262 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003263 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003264 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003265 } else {
3266 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3267 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003268 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003269 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3270 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003271 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3272 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003273 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003274
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003275 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003276
Paulo Zanoni0c841212014-04-01 15:37:27 -03003277 I915_WRITE(HWSTAM, 0xeffe);
3278
Paulo Zanoni622364b2014-04-01 15:37:22 -03003279 ibx_irq_pre_postinstall(dev);
3280
Paulo Zanoni35079892014-04-01 15:37:15 -03003281 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003282
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003283 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003284
Paulo Zanonid46da432013-02-08 17:35:15 -02003285 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003286
Jesse Barnesf97108d2010-01-29 11:27:07 -08003287 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003288 /* Enable PCU event interrupts
3289 *
3290 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003291 * setup is guaranteed to run in single-threaded context. But we
3292 * need it to make the assert_spin_locked happy. */
3293 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003294 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003295 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003296 }
3297
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003298 return 0;
3299}
3300
Imre Deakf8b79e52014-03-04 19:23:07 +02003301static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3302{
3303 u32 pipestat_mask;
3304 u32 iir_mask;
3305
3306 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3307 PIPE_FIFO_UNDERRUN_STATUS;
3308
3309 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3310 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3311 POSTING_READ(PIPESTAT(PIPE_A));
3312
3313 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3314 PIPE_CRC_DONE_INTERRUPT_STATUS;
3315
3316 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3317 PIPE_GMBUS_INTERRUPT_STATUS);
3318 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3319
3320 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3321 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3322 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3323 dev_priv->irq_mask &= ~iir_mask;
3324
3325 I915_WRITE(VLV_IIR, iir_mask);
3326 I915_WRITE(VLV_IIR, iir_mask);
3327 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3328 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3329 POSTING_READ(VLV_IER);
3330}
3331
3332static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3333{
3334 u32 pipestat_mask;
3335 u32 iir_mask;
3336
3337 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3338 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003339 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003340
3341 dev_priv->irq_mask |= iir_mask;
3342 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3343 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3344 I915_WRITE(VLV_IIR, iir_mask);
3345 I915_WRITE(VLV_IIR, iir_mask);
3346 POSTING_READ(VLV_IIR);
3347
3348 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3349 PIPE_CRC_DONE_INTERRUPT_STATUS;
3350
3351 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3352 PIPE_GMBUS_INTERRUPT_STATUS);
3353 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3354
3355 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3356 PIPE_FIFO_UNDERRUN_STATUS;
3357 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3358 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3359 POSTING_READ(PIPESTAT(PIPE_A));
3360}
3361
3362void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3363{
3364 assert_spin_locked(&dev_priv->irq_lock);
3365
3366 if (dev_priv->display_irqs_enabled)
3367 return;
3368
3369 dev_priv->display_irqs_enabled = true;
3370
3371 if (dev_priv->dev->irq_enabled)
3372 valleyview_display_irqs_install(dev_priv);
3373}
3374
3375void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3376{
3377 assert_spin_locked(&dev_priv->irq_lock);
3378
3379 if (!dev_priv->display_irqs_enabled)
3380 return;
3381
3382 dev_priv->display_irqs_enabled = false;
3383
3384 if (dev_priv->dev->irq_enabled)
3385 valleyview_display_irqs_uninstall(dev_priv);
3386}
3387
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003388static int valleyview_irq_postinstall(struct drm_device *dev)
3389{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003390 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003391 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003392
Imre Deakf8b79e52014-03-04 19:23:07 +02003393 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003394
Daniel Vetter20afbda2012-12-11 14:05:07 +01003395 I915_WRITE(PORT_HOTPLUG_EN, 0);
3396 POSTING_READ(PORT_HOTPLUG_EN);
3397
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003398 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003399 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003401 POSTING_READ(VLV_IER);
3402
Daniel Vetterb79480b2013-06-27 17:52:10 +02003403 /* Interrupt setup is already guaranteed to be single-threaded, this is
3404 * just to make the assert_spin_locked check happy. */
3405 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003406 if (dev_priv->display_irqs_enabled)
3407 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003408 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003409
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003410 I915_WRITE(VLV_IIR, 0xffffffff);
3411 I915_WRITE(VLV_IIR, 0xffffffff);
3412
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003413 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003414
3415 /* ack & enable invalid PTE error interrupts */
3416#if 0 /* FIXME: add support to irq handler for checking these bits */
3417 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3418 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3419#endif
3420
3421 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003422
3423 return 0;
3424}
3425
Ben Widawskyabd58f02013-11-02 21:07:09 -07003426static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3427{
3428 int i;
3429
3430 /* These are interrupts we'll toggle with the ring mask register */
3431 uint32_t gt_interrupts[] = {
3432 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3433 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3434 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3435 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3436 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3437 0,
3438 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3439 };
3440
Paulo Zanoni337ba012014-04-01 15:37:16 -03003441 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003442 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003443
3444 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003445}
3446
3447static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3448{
3449 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003450 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003451 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003452 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003453 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3454 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003455 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003456 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3457 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3458 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003459
Paulo Zanoni337ba012014-04-01 15:37:16 -03003460 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003461 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3462 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003463
Paulo Zanoni35079892014-04-01 15:37:15 -03003464 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465}
3466
3467static int gen8_irq_postinstall(struct drm_device *dev)
3468{
3469 struct drm_i915_private *dev_priv = dev->dev_private;
3470
Paulo Zanoni622364b2014-04-01 15:37:22 -03003471 ibx_irq_pre_postinstall(dev);
3472
Ben Widawskyabd58f02013-11-02 21:07:09 -07003473 gen8_gt_irq_postinstall(dev_priv);
3474 gen8_de_irq_postinstall(dev_priv);
3475
3476 ibx_irq_postinstall(dev);
3477
3478 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3479 POSTING_READ(GEN8_MASTER_IRQ);
3480
3481 return 0;
3482}
3483
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003484static int cherryview_irq_postinstall(struct drm_device *dev)
3485{
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3488 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3489 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3490 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3491 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3492 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3493 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3494 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
3495 unsigned long irqflags;
3496 int pipe;
3497
3498 /*
3499 * Leave vblank interrupts masked initially. enable/disable will
3500 * toggle them based on usage.
3501 */
3502 dev_priv->irq_mask = ~enable_mask |
3503 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3504 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3505 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3506
3507 for_each_pipe(pipe)
3508 I915_WRITE(PIPESTAT(pipe), 0xffff);
3509
3510 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3511 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3512 for_each_pipe(pipe)
3513 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3514 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3515
3516 I915_WRITE(VLV_IIR, 0xffffffff);
3517 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3518 I915_WRITE(VLV_IER, enable_mask);
3519
3520 gen8_gt_irq_postinstall(dev_priv);
3521
3522 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3523 POSTING_READ(GEN8_MASTER_IRQ);
3524
3525 return 0;
3526}
3527
Ben Widawskyabd58f02013-11-02 21:07:09 -07003528static void gen8_irq_uninstall(struct drm_device *dev)
3529{
3530 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003531
3532 if (!dev_priv)
3533 return;
3534
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003535 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003536
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003537 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003538}
3539
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003540static void valleyview_irq_uninstall(struct drm_device *dev)
3541{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003542 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003543 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003544 int pipe;
3545
3546 if (!dev_priv)
3547 return;
3548
Imre Deak843d0e72014-04-14 20:24:23 +03003549 I915_WRITE(VLV_MASTER_IER, 0);
3550
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003551 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003552
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003553 for_each_pipe(pipe)
3554 I915_WRITE(PIPESTAT(pipe), 0xffff);
3555
3556 I915_WRITE(HWSTAM, 0xffffffff);
3557 I915_WRITE(PORT_HOTPLUG_EN, 0);
3558 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003559
3560 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3561 if (dev_priv->display_irqs_enabled)
3562 valleyview_display_irqs_uninstall(dev_priv);
3563 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3564
3565 dev_priv->irq_mask = 0;
3566
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003567 I915_WRITE(VLV_IIR, 0xffffffff);
3568 I915_WRITE(VLV_IMR, 0xffffffff);
3569 I915_WRITE(VLV_IER, 0x0);
3570 POSTING_READ(VLV_IER);
3571}
3572
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003573static void cherryview_irq_uninstall(struct drm_device *dev)
3574{
3575 struct drm_i915_private *dev_priv = dev->dev_private;
3576 int pipe;
3577
3578 if (!dev_priv)
3579 return;
3580
3581 I915_WRITE(GEN8_MASTER_IRQ, 0);
3582 POSTING_READ(GEN8_MASTER_IRQ);
3583
3584#define GEN8_IRQ_FINI_NDX(type, which) \
3585do { \
3586 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3587 I915_WRITE(GEN8_##type##_IER(which), 0); \
3588 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3589 POSTING_READ(GEN8_##type##_IIR(which)); \
3590 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3591} while (0)
3592
3593#define GEN8_IRQ_FINI(type) \
3594do { \
3595 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3596 I915_WRITE(GEN8_##type##_IER, 0); \
3597 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3598 POSTING_READ(GEN8_##type##_IIR); \
3599 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3600} while (0)
3601
3602 GEN8_IRQ_FINI_NDX(GT, 0);
3603 GEN8_IRQ_FINI_NDX(GT, 1);
3604 GEN8_IRQ_FINI_NDX(GT, 2);
3605 GEN8_IRQ_FINI_NDX(GT, 3);
3606
3607 GEN8_IRQ_FINI(PCU);
3608
3609#undef GEN8_IRQ_FINI
3610#undef GEN8_IRQ_FINI_NDX
3611
3612 I915_WRITE(PORT_HOTPLUG_EN, 0);
3613 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3614
3615 for_each_pipe(pipe)
3616 I915_WRITE(PIPESTAT(pipe), 0xffff);
3617
3618 I915_WRITE(VLV_IMR, 0xffffffff);
3619 I915_WRITE(VLV_IER, 0x0);
3620 I915_WRITE(VLV_IIR, 0xffffffff);
3621 POSTING_READ(VLV_IIR);
3622}
3623
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003624static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003625{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003627
3628 if (!dev_priv)
3629 return;
3630
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003631 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003632
Paulo Zanonibe30b292014-04-01 15:37:25 -03003633 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003634}
3635
Chris Wilsonc2798b12012-04-22 21:13:57 +01003636static void i8xx_irq_preinstall(struct drm_device * dev)
3637{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003639 int pipe;
3640
Chris Wilsonc2798b12012-04-22 21:13:57 +01003641 for_each_pipe(pipe)
3642 I915_WRITE(PIPESTAT(pipe), 0);
3643 I915_WRITE16(IMR, 0xffff);
3644 I915_WRITE16(IER, 0x0);
3645 POSTING_READ16(IER);
3646}
3647
3648static int i8xx_irq_postinstall(struct drm_device *dev)
3649{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003650 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003651 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003652
Chris Wilsonc2798b12012-04-22 21:13:57 +01003653 I915_WRITE16(EMR,
3654 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3655
3656 /* Unmask the interrupts that we always want on. */
3657 dev_priv->irq_mask =
3658 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3659 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3660 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3661 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3662 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3663 I915_WRITE16(IMR, dev_priv->irq_mask);
3664
3665 I915_WRITE16(IER,
3666 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3667 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3668 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3669 I915_USER_INTERRUPT);
3670 POSTING_READ16(IER);
3671
Daniel Vetter379ef822013-10-16 22:55:56 +02003672 /* Interrupt setup is already guaranteed to be single-threaded, this is
3673 * just to make the assert_spin_locked check happy. */
3674 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003675 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3676 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003677 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3678
Chris Wilsonc2798b12012-04-22 21:13:57 +01003679 return 0;
3680}
3681
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003682/*
3683 * Returns true when a page flip has completed.
3684 */
3685static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003686 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003687{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003688 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003689 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003690
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003691 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003692 return false;
3693
3694 if ((iir & flip_pending) == 0)
3695 return false;
3696
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003697 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003698
3699 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3700 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3701 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3702 * the flip is completed (no longer pending). Since this doesn't raise
3703 * an interrupt per se, we watch for the change at vblank.
3704 */
3705 if (I915_READ16(ISR) & flip_pending)
3706 return false;
3707
3708 intel_finish_page_flip(dev, pipe);
3709
3710 return true;
3711}
3712
Daniel Vetterff1f5252012-10-02 15:10:55 +02003713static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003715 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003716 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717 u16 iir, new_iir;
3718 u32 pipe_stats[2];
3719 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003720 int pipe;
3721 u16 flip_mask =
3722 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3723 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3724
Chris Wilsonc2798b12012-04-22 21:13:57 +01003725 iir = I915_READ16(IIR);
3726 if (iir == 0)
3727 return IRQ_NONE;
3728
3729 while (iir & ~flip_mask) {
3730 /* Can't rely on pipestat interrupt bit in iir as it might
3731 * have been cleared after the pipestat interrupt was received.
3732 * It doesn't set the bit in iir again, but it still produces
3733 * interrupts (for non-MSI).
3734 */
3735 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3736 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003737 i915_handle_error(dev, false,
3738 "Command parser error, iir 0x%08x",
3739 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740
3741 for_each_pipe(pipe) {
3742 int reg = PIPESTAT(pipe);
3743 pipe_stats[pipe] = I915_READ(reg);
3744
3745 /*
3746 * Clear the PIPE*STAT regs before the IIR
3747 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003748 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003749 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750 }
3751 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3752
3753 I915_WRITE16(IIR, iir & ~flip_mask);
3754 new_iir = I915_READ16(IIR); /* Flush posted writes */
3755
Daniel Vetterd05c6172012-04-26 23:28:09 +02003756 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003757
3758 if (iir & I915_USER_INTERRUPT)
3759 notify_ring(dev, &dev_priv->ring[RCS]);
3760
Daniel Vetter4356d582013-10-16 22:55:55 +02003761 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003762 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003763 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003764 plane = !plane;
3765
Daniel Vetter4356d582013-10-16 22:55:55 +02003766 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003767 i8xx_handle_vblank(dev, plane, pipe, iir))
3768 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769
Daniel Vetter4356d582013-10-16 22:55:55 +02003770 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003771 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003772
3773 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3774 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003775 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003776 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003777
3778 iir = new_iir;
3779 }
3780
3781 return IRQ_HANDLED;
3782}
3783
3784static void i8xx_irq_uninstall(struct drm_device * dev)
3785{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003786 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003787 int pipe;
3788
Chris Wilsonc2798b12012-04-22 21:13:57 +01003789 for_each_pipe(pipe) {
3790 /* Clear enable bits; then clear status bits */
3791 I915_WRITE(PIPESTAT(pipe), 0);
3792 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3793 }
3794 I915_WRITE16(IMR, 0xffff);
3795 I915_WRITE16(IER, 0x0);
3796 I915_WRITE16(IIR, I915_READ16(IIR));
3797}
3798
Chris Wilsona266c7d2012-04-24 22:59:44 +01003799static void i915_irq_preinstall(struct drm_device * dev)
3800{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003801 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003802 int pipe;
3803
Chris Wilsona266c7d2012-04-24 22:59:44 +01003804 if (I915_HAS_HOTPLUG(dev)) {
3805 I915_WRITE(PORT_HOTPLUG_EN, 0);
3806 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3807 }
3808
Chris Wilson00d98eb2012-04-24 22:59:48 +01003809 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003810 for_each_pipe(pipe)
3811 I915_WRITE(PIPESTAT(pipe), 0);
3812 I915_WRITE(IMR, 0xffffffff);
3813 I915_WRITE(IER, 0x0);
3814 POSTING_READ(IER);
3815}
3816
3817static int i915_irq_postinstall(struct drm_device *dev)
3818{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003819 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003820 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003821 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003822
Chris Wilson38bde182012-04-24 22:59:50 +01003823 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3824
3825 /* Unmask the interrupts that we always want on. */
3826 dev_priv->irq_mask =
3827 ~(I915_ASLE_INTERRUPT |
3828 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3829 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3830 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3831 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3832 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3833
3834 enable_mask =
3835 I915_ASLE_INTERRUPT |
3836 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3837 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3838 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3839 I915_USER_INTERRUPT;
3840
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003842 I915_WRITE(PORT_HOTPLUG_EN, 0);
3843 POSTING_READ(PORT_HOTPLUG_EN);
3844
Chris Wilsona266c7d2012-04-24 22:59:44 +01003845 /* Enable in IER... */
3846 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3847 /* and unmask in IMR */
3848 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3849 }
3850
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851 I915_WRITE(IMR, dev_priv->irq_mask);
3852 I915_WRITE(IER, enable_mask);
3853 POSTING_READ(IER);
3854
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003855 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003856
Daniel Vetter379ef822013-10-16 22:55:56 +02003857 /* Interrupt setup is already guaranteed to be single-threaded, this is
3858 * just to make the assert_spin_locked check happy. */
3859 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003860 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3861 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003862 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3863
Daniel Vetter20afbda2012-12-11 14:05:07 +01003864 return 0;
3865}
3866
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003867/*
3868 * Returns true when a page flip has completed.
3869 */
3870static bool i915_handle_vblank(struct drm_device *dev,
3871 int plane, int pipe, u32 iir)
3872{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003873 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003874 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3875
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003876 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003877 return false;
3878
3879 if ((iir & flip_pending) == 0)
3880 return false;
3881
3882 intel_prepare_page_flip(dev, plane);
3883
3884 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3885 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3886 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3887 * the flip is completed (no longer pending). Since this doesn't raise
3888 * an interrupt per se, we watch for the change at vblank.
3889 */
3890 if (I915_READ(ISR) & flip_pending)
3891 return false;
3892
3893 intel_finish_page_flip(dev, pipe);
3894
3895 return true;
3896}
3897
Daniel Vetterff1f5252012-10-02 15:10:55 +02003898static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003900 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003901 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003902 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003904 u32 flip_mask =
3905 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3906 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003907 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003910 do {
3911 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003912 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003913
3914 /* Can't rely on pipestat interrupt bit in iir as it might
3915 * have been cleared after the pipestat interrupt was received.
3916 * It doesn't set the bit in iir again, but it still produces
3917 * interrupts (for non-MSI).
3918 */
3919 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3920 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003921 i915_handle_error(dev, false,
3922 "Command parser error, iir 0x%08x",
3923 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924
3925 for_each_pipe(pipe) {
3926 int reg = PIPESTAT(pipe);
3927 pipe_stats[pipe] = I915_READ(reg);
3928
Chris Wilson38bde182012-04-24 22:59:50 +01003929 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003932 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933 }
3934 }
3935 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3936
3937 if (!irq_received)
3938 break;
3939
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003941 if (I915_HAS_HOTPLUG(dev) &&
3942 iir & I915_DISPLAY_PORT_INTERRUPT)
3943 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003944
Chris Wilson38bde182012-04-24 22:59:50 +01003945 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946 new_iir = I915_READ(IIR); /* Flush posted writes */
3947
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 if (iir & I915_USER_INTERRUPT)
3949 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003952 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003953 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003954 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003955
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003956 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3957 i915_handle_vblank(dev, plane, pipe, iir))
3958 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959
3960 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3961 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003962
3963 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003964 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003965
3966 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3967 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003968 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003969 }
3970
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3972 intel_opregion_asle_intr(dev);
3973
3974 /* With MSI, interrupts are only generated when iir
3975 * transitions from zero to nonzero. If another bit got
3976 * set while we were handling the existing iir bits, then
3977 * we would never get another interrupt.
3978 *
3979 * This is fine on non-MSI as well, as if we hit this path
3980 * we avoid exiting the interrupt handler only to generate
3981 * another one.
3982 *
3983 * Note that for MSI this could cause a stray interrupt report
3984 * if an interrupt landed in the time between writing IIR and
3985 * the posting read. This should be rare enough to never
3986 * trigger the 99% of 100,000 interrupts test for disabling
3987 * stray interrupts.
3988 */
Chris Wilson38bde182012-04-24 22:59:50 +01003989 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003991 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992
Daniel Vetterd05c6172012-04-26 23:28:09 +02003993 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003994
Chris Wilsona266c7d2012-04-24 22:59:44 +01003995 return ret;
3996}
3997
3998static void i915_irq_uninstall(struct drm_device * dev)
3999{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004000 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001 int pipe;
4002
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004003 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004004
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005 if (I915_HAS_HOTPLUG(dev)) {
4006 I915_WRITE(PORT_HOTPLUG_EN, 0);
4007 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4008 }
4009
Chris Wilson00d98eb2012-04-24 22:59:48 +01004010 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004011 for_each_pipe(pipe) {
4012 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004013 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004014 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4015 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 I915_WRITE(IMR, 0xffffffff);
4017 I915_WRITE(IER, 0x0);
4018
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 I915_WRITE(IIR, I915_READ(IIR));
4020}
4021
4022static void i965_irq_preinstall(struct drm_device * dev)
4023{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 int pipe;
4026
Chris Wilsonadca4732012-05-11 18:01:31 +01004027 I915_WRITE(PORT_HOTPLUG_EN, 0);
4028 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029
4030 I915_WRITE(HWSTAM, 0xeffe);
4031 for_each_pipe(pipe)
4032 I915_WRITE(PIPESTAT(pipe), 0);
4033 I915_WRITE(IMR, 0xffffffff);
4034 I915_WRITE(IER, 0x0);
4035 POSTING_READ(IER);
4036}
4037
4038static int i965_irq_postinstall(struct drm_device *dev)
4039{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004040 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004041 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004042 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004043 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044
Chris Wilsona266c7d2012-04-24 22:59:44 +01004045 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004046 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004047 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004048 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4049 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4050 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4051 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4052 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4053
4054 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004055 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4056 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004057 enable_mask |= I915_USER_INTERRUPT;
4058
4059 if (IS_G4X(dev))
4060 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061
Daniel Vetterb79480b2013-06-27 17:52:10 +02004062 /* Interrupt setup is already guaranteed to be single-threaded, this is
4063 * just to make the assert_spin_locked check happy. */
4064 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004065 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4066 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4067 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004068 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070 /*
4071 * Enable some error detection, note the instruction error mask
4072 * bit is reserved, so we leave it masked.
4073 */
4074 if (IS_G4X(dev)) {
4075 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4076 GM45_ERROR_MEM_PRIV |
4077 GM45_ERROR_CP_PRIV |
4078 I915_ERROR_MEMORY_REFRESH);
4079 } else {
4080 error_mask = ~(I915_ERROR_PAGE_TABLE |
4081 I915_ERROR_MEMORY_REFRESH);
4082 }
4083 I915_WRITE(EMR, error_mask);
4084
4085 I915_WRITE(IMR, dev_priv->irq_mask);
4086 I915_WRITE(IER, enable_mask);
4087 POSTING_READ(IER);
4088
Daniel Vetter20afbda2012-12-11 14:05:07 +01004089 I915_WRITE(PORT_HOTPLUG_EN, 0);
4090 POSTING_READ(PORT_HOTPLUG_EN);
4091
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004092 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004093
4094 return 0;
4095}
4096
Egbert Eichbac56d52013-02-25 12:06:51 -05004097static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004098{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004099 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004100 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004101 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004102 u32 hotplug_en;
4103
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004104 assert_spin_locked(&dev_priv->irq_lock);
4105
Egbert Eichbac56d52013-02-25 12:06:51 -05004106 if (I915_HAS_HOTPLUG(dev)) {
4107 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4108 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4109 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004110 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004111 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4112 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4113 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004114 /* Programming the CRT detection parameters tends
4115 to generate a spurious hotplug event about three
4116 seconds later. So just do it once.
4117 */
4118 if (IS_G4X(dev))
4119 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004120 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004121 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004122
Egbert Eichbac56d52013-02-25 12:06:51 -05004123 /* Ignore TV since it's buggy */
4124 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4125 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126}
4127
Daniel Vetterff1f5252012-10-02 15:10:55 +02004128static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004130 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132 u32 iir, new_iir;
4133 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004134 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004136 u32 flip_mask =
4137 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4138 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140 iir = I915_READ(IIR);
4141
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004143 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004144 bool blc_event = false;
4145
Chris Wilsona266c7d2012-04-24 22:59:44 +01004146 /* Can't rely on pipestat interrupt bit in iir as it might
4147 * have been cleared after the pipestat interrupt was received.
4148 * It doesn't set the bit in iir again, but it still produces
4149 * interrupts (for non-MSI).
4150 */
4151 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4152 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004153 i915_handle_error(dev, false,
4154 "Command parser error, iir 0x%08x",
4155 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156
4157 for_each_pipe(pipe) {
4158 int reg = PIPESTAT(pipe);
4159 pipe_stats[pipe] = I915_READ(reg);
4160
4161 /*
4162 * Clear the PIPE*STAT regs before the IIR
4163 */
4164 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004165 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004166 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167 }
4168 }
4169 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4170
4171 if (!irq_received)
4172 break;
4173
4174 ret = IRQ_HANDLED;
4175
4176 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004177 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4178 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004180 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 new_iir = I915_READ(IIR); /* Flush posted writes */
4182
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 if (iir & I915_USER_INTERRUPT)
4184 notify_ring(dev, &dev_priv->ring[RCS]);
4185 if (iir & I915_BSD_USER_INTERRUPT)
4186 notify_ring(dev, &dev_priv->ring[VCS]);
4187
Chris Wilsona266c7d2012-04-24 22:59:44 +01004188 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004189 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004190 i915_handle_vblank(dev, pipe, pipe, iir))
4191 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192
4193 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4194 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004195
4196 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004197 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004198
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004199 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4200 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004201 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004202 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203
4204 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4205 intel_opregion_asle_intr(dev);
4206
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004207 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4208 gmbus_irq_handler(dev);
4209
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210 /* With MSI, interrupts are only generated when iir
4211 * transitions from zero to nonzero. If another bit got
4212 * set while we were handling the existing iir bits, then
4213 * we would never get another interrupt.
4214 *
4215 * This is fine on non-MSI as well, as if we hit this path
4216 * we avoid exiting the interrupt handler only to generate
4217 * another one.
4218 *
4219 * Note that for MSI this could cause a stray interrupt report
4220 * if an interrupt landed in the time between writing IIR and
4221 * the posting read. This should be rare enough to never
4222 * trigger the 99% of 100,000 interrupts test for disabling
4223 * stray interrupts.
4224 */
4225 iir = new_iir;
4226 }
4227
Daniel Vetterd05c6172012-04-26 23:28:09 +02004228 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004229
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230 return ret;
4231}
4232
4233static void i965_irq_uninstall(struct drm_device * dev)
4234{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004235 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 int pipe;
4237
4238 if (!dev_priv)
4239 return;
4240
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004241 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004242
Chris Wilsonadca4732012-05-11 18:01:31 +01004243 I915_WRITE(PORT_HOTPLUG_EN, 0);
4244 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245
4246 I915_WRITE(HWSTAM, 0xffffffff);
4247 for_each_pipe(pipe)
4248 I915_WRITE(PIPESTAT(pipe), 0);
4249 I915_WRITE(IMR, 0xffffffff);
4250 I915_WRITE(IER, 0x0);
4251
4252 for_each_pipe(pipe)
4253 I915_WRITE(PIPESTAT(pipe),
4254 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4255 I915_WRITE(IIR, I915_READ(IIR));
4256}
4257
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004258static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004259{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004260 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004261 struct drm_device *dev = dev_priv->dev;
4262 struct drm_mode_config *mode_config = &dev->mode_config;
4263 unsigned long irqflags;
4264 int i;
4265
4266 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4267 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4268 struct drm_connector *connector;
4269
4270 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4271 continue;
4272
4273 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4274
4275 list_for_each_entry(connector, &mode_config->connector_list, head) {
4276 struct intel_connector *intel_connector = to_intel_connector(connector);
4277
4278 if (intel_connector->encoder->hpd_pin == i) {
4279 if (connector->polled != intel_connector->polled)
4280 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4281 drm_get_connector_name(connector));
4282 connector->polled = intel_connector->polled;
4283 if (!connector->polled)
4284 connector->polled = DRM_CONNECTOR_POLL_HPD;
4285 }
4286 }
4287 }
4288 if (dev_priv->display.hpd_irq_setup)
4289 dev_priv->display.hpd_irq_setup(dev);
4290 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4291}
4292
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004293void intel_irq_init(struct drm_device *dev)
4294{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004295 struct drm_i915_private *dev_priv = dev->dev_private;
4296
4297 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004298 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004299 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004300 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004301
Deepak Sa6706b42014-03-15 20:23:22 +05304302 /* Let's track the enabled rps events */
4303 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4304
Daniel Vetter99584db2012-11-14 17:14:04 +01004305 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4306 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004307 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004308 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004309 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004310
Tomas Janousek97a19a22012-12-08 13:48:13 +01004311 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004312
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004313 if (IS_GEN2(dev)) {
4314 dev->max_vblank_count = 0;
4315 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4316 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004317 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4318 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004319 } else {
4320 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4321 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004322 }
4323
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004324 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004325 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004326 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4327 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004328
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004329 if (IS_CHERRYVIEW(dev)) {
4330 dev->driver->irq_handler = cherryview_irq_handler;
4331 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4332 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4333 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4334 dev->driver->enable_vblank = valleyview_enable_vblank;
4335 dev->driver->disable_vblank = valleyview_disable_vblank;
4336 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4337 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004338 dev->driver->irq_handler = valleyview_irq_handler;
4339 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4340 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4341 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4342 dev->driver->enable_vblank = valleyview_enable_vblank;
4343 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004344 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004345 } else if (IS_GEN8(dev)) {
4346 dev->driver->irq_handler = gen8_irq_handler;
4347 dev->driver->irq_preinstall = gen8_irq_preinstall;
4348 dev->driver->irq_postinstall = gen8_irq_postinstall;
4349 dev->driver->irq_uninstall = gen8_irq_uninstall;
4350 dev->driver->enable_vblank = gen8_enable_vblank;
4351 dev->driver->disable_vblank = gen8_disable_vblank;
4352 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004353 } else if (HAS_PCH_SPLIT(dev)) {
4354 dev->driver->irq_handler = ironlake_irq_handler;
4355 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4356 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4357 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4358 dev->driver->enable_vblank = ironlake_enable_vblank;
4359 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004360 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004361 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004362 if (INTEL_INFO(dev)->gen == 2) {
4363 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4364 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4365 dev->driver->irq_handler = i8xx_irq_handler;
4366 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004367 } else if (INTEL_INFO(dev)->gen == 3) {
4368 dev->driver->irq_preinstall = i915_irq_preinstall;
4369 dev->driver->irq_postinstall = i915_irq_postinstall;
4370 dev->driver->irq_uninstall = i915_irq_uninstall;
4371 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004372 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004373 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004374 dev->driver->irq_preinstall = i965_irq_preinstall;
4375 dev->driver->irq_postinstall = i965_irq_postinstall;
4376 dev->driver->irq_uninstall = i965_irq_uninstall;
4377 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004378 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004379 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004380 dev->driver->enable_vblank = i915_enable_vblank;
4381 dev->driver->disable_vblank = i915_disable_vblank;
4382 }
4383}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004384
4385void intel_hpd_init(struct drm_device *dev)
4386{
4387 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004388 struct drm_mode_config *mode_config = &dev->mode_config;
4389 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004390 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004391 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004392
Egbert Eich821450c2013-04-16 13:36:55 +02004393 for (i = 1; i < HPD_NUM_PINS; i++) {
4394 dev_priv->hpd_stats[i].hpd_cnt = 0;
4395 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4396 }
4397 list_for_each_entry(connector, &mode_config->connector_list, head) {
4398 struct intel_connector *intel_connector = to_intel_connector(connector);
4399 connector->polled = intel_connector->polled;
4400 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4401 connector->polled = DRM_CONNECTOR_POLL_HPD;
4402 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004403
4404 /* Interrupt setup is already guaranteed to be single-threaded, this is
4405 * just to make the assert_spin_locked checks happy. */
4406 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004407 if (dev_priv->display.hpd_irq_setup)
4408 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004409 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004410}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004411
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004412/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004413void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004414{
4415 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004416
Paulo Zanoni730488b2014-03-07 20:12:32 -03004417 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004418 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004419}
4420
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004421/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004422void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004423{
4424 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004425
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004426 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004427 dev->driver->irq_preinstall(dev);
4428 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004429}