blob: d4e33ac02efa9413f501b51cf67ecb464915a4ac [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Oscar Mateo82e104c2014-07-24 17:04:26 +010062bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010063{
64 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020065 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
66}
Chris Wilson09246732013-08-10 22:16:32 +010067
John Harrison6258fbe2015-05-29 17:43:48 +010068static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 struct intel_ringbuffer *ringbuf = ring->buffer;
71 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020072 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010074 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
John Harrisona84c3ae2015-05-29 17:43:57 +010082 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
97 intel_ring_emit(ring, cmd);
98 intel_ring_emit(ring, MI_NOOP);
99 intel_ring_advance(ring);
100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
John Harrisona84c3ae2015-05-29 17:43:57 +0100109 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100110 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
156 intel_ring_emit(ring, cmd);
157 intel_ring_emit(ring, MI_NOOP);
158 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100203 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100204 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
211 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
214 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(ring, 0); /* low dword */
216 intel_ring_emit(ring, 0); /* high dword */
217 intel_ring_emit(ring, MI_NOOP);
218 intel_ring_advance(ring);
219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
224 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(ring, 0);
228 intel_ring_emit(ring, 0);
229 intel_ring_emit(ring, MI_NOOP);
230 intel_ring_advance(ring);
231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
John Harrisona84c3ae2015-05-29 17:43:57 +0100239 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100241 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100279 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200280 intel_ring_emit(ring, flags);
281 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200283 intel_ring_advance(ring);
284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100291 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
298 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
301 intel_ring_emit(ring, 0);
302 intel_ring_emit(ring, 0);
303 intel_ring_advance(ring);
304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
John Harrisona84c3ae2015-05-29 17:43:57 +0100312 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100314 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
363 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200365 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 intel_ring_emit(ring, 0);
367 intel_ring_advance(ring);
368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100376 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
383 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(ring, flags);
385 intel_ring_emit(ring, scratch_addr);
386 intel_ring_emit(ring, 0);
387 intel_ring_emit(ring, 0);
388 intel_ring_emit(ring, 0);
389 intel_ring_advance(ring);
390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100399 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100432static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300435 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100436 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100439u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Chris Wilson50877442014-03-21 12:41:53 +0000444 if (INTEL_INFO(ring->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
446 RING_ACTHD_UDW(ring->mmio_base));
447 else if (INTEL_INFO(ring->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100455static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
457 struct drm_i915_private *dev_priv = ring->dev->dev_private;
458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
461 if (INTEL_INFO(ring->dev)->gen >= 4)
462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Damien Lespiauaf75f262015-02-10 19:32:17 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
467{
468 struct drm_device *dev = ring->dev;
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
476 switch (ring->id) {
477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
495 } else if (IS_GEN6(ring->dev)) {
496 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
497 } else {
498 /* XXX: gen8 returns to sanity */
499 mmio = RING_HWS_PGA(ring->mmio_base);
500 }
501
502 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200513 i915_reg_t reg = RING_INSTPM(ring->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
516 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
524 ring->name);
525 }
526}
527
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100528static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
530 struct drm_i915_private *dev_priv = to_i915(ring->dev);
531
532 if (!IS_GEN2(ring->dev)) {
533 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200534 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 /* Sometimes we observe that the idle flag is not
537 * set even though the ring is empty. So double
538 * check before giving up.
539 */
540 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
541 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100542 }
543 }
544
545 I915_WRITE_CTL(ring, 0);
546 I915_WRITE_HEAD(ring, 0);
547 ring->write_tail(ring, 0);
548
549 if (!IS_GEN2(ring->dev)) {
550 (void)I915_READ_CTL(ring);
551 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
552 }
553
554 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
555}
556
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100557static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200559 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100561 struct intel_ringbuffer *ringbuf = ring->buffer;
562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Chris Wilson9991ae72014-04-02 16:36:07 +0100567 if (!stop_ring(ring)) {
568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
571 ring->name,
572 I915_READ_CTL(ring),
573 I915_READ_HEAD(ring),
574 I915_READ_TAIL(ring),
575 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Chris Wilson9991ae72014-04-02 16:36:07 +0100577 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
580 ring->name,
581 I915_READ_CTL(ring),
582 I915_READ_HEAD(ring),
583 I915_READ_TAIL(ring),
584 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
591 intel_ring_setup_status_page(ring);
592 else
593 ring_setup_phys_status_page(ring);
594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
596 I915_READ_HEAD(ring);
597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700602 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
605 if (I915_READ_HEAD(ring))
606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
607 ring->name, I915_READ_HEAD(ring));
608 I915_WRITE_HEAD(ring, 0);
609 (void)I915_READ_HEAD(ring);
610
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200611 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400616 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700617 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400618 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
621 ring->name,
622 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
623 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
624 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200625 ret = -EIO;
626 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 }
628
Dave Gordonebd0fd42014-11-27 11:22:49 +0000629 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100630 ringbuf->head = I915_READ_HEAD(ring);
631 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000632 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633
Chris Wilson50f018d2013-06-10 11:20:19 +0100634 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
635
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200636out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200637 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638
639 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700640}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800641
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100642void
643intel_fini_pipe_control(struct intel_engine_cs *ring)
644{
645 struct drm_device *dev = ring->dev;
646
647 if (ring->scratch.obj == NULL)
648 return;
649
650 if (INTEL_INFO(dev)->gen >= 5) {
651 kunmap(sg_page(ring->scratch.obj->pages->sgl));
652 i915_gem_object_ggtt_unpin(ring->scratch.obj);
653 }
654
655 drm_gem_object_unreference(&ring->scratch.obj->base);
656 ring->scratch.obj = NULL;
657}
658
659int
660intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 int ret;
663
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100664 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100666 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
667 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 DRM_ERROR("Failed to allocate seqno page\n");
669 ret = -ENOMEM;
670 goto err;
671 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100672
Daniel Vettera9cc7262014-02-14 14:01:13 +0100673 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
674 if (ret)
675 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100677 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000678 if (ret)
679 goto err_unref;
680
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100681 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
682 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
683 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800684 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800686 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200688 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100689 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 return 0;
691
692err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800693 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 return ret;
698}
699
John Harrisone2be4fa2015-05-29 17:43:54 +0100700static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100701{
Mika Kuoppala72253422014-10-07 17:21:26 +0300702 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100703 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100704 struct drm_device *dev = ring->dev;
705 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300706 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100707
Francisco Jerez02235802015-10-07 14:44:01 +0300708 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Mika Kuoppala72253422014-10-07 17:21:26 +0300711 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100712 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713 if (ret)
714 return ret;
715
John Harrison5fb9de12015-05-29 17:44:07 +0100716 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 if (ret)
718 return ret;
719
Arun Siluvery22a916a2014-10-22 18:59:52 +0100720 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200722 intel_ring_emit_reg(ring, w->reg[i].addr);
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 intel_ring_emit(ring, w->reg[i].value);
724 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100725 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300726
727 intel_ring_advance(ring);
728
729 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100730 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731 if (ret)
732 return ret;
733
734 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
735
736 return 0;
737}
738
John Harrison87531812015-05-29 17:43:44 +0100739static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100740{
741 int ret;
742
John Harrisone2be4fa2015-05-29 17:43:54 +0100743 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100744 if (ret != 0)
745 return ret;
746
John Harrisonbe013632015-05-29 17:43:45 +0100747 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100748 if (ret)
749 DRM_ERROR("init render state: %d\n", ret);
750
751 return ret;
752}
753
Mika Kuoppala72253422014-10-07 17:21:26 +0300754static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200755 i915_reg_t addr,
756 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300757{
758 const u32 idx = dev_priv->workarounds.count;
759
760 if (WARN_ON(idx >= I915_MAX_WA_REGS))
761 return -ENOSPC;
762
763 dev_priv->workarounds.reg[idx].addr = addr;
764 dev_priv->workarounds.reg[idx].value = val;
765 dev_priv->workarounds.reg[idx].mask = mask;
766
767 dev_priv->workarounds.count++;
768
769 return 0;
770}
771
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100772#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000773 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300774 if (r) \
775 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100776 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300777
778#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000779 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
Damien Lespiau98533252014-12-08 17:33:51 +0000784#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000785 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000787#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
788#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100792static int gen8_init_workarounds(struct intel_engine_cs *ring)
793{
Arun Siluvery68c61982015-09-25 17:40:38 +0100794 struct drm_device *dev = ring->dev;
795 struct drm_i915_private *dev_priv = dev->dev_private;
796
797 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100798
Arun Siluvery717d84d2015-09-25 17:40:39 +0100799 /* WaDisableAsyncFlipPerfMode:bdw,chv */
800 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
801
Arun Siluveryd0581192015-09-25 17:40:40 +0100802 /* WaDisablePartialInstShootdown:bdw,chv */
803 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
804 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
805
Arun Siluverya340af52015-09-25 17:40:45 +0100806 /* Use Force Non-Coherent whenever executing a 3D context. This is a
807 * workaround for for a possible hang in the unlikely event a TLB
808 * invalidation occurs during a PSD flush.
809 */
810 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100811 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100812 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100813 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100814 HDC_FORCE_NON_COHERENT);
815
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100816 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
817 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
818 * polygons in the same 8x4 pixel/sample area to be processed without
819 * stalling waiting for the earlier ones to write to Hierarchical Z
820 * buffer."
821 *
822 * This optimization is off by default for BDW and CHV; turn it on.
823 */
824 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
825
Arun Siluvery48404632015-09-25 17:40:43 +0100826 /* Wa4x4STCOptimizationDisable:bdw,chv */
827 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
828
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100829 /*
830 * BSpec recommends 8x4 when MSAA is used,
831 * however in practice 16x4 seems fastest.
832 *
833 * Note that PS/WM thread counts depend on the WIZ hashing
834 * disable bit, which we don't touch here, but it's good
835 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
836 */
837 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
838 GEN6_WIZ_HASHING_MASK,
839 GEN6_WIZ_HASHING_16x4);
840
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100841 return 0;
842}
843
Mika Kuoppala72253422014-10-07 17:21:26 +0300844static int bdw_init_workarounds(struct intel_engine_cs *ring)
845{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100846 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300847 struct drm_device *dev = ring->dev;
848 struct drm_i915_private *dev_priv = dev->dev_private;
849
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100850 ret = gen8_init_workarounds(ring);
851 if (ret)
852 return ret;
853
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700854 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100855 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100856
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700857 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300858 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
859 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100860
Mika Kuoppala72253422014-10-07 17:21:26 +0300861 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
862 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100863
Mika Kuoppala72253422014-10-07 17:21:26 +0300864 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000865 /* WaForceContextSaveRestoreNonCoherent:bdw */
866 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000867 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300868 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100869
Arun Siluvery86d7f232014-08-26 14:44:50 +0100870 return 0;
871}
872
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300873static int chv_init_workarounds(struct intel_engine_cs *ring)
874{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100875 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300876 struct drm_device *dev = ring->dev;
877 struct drm_i915_private *dev_priv = dev->dev_private;
878
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100879 ret = gen8_init_workarounds(ring);
880 if (ret)
881 return ret;
882
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300883 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100884 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300885
Kenneth Graunked60de812015-01-10 18:02:22 -0800886 /* Improve HiZ throughput on CHV. */
887 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
888
Mika Kuoppala72253422014-10-07 17:21:26 +0300889 return 0;
890}
891
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000892static int gen9_init_workarounds(struct intel_engine_cs *ring)
893{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000894 struct drm_device *dev = ring->dev;
895 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300896 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000897
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300898 /* WaEnableLbsSlaRetryTimerDecrement:skl */
899 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
900 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
901
902 /* WaDisableKillLogic:bxt,skl */
903 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
904 ECOCHK_DIS_TLB);
905
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100906 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000907 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
908 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
909
Nick Hoatha119a6e2015-05-07 14:15:30 +0100910 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000911 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
912 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
913
Jani Nikulae87a0052015-10-20 15:22:02 +0300914 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
915 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
916 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000917 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
918 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000919
Jani Nikulae87a0052015-10-20 15:22:02 +0300920 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
921 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
922 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000923 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
924 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100925 /*
926 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
927 * but we do that in per ctx batchbuffer as there is an issue
928 * with this register not getting restored on ctx restore
929 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000930 }
931
Jani Nikulae87a0052015-10-20 15:22:02 +0300932 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
933 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000934 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
935 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000936
Nick Hoath50683682015-05-07 14:15:35 +0100937 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100938 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100939 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
940 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000941
Nick Hoath16be17a2015-05-07 14:15:37 +0100942 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000943 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
944 GEN9_CCS_TLB_PREFETCH_ENABLE);
945
Imre Deak5a2ae952015-05-19 15:04:59 +0300946 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300947 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
948 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200949 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
950 PIXEL_MASK_CAMMING_DISABLE);
951
Imre Deak8ea6f892015-05-19 17:05:42 +0300952 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
953 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300954 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
955 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300956 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
957 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
958
Arun Siluvery8c761602015-09-08 10:31:48 +0100959 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300960 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100961 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
962 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100963
Robert Beckett6b6d5622015-09-08 10:31:52 +0100964 /* WaDisableSTUnitPowerOptimization:skl,bxt */
965 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
966
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000967 return 0;
968}
969
Damien Lespiaub7668792015-02-14 18:30:29 +0000970static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000971{
Damien Lespiaub7668792015-02-14 18:30:29 +0000972 struct drm_device *dev = ring->dev;
973 struct drm_i915_private *dev_priv = dev->dev_private;
974 u8 vals[3] = { 0, 0, 0 };
975 unsigned int i;
976
977 for (i = 0; i < 3; i++) {
978 u8 ss;
979
980 /*
981 * Only consider slices where one, and only one, subslice has 7
982 * EUs
983 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +0800984 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +0000985 continue;
986
987 /*
988 * subslice_7eu[i] != 0 (because of the check above) and
989 * ss_max == 4 (maximum number of subslices possible per slice)
990 *
991 * -> 0 <= ss <= 3;
992 */
993 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
994 vals[i] = 3 - ss;
995 }
996
997 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
998 return 0;
999
1000 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1001 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1002 GEN9_IZ_HASHING_MASK(2) |
1003 GEN9_IZ_HASHING_MASK(1) |
1004 GEN9_IZ_HASHING_MASK(0),
1005 GEN9_IZ_HASHING(2, vals[2]) |
1006 GEN9_IZ_HASHING(1, vals[1]) |
1007 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001008
Mika Kuoppala72253422014-10-07 17:21:26 +03001009 return 0;
1010}
1011
Damien Lespiau8d205492015-02-09 19:33:15 +00001012static int skl_init_workarounds(struct intel_engine_cs *ring)
1013{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001014 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001015 struct drm_device *dev = ring->dev;
1016 struct drm_i915_private *dev_priv = dev->dev_private;
1017
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001018 ret = gen9_init_workarounds(ring);
1019 if (ret)
1020 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001021
Jani Nikulae87a0052015-10-20 15:22:02 +03001022 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001023 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1024 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1025 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1026 }
1027
1028 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1029 * involving this register should also be added to WA batch as required.
1030 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001031 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001032 /* WaDisableLSQCROPERFforOCL:skl */
1033 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1034 GEN8_LQSC_RO_PERF_DIS);
1035
1036 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001037 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001038 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1039 GEN9_GAPS_TSV_CREDIT_DISABLE));
1040 }
1041
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001042 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001043 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001044 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1045 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1046
Mika Kuoppalae2386592015-12-18 16:14:53 +02001047 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001048 /*
1049 *Use Force Non-Coherent whenever executing a 3D context. This
1050 * is a workaround for a possible hang in the unlikely event
1051 * a TLB invalidation occurs during a PSD flush.
1052 */
1053 /* WaForceEnableNonCoherent:skl */
1054 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1055 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001056
1057 /* WaDisableHDCInvalidation:skl */
1058 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1059 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001060 }
1061
Jani Nikulae87a0052015-10-20 15:22:02 +03001062 /* WaBarrierPerformanceFixDisable:skl */
1063 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001064 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1065 HDC_FENCE_DEST_SLM_DISABLE |
1066 HDC_BARRIER_PERFORMANCE_DISABLE);
1067
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001068 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001069 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001070 WA_SET_BIT_MASKED(
1071 GEN7_HALF_SLICE_CHICKEN1,
1072 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001073
Damien Lespiaub7668792015-02-14 18:30:29 +00001074 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001075}
1076
Nick Hoathcae04372015-03-17 11:39:38 +02001077static int bxt_init_workarounds(struct intel_engine_cs *ring)
1078{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001079 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001080 struct drm_device *dev = ring->dev;
1081 struct drm_i915_private *dev_priv = dev->dev_private;
1082
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001083 ret = gen9_init_workarounds(ring);
1084 if (ret)
1085 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001086
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001087 /* WaStoreMultiplePTEenable:bxt */
1088 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001089 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001090 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1091
1092 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001093 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001094 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1095 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1096 }
1097
Nick Hoathdfb601e2015-04-10 13:12:24 +01001098 /* WaDisableThreadStallDopClockGating:bxt */
1099 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1100 STALL_DOP_GATING_DISABLE);
1101
Nick Hoath983b4b92015-04-10 13:12:25 +01001102 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001103 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001104 WA_SET_BIT_MASKED(
1105 GEN7_HALF_SLICE_CHICKEN1,
1106 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1107 }
1108
Nick Hoathcae04372015-03-17 11:39:38 +02001109 return 0;
1110}
1111
Michel Thierry771b9a52014-11-11 16:47:33 +00001112int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001113{
1114 struct drm_device *dev = ring->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116
1117 WARN_ON(ring->id != RCS);
1118
1119 dev_priv->workarounds.count = 0;
1120
1121 if (IS_BROADWELL(dev))
1122 return bdw_init_workarounds(ring);
1123
1124 if (IS_CHERRYVIEW(dev))
1125 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001126
Damien Lespiau8d205492015-02-09 19:33:15 +00001127 if (IS_SKYLAKE(dev))
1128 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001129
1130 if (IS_BROXTON(dev))
1131 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001132
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001133 return 0;
1134}
1135
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001136static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001137{
Chris Wilson78501ea2010-10-27 12:18:21 +01001138 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001139 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001140 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001141 if (ret)
1142 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001143
Akash Goel61a563a2014-03-25 18:01:50 +05301144 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1145 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001146 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001147
1148 /* We need to disable the AsyncFlip performance optimisations in order
1149 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1150 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001151 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001152 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001153 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001154 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001155 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1156
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001157 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301158 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001159 if (INTEL_INFO(dev)->gen == 6)
1160 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001161 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001162
Akash Goel01fa0302014-03-24 23:00:04 +05301163 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001164 if (IS_GEN7(dev))
1165 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301166 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001167 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001168
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001169 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001170 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1171 * "If this bit is set, STCunit will have LRA as replacement
1172 * policy. [...] This bit must be reset. LRA replacement
1173 * policy is not supported."
1174 */
1175 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001176 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001177 }
1178
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001179 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001180 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001181
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001182 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001183 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001184
Mika Kuoppala72253422014-10-07 17:21:26 +03001185 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001186}
1187
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001188static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001189{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001190 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001191 struct drm_i915_private *dev_priv = dev->dev_private;
1192
1193 if (dev_priv->semaphore_obj) {
1194 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1195 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1196 dev_priv->semaphore_obj = NULL;
1197 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001198
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001199 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001200}
1201
John Harrisonf7169682015-05-29 17:44:05 +01001202static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001203 unsigned int num_dwords)
1204{
1205#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001206 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001207 struct drm_device *dev = signaller->dev;
1208 struct drm_i915_private *dev_priv = dev->dev_private;
1209 struct intel_engine_cs *waiter;
1210 int i, ret, num_rings;
1211
1212 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1213 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1214#undef MBOX_UPDATE_DWORDS
1215
John Harrison5fb9de12015-05-29 17:44:07 +01001216 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001217 if (ret)
1218 return ret;
1219
1220 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001221 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001222 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1223 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1224 continue;
1225
John Harrisonf7169682015-05-29 17:44:05 +01001226 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001227 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1228 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1229 PIPE_CONTROL_QW_WRITE |
1230 PIPE_CONTROL_FLUSH_ENABLE);
1231 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1232 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001233 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001234 intel_ring_emit(signaller, 0);
1235 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1236 MI_SEMAPHORE_TARGET(waiter->id));
1237 intel_ring_emit(signaller, 0);
1238 }
1239
1240 return 0;
1241}
1242
John Harrisonf7169682015-05-29 17:44:05 +01001243static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001244 unsigned int num_dwords)
1245{
1246#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001247 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001248 struct drm_device *dev = signaller->dev;
1249 struct drm_i915_private *dev_priv = dev->dev_private;
1250 struct intel_engine_cs *waiter;
1251 int i, ret, num_rings;
1252
1253 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1254 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1255#undef MBOX_UPDATE_DWORDS
1256
John Harrison5fb9de12015-05-29 17:44:07 +01001257 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001258 if (ret)
1259 return ret;
1260
1261 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001262 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001263 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1264 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1265 continue;
1266
John Harrisonf7169682015-05-29 17:44:05 +01001267 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001268 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1269 MI_FLUSH_DW_OP_STOREDW);
1270 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1271 MI_FLUSH_DW_USE_GTT);
1272 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001273 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001274 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1275 MI_SEMAPHORE_TARGET(waiter->id));
1276 intel_ring_emit(signaller, 0);
1277 }
1278
1279 return 0;
1280}
1281
John Harrisonf7169682015-05-29 17:44:05 +01001282static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001283 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001284{
John Harrisonf7169682015-05-29 17:44:05 +01001285 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001286 struct drm_device *dev = signaller->dev;
1287 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001288 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001289 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001290
Ben Widawskya1444b72014-06-30 09:53:35 -07001291#define MBOX_UPDATE_DWORDS 3
1292 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1293 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1294#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001295
John Harrison5fb9de12015-05-29 17:44:07 +01001296 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001297 if (ret)
1298 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001299
Ben Widawsky78325f22014-04-29 14:52:29 -07001300 for_each_ring(useless, dev_priv, i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001301 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
1302
1303 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001304 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001305
Ben Widawsky78325f22014-04-29 14:52:29 -07001306 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001307 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001308 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001309 }
1310 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001311
Ben Widawskya1444b72014-06-30 09:53:35 -07001312 /* If num_dwords was rounded, make sure the tail pointer is correct */
1313 if (num_rings % 2 == 0)
1314 intel_ring_emit(signaller, MI_NOOP);
1315
Ben Widawsky024a43e2014-04-29 14:52:30 -07001316 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001317}
1318
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001319/**
1320 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001321 *
1322 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001323 *
1324 * Update the mailbox registers in the *other* rings with the current seqno.
1325 * This acts like a signal in the canonical semaphore.
1326 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327static int
John Harrisonee044a82015-05-29 17:44:00 +01001328gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001329{
John Harrisonee044a82015-05-29 17:44:00 +01001330 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001331 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001332
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001333 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001334 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001335 else
John Harrison5fb9de12015-05-29 17:44:07 +01001336 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001337
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001338 if (ret)
1339 return ret;
1340
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001341 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1342 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001343 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001345 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001346
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001347 return 0;
1348}
1349
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001350static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1351 u32 seqno)
1352{
1353 struct drm_i915_private *dev_priv = dev->dev_private;
1354 return dev_priv->last_seqno < seqno;
1355}
1356
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001357/**
1358 * intel_ring_sync - sync the waiter to the signaller on seqno
1359 *
1360 * @waiter - ring that is waiting
1361 * @signaller - ring which has, or will signal
1362 * @seqno - seqno which the waiter will block on
1363 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001364
1365static int
John Harrison599d9242015-05-29 17:44:04 +01001366gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001367 struct intel_engine_cs *signaller,
1368 u32 seqno)
1369{
John Harrison599d9242015-05-29 17:44:04 +01001370 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001371 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1372 int ret;
1373
John Harrison5fb9de12015-05-29 17:44:07 +01001374 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001375 if (ret)
1376 return ret;
1377
1378 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1379 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001380 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001381 MI_SEMAPHORE_SAD_GTE_SDD);
1382 intel_ring_emit(waiter, seqno);
1383 intel_ring_emit(waiter,
1384 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1385 intel_ring_emit(waiter,
1386 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1387 intel_ring_advance(waiter);
1388 return 0;
1389}
1390
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001391static int
John Harrison599d9242015-05-29 17:44:04 +01001392gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001393 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001394 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001395{
John Harrison599d9242015-05-29 17:44:04 +01001396 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001397 u32 dw1 = MI_SEMAPHORE_MBOX |
1398 MI_SEMAPHORE_COMPARE |
1399 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001400 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1401 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001402
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001403 /* Throughout all of the GEM code, seqno passed implies our current
1404 * seqno is >= the last seqno executed. However for hardware the
1405 * comparison is strictly greater than.
1406 */
1407 seqno -= 1;
1408
Ben Widawskyebc348b2014-04-29 14:52:28 -07001409 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001410
John Harrison5fb9de12015-05-29 17:44:07 +01001411 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001412 if (ret)
1413 return ret;
1414
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001415 /* If seqno wrap happened, omit the wait with no-ops */
1416 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001417 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001418 intel_ring_emit(waiter, seqno);
1419 intel_ring_emit(waiter, 0);
1420 intel_ring_emit(waiter, MI_NOOP);
1421 } else {
1422 intel_ring_emit(waiter, MI_NOOP);
1423 intel_ring_emit(waiter, MI_NOOP);
1424 intel_ring_emit(waiter, MI_NOOP);
1425 intel_ring_emit(waiter, MI_NOOP);
1426 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001427 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001428
1429 return 0;
1430}
1431
Chris Wilsonc6df5412010-12-15 09:56:50 +00001432#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1433do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001434 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1435 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001436 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1437 intel_ring_emit(ring__, 0); \
1438 intel_ring_emit(ring__, 0); \
1439} while (0)
1440
1441static int
John Harrisonee044a82015-05-29 17:44:00 +01001442pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443{
John Harrisonee044a82015-05-29 17:44:00 +01001444 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001445 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001446 int ret;
1447
1448 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1449 * incoherent with writes to memory, i.e. completely fubar,
1450 * so we need to use PIPE_NOTIFY instead.
1451 *
1452 * However, we also need to workaround the qword write
1453 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1454 * memory before requesting an interrupt.
1455 */
John Harrison5fb9de12015-05-29 17:44:07 +01001456 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001457 if (ret)
1458 return ret;
1459
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001460 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001461 PIPE_CONTROL_WRITE_FLUSH |
1462 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001463 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001464 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001465 intel_ring_emit(ring, 0);
1466 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001467 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001468 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001469 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001470 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001471 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001472 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001473 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001474 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001475 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001476 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001477
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001478 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001479 PIPE_CONTROL_WRITE_FLUSH |
1480 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001481 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001482 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001483 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001484 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001485 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001486
Chris Wilsonc6df5412010-12-15 09:56:50 +00001487 return 0;
1488}
1489
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001490static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001491gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001492{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001493 /* Workaround to force correct ordering between irq and seqno writes on
1494 * ivb (and maybe also on snb) by reading from a CS register (like
1495 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001496 if (!lazy_coherency) {
1497 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1498 POSTING_READ(RING_ACTHD(ring->mmio_base));
1499 }
1500
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001501 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1502}
1503
1504static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001505ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001506{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001507 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1508}
1509
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001510static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001511ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001512{
1513 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1514}
1515
Chris Wilsonc6df5412010-12-15 09:56:50 +00001516static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001517pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001518{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001519 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001520}
1521
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001522static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001523pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001524{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001525 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001526}
1527
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001528static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001529gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001530{
1531 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001533 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001534
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001536 return false;
1537
Chris Wilson7338aef2012-04-24 21:48:47 +01001538 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001539 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001540 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001541 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001542
1543 return true;
1544}
1545
1546static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001547gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001548{
1549 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001550 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001551 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001552
Chris Wilson7338aef2012-04-24 21:48:47 +01001553 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001554 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001555 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001557}
1558
1559static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001560i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001561{
Chris Wilson78501ea2010-10-27 12:18:21 +01001562 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001564 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001565
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001566 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001567 return false;
1568
Chris Wilson7338aef2012-04-24 21:48:47 +01001569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001570 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001571 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1572 I915_WRITE(IMR, dev_priv->irq_mask);
1573 POSTING_READ(IMR);
1574 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001575 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001576
1577 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001578}
1579
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001580static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001581i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001582{
Chris Wilson78501ea2010-10-27 12:18:21 +01001583 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001584 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001585 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001586
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001588 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001589 dev_priv->irq_mask |= ring->irq_enable_mask;
1590 I915_WRITE(IMR, dev_priv->irq_mask);
1591 POSTING_READ(IMR);
1592 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001593 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001594}
1595
Chris Wilsonc2798b12012-04-22 21:13:57 +01001596static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001597i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001598{
1599 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001600 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001601 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001602
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001603 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001604 return false;
1605
Chris Wilson7338aef2012-04-24 21:48:47 +01001606 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001607 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001608 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1609 I915_WRITE16(IMR, dev_priv->irq_mask);
1610 POSTING_READ16(IMR);
1611 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001612 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001613
1614 return true;
1615}
1616
1617static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001618i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001619{
1620 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001621 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001623
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001625 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001626 dev_priv->irq_mask |= ring->irq_enable_mask;
1627 I915_WRITE16(IMR, dev_priv->irq_mask);
1628 POSTING_READ16(IMR);
1629 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001630 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001631}
1632
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001633static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001634bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001635 u32 invalidate_domains,
1636 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001637{
John Harrisona84c3ae2015-05-29 17:43:57 +01001638 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001639 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001640
John Harrison5fb9de12015-05-29 17:44:07 +01001641 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001642 if (ret)
1643 return ret;
1644
1645 intel_ring_emit(ring, MI_FLUSH);
1646 intel_ring_emit(ring, MI_NOOP);
1647 intel_ring_advance(ring);
1648 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001649}
1650
Chris Wilson3cce4692010-10-27 16:11:02 +01001651static int
John Harrisonee044a82015-05-29 17:44:00 +01001652i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001653{
John Harrisonee044a82015-05-29 17:44:00 +01001654 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001655 int ret;
1656
John Harrison5fb9de12015-05-29 17:44:07 +01001657 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001658 if (ret)
1659 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001660
Chris Wilson3cce4692010-10-27 16:11:02 +01001661 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1662 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001663 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001664 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001665 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001666
Chris Wilson3cce4692010-10-27 16:11:02 +01001667 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001668}
1669
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001670static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001671gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001672{
1673 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001674 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001675 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001676
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001677 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1678 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001679
Chris Wilson7338aef2012-04-24 21:48:47 +01001680 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001681 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001682 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001683 I915_WRITE_IMR(ring,
1684 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001685 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001686 else
1687 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001688 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001689 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001690 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001691
1692 return true;
1693}
1694
1695static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001696gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001697{
1698 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001699 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001700 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001701
Chris Wilson7338aef2012-04-24 21:48:47 +01001702 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001703 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001704 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001705 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001706 else
1707 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001708 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001709 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001710 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001711}
1712
Ben Widawskya19d2932013-05-28 19:22:30 -07001713static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001714hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001715{
1716 struct drm_device *dev = ring->dev;
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718 unsigned long flags;
1719
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001720 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001721 return false;
1722
Daniel Vetter59cdb632013-07-04 23:35:28 +02001723 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001724 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001725 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001726 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001727 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001728 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001729
1730 return true;
1731}
1732
1733static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001734hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001735{
1736 struct drm_device *dev = ring->dev;
1737 struct drm_i915_private *dev_priv = dev->dev_private;
1738 unsigned long flags;
1739
Daniel Vetter59cdb632013-07-04 23:35:28 +02001740 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001741 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001742 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001743 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001744 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001745 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001746}
1747
Ben Widawskyabd58f02013-11-02 21:07:09 -07001748static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001749gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001750{
1751 struct drm_device *dev = ring->dev;
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753 unsigned long flags;
1754
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001755 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001756 return false;
1757
1758 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1759 if (ring->irq_refcount++ == 0) {
1760 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1761 I915_WRITE_IMR(ring,
1762 ~(ring->irq_enable_mask |
1763 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1764 } else {
1765 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1766 }
1767 POSTING_READ(RING_IMR(ring->mmio_base));
1768 }
1769 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1770
1771 return true;
1772}
1773
1774static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001775gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001776{
1777 struct drm_device *dev = ring->dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 unsigned long flags;
1780
1781 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1782 if (--ring->irq_refcount == 0) {
1783 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1784 I915_WRITE_IMR(ring,
1785 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1786 } else {
1787 I915_WRITE_IMR(ring, ~0);
1788 }
1789 POSTING_READ(RING_IMR(ring->mmio_base));
1790 }
1791 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1792}
1793
Zou Nan haid1b851f2010-05-21 09:08:57 +08001794static int
John Harrison53fddaf2015-05-29 17:44:02 +01001795i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001796 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001797 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001798{
John Harrison53fddaf2015-05-29 17:44:02 +01001799 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001800 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001801
John Harrison5fb9de12015-05-29 17:44:07 +01001802 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001803 if (ret)
1804 return ret;
1805
Chris Wilson78501ea2010-10-27 12:18:21 +01001806 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001807 MI_BATCH_BUFFER_START |
1808 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001809 (dispatch_flags & I915_DISPATCH_SECURE ?
1810 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001811 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001812 intel_ring_advance(ring);
1813
Zou Nan haid1b851f2010-05-21 09:08:57 +08001814 return 0;
1815}
1816
Daniel Vetterb45305f2012-12-17 16:21:27 +01001817/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1818#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001819#define I830_TLB_ENTRIES (2)
1820#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001821static int
John Harrison53fddaf2015-05-29 17:44:02 +01001822i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001823 u64 offset, u32 len,
1824 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001825{
John Harrison53fddaf2015-05-29 17:44:02 +01001826 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001827 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001828 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001829
John Harrison5fb9de12015-05-29 17:44:07 +01001830 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001831 if (ret)
1832 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001833
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001834 /* Evict the invalid PTE TLBs */
1835 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1836 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1837 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1838 intel_ring_emit(ring, cs_offset);
1839 intel_ring_emit(ring, 0xdeadbeef);
1840 intel_ring_emit(ring, MI_NOOP);
1841 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001842
John Harrison8e004ef2015-02-13 11:48:10 +00001843 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001844 if (len > I830_BATCH_LIMIT)
1845 return -ENOSPC;
1846
John Harrison5fb9de12015-05-29 17:44:07 +01001847 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001848 if (ret)
1849 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001850
1851 /* Blit the batch (which has now all relocs applied) to the
1852 * stable batch scratch bo area (so that the CS never
1853 * stumbles over its tlb invalidation bug) ...
1854 */
1855 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1856 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001857 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001858 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001859 intel_ring_emit(ring, 4096);
1860 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001861
Daniel Vetterb45305f2012-12-17 16:21:27 +01001862 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001863 intel_ring_emit(ring, MI_NOOP);
1864 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001865
1866 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001867 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001868 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001869
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001870 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001871 if (ret)
1872 return ret;
1873
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001874 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001875 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1876 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001877 intel_ring_advance(ring);
1878
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001879 return 0;
1880}
1881
1882static int
John Harrison53fddaf2015-05-29 17:44:02 +01001883i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001884 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001885 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001886{
John Harrison53fddaf2015-05-29 17:44:02 +01001887 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001888 int ret;
1889
John Harrison5fb9de12015-05-29 17:44:07 +01001890 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001891 if (ret)
1892 return ret;
1893
Chris Wilson65f56872012-04-17 16:38:12 +01001894 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001895 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1896 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001897 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001898
Eric Anholt62fdfea2010-05-21 13:26:39 -07001899 return 0;
1900}
1901
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001902static void cleanup_phys_status_page(struct intel_engine_cs *ring)
1903{
1904 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1905
1906 if (!dev_priv->status_page_dmah)
1907 return;
1908
1909 drm_pci_free(ring->dev, dev_priv->status_page_dmah);
1910 ring->status_page.page_addr = NULL;
1911}
1912
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001913static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914{
Chris Wilson05394f32010-11-08 19:18:58 +00001915 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001916
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001917 obj = ring->status_page.obj;
1918 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001919 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001920
Chris Wilson9da3da62012-06-01 15:20:22 +01001921 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001922 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001923 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001924 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001925}
1926
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001927static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001928{
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001929 struct drm_i915_gem_object *obj = ring->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001930
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001931 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001932 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001933 int ret;
1934
1935 obj = i915_gem_alloc_object(ring->dev, 4096);
1936 if (obj == NULL) {
1937 DRM_ERROR("Failed to allocate status page\n");
1938 return -ENOMEM;
1939 }
1940
1941 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1942 if (ret)
1943 goto err_unref;
1944
Chris Wilson1f767e02014-07-03 17:33:03 -04001945 flags = 0;
1946 if (!HAS_LLC(ring->dev))
1947 /* On g33, we cannot place HWS above 256MiB, so
1948 * restrict its pinning to the low mappable arena.
1949 * Though this restriction is not documented for
1950 * gen4, gen5, or byt, they also behave similarly
1951 * and hang if the HWS is placed at the top of the
1952 * GTT. To generalise, it appears that all !llc
1953 * platforms have issues with us placing the HWS
1954 * above the mappable region (even though we never
1955 * actualy map it).
1956 */
1957 flags |= PIN_MAPPABLE;
1958 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001959 if (ret) {
1960err_unref:
1961 drm_gem_object_unreference(&obj->base);
1962 return ret;
1963 }
1964
1965 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001966 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001967
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001968 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001969 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001970 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001971
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001972 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1973 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974
1975 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001976}
1977
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001978static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001979{
1980 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001981
1982 if (!dev_priv->status_page_dmah) {
1983 dev_priv->status_page_dmah =
1984 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1985 if (!dev_priv->status_page_dmah)
1986 return -ENOMEM;
1987 }
1988
Chris Wilson6b8294a2012-11-16 11:43:20 +00001989 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1990 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1991
1992 return 0;
1993}
1994
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001995void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1996{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001997 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
1998 vunmap(ringbuf->virtual_start);
1999 else
2000 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002001 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002002 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002003 i915_gem_object_ggtt_unpin(ringbuf->obj);
2004}
2005
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002006static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2007{
2008 struct sg_page_iter sg_iter;
2009 struct page **pages;
2010 void *addr;
2011 int i;
2012
2013 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2014 if (pages == NULL)
2015 return NULL;
2016
2017 i = 0;
2018 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2019 pages[i++] = sg_page_iter_page(&sg_iter);
2020
2021 addr = vmap(pages, i, 0, PAGE_KERNEL);
2022 drm_free_large(pages);
2023
2024 return addr;
2025}
2026
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002027int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2028 struct intel_ringbuffer *ringbuf)
2029{
2030 struct drm_i915_private *dev_priv = to_i915(dev);
2031 struct drm_i915_gem_object *obj = ringbuf->obj;
2032 int ret;
2033
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002034 if (HAS_LLC(dev_priv) && !obj->stolen) {
2035 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2036 if (ret)
2037 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002038
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002039 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2040 if (ret) {
2041 i915_gem_object_ggtt_unpin(obj);
2042 return ret;
2043 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002044
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002045 ringbuf->virtual_start = vmap_obj(obj);
2046 if (ringbuf->virtual_start == NULL) {
2047 i915_gem_object_ggtt_unpin(obj);
2048 return -ENOMEM;
2049 }
2050 } else {
2051 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2052 if (ret)
2053 return ret;
2054
2055 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2056 if (ret) {
2057 i915_gem_object_ggtt_unpin(obj);
2058 return ret;
2059 }
2060
2061 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2062 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2063 if (ringbuf->virtual_start == NULL) {
2064 i915_gem_object_ggtt_unpin(obj);
2065 return -EINVAL;
2066 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002067 }
2068
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002069 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2070
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002071 return 0;
2072}
2073
Chris Wilson01101fa2015-09-03 13:01:39 +01002074static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002075{
Oscar Mateo2919d292014-07-03 16:28:02 +01002076 drm_gem_object_unreference(&ringbuf->obj->base);
2077 ringbuf->obj = NULL;
2078}
2079
Chris Wilson01101fa2015-09-03 13:01:39 +01002080static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2081 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002082{
Chris Wilsone3efda42014-04-09 09:19:41 +01002083 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002084
2085 obj = NULL;
2086 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002087 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002088 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002089 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002090 if (obj == NULL)
2091 return -ENOMEM;
2092
Akash Goel24f3a8c2014-06-17 10:59:42 +05302093 /* mark ring buffers as read-only from GPU side by default */
2094 obj->gt_ro = 1;
2095
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002096 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002097
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002098 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002099}
2100
Chris Wilson01101fa2015-09-03 13:01:39 +01002101struct intel_ringbuffer *
2102intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2103{
2104 struct intel_ringbuffer *ring;
2105 int ret;
2106
2107 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002108 if (ring == NULL) {
2109 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2110 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002111 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002112 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002113
2114 ring->ring = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002115 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002116
2117 ring->size = size;
2118 /* Workaround an erratum on the i830 which causes a hang if
2119 * the TAIL pointer points to within the last 2 cachelines
2120 * of the buffer.
2121 */
2122 ring->effective_size = size;
2123 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2124 ring->effective_size -= 2 * CACHELINE_BYTES;
2125
2126 ring->last_retired_head = -1;
2127 intel_ring_update_space(ring);
2128
2129 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2130 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002131 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2132 engine->name, ret);
2133 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002134 kfree(ring);
2135 return ERR_PTR(ret);
2136 }
2137
2138 return ring;
2139}
2140
2141void
2142intel_ringbuffer_free(struct intel_ringbuffer *ring)
2143{
2144 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002145 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002146 kfree(ring);
2147}
2148
Ben Widawskyc43b5632012-04-16 14:07:40 -07002149static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002150 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002151{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002152 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002153 int ret;
2154
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002155 WARN_ON(ring->buffer);
2156
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002157 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002158 INIT_LIST_HEAD(&ring->active_list);
2159 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002160 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson608c1a52015-09-03 13:01:40 +01002161 INIT_LIST_HEAD(&ring->buffers);
Chris Wilson06fbca72015-04-07 16:20:36 +01002162 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002163 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002164
Chris Wilsonb259f672011-03-29 13:19:09 +01002165 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002166
Chris Wilson01101fa2015-09-03 13:01:39 +01002167 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002168 if (IS_ERR(ringbuf)) {
2169 ret = PTR_ERR(ringbuf);
2170 goto error;
2171 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002172 ring->buffer = ringbuf;
2173
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002174 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002175 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002176 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002177 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002178 } else {
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002179 WARN_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002180 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002181 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002182 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002183 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002184
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002185 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2186 if (ret) {
2187 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2188 ring->name, ret);
2189 intel_destroy_ringbuffer_obj(ringbuf);
2190 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002191 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002192
Brad Volkin44e895a2014-05-10 14:10:43 -07002193 ret = i915_cmd_parser_init_ring(ring);
2194 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002195 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002196
Oscar Mateo8ee14972014-05-22 14:13:34 +01002197 return 0;
2198
2199error:
Dave Gordonb0366a52015-12-08 15:02:36 +00002200 intel_cleanup_ring_buffer(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002201 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002202}
2203
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002205{
John Harrison6402c332014-10-31 12:00:26 +00002206 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002207
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002208 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002209 return;
2210
John Harrison6402c332014-10-31 12:00:26 +00002211 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002212
Dave Gordonb0366a52015-12-08 15:02:36 +00002213 if (ring->buffer) {
2214 intel_stop_ring_buffer(ring);
2215 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002216
Dave Gordonb0366a52015-12-08 15:02:36 +00002217 intel_unpin_ringbuffer_obj(ring->buffer);
2218 intel_ringbuffer_free(ring->buffer);
2219 ring->buffer = NULL;
2220 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002221
Zou Nan hai8d192152010-11-02 16:31:01 +08002222 if (ring->cleanup)
2223 ring->cleanup(ring);
2224
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002225 if (I915_NEED_GFX_HWS(ring->dev)) {
2226 cleanup_status_page(ring);
2227 } else {
2228 WARN_ON(ring->id != RCS);
2229 cleanup_phys_status_page(ring);
2230 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002231
2232 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002233 i915_gem_batch_pool_fini(&ring->batch_pool);
Dave Gordonb0366a52015-12-08 15:02:36 +00002234 ring->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002235}
2236
Chris Wilson595e1ee2015-04-07 16:20:51 +01002237static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002238{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002239 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002240 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002241 unsigned space;
2242 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002243
Dave Gordonebd0fd42014-11-27 11:22:49 +00002244 if (intel_ring_space(ringbuf) >= n)
2245 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002246
John Harrison79bbcc22015-06-30 12:40:55 +01002247 /* The whole point of reserving space is to not wait! */
2248 WARN_ON(ringbuf->reserved_in_use);
2249
Chris Wilsona71d8d92012-02-15 11:25:36 +00002250 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002251 space = __intel_ring_space(request->postfix, ringbuf->tail,
2252 ringbuf->size);
2253 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002254 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002255 }
2256
Chris Wilson595e1ee2015-04-07 16:20:51 +01002257 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002258 return -ENOSPC;
2259
Daniel Vettera4b3a572014-11-26 14:17:05 +01002260 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002261 if (ret)
2262 return ret;
2263
Chris Wilsonb4716182015-04-27 13:41:17 +01002264 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002265 return 0;
2266}
2267
John Harrison79bbcc22015-06-30 12:40:55 +01002268static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002269{
2270 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002271 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002272
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002273 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002274 rem /= 4;
2275 while (rem--)
2276 iowrite32(MI_NOOP, virt++);
2277
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002278 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002279 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002280}
2281
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002282int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002283{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002284 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002285
Chris Wilson3e960502012-11-27 16:22:54 +00002286 /* Wait upon the last request to be completed */
2287 if (list_empty(&ring->request_list))
2288 return 0;
2289
Daniel Vettera4b3a572014-11-26 14:17:05 +01002290 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002291 struct drm_i915_gem_request,
2292 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002293
Chris Wilsonb4716182015-04-27 13:41:17 +01002294 /* Make sure we do not trigger any retires */
2295 return __i915_wait_request(req,
2296 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2297 to_i915(ring->dev)->mm.interruptible,
2298 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002299}
2300
John Harrison6689cb22015-03-19 12:30:08 +00002301int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002302{
John Harrison6689cb22015-03-19 12:30:08 +00002303 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002304 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002305}
2306
John Harrisonccd98fe2015-05-29 17:44:09 +01002307int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2308{
2309 /*
2310 * The first call merely notes the reserve request and is common for
2311 * all back ends. The subsequent localised _begin() call actually
2312 * ensures that the reservation is available. Without the begin, if
2313 * the request creator immediately submitted the request without
2314 * adding any commands to it then there might not actually be
2315 * sufficient room for the submission commands.
2316 */
2317 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2318
2319 return intel_ring_begin(request, 0);
2320}
2321
John Harrison29b1b412015-06-18 13:10:09 +01002322void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2323{
John Harrisonccd98fe2015-05-29 17:44:09 +01002324 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002325 WARN_ON(ringbuf->reserved_in_use);
2326
2327 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002328}
2329
2330void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2331{
2332 WARN_ON(ringbuf->reserved_in_use);
2333
2334 ringbuf->reserved_size = 0;
2335 ringbuf->reserved_in_use = false;
2336}
2337
2338void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2339{
2340 WARN_ON(ringbuf->reserved_in_use);
2341
2342 ringbuf->reserved_in_use = true;
2343 ringbuf->reserved_tail = ringbuf->tail;
2344}
2345
2346void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2347{
2348 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002349 if (ringbuf->tail > ringbuf->reserved_tail) {
2350 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2351 "request reserved size too small: %d vs %d!\n",
2352 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2353 } else {
2354 /*
2355 * The ring was wrapped while the reserved space was in use.
2356 * That means that some unknown amount of the ring tail was
2357 * no-op filled and skipped. Thus simply adding the ring size
2358 * to the tail and doing the above space check will not work.
2359 * Rather than attempt to track how much tail was skipped,
2360 * it is much simpler to say that also skipping the sanity
2361 * check every once in a while is not a big issue.
2362 */
2363 }
John Harrison29b1b412015-06-18 13:10:09 +01002364
2365 ringbuf->reserved_size = 0;
2366 ringbuf->reserved_in_use = false;
2367}
2368
2369static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002370{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002371 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002372 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2373 int remain_actual = ringbuf->size - ringbuf->tail;
2374 int ret, total_bytes, wait_bytes = 0;
2375 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002376
John Harrison79bbcc22015-06-30 12:40:55 +01002377 if (ringbuf->reserved_in_use)
2378 total_bytes = bytes;
2379 else
2380 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002381
John Harrison79bbcc22015-06-30 12:40:55 +01002382 if (unlikely(bytes > remain_usable)) {
2383 /*
2384 * Not enough space for the basic request. So need to flush
2385 * out the remainder and then wait for base + reserved.
2386 */
2387 wait_bytes = remain_actual + total_bytes;
2388 need_wrap = true;
2389 } else {
2390 if (unlikely(total_bytes > remain_usable)) {
2391 /*
2392 * The base request will fit but the reserved space
2393 * falls off the end. So only need to to wait for the
2394 * reserved size after flushing out the remainder.
2395 */
2396 wait_bytes = remain_actual + ringbuf->reserved_size;
2397 need_wrap = true;
2398 } else if (total_bytes > ringbuf->space) {
2399 /* No wrapping required, just waiting. */
2400 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002401 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002402 }
2403
John Harrison79bbcc22015-06-30 12:40:55 +01002404 if (wait_bytes) {
2405 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002406 if (unlikely(ret))
2407 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002408
2409 if (need_wrap)
2410 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002411 }
2412
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002413 return 0;
2414}
2415
John Harrison5fb9de12015-05-29 17:44:07 +01002416int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002417 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002418{
John Harrison5fb9de12015-05-29 17:44:07 +01002419 struct intel_engine_cs *ring;
2420 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002421 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002422
John Harrison5fb9de12015-05-29 17:44:07 +01002423 WARN_ON(req == NULL);
2424 ring = req->ring;
2425 dev_priv = ring->dev->dev_private;
2426
Daniel Vetter33196de2012-11-14 17:14:05 +01002427 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2428 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002429 if (ret)
2430 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002431
Chris Wilson304d6952014-01-02 14:32:35 +00002432 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2433 if (ret)
2434 return ret;
2435
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002436 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002437 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002438}
2439
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002440/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002441int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002442{
John Harrisonbba09b12015-05-29 17:44:06 +01002443 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002444 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002445 int ret;
2446
2447 if (num_dwords == 0)
2448 return 0;
2449
Chris Wilson18393f62014-04-09 09:19:40 +01002450 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002451 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002452 if (ret)
2453 return ret;
2454
2455 while (num_dwords--)
2456 intel_ring_emit(ring, MI_NOOP);
2457
2458 intel_ring_advance(ring);
2459
2460 return 0;
2461}
2462
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002463void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002464{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002465 struct drm_device *dev = ring->dev;
2466 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002467
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002468 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002469 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2470 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002471 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002472 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002473 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002474
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002475 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002476 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002477}
2478
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002479static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002480 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002481{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002483
2484 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002485
Chris Wilson12f55812012-07-05 17:14:01 +01002486 /* Disable notification that the ring is IDLE. The GT
2487 * will then assume that it is busy and bring it out of rc6.
2488 */
2489 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2490 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2491
2492 /* Clear the context id. Here be magic! */
2493 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2494
2495 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002496 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002497 GEN6_BSD_SLEEP_INDICATOR) == 0,
2498 50))
2499 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002500
Chris Wilson12f55812012-07-05 17:14:01 +01002501 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002502 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002503 POSTING_READ(RING_TAIL(ring->mmio_base));
2504
2505 /* Let the ring send IDLE messages to the GT again,
2506 * and so let it sleep to conserve power when idle.
2507 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002508 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002509 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002510}
2511
John Harrisona84c3ae2015-05-29 17:43:57 +01002512static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002513 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002514{
John Harrisona84c3ae2015-05-29 17:43:57 +01002515 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002516 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002517 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002518
John Harrison5fb9de12015-05-29 17:44:07 +01002519 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002520 if (ret)
2521 return ret;
2522
Chris Wilson71a77e02011-02-02 12:13:49 +00002523 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002524 if (INTEL_INFO(ring->dev)->gen >= 8)
2525 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002526
2527 /* We always require a command barrier so that subsequent
2528 * commands, such as breadcrumb interrupts, are strictly ordered
2529 * wrt the contents of the write cache being flushed to memory
2530 * (and thus being coherent from the CPU).
2531 */
2532 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2533
Jesse Barnes9a289772012-10-26 09:42:42 -07002534 /*
2535 * Bspec vol 1c.5 - video engine command streamer:
2536 * "If ENABLED, all TLBs will be invalidated once the flush
2537 * operation is complete. This bit is only valid when the
2538 * Post-Sync Operation field is a value of 1h or 3h."
2539 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002540 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002541 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2542
Chris Wilson71a77e02011-02-02 12:13:49 +00002543 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002544 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002545 if (INTEL_INFO(ring->dev)->gen >= 8) {
2546 intel_ring_emit(ring, 0); /* upper addr */
2547 intel_ring_emit(ring, 0); /* value */
2548 } else {
2549 intel_ring_emit(ring, 0);
2550 intel_ring_emit(ring, MI_NOOP);
2551 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002552 intel_ring_advance(ring);
2553 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002554}
2555
2556static int
John Harrison53fddaf2015-05-29 17:44:02 +01002557gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002558 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002559 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002560{
John Harrison53fddaf2015-05-29 17:44:02 +01002561 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002562 bool ppgtt = USES_PPGTT(ring->dev) &&
2563 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002564 int ret;
2565
John Harrison5fb9de12015-05-29 17:44:07 +01002566 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002567 if (ret)
2568 return ret;
2569
2570 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002571 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2572 (dispatch_flags & I915_DISPATCH_RS ?
2573 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002574 intel_ring_emit(ring, lower_32_bits(offset));
2575 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002576 intel_ring_emit(ring, MI_NOOP);
2577 intel_ring_advance(ring);
2578
2579 return 0;
2580}
2581
2582static int
John Harrison53fddaf2015-05-29 17:44:02 +01002583hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002584 u64 offset, u32 len,
2585 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002586{
John Harrison53fddaf2015-05-29 17:44:02 +01002587 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002588 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002589
John Harrison5fb9de12015-05-29 17:44:07 +01002590 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002591 if (ret)
2592 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002593
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002594 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002595 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002596 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002597 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2598 (dispatch_flags & I915_DISPATCH_RS ?
2599 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002600 /* bit0-7 is the length on GEN6+ */
2601 intel_ring_emit(ring, offset);
2602 intel_ring_advance(ring);
2603
2604 return 0;
2605}
2606
2607static int
John Harrison53fddaf2015-05-29 17:44:02 +01002608gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002609 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002610 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002611{
John Harrison53fddaf2015-05-29 17:44:02 +01002612 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002613 int ret;
2614
John Harrison5fb9de12015-05-29 17:44:07 +01002615 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002616 if (ret)
2617 return ret;
2618
2619 intel_ring_emit(ring,
2620 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002621 (dispatch_flags & I915_DISPATCH_SECURE ?
2622 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002623 /* bit0-7 is the length on GEN6+ */
2624 intel_ring_emit(ring, offset);
2625 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002626
Akshay Joshi0206e352011-08-16 15:34:10 -04002627 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002628}
2629
Chris Wilson549f7362010-10-19 11:19:32 +01002630/* Blitter support (SandyBridge+) */
2631
John Harrisona84c3ae2015-05-29 17:43:57 +01002632static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002633 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002634{
John Harrisona84c3ae2015-05-29 17:43:57 +01002635 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002636 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002637 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002638 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002639
John Harrison5fb9de12015-05-29 17:44:07 +01002640 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002641 if (ret)
2642 return ret;
2643
Chris Wilson71a77e02011-02-02 12:13:49 +00002644 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002645 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002646 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002647
2648 /* We always require a command barrier so that subsequent
2649 * commands, such as breadcrumb interrupts, are strictly ordered
2650 * wrt the contents of the write cache being flushed to memory
2651 * (and thus being coherent from the CPU).
2652 */
2653 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2654
Jesse Barnes9a289772012-10-26 09:42:42 -07002655 /*
2656 * Bspec vol 1c.3 - blitter engine command streamer:
2657 * "If ENABLED, all TLBs will be invalidated once the flush
2658 * operation is complete. This bit is only valid when the
2659 * Post-Sync Operation field is a value of 1h or 3h."
2660 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002661 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002662 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002663 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002664 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002665 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002666 intel_ring_emit(ring, 0); /* upper addr */
2667 intel_ring_emit(ring, 0); /* value */
2668 } else {
2669 intel_ring_emit(ring, 0);
2670 intel_ring_emit(ring, MI_NOOP);
2671 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002672 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002673
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002674 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002675}
2676
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002677int intel_init_render_ring_buffer(struct drm_device *dev)
2678{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002679 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002680 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002681 struct drm_i915_gem_object *obj;
2682 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002683
Daniel Vetter59465b52012-04-11 22:12:48 +02002684 ring->name = "render ring";
2685 ring->id = RCS;
2686 ring->mmio_base = RENDER_RING_BASE;
2687
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002688 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002689 if (i915_semaphore_is_enabled(dev)) {
2690 obj = i915_gem_alloc_object(dev, 4096);
2691 if (obj == NULL) {
2692 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2693 i915.semaphores = 0;
2694 } else {
2695 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2696 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2697 if (ret != 0) {
2698 drm_gem_object_unreference(&obj->base);
2699 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2700 i915.semaphores = 0;
2701 } else
2702 dev_priv->semaphore_obj = obj;
2703 }
2704 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002705
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002706 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002707 ring->add_request = gen6_add_request;
2708 ring->flush = gen8_render_ring_flush;
2709 ring->irq_get = gen8_ring_get_irq;
2710 ring->irq_put = gen8_ring_put_irq;
2711 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2712 ring->get_seqno = gen6_ring_get_seqno;
2713 ring->set_seqno = ring_set_seqno;
2714 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002715 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002716 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002717 ring->semaphore.signal = gen8_rcs_signal;
2718 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002719 }
2720 } else if (INTEL_INFO(dev)->gen >= 6) {
Francisco Jerez4f91fc62015-10-07 14:44:02 +03002721 ring->init_context = intel_rcs_ctx_init;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002722 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002723 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002724 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002725 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002726 ring->irq_get = gen6_ring_get_irq;
2727 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002728 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002729 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002730 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002731 if (i915_semaphore_is_enabled(dev)) {
2732 ring->semaphore.sync_to = gen6_ring_sync;
2733 ring->semaphore.signal = gen6_signal;
2734 /*
2735 * The current semaphore is only applied on pre-gen8
2736 * platform. And there is no VCS2 ring on the pre-gen8
2737 * platform. So the semaphore between RCS and VCS2 is
2738 * initialized as INVALID. Gen8 will initialize the
2739 * sema between VCS2 and RCS later.
2740 */
2741 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2742 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2743 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2744 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2745 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2746 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2747 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2748 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2749 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2750 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2751 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002752 } else if (IS_GEN5(dev)) {
2753 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002754 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002755 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002756 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002757 ring->irq_get = gen5_ring_get_irq;
2758 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002759 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2760 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002761 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002762 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002763 if (INTEL_INFO(dev)->gen < 4)
2764 ring->flush = gen2_render_ring_flush;
2765 else
2766 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002767 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002768 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002769 if (IS_GEN2(dev)) {
2770 ring->irq_get = i8xx_ring_get_irq;
2771 ring->irq_put = i8xx_ring_put_irq;
2772 } else {
2773 ring->irq_get = i9xx_ring_get_irq;
2774 ring->irq_put = i9xx_ring_put_irq;
2775 }
Daniel Vettere3670312012-04-11 22:12:53 +02002776 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002777 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002778 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002779
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002780 if (IS_HASWELL(dev))
2781 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002782 else if (IS_GEN8(dev))
2783 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002784 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002785 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2786 else if (INTEL_INFO(dev)->gen >= 4)
2787 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2788 else if (IS_I830(dev) || IS_845G(dev))
2789 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2790 else
2791 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002792 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002793 ring->cleanup = render_ring_cleanup;
2794
Daniel Vetterb45305f2012-12-17 16:21:27 +01002795 /* Workaround batchbuffer to combat CS tlb bug. */
2796 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002797 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002798 if (obj == NULL) {
2799 DRM_ERROR("Failed to allocate batch bo\n");
2800 return -ENOMEM;
2801 }
2802
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002803 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002804 if (ret != 0) {
2805 drm_gem_object_unreference(&obj->base);
2806 DRM_ERROR("Failed to ping batch bo\n");
2807 return ret;
2808 }
2809
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002810 ring->scratch.obj = obj;
2811 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002812 }
2813
Daniel Vetter99be1df2014-11-20 00:33:06 +01002814 ret = intel_init_ring_buffer(dev, ring);
2815 if (ret)
2816 return ret;
2817
2818 if (INTEL_INFO(dev)->gen >= 5) {
2819 ret = intel_init_pipe_control(ring);
2820 if (ret)
2821 return ret;
2822 }
2823
2824 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002825}
2826
2827int intel_init_bsd_ring_buffer(struct drm_device *dev)
2828{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002829 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002830 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002831
Daniel Vetter58fa3832012-04-11 22:12:49 +02002832 ring->name = "bsd ring";
2833 ring->id = VCS;
2834
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002835 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002836 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002837 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002838 /* gen6 bsd needs a special wa for tail updates */
2839 if (IS_GEN6(dev))
2840 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002841 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002842 ring->add_request = gen6_add_request;
2843 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002844 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002845 if (INTEL_INFO(dev)->gen >= 8) {
2846 ring->irq_enable_mask =
2847 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2848 ring->irq_get = gen8_ring_get_irq;
2849 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002850 ring->dispatch_execbuffer =
2851 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002852 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002853 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002854 ring->semaphore.signal = gen8_xcs_signal;
2855 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002856 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002857 } else {
2858 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2859 ring->irq_get = gen6_ring_get_irq;
2860 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002861 ring->dispatch_execbuffer =
2862 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002863 if (i915_semaphore_is_enabled(dev)) {
2864 ring->semaphore.sync_to = gen6_ring_sync;
2865 ring->semaphore.signal = gen6_signal;
2866 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2867 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2868 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2869 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2870 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2871 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2872 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2873 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2874 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2875 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2876 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002877 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002878 } else {
2879 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002880 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002881 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002882 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002883 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002884 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002885 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002886 ring->irq_get = gen5_ring_get_irq;
2887 ring->irq_put = gen5_ring_put_irq;
2888 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002889 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002890 ring->irq_get = i9xx_ring_get_irq;
2891 ring->irq_put = i9xx_ring_put_irq;
2892 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002893 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002894 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002895 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002896
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002897 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002898}
Chris Wilson549f7362010-10-19 11:19:32 +01002899
Zhao Yakui845f74a2014-04-17 10:37:37 +08002900/**
Damien Lespiau62659922015-01-29 14:13:40 +00002901 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002902 */
2903int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2904{
2905 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002906 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002907
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002908 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002909 ring->id = VCS2;
2910
2911 ring->write_tail = ring_write_tail;
2912 ring->mmio_base = GEN8_BSD2_RING_BASE;
2913 ring->flush = gen6_bsd_ring_flush;
2914 ring->add_request = gen6_add_request;
2915 ring->get_seqno = gen6_ring_get_seqno;
2916 ring->set_seqno = ring_set_seqno;
2917 ring->irq_enable_mask =
2918 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2919 ring->irq_get = gen8_ring_get_irq;
2920 ring->irq_put = gen8_ring_put_irq;
2921 ring->dispatch_execbuffer =
2922 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002923 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002924 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002925 ring->semaphore.signal = gen8_xcs_signal;
2926 GEN8_RING_SEMAPHORE_INIT;
2927 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002928 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002929
2930 return intel_init_ring_buffer(dev, ring);
2931}
2932
Chris Wilson549f7362010-10-19 11:19:32 +01002933int intel_init_blt_ring_buffer(struct drm_device *dev)
2934{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002935 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002936 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002937
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002938 ring->name = "blitter ring";
2939 ring->id = BCS;
2940
2941 ring->mmio_base = BLT_RING_BASE;
2942 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002943 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002944 ring->add_request = gen6_add_request;
2945 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002946 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002947 if (INTEL_INFO(dev)->gen >= 8) {
2948 ring->irq_enable_mask =
2949 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2950 ring->irq_get = gen8_ring_get_irq;
2951 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002952 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002953 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002954 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002955 ring->semaphore.signal = gen8_xcs_signal;
2956 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002957 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002958 } else {
2959 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2960 ring->irq_get = gen6_ring_get_irq;
2961 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002962 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002963 if (i915_semaphore_is_enabled(dev)) {
2964 ring->semaphore.signal = gen6_signal;
2965 ring->semaphore.sync_to = gen6_ring_sync;
2966 /*
2967 * The current semaphore is only applied on pre-gen8
2968 * platform. And there is no VCS2 ring on the pre-gen8
2969 * platform. So the semaphore between BCS and VCS2 is
2970 * initialized as INVALID. Gen8 will initialize the
2971 * sema between BCS and VCS2 later.
2972 */
2973 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2974 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2975 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2976 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2977 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2978 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2979 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2980 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2981 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2982 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2983 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002984 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002985 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002986
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002987 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002988}
Chris Wilsona7b97612012-07-20 12:41:08 +01002989
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002990int intel_init_vebox_ring_buffer(struct drm_device *dev)
2991{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002992 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002993 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002994
2995 ring->name = "video enhancement ring";
2996 ring->id = VECS;
2997
2998 ring->mmio_base = VEBOX_RING_BASE;
2999 ring->write_tail = ring_write_tail;
3000 ring->flush = gen6_ring_flush;
3001 ring->add_request = gen6_add_request;
3002 ring->get_seqno = gen6_ring_get_seqno;
3003 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003004
3005 if (INTEL_INFO(dev)->gen >= 8) {
3006 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003007 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003008 ring->irq_get = gen8_ring_get_irq;
3009 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003010 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003011 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07003012 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07003013 ring->semaphore.signal = gen8_xcs_signal;
3014 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003015 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016 } else {
3017 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3018 ring->irq_get = hsw_vebox_get_irq;
3019 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003020 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003021 if (i915_semaphore_is_enabled(dev)) {
3022 ring->semaphore.sync_to = gen6_ring_sync;
3023 ring->semaphore.signal = gen6_signal;
3024 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3025 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3026 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3027 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3028 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3029 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3030 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3031 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3032 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3033 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
3034 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003035 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01003036 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003037
3038 return intel_init_ring_buffer(dev, ring);
3039}
3040
Chris Wilsona7b97612012-07-20 12:41:08 +01003041int
John Harrison4866d722015-05-29 17:43:55 +01003042intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003043{
John Harrison4866d722015-05-29 17:43:55 +01003044 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003045 int ret;
3046
3047 if (!ring->gpu_caches_dirty)
3048 return 0;
3049
John Harrisona84c3ae2015-05-29 17:43:57 +01003050 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003051 if (ret)
3052 return ret;
3053
John Harrisona84c3ae2015-05-29 17:43:57 +01003054 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003055
3056 ring->gpu_caches_dirty = false;
3057 return 0;
3058}
3059
3060int
John Harrison2f200552015-05-29 17:43:53 +01003061intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003062{
John Harrison2f200552015-05-29 17:43:53 +01003063 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003064 uint32_t flush_domains;
3065 int ret;
3066
3067 flush_domains = 0;
3068 if (ring->gpu_caches_dirty)
3069 flush_domains = I915_GEM_GPU_DOMAINS;
3070
John Harrisona84c3ae2015-05-29 17:43:57 +01003071 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003072 if (ret)
3073 return ret;
3074
John Harrisona84c3ae2015-05-29 17:43:57 +01003075 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003076
3077 ring->gpu_caches_dirty = false;
3078 return 0;
3079}
Chris Wilsone3efda42014-04-09 09:19:41 +01003080
3081void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003082intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003083{
3084 int ret;
3085
3086 if (!intel_ring_initialized(ring))
3087 return;
3088
3089 ret = intel_ring_idle(ring);
3090 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3091 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3092 ring->name, ret);
3093
3094 stop_ring(ring);
3095}