blob: 74531caa5191be44c7b117f01f1249da2fcffc1f [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
1088 return -EAGAIN;
1089 }
1090
1091 return 0;
1092}
1093
1094/*
1095 * Compare seqno against outstanding lazy request. Emit a request if they are
1096 * equal.
1097 */
1098static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001099i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001100{
1101 int ret;
1102
1103 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1104
1105 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001106 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001107 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001108
1109 return ret;
1110}
1111
Chris Wilson094f9a52013-09-25 17:34:55 +01001112static void fake_irq(unsigned long data)
1113{
1114 wake_up_process((struct task_struct *)data);
1115}
1116
1117static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001119{
1120 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1121}
1122
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1124{
1125 if (file_priv == NULL)
1126 return true;
1127
1128 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1129}
1130
Chris Wilsonb3612372012-08-24 09:35:08 +01001131/**
1132 * __wait_seqno - wait until execution of seqno has finished
1133 * @ring: the ring expected to report seqno
1134 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001136 * @interruptible: do an interruptible wait (normally yes)
1137 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1138 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001139 * Note: It is of utmost importance that the passed in seqno and reset_counter
1140 * values have been read by the caller in an smp safe manner. Where read-side
1141 * locks are involved, it is sufficient to read the reset_counter before
1142 * unlocking the lock that protects the seqno. For lockless tricks, the
1143 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1144 * inserted.
1145 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001146 * Returns 0 if the seqno was found within the alloted time. Else returns the
1147 * errno with remaining time filled in timeout argument.
1148 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001150 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001152 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001153 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001155 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001156 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001157 const bool irq_test_in_progress =
1158 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001159 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001160 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001161 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001162 int ret;
1163
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001164 WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001165
Chris Wilsonb3612372012-08-24 09:35:08 +01001166 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1167 return 0;
1168
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001169 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001170
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001171 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 gen6_rps_boost(dev_priv);
1173 if (file_priv)
1174 mod_delayed_work(dev_priv->wq,
1175 &file_priv->mm.idle_work,
1176 msecs_to_jiffies(100));
1177 }
1178
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001179 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001180 return -ENODEV;
1181
Chris Wilson094f9a52013-09-25 17:34:55 +01001182 /* Record current time in case interrupted by signal, or wedged */
1183 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001184 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001185 for (;;) {
1186 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 prepare_to_wait(&ring->irq_queue, &wait,
1189 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001190
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 /* We need to check whether any gpu reset happened in between
1192 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1194 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1195 * is truely gone. */
1196 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1197 if (ret == 0)
1198 ret = -EAGAIN;
1199 break;
1200 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001201
Chris Wilson094f9a52013-09-25 17:34:55 +01001202 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1203 ret = 0;
1204 break;
1205 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (interruptible && signal_pending(current)) {
1208 ret = -ERESTARTSYS;
1209 break;
1210 }
1211
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001212 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 ret = -ETIME;
1214 break;
1215 }
1216
1217 timer.function = NULL;
1218 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001219 unsigned long expire;
1220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001222 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223 mod_timer(&timer, expire);
1224 }
1225
Chris Wilson5035c272013-10-04 09:58:46 +01001226 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 if (timer.function) {
1229 del_singleshot_timer_sync(&timer);
1230 destroy_timer_on_stack(&timer);
1231 }
1232 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001233 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001236 if (!irq_test_in_progress)
1237 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
1241 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001242 s64 tres = *timeout - (now - before);
1243
1244 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001245 }
1246
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001248}
1249
1250/**
1251 * Waits for a sequence number to be signaled, and cleans up the
1252 * request and object lists appropriately for that event.
1253 */
1254int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001255i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001256{
1257 struct drm_device *dev = ring->dev;
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 bool interruptible = dev_priv->mm.interruptible;
1260 int ret;
1261
1262 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1263 BUG_ON(seqno == 0);
1264
Daniel Vetter33196de2012-11-14 17:14:05 +01001265 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001266 if (ret)
1267 return ret;
1268
1269 ret = i915_gem_check_olr(ring, seqno);
1270 if (ret)
1271 return ret;
1272
Daniel Vetterf69061b2012-12-06 09:01:42 +01001273 return __wait_seqno(ring, seqno,
1274 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001275 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001276}
1277
Chris Wilsond26e3af2013-06-29 22:05:26 +01001278static int
1279i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001280 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001281{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001282 if (!obj->active)
1283 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001284
1285 /* Manually manage the write flush as we may have not yet
1286 * retired the buffer.
1287 *
1288 * Note that the last_write_seqno is always the earlier of
1289 * the two (read/write) seqno, so if we haved successfully waited,
1290 * we know we have passed the last write.
1291 */
1292 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001293
1294 return 0;
1295}
1296
Chris Wilsonb3612372012-08-24 09:35:08 +01001297/**
1298 * Ensures that all rendering to the object has completed and the object is
1299 * safe to unbind from the GTT or access from the CPU.
1300 */
1301static __must_check int
1302i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1303 bool readonly)
1304{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001305 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001306 u32 seqno;
1307 int ret;
1308
1309 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1310 if (seqno == 0)
1311 return 0;
1312
1313 ret = i915_wait_seqno(ring, seqno);
1314 if (ret)
1315 return ret;
1316
Chris Wilsond26e3af2013-06-29 22:05:26 +01001317 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001318}
1319
Chris Wilson3236f572012-08-24 09:35:09 +01001320/* A nonblocking variant of the above wait. This is a highly dangerous routine
1321 * as the object state may change during this call.
1322 */
1323static __must_check int
1324i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001325 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001326 bool readonly)
1327{
1328 struct drm_device *dev = obj->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001330 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001331 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001332 u32 seqno;
1333 int ret;
1334
1335 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1336 BUG_ON(!dev_priv->mm.interruptible);
1337
1338 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1339 if (seqno == 0)
1340 return 0;
1341
Daniel Vetter33196de2012-11-14 17:14:05 +01001342 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001343 if (ret)
1344 return ret;
1345
1346 ret = i915_gem_check_olr(ring, seqno);
1347 if (ret)
1348 return ret;
1349
Daniel Vetterf69061b2012-12-06 09:01:42 +01001350 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001351 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001352 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001353 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001354 if (ret)
1355 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001356
Chris Wilsond26e3af2013-06-29 22:05:26 +01001357 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001358}
1359
Eric Anholt673a3942008-07-30 12:06:12 -07001360/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001361 * Called when user space prepares to use an object with the CPU, either
1362 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001363 */
1364int
1365i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001366 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001367{
1368 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001369 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001370 uint32_t read_domains = args->read_domains;
1371 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001372 int ret;
1373
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001374 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001375 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001376 return -EINVAL;
1377
Chris Wilson21d509e2009-06-06 09:46:02 +01001378 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001379 return -EINVAL;
1380
1381 /* Having something in the write domain implies it's in the read
1382 * domain, and only that read domain. Enforce that in the request.
1383 */
1384 if (write_domain != 0 && read_domains != write_domain)
1385 return -EINVAL;
1386
Chris Wilson76c1dec2010-09-25 11:22:51 +01001387 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001388 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001389 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001390
Chris Wilson05394f32010-11-08 19:18:58 +00001391 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001392 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001393 ret = -ENOENT;
1394 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001395 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001396
Chris Wilson3236f572012-08-24 09:35:09 +01001397 /* Try to flush the object off the GPU without holding the lock.
1398 * We will repeat the flush holding the lock in the normal manner
1399 * to catch cases where we are gazumped.
1400 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001401 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1402 file->driver_priv,
1403 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001404 if (ret)
1405 goto unref;
1406
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001407 if (read_domains & I915_GEM_DOMAIN_GTT) {
1408 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001409
1410 /* Silently promote "you're not bound, there was nothing to do"
1411 * to success, since the client was just asking us to
1412 * make sure everything was done.
1413 */
1414 if (ret == -EINVAL)
1415 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001416 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001417 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001418 }
1419
Chris Wilson3236f572012-08-24 09:35:09 +01001420unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001421 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001422unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001423 mutex_unlock(&dev->struct_mutex);
1424 return ret;
1425}
1426
1427/**
1428 * Called when user space has done writes to this buffer
1429 */
1430int
1431i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001432 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001433{
1434 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001435 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001436 int ret = 0;
1437
Chris Wilson76c1dec2010-09-25 11:22:51 +01001438 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001439 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001440 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001441
Chris Wilson05394f32010-11-08 19:18:58 +00001442 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001443 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001444 ret = -ENOENT;
1445 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001446 }
1447
Eric Anholt673a3942008-07-30 12:06:12 -07001448 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001449 if (obj->pin_display)
1450 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001451
Chris Wilson05394f32010-11-08 19:18:58 +00001452 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001453unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001454 mutex_unlock(&dev->struct_mutex);
1455 return ret;
1456}
1457
1458/**
1459 * Maps the contents of an object, returning the address it is mapped
1460 * into.
1461 *
1462 * While the mapping holds a reference on the contents of the object, it doesn't
1463 * imply a ref on the object itself.
1464 */
1465int
1466i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001467 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001468{
1469 struct drm_i915_gem_mmap *args = data;
1470 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001471 unsigned long addr;
1472
Chris Wilson05394f32010-11-08 19:18:58 +00001473 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001474 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001475 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Daniel Vetter1286ff72012-05-10 15:25:09 +02001477 /* prime objects have no backing filp to GEM mmap
1478 * pages from.
1479 */
1480 if (!obj->filp) {
1481 drm_gem_object_unreference_unlocked(obj);
1482 return -EINVAL;
1483 }
1484
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001485 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001486 PROT_READ | PROT_WRITE, MAP_SHARED,
1487 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001488 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001489 if (IS_ERR((void *)addr))
1490 return addr;
1491
1492 args->addr_ptr = (uint64_t) addr;
1493
1494 return 0;
1495}
1496
Jesse Barnesde151cf2008-11-12 10:03:55 -08001497/**
1498 * i915_gem_fault - fault a page into the GTT
1499 * vma: VMA in question
1500 * vmf: fault info
1501 *
1502 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1503 * from userspace. The fault handler takes care of binding the object to
1504 * the GTT (if needed), allocating and programming a fence register (again,
1505 * only if needed based on whether the old reg is still valid or the object
1506 * is tiled) and inserting a new PTE into the faulting process.
1507 *
1508 * Note that the faulting process may involve evicting existing objects
1509 * from the GTT and/or fence registers to make room. So performance may
1510 * suffer if the GTT working set is large or there are few fence registers
1511 * left.
1512 */
1513int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1514{
Chris Wilson05394f32010-11-08 19:18:58 +00001515 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1516 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001517 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001518 pgoff_t page_offset;
1519 unsigned long pfn;
1520 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001521 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001522
Paulo Zanonif65c9162013-11-27 18:20:34 -02001523 intel_runtime_pm_get(dev_priv);
1524
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525 /* We don't use vmf->pgoff since that has the fake offset */
1526 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1527 PAGE_SHIFT;
1528
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001529 ret = i915_mutex_lock_interruptible(dev);
1530 if (ret)
1531 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001532
Chris Wilsondb53a302011-02-03 11:57:46 +00001533 trace_i915_gem_object_fault(obj, page_offset, true, write);
1534
Chris Wilson6e4930f2014-02-07 18:37:06 -02001535 /* Try to flush the object off the GPU first without holding the lock.
1536 * Upon reacquiring the lock, we will perform our sanity checks and then
1537 * repeat the flush holding the lock in the normal manner to catch cases
1538 * where we are gazumped.
1539 */
1540 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1541 if (ret)
1542 goto unlock;
1543
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001544 /* Access to snoopable pages through the GTT is incoherent. */
1545 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001546 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001547 goto unlock;
1548 }
1549
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001550 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001551 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001552 if (ret)
1553 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001554
Chris Wilsonc9839302012-11-20 10:45:17 +00001555 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1556 if (ret)
1557 goto unpin;
1558
1559 ret = i915_gem_object_get_fence(obj);
1560 if (ret)
1561 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001562
Chris Wilson6299f992010-11-24 12:23:44 +00001563 obj->fault_mappable = true;
1564
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001565 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1566 pfn >>= PAGE_SHIFT;
1567 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568
1569 /* Finally, remap it using the new GTT offset */
1570 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001571unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001572 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001573unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001574 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001575out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001576 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001577 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001578 /* If this -EIO is due to a gpu hang, give the reset code a
1579 * chance to clean up the mess. Otherwise return the proper
1580 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001581 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1582 ret = VM_FAULT_SIGBUS;
1583 break;
1584 }
Chris Wilson045e7692010-11-07 09:18:22 +00001585 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001586 /*
1587 * EAGAIN means the gpu is hung and we'll wait for the error
1588 * handler to reset everything when re-faulting in
1589 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001590 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001591 case 0:
1592 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001593 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001594 case -EBUSY:
1595 /*
1596 * EBUSY is ok: this just means that another thread
1597 * already did the job.
1598 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001599 ret = VM_FAULT_NOPAGE;
1600 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001601 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001602 ret = VM_FAULT_OOM;
1603 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001604 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001605 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001606 ret = VM_FAULT_SIGBUS;
1607 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001608 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001609 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001610 ret = VM_FAULT_SIGBUS;
1611 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001612 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001613
1614 intel_runtime_pm_put(dev_priv);
1615 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001616}
1617
Paulo Zanoni48018a52013-12-13 15:22:31 -02001618void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1619{
1620 struct i915_vma *vma;
1621
1622 /*
1623 * Only the global gtt is relevant for gtt memory mappings, so restrict
1624 * list traversal to objects bound into the global address space. Note
1625 * that the active list should be empty, but better safe than sorry.
1626 */
1627 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1628 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1629 i915_gem_release_mmap(vma->obj);
1630 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1631 i915_gem_release_mmap(vma->obj);
1632}
1633
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634/**
Chris Wilson901782b2009-07-10 08:18:50 +01001635 * i915_gem_release_mmap - remove physical page mappings
1636 * @obj: obj in question
1637 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001638 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001639 * relinquish ownership of the pages back to the system.
1640 *
1641 * It is vital that we remove the page mapping if we have mapped a tiled
1642 * object through the GTT and then lose the fence register due to
1643 * resource pressure. Similarly if the object has been moved out of the
1644 * aperture, than pages mapped into userspace must be revoked. Removing the
1645 * mapping will then trigger a page fault on the next user access, allowing
1646 * fixup by i915_gem_fault().
1647 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001648void
Chris Wilson05394f32010-11-08 19:18:58 +00001649i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001650{
Chris Wilson6299f992010-11-24 12:23:44 +00001651 if (!obj->fault_mappable)
1652 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001653
David Herrmann6796cb12014-01-03 14:24:19 +01001654 drm_vma_node_unmap(&obj->base.vma_node,
1655 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001656 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001657}
1658
Imre Deak0fa87792013-01-07 21:47:35 +02001659uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001660i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001661{
Chris Wilsone28f8712011-07-18 13:11:49 -07001662 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001663
1664 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001665 tiling_mode == I915_TILING_NONE)
1666 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001667
1668 /* Previous chips need a power-of-two fence region when tiling */
1669 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001670 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001671 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001672 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001673
Chris Wilsone28f8712011-07-18 13:11:49 -07001674 while (gtt_size < size)
1675 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001676
Chris Wilsone28f8712011-07-18 13:11:49 -07001677 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001678}
1679
Jesse Barnesde151cf2008-11-12 10:03:55 -08001680/**
1681 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1682 * @obj: object to check
1683 *
1684 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001685 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001686 */
Imre Deakd8651102013-01-07 21:47:33 +02001687uint32_t
1688i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1689 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001690{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001691 /*
1692 * Minimum alignment is 4k (GTT page size), but might be greater
1693 * if a fence register is needed for the object.
1694 */
Imre Deakd8651102013-01-07 21:47:33 +02001695 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001696 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001697 return 4096;
1698
1699 /*
1700 * Previous chips need to be aligned to the size of the smallest
1701 * fence register that can contain the object.
1702 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001703 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001704}
1705
Chris Wilsond8cb5082012-08-11 15:41:03 +01001706static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1707{
1708 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1709 int ret;
1710
David Herrmann0de23972013-07-24 21:07:52 +02001711 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001712 return 0;
1713
Daniel Vetterda494d72012-12-20 15:11:16 +01001714 dev_priv->mm.shrinker_no_lock_stealing = true;
1715
Chris Wilsond8cb5082012-08-11 15:41:03 +01001716 ret = drm_gem_create_mmap_offset(&obj->base);
1717 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001718 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001719
1720 /* Badly fragmented mmap space? The only way we can recover
1721 * space is by destroying unwanted objects. We can't randomly release
1722 * mmap_offsets as userspace expects them to be persistent for the
1723 * lifetime of the objects. The closest we can is to release the
1724 * offsets on purgeable objects by truncating it and marking it purged,
1725 * which prevents userspace from ever using that object again.
1726 */
1727 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1728 ret = drm_gem_create_mmap_offset(&obj->base);
1729 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001730 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001731
1732 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001733 ret = drm_gem_create_mmap_offset(&obj->base);
1734out:
1735 dev_priv->mm.shrinker_no_lock_stealing = false;
1736
1737 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001738}
1739
1740static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1741{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001742 drm_gem_free_mmap_offset(&obj->base);
1743}
1744
Jesse Barnesde151cf2008-11-12 10:03:55 -08001745int
Dave Airlieff72145b2011-02-07 12:16:14 +10001746i915_gem_mmap_gtt(struct drm_file *file,
1747 struct drm_device *dev,
1748 uint32_t handle,
1749 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750{
Chris Wilsonda761a62010-10-27 17:37:08 +01001751 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001752 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753 int ret;
1754
Chris Wilson76c1dec2010-09-25 11:22:51 +01001755 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001756 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001757 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001758
Dave Airlieff72145b2011-02-07 12:16:14 +10001759 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001760 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001761 ret = -ENOENT;
1762 goto unlock;
1763 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001764
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001765 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001766 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001767 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001768 }
1769
Chris Wilson05394f32010-11-08 19:18:58 +00001770 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001771 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001772 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001773 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001774 }
1775
Chris Wilsond8cb5082012-08-11 15:41:03 +01001776 ret = i915_gem_object_create_mmap_offset(obj);
1777 if (ret)
1778 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779
David Herrmann0de23972013-07-24 21:07:52 +02001780 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001782out:
Chris Wilson05394f32010-11-08 19:18:58 +00001783 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001784unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001786 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787}
1788
Dave Airlieff72145b2011-02-07 12:16:14 +10001789/**
1790 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1791 * @dev: DRM device
1792 * @data: GTT mapping ioctl data
1793 * @file: GEM object info
1794 *
1795 * Simply returns the fake offset to userspace so it can mmap it.
1796 * The mmap call will end up in drm_gem_mmap(), which will set things
1797 * up so we can get faults in the handler above.
1798 *
1799 * The fault handler will take care of binding the object into the GTT
1800 * (since it may have been evicted to make room for something), allocating
1801 * a fence register, and mapping the appropriate aperture address into
1802 * userspace.
1803 */
1804int
1805i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1806 struct drm_file *file)
1807{
1808 struct drm_i915_gem_mmap_gtt *args = data;
1809
Dave Airlieff72145b2011-02-07 12:16:14 +10001810 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1811}
1812
Chris Wilson55372522014-03-25 13:23:06 +00001813static inline int
1814i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1815{
1816 return obj->madv == I915_MADV_DONTNEED;
1817}
1818
Daniel Vetter225067e2012-08-20 10:23:20 +02001819/* Immediately discard the backing storage */
1820static void
1821i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001822{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001823 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001824
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001825 if (obj->base.filp == NULL)
1826 return;
1827
Daniel Vetter225067e2012-08-20 10:23:20 +02001828 /* Our goal here is to return as much of the memory as
1829 * is possible back to the system as we are called from OOM.
1830 * To do this we must instruct the shmfs to drop all of its
1831 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001832 */
Chris Wilson55372522014-03-25 13:23:06 +00001833 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001834 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001835}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001836
Chris Wilson55372522014-03-25 13:23:06 +00001837/* Try to discard unwanted pages */
1838static void
1839i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001840{
Chris Wilson55372522014-03-25 13:23:06 +00001841 struct address_space *mapping;
1842
1843 switch (obj->madv) {
1844 case I915_MADV_DONTNEED:
1845 i915_gem_object_truncate(obj);
1846 case __I915_MADV_PURGED:
1847 return;
1848 }
1849
1850 if (obj->base.filp == NULL)
1851 return;
1852
1853 mapping = file_inode(obj->base.filp)->i_mapping,
1854 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001855}
1856
Chris Wilson5cdf5882010-09-27 15:51:07 +01001857static void
Chris Wilson05394f32010-11-08 19:18:58 +00001858i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001859{
Imre Deak90797e62013-02-18 19:28:03 +02001860 struct sg_page_iter sg_iter;
1861 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001862
Chris Wilson05394f32010-11-08 19:18:58 +00001863 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001864
Chris Wilson6c085a72012-08-20 11:40:46 +02001865 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1866 if (ret) {
1867 /* In the event of a disaster, abandon all caches and
1868 * hope for the best.
1869 */
1870 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001871 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001872 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1873 }
1874
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001875 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001876 i915_gem_object_save_bit_17_swizzle(obj);
1877
Chris Wilson05394f32010-11-08 19:18:58 +00001878 if (obj->madv == I915_MADV_DONTNEED)
1879 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001880
Imre Deak90797e62013-02-18 19:28:03 +02001881 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001882 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001883
Chris Wilson05394f32010-11-08 19:18:58 +00001884 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001885 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001886
Chris Wilson05394f32010-11-08 19:18:58 +00001887 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001888 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001889
Chris Wilson9da3da62012-06-01 15:20:22 +01001890 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001891 }
Chris Wilson05394f32010-11-08 19:18:58 +00001892 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001893
Chris Wilson9da3da62012-06-01 15:20:22 +01001894 sg_free_table(obj->pages);
1895 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001896}
1897
Chris Wilsondd624af2013-01-15 12:39:35 +00001898int
Chris Wilson37e680a2012-06-07 15:38:42 +01001899i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1900{
1901 const struct drm_i915_gem_object_ops *ops = obj->ops;
1902
Chris Wilson2f745ad2012-09-04 21:02:58 +01001903 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001904 return 0;
1905
Chris Wilsona5570172012-09-04 21:02:54 +01001906 if (obj->pages_pin_count)
1907 return -EBUSY;
1908
Ben Widawsky98438772013-07-31 17:00:12 -07001909 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001910
Chris Wilsona2165e32012-12-03 11:49:00 +00001911 /* ->put_pages might need to allocate memory for the bit17 swizzle
1912 * array, hence protect them from being reaped by removing them from gtt
1913 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001914 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001915
Chris Wilson37e680a2012-06-07 15:38:42 +01001916 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001917 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001918
Chris Wilson55372522014-03-25 13:23:06 +00001919 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001920
1921 return 0;
1922}
1923
Chris Wilsond9973b42013-10-04 10:33:00 +01001924static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001925__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1926 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001927{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001928 struct list_head still_in_list;
1929 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001930 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001931
Chris Wilson57094f82013-09-04 10:45:50 +01001932 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001933 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001934 * (due to retiring requests) we have to strictly process only
1935 * one element of the list at the time, and recheck the list
1936 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001937 *
1938 * In particular, we must hold a reference whilst removing the
1939 * object as we may end up waiting for and/or retiring the objects.
1940 * This might release the final reference (held by the active list)
1941 * and result in the object being freed from under us. This is
1942 * similar to the precautions the eviction code must take whilst
1943 * removing objects.
1944 *
1945 * Also note that although these lists do not hold a reference to
1946 * the object we can safely grab one here: The final object
1947 * unreferencing and the bound_list are both protected by the
1948 * dev->struct_mutex and so we won't ever be able to observe an
1949 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001950 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001951 INIT_LIST_HEAD(&still_in_list);
1952 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1953 obj = list_first_entry(&dev_priv->mm.unbound_list,
1954 typeof(*obj), global_list);
1955 list_move_tail(&obj->global_list, &still_in_list);
1956
1957 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1958 continue;
1959
1960 drm_gem_object_reference(&obj->base);
1961
1962 if (i915_gem_object_put_pages(obj) == 0)
1963 count += obj->base.size >> PAGE_SHIFT;
1964
1965 drm_gem_object_unreference(&obj->base);
1966 }
1967 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1968
1969 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001970 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001971 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001972
Chris Wilson57094f82013-09-04 10:45:50 +01001973 obj = list_first_entry(&dev_priv->mm.bound_list,
1974 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001975 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001976
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001977 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1978 continue;
1979
Chris Wilson57094f82013-09-04 10:45:50 +01001980 drm_gem_object_reference(&obj->base);
1981
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001982 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1983 if (i915_vma_unbind(vma))
1984 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001985
Chris Wilson57094f82013-09-04 10:45:50 +01001986 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001987 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001988
1989 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001990 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00001991 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001992
1993 return count;
1994}
1995
Chris Wilsond9973b42013-10-04 10:33:00 +01001996static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001997i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1998{
1999 return __i915_gem_shrink(dev_priv, target, true);
2000}
2001
Chris Wilsond9973b42013-10-04 10:33:00 +01002002static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002003i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2004{
Chris Wilson6c085a72012-08-20 11:40:46 +02002005 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002006 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002007}
2008
Chris Wilson37e680a2012-06-07 15:38:42 +01002009static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002010i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002011{
Chris Wilson6c085a72012-08-20 11:40:46 +02002012 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002013 int page_count, i;
2014 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002015 struct sg_table *st;
2016 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002017 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002018 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002019 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002020 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002021
Chris Wilson6c085a72012-08-20 11:40:46 +02002022 /* Assert that the object is not currently in any GPU domain. As it
2023 * wasn't in the GTT, there shouldn't be any way it could have been in
2024 * a GPU cache
2025 */
2026 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2027 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2028
Chris Wilson9da3da62012-06-01 15:20:22 +01002029 st = kmalloc(sizeof(*st), GFP_KERNEL);
2030 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002031 return -ENOMEM;
2032
Chris Wilson9da3da62012-06-01 15:20:22 +01002033 page_count = obj->base.size / PAGE_SIZE;
2034 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002035 kfree(st);
2036 return -ENOMEM;
2037 }
2038
2039 /* Get the list of pages out of our struct file. They'll be pinned
2040 * at this point until we release them.
2041 *
2042 * Fail silently without starting the shrinker
2043 */
Al Viro496ad9a2013-01-23 17:07:38 -05002044 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002045 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002046 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002047 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002048 sg = st->sgl;
2049 st->nents = 0;
2050 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002051 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2052 if (IS_ERR(page)) {
2053 i915_gem_purge(dev_priv, page_count);
2054 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2055 }
2056 if (IS_ERR(page)) {
2057 /* We've tried hard to allocate the memory by reaping
2058 * our own buffer, now let the real VM do its job and
2059 * go down in flames if truly OOM.
2060 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08002061 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02002062 gfp |= __GFP_IO | __GFP_WAIT;
2063
2064 i915_gem_shrink_all(dev_priv);
2065 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2066 if (IS_ERR(page))
2067 goto err_pages;
2068
Linus Torvaldscaf49192012-12-10 10:51:16 -08002069 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002070 gfp &= ~(__GFP_IO | __GFP_WAIT);
2071 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002072#ifdef CONFIG_SWIOTLB
2073 if (swiotlb_nr_tbl()) {
2074 st->nents++;
2075 sg_set_page(sg, page, PAGE_SIZE, 0);
2076 sg = sg_next(sg);
2077 continue;
2078 }
2079#endif
Imre Deak90797e62013-02-18 19:28:03 +02002080 if (!i || page_to_pfn(page) != last_pfn + 1) {
2081 if (i)
2082 sg = sg_next(sg);
2083 st->nents++;
2084 sg_set_page(sg, page, PAGE_SIZE, 0);
2085 } else {
2086 sg->length += PAGE_SIZE;
2087 }
2088 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002089
2090 /* Check that the i965g/gm workaround works. */
2091 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002092 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002093#ifdef CONFIG_SWIOTLB
2094 if (!swiotlb_nr_tbl())
2095#endif
2096 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002097 obj->pages = st;
2098
Eric Anholt673a3942008-07-30 12:06:12 -07002099 if (i915_gem_object_needs_bit17_swizzle(obj))
2100 i915_gem_object_do_bit_17_swizzle(obj);
2101
2102 return 0;
2103
2104err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002105 sg_mark_end(sg);
2106 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002107 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002108 sg_free_table(st);
2109 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002110
2111 /* shmemfs first checks if there is enough memory to allocate the page
2112 * and reports ENOSPC should there be insufficient, along with the usual
2113 * ENOMEM for a genuine allocation failure.
2114 *
2115 * We use ENOSPC in our driver to mean that we have run out of aperture
2116 * space and so want to translate the error from shmemfs back to our
2117 * usual understanding of ENOMEM.
2118 */
2119 if (PTR_ERR(page) == -ENOSPC)
2120 return -ENOMEM;
2121 else
2122 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002123}
2124
Chris Wilson37e680a2012-06-07 15:38:42 +01002125/* Ensure that the associated pages are gathered from the backing storage
2126 * and pinned into our object. i915_gem_object_get_pages() may be called
2127 * multiple times before they are released by a single call to
2128 * i915_gem_object_put_pages() - once the pages are no longer referenced
2129 * either as a result of memory pressure (reaping pages under the shrinker)
2130 * or as the object is itself released.
2131 */
2132int
2133i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2134{
2135 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2136 const struct drm_i915_gem_object_ops *ops = obj->ops;
2137 int ret;
2138
Chris Wilson2f745ad2012-09-04 21:02:58 +01002139 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002140 return 0;
2141
Chris Wilson43e28f02013-01-08 10:53:09 +00002142 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002143 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002144 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002145 }
2146
Chris Wilsona5570172012-09-04 21:02:54 +01002147 BUG_ON(obj->pages_pin_count);
2148
Chris Wilson37e680a2012-06-07 15:38:42 +01002149 ret = ops->get_pages(obj);
2150 if (ret)
2151 return ret;
2152
Ben Widawsky35c20a62013-05-31 11:28:48 -07002153 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002154 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002155}
2156
Ben Widawskye2d05a82013-09-24 09:57:58 -07002157static void
Chris Wilson05394f32010-11-08 19:18:58 +00002158i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002159 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002160{
Chris Wilson05394f32010-11-08 19:18:58 +00002161 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002162 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002163 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002164
Zou Nan hai852835f2010-05-21 09:08:56 +08002165 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002166 if (obj->ring != ring && obj->last_write_seqno) {
2167 /* Keep the seqno relative to the current ring */
2168 obj->last_write_seqno = seqno;
2169 }
Chris Wilson05394f32010-11-08 19:18:58 +00002170 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002171
2172 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002173 if (!obj->active) {
2174 drm_gem_object_reference(&obj->base);
2175 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002176 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002177
Chris Wilson05394f32010-11-08 19:18:58 +00002178 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002179
Chris Wilson0201f1e2012-07-20 12:41:01 +01002180 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002181
Chris Wilsoncaea7472010-11-12 13:53:37 +00002182 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002183 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002184
Chris Wilson7dd49062012-03-21 10:48:18 +00002185 /* Bump MRU to take account of the delayed flush */
2186 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2187 struct drm_i915_fence_reg *reg;
2188
2189 reg = &dev_priv->fence_regs[obj->fence_reg];
2190 list_move_tail(&reg->lru_list,
2191 &dev_priv->mm.fence_list);
2192 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002193 }
2194}
2195
Ben Widawskye2d05a82013-09-24 09:57:58 -07002196void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002197 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002198{
2199 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2200 return i915_gem_object_move_to_active(vma->obj, ring);
2201}
2202
Chris Wilsoncaea7472010-11-12 13:53:37 +00002203static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002204i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2205{
Ben Widawskyca191b12013-07-31 17:00:14 -07002206 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002207 struct i915_address_space *vm;
2208 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002209
Chris Wilson65ce3022012-07-20 12:41:02 +01002210 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002211 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002212
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002213 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2214 vma = i915_gem_obj_to_vma(obj, vm);
2215 if (vma && !list_empty(&vma->mm_list))
2216 list_move_tail(&vma->mm_list, &vm->inactive_list);
2217 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002218
Chris Wilson65ce3022012-07-20 12:41:02 +01002219 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002220 obj->ring = NULL;
2221
Chris Wilson65ce3022012-07-20 12:41:02 +01002222 obj->last_read_seqno = 0;
2223 obj->last_write_seqno = 0;
2224 obj->base.write_domain = 0;
2225
2226 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002227 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002228
2229 obj->active = 0;
2230 drm_gem_object_unreference(&obj->base);
2231
2232 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002233}
Eric Anholt673a3942008-07-30 12:06:12 -07002234
Chris Wilsonc8725f32014-03-17 12:21:55 +00002235static void
2236i915_gem_object_retire(struct drm_i915_gem_object *obj)
2237{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002238 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002239
2240 if (ring == NULL)
2241 return;
2242
2243 if (i915_seqno_passed(ring->get_seqno(ring, true),
2244 obj->last_read_seqno))
2245 i915_gem_object_move_to_inactive(obj);
2246}
2247
Chris Wilson9d7730912012-11-27 16:22:52 +00002248static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002249i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002250{
Chris Wilson9d7730912012-11-27 16:22:52 +00002251 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002252 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002253 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002254
Chris Wilson107f27a52012-12-10 13:56:17 +02002255 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002256 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002257 ret = intel_ring_idle(ring);
2258 if (ret)
2259 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002260 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002261 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002262
2263 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002264 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002265 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002266
Ben Widawskyebc348b2014-04-29 14:52:28 -07002267 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2268 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002269 }
2270
2271 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002272}
2273
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002274int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2275{
2276 struct drm_i915_private *dev_priv = dev->dev_private;
2277 int ret;
2278
2279 if (seqno == 0)
2280 return -EINVAL;
2281
2282 /* HWS page needs to be set less than what we
2283 * will inject to ring
2284 */
2285 ret = i915_gem_init_seqno(dev, seqno - 1);
2286 if (ret)
2287 return ret;
2288
2289 /* Carefully set the last_seqno value so that wrap
2290 * detection still works
2291 */
2292 dev_priv->next_seqno = seqno;
2293 dev_priv->last_seqno = seqno - 1;
2294 if (dev_priv->last_seqno == 0)
2295 dev_priv->last_seqno--;
2296
2297 return 0;
2298}
2299
Chris Wilson9d7730912012-11-27 16:22:52 +00002300int
2301i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002302{
Chris Wilson9d7730912012-11-27 16:22:52 +00002303 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002304
Chris Wilson9d7730912012-11-27 16:22:52 +00002305 /* reserve 0 for non-seqno */
2306 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002307 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002308 if (ret)
2309 return ret;
2310
2311 dev_priv->next_seqno = 1;
2312 }
2313
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002314 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002315 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002316}
2317
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002318int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002319 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002320 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002321 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002322{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002323 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002324 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002325 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002326 int ret;
2327
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002328 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002329 /*
2330 * Emit any outstanding flushes - execbuf can fail to emit the flush
2331 * after having emitted the batchbuffer command. Hence we need to fix
2332 * things up similar to emitting the lazy request. The difference here
2333 * is that the flush _must_ happen before the next request, no matter
2334 * what.
2335 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002336 ret = intel_ring_flush_all_caches(ring);
2337 if (ret)
2338 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002339
Chris Wilson3c0e2342013-09-04 10:45:52 +01002340 request = ring->preallocated_lazy_request;
2341 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002342 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002343
Chris Wilsona71d8d92012-02-15 11:25:36 +00002344 /* Record the position of the start of the request so that
2345 * should we detect the updated seqno part-way through the
2346 * GPU processing the request, we never over-estimate the
2347 * position of the head.
2348 */
2349 request_ring_position = intel_ring_get_tail(ring);
2350
Chris Wilson9d7730912012-11-27 16:22:52 +00002351 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002352 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002353 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002354
Chris Wilson9d7730912012-11-27 16:22:52 +00002355 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002356 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002357 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002358 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002359
2360 /* Whilst this request exists, batch_obj will be on the
2361 * active_list, and so will hold the active reference. Only when this
2362 * request is retired will the the batch_obj be moved onto the
2363 * inactive_list and lose its active reference. Hence we do not need
2364 * to explicitly hold another reference here.
2365 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002366 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002367
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002368 /* Hold a reference to the current context so that we can inspect
2369 * it later in case a hangcheck error event fires.
2370 */
2371 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002372 if (request->ctx)
2373 i915_gem_context_reference(request->ctx);
2374
Eric Anholt673a3942008-07-30 12:06:12 -07002375 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002376 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002377 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002378
Chris Wilsondb53a302011-02-03 11:57:46 +00002379 if (file) {
2380 struct drm_i915_file_private *file_priv = file->driver_priv;
2381
Chris Wilson1c255952010-09-26 11:03:27 +01002382 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002383 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002384 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002385 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002386 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002387 }
Eric Anholt673a3942008-07-30 12:06:12 -07002388
Chris Wilson9d7730912012-11-27 16:22:52 +00002389 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002390 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002391 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002392
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002393 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002394 i915_queue_hangcheck(ring->dev);
2395
Chris Wilsonf62a0072014-02-21 17:55:39 +00002396 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2397 queue_delayed_work(dev_priv->wq,
2398 &dev_priv->mm.retire_work,
2399 round_jiffies_up_relative(HZ));
2400 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002401 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002402
Chris Wilsonacb868d2012-09-26 13:47:30 +01002403 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002404 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002405 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002406}
2407
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002408static inline void
2409i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002410{
Chris Wilson1c255952010-09-26 11:03:27 +01002411 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002412
Chris Wilson1c255952010-09-26 11:03:27 +01002413 if (!file_priv)
2414 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002415
Chris Wilson1c255952010-09-26 11:03:27 +01002416 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002417 list_del(&request->client_list);
2418 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002419 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002420}
2421
Mika Kuoppala939fd762014-01-30 19:04:44 +02002422static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002423 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002424{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002425 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002426
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002427 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2428
2429 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002430 return true;
2431
2432 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002433 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002434 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002435 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002436 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2437 if (i915_stop_ring_allow_warn(dev_priv))
2438 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002439 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002440 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002441 }
2442
2443 return false;
2444}
2445
Mika Kuoppala939fd762014-01-30 19:04:44 +02002446static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002447 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002448 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002449{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002450 struct i915_ctx_hang_stats *hs;
2451
2452 if (WARN_ON(!ctx))
2453 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002454
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002455 hs = &ctx->hang_stats;
2456
2457 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002458 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002459 hs->batch_active++;
2460 hs->guilty_ts = get_seconds();
2461 } else {
2462 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002463 }
2464}
2465
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002466static void i915_gem_free_request(struct drm_i915_gem_request *request)
2467{
2468 list_del(&request->list);
2469 i915_gem_request_remove_from_client(request);
2470
2471 if (request->ctx)
2472 i915_gem_context_unreference(request->ctx);
2473
2474 kfree(request);
2475}
2476
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002477struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002478i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002479{
Chris Wilson4db080f2013-12-04 11:37:09 +00002480 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002481 u32 completed_seqno;
2482
2483 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002484
Chris Wilson4db080f2013-12-04 11:37:09 +00002485 list_for_each_entry(request, &ring->request_list, list) {
2486 if (i915_seqno_passed(completed_seqno, request->seqno))
2487 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002488
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002489 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002490 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002491
2492 return NULL;
2493}
2494
2495static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002496 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002497{
2498 struct drm_i915_gem_request *request;
2499 bool ring_hung;
2500
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002501 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002502
2503 if (request == NULL)
2504 return;
2505
2506 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2507
Mika Kuoppala939fd762014-01-30 19:04:44 +02002508 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002509
2510 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002511 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002512}
2513
2514static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002515 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002516{
Chris Wilsondfaae392010-09-22 10:31:52 +01002517 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002518 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002519
Chris Wilson05394f32010-11-08 19:18:58 +00002520 obj = list_first_entry(&ring->active_list,
2521 struct drm_i915_gem_object,
2522 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002523
Chris Wilson05394f32010-11-08 19:18:58 +00002524 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002525 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002526
2527 /*
2528 * We must free the requests after all the corresponding objects have
2529 * been moved off active lists. Which is the same order as the normal
2530 * retire_requests function does. This is important if object hold
2531 * implicit references on things like e.g. ppgtt address spaces through
2532 * the request.
2533 */
2534 while (!list_empty(&ring->request_list)) {
2535 struct drm_i915_gem_request *request;
2536
2537 request = list_first_entry(&ring->request_list,
2538 struct drm_i915_gem_request,
2539 list);
2540
2541 i915_gem_free_request(request);
2542 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002543
2544 /* These may not have been flush before the reset, do so now */
2545 kfree(ring->preallocated_lazy_request);
2546 ring->preallocated_lazy_request = NULL;
2547 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002548}
2549
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002550void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002551{
2552 struct drm_i915_private *dev_priv = dev->dev_private;
2553 int i;
2554
Daniel Vetter4b9de732011-10-09 21:52:02 +02002555 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002556 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002557
Daniel Vetter94a335d2013-07-17 14:51:28 +02002558 /*
2559 * Commit delayed tiling changes if we have an object still
2560 * attached to the fence, otherwise just clear the fence.
2561 */
2562 if (reg->obj) {
2563 i915_gem_object_update_fence(reg->obj, reg,
2564 reg->obj->tiling_mode);
2565 } else {
2566 i915_gem_write_fence(dev, i, NULL);
2567 }
Chris Wilson312817a2010-11-22 11:50:11 +00002568 }
2569}
2570
Chris Wilson069efc12010-09-30 16:53:18 +01002571void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002572{
Chris Wilsondfaae392010-09-22 10:31:52 +01002573 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002574 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002575 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002576
Chris Wilson4db080f2013-12-04 11:37:09 +00002577 /*
2578 * Before we free the objects from the requests, we need to inspect
2579 * them for finding the guilty party. As the requests only borrow
2580 * their reference to the objects, the inspection must be done first.
2581 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002582 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002583 i915_gem_reset_ring_status(dev_priv, ring);
2584
2585 for_each_ring(ring, dev_priv, i)
2586 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002587
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002588 i915_gem_context_reset(dev);
2589
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002590 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002591}
2592
2593/**
2594 * This function clears the request list as sequence numbers are passed.
2595 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002596void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002597i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002598{
Eric Anholt673a3942008-07-30 12:06:12 -07002599 uint32_t seqno;
2600
Chris Wilsondb53a302011-02-03 11:57:46 +00002601 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002602 return;
2603
Chris Wilsondb53a302011-02-03 11:57:46 +00002604 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002605
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002606 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002607
Chris Wilsone9103032014-01-07 11:45:14 +00002608 /* Move any buffers on the active list that are no longer referenced
2609 * by the ringbuffer to the flushing/inactive lists as appropriate,
2610 * before we free the context associated with the requests.
2611 */
2612 while (!list_empty(&ring->active_list)) {
2613 struct drm_i915_gem_object *obj;
2614
2615 obj = list_first_entry(&ring->active_list,
2616 struct drm_i915_gem_object,
2617 ring_list);
2618
2619 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2620 break;
2621
2622 i915_gem_object_move_to_inactive(obj);
2623 }
2624
2625
Zou Nan hai852835f2010-05-21 09:08:56 +08002626 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002627 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002628
Zou Nan hai852835f2010-05-21 09:08:56 +08002629 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002630 struct drm_i915_gem_request,
2631 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002632
Chris Wilsondfaae392010-09-22 10:31:52 +01002633 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002634 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002635
Chris Wilsondb53a302011-02-03 11:57:46 +00002636 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002637 /* We know the GPU must have read the request to have
2638 * sent us the seqno + interrupt, so use the position
2639 * of tail of the request to update the last known position
2640 * of the GPU head.
2641 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002642 ring->buffer->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002643
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002644 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002645 }
2646
Chris Wilsondb53a302011-02-03 11:57:46 +00002647 if (unlikely(ring->trace_irq_seqno &&
2648 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002649 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002650 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002651 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002652
Chris Wilsondb53a302011-02-03 11:57:46 +00002653 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002654}
2655
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002656bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002657i915_gem_retire_requests(struct drm_device *dev)
2658{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002659 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002660 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002661 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002662 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002663
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002664 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002665 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002666 idle &= list_empty(&ring->request_list);
2667 }
2668
2669 if (idle)
2670 mod_delayed_work(dev_priv->wq,
2671 &dev_priv->mm.idle_work,
2672 msecs_to_jiffies(100));
2673
2674 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002675}
2676
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002677static void
Eric Anholt673a3942008-07-30 12:06:12 -07002678i915_gem_retire_work_handler(struct work_struct *work)
2679{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002680 struct drm_i915_private *dev_priv =
2681 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2682 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002683 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002684
Chris Wilson891b48c2010-09-29 12:26:37 +01002685 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002686 idle = false;
2687 if (mutex_trylock(&dev->struct_mutex)) {
2688 idle = i915_gem_retire_requests(dev);
2689 mutex_unlock(&dev->struct_mutex);
2690 }
2691 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002692 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2693 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002694}
Chris Wilson891b48c2010-09-29 12:26:37 +01002695
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002696static void
2697i915_gem_idle_work_handler(struct work_struct *work)
2698{
2699 struct drm_i915_private *dev_priv =
2700 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002701
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002702 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002703}
2704
Ben Widawsky5816d642012-04-11 11:18:19 -07002705/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002706 * Ensures that an object will eventually get non-busy by flushing any required
2707 * write domains, emitting any outstanding lazy request and retiring and
2708 * completed requests.
2709 */
2710static int
2711i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2712{
2713 int ret;
2714
2715 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002716 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002717 if (ret)
2718 return ret;
2719
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002720 i915_gem_retire_requests_ring(obj->ring);
2721 }
2722
2723 return 0;
2724}
2725
2726/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002727 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2728 * @DRM_IOCTL_ARGS: standard ioctl arguments
2729 *
2730 * Returns 0 if successful, else an error is returned with the remaining time in
2731 * the timeout parameter.
2732 * -ETIME: object is still busy after timeout
2733 * -ERESTARTSYS: signal interrupted the wait
2734 * -ENONENT: object doesn't exist
2735 * Also possible, but rare:
2736 * -EAGAIN: GPU wedged
2737 * -ENOMEM: damn
2738 * -ENODEV: Internal IRQ fail
2739 * -E?: The add request failed
2740 *
2741 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2742 * non-zero timeout parameter the wait ioctl will wait for the given number of
2743 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2744 * without holding struct_mutex the object may become re-busied before this
2745 * function completes. A similar but shorter * race condition exists in the busy
2746 * ioctl
2747 */
2748int
2749i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2750{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002751 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002752 struct drm_i915_gem_wait *args = data;
2753 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002754 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002755 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002756 u32 seqno = 0;
2757 int ret = 0;
2758
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002759 ret = i915_mutex_lock_interruptible(dev);
2760 if (ret)
2761 return ret;
2762
2763 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2764 if (&obj->base == NULL) {
2765 mutex_unlock(&dev->struct_mutex);
2766 return -ENOENT;
2767 }
2768
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002769 /* Need to make sure the object gets inactive eventually. */
2770 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002771 if (ret)
2772 goto out;
2773
2774 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002775 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002776 ring = obj->ring;
2777 }
2778
2779 if (seqno == 0)
2780 goto out;
2781
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002782 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002783 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002784 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002785 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002786 ret = -ETIME;
2787 goto out;
2788 }
2789
2790 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002791 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002792 mutex_unlock(&dev->struct_mutex);
2793
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002794 return __wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2795 file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002796
2797out:
2798 drm_gem_object_unreference(&obj->base);
2799 mutex_unlock(&dev->struct_mutex);
2800 return ret;
2801}
2802
2803/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002804 * i915_gem_object_sync - sync an object to a ring.
2805 *
2806 * @obj: object which may be in use on another ring.
2807 * @to: ring we wish to use the object on. May be NULL.
2808 *
2809 * This code is meant to abstract object synchronization with the GPU.
2810 * Calling with NULL implies synchronizing the object with the CPU
2811 * rather than a particular GPU ring.
2812 *
2813 * Returns 0 if successful, else propagates up the lower layer error.
2814 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002815int
2816i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002817 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002818{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002819 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002820 u32 seqno;
2821 int ret, idx;
2822
2823 if (from == NULL || to == from)
2824 return 0;
2825
Ben Widawsky5816d642012-04-11 11:18:19 -07002826 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002827 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002828
2829 idx = intel_ring_sync_index(from, to);
2830
Chris Wilson0201f1e2012-07-20 12:41:01 +01002831 seqno = obj->last_read_seqno;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002832 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002833 return 0;
2834
Ben Widawskyb4aca012012-04-25 20:50:12 -07002835 ret = i915_gem_check_olr(obj->ring, seqno);
2836 if (ret)
2837 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002838
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002839 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002840 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002841 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002842 /* We use last_read_seqno because sync_to()
2843 * might have just caused seqno wrap under
2844 * the radar.
2845 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002846 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002847
Ben Widawskye3a5a222012-04-11 11:18:20 -07002848 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002849}
2850
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002851static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2852{
2853 u32 old_write_domain, old_read_domains;
2854
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002855 /* Force a pagefault for domain tracking on next user access */
2856 i915_gem_release_mmap(obj);
2857
Keith Packardb97c3d92011-06-24 21:02:59 -07002858 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2859 return;
2860
Chris Wilson97c809fd2012-10-09 19:24:38 +01002861 /* Wait for any direct GTT access to complete */
2862 mb();
2863
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002864 old_read_domains = obj->base.read_domains;
2865 old_write_domain = obj->base.write_domain;
2866
2867 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2868 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2869
2870 trace_i915_gem_object_change_domain(obj,
2871 old_read_domains,
2872 old_write_domain);
2873}
2874
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002875int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002876{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002877 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002878 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002879 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002880
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002881 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002882 return 0;
2883
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002884 if (!drm_mm_node_allocated(&vma->node)) {
2885 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002886 return 0;
2887 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002888
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002889 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002890 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002891
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002892 BUG_ON(obj->pages == NULL);
2893
Chris Wilsona8198ee2011-04-13 22:04:09 +01002894 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002895 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002896 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002897 /* Continue on if we fail due to EIO, the GPU is hung so we
2898 * should be safe and we need to cleanup or else we might
2899 * cause memory corruption through use-after-free.
2900 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002901
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002902 if (i915_is_ggtt(vma->vm)) {
2903 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002904
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002905 /* release the fence reg _after_ flushing */
2906 ret = i915_gem_object_put_fence(obj);
2907 if (ret)
2908 return ret;
2909 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002910
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002911 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002912
Ben Widawsky6f65e292013-12-06 14:10:56 -08002913 vma->unbind_vma(vma);
2914
Daniel Vetter74163902012-02-15 23:50:21 +01002915 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002916
Chris Wilson64bf9302014-02-25 14:23:28 +00002917 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002918 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002919 if (i915_is_ggtt(vma->vm))
2920 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002921
Ben Widawsky2f633152013-07-17 12:19:03 -07002922 drm_mm_remove_node(&vma->node);
2923 i915_gem_vma_destroy(vma);
2924
2925 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002926 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002927 if (list_empty(&obj->vma_list))
2928 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002929
Chris Wilson70903c32013-12-04 09:59:09 +00002930 /* And finally now the object is completely decoupled from this vma,
2931 * we can drop its hold on the backing storage and allow it to be
2932 * reaped by the shrinker.
2933 */
2934 i915_gem_object_unpin_pages(obj);
2935
Chris Wilson88241782011-01-07 17:09:48 +00002936 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002937}
2938
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002939int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002940{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002941 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002942 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002943 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002944
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002945 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002946 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002947 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002948 if (ret)
2949 return ret;
2950
Chris Wilson3e960502012-11-27 16:22:54 +00002951 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002952 if (ret)
2953 return ret;
2954 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002955
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002956 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002957}
2958
Chris Wilson9ce079e2012-04-17 15:31:30 +01002959static void i965_write_fence_reg(struct drm_device *dev, int reg,
2960 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002961{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002962 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002963 int fence_reg;
2964 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002965
Imre Deak56c844e2013-01-07 21:47:34 +02002966 if (INTEL_INFO(dev)->gen >= 6) {
2967 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2968 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2969 } else {
2970 fence_reg = FENCE_REG_965_0;
2971 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2972 }
2973
Chris Wilsond18b9612013-07-10 13:36:23 +01002974 fence_reg += reg * 8;
2975
2976 /* To w/a incoherency with non-atomic 64-bit register updates,
2977 * we split the 64-bit update into two 32-bit writes. In order
2978 * for a partial fence not to be evaluated between writes, we
2979 * precede the update with write to turn off the fence register,
2980 * and only enable the fence as the last step.
2981 *
2982 * For extra levels of paranoia, we make sure each step lands
2983 * before applying the next step.
2984 */
2985 I915_WRITE(fence_reg, 0);
2986 POSTING_READ(fence_reg);
2987
Chris Wilson9ce079e2012-04-17 15:31:30 +01002988 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002989 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002990 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002991
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002992 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002993 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002994 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002995 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002996 if (obj->tiling_mode == I915_TILING_Y)
2997 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2998 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002999
Chris Wilsond18b9612013-07-10 13:36:23 +01003000 I915_WRITE(fence_reg + 4, val >> 32);
3001 POSTING_READ(fence_reg + 4);
3002
3003 I915_WRITE(fence_reg + 0, val);
3004 POSTING_READ(fence_reg);
3005 } else {
3006 I915_WRITE(fence_reg + 4, 0);
3007 POSTING_READ(fence_reg + 4);
3008 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003009}
3010
Chris Wilson9ce079e2012-04-17 15:31:30 +01003011static void i915_write_fence_reg(struct drm_device *dev, int reg,
3012 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003013{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003014 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003015 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003016
Chris Wilson9ce079e2012-04-17 15:31:30 +01003017 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003018 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003019 int pitch_val;
3020 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003021
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003022 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003023 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003024 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3025 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3026 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003027
3028 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3029 tile_width = 128;
3030 else
3031 tile_width = 512;
3032
3033 /* Note: pitch better be a power of two tile widths */
3034 pitch_val = obj->stride / tile_width;
3035 pitch_val = ffs(pitch_val) - 1;
3036
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003037 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003038 if (obj->tiling_mode == I915_TILING_Y)
3039 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3040 val |= I915_FENCE_SIZE_BITS(size);
3041 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3042 val |= I830_FENCE_REG_VALID;
3043 } else
3044 val = 0;
3045
3046 if (reg < 8)
3047 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003048 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003049 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003050
Chris Wilson9ce079e2012-04-17 15:31:30 +01003051 I915_WRITE(reg, val);
3052 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003053}
3054
Chris Wilson9ce079e2012-04-17 15:31:30 +01003055static void i830_write_fence_reg(struct drm_device *dev, int reg,
3056 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003057{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003058 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003059 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003060
Chris Wilson9ce079e2012-04-17 15:31:30 +01003061 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003062 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003063 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003064
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003065 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003066 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003067 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3068 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3069 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003070
Chris Wilson9ce079e2012-04-17 15:31:30 +01003071 pitch_val = obj->stride / 128;
3072 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003073
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003074 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003075 if (obj->tiling_mode == I915_TILING_Y)
3076 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3077 val |= I830_FENCE_SIZE_BITS(size);
3078 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3079 val |= I830_FENCE_REG_VALID;
3080 } else
3081 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003082
Chris Wilson9ce079e2012-04-17 15:31:30 +01003083 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3084 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3085}
3086
Chris Wilsond0a57782012-10-09 19:24:37 +01003087inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3088{
3089 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3090}
3091
Chris Wilson9ce079e2012-04-17 15:31:30 +01003092static void i915_gem_write_fence(struct drm_device *dev, int reg,
3093 struct drm_i915_gem_object *obj)
3094{
Chris Wilsond0a57782012-10-09 19:24:37 +01003095 struct drm_i915_private *dev_priv = dev->dev_private;
3096
3097 /* Ensure that all CPU reads are completed before installing a fence
3098 * and all writes before removing the fence.
3099 */
3100 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3101 mb();
3102
Daniel Vetter94a335d2013-07-17 14:51:28 +02003103 WARN(obj && (!obj->stride || !obj->tiling_mode),
3104 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3105 obj->stride, obj->tiling_mode);
3106
Chris Wilson9ce079e2012-04-17 15:31:30 +01003107 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003108 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003109 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003110 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003111 case 5:
3112 case 4: i965_write_fence_reg(dev, reg, obj); break;
3113 case 3: i915_write_fence_reg(dev, reg, obj); break;
3114 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003115 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003116 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003117
3118 /* And similarly be paranoid that no direct access to this region
3119 * is reordered to before the fence is installed.
3120 */
3121 if (i915_gem_object_needs_mb(obj))
3122 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003123}
3124
Chris Wilson61050802012-04-17 15:31:31 +01003125static inline int fence_number(struct drm_i915_private *dev_priv,
3126 struct drm_i915_fence_reg *fence)
3127{
3128 return fence - dev_priv->fence_regs;
3129}
3130
3131static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3132 struct drm_i915_fence_reg *fence,
3133 bool enable)
3134{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003135 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003136 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003137
Chris Wilson46a0b632013-07-10 13:36:24 +01003138 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003139
3140 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003141 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003142 fence->obj = obj;
3143 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3144 } else {
3145 obj->fence_reg = I915_FENCE_REG_NONE;
3146 fence->obj = NULL;
3147 list_del_init(&fence->lru_list);
3148 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003149 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003150}
3151
Chris Wilsond9e86c02010-11-10 16:40:20 +00003152static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003153i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003154{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003155 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003156 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003157 if (ret)
3158 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003159
3160 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003161 }
3162
Chris Wilson86d5bc32012-07-20 12:41:04 +01003163 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003164 return 0;
3165}
3166
3167int
3168i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3169{
Chris Wilson61050802012-04-17 15:31:31 +01003170 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003171 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003172 int ret;
3173
Chris Wilsond0a57782012-10-09 19:24:37 +01003174 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003175 if (ret)
3176 return ret;
3177
Chris Wilson61050802012-04-17 15:31:31 +01003178 if (obj->fence_reg == I915_FENCE_REG_NONE)
3179 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003180
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003181 fence = &dev_priv->fence_regs[obj->fence_reg];
3182
Daniel Vetteraff10b302014-02-14 14:06:05 +01003183 if (WARN_ON(fence->pin_count))
3184 return -EBUSY;
3185
Chris Wilson61050802012-04-17 15:31:31 +01003186 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003187 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003188
3189 return 0;
3190}
3191
3192static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003193i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003194{
Daniel Vetterae3db242010-02-19 11:51:58 +01003195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003196 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003197 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003198
3199 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003200 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003201 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3202 reg = &dev_priv->fence_regs[i];
3203 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003204 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003205
Chris Wilson1690e1e2011-12-14 13:57:08 +01003206 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003207 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003208 }
3209
Chris Wilsond9e86c02010-11-10 16:40:20 +00003210 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003211 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003212
3213 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003214 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003215 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003216 continue;
3217
Chris Wilson8fe301a2012-04-17 15:31:28 +01003218 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003219 }
3220
Chris Wilson5dce5b932014-01-20 10:17:36 +00003221deadlock:
3222 /* Wait for completion of pending flips which consume fences */
3223 if (intel_has_pending_fb_unpin(dev))
3224 return ERR_PTR(-EAGAIN);
3225
3226 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003227}
3228
Jesse Barnesde151cf2008-11-12 10:03:55 -08003229/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003230 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003231 * @obj: object to map through a fence reg
3232 *
3233 * When mapping objects through the GTT, userspace wants to be able to write
3234 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003235 * This function walks the fence regs looking for a free one for @obj,
3236 * stealing one if it can't find any.
3237 *
3238 * It then sets up the reg based on the object's properties: address, pitch
3239 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003240 *
3241 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003242 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003243int
Chris Wilson06d98132012-04-17 15:31:24 +01003244i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003245{
Chris Wilson05394f32010-11-08 19:18:58 +00003246 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003247 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003248 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003249 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003250 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003251
Chris Wilson14415742012-04-17 15:31:33 +01003252 /* Have we updated the tiling parameters upon the object and so
3253 * will need to serialise the write to the associated fence register?
3254 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003255 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003256 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003257 if (ret)
3258 return ret;
3259 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003260
Chris Wilsond9e86c02010-11-10 16:40:20 +00003261 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003262 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3263 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003264 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003265 list_move_tail(&reg->lru_list,
3266 &dev_priv->mm.fence_list);
3267 return 0;
3268 }
3269 } else if (enable) {
3270 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003271 if (IS_ERR(reg))
3272 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003273
Chris Wilson14415742012-04-17 15:31:33 +01003274 if (reg->obj) {
3275 struct drm_i915_gem_object *old = reg->obj;
3276
Chris Wilsond0a57782012-10-09 19:24:37 +01003277 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003278 if (ret)
3279 return ret;
3280
Chris Wilson14415742012-04-17 15:31:33 +01003281 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003282 }
Chris Wilson14415742012-04-17 15:31:33 +01003283 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003284 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003285
Chris Wilson14415742012-04-17 15:31:33 +01003286 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003287
Chris Wilson9ce079e2012-04-17 15:31:30 +01003288 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003289}
3290
Chris Wilson42d6ab42012-07-26 11:49:32 +01003291static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3292 struct drm_mm_node *gtt_space,
3293 unsigned long cache_level)
3294{
3295 struct drm_mm_node *other;
3296
3297 /* On non-LLC machines we have to be careful when putting differing
3298 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003299 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003300 */
3301 if (HAS_LLC(dev))
3302 return true;
3303
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003304 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003305 return true;
3306
3307 if (list_empty(&gtt_space->node_list))
3308 return true;
3309
3310 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3311 if (other->allocated && !other->hole_follows && other->color != cache_level)
3312 return false;
3313
3314 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3315 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3316 return false;
3317
3318 return true;
3319}
3320
3321static void i915_gem_verify_gtt(struct drm_device *dev)
3322{
3323#if WATCH_GTT
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 struct drm_i915_gem_object *obj;
3326 int err = 0;
3327
Ben Widawsky35c20a62013-05-31 11:28:48 -07003328 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003329 if (obj->gtt_space == NULL) {
3330 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3331 err++;
3332 continue;
3333 }
3334
3335 if (obj->cache_level != obj->gtt_space->color) {
3336 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003337 i915_gem_obj_ggtt_offset(obj),
3338 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003339 obj->cache_level,
3340 obj->gtt_space->color);
3341 err++;
3342 continue;
3343 }
3344
3345 if (!i915_gem_valid_gtt_space(dev,
3346 obj->gtt_space,
3347 obj->cache_level)) {
3348 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003349 i915_gem_obj_ggtt_offset(obj),
3350 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003351 obj->cache_level);
3352 err++;
3353 continue;
3354 }
3355 }
3356
3357 WARN_ON(err);
3358#endif
3359}
3360
Jesse Barnesde151cf2008-11-12 10:03:55 -08003361/**
Eric Anholt673a3942008-07-30 12:06:12 -07003362 * Finds free space in the GTT aperture and binds the object there.
3363 */
Daniel Vetter262de142014-02-14 14:01:20 +01003364static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003365i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3366 struct i915_address_space *vm,
3367 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003368 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003369{
Chris Wilson05394f32010-11-08 19:18:58 +00003370 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003371 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003372 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003373 unsigned long start =
3374 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3375 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003376 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003377 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003378 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003379
Chris Wilsone28f8712011-07-18 13:11:49 -07003380 fence_size = i915_gem_get_gtt_size(dev,
3381 obj->base.size,
3382 obj->tiling_mode);
3383 fence_alignment = i915_gem_get_gtt_alignment(dev,
3384 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003385 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003386 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003387 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003388 obj->base.size,
3389 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003390
Eric Anholt673a3942008-07-30 12:06:12 -07003391 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003392 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003393 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003394 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003395 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003396 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003397 }
3398
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003399 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003400
Chris Wilson654fc602010-05-27 13:18:21 +01003401 /* If the object is bigger than the entire aperture, reject it early
3402 * before evicting everything in a vain attempt to find space.
3403 */
Chris Wilsond23db882014-05-23 08:48:08 +02003404 if (obj->base.size > end) {
3405 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003406 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003407 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003408 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003409 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003410 }
3411
Chris Wilson37e680a2012-06-07 15:38:42 +01003412 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003413 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003414 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003415
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003416 i915_gem_object_pin_pages(obj);
3417
Ben Widawskyaccfef22013-08-14 11:38:35 +02003418 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003419 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003420 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003421
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003422search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003423 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003424 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003425 obj->cache_level,
3426 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003427 DRM_MM_SEARCH_DEFAULT,
3428 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003429 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003430 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003431 obj->cache_level,
3432 start, end,
3433 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003434 if (ret == 0)
3435 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003436
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003437 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003438 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003439 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003440 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003441 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003442 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003443 }
3444
Daniel Vetter74163902012-02-15 23:50:21 +01003445 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003446 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003447 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003448
Ben Widawsky35c20a62013-05-31 11:28:48 -07003449 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003450 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003451
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003452 if (i915_is_ggtt(vm)) {
3453 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003454
Daniel Vetter49987092013-08-14 10:21:23 +02003455 fenceable = (vma->node.size == fence_size &&
3456 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003457
Daniel Vetter49987092013-08-14 10:21:23 +02003458 mappable = (vma->node.start + obj->base.size <=
3459 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003460
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003461 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003462 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003463
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003464 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003465
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003466 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003467 vma->bind_vma(vma, obj->cache_level,
3468 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3469
Chris Wilson42d6ab42012-07-26 11:49:32 +01003470 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003471 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003472
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003473err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003474 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003475err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003476 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003477 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003478err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003479 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003480 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003481}
3482
Chris Wilson000433b2013-08-08 14:41:09 +01003483bool
Chris Wilson2c225692013-08-09 12:26:45 +01003484i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3485 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003486{
Eric Anholt673a3942008-07-30 12:06:12 -07003487 /* If we don't have a page list set up, then we're not pinned
3488 * to GPU, and we can ignore the cache flush because it'll happen
3489 * again at bind time.
3490 */
Chris Wilson05394f32010-11-08 19:18:58 +00003491 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003492 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003493
Imre Deak769ce462013-02-13 21:56:05 +02003494 /*
3495 * Stolen memory is always coherent with the GPU as it is explicitly
3496 * marked as wc by the system, or the system is cache-coherent.
3497 */
3498 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003499 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003500
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003501 /* If the GPU is snooping the contents of the CPU cache,
3502 * we do not need to manually clear the CPU cache lines. However,
3503 * the caches are only snooped when the render cache is
3504 * flushed/invalidated. As we always have to emit invalidations
3505 * and flushes when moving into and out of the RENDER domain, correct
3506 * snooping behaviour occurs naturally as the result of our domain
3507 * tracking.
3508 */
Chris Wilson2c225692013-08-09 12:26:45 +01003509 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003510 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003511
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003512 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003513 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003514
3515 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003516}
3517
3518/** Flushes the GTT write domain for the object if it's dirty. */
3519static void
Chris Wilson05394f32010-11-08 19:18:58 +00003520i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003521{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003522 uint32_t old_write_domain;
3523
Chris Wilson05394f32010-11-08 19:18:58 +00003524 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003525 return;
3526
Chris Wilson63256ec2011-01-04 18:42:07 +00003527 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003528 * to it immediately go to main memory as far as we know, so there's
3529 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003530 *
3531 * However, we do have to enforce the order so that all writes through
3532 * the GTT land before any writes to the device, such as updates to
3533 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003534 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003535 wmb();
3536
Chris Wilson05394f32010-11-08 19:18:58 +00003537 old_write_domain = obj->base.write_domain;
3538 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003539
3540 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003541 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003542 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003543}
3544
3545/** Flushes the CPU write domain for the object if it's dirty. */
3546static void
Chris Wilson2c225692013-08-09 12:26:45 +01003547i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3548 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003549{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003550 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003551
Chris Wilson05394f32010-11-08 19:18:58 +00003552 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003553 return;
3554
Chris Wilson000433b2013-08-08 14:41:09 +01003555 if (i915_gem_clflush_object(obj, force))
3556 i915_gem_chipset_flush(obj->base.dev);
3557
Chris Wilson05394f32010-11-08 19:18:58 +00003558 old_write_domain = obj->base.write_domain;
3559 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003560
3561 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003562 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003563 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003564}
3565
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003566/**
3567 * Moves a single object to the GTT read, and possibly write domain.
3568 *
3569 * This function returns when the move is complete, including waiting on
3570 * flushes to occur.
3571 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003572int
Chris Wilson20217462010-11-23 15:26:33 +00003573i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003574{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003575 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003576 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003578
Eric Anholt02354392008-11-26 13:58:13 -08003579 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003580 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003581 return -EINVAL;
3582
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003583 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3584 return 0;
3585
Chris Wilson0201f1e2012-07-20 12:41:01 +01003586 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003587 if (ret)
3588 return ret;
3589
Chris Wilsonc8725f32014-03-17 12:21:55 +00003590 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003591 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003592
Chris Wilsond0a57782012-10-09 19:24:37 +01003593 /* Serialise direct access to this object with the barriers for
3594 * coherent writes from the GPU, by effectively invalidating the
3595 * GTT domain upon first access.
3596 */
3597 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3598 mb();
3599
Chris Wilson05394f32010-11-08 19:18:58 +00003600 old_write_domain = obj->base.write_domain;
3601 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003602
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003603 /* It should now be out of any other write domains, and we can update
3604 * the domain values for our changes.
3605 */
Chris Wilson05394f32010-11-08 19:18:58 +00003606 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3607 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003608 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003609 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3610 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3611 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003612 }
3613
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003614 trace_i915_gem_object_change_domain(obj,
3615 old_read_domains,
3616 old_write_domain);
3617
Chris Wilson8325a092012-04-24 15:52:35 +01003618 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003619 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003620 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003621 if (vma)
3622 list_move_tail(&vma->mm_list,
3623 &dev_priv->gtt.base.inactive_list);
3624
3625 }
Chris Wilson8325a092012-04-24 15:52:35 +01003626
Eric Anholte47c68e2008-11-14 13:35:19 -08003627 return 0;
3628}
3629
Chris Wilsone4ffd172011-04-04 09:44:39 +01003630int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3631 enum i915_cache_level cache_level)
3632{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003633 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003634 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003635 int ret;
3636
3637 if (obj->cache_level == cache_level)
3638 return 0;
3639
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003640 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003641 DRM_DEBUG("can not change the cache level of pinned objects\n");
3642 return -EBUSY;
3643 }
3644
Chris Wilsondf6f7832014-03-21 07:40:56 +00003645 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003646 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003647 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003648 if (ret)
3649 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003650 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003651 }
3652
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003653 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003654 ret = i915_gem_object_finish_gpu(obj);
3655 if (ret)
3656 return ret;
3657
3658 i915_gem_object_finish_gtt(obj);
3659
3660 /* Before SandyBridge, you could not use tiling or fence
3661 * registers with snooped memory, so relinquish any fences
3662 * currently pointing to our region in the aperture.
3663 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003664 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003665 ret = i915_gem_object_put_fence(obj);
3666 if (ret)
3667 return ret;
3668 }
3669
Ben Widawsky6f65e292013-12-06 14:10:56 -08003670 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003671 if (drm_mm_node_allocated(&vma->node))
3672 vma->bind_vma(vma, cache_level,
3673 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003674 }
3675
Chris Wilson2c225692013-08-09 12:26:45 +01003676 list_for_each_entry(vma, &obj->vma_list, vma_link)
3677 vma->node.color = cache_level;
3678 obj->cache_level = cache_level;
3679
3680 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003681 u32 old_read_domains, old_write_domain;
3682
3683 /* If we're coming from LLC cached, then we haven't
3684 * actually been tracking whether the data is in the
3685 * CPU cache or not, since we only allow one bit set
3686 * in obj->write_domain and have been skipping the clflushes.
3687 * Just set it to the CPU cache for now.
3688 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003689 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003690 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003691
3692 old_read_domains = obj->base.read_domains;
3693 old_write_domain = obj->base.write_domain;
3694
3695 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3696 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3697
3698 trace_i915_gem_object_change_domain(obj,
3699 old_read_domains,
3700 old_write_domain);
3701 }
3702
Chris Wilson42d6ab42012-07-26 11:49:32 +01003703 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003704 return 0;
3705}
3706
Ben Widawsky199adf42012-09-21 17:01:20 -07003707int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3708 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003709{
Ben Widawsky199adf42012-09-21 17:01:20 -07003710 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003711 struct drm_i915_gem_object *obj;
3712 int ret;
3713
3714 ret = i915_mutex_lock_interruptible(dev);
3715 if (ret)
3716 return ret;
3717
3718 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3719 if (&obj->base == NULL) {
3720 ret = -ENOENT;
3721 goto unlock;
3722 }
3723
Chris Wilson651d7942013-08-08 14:41:10 +01003724 switch (obj->cache_level) {
3725 case I915_CACHE_LLC:
3726 case I915_CACHE_L3_LLC:
3727 args->caching = I915_CACHING_CACHED;
3728 break;
3729
Chris Wilson4257d3b2013-08-08 14:41:11 +01003730 case I915_CACHE_WT:
3731 args->caching = I915_CACHING_DISPLAY;
3732 break;
3733
Chris Wilson651d7942013-08-08 14:41:10 +01003734 default:
3735 args->caching = I915_CACHING_NONE;
3736 break;
3737 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003738
3739 drm_gem_object_unreference(&obj->base);
3740unlock:
3741 mutex_unlock(&dev->struct_mutex);
3742 return ret;
3743}
3744
Ben Widawsky199adf42012-09-21 17:01:20 -07003745int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3746 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003747{
Ben Widawsky199adf42012-09-21 17:01:20 -07003748 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003749 struct drm_i915_gem_object *obj;
3750 enum i915_cache_level level;
3751 int ret;
3752
Ben Widawsky199adf42012-09-21 17:01:20 -07003753 switch (args->caching) {
3754 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003755 level = I915_CACHE_NONE;
3756 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003757 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003758 level = I915_CACHE_LLC;
3759 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003760 case I915_CACHING_DISPLAY:
3761 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3762 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003763 default:
3764 return -EINVAL;
3765 }
3766
Ben Widawsky3bc29132012-09-26 16:15:20 -07003767 ret = i915_mutex_lock_interruptible(dev);
3768 if (ret)
3769 return ret;
3770
Chris Wilsone6994ae2012-07-10 10:27:08 +01003771 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3772 if (&obj->base == NULL) {
3773 ret = -ENOENT;
3774 goto unlock;
3775 }
3776
3777 ret = i915_gem_object_set_cache_level(obj, level);
3778
3779 drm_gem_object_unreference(&obj->base);
3780unlock:
3781 mutex_unlock(&dev->struct_mutex);
3782 return ret;
3783}
3784
Chris Wilsoncc98b412013-08-09 12:25:09 +01003785static bool is_pin_display(struct drm_i915_gem_object *obj)
3786{
Oscar Mateo19656432014-05-16 14:20:43 +01003787 struct i915_vma *vma;
3788
3789 if (list_empty(&obj->vma_list))
3790 return false;
3791
3792 vma = i915_gem_obj_to_ggtt(obj);
3793 if (!vma)
3794 return false;
3795
Chris Wilsoncc98b412013-08-09 12:25:09 +01003796 /* There are 3 sources that pin objects:
3797 * 1. The display engine (scanouts, sprites, cursors);
3798 * 2. Reservations for execbuffer;
3799 * 3. The user.
3800 *
3801 * We can ignore reservations as we hold the struct_mutex and
3802 * are only called outside of the reservation path. The user
3803 * can only increment pin_count once, and so if after
3804 * subtracting the potential reference by the user, any pin_count
3805 * remains, it must be due to another use by the display engine.
3806 */
Oscar Mateo19656432014-05-16 14:20:43 +01003807 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003808}
3809
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003810/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003811 * Prepare buffer for display plane (scanout, cursors, etc).
3812 * Can be called from an uninterruptible phase (modesetting) and allows
3813 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003814 */
3815int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003816i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3817 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003818 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003819{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003820 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003821 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003822 int ret;
3823
Chris Wilson0be73282010-12-06 14:36:27 +00003824 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003825 ret = i915_gem_object_sync(obj, pipelined);
3826 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003827 return ret;
3828 }
3829
Chris Wilsoncc98b412013-08-09 12:25:09 +01003830 /* Mark the pin_display early so that we account for the
3831 * display coherency whilst setting up the cache domains.
3832 */
Oscar Mateo19656432014-05-16 14:20:43 +01003833 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003834 obj->pin_display = true;
3835
Eric Anholta7ef0642011-03-29 16:59:54 -07003836 /* The display engine is not coherent with the LLC cache on gen6. As
3837 * a result, we make sure that the pinning that is about to occur is
3838 * done with uncached PTEs. This is lowest common denominator for all
3839 * chipsets.
3840 *
3841 * However for gen6+, we could do better by using the GFDT bit instead
3842 * of uncaching, which would allow us to flush all the LLC-cached data
3843 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3844 */
Chris Wilson651d7942013-08-08 14:41:10 +01003845 ret = i915_gem_object_set_cache_level(obj,
3846 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003847 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003848 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003849
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003850 /* As the user may map the buffer once pinned in the display plane
3851 * (e.g. libkms for the bootup splash), we have to ensure that we
3852 * always use map_and_fenceable for all scanout buffers.
3853 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003854 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003855 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003856 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003857
Chris Wilson2c225692013-08-09 12:26:45 +01003858 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003859
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003860 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003861 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003862
3863 /* It should now be out of any other write domains, and we can update
3864 * the domain values for our changes.
3865 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003866 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003867 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003868
3869 trace_i915_gem_object_change_domain(obj,
3870 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003871 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003872
3873 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003874
3875err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003876 WARN_ON(was_pin_display != is_pin_display(obj));
3877 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003878 return ret;
3879}
3880
3881void
3882i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3883{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003884 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003885 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003886}
3887
Chris Wilson85345512010-11-13 09:49:11 +00003888int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003889i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003890{
Chris Wilson88241782011-01-07 17:09:48 +00003891 int ret;
3892
Chris Wilsona8198ee2011-04-13 22:04:09 +01003893 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003894 return 0;
3895
Chris Wilson0201f1e2012-07-20 12:41:01 +01003896 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003897 if (ret)
3898 return ret;
3899
Chris Wilsona8198ee2011-04-13 22:04:09 +01003900 /* Ensure that we invalidate the GPU's caches and TLBs. */
3901 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003902 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003903}
3904
Eric Anholte47c68e2008-11-14 13:35:19 -08003905/**
3906 * Moves a single object to the CPU read, and possibly write domain.
3907 *
3908 * This function returns when the move is complete, including waiting on
3909 * flushes to occur.
3910 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003911int
Chris Wilson919926a2010-11-12 13:42:53 +00003912i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003913{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003914 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003915 int ret;
3916
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003917 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3918 return 0;
3919
Chris Wilson0201f1e2012-07-20 12:41:01 +01003920 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003921 if (ret)
3922 return ret;
3923
Chris Wilsonc8725f32014-03-17 12:21:55 +00003924 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003925 i915_gem_object_flush_gtt_write_domain(obj);
3926
Chris Wilson05394f32010-11-08 19:18:58 +00003927 old_write_domain = obj->base.write_domain;
3928 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003929
Eric Anholte47c68e2008-11-14 13:35:19 -08003930 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003931 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003932 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003933
Chris Wilson05394f32010-11-08 19:18:58 +00003934 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003935 }
3936
3937 /* It should now be out of any other write domains, and we can update
3938 * the domain values for our changes.
3939 */
Chris Wilson05394f32010-11-08 19:18:58 +00003940 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003941
3942 /* If we're writing through the CPU, then the GPU read domains will
3943 * need to be invalidated at next use.
3944 */
3945 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003946 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3947 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003948 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003949
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003950 trace_i915_gem_object_change_domain(obj,
3951 old_read_domains,
3952 old_write_domain);
3953
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003954 return 0;
3955}
3956
Eric Anholt673a3942008-07-30 12:06:12 -07003957/* Throttle our rendering by waiting until the ring has completed our requests
3958 * emitted over 20 msec ago.
3959 *
Eric Anholtb9624422009-06-03 07:27:35 +00003960 * Note that if we were to use the current jiffies each time around the loop,
3961 * we wouldn't escape the function with any frames outstanding if the time to
3962 * render a frame was over 20ms.
3963 *
Eric Anholt673a3942008-07-30 12:06:12 -07003964 * This should get us reasonable parallelism between CPU and GPU but also
3965 * relatively low latency when blocking on a particular request to finish.
3966 */
3967static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003968i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003969{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003970 struct drm_i915_private *dev_priv = dev->dev_private;
3971 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003972 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003973 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003974 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003975 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003976 u32 seqno = 0;
3977 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003978
Daniel Vetter308887a2012-11-14 17:14:06 +01003979 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3980 if (ret)
3981 return ret;
3982
3983 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3984 if (ret)
3985 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003986
Chris Wilson1c255952010-09-26 11:03:27 +01003987 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003988 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003989 if (time_after_eq(request->emitted_jiffies, recent_enough))
3990 break;
3991
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003992 ring = request->ring;
3993 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003994 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003995 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003996 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003997
3998 if (seqno == 0)
3999 return 0;
4000
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004001 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004002 if (ret == 0)
4003 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004004
Eric Anholt673a3942008-07-30 12:06:12 -07004005 return ret;
4006}
4007
Chris Wilsond23db882014-05-23 08:48:08 +02004008static bool
4009i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4010{
4011 struct drm_i915_gem_object *obj = vma->obj;
4012
4013 if (alignment &&
4014 vma->node.start & (alignment - 1))
4015 return true;
4016
4017 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4018 return true;
4019
4020 if (flags & PIN_OFFSET_BIAS &&
4021 vma->node.start < (flags & PIN_OFFSET_MASK))
4022 return true;
4023
4024 return false;
4025}
4026
Eric Anholt673a3942008-07-30 12:06:12 -07004027int
Chris Wilson05394f32010-11-08 19:18:58 +00004028i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004029 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004030 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004031 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004032{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004033 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004034 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004035 int ret;
4036
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004037 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4038 return -ENODEV;
4039
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004040 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004041 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004042
4043 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004044 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004045 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4046 return -EBUSY;
4047
Chris Wilsond23db882014-05-23 08:48:08 +02004048 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004049 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004050 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004051 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004052 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004053 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004054 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004055 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004056 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004057 if (ret)
4058 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004059
4060 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004061 }
4062 }
4063
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004064 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004065 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4066 if (IS_ERR(vma))
4067 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004068 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004069
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004070 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4071 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004072
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004073 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004074 if (flags & PIN_MAPPABLE)
4075 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004076
4077 return 0;
4078}
4079
4080void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004081i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004082{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004083 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004084
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004085 BUG_ON(!vma);
4086 BUG_ON(vma->pin_count == 0);
4087 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4088
4089 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004090 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004091}
4092
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004093bool
4094i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4095{
4096 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4097 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4098 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4099
4100 WARN_ON(!ggtt_vma ||
4101 dev_priv->fence_regs[obj->fence_reg].pin_count >
4102 ggtt_vma->pin_count);
4103 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4104 return true;
4105 } else
4106 return false;
4107}
4108
4109void
4110i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4111{
4112 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4113 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4114 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4115 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4116 }
4117}
4118
Eric Anholt673a3942008-07-30 12:06:12 -07004119int
4120i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004121 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004122{
4123 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004124 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004125 int ret;
4126
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004127 if (INTEL_INFO(dev)->gen >= 6)
4128 return -ENODEV;
4129
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004130 ret = i915_mutex_lock_interruptible(dev);
4131 if (ret)
4132 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004133
Chris Wilson05394f32010-11-08 19:18:58 +00004134 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004135 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004136 ret = -ENOENT;
4137 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004138 }
Eric Anholt673a3942008-07-30 12:06:12 -07004139
Chris Wilson05394f32010-11-08 19:18:58 +00004140 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004141 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004142 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004143 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004144 }
4145
Chris Wilson05394f32010-11-08 19:18:58 +00004146 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004147 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004148 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004149 ret = -EINVAL;
4150 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004151 }
4152
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004153 if (obj->user_pin_count == ULONG_MAX) {
4154 ret = -EBUSY;
4155 goto out;
4156 }
4157
Chris Wilson93be8782013-01-02 10:31:22 +00004158 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004159 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004160 if (ret)
4161 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004162 }
4163
Chris Wilson93be8782013-01-02 10:31:22 +00004164 obj->user_pin_count++;
4165 obj->pin_filp = file;
4166
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004167 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004168out:
Chris Wilson05394f32010-11-08 19:18:58 +00004169 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004170unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004171 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004172 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004173}
4174
4175int
4176i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004177 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004178{
4179 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004180 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004181 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004182
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004183 ret = i915_mutex_lock_interruptible(dev);
4184 if (ret)
4185 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004186
Chris Wilson05394f32010-11-08 19:18:58 +00004187 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004188 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004189 ret = -ENOENT;
4190 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004191 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004192
Chris Wilson05394f32010-11-08 19:18:58 +00004193 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004194 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004195 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004196 ret = -EINVAL;
4197 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004198 }
Chris Wilson05394f32010-11-08 19:18:58 +00004199 obj->user_pin_count--;
4200 if (obj->user_pin_count == 0) {
4201 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004202 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004203 }
Eric Anholt673a3942008-07-30 12:06:12 -07004204
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004205out:
Chris Wilson05394f32010-11-08 19:18:58 +00004206 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004207unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004208 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004209 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004210}
4211
4212int
4213i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004214 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004215{
4216 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004217 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004218 int ret;
4219
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004220 ret = i915_mutex_lock_interruptible(dev);
4221 if (ret)
4222 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004223
Chris Wilson05394f32010-11-08 19:18:58 +00004224 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004225 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004226 ret = -ENOENT;
4227 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004228 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004229
Chris Wilson0be555b2010-08-04 15:36:30 +01004230 /* Count all active objects as busy, even if they are currently not used
4231 * by the gpu. Users of this interface expect objects to eventually
4232 * become non-busy without any further actions, therefore emit any
4233 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004234 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004235 ret = i915_gem_object_flush_active(obj);
4236
Chris Wilson05394f32010-11-08 19:18:58 +00004237 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004238 if (obj->ring) {
4239 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4240 args->busy |= intel_ring_flag(obj->ring) << 16;
4241 }
Eric Anholt673a3942008-07-30 12:06:12 -07004242
Chris Wilson05394f32010-11-08 19:18:58 +00004243 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004244unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004245 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004246 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004247}
4248
4249int
4250i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4251 struct drm_file *file_priv)
4252{
Akshay Joshi0206e352011-08-16 15:34:10 -04004253 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004254}
4255
Chris Wilson3ef94da2009-09-14 16:50:29 +01004256int
4257i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4258 struct drm_file *file_priv)
4259{
4260 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004261 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004262 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004263
4264 switch (args->madv) {
4265 case I915_MADV_DONTNEED:
4266 case I915_MADV_WILLNEED:
4267 break;
4268 default:
4269 return -EINVAL;
4270 }
4271
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004272 ret = i915_mutex_lock_interruptible(dev);
4273 if (ret)
4274 return ret;
4275
Chris Wilson05394f32010-11-08 19:18:58 +00004276 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004277 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004278 ret = -ENOENT;
4279 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004280 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004281
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004282 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004283 ret = -EINVAL;
4284 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004285 }
4286
Chris Wilson05394f32010-11-08 19:18:58 +00004287 if (obj->madv != __I915_MADV_PURGED)
4288 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004289
Chris Wilson6c085a72012-08-20 11:40:46 +02004290 /* if the object is no longer attached, discard its backing storage */
4291 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004292 i915_gem_object_truncate(obj);
4293
Chris Wilson05394f32010-11-08 19:18:58 +00004294 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004295
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004296out:
Chris Wilson05394f32010-11-08 19:18:58 +00004297 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004298unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004299 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004300 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004301}
4302
Chris Wilson37e680a2012-06-07 15:38:42 +01004303void i915_gem_object_init(struct drm_i915_gem_object *obj,
4304 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004305{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004306 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004307 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004308 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004309 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004310
Chris Wilson37e680a2012-06-07 15:38:42 +01004311 obj->ops = ops;
4312
Chris Wilson0327d6b2012-08-11 15:41:06 +01004313 obj->fence_reg = I915_FENCE_REG_NONE;
4314 obj->madv = I915_MADV_WILLNEED;
4315 /* Avoid an unnecessary call to unbind on the first bind. */
4316 obj->map_and_fenceable = true;
4317
4318 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4319}
4320
Chris Wilson37e680a2012-06-07 15:38:42 +01004321static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4322 .get_pages = i915_gem_object_get_pages_gtt,
4323 .put_pages = i915_gem_object_put_pages_gtt,
4324};
4325
Chris Wilson05394f32010-11-08 19:18:58 +00004326struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4327 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004328{
Daniel Vetterc397b902010-04-09 19:05:07 +00004329 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004330 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004331 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004332
Chris Wilson42dcedd2012-11-15 11:32:30 +00004333 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004334 if (obj == NULL)
4335 return NULL;
4336
4337 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004338 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004339 return NULL;
4340 }
4341
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004342 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4343 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4344 /* 965gm cannot relocate objects above 4GiB. */
4345 mask &= ~__GFP_HIGHMEM;
4346 mask |= __GFP_DMA32;
4347 }
4348
Al Viro496ad9a2013-01-23 17:07:38 -05004349 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004350 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004351
Chris Wilson37e680a2012-06-07 15:38:42 +01004352 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004353
Daniel Vetterc397b902010-04-09 19:05:07 +00004354 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4355 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4356
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004357 if (HAS_LLC(dev)) {
4358 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004359 * cache) for about a 10% performance improvement
4360 * compared to uncached. Graphics requests other than
4361 * display scanout are coherent with the CPU in
4362 * accessing this cache. This means in this mode we
4363 * don't need to clflush on the CPU side, and on the
4364 * GPU side we only need to flush internal caches to
4365 * get data visible to the CPU.
4366 *
4367 * However, we maintain the display planes as UC, and so
4368 * need to rebind when first used as such.
4369 */
4370 obj->cache_level = I915_CACHE_LLC;
4371 } else
4372 obj->cache_level = I915_CACHE_NONE;
4373
Daniel Vetterd861e332013-07-24 23:25:03 +02004374 trace_i915_gem_object_create(obj);
4375
Chris Wilson05394f32010-11-08 19:18:58 +00004376 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004377}
4378
Chris Wilson340fbd82014-05-22 09:16:52 +01004379static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4380{
4381 /* If we are the last user of the backing storage (be it shmemfs
4382 * pages or stolen etc), we know that the pages are going to be
4383 * immediately released. In this case, we can then skip copying
4384 * back the contents from the GPU.
4385 */
4386
4387 if (obj->madv != I915_MADV_WILLNEED)
4388 return false;
4389
4390 if (obj->base.filp == NULL)
4391 return true;
4392
4393 /* At first glance, this looks racy, but then again so would be
4394 * userspace racing mmap against close. However, the first external
4395 * reference to the filp can only be obtained through the
4396 * i915_gem_mmap_ioctl() which safeguards us against the user
4397 * acquiring such a reference whilst we are in the middle of
4398 * freeing the object.
4399 */
4400 return atomic_long_read(&obj->base.filp->f_count) == 1;
4401}
4402
Chris Wilson1488fc02012-04-24 15:47:31 +01004403void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004404{
Chris Wilson1488fc02012-04-24 15:47:31 +01004405 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004406 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004407 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004408 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004409
Paulo Zanonif65c9162013-11-27 18:20:34 -02004410 intel_runtime_pm_get(dev_priv);
4411
Chris Wilson26e12f892011-03-20 11:20:19 +00004412 trace_i915_gem_object_destroy(obj);
4413
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004414 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004415 int ret;
4416
4417 vma->pin_count = 0;
4418 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004419 if (WARN_ON(ret == -ERESTARTSYS)) {
4420 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004421
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004422 was_interruptible = dev_priv->mm.interruptible;
4423 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004424
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004425 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004426
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004427 dev_priv->mm.interruptible = was_interruptible;
4428 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004429 }
4430
Chris Wilson00731152014-05-21 12:42:56 +01004431 i915_gem_object_detach_phys(obj);
4432
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004433 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4434 * before progressing. */
4435 if (obj->stolen)
4436 i915_gem_object_unpin_pages(obj);
4437
Ben Widawsky401c29f2013-05-31 11:28:47 -07004438 if (WARN_ON(obj->pages_pin_count))
4439 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004440 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004441 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004442 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004443 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004444 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004445
Chris Wilson9da3da62012-06-01 15:20:22 +01004446 BUG_ON(obj->pages);
4447
Chris Wilson2f745ad2012-09-04 21:02:58 +01004448 if (obj->base.import_attach)
4449 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004450
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004451 if (obj->ops->release)
4452 obj->ops->release(obj);
4453
Chris Wilson05394f32010-11-08 19:18:58 +00004454 drm_gem_object_release(&obj->base);
4455 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004456
Chris Wilson05394f32010-11-08 19:18:58 +00004457 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004458 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004459
4460 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004461}
4462
Daniel Vettere656a6c2013-08-14 14:14:04 +02004463struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004464 struct i915_address_space *vm)
4465{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004466 struct i915_vma *vma;
4467 list_for_each_entry(vma, &obj->vma_list, vma_link)
4468 if (vma->vm == vm)
4469 return vma;
4470
4471 return NULL;
4472}
4473
Ben Widawsky2f633152013-07-17 12:19:03 -07004474void i915_gem_vma_destroy(struct i915_vma *vma)
4475{
4476 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004477
4478 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4479 if (!list_empty(&vma->exec_list))
4480 return;
4481
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004482 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004483
Ben Widawsky2f633152013-07-17 12:19:03 -07004484 kfree(vma);
4485}
4486
Chris Wilsone3efda42014-04-09 09:19:41 +01004487static void
4488i915_gem_stop_ringbuffers(struct drm_device *dev)
4489{
4490 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004491 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004492 int i;
4493
4494 for_each_ring(ring, dev_priv, i)
4495 intel_stop_ring_buffer(ring);
4496}
4497
Jesse Barnes5669fca2009-02-17 15:13:31 -08004498int
Chris Wilson45c5f202013-10-16 11:50:01 +01004499i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004500{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004501 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004502 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004503
Chris Wilson45c5f202013-10-16 11:50:01 +01004504 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004505 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004506 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004507
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004508 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004509 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004510 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004511
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004512 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004513
Chris Wilson29105cc2010-01-07 10:39:13 +00004514 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004515 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004516 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004517
Chris Wilson29105cc2010-01-07 10:39:13 +00004518 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004519 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004520
Chris Wilson45c5f202013-10-16 11:50:01 +01004521 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4522 * We need to replace this with a semaphore, or something.
4523 * And not confound ums.mm_suspended!
4524 */
4525 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4526 DRIVER_MODESET);
4527 mutex_unlock(&dev->struct_mutex);
4528
4529 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004530 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004531 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004532
Eric Anholt673a3942008-07-30 12:06:12 -07004533 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004534
4535err:
4536 mutex_unlock(&dev->struct_mutex);
4537 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004538}
4539
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004540int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004541{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004542 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004543 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004544 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4545 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004546 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004547
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004548 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004549 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004550
Ben Widawskyc3787e22013-09-17 21:12:44 -07004551 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4552 if (ret)
4553 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004554
Ben Widawskyc3787e22013-09-17 21:12:44 -07004555 /*
4556 * Note: We do not worry about the concurrent register cacheline hang
4557 * here because no other code should access these registers other than
4558 * at initialization time.
4559 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004560 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004561 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4562 intel_ring_emit(ring, reg_base + i);
4563 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004564 }
4565
Ben Widawskyc3787e22013-09-17 21:12:44 -07004566 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004567
Ben Widawskyc3787e22013-09-17 21:12:44 -07004568 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004569}
4570
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004571void i915_gem_init_swizzling(struct drm_device *dev)
4572{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004573 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004574
Daniel Vetter11782b02012-01-31 16:47:55 +01004575 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004576 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4577 return;
4578
4579 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4580 DISP_TILE_SURFACE_SWIZZLING);
4581
Daniel Vetter11782b02012-01-31 16:47:55 +01004582 if (IS_GEN5(dev))
4583 return;
4584
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004585 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4586 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004587 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004588 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004589 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004590 else if (IS_GEN8(dev))
4591 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004592 else
4593 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004594}
Daniel Vettere21af882012-02-09 20:53:27 +01004595
Chris Wilson67b1b572012-07-05 23:49:40 +01004596static bool
4597intel_enable_blt(struct drm_device *dev)
4598{
4599 if (!HAS_BLT(dev))
4600 return false;
4601
4602 /* The blitter was dysfunctional on early prototypes */
4603 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4604 DRM_INFO("BLT not supported on this pre-production hardware;"
4605 " graphics performance will be degraded.\n");
4606 return false;
4607 }
4608
4609 return true;
4610}
4611
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004612static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004613{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004614 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004615 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004616
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004617 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004618 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004619 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004620
4621 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004622 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004623 if (ret)
4624 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004625 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004626
Chris Wilson67b1b572012-07-05 23:49:40 +01004627 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004628 ret = intel_init_blt_ring_buffer(dev);
4629 if (ret)
4630 goto cleanup_bsd_ring;
4631 }
4632
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004633 if (HAS_VEBOX(dev)) {
4634 ret = intel_init_vebox_ring_buffer(dev);
4635 if (ret)
4636 goto cleanup_blt_ring;
4637 }
4638
Zhao Yakui845f74a2014-04-17 10:37:37 +08004639 if (HAS_BSD2(dev)) {
4640 ret = intel_init_bsd2_ring_buffer(dev);
4641 if (ret)
4642 goto cleanup_vebox_ring;
4643 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004644
Mika Kuoppala99433932013-01-22 14:12:17 +02004645 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4646 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004647 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004648
4649 return 0;
4650
Zhao Yakui845f74a2014-04-17 10:37:37 +08004651cleanup_bsd2_ring:
4652 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004653cleanup_vebox_ring:
4654 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004655cleanup_blt_ring:
4656 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4657cleanup_bsd_ring:
4658 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4659cleanup_render_ring:
4660 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4661
4662 return ret;
4663}
4664
4665int
4666i915_gem_init_hw(struct drm_device *dev)
4667{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004668 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004669 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004670
4671 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4672 return -EIO;
4673
Ben Widawsky59124502013-07-04 11:02:05 -07004674 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004675 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004676
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004677 if (IS_HASWELL(dev))
4678 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4679 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004680
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004681 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004682 if (IS_IVYBRIDGE(dev)) {
4683 u32 temp = I915_READ(GEN7_MSG_CTL);
4684 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4685 I915_WRITE(GEN7_MSG_CTL, temp);
4686 } else if (INTEL_INFO(dev)->gen >= 7) {
4687 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4688 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4689 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4690 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004691 }
4692
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004693 i915_gem_init_swizzling(dev);
4694
4695 ret = i915_gem_init_rings(dev);
4696 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004697 return ret;
4698
Ben Widawskyc3787e22013-09-17 21:12:44 -07004699 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4700 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4701
Ben Widawsky254f9652012-06-04 14:42:42 -07004702 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004703 * XXX: Contexts should only be initialized once. Doing a switch to the
4704 * default context switch however is something we'd like to do after
4705 * reset or thaw (the latter may not actually be necessary for HW, but
4706 * goes with our code better). Context switching requires rings (for
4707 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004708 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004709 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004710 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004711 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004712 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004713 }
Daniel Vettere21af882012-02-09 20:53:27 +01004714
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004715 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004716}
4717
Chris Wilson1070a422012-04-24 15:47:41 +01004718int i915_gem_init(struct drm_device *dev)
4719{
4720 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004721 int ret;
4722
Chris Wilson1070a422012-04-24 15:47:41 +01004723 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004724
4725 if (IS_VALLEYVIEW(dev)) {
4726 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004727 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4728 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4729 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004730 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4731 }
4732
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004733 i915_gem_init_userptr(dev);
Ben Widawskyd7e50082012-12-18 10:31:25 -08004734 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004735
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004736 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004737 if (ret) {
4738 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004739 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004740 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004741
Chris Wilson1070a422012-04-24 15:47:41 +01004742 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004743 if (ret == -EIO) {
4744 /* Allow ring initialisation to fail by marking the GPU as
4745 * wedged. But we only want to do this where the GPU is angry,
4746 * for all other failure, such as an allocation failure, bail.
4747 */
4748 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4749 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4750 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004751 }
Chris Wilson60990322014-04-09 09:19:42 +01004752 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004753
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004754 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4755 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4756 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004757 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004758}
4759
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004760void
4761i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4762{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004763 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004764 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004765 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004766
Chris Wilsonb4519512012-05-11 14:29:30 +01004767 for_each_ring(ring, dev_priv, i)
4768 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004769}
4770
4771int
Eric Anholt673a3942008-07-30 12:06:12 -07004772i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4773 struct drm_file *file_priv)
4774{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004775 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004776 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004777
Jesse Barnes79e53942008-11-07 14:24:08 -08004778 if (drm_core_check_feature(dev, DRIVER_MODESET))
4779 return 0;
4780
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004781 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004782 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004783 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004784 }
4785
Eric Anholt673a3942008-07-30 12:06:12 -07004786 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004787 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004788
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004789 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004790 if (ret != 0) {
4791 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004792 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004793 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004794
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004795 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004796
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004797 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004798 if (ret)
4799 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004800 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004801
Eric Anholt673a3942008-07-30 12:06:12 -07004802 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004803
4804cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004805 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004806 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004807 mutex_unlock(&dev->struct_mutex);
4808
4809 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004810}
4811
4812int
4813i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4814 struct drm_file *file_priv)
4815{
Jesse Barnes79e53942008-11-07 14:24:08 -08004816 if (drm_core_check_feature(dev, DRIVER_MODESET))
4817 return 0;
4818
Daniel Vettere090c532013-11-03 20:27:05 +01004819 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004820 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004821 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004822
Chris Wilson45c5f202013-10-16 11:50:01 +01004823 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004824}
4825
4826void
4827i915_gem_lastclose(struct drm_device *dev)
4828{
4829 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004830
Eric Anholte806b492009-01-22 09:56:58 -08004831 if (drm_core_check_feature(dev, DRIVER_MODESET))
4832 return;
4833
Chris Wilson45c5f202013-10-16 11:50:01 +01004834 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004835 if (ret)
4836 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004837}
4838
Chris Wilson64193402010-10-24 12:38:05 +01004839static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004840init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004841{
4842 INIT_LIST_HEAD(&ring->active_list);
4843 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004844}
4845
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004846void i915_init_vm(struct drm_i915_private *dev_priv,
4847 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004848{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004849 if (!i915_is_ggtt(vm))
4850 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004851 vm->dev = dev_priv->dev;
4852 INIT_LIST_HEAD(&vm->active_list);
4853 INIT_LIST_HEAD(&vm->inactive_list);
4854 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004855 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004856}
4857
Eric Anholt673a3942008-07-30 12:06:12 -07004858void
4859i915_gem_load(struct drm_device *dev)
4860{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004862 int i;
4863
4864 dev_priv->slab =
4865 kmem_cache_create("i915_gem_object",
4866 sizeof(struct drm_i915_gem_object), 0,
4867 SLAB_HWCACHE_ALIGN,
4868 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004869
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004870 INIT_LIST_HEAD(&dev_priv->vm_list);
4871 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4872
Ben Widawskya33afea2013-09-17 21:12:45 -07004873 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004874 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4875 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004876 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004877 for (i = 0; i < I915_NUM_RINGS; i++)
4878 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004879 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004880 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004881 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4882 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004883 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4884 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004885 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004886
Dave Airlie94400122010-07-20 13:15:31 +10004887 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004888 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004889 I915_WRITE(MI_ARB_STATE,
4890 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004891 }
4892
Chris Wilson72bfa192010-12-19 11:42:05 +00004893 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4894
Jesse Barnesde151cf2008-11-12 10:03:55 -08004895 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004896 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4897 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004898
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004899 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4900 dev_priv->num_fence_regs = 32;
4901 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004902 dev_priv->num_fence_regs = 16;
4903 else
4904 dev_priv->num_fence_regs = 8;
4905
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004906 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004907 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4908 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004909
Eric Anholt673a3942008-07-30 12:06:12 -07004910 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004911 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004912
Chris Wilsonce453d82011-02-21 14:43:56 +00004913 dev_priv->mm.interruptible = true;
4914
Chris Wilsonceabbba52014-03-25 13:23:04 +00004915 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4916 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4917 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4918 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004919
4920 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4921 register_oom_notifier(&dev_priv->mm.oom_notifier);
Eric Anholt673a3942008-07-30 12:06:12 -07004922}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004923
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004924void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004925{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004926 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004927
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004928 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4929
Eric Anholtb9624422009-06-03 07:27:35 +00004930 /* Clean up our request list when the client is going away, so that
4931 * later retire_requests won't dereference our soon-to-be-gone
4932 * file_priv.
4933 */
Chris Wilson1c255952010-09-26 11:03:27 +01004934 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004935 while (!list_empty(&file_priv->mm.request_list)) {
4936 struct drm_i915_gem_request *request;
4937
4938 request = list_first_entry(&file_priv->mm.request_list,
4939 struct drm_i915_gem_request,
4940 client_list);
4941 list_del(&request->client_list);
4942 request->file_priv = NULL;
4943 }
Chris Wilson1c255952010-09-26 11:03:27 +01004944 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004945}
Chris Wilson31169712009-09-14 16:50:28 +01004946
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004947static void
4948i915_gem_file_idle_work_handler(struct work_struct *work)
4949{
4950 struct drm_i915_file_private *file_priv =
4951 container_of(work, typeof(*file_priv), mm.idle_work.work);
4952
4953 atomic_set(&file_priv->rps_wait_boost, false);
4954}
4955
4956int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4957{
4958 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004959 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004960
4961 DRM_DEBUG_DRIVER("\n");
4962
4963 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4964 if (!file_priv)
4965 return -ENOMEM;
4966
4967 file->driver_priv = file_priv;
4968 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004969 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004970
4971 spin_lock_init(&file_priv->mm.lock);
4972 INIT_LIST_HEAD(&file_priv->mm.request_list);
4973 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4974 i915_gem_file_idle_work_handler);
4975
Ben Widawskye422b882013-12-06 14:10:58 -08004976 ret = i915_gem_context_open(dev, file);
4977 if (ret)
4978 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004979
Ben Widawskye422b882013-12-06 14:10:58 -08004980 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004981}
4982
Chris Wilson57745062012-11-21 13:04:04 +00004983static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4984{
4985 if (!mutex_is_locked(mutex))
4986 return false;
4987
4988#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4989 return mutex->owner == task;
4990#else
4991 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4992 return false;
4993#endif
4994}
4995
Chris Wilsonb453c4d2014-03-25 13:23:05 +00004996static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
4997{
4998 if (!mutex_trylock(&dev->struct_mutex)) {
4999 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5000 return false;
5001
5002 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5003 return false;
5004
5005 *unlock = false;
5006 } else
5007 *unlock = true;
5008
5009 return true;
5010}
5011
Chris Wilsonceabbba52014-03-25 13:23:04 +00005012static int num_vma_bound(struct drm_i915_gem_object *obj)
5013{
5014 struct i915_vma *vma;
5015 int count = 0;
5016
5017 list_for_each_entry(vma, &obj->vma_list, vma_link)
5018 if (drm_mm_node_allocated(&vma->node))
5019 count++;
5020
5021 return count;
5022}
5023
Dave Chinner7dc19d52013-08-28 10:18:11 +10005024static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005025i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005026{
Chris Wilson17250b72010-10-28 12:51:39 +01005027 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005028 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005029 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005030 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005031 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005032 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005033
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005034 if (!i915_gem_shrinker_lock(dev, &unlock))
5035 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005036
Dave Chinner7dc19d52013-08-28 10:18:11 +10005037 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005038 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005039 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005040 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005041
5042 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005043 if (!i915_gem_obj_is_pinned(obj) &&
5044 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005045 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005046 }
Chris Wilson31169712009-09-14 16:50:28 +01005047
Chris Wilson57745062012-11-21 13:04:04 +00005048 if (unlock)
5049 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005050
Dave Chinner7dc19d52013-08-28 10:18:11 +10005051 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005052}
Ben Widawskya70a3142013-07-31 16:59:56 -07005053
5054/* All the new VM stuff */
5055unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5056 struct i915_address_space *vm)
5057{
5058 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5059 struct i915_vma *vma;
5060
Ben Widawsky6f425322013-12-06 14:10:48 -08005061 if (!dev_priv->mm.aliasing_ppgtt ||
5062 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005063 vm = &dev_priv->gtt.base;
5064
5065 BUG_ON(list_empty(&o->vma_list));
5066 list_for_each_entry(vma, &o->vma_list, vma_link) {
5067 if (vma->vm == vm)
5068 return vma->node.start;
5069
5070 }
5071 return -1;
5072}
5073
5074bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5075 struct i915_address_space *vm)
5076{
5077 struct i915_vma *vma;
5078
5079 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005080 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005081 return true;
5082
5083 return false;
5084}
5085
5086bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5087{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005088 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005089
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005090 list_for_each_entry(vma, &o->vma_list, vma_link)
5091 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005092 return true;
5093
5094 return false;
5095}
5096
5097unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5098 struct i915_address_space *vm)
5099{
5100 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5101 struct i915_vma *vma;
5102
Ben Widawsky6f425322013-12-06 14:10:48 -08005103 if (!dev_priv->mm.aliasing_ppgtt ||
5104 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005105 vm = &dev_priv->gtt.base;
5106
5107 BUG_ON(list_empty(&o->vma_list));
5108
5109 list_for_each_entry(vma, &o->vma_list, vma_link)
5110 if (vma->vm == vm)
5111 return vma->node.size;
5112
5113 return 0;
5114}
5115
Dave Chinner7dc19d52013-08-28 10:18:11 +10005116static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005117i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005118{
5119 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005120 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005121 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005122 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005123 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005124
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005125 if (!i915_gem_shrinker_lock(dev, &unlock))
5126 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005127
Chris Wilsond9973b42013-10-04 10:33:00 +01005128 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5129 if (freed < sc->nr_to_scan)
5130 freed += __i915_gem_shrink(dev_priv,
5131 sc->nr_to_scan - freed,
5132 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005133 if (unlock)
5134 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005135
Dave Chinner7dc19d52013-08-28 10:18:11 +10005136 return freed;
5137}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005138
Chris Wilson2cfcd322014-05-20 08:28:43 +01005139static int
5140i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5141{
5142 struct drm_i915_private *dev_priv =
5143 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5144 struct drm_device *dev = dev_priv->dev;
5145 struct drm_i915_gem_object *obj;
5146 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5147 unsigned long pinned, bound, unbound, freed;
5148 bool was_interruptible;
5149 bool unlock;
5150
5151 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout)
5152 schedule_timeout_killable(1);
5153 if (timeout == 0) {
5154 pr_err("Unable to purge GPU memory due lock contention.\n");
5155 return NOTIFY_DONE;
5156 }
5157
5158 was_interruptible = dev_priv->mm.interruptible;
5159 dev_priv->mm.interruptible = false;
5160
5161 freed = i915_gem_shrink_all(dev_priv);
5162
5163 dev_priv->mm.interruptible = was_interruptible;
5164
5165 /* Because we may be allocating inside our own driver, we cannot
5166 * assert that there are no objects with pinned pages that are not
5167 * being pointed to by hardware.
5168 */
5169 unbound = bound = pinned = 0;
5170 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5171 if (!obj->base.filp) /* not backed by a freeable object */
5172 continue;
5173
5174 if (obj->pages_pin_count)
5175 pinned += obj->base.size;
5176 else
5177 unbound += obj->base.size;
5178 }
5179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5180 if (!obj->base.filp)
5181 continue;
5182
5183 if (obj->pages_pin_count)
5184 pinned += obj->base.size;
5185 else
5186 bound += obj->base.size;
5187 }
5188
5189 if (unlock)
5190 mutex_unlock(&dev->struct_mutex);
5191
5192 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5193 freed, pinned);
5194 if (unbound || bound)
5195 pr_err("%lu and %lu bytes still available in the "
5196 "bound and unbound GPU page lists.\n",
5197 bound, unbound);
5198
5199 *(unsigned long *)ptr += freed;
5200 return NOTIFY_DONE;
5201}
5202
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005203struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5204{
5205 struct i915_vma *vma;
5206
Oscar Mateo19656432014-05-16 14:20:43 +01005207 /* This WARN has probably outlived its usefulness (callers already
5208 * WARN if they don't find the GGTT vma they expect). When removing,
5209 * remember to remove the pre-check in is_pin_display() as well */
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005210 if (WARN_ON(list_empty(&obj->vma_list)))
5211 return NULL;
5212
5213 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005214 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005215 return NULL;
5216
5217 return vma;
5218}