blob: 63aee412b2582c16eba93b56b439d6e0fccbd922 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
1088 return -EAGAIN;
1089 }
1090
1091 return 0;
1092}
1093
1094/*
1095 * Compare seqno against outstanding lazy request. Emit a request if they are
1096 * equal.
1097 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301098int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001099i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001100{
1101 int ret;
1102
1103 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1104
1105 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001106 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001107 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001108
1109 return ret;
1110}
1111
Chris Wilson094f9a52013-09-25 17:34:55 +01001112static void fake_irq(unsigned long data)
1113{
1114 wake_up_process((struct task_struct *)data);
1115}
1116
1117static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001119{
1120 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1121}
1122
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1124{
1125 if (file_priv == NULL)
1126 return true;
1127
1128 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1129}
1130
Chris Wilsonb3612372012-08-24 09:35:08 +01001131/**
1132 * __wait_seqno - wait until execution of seqno has finished
1133 * @ring: the ring expected to report seqno
1134 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001136 * @interruptible: do an interruptible wait (normally yes)
1137 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1138 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001139 * Note: It is of utmost importance that the passed in seqno and reset_counter
1140 * values have been read by the caller in an smp safe manner. Where read-side
1141 * locks are involved, it is sufficient to read the reset_counter before
1142 * unlocking the lock that protects the seqno. For lockless tricks, the
1143 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1144 * inserted.
1145 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001146 * Returns 0 if the seqno was found within the alloted time. Else returns the
1147 * errno with remaining time filled in timeout argument.
1148 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001150 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 bool interruptible,
1152 struct timespec *timeout,
1153 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001155 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001156 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001157 const bool irq_test_in_progress =
1158 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001159 struct timespec before, now;
1160 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001161 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001162 int ret;
1163
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001164 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001165
Chris Wilsonb3612372012-08-24 09:35:08 +01001166 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1167 return 0;
1168
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001169 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001170
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001171 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 gen6_rps_boost(dev_priv);
1173 if (file_priv)
1174 mod_delayed_work(dev_priv->wq,
1175 &file_priv->mm.idle_work,
1176 msecs_to_jiffies(100));
1177 }
1178
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001179 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001180 return -ENODEV;
1181
Chris Wilson094f9a52013-09-25 17:34:55 +01001182 /* Record current time in case interrupted by signal, or wedged */
1183 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001184 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001185 for (;;) {
1186 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 prepare_to_wait(&ring->irq_queue, &wait,
1189 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001190
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 /* We need to check whether any gpu reset happened in between
1192 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1194 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1195 * is truely gone. */
1196 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1197 if (ret == 0)
1198 ret = -EAGAIN;
1199 break;
1200 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001201
Chris Wilson094f9a52013-09-25 17:34:55 +01001202 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1203 ret = 0;
1204 break;
1205 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (interruptible && signal_pending(current)) {
1208 ret = -ERESTARTSYS;
1209 break;
1210 }
1211
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001212 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 ret = -ETIME;
1214 break;
1215 }
1216
1217 timer.function = NULL;
1218 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001219 unsigned long expire;
1220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001222 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223 mod_timer(&timer, expire);
1224 }
1225
Chris Wilson5035c272013-10-04 09:58:46 +01001226 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 if (timer.function) {
1229 del_singleshot_timer_sync(&timer);
1230 destroy_timer_on_stack(&timer);
1231 }
1232 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001233 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001236 if (!irq_test_in_progress)
1237 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
1241 if (timeout) {
1242 struct timespec sleep_time = timespec_sub(now, before);
1243 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001244 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1245 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246 }
1247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001249}
1250
1251/**
1252 * Waits for a sequence number to be signaled, and cleans up the
1253 * request and object lists appropriately for that event.
1254 */
1255int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001257{
1258 struct drm_device *dev = ring->dev;
1259 struct drm_i915_private *dev_priv = dev->dev_private;
1260 bool interruptible = dev_priv->mm.interruptible;
1261 int ret;
1262
1263 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1264 BUG_ON(seqno == 0);
1265
Daniel Vetter33196de2012-11-14 17:14:05 +01001266 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001267 if (ret)
1268 return ret;
1269
1270 ret = i915_gem_check_olr(ring, seqno);
1271 if (ret)
1272 return ret;
1273
Daniel Vetterf69061b2012-12-06 09:01:42 +01001274 return __wait_seqno(ring, seqno,
1275 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001276 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001277}
1278
Chris Wilsond26e3af2013-06-29 22:05:26 +01001279static int
1280i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001281 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001282{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001283 if (!obj->active)
1284 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001285
1286 /* Manually manage the write flush as we may have not yet
1287 * retired the buffer.
1288 *
1289 * Note that the last_write_seqno is always the earlier of
1290 * the two (read/write) seqno, so if we haved successfully waited,
1291 * we know we have passed the last write.
1292 */
1293 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001294
1295 return 0;
1296}
1297
Chris Wilsonb3612372012-08-24 09:35:08 +01001298/**
1299 * Ensures that all rendering to the object has completed and the object is
1300 * safe to unbind from the GTT or access from the CPU.
1301 */
1302static __must_check int
1303i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1304 bool readonly)
1305{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001306 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307 u32 seqno;
1308 int ret;
1309
1310 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1311 if (seqno == 0)
1312 return 0;
1313
1314 ret = i915_wait_seqno(ring, seqno);
1315 if (ret)
1316 return ret;
1317
Chris Wilsond26e3af2013-06-29 22:05:26 +01001318 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001319}
1320
Chris Wilson3236f572012-08-24 09:35:09 +01001321/* A nonblocking variant of the above wait. This is a highly dangerous routine
1322 * as the object state may change during this call.
1323 */
1324static __must_check int
1325i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001326 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001327 bool readonly)
1328{
1329 struct drm_device *dev = obj->base.dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001331 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001332 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001333 u32 seqno;
1334 int ret;
1335
1336 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1337 BUG_ON(!dev_priv->mm.interruptible);
1338
1339 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1340 if (seqno == 0)
1341 return 0;
1342
Daniel Vetter33196de2012-11-14 17:14:05 +01001343 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001344 if (ret)
1345 return ret;
1346
1347 ret = i915_gem_check_olr(ring, seqno);
1348 if (ret)
1349 return ret;
1350
Daniel Vetterf69061b2012-12-06 09:01:42 +01001351 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001352 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001353 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001354 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001355 if (ret)
1356 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001357
Chris Wilsond26e3af2013-06-29 22:05:26 +01001358 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001359}
1360
Eric Anholt673a3942008-07-30 12:06:12 -07001361/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001362 * Called when user space prepares to use an object with the CPU, either
1363 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001364 */
1365int
1366i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001367 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001368{
1369 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001370 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001371 uint32_t read_domains = args->read_domains;
1372 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001373 int ret;
1374
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001375 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001376 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001377 return -EINVAL;
1378
Chris Wilson21d509e2009-06-06 09:46:02 +01001379 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001380 return -EINVAL;
1381
1382 /* Having something in the write domain implies it's in the read
1383 * domain, and only that read domain. Enforce that in the request.
1384 */
1385 if (write_domain != 0 && read_domains != write_domain)
1386 return -EINVAL;
1387
Chris Wilson76c1dec2010-09-25 11:22:51 +01001388 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001389 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001390 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001391
Chris Wilson05394f32010-11-08 19:18:58 +00001392 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001393 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001394 ret = -ENOENT;
1395 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001396 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001397
Chris Wilson3236f572012-08-24 09:35:09 +01001398 /* Try to flush the object off the GPU without holding the lock.
1399 * We will repeat the flush holding the lock in the normal manner
1400 * to catch cases where we are gazumped.
1401 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001402 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1403 file->driver_priv,
1404 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001405 if (ret)
1406 goto unref;
1407
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001408 if (read_domains & I915_GEM_DOMAIN_GTT) {
1409 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001410
1411 /* Silently promote "you're not bound, there was nothing to do"
1412 * to success, since the client was just asking us to
1413 * make sure everything was done.
1414 */
1415 if (ret == -EINVAL)
1416 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001417 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001418 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001419 }
1420
Chris Wilson3236f572012-08-24 09:35:09 +01001421unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001422 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001423unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001424 mutex_unlock(&dev->struct_mutex);
1425 return ret;
1426}
1427
1428/**
1429 * Called when user space has done writes to this buffer
1430 */
1431int
1432i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001433 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001434{
1435 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001436 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001437 int ret = 0;
1438
Chris Wilson76c1dec2010-09-25 11:22:51 +01001439 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001440 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001441 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001442
Chris Wilson05394f32010-11-08 19:18:58 +00001443 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001444 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001445 ret = -ENOENT;
1446 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001447 }
1448
Eric Anholt673a3942008-07-30 12:06:12 -07001449 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001450 if (obj->pin_display)
1451 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001452
Chris Wilson05394f32010-11-08 19:18:58 +00001453 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001454unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001455 mutex_unlock(&dev->struct_mutex);
1456 return ret;
1457}
1458
1459/**
1460 * Maps the contents of an object, returning the address it is mapped
1461 * into.
1462 *
1463 * While the mapping holds a reference on the contents of the object, it doesn't
1464 * imply a ref on the object itself.
1465 */
1466int
1467i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001468 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001469{
1470 struct drm_i915_gem_mmap *args = data;
1471 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001472 unsigned long addr;
1473
Chris Wilson05394f32010-11-08 19:18:58 +00001474 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001475 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001476 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001477
Daniel Vetter1286ff72012-05-10 15:25:09 +02001478 /* prime objects have no backing filp to GEM mmap
1479 * pages from.
1480 */
1481 if (!obj->filp) {
1482 drm_gem_object_unreference_unlocked(obj);
1483 return -EINVAL;
1484 }
1485
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001486 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001487 PROT_READ | PROT_WRITE, MAP_SHARED,
1488 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001489 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001490 if (IS_ERR((void *)addr))
1491 return addr;
1492
1493 args->addr_ptr = (uint64_t) addr;
1494
1495 return 0;
1496}
1497
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498/**
1499 * i915_gem_fault - fault a page into the GTT
1500 * vma: VMA in question
1501 * vmf: fault info
1502 *
1503 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1504 * from userspace. The fault handler takes care of binding the object to
1505 * the GTT (if needed), allocating and programming a fence register (again,
1506 * only if needed based on whether the old reg is still valid or the object
1507 * is tiled) and inserting a new PTE into the faulting process.
1508 *
1509 * Note that the faulting process may involve evicting existing objects
1510 * from the GTT and/or fence registers to make room. So performance may
1511 * suffer if the GTT working set is large or there are few fence registers
1512 * left.
1513 */
1514int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1515{
Chris Wilson05394f32010-11-08 19:18:58 +00001516 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1517 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001518 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001519 pgoff_t page_offset;
1520 unsigned long pfn;
1521 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001522 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001523
Paulo Zanonif65c9162013-11-27 18:20:34 -02001524 intel_runtime_pm_get(dev_priv);
1525
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526 /* We don't use vmf->pgoff since that has the fake offset */
1527 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1528 PAGE_SHIFT;
1529
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001530 ret = i915_mutex_lock_interruptible(dev);
1531 if (ret)
1532 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001533
Chris Wilsondb53a302011-02-03 11:57:46 +00001534 trace_i915_gem_object_fault(obj, page_offset, true, write);
1535
Chris Wilson6e4930f2014-02-07 18:37:06 -02001536 /* Try to flush the object off the GPU first without holding the lock.
1537 * Upon reacquiring the lock, we will perform our sanity checks and then
1538 * repeat the flush holding the lock in the normal manner to catch cases
1539 * where we are gazumped.
1540 */
1541 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1542 if (ret)
1543 goto unlock;
1544
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001545 /* Access to snoopable pages through the GTT is incoherent. */
1546 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001547 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001548 goto unlock;
1549 }
1550
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001551 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001552 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001553 if (ret)
1554 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555
Chris Wilsonc9839302012-11-20 10:45:17 +00001556 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1557 if (ret)
1558 goto unpin;
1559
1560 ret = i915_gem_object_get_fence(obj);
1561 if (ret)
1562 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001563
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001564 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001565 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1566 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001568 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001569 unsigned long size = min_t(unsigned long,
1570 vma->vm_end - vma->vm_start,
1571 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001572 int i;
1573
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001574 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001575 ret = vm_insert_pfn(vma,
1576 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1577 pfn + i);
1578 if (ret)
1579 break;
1580 }
1581
1582 obj->fault_mappable = true;
1583 } else
1584 ret = vm_insert_pfn(vma,
1585 (unsigned long)vmf->virtual_address,
1586 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001587unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001588 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001589unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001590 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001591out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001592 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001593 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001594 /* If this -EIO is due to a gpu hang, give the reset code a
1595 * chance to clean up the mess. Otherwise return the proper
1596 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001597 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1598 ret = VM_FAULT_SIGBUS;
1599 break;
1600 }
Chris Wilson045e7692010-11-07 09:18:22 +00001601 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001602 /*
1603 * EAGAIN means the gpu is hung and we'll wait for the error
1604 * handler to reset everything when re-faulting in
1605 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001606 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001607 case 0:
1608 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001609 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001610 case -EBUSY:
1611 /*
1612 * EBUSY is ok: this just means that another thread
1613 * already did the job.
1614 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001615 ret = VM_FAULT_NOPAGE;
1616 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001617 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001618 ret = VM_FAULT_OOM;
1619 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001620 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001621 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001622 ret = VM_FAULT_SIGBUS;
1623 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001624 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001625 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001626 ret = VM_FAULT_SIGBUS;
1627 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001629
1630 intel_runtime_pm_put(dev_priv);
1631 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001632}
1633
1634/**
Chris Wilson901782b2009-07-10 08:18:50 +01001635 * i915_gem_release_mmap - remove physical page mappings
1636 * @obj: obj in question
1637 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001638 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001639 * relinquish ownership of the pages back to the system.
1640 *
1641 * It is vital that we remove the page mapping if we have mapped a tiled
1642 * object through the GTT and then lose the fence register due to
1643 * resource pressure. Similarly if the object has been moved out of the
1644 * aperture, than pages mapped into userspace must be revoked. Removing the
1645 * mapping will then trigger a page fault on the next user access, allowing
1646 * fixup by i915_gem_fault().
1647 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001648void
Chris Wilson05394f32010-11-08 19:18:58 +00001649i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001650{
Chris Wilson6299f992010-11-24 12:23:44 +00001651 if (!obj->fault_mappable)
1652 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001653
David Herrmann6796cb12014-01-03 14:24:19 +01001654 drm_vma_node_unmap(&obj->base.vma_node,
1655 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001656 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001657}
1658
Chris Wilson6254b202014-06-16 08:57:44 +01001659void
1660i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1661{
1662 struct drm_i915_gem_object *obj;
1663
1664 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1665 i915_gem_release_mmap(obj);
1666}
1667
Imre Deak0fa87792013-01-07 21:47:35 +02001668uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001669i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001670{
Chris Wilsone28f8712011-07-18 13:11:49 -07001671 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001672
1673 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001674 tiling_mode == I915_TILING_NONE)
1675 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001676
1677 /* Previous chips need a power-of-two fence region when tiling */
1678 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001679 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001680 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001681 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001682
Chris Wilsone28f8712011-07-18 13:11:49 -07001683 while (gtt_size < size)
1684 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001685
Chris Wilsone28f8712011-07-18 13:11:49 -07001686 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001687}
1688
Jesse Barnesde151cf2008-11-12 10:03:55 -08001689/**
1690 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1691 * @obj: object to check
1692 *
1693 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001694 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001695 */
Imre Deakd8651102013-01-07 21:47:33 +02001696uint32_t
1697i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1698 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001699{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001700 /*
1701 * Minimum alignment is 4k (GTT page size), but might be greater
1702 * if a fence register is needed for the object.
1703 */
Imre Deakd8651102013-01-07 21:47:33 +02001704 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001705 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706 return 4096;
1707
1708 /*
1709 * Previous chips need to be aligned to the size of the smallest
1710 * fence register that can contain the object.
1711 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001712 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001713}
1714
Chris Wilsond8cb5082012-08-11 15:41:03 +01001715static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1716{
1717 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1718 int ret;
1719
David Herrmann0de23972013-07-24 21:07:52 +02001720 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001721 return 0;
1722
Daniel Vetterda494d72012-12-20 15:11:16 +01001723 dev_priv->mm.shrinker_no_lock_stealing = true;
1724
Chris Wilsond8cb5082012-08-11 15:41:03 +01001725 ret = drm_gem_create_mmap_offset(&obj->base);
1726 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001727 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001728
1729 /* Badly fragmented mmap space? The only way we can recover
1730 * space is by destroying unwanted objects. We can't randomly release
1731 * mmap_offsets as userspace expects them to be persistent for the
1732 * lifetime of the objects. The closest we can is to release the
1733 * offsets on purgeable objects by truncating it and marking it purged,
1734 * which prevents userspace from ever using that object again.
1735 */
1736 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1737 ret = drm_gem_create_mmap_offset(&obj->base);
1738 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001739 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001740
1741 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001742 ret = drm_gem_create_mmap_offset(&obj->base);
1743out:
1744 dev_priv->mm.shrinker_no_lock_stealing = false;
1745
1746 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001747}
1748
1749static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1750{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001751 drm_gem_free_mmap_offset(&obj->base);
1752}
1753
Jesse Barnesde151cf2008-11-12 10:03:55 -08001754int
Dave Airlieff72145b2011-02-07 12:16:14 +10001755i915_gem_mmap_gtt(struct drm_file *file,
1756 struct drm_device *dev,
1757 uint32_t handle,
1758 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001759{
Chris Wilsonda761a62010-10-27 17:37:08 +01001760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001761 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001762 int ret;
1763
Chris Wilson76c1dec2010-09-25 11:22:51 +01001764 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001765 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001766 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767
Dave Airlieff72145b2011-02-07 12:16:14 +10001768 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001769 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001770 ret = -ENOENT;
1771 goto unlock;
1772 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001774 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001775 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001776 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001777 }
1778
Chris Wilson05394f32010-11-08 19:18:58 +00001779 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001780 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001781 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001782 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001783 }
1784
Chris Wilsond8cb5082012-08-11 15:41:03 +01001785 ret = i915_gem_object_create_mmap_offset(obj);
1786 if (ret)
1787 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788
David Herrmann0de23972013-07-24 21:07:52 +02001789 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001791out:
Chris Wilson05394f32010-11-08 19:18:58 +00001792 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001793unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001795 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796}
1797
Dave Airlieff72145b2011-02-07 12:16:14 +10001798/**
1799 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1800 * @dev: DRM device
1801 * @data: GTT mapping ioctl data
1802 * @file: GEM object info
1803 *
1804 * Simply returns the fake offset to userspace so it can mmap it.
1805 * The mmap call will end up in drm_gem_mmap(), which will set things
1806 * up so we can get faults in the handler above.
1807 *
1808 * The fault handler will take care of binding the object into the GTT
1809 * (since it may have been evicted to make room for something), allocating
1810 * a fence register, and mapping the appropriate aperture address into
1811 * userspace.
1812 */
1813int
1814i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1815 struct drm_file *file)
1816{
1817 struct drm_i915_gem_mmap_gtt *args = data;
1818
Dave Airlieff72145b2011-02-07 12:16:14 +10001819 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1820}
1821
Chris Wilson55372522014-03-25 13:23:06 +00001822static inline int
1823i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1824{
1825 return obj->madv == I915_MADV_DONTNEED;
1826}
1827
Daniel Vetter225067e2012-08-20 10:23:20 +02001828/* Immediately discard the backing storage */
1829static void
1830i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001831{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001832 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001833
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001834 if (obj->base.filp == NULL)
1835 return;
1836
Daniel Vetter225067e2012-08-20 10:23:20 +02001837 /* Our goal here is to return as much of the memory as
1838 * is possible back to the system as we are called from OOM.
1839 * To do this we must instruct the shmfs to drop all of its
1840 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001841 */
Chris Wilson55372522014-03-25 13:23:06 +00001842 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001843 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001844}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001845
Chris Wilson55372522014-03-25 13:23:06 +00001846/* Try to discard unwanted pages */
1847static void
1848i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001849{
Chris Wilson55372522014-03-25 13:23:06 +00001850 struct address_space *mapping;
1851
1852 switch (obj->madv) {
1853 case I915_MADV_DONTNEED:
1854 i915_gem_object_truncate(obj);
1855 case __I915_MADV_PURGED:
1856 return;
1857 }
1858
1859 if (obj->base.filp == NULL)
1860 return;
1861
1862 mapping = file_inode(obj->base.filp)->i_mapping,
1863 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001864}
1865
Chris Wilson5cdf5882010-09-27 15:51:07 +01001866static void
Chris Wilson05394f32010-11-08 19:18:58 +00001867i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001868{
Imre Deak90797e62013-02-18 19:28:03 +02001869 struct sg_page_iter sg_iter;
1870 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001871
Chris Wilson05394f32010-11-08 19:18:58 +00001872 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001873
Chris Wilson6c085a72012-08-20 11:40:46 +02001874 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1875 if (ret) {
1876 /* In the event of a disaster, abandon all caches and
1877 * hope for the best.
1878 */
1879 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001880 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001881 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1882 }
1883
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001884 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001885 i915_gem_object_save_bit_17_swizzle(obj);
1886
Chris Wilson05394f32010-11-08 19:18:58 +00001887 if (obj->madv == I915_MADV_DONTNEED)
1888 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001889
Imre Deak90797e62013-02-18 19:28:03 +02001890 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001891 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001894 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001895
Chris Wilson05394f32010-11-08 19:18:58 +00001896 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001897 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001898
Chris Wilson9da3da62012-06-01 15:20:22 +01001899 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001900 }
Chris Wilson05394f32010-11-08 19:18:58 +00001901 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001902
Chris Wilson9da3da62012-06-01 15:20:22 +01001903 sg_free_table(obj->pages);
1904 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001905}
1906
Chris Wilsondd624af2013-01-15 12:39:35 +00001907int
Chris Wilson37e680a2012-06-07 15:38:42 +01001908i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1909{
1910 const struct drm_i915_gem_object_ops *ops = obj->ops;
1911
Chris Wilson2f745ad2012-09-04 21:02:58 +01001912 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001913 return 0;
1914
Chris Wilsona5570172012-09-04 21:02:54 +01001915 if (obj->pages_pin_count)
1916 return -EBUSY;
1917
Ben Widawsky98438772013-07-31 17:00:12 -07001918 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001919
Chris Wilsona2165e32012-12-03 11:49:00 +00001920 /* ->put_pages might need to allocate memory for the bit17 swizzle
1921 * array, hence protect them from being reaped by removing them from gtt
1922 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001923 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001924
Chris Wilson37e680a2012-06-07 15:38:42 +01001925 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001926 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001927
Chris Wilson55372522014-03-25 13:23:06 +00001928 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001929
1930 return 0;
1931}
1932
Chris Wilsond9973b42013-10-04 10:33:00 +01001933static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001934__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1935 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001936{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001937 struct list_head still_in_list;
1938 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001939 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001940
Chris Wilson57094f82013-09-04 10:45:50 +01001941 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001942 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001943 * (due to retiring requests) we have to strictly process only
1944 * one element of the list at the time, and recheck the list
1945 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001946 *
1947 * In particular, we must hold a reference whilst removing the
1948 * object as we may end up waiting for and/or retiring the objects.
1949 * This might release the final reference (held by the active list)
1950 * and result in the object being freed from under us. This is
1951 * similar to the precautions the eviction code must take whilst
1952 * removing objects.
1953 *
1954 * Also note that although these lists do not hold a reference to
1955 * the object we can safely grab one here: The final object
1956 * unreferencing and the bound_list are both protected by the
1957 * dev->struct_mutex and so we won't ever be able to observe an
1958 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001959 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001960 INIT_LIST_HEAD(&still_in_list);
1961 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1962 obj = list_first_entry(&dev_priv->mm.unbound_list,
1963 typeof(*obj), global_list);
1964 list_move_tail(&obj->global_list, &still_in_list);
1965
1966 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1967 continue;
1968
1969 drm_gem_object_reference(&obj->base);
1970
1971 if (i915_gem_object_put_pages(obj) == 0)
1972 count += obj->base.size >> PAGE_SHIFT;
1973
1974 drm_gem_object_unreference(&obj->base);
1975 }
1976 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1977
1978 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001979 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001980 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001981
Chris Wilson57094f82013-09-04 10:45:50 +01001982 obj = list_first_entry(&dev_priv->mm.bound_list,
1983 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001984 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001985
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001986 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1987 continue;
1988
Chris Wilson57094f82013-09-04 10:45:50 +01001989 drm_gem_object_reference(&obj->base);
1990
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001991 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1992 if (i915_vma_unbind(vma))
1993 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001994
Chris Wilson57094f82013-09-04 10:45:50 +01001995 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001996 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001997
1998 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001999 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00002000 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002001
2002 return count;
2003}
2004
Chris Wilsond9973b42013-10-04 10:33:00 +01002005static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01002006i915_gem_purge(struct drm_i915_private *dev_priv, long target)
2007{
2008 return __i915_gem_shrink(dev_priv, target, true);
2009}
2010
Chris Wilsond9973b42013-10-04 10:33:00 +01002011static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002012i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2013{
Chris Wilson6c085a72012-08-20 11:40:46 +02002014 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002015 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002016}
2017
Chris Wilson37e680a2012-06-07 15:38:42 +01002018static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002019i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002020{
Chris Wilson6c085a72012-08-20 11:40:46 +02002021 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002022 int page_count, i;
2023 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002024 struct sg_table *st;
2025 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002026 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002027 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002028 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002029 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002030
Chris Wilson6c085a72012-08-20 11:40:46 +02002031 /* Assert that the object is not currently in any GPU domain. As it
2032 * wasn't in the GTT, there shouldn't be any way it could have been in
2033 * a GPU cache
2034 */
2035 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2036 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2037
Chris Wilson9da3da62012-06-01 15:20:22 +01002038 st = kmalloc(sizeof(*st), GFP_KERNEL);
2039 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002040 return -ENOMEM;
2041
Chris Wilson9da3da62012-06-01 15:20:22 +01002042 page_count = obj->base.size / PAGE_SIZE;
2043 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002044 kfree(st);
2045 return -ENOMEM;
2046 }
2047
2048 /* Get the list of pages out of our struct file. They'll be pinned
2049 * at this point until we release them.
2050 *
2051 * Fail silently without starting the shrinker
2052 */
Al Viro496ad9a2013-01-23 17:07:38 -05002053 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002054 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002055 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002056 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002057 sg = st->sgl;
2058 st->nents = 0;
2059 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002060 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2061 if (IS_ERR(page)) {
2062 i915_gem_purge(dev_priv, page_count);
2063 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2064 }
2065 if (IS_ERR(page)) {
2066 /* We've tried hard to allocate the memory by reaping
2067 * our own buffer, now let the real VM do its job and
2068 * go down in flames if truly OOM.
2069 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002070 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002071 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002072 if (IS_ERR(page))
2073 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002074 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002075#ifdef CONFIG_SWIOTLB
2076 if (swiotlb_nr_tbl()) {
2077 st->nents++;
2078 sg_set_page(sg, page, PAGE_SIZE, 0);
2079 sg = sg_next(sg);
2080 continue;
2081 }
2082#endif
Imre Deak90797e62013-02-18 19:28:03 +02002083 if (!i || page_to_pfn(page) != last_pfn + 1) {
2084 if (i)
2085 sg = sg_next(sg);
2086 st->nents++;
2087 sg_set_page(sg, page, PAGE_SIZE, 0);
2088 } else {
2089 sg->length += PAGE_SIZE;
2090 }
2091 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002092
2093 /* Check that the i965g/gm workaround works. */
2094 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002095 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002096#ifdef CONFIG_SWIOTLB
2097 if (!swiotlb_nr_tbl())
2098#endif
2099 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002100 obj->pages = st;
2101
Eric Anholt673a3942008-07-30 12:06:12 -07002102 if (i915_gem_object_needs_bit17_swizzle(obj))
2103 i915_gem_object_do_bit_17_swizzle(obj);
2104
2105 return 0;
2106
2107err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002108 sg_mark_end(sg);
2109 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002110 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002111 sg_free_table(st);
2112 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002113
2114 /* shmemfs first checks if there is enough memory to allocate the page
2115 * and reports ENOSPC should there be insufficient, along with the usual
2116 * ENOMEM for a genuine allocation failure.
2117 *
2118 * We use ENOSPC in our driver to mean that we have run out of aperture
2119 * space and so want to translate the error from shmemfs back to our
2120 * usual understanding of ENOMEM.
2121 */
2122 if (PTR_ERR(page) == -ENOSPC)
2123 return -ENOMEM;
2124 else
2125 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002126}
2127
Chris Wilson37e680a2012-06-07 15:38:42 +01002128/* Ensure that the associated pages are gathered from the backing storage
2129 * and pinned into our object. i915_gem_object_get_pages() may be called
2130 * multiple times before they are released by a single call to
2131 * i915_gem_object_put_pages() - once the pages are no longer referenced
2132 * either as a result of memory pressure (reaping pages under the shrinker)
2133 * or as the object is itself released.
2134 */
2135int
2136i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2137{
2138 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2139 const struct drm_i915_gem_object_ops *ops = obj->ops;
2140 int ret;
2141
Chris Wilson2f745ad2012-09-04 21:02:58 +01002142 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002143 return 0;
2144
Chris Wilson43e28f02013-01-08 10:53:09 +00002145 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002146 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002147 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002148 }
2149
Chris Wilsona5570172012-09-04 21:02:54 +01002150 BUG_ON(obj->pages_pin_count);
2151
Chris Wilson37e680a2012-06-07 15:38:42 +01002152 ret = ops->get_pages(obj);
2153 if (ret)
2154 return ret;
2155
Ben Widawsky35c20a62013-05-31 11:28:48 -07002156 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002157 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002158}
2159
Ben Widawskye2d05a82013-09-24 09:57:58 -07002160static void
Chris Wilson05394f32010-11-08 19:18:58 +00002161i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002162 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002163{
Chris Wilson9d7730912012-11-27 16:22:52 +00002164 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002165
Zou Nan hai852835f2010-05-21 09:08:56 +08002166 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002167 if (obj->ring != ring && obj->last_write_seqno) {
2168 /* Keep the seqno relative to the current ring */
2169 obj->last_write_seqno = seqno;
2170 }
Chris Wilson05394f32010-11-08 19:18:58 +00002171 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002172
2173 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002174 if (!obj->active) {
2175 drm_gem_object_reference(&obj->base);
2176 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002177 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002178
Chris Wilson05394f32010-11-08 19:18:58 +00002179 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002180
Chris Wilson0201f1e2012-07-20 12:41:01 +01002181 obj->last_read_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002182}
2183
Ben Widawskye2d05a82013-09-24 09:57:58 -07002184void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002185 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002186{
2187 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2188 return i915_gem_object_move_to_active(vma->obj, ring);
2189}
2190
Chris Wilsoncaea7472010-11-12 13:53:37 +00002191static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002192i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2193{
Ben Widawskyca191b12013-07-31 17:00:14 -07002194 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002195 struct i915_address_space *vm;
2196 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002197
Chris Wilson65ce3022012-07-20 12:41:02 +01002198 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002199 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002200
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002201 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2202 vma = i915_gem_obj_to_vma(obj, vm);
2203 if (vma && !list_empty(&vma->mm_list))
2204 list_move_tail(&vma->mm_list, &vm->inactive_list);
2205 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002206
Daniel Vetterf99d7062014-06-19 16:01:59 +02002207 intel_fb_obj_flush(obj, true);
2208
Chris Wilson65ce3022012-07-20 12:41:02 +01002209 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002210 obj->ring = NULL;
2211
Chris Wilson65ce3022012-07-20 12:41:02 +01002212 obj->last_read_seqno = 0;
2213 obj->last_write_seqno = 0;
2214 obj->base.write_domain = 0;
2215
2216 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002217
2218 obj->active = 0;
2219 drm_gem_object_unreference(&obj->base);
2220
2221 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002222}
Eric Anholt673a3942008-07-30 12:06:12 -07002223
Chris Wilsonc8725f32014-03-17 12:21:55 +00002224static void
2225i915_gem_object_retire(struct drm_i915_gem_object *obj)
2226{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002227 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002228
2229 if (ring == NULL)
2230 return;
2231
2232 if (i915_seqno_passed(ring->get_seqno(ring, true),
2233 obj->last_read_seqno))
2234 i915_gem_object_move_to_inactive(obj);
2235}
2236
Chris Wilson9d7730912012-11-27 16:22:52 +00002237static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002238i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002239{
Chris Wilson9d7730912012-11-27 16:22:52 +00002240 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002241 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002242 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002243
Chris Wilson107f27a52012-12-10 13:56:17 +02002244 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002245 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002246 ret = intel_ring_idle(ring);
2247 if (ret)
2248 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002249 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002250 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002251
2252 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002253 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002254 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002255
Ben Widawskyebc348b2014-04-29 14:52:28 -07002256 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2257 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 }
2259
2260 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002261}
2262
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002263int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2264{
2265 struct drm_i915_private *dev_priv = dev->dev_private;
2266 int ret;
2267
2268 if (seqno == 0)
2269 return -EINVAL;
2270
2271 /* HWS page needs to be set less than what we
2272 * will inject to ring
2273 */
2274 ret = i915_gem_init_seqno(dev, seqno - 1);
2275 if (ret)
2276 return ret;
2277
2278 /* Carefully set the last_seqno value so that wrap
2279 * detection still works
2280 */
2281 dev_priv->next_seqno = seqno;
2282 dev_priv->last_seqno = seqno - 1;
2283 if (dev_priv->last_seqno == 0)
2284 dev_priv->last_seqno--;
2285
2286 return 0;
2287}
2288
Chris Wilson9d7730912012-11-27 16:22:52 +00002289int
2290i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002291{
Chris Wilson9d7730912012-11-27 16:22:52 +00002292 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002293
Chris Wilson9d7730912012-11-27 16:22:52 +00002294 /* reserve 0 for non-seqno */
2295 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002296 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002297 if (ret)
2298 return ret;
2299
2300 dev_priv->next_seqno = 1;
2301 }
2302
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002303 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002304 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002305}
2306
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002307int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002308 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002309 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002310 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002311{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002312 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002313 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002314 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002315 int ret;
2316
Oscar Mateo1b5d0632014-07-03 16:28:04 +01002317 request_start = intel_ring_get_tail(ring->buffer);
Daniel Vettercc889e02012-06-13 20:45:19 +02002318 /*
2319 * Emit any outstanding flushes - execbuf can fail to emit the flush
2320 * after having emitted the batchbuffer command. Hence we need to fix
2321 * things up similar to emitting the lazy request. The difference here
2322 * is that the flush _must_ happen before the next request, no matter
2323 * what.
2324 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002325 ret = intel_ring_flush_all_caches(ring);
2326 if (ret)
2327 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002328
Chris Wilson3c0e2342013-09-04 10:45:52 +01002329 request = ring->preallocated_lazy_request;
2330 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002331 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002332
Chris Wilsona71d8d92012-02-15 11:25:36 +00002333 /* Record the position of the start of the request so that
2334 * should we detect the updated seqno part-way through the
2335 * GPU processing the request, we never over-estimate the
2336 * position of the head.
2337 */
Oscar Mateo1b5d0632014-07-03 16:28:04 +01002338 request_ring_position = intel_ring_get_tail(ring->buffer);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002339
Chris Wilson9d7730912012-11-27 16:22:52 +00002340 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002341 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002342 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002343
Chris Wilson9d7730912012-11-27 16:22:52 +00002344 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002345 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002346 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002347 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002348
2349 /* Whilst this request exists, batch_obj will be on the
2350 * active_list, and so will hold the active reference. Only when this
2351 * request is retired will the the batch_obj be moved onto the
2352 * inactive_list and lose its active reference. Hence we do not need
2353 * to explicitly hold another reference here.
2354 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002355 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002356
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002357 /* Hold a reference to the current context so that we can inspect
2358 * it later in case a hangcheck error event fires.
2359 */
2360 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002361 if (request->ctx)
2362 i915_gem_context_reference(request->ctx);
2363
Eric Anholt673a3942008-07-30 12:06:12 -07002364 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002365 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002366 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002367
Chris Wilsondb53a302011-02-03 11:57:46 +00002368 if (file) {
2369 struct drm_i915_file_private *file_priv = file->driver_priv;
2370
Chris Wilson1c255952010-09-26 11:03:27 +01002371 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002372 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002373 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002374 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002375 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002376 }
Eric Anholt673a3942008-07-30 12:06:12 -07002377
Chris Wilson9d7730912012-11-27 16:22:52 +00002378 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002379 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002380 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002381
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002382 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002383 i915_queue_hangcheck(ring->dev);
2384
Chris Wilsonf62a0072014-02-21 17:55:39 +00002385 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2386 queue_delayed_work(dev_priv->wq,
2387 &dev_priv->mm.retire_work,
2388 round_jiffies_up_relative(HZ));
2389 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002390 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002391
Chris Wilsonacb868d2012-09-26 13:47:30 +01002392 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002393 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002394 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002395}
2396
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002397static inline void
2398i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002399{
Chris Wilson1c255952010-09-26 11:03:27 +01002400 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002401
Chris Wilson1c255952010-09-26 11:03:27 +01002402 if (!file_priv)
2403 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002404
Chris Wilson1c255952010-09-26 11:03:27 +01002405 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002406 list_del(&request->client_list);
2407 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002408 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002409}
2410
Mika Kuoppala939fd762014-01-30 19:04:44 +02002411static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002412 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002413{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002414 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002415
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002416 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2417
2418 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002419 return true;
2420
2421 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002422 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002423 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002424 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002425 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2426 if (i915_stop_ring_allow_warn(dev_priv))
2427 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002428 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002429 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002430 }
2431
2432 return false;
2433}
2434
Mika Kuoppala939fd762014-01-30 19:04:44 +02002435static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002436 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002437 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002438{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002439 struct i915_ctx_hang_stats *hs;
2440
2441 if (WARN_ON(!ctx))
2442 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002443
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002444 hs = &ctx->hang_stats;
2445
2446 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002447 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002448 hs->batch_active++;
2449 hs->guilty_ts = get_seconds();
2450 } else {
2451 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002452 }
2453}
2454
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002455static void i915_gem_free_request(struct drm_i915_gem_request *request)
2456{
2457 list_del(&request->list);
2458 i915_gem_request_remove_from_client(request);
2459
2460 if (request->ctx)
2461 i915_gem_context_unreference(request->ctx);
2462
2463 kfree(request);
2464}
2465
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002466struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002467i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002468{
Chris Wilson4db080f2013-12-04 11:37:09 +00002469 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002470 u32 completed_seqno;
2471
2472 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002473
Chris Wilson4db080f2013-12-04 11:37:09 +00002474 list_for_each_entry(request, &ring->request_list, list) {
2475 if (i915_seqno_passed(completed_seqno, request->seqno))
2476 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002477
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002478 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002479 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002480
2481 return NULL;
2482}
2483
2484static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002485 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002486{
2487 struct drm_i915_gem_request *request;
2488 bool ring_hung;
2489
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002490 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002491
2492 if (request == NULL)
2493 return;
2494
2495 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2496
Mika Kuoppala939fd762014-01-30 19:04:44 +02002497 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002498
2499 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002500 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002501}
2502
2503static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002504 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002505{
Chris Wilsondfaae392010-09-22 10:31:52 +01002506 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002507 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002508
Chris Wilson05394f32010-11-08 19:18:58 +00002509 obj = list_first_entry(&ring->active_list,
2510 struct drm_i915_gem_object,
2511 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002512
Chris Wilson05394f32010-11-08 19:18:58 +00002513 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002514 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002515
2516 /*
2517 * We must free the requests after all the corresponding objects have
2518 * been moved off active lists. Which is the same order as the normal
2519 * retire_requests function does. This is important if object hold
2520 * implicit references on things like e.g. ppgtt address spaces through
2521 * the request.
2522 */
2523 while (!list_empty(&ring->request_list)) {
2524 struct drm_i915_gem_request *request;
2525
2526 request = list_first_entry(&ring->request_list,
2527 struct drm_i915_gem_request,
2528 list);
2529
2530 i915_gem_free_request(request);
2531 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002532
2533 /* These may not have been flush before the reset, do so now */
2534 kfree(ring->preallocated_lazy_request);
2535 ring->preallocated_lazy_request = NULL;
2536 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002537}
2538
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002539void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002540{
2541 struct drm_i915_private *dev_priv = dev->dev_private;
2542 int i;
2543
Daniel Vetter4b9de732011-10-09 21:52:02 +02002544 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002545 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002546
Daniel Vetter94a335d2013-07-17 14:51:28 +02002547 /*
2548 * Commit delayed tiling changes if we have an object still
2549 * attached to the fence, otherwise just clear the fence.
2550 */
2551 if (reg->obj) {
2552 i915_gem_object_update_fence(reg->obj, reg,
2553 reg->obj->tiling_mode);
2554 } else {
2555 i915_gem_write_fence(dev, i, NULL);
2556 }
Chris Wilson312817a2010-11-22 11:50:11 +00002557 }
2558}
2559
Chris Wilson069efc12010-09-30 16:53:18 +01002560void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002561{
Chris Wilsondfaae392010-09-22 10:31:52 +01002562 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002563 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002564 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002565
Chris Wilson4db080f2013-12-04 11:37:09 +00002566 /*
2567 * Before we free the objects from the requests, we need to inspect
2568 * them for finding the guilty party. As the requests only borrow
2569 * their reference to the objects, the inspection must be done first.
2570 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002571 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002572 i915_gem_reset_ring_status(dev_priv, ring);
2573
2574 for_each_ring(ring, dev_priv, i)
2575 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002576
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002577 i915_gem_context_reset(dev);
2578
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002579 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002580}
2581
2582/**
2583 * This function clears the request list as sequence numbers are passed.
2584 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002585void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002586i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002587{
Eric Anholt673a3942008-07-30 12:06:12 -07002588 uint32_t seqno;
2589
Chris Wilsondb53a302011-02-03 11:57:46 +00002590 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002591 return;
2592
Chris Wilsondb53a302011-02-03 11:57:46 +00002593 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002594
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002595 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002596
Chris Wilsone9103032014-01-07 11:45:14 +00002597 /* Move any buffers on the active list that are no longer referenced
2598 * by the ringbuffer to the flushing/inactive lists as appropriate,
2599 * before we free the context associated with the requests.
2600 */
2601 while (!list_empty(&ring->active_list)) {
2602 struct drm_i915_gem_object *obj;
2603
2604 obj = list_first_entry(&ring->active_list,
2605 struct drm_i915_gem_object,
2606 ring_list);
2607
2608 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2609 break;
2610
2611 i915_gem_object_move_to_inactive(obj);
2612 }
2613
2614
Zou Nan hai852835f2010-05-21 09:08:56 +08002615 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002616 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002617
Zou Nan hai852835f2010-05-21 09:08:56 +08002618 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002619 struct drm_i915_gem_request,
2620 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002621
Chris Wilsondfaae392010-09-22 10:31:52 +01002622 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002623 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002624
Chris Wilsondb53a302011-02-03 11:57:46 +00002625 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002626 /* We know the GPU must have read the request to have
2627 * sent us the seqno + interrupt, so use the position
2628 * of tail of the request to update the last known position
2629 * of the GPU head.
2630 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002631 ring->buffer->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002632
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002633 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002634 }
2635
Chris Wilsondb53a302011-02-03 11:57:46 +00002636 if (unlikely(ring->trace_irq_seqno &&
2637 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002638 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002639 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002640 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002641
Chris Wilsondb53a302011-02-03 11:57:46 +00002642 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002643}
2644
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002645bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002646i915_gem_retire_requests(struct drm_device *dev)
2647{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002648 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002649 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002650 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002651 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002652
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002653 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002654 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002655 idle &= list_empty(&ring->request_list);
2656 }
2657
2658 if (idle)
2659 mod_delayed_work(dev_priv->wq,
2660 &dev_priv->mm.idle_work,
2661 msecs_to_jiffies(100));
2662
2663 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002664}
2665
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002666static void
Eric Anholt673a3942008-07-30 12:06:12 -07002667i915_gem_retire_work_handler(struct work_struct *work)
2668{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002669 struct drm_i915_private *dev_priv =
2670 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2671 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002672 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002673
Chris Wilson891b48c2010-09-29 12:26:37 +01002674 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002675 idle = false;
2676 if (mutex_trylock(&dev->struct_mutex)) {
2677 idle = i915_gem_retire_requests(dev);
2678 mutex_unlock(&dev->struct_mutex);
2679 }
2680 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002681 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2682 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002683}
Chris Wilson891b48c2010-09-29 12:26:37 +01002684
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002685static void
2686i915_gem_idle_work_handler(struct work_struct *work)
2687{
2688 struct drm_i915_private *dev_priv =
2689 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002690
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002691 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002692}
2693
Ben Widawsky5816d642012-04-11 11:18:19 -07002694/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002695 * Ensures that an object will eventually get non-busy by flushing any required
2696 * write domains, emitting any outstanding lazy request and retiring and
2697 * completed requests.
2698 */
2699static int
2700i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2701{
2702 int ret;
2703
2704 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002705 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002706 if (ret)
2707 return ret;
2708
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002709 i915_gem_retire_requests_ring(obj->ring);
2710 }
2711
2712 return 0;
2713}
2714
2715/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002716 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2717 * @DRM_IOCTL_ARGS: standard ioctl arguments
2718 *
2719 * Returns 0 if successful, else an error is returned with the remaining time in
2720 * the timeout parameter.
2721 * -ETIME: object is still busy after timeout
2722 * -ERESTARTSYS: signal interrupted the wait
2723 * -ENONENT: object doesn't exist
2724 * Also possible, but rare:
2725 * -EAGAIN: GPU wedged
2726 * -ENOMEM: damn
2727 * -ENODEV: Internal IRQ fail
2728 * -E?: The add request failed
2729 *
2730 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2731 * non-zero timeout parameter the wait ioctl will wait for the given number of
2732 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2733 * without holding struct_mutex the object may become re-busied before this
2734 * function completes. A similar but shorter * race condition exists in the busy
2735 * ioctl
2736 */
2737int
2738i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2739{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002740 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002741 struct drm_i915_gem_wait *args = data;
2742 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002743 struct intel_engine_cs *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002744 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002745 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002746 u32 seqno = 0;
2747 int ret = 0;
2748
Ben Widawskyeac1f142012-06-05 15:24:24 -07002749 if (args->timeout_ns >= 0) {
2750 timeout_stack = ns_to_timespec(args->timeout_ns);
2751 timeout = &timeout_stack;
2752 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002753
2754 ret = i915_mutex_lock_interruptible(dev);
2755 if (ret)
2756 return ret;
2757
2758 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2759 if (&obj->base == NULL) {
2760 mutex_unlock(&dev->struct_mutex);
2761 return -ENOENT;
2762 }
2763
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002764 /* Need to make sure the object gets inactive eventually. */
2765 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002766 if (ret)
2767 goto out;
2768
2769 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002770 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002771 ring = obj->ring;
2772 }
2773
2774 if (seqno == 0)
2775 goto out;
2776
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002777 /* Do this after OLR check to make sure we make forward progress polling
2778 * on this IOCTL with a 0 timeout (like busy ioctl)
2779 */
2780 if (!args->timeout_ns) {
2781 ret = -ETIME;
2782 goto out;
2783 }
2784
2785 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002786 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002787 mutex_unlock(&dev->struct_mutex);
2788
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002789 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002790 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002791 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002792 return ret;
2793
2794out:
2795 drm_gem_object_unreference(&obj->base);
2796 mutex_unlock(&dev->struct_mutex);
2797 return ret;
2798}
2799
2800/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002801 * i915_gem_object_sync - sync an object to a ring.
2802 *
2803 * @obj: object which may be in use on another ring.
2804 * @to: ring we wish to use the object on. May be NULL.
2805 *
2806 * This code is meant to abstract object synchronization with the GPU.
2807 * Calling with NULL implies synchronizing the object with the CPU
2808 * rather than a particular GPU ring.
2809 *
2810 * Returns 0 if successful, else propagates up the lower layer error.
2811 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002812int
2813i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002814 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002815{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002816 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002817 u32 seqno;
2818 int ret, idx;
2819
2820 if (from == NULL || to == from)
2821 return 0;
2822
Ben Widawsky5816d642012-04-11 11:18:19 -07002823 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002824 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002825
2826 idx = intel_ring_sync_index(from, to);
2827
Chris Wilson0201f1e2012-07-20 12:41:01 +01002828 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002829 /* Optimization: Avoid semaphore sync when we are sure we already
2830 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002831 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002832 return 0;
2833
Ben Widawskyb4aca012012-04-25 20:50:12 -07002834 ret = i915_gem_check_olr(obj->ring, seqno);
2835 if (ret)
2836 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002837
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002838 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002839 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002840 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002841 /* We use last_read_seqno because sync_to()
2842 * might have just caused seqno wrap under
2843 * the radar.
2844 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002845 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002846
Ben Widawskye3a5a222012-04-11 11:18:20 -07002847 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002848}
2849
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002850static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2851{
2852 u32 old_write_domain, old_read_domains;
2853
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002854 /* Force a pagefault for domain tracking on next user access */
2855 i915_gem_release_mmap(obj);
2856
Keith Packardb97c3d92011-06-24 21:02:59 -07002857 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2858 return;
2859
Chris Wilson97c809fd2012-10-09 19:24:38 +01002860 /* Wait for any direct GTT access to complete */
2861 mb();
2862
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002863 old_read_domains = obj->base.read_domains;
2864 old_write_domain = obj->base.write_domain;
2865
2866 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2867 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2868
2869 trace_i915_gem_object_change_domain(obj,
2870 old_read_domains,
2871 old_write_domain);
2872}
2873
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002874int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002875{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002876 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002877 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002878 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002879
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002880 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002881 return 0;
2882
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002883 if (!drm_mm_node_allocated(&vma->node)) {
2884 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002885 return 0;
2886 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002887
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002888 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002889 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002890
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002891 BUG_ON(obj->pages == NULL);
2892
Chris Wilsona8198ee2011-04-13 22:04:09 +01002893 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002894 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002895 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002896 /* Continue on if we fail due to EIO, the GPU is hung so we
2897 * should be safe and we need to cleanup or else we might
2898 * cause memory corruption through use-after-free.
2899 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002900
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002901 if (i915_is_ggtt(vma->vm)) {
2902 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002903
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002904 /* release the fence reg _after_ flushing */
2905 ret = i915_gem_object_put_fence(obj);
2906 if (ret)
2907 return ret;
2908 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002909
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002910 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002911
Ben Widawsky6f65e292013-12-06 14:10:56 -08002912 vma->unbind_vma(vma);
2913
Chris Wilson64bf9302014-02-25 14:23:28 +00002914 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002915 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02002916 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002917
Ben Widawsky2f633152013-07-17 12:19:03 -07002918 drm_mm_remove_node(&vma->node);
2919 i915_gem_vma_destroy(vma);
2920
2921 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002922 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002923 if (list_empty(&obj->vma_list)) {
2924 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002925 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002926 }
Eric Anholt673a3942008-07-30 12:06:12 -07002927
Chris Wilson70903c32013-12-04 09:59:09 +00002928 /* And finally now the object is completely decoupled from this vma,
2929 * we can drop its hold on the backing storage and allow it to be
2930 * reaped by the shrinker.
2931 */
2932 i915_gem_object_unpin_pages(obj);
2933
Chris Wilson88241782011-01-07 17:09:48 +00002934 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002935}
2936
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002937int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002938{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002939 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002940 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002941 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002942
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002943 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002944 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002945 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002946 if (ret)
2947 return ret;
2948
Chris Wilson3e960502012-11-27 16:22:54 +00002949 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002950 if (ret)
2951 return ret;
2952 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002953
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002954 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002955}
2956
Chris Wilson9ce079e2012-04-17 15:31:30 +01002957static void i965_write_fence_reg(struct drm_device *dev, int reg,
2958 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002959{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002960 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002961 int fence_reg;
2962 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002963
Imre Deak56c844e2013-01-07 21:47:34 +02002964 if (INTEL_INFO(dev)->gen >= 6) {
2965 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2966 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2967 } else {
2968 fence_reg = FENCE_REG_965_0;
2969 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2970 }
2971
Chris Wilsond18b9612013-07-10 13:36:23 +01002972 fence_reg += reg * 8;
2973
2974 /* To w/a incoherency with non-atomic 64-bit register updates,
2975 * we split the 64-bit update into two 32-bit writes. In order
2976 * for a partial fence not to be evaluated between writes, we
2977 * precede the update with write to turn off the fence register,
2978 * and only enable the fence as the last step.
2979 *
2980 * For extra levels of paranoia, we make sure each step lands
2981 * before applying the next step.
2982 */
2983 I915_WRITE(fence_reg, 0);
2984 POSTING_READ(fence_reg);
2985
Chris Wilson9ce079e2012-04-17 15:31:30 +01002986 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002987 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002988 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002989
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002990 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002991 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002992 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002993 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002994 if (obj->tiling_mode == I915_TILING_Y)
2995 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2996 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002997
Chris Wilsond18b9612013-07-10 13:36:23 +01002998 I915_WRITE(fence_reg + 4, val >> 32);
2999 POSTING_READ(fence_reg + 4);
3000
3001 I915_WRITE(fence_reg + 0, val);
3002 POSTING_READ(fence_reg);
3003 } else {
3004 I915_WRITE(fence_reg + 4, 0);
3005 POSTING_READ(fence_reg + 4);
3006 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003007}
3008
Chris Wilson9ce079e2012-04-17 15:31:30 +01003009static void i915_write_fence_reg(struct drm_device *dev, int reg,
3010 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003011{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003012 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003013 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003014
Chris Wilson9ce079e2012-04-17 15:31:30 +01003015 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003016 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003017 int pitch_val;
3018 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003019
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003020 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003021 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003022 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3023 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3024 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003025
3026 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3027 tile_width = 128;
3028 else
3029 tile_width = 512;
3030
3031 /* Note: pitch better be a power of two tile widths */
3032 pitch_val = obj->stride / tile_width;
3033 pitch_val = ffs(pitch_val) - 1;
3034
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003035 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003036 if (obj->tiling_mode == I915_TILING_Y)
3037 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3038 val |= I915_FENCE_SIZE_BITS(size);
3039 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3040 val |= I830_FENCE_REG_VALID;
3041 } else
3042 val = 0;
3043
3044 if (reg < 8)
3045 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003046 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003047 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003048
Chris Wilson9ce079e2012-04-17 15:31:30 +01003049 I915_WRITE(reg, val);
3050 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003051}
3052
Chris Wilson9ce079e2012-04-17 15:31:30 +01003053static void i830_write_fence_reg(struct drm_device *dev, int reg,
3054 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003055{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003056 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003057 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003058
Chris Wilson9ce079e2012-04-17 15:31:30 +01003059 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003060 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003061 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003062
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003063 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003064 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003065 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3066 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3067 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003068
Chris Wilson9ce079e2012-04-17 15:31:30 +01003069 pitch_val = obj->stride / 128;
3070 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003071
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003072 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003073 if (obj->tiling_mode == I915_TILING_Y)
3074 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3075 val |= I830_FENCE_SIZE_BITS(size);
3076 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3077 val |= I830_FENCE_REG_VALID;
3078 } else
3079 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003080
Chris Wilson9ce079e2012-04-17 15:31:30 +01003081 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3082 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3083}
3084
Chris Wilsond0a57782012-10-09 19:24:37 +01003085inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3086{
3087 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3088}
3089
Chris Wilson9ce079e2012-04-17 15:31:30 +01003090static void i915_gem_write_fence(struct drm_device *dev, int reg,
3091 struct drm_i915_gem_object *obj)
3092{
Chris Wilsond0a57782012-10-09 19:24:37 +01003093 struct drm_i915_private *dev_priv = dev->dev_private;
3094
3095 /* Ensure that all CPU reads are completed before installing a fence
3096 * and all writes before removing the fence.
3097 */
3098 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3099 mb();
3100
Daniel Vetter94a335d2013-07-17 14:51:28 +02003101 WARN(obj && (!obj->stride || !obj->tiling_mode),
3102 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3103 obj->stride, obj->tiling_mode);
3104
Chris Wilson9ce079e2012-04-17 15:31:30 +01003105 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003106 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003107 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003108 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003109 case 5:
3110 case 4: i965_write_fence_reg(dev, reg, obj); break;
3111 case 3: i915_write_fence_reg(dev, reg, obj); break;
3112 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003113 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003114 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003115
3116 /* And similarly be paranoid that no direct access to this region
3117 * is reordered to before the fence is installed.
3118 */
3119 if (i915_gem_object_needs_mb(obj))
3120 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003121}
3122
Chris Wilson61050802012-04-17 15:31:31 +01003123static inline int fence_number(struct drm_i915_private *dev_priv,
3124 struct drm_i915_fence_reg *fence)
3125{
3126 return fence - dev_priv->fence_regs;
3127}
3128
3129static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3130 struct drm_i915_fence_reg *fence,
3131 bool enable)
3132{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003133 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003134 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003135
Chris Wilson46a0b632013-07-10 13:36:24 +01003136 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003137
3138 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003139 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003140 fence->obj = obj;
3141 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3142 } else {
3143 obj->fence_reg = I915_FENCE_REG_NONE;
3144 fence->obj = NULL;
3145 list_del_init(&fence->lru_list);
3146 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003147 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003148}
3149
Chris Wilsond9e86c02010-11-10 16:40:20 +00003150static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003151i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003152{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003153 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003154 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003155 if (ret)
3156 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003157
3158 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003159 }
3160
3161 return 0;
3162}
3163
3164int
3165i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3166{
Chris Wilson61050802012-04-17 15:31:31 +01003167 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003168 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003169 int ret;
3170
Chris Wilsond0a57782012-10-09 19:24:37 +01003171 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003172 if (ret)
3173 return ret;
3174
Chris Wilson61050802012-04-17 15:31:31 +01003175 if (obj->fence_reg == I915_FENCE_REG_NONE)
3176 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003177
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003178 fence = &dev_priv->fence_regs[obj->fence_reg];
3179
Daniel Vetteraff10b302014-02-14 14:06:05 +01003180 if (WARN_ON(fence->pin_count))
3181 return -EBUSY;
3182
Chris Wilson61050802012-04-17 15:31:31 +01003183 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003184 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003185
3186 return 0;
3187}
3188
3189static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003190i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003191{
Daniel Vetterae3db242010-02-19 11:51:58 +01003192 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003193 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003194 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003195
3196 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003197 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003198 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3199 reg = &dev_priv->fence_regs[i];
3200 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003201 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003202
Chris Wilson1690e1e2011-12-14 13:57:08 +01003203 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003204 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003205 }
3206
Chris Wilsond9e86c02010-11-10 16:40:20 +00003207 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003208 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003209
3210 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003211 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003212 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003213 continue;
3214
Chris Wilson8fe301a2012-04-17 15:31:28 +01003215 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003216 }
3217
Chris Wilson5dce5b932014-01-20 10:17:36 +00003218deadlock:
3219 /* Wait for completion of pending flips which consume fences */
3220 if (intel_has_pending_fb_unpin(dev))
3221 return ERR_PTR(-EAGAIN);
3222
3223 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003224}
3225
Jesse Barnesde151cf2008-11-12 10:03:55 -08003226/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003227 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003228 * @obj: object to map through a fence reg
3229 *
3230 * When mapping objects through the GTT, userspace wants to be able to write
3231 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003232 * This function walks the fence regs looking for a free one for @obj,
3233 * stealing one if it can't find any.
3234 *
3235 * It then sets up the reg based on the object's properties: address, pitch
3236 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003237 *
3238 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003239 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003240int
Chris Wilson06d98132012-04-17 15:31:24 +01003241i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003242{
Chris Wilson05394f32010-11-08 19:18:58 +00003243 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003244 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003245 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003246 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003247 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003248
Chris Wilson14415742012-04-17 15:31:33 +01003249 /* Have we updated the tiling parameters upon the object and so
3250 * will need to serialise the write to the associated fence register?
3251 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003252 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003253 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003254 if (ret)
3255 return ret;
3256 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003257
Chris Wilsond9e86c02010-11-10 16:40:20 +00003258 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003259 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3260 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003261 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003262 list_move_tail(&reg->lru_list,
3263 &dev_priv->mm.fence_list);
3264 return 0;
3265 }
3266 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003267 if (WARN_ON(!obj->map_and_fenceable))
3268 return -EINVAL;
3269
Chris Wilson14415742012-04-17 15:31:33 +01003270 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003271 if (IS_ERR(reg))
3272 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003273
Chris Wilson14415742012-04-17 15:31:33 +01003274 if (reg->obj) {
3275 struct drm_i915_gem_object *old = reg->obj;
3276
Chris Wilsond0a57782012-10-09 19:24:37 +01003277 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003278 if (ret)
3279 return ret;
3280
Chris Wilson14415742012-04-17 15:31:33 +01003281 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003282 }
Chris Wilson14415742012-04-17 15:31:33 +01003283 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003284 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003285
Chris Wilson14415742012-04-17 15:31:33 +01003286 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003287
Chris Wilson9ce079e2012-04-17 15:31:30 +01003288 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003289}
3290
Chris Wilson42d6ab42012-07-26 11:49:32 +01003291static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3292 struct drm_mm_node *gtt_space,
3293 unsigned long cache_level)
3294{
3295 struct drm_mm_node *other;
3296
3297 /* On non-LLC machines we have to be careful when putting differing
3298 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003299 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003300 */
3301 if (HAS_LLC(dev))
3302 return true;
3303
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003304 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003305 return true;
3306
3307 if (list_empty(&gtt_space->node_list))
3308 return true;
3309
3310 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3311 if (other->allocated && !other->hole_follows && other->color != cache_level)
3312 return false;
3313
3314 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3315 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3316 return false;
3317
3318 return true;
3319}
3320
3321static void i915_gem_verify_gtt(struct drm_device *dev)
3322{
3323#if WATCH_GTT
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 struct drm_i915_gem_object *obj;
3326 int err = 0;
3327
Ben Widawsky35c20a62013-05-31 11:28:48 -07003328 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003329 if (obj->gtt_space == NULL) {
3330 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3331 err++;
3332 continue;
3333 }
3334
3335 if (obj->cache_level != obj->gtt_space->color) {
3336 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003337 i915_gem_obj_ggtt_offset(obj),
3338 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003339 obj->cache_level,
3340 obj->gtt_space->color);
3341 err++;
3342 continue;
3343 }
3344
3345 if (!i915_gem_valid_gtt_space(dev,
3346 obj->gtt_space,
3347 obj->cache_level)) {
3348 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003349 i915_gem_obj_ggtt_offset(obj),
3350 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003351 obj->cache_level);
3352 err++;
3353 continue;
3354 }
3355 }
3356
3357 WARN_ON(err);
3358#endif
3359}
3360
Jesse Barnesde151cf2008-11-12 10:03:55 -08003361/**
Eric Anholt673a3942008-07-30 12:06:12 -07003362 * Finds free space in the GTT aperture and binds the object there.
3363 */
Daniel Vetter262de142014-02-14 14:01:20 +01003364static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003365i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3366 struct i915_address_space *vm,
3367 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003368 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003369{
Chris Wilson05394f32010-11-08 19:18:58 +00003370 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003371 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003372 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003373 unsigned long start =
3374 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3375 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003376 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003377 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003378 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003379
Chris Wilsone28f8712011-07-18 13:11:49 -07003380 fence_size = i915_gem_get_gtt_size(dev,
3381 obj->base.size,
3382 obj->tiling_mode);
3383 fence_alignment = i915_gem_get_gtt_alignment(dev,
3384 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003385 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003386 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003387 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003388 obj->base.size,
3389 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003390
Eric Anholt673a3942008-07-30 12:06:12 -07003391 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003392 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003393 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003394 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003395 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003396 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003397 }
3398
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003399 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003400
Chris Wilson654fc602010-05-27 13:18:21 +01003401 /* If the object is bigger than the entire aperture, reject it early
3402 * before evicting everything in a vain attempt to find space.
3403 */
Chris Wilsond23db882014-05-23 08:48:08 +02003404 if (obj->base.size > end) {
3405 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003406 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003407 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003408 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003409 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003410 }
3411
Chris Wilson37e680a2012-06-07 15:38:42 +01003412 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003413 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003414 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003415
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003416 i915_gem_object_pin_pages(obj);
3417
Ben Widawskyaccfef22013-08-14 11:38:35 +02003418 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003419 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003420 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003421
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003422search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003423 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003424 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003425 obj->cache_level,
3426 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003427 DRM_MM_SEARCH_DEFAULT,
3428 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003429 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003430 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003431 obj->cache_level,
3432 start, end,
3433 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003434 if (ret == 0)
3435 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003436
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003437 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003438 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003439 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003440 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003441 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003442 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003443 }
3444
Daniel Vetter74163902012-02-15 23:50:21 +01003445 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003446 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003447 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003448
Ben Widawsky35c20a62013-05-31 11:28:48 -07003449 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003450 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003451
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003452 if (i915_is_ggtt(vm)) {
3453 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003454
Daniel Vetter49987092013-08-14 10:21:23 +02003455 fenceable = (vma->node.size == fence_size &&
3456 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003457
Daniel Vetter49987092013-08-14 10:21:23 +02003458 mappable = (vma->node.start + obj->base.size <=
3459 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003460
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003461 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003462 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003463
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003464 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003465
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003466 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003467 vma->bind_vma(vma, obj->cache_level,
3468 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3469
Chris Wilson42d6ab42012-07-26 11:49:32 +01003470 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003471 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003472
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003473err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003474 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003475err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003476 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003477 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003478err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003479 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003480 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003481}
3482
Chris Wilson000433b2013-08-08 14:41:09 +01003483bool
Chris Wilson2c225692013-08-09 12:26:45 +01003484i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3485 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003486{
Eric Anholt673a3942008-07-30 12:06:12 -07003487 /* If we don't have a page list set up, then we're not pinned
3488 * to GPU, and we can ignore the cache flush because it'll happen
3489 * again at bind time.
3490 */
Chris Wilson05394f32010-11-08 19:18:58 +00003491 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003492 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003493
Imre Deak769ce462013-02-13 21:56:05 +02003494 /*
3495 * Stolen memory is always coherent with the GPU as it is explicitly
3496 * marked as wc by the system, or the system is cache-coherent.
3497 */
3498 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003499 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003500
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003501 /* If the GPU is snooping the contents of the CPU cache,
3502 * we do not need to manually clear the CPU cache lines. However,
3503 * the caches are only snooped when the render cache is
3504 * flushed/invalidated. As we always have to emit invalidations
3505 * and flushes when moving into and out of the RENDER domain, correct
3506 * snooping behaviour occurs naturally as the result of our domain
3507 * tracking.
3508 */
Chris Wilson2c225692013-08-09 12:26:45 +01003509 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003510 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003511
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003512 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003513 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003514
3515 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003516}
3517
3518/** Flushes the GTT write domain for the object if it's dirty. */
3519static void
Chris Wilson05394f32010-11-08 19:18:58 +00003520i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003521{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003522 uint32_t old_write_domain;
3523
Chris Wilson05394f32010-11-08 19:18:58 +00003524 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003525 return;
3526
Chris Wilson63256ec2011-01-04 18:42:07 +00003527 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003528 * to it immediately go to main memory as far as we know, so there's
3529 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003530 *
3531 * However, we do have to enforce the order so that all writes through
3532 * the GTT land before any writes to the device, such as updates to
3533 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003534 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003535 wmb();
3536
Chris Wilson05394f32010-11-08 19:18:58 +00003537 old_write_domain = obj->base.write_domain;
3538 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003539
Daniel Vetterf99d7062014-06-19 16:01:59 +02003540 intel_fb_obj_flush(obj, false);
3541
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003542 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003543 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003544 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003545}
3546
3547/** Flushes the CPU write domain for the object if it's dirty. */
3548static void
Chris Wilson2c225692013-08-09 12:26:45 +01003549i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3550 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003551{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003552 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003553
Chris Wilson05394f32010-11-08 19:18:58 +00003554 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 return;
3556
Chris Wilson000433b2013-08-08 14:41:09 +01003557 if (i915_gem_clflush_object(obj, force))
3558 i915_gem_chipset_flush(obj->base.dev);
3559
Chris Wilson05394f32010-11-08 19:18:58 +00003560 old_write_domain = obj->base.write_domain;
3561 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003562
Daniel Vetterf99d7062014-06-19 16:01:59 +02003563 intel_fb_obj_flush(obj, false);
3564
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003565 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003566 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003567 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003568}
3569
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003570/**
3571 * Moves a single object to the GTT read, and possibly write domain.
3572 *
3573 * This function returns when the move is complete, including waiting on
3574 * flushes to occur.
3575 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003576int
Chris Wilson20217462010-11-23 15:26:33 +00003577i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003578{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003579 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003580 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003581 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003582 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003583
Eric Anholt02354392008-11-26 13:58:13 -08003584 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003585 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003586 return -EINVAL;
3587
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003588 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3589 return 0;
3590
Chris Wilson0201f1e2012-07-20 12:41:01 +01003591 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003592 if (ret)
3593 return ret;
3594
Chris Wilsonc8725f32014-03-17 12:21:55 +00003595 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003596 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003597
Chris Wilsond0a57782012-10-09 19:24:37 +01003598 /* Serialise direct access to this object with the barriers for
3599 * coherent writes from the GPU, by effectively invalidating the
3600 * GTT domain upon first access.
3601 */
3602 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3603 mb();
3604
Chris Wilson05394f32010-11-08 19:18:58 +00003605 old_write_domain = obj->base.write_domain;
3606 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003607
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003608 /* It should now be out of any other write domains, and we can update
3609 * the domain values for our changes.
3610 */
Chris Wilson05394f32010-11-08 19:18:58 +00003611 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3612 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003613 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003614 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3615 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3616 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003617 }
3618
Daniel Vetterf99d7062014-06-19 16:01:59 +02003619 if (write)
3620 intel_fb_obj_invalidate(obj, NULL);
3621
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003622 trace_i915_gem_object_change_domain(obj,
3623 old_read_domains,
3624 old_write_domain);
3625
Chris Wilson8325a092012-04-24 15:52:35 +01003626 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003627 if (i915_gem_object_is_inactive(obj))
3628 list_move_tail(&vma->mm_list,
3629 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003630
Eric Anholte47c68e2008-11-14 13:35:19 -08003631 return 0;
3632}
3633
Chris Wilsone4ffd172011-04-04 09:44:39 +01003634int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3635 enum i915_cache_level cache_level)
3636{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003637 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003638 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003639 int ret;
3640
3641 if (obj->cache_level == cache_level)
3642 return 0;
3643
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003644 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003645 DRM_DEBUG("can not change the cache level of pinned objects\n");
3646 return -EBUSY;
3647 }
3648
Chris Wilsondf6f7832014-03-21 07:40:56 +00003649 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003650 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003651 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003652 if (ret)
3653 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003654 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003655 }
3656
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003657 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003658 ret = i915_gem_object_finish_gpu(obj);
3659 if (ret)
3660 return ret;
3661
3662 i915_gem_object_finish_gtt(obj);
3663
3664 /* Before SandyBridge, you could not use tiling or fence
3665 * registers with snooped memory, so relinquish any fences
3666 * currently pointing to our region in the aperture.
3667 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003668 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003669 ret = i915_gem_object_put_fence(obj);
3670 if (ret)
3671 return ret;
3672 }
3673
Ben Widawsky6f65e292013-12-06 14:10:56 -08003674 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003675 if (drm_mm_node_allocated(&vma->node))
3676 vma->bind_vma(vma, cache_level,
3677 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003678 }
3679
Chris Wilson2c225692013-08-09 12:26:45 +01003680 list_for_each_entry(vma, &obj->vma_list, vma_link)
3681 vma->node.color = cache_level;
3682 obj->cache_level = cache_level;
3683
3684 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003685 u32 old_read_domains, old_write_domain;
3686
3687 /* If we're coming from LLC cached, then we haven't
3688 * actually been tracking whether the data is in the
3689 * CPU cache or not, since we only allow one bit set
3690 * in obj->write_domain and have been skipping the clflushes.
3691 * Just set it to the CPU cache for now.
3692 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003693 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003694 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003695
3696 old_read_domains = obj->base.read_domains;
3697 old_write_domain = obj->base.write_domain;
3698
3699 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3700 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3701
3702 trace_i915_gem_object_change_domain(obj,
3703 old_read_domains,
3704 old_write_domain);
3705 }
3706
Chris Wilson42d6ab42012-07-26 11:49:32 +01003707 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003708 return 0;
3709}
3710
Ben Widawsky199adf42012-09-21 17:01:20 -07003711int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3712 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003713{
Ben Widawsky199adf42012-09-21 17:01:20 -07003714 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003715 struct drm_i915_gem_object *obj;
3716 int ret;
3717
3718 ret = i915_mutex_lock_interruptible(dev);
3719 if (ret)
3720 return ret;
3721
3722 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3723 if (&obj->base == NULL) {
3724 ret = -ENOENT;
3725 goto unlock;
3726 }
3727
Chris Wilson651d7942013-08-08 14:41:10 +01003728 switch (obj->cache_level) {
3729 case I915_CACHE_LLC:
3730 case I915_CACHE_L3_LLC:
3731 args->caching = I915_CACHING_CACHED;
3732 break;
3733
Chris Wilson4257d3b2013-08-08 14:41:11 +01003734 case I915_CACHE_WT:
3735 args->caching = I915_CACHING_DISPLAY;
3736 break;
3737
Chris Wilson651d7942013-08-08 14:41:10 +01003738 default:
3739 args->caching = I915_CACHING_NONE;
3740 break;
3741 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003742
3743 drm_gem_object_unreference(&obj->base);
3744unlock:
3745 mutex_unlock(&dev->struct_mutex);
3746 return ret;
3747}
3748
Ben Widawsky199adf42012-09-21 17:01:20 -07003749int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3750 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003751{
Ben Widawsky199adf42012-09-21 17:01:20 -07003752 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003753 struct drm_i915_gem_object *obj;
3754 enum i915_cache_level level;
3755 int ret;
3756
Ben Widawsky199adf42012-09-21 17:01:20 -07003757 switch (args->caching) {
3758 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003759 level = I915_CACHE_NONE;
3760 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003761 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003762 level = I915_CACHE_LLC;
3763 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003764 case I915_CACHING_DISPLAY:
3765 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3766 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003767 default:
3768 return -EINVAL;
3769 }
3770
Ben Widawsky3bc29132012-09-26 16:15:20 -07003771 ret = i915_mutex_lock_interruptible(dev);
3772 if (ret)
3773 return ret;
3774
Chris Wilsone6994ae2012-07-10 10:27:08 +01003775 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3776 if (&obj->base == NULL) {
3777 ret = -ENOENT;
3778 goto unlock;
3779 }
3780
3781 ret = i915_gem_object_set_cache_level(obj, level);
3782
3783 drm_gem_object_unreference(&obj->base);
3784unlock:
3785 mutex_unlock(&dev->struct_mutex);
3786 return ret;
3787}
3788
Chris Wilsoncc98b412013-08-09 12:25:09 +01003789static bool is_pin_display(struct drm_i915_gem_object *obj)
3790{
Oscar Mateo19656432014-05-16 14:20:43 +01003791 struct i915_vma *vma;
3792
Oscar Mateo19656432014-05-16 14:20:43 +01003793 vma = i915_gem_obj_to_ggtt(obj);
3794 if (!vma)
3795 return false;
3796
Chris Wilsoncc98b412013-08-09 12:25:09 +01003797 /* There are 3 sources that pin objects:
3798 * 1. The display engine (scanouts, sprites, cursors);
3799 * 2. Reservations for execbuffer;
3800 * 3. The user.
3801 *
3802 * We can ignore reservations as we hold the struct_mutex and
3803 * are only called outside of the reservation path. The user
3804 * can only increment pin_count once, and so if after
3805 * subtracting the potential reference by the user, any pin_count
3806 * remains, it must be due to another use by the display engine.
3807 */
Oscar Mateo19656432014-05-16 14:20:43 +01003808 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003809}
3810
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003811/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003812 * Prepare buffer for display plane (scanout, cursors, etc).
3813 * Can be called from an uninterruptible phase (modesetting) and allows
3814 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003815 */
3816int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003817i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3818 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003819 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003820{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003821 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003822 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003823 int ret;
3824
Chris Wilson0be73282010-12-06 14:36:27 +00003825 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003826 ret = i915_gem_object_sync(obj, pipelined);
3827 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003828 return ret;
3829 }
3830
Chris Wilsoncc98b412013-08-09 12:25:09 +01003831 /* Mark the pin_display early so that we account for the
3832 * display coherency whilst setting up the cache domains.
3833 */
Oscar Mateo19656432014-05-16 14:20:43 +01003834 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003835 obj->pin_display = true;
3836
Eric Anholta7ef0642011-03-29 16:59:54 -07003837 /* The display engine is not coherent with the LLC cache on gen6. As
3838 * a result, we make sure that the pinning that is about to occur is
3839 * done with uncached PTEs. This is lowest common denominator for all
3840 * chipsets.
3841 *
3842 * However for gen6+, we could do better by using the GFDT bit instead
3843 * of uncaching, which would allow us to flush all the LLC-cached data
3844 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3845 */
Chris Wilson651d7942013-08-08 14:41:10 +01003846 ret = i915_gem_object_set_cache_level(obj,
3847 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003848 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003849 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003850
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003851 /* As the user may map the buffer once pinned in the display plane
3852 * (e.g. libkms for the bootup splash), we have to ensure that we
3853 * always use map_and_fenceable for all scanout buffers.
3854 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003855 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003856 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003857 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003858
Chris Wilson2c225692013-08-09 12:26:45 +01003859 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003860
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003861 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003862 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003863
3864 /* It should now be out of any other write domains, and we can update
3865 * the domain values for our changes.
3866 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003867 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003868 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003869
3870 trace_i915_gem_object_change_domain(obj,
3871 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003872 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003873
3874 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003875
3876err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003877 WARN_ON(was_pin_display != is_pin_display(obj));
3878 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003879 return ret;
3880}
3881
3882void
3883i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3884{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003885 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003886 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003887}
3888
Chris Wilson85345512010-11-13 09:49:11 +00003889int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003890i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003891{
Chris Wilson88241782011-01-07 17:09:48 +00003892 int ret;
3893
Chris Wilsona8198ee2011-04-13 22:04:09 +01003894 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003895 return 0;
3896
Chris Wilson0201f1e2012-07-20 12:41:01 +01003897 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003898 if (ret)
3899 return ret;
3900
Chris Wilsona8198ee2011-04-13 22:04:09 +01003901 /* Ensure that we invalidate the GPU's caches and TLBs. */
3902 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003903 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003904}
3905
Eric Anholte47c68e2008-11-14 13:35:19 -08003906/**
3907 * Moves a single object to the CPU read, and possibly write domain.
3908 *
3909 * This function returns when the move is complete, including waiting on
3910 * flushes to occur.
3911 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003912int
Chris Wilson919926a2010-11-12 13:42:53 +00003913i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003914{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003915 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003916 int ret;
3917
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003918 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3919 return 0;
3920
Chris Wilson0201f1e2012-07-20 12:41:01 +01003921 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003922 if (ret)
3923 return ret;
3924
Chris Wilsonc8725f32014-03-17 12:21:55 +00003925 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003926 i915_gem_object_flush_gtt_write_domain(obj);
3927
Chris Wilson05394f32010-11-08 19:18:58 +00003928 old_write_domain = obj->base.write_domain;
3929 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003930
Eric Anholte47c68e2008-11-14 13:35:19 -08003931 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003932 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003933 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003934
Chris Wilson05394f32010-11-08 19:18:58 +00003935 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003936 }
3937
3938 /* It should now be out of any other write domains, and we can update
3939 * the domain values for our changes.
3940 */
Chris Wilson05394f32010-11-08 19:18:58 +00003941 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003942
3943 /* If we're writing through the CPU, then the GPU read domains will
3944 * need to be invalidated at next use.
3945 */
3946 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003947 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3948 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003949 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003950
Daniel Vetterf99d7062014-06-19 16:01:59 +02003951 if (write)
3952 intel_fb_obj_invalidate(obj, NULL);
3953
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003954 trace_i915_gem_object_change_domain(obj,
3955 old_read_domains,
3956 old_write_domain);
3957
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003958 return 0;
3959}
3960
Eric Anholt673a3942008-07-30 12:06:12 -07003961/* Throttle our rendering by waiting until the ring has completed our requests
3962 * emitted over 20 msec ago.
3963 *
Eric Anholtb9624422009-06-03 07:27:35 +00003964 * Note that if we were to use the current jiffies each time around the loop,
3965 * we wouldn't escape the function with any frames outstanding if the time to
3966 * render a frame was over 20ms.
3967 *
Eric Anholt673a3942008-07-30 12:06:12 -07003968 * This should get us reasonable parallelism between CPU and GPU but also
3969 * relatively low latency when blocking on a particular request to finish.
3970 */
3971static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003972i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003973{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003974 struct drm_i915_private *dev_priv = dev->dev_private;
3975 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003976 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003977 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003978 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003979 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003980 u32 seqno = 0;
3981 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003982
Daniel Vetter308887a2012-11-14 17:14:06 +01003983 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3984 if (ret)
3985 return ret;
3986
3987 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3988 if (ret)
3989 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003990
Chris Wilson1c255952010-09-26 11:03:27 +01003991 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003992 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003993 if (time_after_eq(request->emitted_jiffies, recent_enough))
3994 break;
3995
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003996 ring = request->ring;
3997 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003998 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003999 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004000 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004001
4002 if (seqno == 0)
4003 return 0;
4004
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004005 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004006 if (ret == 0)
4007 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004008
Eric Anholt673a3942008-07-30 12:06:12 -07004009 return ret;
4010}
4011
Chris Wilsond23db882014-05-23 08:48:08 +02004012static bool
4013i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4014{
4015 struct drm_i915_gem_object *obj = vma->obj;
4016
4017 if (alignment &&
4018 vma->node.start & (alignment - 1))
4019 return true;
4020
4021 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4022 return true;
4023
4024 if (flags & PIN_OFFSET_BIAS &&
4025 vma->node.start < (flags & PIN_OFFSET_MASK))
4026 return true;
4027
4028 return false;
4029}
4030
Eric Anholt673a3942008-07-30 12:06:12 -07004031int
Chris Wilson05394f32010-11-08 19:18:58 +00004032i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004033 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004034 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004035 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004036{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004037 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004038 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004039 int ret;
4040
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004041 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4042 return -ENODEV;
4043
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004044 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004045 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004046
4047 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004048 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004049 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4050 return -EBUSY;
4051
Chris Wilsond23db882014-05-23 08:48:08 +02004052 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004053 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004054 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004055 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004056 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004057 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004058 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004059 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004060 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004061 if (ret)
4062 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004063
4064 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004065 }
4066 }
4067
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004068 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004069 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4070 if (IS_ERR(vma))
4071 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004072 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004073
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004074 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4075 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004076
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004077 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004078 if (flags & PIN_MAPPABLE)
4079 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004080
4081 return 0;
4082}
4083
4084void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004085i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004086{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004087 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004088
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004089 BUG_ON(!vma);
4090 BUG_ON(vma->pin_count == 0);
4091 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4092
4093 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004094 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004095}
4096
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004097bool
4098i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4099{
4100 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4101 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4102 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4103
4104 WARN_ON(!ggtt_vma ||
4105 dev_priv->fence_regs[obj->fence_reg].pin_count >
4106 ggtt_vma->pin_count);
4107 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4108 return true;
4109 } else
4110 return false;
4111}
4112
4113void
4114i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4115{
4116 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4117 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4118 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4119 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4120 }
4121}
4122
Eric Anholt673a3942008-07-30 12:06:12 -07004123int
4124i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004125 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004126{
4127 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004128 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004129 int ret;
4130
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004131 if (INTEL_INFO(dev)->gen >= 6)
4132 return -ENODEV;
4133
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004134 ret = i915_mutex_lock_interruptible(dev);
4135 if (ret)
4136 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004137
Chris Wilson05394f32010-11-08 19:18:58 +00004138 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004139 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004140 ret = -ENOENT;
4141 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004142 }
Eric Anholt673a3942008-07-30 12:06:12 -07004143
Chris Wilson05394f32010-11-08 19:18:58 +00004144 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004145 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004146 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004147 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004148 }
4149
Chris Wilson05394f32010-11-08 19:18:58 +00004150 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004151 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004152 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004153 ret = -EINVAL;
4154 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004155 }
4156
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004157 if (obj->user_pin_count == ULONG_MAX) {
4158 ret = -EBUSY;
4159 goto out;
4160 }
4161
Chris Wilson93be8782013-01-02 10:31:22 +00004162 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004163 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004164 if (ret)
4165 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004166 }
4167
Chris Wilson93be8782013-01-02 10:31:22 +00004168 obj->user_pin_count++;
4169 obj->pin_filp = file;
4170
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004171 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004172out:
Chris Wilson05394f32010-11-08 19:18:58 +00004173 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004174unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004175 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004176 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004177}
4178
4179int
4180i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004181 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004182{
4183 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004184 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004185 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004186
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004187 ret = i915_mutex_lock_interruptible(dev);
4188 if (ret)
4189 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004190
Chris Wilson05394f32010-11-08 19:18:58 +00004191 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004192 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004193 ret = -ENOENT;
4194 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004195 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004196
Chris Wilson05394f32010-11-08 19:18:58 +00004197 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004198 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004199 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004200 ret = -EINVAL;
4201 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004202 }
Chris Wilson05394f32010-11-08 19:18:58 +00004203 obj->user_pin_count--;
4204 if (obj->user_pin_count == 0) {
4205 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004206 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004207 }
Eric Anholt673a3942008-07-30 12:06:12 -07004208
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004209out:
Chris Wilson05394f32010-11-08 19:18:58 +00004210 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004211unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004212 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004213 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004214}
4215
4216int
4217i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004218 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004219{
4220 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004221 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004222 int ret;
4223
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004224 ret = i915_mutex_lock_interruptible(dev);
4225 if (ret)
4226 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004227
Chris Wilson05394f32010-11-08 19:18:58 +00004228 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004229 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004230 ret = -ENOENT;
4231 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004232 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004233
Chris Wilson0be555b2010-08-04 15:36:30 +01004234 /* Count all active objects as busy, even if they are currently not used
4235 * by the gpu. Users of this interface expect objects to eventually
4236 * become non-busy without any further actions, therefore emit any
4237 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004238 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004239 ret = i915_gem_object_flush_active(obj);
4240
Chris Wilson05394f32010-11-08 19:18:58 +00004241 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004242 if (obj->ring) {
4243 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4244 args->busy |= intel_ring_flag(obj->ring) << 16;
4245 }
Eric Anholt673a3942008-07-30 12:06:12 -07004246
Chris Wilson05394f32010-11-08 19:18:58 +00004247 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004248unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004249 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004250 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004251}
4252
4253int
4254i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4255 struct drm_file *file_priv)
4256{
Akshay Joshi0206e352011-08-16 15:34:10 -04004257 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004258}
4259
Chris Wilson3ef94da2009-09-14 16:50:29 +01004260int
4261i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4262 struct drm_file *file_priv)
4263{
4264 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004265 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004266 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004267
4268 switch (args->madv) {
4269 case I915_MADV_DONTNEED:
4270 case I915_MADV_WILLNEED:
4271 break;
4272 default:
4273 return -EINVAL;
4274 }
4275
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004276 ret = i915_mutex_lock_interruptible(dev);
4277 if (ret)
4278 return ret;
4279
Chris Wilson05394f32010-11-08 19:18:58 +00004280 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004281 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004282 ret = -ENOENT;
4283 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004284 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004285
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004286 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004287 ret = -EINVAL;
4288 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004289 }
4290
Chris Wilson05394f32010-11-08 19:18:58 +00004291 if (obj->madv != __I915_MADV_PURGED)
4292 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004293
Chris Wilson6c085a72012-08-20 11:40:46 +02004294 /* if the object is no longer attached, discard its backing storage */
4295 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004296 i915_gem_object_truncate(obj);
4297
Chris Wilson05394f32010-11-08 19:18:58 +00004298 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004299
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004300out:
Chris Wilson05394f32010-11-08 19:18:58 +00004301 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004302unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004303 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004304 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004305}
4306
Chris Wilson37e680a2012-06-07 15:38:42 +01004307void i915_gem_object_init(struct drm_i915_gem_object *obj,
4308 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004309{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004310 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004311 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004312 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004313 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004314
Chris Wilson37e680a2012-06-07 15:38:42 +01004315 obj->ops = ops;
4316
Chris Wilson0327d6b2012-08-11 15:41:06 +01004317 obj->fence_reg = I915_FENCE_REG_NONE;
4318 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004319
4320 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4321}
4322
Chris Wilson37e680a2012-06-07 15:38:42 +01004323static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4324 .get_pages = i915_gem_object_get_pages_gtt,
4325 .put_pages = i915_gem_object_put_pages_gtt,
4326};
4327
Chris Wilson05394f32010-11-08 19:18:58 +00004328struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4329 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004330{
Daniel Vetterc397b902010-04-09 19:05:07 +00004331 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004332 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004333 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004334
Chris Wilson42dcedd2012-11-15 11:32:30 +00004335 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004336 if (obj == NULL)
4337 return NULL;
4338
4339 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004340 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004341 return NULL;
4342 }
4343
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004344 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4345 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4346 /* 965gm cannot relocate objects above 4GiB. */
4347 mask &= ~__GFP_HIGHMEM;
4348 mask |= __GFP_DMA32;
4349 }
4350
Al Viro496ad9a2013-01-23 17:07:38 -05004351 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004352 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004353
Chris Wilson37e680a2012-06-07 15:38:42 +01004354 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004355
Daniel Vetterc397b902010-04-09 19:05:07 +00004356 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4357 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4358
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004359 if (HAS_LLC(dev)) {
4360 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004361 * cache) for about a 10% performance improvement
4362 * compared to uncached. Graphics requests other than
4363 * display scanout are coherent with the CPU in
4364 * accessing this cache. This means in this mode we
4365 * don't need to clflush on the CPU side, and on the
4366 * GPU side we only need to flush internal caches to
4367 * get data visible to the CPU.
4368 *
4369 * However, we maintain the display planes as UC, and so
4370 * need to rebind when first used as such.
4371 */
4372 obj->cache_level = I915_CACHE_LLC;
4373 } else
4374 obj->cache_level = I915_CACHE_NONE;
4375
Daniel Vetterd861e332013-07-24 23:25:03 +02004376 trace_i915_gem_object_create(obj);
4377
Chris Wilson05394f32010-11-08 19:18:58 +00004378 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004379}
4380
Chris Wilson340fbd82014-05-22 09:16:52 +01004381static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4382{
4383 /* If we are the last user of the backing storage (be it shmemfs
4384 * pages or stolen etc), we know that the pages are going to be
4385 * immediately released. In this case, we can then skip copying
4386 * back the contents from the GPU.
4387 */
4388
4389 if (obj->madv != I915_MADV_WILLNEED)
4390 return false;
4391
4392 if (obj->base.filp == NULL)
4393 return true;
4394
4395 /* At first glance, this looks racy, but then again so would be
4396 * userspace racing mmap against close. However, the first external
4397 * reference to the filp can only be obtained through the
4398 * i915_gem_mmap_ioctl() which safeguards us against the user
4399 * acquiring such a reference whilst we are in the middle of
4400 * freeing the object.
4401 */
4402 return atomic_long_read(&obj->base.filp->f_count) == 1;
4403}
4404
Chris Wilson1488fc02012-04-24 15:47:31 +01004405void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004406{
Chris Wilson1488fc02012-04-24 15:47:31 +01004407 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004408 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004409 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004410 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004411
Paulo Zanonif65c9162013-11-27 18:20:34 -02004412 intel_runtime_pm_get(dev_priv);
4413
Chris Wilson26e12f892011-03-20 11:20:19 +00004414 trace_i915_gem_object_destroy(obj);
4415
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004416 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004417 int ret;
4418
4419 vma->pin_count = 0;
4420 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004421 if (WARN_ON(ret == -ERESTARTSYS)) {
4422 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004423
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004424 was_interruptible = dev_priv->mm.interruptible;
4425 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004426
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004427 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004428
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004429 dev_priv->mm.interruptible = was_interruptible;
4430 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004431 }
4432
Chris Wilson00731152014-05-21 12:42:56 +01004433 i915_gem_object_detach_phys(obj);
4434
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004435 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4436 * before progressing. */
4437 if (obj->stolen)
4438 i915_gem_object_unpin_pages(obj);
4439
Daniel Vettera071fa02014-06-18 23:28:09 +02004440 WARN_ON(obj->frontbuffer_bits);
4441
Ben Widawsky401c29f2013-05-31 11:28:47 -07004442 if (WARN_ON(obj->pages_pin_count))
4443 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004444 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004445 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004446 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004447 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004448
Chris Wilson9da3da62012-06-01 15:20:22 +01004449 BUG_ON(obj->pages);
4450
Chris Wilson2f745ad2012-09-04 21:02:58 +01004451 if (obj->base.import_attach)
4452 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004453
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004454 if (obj->ops->release)
4455 obj->ops->release(obj);
4456
Chris Wilson05394f32010-11-08 19:18:58 +00004457 drm_gem_object_release(&obj->base);
4458 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004459
Chris Wilson05394f32010-11-08 19:18:58 +00004460 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004461 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004462
4463 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004464}
4465
Daniel Vettere656a6c2013-08-14 14:14:04 +02004466struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004467 struct i915_address_space *vm)
4468{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004469 struct i915_vma *vma;
4470 list_for_each_entry(vma, &obj->vma_list, vma_link)
4471 if (vma->vm == vm)
4472 return vma;
4473
4474 return NULL;
4475}
4476
Ben Widawsky2f633152013-07-17 12:19:03 -07004477void i915_gem_vma_destroy(struct i915_vma *vma)
4478{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004479 struct i915_address_space *vm = NULL;
4480 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004481 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004482
4483 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4484 if (!list_empty(&vma->exec_list))
4485 return;
4486
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004487 vm = vma->vm;
4488 ppgtt = vm_to_ppgtt(vm);
4489
4490 if (ppgtt)
4491 kref_put(&ppgtt->ref, ppgtt_release);
4492
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004493 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004494
Ben Widawsky2f633152013-07-17 12:19:03 -07004495 kfree(vma);
4496}
4497
Chris Wilsone3efda42014-04-09 09:19:41 +01004498static void
4499i915_gem_stop_ringbuffers(struct drm_device *dev)
4500{
4501 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004502 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004503 int i;
4504
4505 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004506 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004507}
4508
Jesse Barnes5669fca2009-02-17 15:13:31 -08004509int
Chris Wilson45c5f202013-10-16 11:50:01 +01004510i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004511{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004512 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004513 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004514
Chris Wilson45c5f202013-10-16 11:50:01 +01004515 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004516 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004517 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004518
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004519 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004520 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004521 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004522
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004523 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004524
Chris Wilson29105cc2010-01-07 10:39:13 +00004525 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004526 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004527 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004528
Chris Wilson29105cc2010-01-07 10:39:13 +00004529 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004530 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004531
Chris Wilson45c5f202013-10-16 11:50:01 +01004532 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4533 * We need to replace this with a semaphore, or something.
4534 * And not confound ums.mm_suspended!
4535 */
4536 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4537 DRIVER_MODESET);
4538 mutex_unlock(&dev->struct_mutex);
4539
4540 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004541 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004542 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004543
Eric Anholt673a3942008-07-30 12:06:12 -07004544 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004545
4546err:
4547 mutex_unlock(&dev->struct_mutex);
4548 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004549}
4550
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004551int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004552{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004553 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004554 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004555 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4556 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004557 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004558
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004559 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004560 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004561
Ben Widawskyc3787e22013-09-17 21:12:44 -07004562 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4563 if (ret)
4564 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004565
Ben Widawskyc3787e22013-09-17 21:12:44 -07004566 /*
4567 * Note: We do not worry about the concurrent register cacheline hang
4568 * here because no other code should access these registers other than
4569 * at initialization time.
4570 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004571 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004572 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4573 intel_ring_emit(ring, reg_base + i);
4574 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004575 }
4576
Ben Widawskyc3787e22013-09-17 21:12:44 -07004577 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004578
Ben Widawskyc3787e22013-09-17 21:12:44 -07004579 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004580}
4581
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004582void i915_gem_init_swizzling(struct drm_device *dev)
4583{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004584 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004585
Daniel Vetter11782b02012-01-31 16:47:55 +01004586 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004587 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4588 return;
4589
4590 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4591 DISP_TILE_SURFACE_SWIZZLING);
4592
Daniel Vetter11782b02012-01-31 16:47:55 +01004593 if (IS_GEN5(dev))
4594 return;
4595
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004596 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4597 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004598 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004599 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004600 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004601 else if (IS_GEN8(dev))
4602 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004603 else
4604 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004605}
Daniel Vettere21af882012-02-09 20:53:27 +01004606
Chris Wilson67b1b572012-07-05 23:49:40 +01004607static bool
4608intel_enable_blt(struct drm_device *dev)
4609{
4610 if (!HAS_BLT(dev))
4611 return false;
4612
4613 /* The blitter was dysfunctional on early prototypes */
4614 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4615 DRM_INFO("BLT not supported on this pre-production hardware;"
4616 " graphics performance will be degraded.\n");
4617 return false;
4618 }
4619
4620 return true;
4621}
4622
Oscar Mateoa83014d2014-07-24 17:04:21 +01004623int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004624{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004625 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004626 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004627
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004628 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004629 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004630 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004631
4632 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004633 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004634 if (ret)
4635 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004636 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004637
Chris Wilson67b1b572012-07-05 23:49:40 +01004638 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004639 ret = intel_init_blt_ring_buffer(dev);
4640 if (ret)
4641 goto cleanup_bsd_ring;
4642 }
4643
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004644 if (HAS_VEBOX(dev)) {
4645 ret = intel_init_vebox_ring_buffer(dev);
4646 if (ret)
4647 goto cleanup_blt_ring;
4648 }
4649
Zhao Yakui845f74a2014-04-17 10:37:37 +08004650 if (HAS_BSD2(dev)) {
4651 ret = intel_init_bsd2_ring_buffer(dev);
4652 if (ret)
4653 goto cleanup_vebox_ring;
4654 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004655
Mika Kuoppala99433932013-01-22 14:12:17 +02004656 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4657 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004658 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004659
4660 return 0;
4661
Zhao Yakui845f74a2014-04-17 10:37:37 +08004662cleanup_bsd2_ring:
4663 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004664cleanup_vebox_ring:
4665 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004666cleanup_blt_ring:
4667 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4668cleanup_bsd_ring:
4669 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4670cleanup_render_ring:
4671 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4672
4673 return ret;
4674}
4675
4676int
4677i915_gem_init_hw(struct drm_device *dev)
4678{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004679 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004680 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004681
4682 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4683 return -EIO;
4684
Ben Widawsky59124502013-07-04 11:02:05 -07004685 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004686 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004687
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004688 if (IS_HASWELL(dev))
4689 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4690 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004691
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004692 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004693 if (IS_IVYBRIDGE(dev)) {
4694 u32 temp = I915_READ(GEN7_MSG_CTL);
4695 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4696 I915_WRITE(GEN7_MSG_CTL, temp);
4697 } else if (INTEL_INFO(dev)->gen >= 7) {
4698 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4699 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4700 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4701 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004702 }
4703
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004704 i915_gem_init_swizzling(dev);
4705
Oscar Mateoa83014d2014-07-24 17:04:21 +01004706 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004707 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004708 return ret;
4709
Ben Widawskyc3787e22013-09-17 21:12:44 -07004710 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4711 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4712
Ben Widawsky254f9652012-06-04 14:42:42 -07004713 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004714 * XXX: Contexts should only be initialized once. Doing a switch to the
4715 * default context switch however is something we'd like to do after
4716 * reset or thaw (the latter may not actually be necessary for HW, but
4717 * goes with our code better). Context switching requires rings (for
4718 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004719 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004720 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004721 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004722 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004723 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004724 }
Daniel Vettere21af882012-02-09 20:53:27 +01004725
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004726 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004727}
4728
Chris Wilson1070a422012-04-24 15:47:41 +01004729int i915_gem_init(struct drm_device *dev)
4730{
4731 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004732 int ret;
4733
Oscar Mateo127f1002014-07-24 17:04:11 +01004734 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4735 i915.enable_execlists);
4736
Chris Wilson1070a422012-04-24 15:47:41 +01004737 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004738
4739 if (IS_VALLEYVIEW(dev)) {
4740 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004741 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4742 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4743 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004744 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4745 }
4746
Oscar Mateoa83014d2014-07-24 17:04:21 +01004747 if (!i915.enable_execlists) {
4748 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4749 dev_priv->gt.init_rings = i915_gem_init_rings;
4750 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4751 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004752 } else {
4753 dev_priv->gt.do_execbuf = intel_execlists_submission;
4754 dev_priv->gt.init_rings = intel_logical_rings_init;
4755 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4756 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004757 }
4758
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004759 i915_gem_init_userptr(dev);
Ben Widawskyd7e50082012-12-18 10:31:25 -08004760 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004761
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004762 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004763 if (ret) {
4764 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004765 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004766 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004767
Chris Wilson1070a422012-04-24 15:47:41 +01004768 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004769 if (ret == -EIO) {
4770 /* Allow ring initialisation to fail by marking the GPU as
4771 * wedged. But we only want to do this where the GPU is angry,
4772 * for all other failure, such as an allocation failure, bail.
4773 */
4774 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4775 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4776 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004777 }
Chris Wilson60990322014-04-09 09:19:42 +01004778 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004779
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004780 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4781 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4782 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004783 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004784}
4785
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004786void
4787i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4788{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004789 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004790 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004791 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004792
Chris Wilsonb4519512012-05-11 14:29:30 +01004793 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004794 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004795}
4796
4797int
Eric Anholt673a3942008-07-30 12:06:12 -07004798i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4799 struct drm_file *file_priv)
4800{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004801 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004802 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004803
Jesse Barnes79e53942008-11-07 14:24:08 -08004804 if (drm_core_check_feature(dev, DRIVER_MODESET))
4805 return 0;
4806
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004807 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004808 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004809 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004810 }
4811
Eric Anholt673a3942008-07-30 12:06:12 -07004812 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004813 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004814
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004815 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004816 if (ret != 0) {
4817 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004818 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004819 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004820
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004821 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004822
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004823 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004824 if (ret)
4825 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004826 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004827
Eric Anholt673a3942008-07-30 12:06:12 -07004828 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004829
4830cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004831 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004832 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004833 mutex_unlock(&dev->struct_mutex);
4834
4835 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004836}
4837
4838int
4839i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4840 struct drm_file *file_priv)
4841{
Jesse Barnes79e53942008-11-07 14:24:08 -08004842 if (drm_core_check_feature(dev, DRIVER_MODESET))
4843 return 0;
4844
Daniel Vettere090c532013-11-03 20:27:05 +01004845 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004846 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004847 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004848
Chris Wilson45c5f202013-10-16 11:50:01 +01004849 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004850}
4851
4852void
4853i915_gem_lastclose(struct drm_device *dev)
4854{
4855 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004856
Eric Anholte806b492009-01-22 09:56:58 -08004857 if (drm_core_check_feature(dev, DRIVER_MODESET))
4858 return;
4859
Chris Wilson45c5f202013-10-16 11:50:01 +01004860 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004861 if (ret)
4862 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004863}
4864
Chris Wilson64193402010-10-24 12:38:05 +01004865static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004866init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004867{
4868 INIT_LIST_HEAD(&ring->active_list);
4869 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004870}
4871
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004872void i915_init_vm(struct drm_i915_private *dev_priv,
4873 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004874{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004875 if (!i915_is_ggtt(vm))
4876 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004877 vm->dev = dev_priv->dev;
4878 INIT_LIST_HEAD(&vm->active_list);
4879 INIT_LIST_HEAD(&vm->inactive_list);
4880 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004881 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004882}
4883
Eric Anholt673a3942008-07-30 12:06:12 -07004884void
4885i915_gem_load(struct drm_device *dev)
4886{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004888 int i;
4889
4890 dev_priv->slab =
4891 kmem_cache_create("i915_gem_object",
4892 sizeof(struct drm_i915_gem_object), 0,
4893 SLAB_HWCACHE_ALIGN,
4894 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004895
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004896 INIT_LIST_HEAD(&dev_priv->vm_list);
4897 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4898
Ben Widawskya33afea2013-09-17 21:12:45 -07004899 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004900 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4901 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004902 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004903 for (i = 0; i < I915_NUM_RINGS; i++)
4904 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004905 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004906 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004907 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4908 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004909 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4910 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004911 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004912
Dave Airlie94400122010-07-20 13:15:31 +10004913 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004914 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004915 I915_WRITE(MI_ARB_STATE,
4916 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004917 }
4918
Chris Wilson72bfa192010-12-19 11:42:05 +00004919 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4920
Jesse Barnesde151cf2008-11-12 10:03:55 -08004921 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004922 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4923 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004924
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004925 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4926 dev_priv->num_fence_regs = 32;
4927 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004928 dev_priv->num_fence_regs = 16;
4929 else
4930 dev_priv->num_fence_regs = 8;
4931
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004932 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004933 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4934 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004935
Eric Anholt673a3942008-07-30 12:06:12 -07004936 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004937 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004938
Chris Wilsonce453d82011-02-21 14:43:56 +00004939 dev_priv->mm.interruptible = true;
4940
Chris Wilsonceabbba52014-03-25 13:23:04 +00004941 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4942 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4943 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4944 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004945
4946 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4947 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004948
4949 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004950}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004951
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004952void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004953{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004954 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004955
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004956 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4957
Eric Anholtb9624422009-06-03 07:27:35 +00004958 /* Clean up our request list when the client is going away, so that
4959 * later retire_requests won't dereference our soon-to-be-gone
4960 * file_priv.
4961 */
Chris Wilson1c255952010-09-26 11:03:27 +01004962 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004963 while (!list_empty(&file_priv->mm.request_list)) {
4964 struct drm_i915_gem_request *request;
4965
4966 request = list_first_entry(&file_priv->mm.request_list,
4967 struct drm_i915_gem_request,
4968 client_list);
4969 list_del(&request->client_list);
4970 request->file_priv = NULL;
4971 }
Chris Wilson1c255952010-09-26 11:03:27 +01004972 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004973}
Chris Wilson31169712009-09-14 16:50:28 +01004974
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004975static void
4976i915_gem_file_idle_work_handler(struct work_struct *work)
4977{
4978 struct drm_i915_file_private *file_priv =
4979 container_of(work, typeof(*file_priv), mm.idle_work.work);
4980
4981 atomic_set(&file_priv->rps_wait_boost, false);
4982}
4983
4984int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4985{
4986 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004987 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004988
4989 DRM_DEBUG_DRIVER("\n");
4990
4991 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4992 if (!file_priv)
4993 return -ENOMEM;
4994
4995 file->driver_priv = file_priv;
4996 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004997 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004998
4999 spin_lock_init(&file_priv->mm.lock);
5000 INIT_LIST_HEAD(&file_priv->mm.request_list);
5001 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5002 i915_gem_file_idle_work_handler);
5003
Ben Widawskye422b882013-12-06 14:10:58 -08005004 ret = i915_gem_context_open(dev, file);
5005 if (ret)
5006 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005007
Ben Widawskye422b882013-12-06 14:10:58 -08005008 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005009}
5010
Daniel Vettera071fa02014-06-18 23:28:09 +02005011void i915_gem_track_fb(struct drm_i915_gem_object *old,
5012 struct drm_i915_gem_object *new,
5013 unsigned frontbuffer_bits)
5014{
5015 if (old) {
5016 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5017 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5018 old->frontbuffer_bits &= ~frontbuffer_bits;
5019 }
5020
5021 if (new) {
5022 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5023 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5024 new->frontbuffer_bits |= frontbuffer_bits;
5025 }
5026}
5027
Chris Wilson57745062012-11-21 13:04:04 +00005028static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5029{
5030 if (!mutex_is_locked(mutex))
5031 return false;
5032
5033#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5034 return mutex->owner == task;
5035#else
5036 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5037 return false;
5038#endif
5039}
5040
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005041static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5042{
5043 if (!mutex_trylock(&dev->struct_mutex)) {
5044 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5045 return false;
5046
5047 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5048 return false;
5049
5050 *unlock = false;
5051 } else
5052 *unlock = true;
5053
5054 return true;
5055}
5056
Chris Wilsonceabbba52014-03-25 13:23:04 +00005057static int num_vma_bound(struct drm_i915_gem_object *obj)
5058{
5059 struct i915_vma *vma;
5060 int count = 0;
5061
5062 list_for_each_entry(vma, &obj->vma_list, vma_link)
5063 if (drm_mm_node_allocated(&vma->node))
5064 count++;
5065
5066 return count;
5067}
5068
Dave Chinner7dc19d52013-08-28 10:18:11 +10005069static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005070i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005071{
Chris Wilson17250b72010-10-28 12:51:39 +01005072 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005073 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005074 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005075 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005076 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005077 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005078
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005079 if (!i915_gem_shrinker_lock(dev, &unlock))
5080 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005081
Dave Chinner7dc19d52013-08-28 10:18:11 +10005082 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005083 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005084 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005085 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005086
5087 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005088 if (!i915_gem_obj_is_pinned(obj) &&
5089 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005090 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005091 }
Chris Wilson31169712009-09-14 16:50:28 +01005092
Chris Wilson57745062012-11-21 13:04:04 +00005093 if (unlock)
5094 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005095
Dave Chinner7dc19d52013-08-28 10:18:11 +10005096 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005097}
Ben Widawskya70a3142013-07-31 16:59:56 -07005098
5099/* All the new VM stuff */
5100unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5101 struct i915_address_space *vm)
5102{
5103 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5104 struct i915_vma *vma;
5105
Ben Widawsky6f425322013-12-06 14:10:48 -08005106 if (!dev_priv->mm.aliasing_ppgtt ||
5107 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005108 vm = &dev_priv->gtt.base;
5109
Ben Widawskya70a3142013-07-31 16:59:56 -07005110 list_for_each_entry(vma, &o->vma_list, vma_link) {
5111 if (vma->vm == vm)
5112 return vma->node.start;
5113
5114 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005115 WARN(1, "%s vma for this object not found.\n",
5116 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005117 return -1;
5118}
5119
5120bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5121 struct i915_address_space *vm)
5122{
5123 struct i915_vma *vma;
5124
5125 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005126 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005127 return true;
5128
5129 return false;
5130}
5131
5132bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5133{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005134 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005135
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005136 list_for_each_entry(vma, &o->vma_list, vma_link)
5137 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005138 return true;
5139
5140 return false;
5141}
5142
5143unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5144 struct i915_address_space *vm)
5145{
5146 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5147 struct i915_vma *vma;
5148
Ben Widawsky6f425322013-12-06 14:10:48 -08005149 if (!dev_priv->mm.aliasing_ppgtt ||
5150 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005151 vm = &dev_priv->gtt.base;
5152
5153 BUG_ON(list_empty(&o->vma_list));
5154
5155 list_for_each_entry(vma, &o->vma_list, vma_link)
5156 if (vma->vm == vm)
5157 return vma->node.size;
5158
5159 return 0;
5160}
5161
Dave Chinner7dc19d52013-08-28 10:18:11 +10005162static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005163i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005164{
5165 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005166 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005167 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005168 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005169 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005170
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005171 if (!i915_gem_shrinker_lock(dev, &unlock))
5172 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005173
Chris Wilsond9973b42013-10-04 10:33:00 +01005174 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5175 if (freed < sc->nr_to_scan)
5176 freed += __i915_gem_shrink(dev_priv,
5177 sc->nr_to_scan - freed,
5178 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005179 if (unlock)
5180 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005181
Dave Chinner7dc19d52013-08-28 10:18:11 +10005182 return freed;
5183}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005184
Chris Wilson2cfcd322014-05-20 08:28:43 +01005185static int
5186i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5187{
5188 struct drm_i915_private *dev_priv =
5189 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5190 struct drm_device *dev = dev_priv->dev;
5191 struct drm_i915_gem_object *obj;
5192 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5193 unsigned long pinned, bound, unbound, freed;
5194 bool was_interruptible;
5195 bool unlock;
5196
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005197 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005198 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005199 if (fatal_signal_pending(current))
5200 return NOTIFY_DONE;
5201 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005202 if (timeout == 0) {
5203 pr_err("Unable to purge GPU memory due lock contention.\n");
5204 return NOTIFY_DONE;
5205 }
5206
5207 was_interruptible = dev_priv->mm.interruptible;
5208 dev_priv->mm.interruptible = false;
5209
5210 freed = i915_gem_shrink_all(dev_priv);
5211
5212 dev_priv->mm.interruptible = was_interruptible;
5213
5214 /* Because we may be allocating inside our own driver, we cannot
5215 * assert that there are no objects with pinned pages that are not
5216 * being pointed to by hardware.
5217 */
5218 unbound = bound = pinned = 0;
5219 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5220 if (!obj->base.filp) /* not backed by a freeable object */
5221 continue;
5222
5223 if (obj->pages_pin_count)
5224 pinned += obj->base.size;
5225 else
5226 unbound += obj->base.size;
5227 }
5228 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5229 if (!obj->base.filp)
5230 continue;
5231
5232 if (obj->pages_pin_count)
5233 pinned += obj->base.size;
5234 else
5235 bound += obj->base.size;
5236 }
5237
5238 if (unlock)
5239 mutex_unlock(&dev->struct_mutex);
5240
5241 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5242 freed, pinned);
5243 if (unbound || bound)
5244 pr_err("%lu and %lu bytes still available in the "
5245 "bound and unbound GPU page lists.\n",
5246 bound, unbound);
5247
5248 *(unsigned long *)ptr += freed;
5249 return NOTIFY_DONE;
5250}
5251
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005252struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5253{
5254 struct i915_vma *vma;
5255
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005256 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005257 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005258 return NULL;
5259
5260 return vma;
5261}