blob: 2f2afa5581383af94c78b37c35cec408df9bec97 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020045#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010046#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070047#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020048#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010049#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* General customization:
52 */
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetterc2813542014-08-22 22:39:37 +020056#define DRIVER_DATE "20140822"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300132 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300133 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300134
135 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300144
Egbert Eich1d843f92013-02-25 12:06:49 -0500145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
Chris Wilson2a2d5482012-12-03 11:49:06 +0000158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700164
Damien Lespiau055e3932014-08-18 13:49:10 +0100165#define for_each_pipe(__dev_priv, __p) \
166 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000167#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168
Damien Lespiaud79b8142014-05-13 23:32:23 +0100169#define for_each_crtc(dev, crtc) \
170 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
171
Damien Lespiaud063ae42014-05-13 23:32:21 +0100172#define for_each_intel_crtc(dev, intel_crtc) \
173 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
174
Damien Lespiaub2784e12014-08-05 11:29:37 +0100175#define for_each_intel_encoder(dev, intel_encoder) \
176 list_for_each_entry(intel_encoder, \
177 &(dev)->mode_config.encoder_list, \
178 base.head)
179
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200180#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
181 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
182 if ((intel_encoder)->base.crtc == (__crtc))
183
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800184#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
185 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
186 if ((intel_connector)->base.encoder == (__encoder))
187
Borun Fub04c5bd2014-07-12 10:02:27 +0530188#define for_each_power_domain(domain, mask) \
189 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
190 if ((1 << (domain)) & (mask))
191
Daniel Vettere7b903d2013-06-05 13:34:14 +0200192struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100193struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200194
Daniel Vettere2b78262013-06-07 23:10:03 +0200195enum intel_dpll_id {
196 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
197 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300198 DPLL_ID_PCH_PLL_A = 0,
199 DPLL_ID_PCH_PLL_B = 1,
200 DPLL_ID_WRPLL1 = 0,
201 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200202};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100203#define I915_NUM_PLLS 2
204
Daniel Vetter53589012013-06-05 13:34:16 +0200205struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100206 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200207 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200208 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200209 uint32_t fp0;
210 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100211
212 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300213 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200214};
215
Daniel Vetter46edb022013-06-05 13:34:12 +0200216struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 int refcount; /* count of number of CRTCs sharing this PLL */
218 int active; /* count of number of active CRTCs (i.e. DPMS on) */
219 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200220 const char *name;
221 /* should match the index in the dev_priv->shared_dplls array */
222 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200223 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300224 /* The mode_set hook is optional and should be used together with the
225 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200226 void (*mode_set)(struct drm_i915_private *dev_priv,
227 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200228 void (*enable)(struct drm_i915_private *dev_priv,
229 struct intel_shared_dpll *pll);
230 void (*disable)(struct drm_i915_private *dev_priv,
231 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200232 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
233 struct intel_shared_dpll *pll,
234 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100237/* Used by dp and fdi links */
238struct intel_link_m_n {
239 uint32_t tu;
240 uint32_t gmch_m;
241 uint32_t gmch_n;
242 uint32_t link_m;
243 uint32_t link_n;
244};
245
246void intel_link_compute_m_n(int bpp, int nlanes,
247 int pixel_clock, int link_clock,
248 struct intel_link_m_n *m_n);
249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250/* Interface history:
251 *
252 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100253 * 1.2: Add Power Management
254 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100255 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000256 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000257 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
258 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
260#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000261#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#define DRIVER_PATCHLEVEL 0
263
Chris Wilson23bc5982010-09-29 16:10:57 +0100264#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100265#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700266
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700267struct opregion_header;
268struct opregion_acpi;
269struct opregion_swsci;
270struct opregion_asle;
271
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100272struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700273 struct opregion_header __iomem *header;
274 struct opregion_acpi __iomem *acpi;
275 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300276 u32 swsci_gbda_sub_functions;
277 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700278 struct opregion_asle __iomem *asle;
279 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000280 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200281 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100282};
Chris Wilson44834a62010-08-19 16:09:23 +0100283#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100284
Chris Wilson6ef3d422010-08-04 20:26:07 +0100285struct intel_overlay;
286struct intel_overlay_error_state;
287
Dave Airlie7c1c2872008-11-28 14:22:24 +1000288struct drm_i915_master_private {
289 drm_local_map_t *sarea;
290 struct _drm_i915_sarea *sarea_priv;
291};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800292#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300293#define I915_MAX_NUM_FENCES 32
294/* 32 fences + sign bit for FENCE_REG_NONE */
295#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800296
297struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200298 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000299 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100300 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800301};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000302
yakui_zhao9b9d1722009-05-31 17:17:17 +0800303struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100304 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800305 u8 dvo_port;
306 u8 slave_addr;
307 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100308 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400309 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800310};
311
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000312struct intel_display_error_state;
313
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700314struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200315 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 struct timeval time;
317
Mika Kuoppalacb383002014-02-25 17:11:25 +0200318 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200319 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200320 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200321
Ben Widawsky585b0282014-01-30 00:19:37 -0800322 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700323 u32 eir;
324 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700325 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700326 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700327 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000328 u32 derrmr;
329 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800330 u32 error; /* gen6+ */
331 u32 err_int; /* gen7 */
332 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800333 u32 gac_eco;
334 u32 gam_ecochk;
335 u32 gab_ctl;
336 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800337 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800338 u64 fence[I915_MAX_NUM_FENCES];
339 struct intel_overlay_error_state *overlay;
340 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700341 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800342
Chris Wilson52d39a22012-02-15 11:25:37 +0000343 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000344 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800345 /* Software tracked state */
346 bool waiting;
347 int hangcheck_score;
348 enum intel_ring_hangcheck_action hangcheck_action;
349 int num_requests;
350
351 /* our own tracking of ring head and tail */
352 u32 cpu_ring_head;
353 u32 cpu_ring_tail;
354
355 u32 semaphore_seqno[I915_NUM_RINGS - 1];
356
357 /* Register state */
358 u32 tail;
359 u32 head;
360 u32 ctl;
361 u32 hws;
362 u32 ipeir;
363 u32 ipehr;
364 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800365 u32 bbstate;
366 u32 instpm;
367 u32 instps;
368 u32 seqno;
369 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000370 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800371 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700372 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800373 u32 rc_psmi; /* sleep state */
374 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
375
Chris Wilson52d39a22012-02-15 11:25:37 +0000376 struct drm_i915_error_object {
377 int page_count;
378 u32 gtt_offset;
379 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200380 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800381
Chris Wilson52d39a22012-02-15 11:25:37 +0000382 struct drm_i915_error_request {
383 long jiffies;
384 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000385 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000386 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800387
388 struct {
389 u32 gfx_mode;
390 union {
391 u64 pdp[4];
392 u32 pp_dir_base;
393 };
394 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200395
396 pid_t pid;
397 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000398 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100399
Chris Wilson9df30792010-02-18 10:24:56 +0000400 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000401 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000402 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100403 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000404 u32 gtt_offset;
405 u32 read_domains;
406 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200407 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000408 s32 pinned:2;
409 u32 tiling:2;
410 u32 dirty:1;
411 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100412 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100413 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100414 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700415 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800416
Ben Widawsky95f53012013-07-31 17:00:15 -0700417 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100418 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700419};
420
Jani Nikula7bd688c2013-11-08 16:48:56 +0200421struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100422struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800423struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100424struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200425struct intel_limit;
426struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100427
Jesse Barnese70236a2009-09-21 10:42:27 -0700428struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400429 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200430 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700431 void (*disable_fbc)(struct drm_device *dev);
432 int (*get_display_clock_speed)(struct drm_device *dev);
433 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200434 /**
435 * find_dpll() - Find the best values for the PLL
436 * @limit: limits for the PLL
437 * @crtc: current CRTC
438 * @target: target frequency in kHz
439 * @refclk: reference clock frequency in kHz
440 * @match_clock: if provided, @best_clock P divider must
441 * match the P divider from @match_clock
442 * used for LVDS downclocking
443 * @best_clock: best PLL values found
444 *
445 * Returns true on success, false on failure.
446 */
447 bool (*find_dpll)(const struct intel_limit *limit,
448 struct drm_crtc *crtc,
449 int target, int refclk,
450 struct dpll *match_clock,
451 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300452 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300453 void (*update_sprite_wm)(struct drm_plane *plane,
454 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200455 uint32_t sprite_width, uint32_t sprite_height,
456 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200457 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100458 /* Returns the active state of the crtc, and if the crtc is active,
459 * fills out the pipe-config with the hw state. */
460 bool (*get_pipe_config)(struct intel_crtc *,
461 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800462 void (*get_plane_config)(struct intel_crtc *,
463 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700464 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700465 int x, int y,
466 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200467 void (*crtc_enable)(struct drm_crtc *crtc);
468 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100469 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800470 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300471 struct drm_crtc *crtc,
472 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700473 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700474 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700475 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
476 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700477 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100478 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700479 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200480 void (*update_primary_plane)(struct drm_crtc *crtc,
481 struct drm_framebuffer *fb,
482 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100483 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700484 /* clock updates for mode set */
485 /* cursor updates */
486 /* render clock increase/decrease */
487 /* display clock increase/decrease */
488 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200489
490 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200491 uint32_t (*get_backlight)(struct intel_connector *connector);
492 void (*set_backlight)(struct intel_connector *connector,
493 uint32_t level);
494 void (*disable_backlight)(struct intel_connector *connector);
495 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700496};
497
Chris Wilson907b28c2013-07-19 20:36:52 +0100498struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530499 void (*force_wake_get)(struct drm_i915_private *dev_priv,
500 int fw_engine);
501 void (*force_wake_put)(struct drm_i915_private *dev_priv,
502 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700503
504 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
505 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
506 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
507 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
508
509 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
510 uint8_t val, bool trace);
511 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
512 uint16_t val, bool trace);
513 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
514 uint32_t val, bool trace);
515 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
516 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300517};
518
Chris Wilson907b28c2013-07-19 20:36:52 +0100519struct intel_uncore {
520 spinlock_t lock; /** lock is also taken in irq contexts. */
521
522 struct intel_uncore_funcs funcs;
523
524 unsigned fifo_count;
525 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100526
Deepak S940aece2013-11-23 14:55:43 +0530527 unsigned fw_rendercount;
528 unsigned fw_mediacount;
529
Chris Wilson82326442014-03-05 12:00:39 +0000530 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100531};
532
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100533#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
534 func(is_mobile) sep \
535 func(is_i85x) sep \
536 func(is_i915g) sep \
537 func(is_i945gm) sep \
538 func(is_g33) sep \
539 func(need_gfx_hws) sep \
540 func(is_g4x) sep \
541 func(is_pineview) sep \
542 func(is_broadwater) sep \
543 func(is_crestline) sep \
544 func(is_ivybridge) sep \
545 func(is_valleyview) sep \
546 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700547 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100548 func(has_fbc) sep \
549 func(has_pipe_cxsr) sep \
550 func(has_hotplug) sep \
551 func(cursor_needs_physical) sep \
552 func(has_overlay) sep \
553 func(overlay_needs_physical) sep \
554 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100555 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100556 func(has_ddi) sep \
557 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200558
Damien Lespiaua587f772013-04-22 18:40:38 +0100559#define DEFINE_FLAG(name) u8 name:1
560#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200561
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500562struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200563 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100564 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700565 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000566 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000567 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700568 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100569 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200570 /* Register offsets for the various display pipes and transcoders */
571 int pipe_offsets[I915_MAX_TRANSCODERS];
572 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200573 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300574 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500575};
576
Damien Lespiaua587f772013-04-22 18:40:38 +0100577#undef DEFINE_FLAG
578#undef SEP_SEMICOLON
579
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800580enum i915_cache_level {
581 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100582 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
583 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
584 caches, eg sampler/render caches, and the
585 large Last-Level-Cache. LLC is coherent with
586 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100587 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800588};
589
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300590struct i915_ctx_hang_stats {
591 /* This context had batch pending when hang was declared */
592 unsigned batch_pending;
593
594 /* This context had batch active when hang was declared */
595 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300596
597 /* Time when this context was last blamed for a GPU reset */
598 unsigned long guilty_ts;
599
600 /* This context is banned to submit more work */
601 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300602};
Ben Widawsky40521052012-06-04 14:42:43 -0700603
604/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100605#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100606/**
607 * struct intel_context - as the name implies, represents a context.
608 * @ref: reference count.
609 * @user_handle: userspace tracking identity for this context.
610 * @remap_slice: l3 row remapping information.
611 * @file_priv: filp associated with this context (NULL for global default
612 * context).
613 * @hang_stats: information about the role of this context in possible GPU
614 * hangs.
615 * @vm: virtual memory space used by this context.
616 * @legacy_hw_ctx: render context backing object and whether it is correctly
617 * initialized (legacy ring submission mechanism only).
618 * @link: link in the global list of contexts.
619 *
620 * Contexts are memory images used by the hardware to store copies of their
621 * internal state.
622 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100623struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300624 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100625 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700626 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700627 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300628 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200629 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700630
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100631 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100632 struct {
633 struct drm_i915_gem_object *rcs_state;
634 bool initialized;
635 } legacy_hw_ctx;
636
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100637 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100638 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100639 struct {
640 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100641 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100642 } engine[I915_NUM_RINGS];
643
Ben Widawskya33afea2013-09-17 21:12:45 -0700644 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700645};
646
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700647struct i915_fbc {
648 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700649 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700650 unsigned int fb_id;
651 enum plane plane;
652 int y;
653
Ben Widawskyc4213882014-06-19 12:06:10 -0700654 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700655 struct drm_mm_node *compressed_llb;
656
Rodrigo Vivida46f932014-08-01 02:04:45 -0700657 bool false_color;
658
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700659 struct intel_fbc_work {
660 struct delayed_work work;
661 struct drm_crtc *crtc;
662 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700663 } *fbc_work;
664
Chris Wilson29ebf902013-07-27 17:23:55 +0100665 enum no_fbc_reason {
666 FBC_OK, /* FBC is enabled */
667 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700668 FBC_NO_OUTPUT, /* no outputs enabled to compress */
669 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
670 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
671 FBC_MODE_TOO_LARGE, /* mode too large for compression */
672 FBC_BAD_PLANE, /* fbc not supported on plane */
673 FBC_NOT_TILED, /* buffer not tiled */
674 FBC_MULTIPLE_PIPES, /* more than one pipe active */
675 FBC_MODULE_PARAM,
676 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
677 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800678};
679
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530680struct i915_drrs {
681 struct intel_connector *connector;
682};
683
Daniel Vetter2807cf62014-07-11 10:30:11 -0700684struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300685struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700686 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300687 bool sink_support;
688 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700689 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700690 bool active;
691 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700692 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300693};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700694
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800695enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300696 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800697 PCH_IBX, /* Ibexpeak PCH */
698 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300699 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700700 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800701};
702
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200703enum intel_sbi_destination {
704 SBI_ICLK,
705 SBI_MPHY,
706};
707
Jesse Barnesb690e962010-07-19 13:53:12 -0700708#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700709#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100710#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000711#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300712#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700713
Dave Airlie8be48d92010-03-30 05:34:14 +0000714struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100715struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000716
Daniel Vetterc2b91522012-02-14 22:37:19 +0100717struct intel_gmbus {
718 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000719 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100720 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100721 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100722 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100723 struct drm_i915_private *dev_priv;
724};
725
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100726struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000727 u8 saveLBB;
728 u32 saveDSPACNTR;
729 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000730 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000731 u32 savePIPEACONF;
732 u32 savePIPEBCONF;
733 u32 savePIPEASRC;
734 u32 savePIPEBSRC;
735 u32 saveFPA0;
736 u32 saveFPA1;
737 u32 saveDPLL_A;
738 u32 saveDPLL_A_MD;
739 u32 saveHTOTAL_A;
740 u32 saveHBLANK_A;
741 u32 saveHSYNC_A;
742 u32 saveVTOTAL_A;
743 u32 saveVBLANK_A;
744 u32 saveVSYNC_A;
745 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000746 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800747 u32 saveTRANS_HTOTAL_A;
748 u32 saveTRANS_HBLANK_A;
749 u32 saveTRANS_HSYNC_A;
750 u32 saveTRANS_VTOTAL_A;
751 u32 saveTRANS_VBLANK_A;
752 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000753 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000754 u32 saveDSPASTRIDE;
755 u32 saveDSPASIZE;
756 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700757 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000758 u32 saveDSPASURF;
759 u32 saveDSPATILEOFF;
760 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700761 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000762 u32 saveBLC_PWM_CTL;
763 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200764 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800765 u32 saveBLC_CPU_PWM_CTL;
766 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000767 u32 saveFPB0;
768 u32 saveFPB1;
769 u32 saveDPLL_B;
770 u32 saveDPLL_B_MD;
771 u32 saveHTOTAL_B;
772 u32 saveHBLANK_B;
773 u32 saveHSYNC_B;
774 u32 saveVTOTAL_B;
775 u32 saveVBLANK_B;
776 u32 saveVSYNC_B;
777 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000778 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800779 u32 saveTRANS_HTOTAL_B;
780 u32 saveTRANS_HBLANK_B;
781 u32 saveTRANS_HSYNC_B;
782 u32 saveTRANS_VTOTAL_B;
783 u32 saveTRANS_VBLANK_B;
784 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000785 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000786 u32 saveDSPBSTRIDE;
787 u32 saveDSPBSIZE;
788 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700789 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000790 u32 saveDSPBSURF;
791 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700792 u32 saveVGA0;
793 u32 saveVGA1;
794 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u32 saveVGACNTRL;
796 u32 saveADPA;
797 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700798 u32 savePP_ON_DELAYS;
799 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000800 u32 saveDVOA;
801 u32 saveDVOB;
802 u32 saveDVOC;
803 u32 savePP_ON;
804 u32 savePP_OFF;
805 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700806 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000807 u32 savePFIT_CONTROL;
808 u32 save_palette_a[256];
809 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000810 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000811 u32 saveIER;
812 u32 saveIIR;
813 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800814 u32 saveDEIER;
815 u32 saveDEIMR;
816 u32 saveGTIER;
817 u32 saveGTIMR;
818 u32 saveFDI_RXA_IMR;
819 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800820 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800821 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000822 u32 saveSWF0[16];
823 u32 saveSWF1[16];
824 u32 saveSWF2[3];
825 u8 saveMSR;
826 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800827 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000828 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000829 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000830 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000831 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200832 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000833 u32 saveCURACNTR;
834 u32 saveCURAPOS;
835 u32 saveCURABASE;
836 u32 saveCURBCNTR;
837 u32 saveCURBPOS;
838 u32 saveCURBBASE;
839 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700840 u32 saveDP_B;
841 u32 saveDP_C;
842 u32 saveDP_D;
843 u32 savePIPEA_GMCH_DATA_M;
844 u32 savePIPEB_GMCH_DATA_M;
845 u32 savePIPEA_GMCH_DATA_N;
846 u32 savePIPEB_GMCH_DATA_N;
847 u32 savePIPEA_DP_LINK_M;
848 u32 savePIPEB_DP_LINK_M;
849 u32 savePIPEA_DP_LINK_N;
850 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800851 u32 saveFDI_RXA_CTL;
852 u32 saveFDI_TXA_CTL;
853 u32 saveFDI_RXB_CTL;
854 u32 saveFDI_TXB_CTL;
855 u32 savePFA_CTL_1;
856 u32 savePFB_CTL_1;
857 u32 savePFA_WIN_SZ;
858 u32 savePFB_WIN_SZ;
859 u32 savePFA_WIN_POS;
860 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000861 u32 savePCH_DREF_CONTROL;
862 u32 saveDISP_ARB_CTL;
863 u32 savePIPEA_DATA_M1;
864 u32 savePIPEA_DATA_N1;
865 u32 savePIPEA_LINK_M1;
866 u32 savePIPEA_LINK_N1;
867 u32 savePIPEB_DATA_M1;
868 u32 savePIPEB_DATA_N1;
869 u32 savePIPEB_LINK_M1;
870 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000871 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400872 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100873};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100874
Imre Deakddeea5b2014-05-05 15:19:56 +0300875struct vlv_s0ix_state {
876 /* GAM */
877 u32 wr_watermark;
878 u32 gfx_prio_ctrl;
879 u32 arb_mode;
880 u32 gfx_pend_tlb0;
881 u32 gfx_pend_tlb1;
882 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
883 u32 media_max_req_count;
884 u32 gfx_max_req_count;
885 u32 render_hwsp;
886 u32 ecochk;
887 u32 bsd_hwsp;
888 u32 blt_hwsp;
889 u32 tlb_rd_addr;
890
891 /* MBC */
892 u32 g3dctl;
893 u32 gsckgctl;
894 u32 mbctl;
895
896 /* GCP */
897 u32 ucgctl1;
898 u32 ucgctl3;
899 u32 rcgctl1;
900 u32 rcgctl2;
901 u32 rstctl;
902 u32 misccpctl;
903
904 /* GPM */
905 u32 gfxpause;
906 u32 rpdeuhwtc;
907 u32 rpdeuc;
908 u32 ecobus;
909 u32 pwrdwnupctl;
910 u32 rp_down_timeout;
911 u32 rp_deucsw;
912 u32 rcubmabdtmr;
913 u32 rcedata;
914 u32 spare2gh;
915
916 /* Display 1 CZ domain */
917 u32 gt_imr;
918 u32 gt_ier;
919 u32 pm_imr;
920 u32 pm_ier;
921 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
922
923 /* GT SA CZ domain */
924 u32 tilectl;
925 u32 gt_fifoctl;
926 u32 gtlc_wake_ctrl;
927 u32 gtlc_survive;
928 u32 pmwgicz;
929
930 /* Display 2 CZ domain */
931 u32 gu_ctl0;
932 u32 gu_ctl1;
933 u32 clock_gate_dis2;
934};
935
Chris Wilsonbf225f22014-07-10 20:31:18 +0100936struct intel_rps_ei {
937 u32 cz_clock;
938 u32 render_c0;
939 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400940};
941
Daisy Sunc76bb612014-08-11 11:08:38 -0700942struct intel_rps_bdw_cal {
943 u32 it_threshold_pct; /* interrupt, in percentage */
944 u32 eval_interval; /* evaluation interval, in us */
945 u32 last_ts;
946 u32 last_c0;
947 bool is_up;
948};
949
950struct intel_rps_bdw_turbo {
951 struct intel_rps_bdw_cal up;
952 struct intel_rps_bdw_cal down;
953 struct timer_list flip_timer;
954 u32 timeout;
955 atomic_t flip_received;
956 struct work_struct work_max_freq;
957};
958
Daniel Vetterc85aa882012-11-02 19:55:03 +0100959struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200960 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100961 struct work_struct work;
962 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200963
Ben Widawskyb39fb292014-03-19 18:31:11 -0700964 /* Frequencies are stored in potentially platform dependent multiples.
965 * In other words, *_freq needs to be multiplied by X to be interesting.
966 * Soft limits are those which are used for the dynamic reclocking done
967 * by the driver (raise frequencies under heavy loads, and lower for
968 * lighter loads). Hard limits are those imposed by the hardware.
969 *
970 * A distinction is made for overclocking, which is never enabled by
971 * default, and is considered to be above the hard limit if it's
972 * possible at all.
973 */
974 u8 cur_freq; /* Current frequency (cached, may not == HW) */
975 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
976 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
977 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
978 u8 min_freq; /* AKA RPn. Minimum frequency */
979 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
980 u8 rp1_freq; /* "less than" RP0 power/freqency */
981 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530982 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700983
Deepak S31685c22014-07-03 17:33:01 -0400984 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700985
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100986 int last_adj;
987 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
988
Chris Wilsonc0951f02013-10-10 21:58:50 +0100989 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700990 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700991
Daisy Sunc76bb612014-08-11 11:08:38 -0700992 bool is_bdw_sw_turbo; /* Switch of BDW software turbo */
993 struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */
994
Chris Wilsonbf225f22014-07-10 20:31:18 +0100995 /* manual wa residency calculations */
996 struct intel_rps_ei up_ei, down_ei;
997
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700998 /*
999 * Protects RPS/RC6 register access and PCU communication.
1000 * Must be taken after struct_mutex if nested.
1001 */
1002 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001003};
1004
Daniel Vetter1a240d42012-11-29 22:18:51 +01001005/* defined intel_pm.c */
1006extern spinlock_t mchdev_lock;
1007
Daniel Vetterc85aa882012-11-02 19:55:03 +01001008struct intel_ilk_power_mgmt {
1009 u8 cur_delay;
1010 u8 min_delay;
1011 u8 max_delay;
1012 u8 fmax;
1013 u8 fstart;
1014
1015 u64 last_count1;
1016 unsigned long last_time1;
1017 unsigned long chipset_power;
1018 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001019 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001020 unsigned long gfx_power;
1021 u8 corr;
1022
1023 int c_m;
1024 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001025
1026 struct drm_i915_gem_object *pwrctx;
1027 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001028};
1029
Imre Deakc6cb5822014-03-04 19:22:55 +02001030struct drm_i915_private;
1031struct i915_power_well;
1032
1033struct i915_power_well_ops {
1034 /*
1035 * Synchronize the well's hw state to match the current sw state, for
1036 * example enable/disable it based on the current refcount. Called
1037 * during driver init and resume time, possibly after first calling
1038 * the enable/disable handlers.
1039 */
1040 void (*sync_hw)(struct drm_i915_private *dev_priv,
1041 struct i915_power_well *power_well);
1042 /*
1043 * Enable the well and resources that depend on it (for example
1044 * interrupts located on the well). Called after the 0->1 refcount
1045 * transition.
1046 */
1047 void (*enable)(struct drm_i915_private *dev_priv,
1048 struct i915_power_well *power_well);
1049 /*
1050 * Disable the well and resources that depend on it. Called after
1051 * the 1->0 refcount transition.
1052 */
1053 void (*disable)(struct drm_i915_private *dev_priv,
1054 struct i915_power_well *power_well);
1055 /* Returns the hw enabled state. */
1056 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1057 struct i915_power_well *power_well);
1058};
1059
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001060/* Power well structure for haswell */
1061struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001062 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001063 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001064 /* power well enable/disable usage count */
1065 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001066 /* cached hw enabled state */
1067 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001068 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001069 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001070 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001071};
1072
Imre Deak83c00f552013-10-25 17:36:47 +03001073struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001074 /*
1075 * Power wells needed for initialization at driver init and suspend
1076 * time are on. They are kept on until after the first modeset.
1077 */
1078 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001079 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001080 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001081
Imre Deak83c00f552013-10-25 17:36:47 +03001082 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001083 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001084 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001085};
1086
Daniel Vetter231f42a2012-11-02 19:55:05 +01001087struct i915_dri1_state {
1088 unsigned allow_batchbuffer : 1;
1089 u32 __iomem *gfx_hws_cpu_addr;
1090
1091 unsigned int cpp;
1092 int back_offset;
1093 int front_offset;
1094 int current_page;
1095 int page_flipping;
1096
1097 uint32_t counter;
1098};
1099
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001100struct i915_ums_state {
1101 /**
1102 * Flag if the X Server, and thus DRM, is not currently in
1103 * control of the device.
1104 *
1105 * This is set between LeaveVT and EnterVT. It needs to be
1106 * replaced with a semaphore. It also needs to be
1107 * transitioned away from for kernel modesetting.
1108 */
1109 int mm_suspended;
1110};
1111
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001112#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001113struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001114 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001115 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001116 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001117};
1118
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001119struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001120 /** Memory allocator for GTT stolen memory */
1121 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001122 /** List of all objects in gtt_space. Used to restore gtt
1123 * mappings on resume */
1124 struct list_head bound_list;
1125 /**
1126 * List of objects which are not bound to the GTT (thus
1127 * are idle and not used by the GPU) but still have
1128 * (presumably uncached) pages still attached.
1129 */
1130 struct list_head unbound_list;
1131
1132 /** Usable portion of the GTT for GEM */
1133 unsigned long stolen_base; /* limited to low memory (32-bit) */
1134
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001135 /** PPGTT used for aliasing the PPGTT with the GTT */
1136 struct i915_hw_ppgtt *aliasing_ppgtt;
1137
Chris Wilson2cfcd322014-05-20 08:28:43 +01001138 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001139 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001140 bool shrinker_no_lock_stealing;
1141
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001142 /** LRU list of objects with fence regs on them. */
1143 struct list_head fence_list;
1144
1145 /**
1146 * We leave the user IRQ off as much as possible,
1147 * but this means that requests will finish and never
1148 * be retired once the system goes idle. Set a timer to
1149 * fire periodically while the ring is running. When it
1150 * fires, go retire requests.
1151 */
1152 struct delayed_work retire_work;
1153
1154 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001155 * When we detect an idle GPU, we want to turn on
1156 * powersaving features. So once we see that there
1157 * are no more requests outstanding and no more
1158 * arrive within a small period of time, we fire
1159 * off the idle_work.
1160 */
1161 struct delayed_work idle_work;
1162
1163 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001164 * Are we in a non-interruptible section of code like
1165 * modesetting?
1166 */
1167 bool interruptible;
1168
Chris Wilsonf62a0072014-02-21 17:55:39 +00001169 /**
1170 * Is the GPU currently considered idle, or busy executing userspace
1171 * requests? Whilst idle, we attempt to power down the hardware and
1172 * display clocks. In order to reduce the effect on performance, there
1173 * is a slight delay before we do so.
1174 */
1175 bool busy;
1176
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001177 /* the indicator for dispatch video commands on two BSD rings */
1178 int bsd_ring_dispatch_index;
1179
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001180 /** Bit 6 swizzling required for X tiling */
1181 uint32_t bit_6_swizzle_x;
1182 /** Bit 6 swizzling required for Y tiling */
1183 uint32_t bit_6_swizzle_y;
1184
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001185 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001186 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001187 size_t object_memory;
1188 u32 object_count;
1189};
1190
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001191struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001192 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001193 unsigned bytes;
1194 unsigned size;
1195 int err;
1196 u8 *buf;
1197 loff_t start;
1198 loff_t pos;
1199};
1200
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001201struct i915_error_state_file_priv {
1202 struct drm_device *dev;
1203 struct drm_i915_error_state *error;
1204};
1205
Daniel Vetter99584db2012-11-14 17:14:04 +01001206struct i915_gpu_error {
1207 /* For hangcheck timer */
1208#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1209#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001210 /* Hang gpu twice in this window and your context gets banned */
1211#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1212
Daniel Vetter99584db2012-11-14 17:14:04 +01001213 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001214
1215 /* For reset and error_state handling. */
1216 spinlock_t lock;
1217 /* Protected by the above dev->gpu_error.lock. */
1218 struct drm_i915_error_state *first_error;
1219 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221
1222 unsigned long missed_irq_rings;
1223
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001224 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001225 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001226 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001227 * This is a counter which gets incremented when reset is triggered,
1228 * and again when reset has been handled. So odd values (lowest bit set)
1229 * means that reset is in progress and even values that
1230 * (reset_counter >> 1):th reset was successfully completed.
1231 *
1232 * If reset is not completed succesfully, the I915_WEDGE bit is
1233 * set meaning that hardware is terminally sour and there is no
1234 * recovery. All waiters on the reset_queue will be woken when
1235 * that happens.
1236 *
1237 * This counter is used by the wait_seqno code to notice that reset
1238 * event happened and it needs to restart the entire ioctl (since most
1239 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001240 *
1241 * This is important for lock-free wait paths, where no contended lock
1242 * naturally enforces the correct ordering between the bail-out of the
1243 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001244 */
1245 atomic_t reset_counter;
1246
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001247#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001248#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001249
1250 /**
1251 * Waitqueue to signal when the reset has completed. Used by clients
1252 * that wait for dev_priv->mm.wedged to settle.
1253 */
1254 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001255
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001256 /* Userspace knobs for gpu hang simulation;
1257 * combines both a ring mask, and extra flags
1258 */
1259 u32 stop_rings;
1260#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1261#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001262
1263 /* For missed irq/seqno simulation. */
1264 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001265
1266 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1267 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001268};
1269
Zhang Ruib8efb172013-02-05 15:41:53 +08001270enum modeset_restore {
1271 MODESET_ON_LID_OPEN,
1272 MODESET_DONE,
1273 MODESET_SUSPENDED,
1274};
1275
Paulo Zanoni6acab152013-09-12 17:06:24 -03001276struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001277 /*
1278 * This is an index in the HDMI/DVI DDI buffer translation table.
1279 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1280 * populate this field.
1281 */
1282#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001283 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001284
1285 uint8_t supports_dvi:1;
1286 uint8_t supports_hdmi:1;
1287 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001288};
1289
Pradeep Bhat83a72802014-03-28 10:14:57 +05301290enum drrs_support_type {
1291 DRRS_NOT_SUPPORTED = 0,
1292 STATIC_DRRS_SUPPORT = 1,
1293 SEAMLESS_DRRS_SUPPORT = 2
1294};
1295
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001296struct intel_vbt_data {
1297 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1298 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1299
1300 /* Feature bits */
1301 unsigned int int_tv_support:1;
1302 unsigned int lvds_dither:1;
1303 unsigned int lvds_vbt:1;
1304 unsigned int int_crt_support:1;
1305 unsigned int lvds_use_ssc:1;
1306 unsigned int display_clock_mode:1;
1307 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301308 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001309 int lvds_ssc_freq;
1310 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1311
Pradeep Bhat83a72802014-03-28 10:14:57 +05301312 enum drrs_support_type drrs_type;
1313
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001314 /* eDP */
1315 int edp_rate;
1316 int edp_lanes;
1317 int edp_preemphasis;
1318 int edp_vswing;
1319 bool edp_initialized;
1320 bool edp_support;
1321 int edp_bpp;
1322 struct edp_power_seq edp_pps;
1323
Jani Nikulaf00076d2013-12-14 20:38:29 -02001324 struct {
1325 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001326 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001327 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001328 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001329 } backlight;
1330
Shobhit Kumard17c5442013-08-27 15:12:25 +03001331 /* MIPI DSI */
1332 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301333 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001334 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301335 struct mipi_config *config;
1336 struct mipi_pps_data *pps;
1337 u8 seq_version;
1338 u32 size;
1339 u8 *data;
1340 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001341 } dsi;
1342
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001343 int crt_ddc_pin;
1344
1345 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001346 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001347
1348 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001349};
1350
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001351enum intel_ddb_partitioning {
1352 INTEL_DDB_PART_1_2,
1353 INTEL_DDB_PART_5_6, /* IVB+ */
1354};
1355
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001356struct intel_wm_level {
1357 bool enable;
1358 uint32_t pri_val;
1359 uint32_t spr_val;
1360 uint32_t cur_val;
1361 uint32_t fbc_val;
1362};
1363
Imre Deak820c1982013-12-17 14:46:36 +02001364struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001365 uint32_t wm_pipe[3];
1366 uint32_t wm_lp[3];
1367 uint32_t wm_lp_spr[3];
1368 uint32_t wm_linetime[3];
1369 bool enable_fbc_wm;
1370 enum intel_ddb_partitioning partitioning;
1371};
1372
Paulo Zanonic67a4702013-08-19 13:18:09 -03001373/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001374 * This struct helps tracking the state needed for runtime PM, which puts the
1375 * device in PCI D3 state. Notice that when this happens, nothing on the
1376 * graphics device works, even register access, so we don't get interrupts nor
1377 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001378 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001379 * Every piece of our code that needs to actually touch the hardware needs to
1380 * either call intel_runtime_pm_get or call intel_display_power_get with the
1381 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001382 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001383 * Our driver uses the autosuspend delay feature, which means we'll only really
1384 * suspend if we stay with zero refcount for a certain amount of time. The
1385 * default value is currently very conservative (see intel_init_runtime_pm), but
1386 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001387 *
1388 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1389 * goes back to false exactly before we reenable the IRQs. We use this variable
1390 * to check if someone is trying to enable/disable IRQs while they're supposed
1391 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001392 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001393 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001394 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001395 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001396struct i915_runtime_pm {
1397 bool suspended;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001398 bool _irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001399};
1400
Daniel Vetter926321d2013-10-16 13:30:34 +02001401enum intel_pipe_crc_source {
1402 INTEL_PIPE_CRC_SOURCE_NONE,
1403 INTEL_PIPE_CRC_SOURCE_PLANE1,
1404 INTEL_PIPE_CRC_SOURCE_PLANE2,
1405 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001406 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001407 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1408 INTEL_PIPE_CRC_SOURCE_TV,
1409 INTEL_PIPE_CRC_SOURCE_DP_B,
1410 INTEL_PIPE_CRC_SOURCE_DP_C,
1411 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001412 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001413 INTEL_PIPE_CRC_SOURCE_MAX,
1414};
1415
Shuang He8bf1e9f2013-10-15 18:55:27 +01001416struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001417 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001418 uint32_t crc[5];
1419};
1420
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001421#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001422struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001423 spinlock_t lock;
1424 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001425 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001426 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001427 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001428 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001429};
1430
Daniel Vetterf99d7062014-06-19 16:01:59 +02001431struct i915_frontbuffer_tracking {
1432 struct mutex lock;
1433
1434 /*
1435 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1436 * scheduled flips.
1437 */
1438 unsigned busy_bits;
1439 unsigned flip_bits;
1440};
1441
Jani Nikula77fec552014-03-31 14:27:22 +03001442struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001443 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001444 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001445
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001446 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001447
1448 int relative_constants_mode;
1449
1450 void __iomem *regs;
1451
Chris Wilson907b28c2013-07-19 20:36:52 +01001452 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001453
1454 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1455
Daniel Vetter28c70f12012-12-01 13:53:45 +01001456
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001457 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1458 * controller on different i2c buses. */
1459 struct mutex gmbus_mutex;
1460
1461 /**
1462 * Base address of the gmbus and gpio block.
1463 */
1464 uint32_t gpio_mmio_base;
1465
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301466 /* MMIO base address for MIPI regs */
1467 uint32_t mipi_mmio_base;
1468
Daniel Vetter28c70f12012-12-01 13:53:45 +01001469 wait_queue_head_t gmbus_wait_queue;
1470
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001471 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001472 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001473 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001474 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001475
1476 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001477 struct resource mch_res;
1478
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001479 /* protects the irq masks */
1480 spinlock_t irq_lock;
1481
Sourab Gupta84c33a62014-06-02 16:47:17 +05301482 /* protects the mmio flip data */
1483 spinlock_t mmio_flip_lock;
1484
Imre Deakf8b79e52014-03-04 19:23:07 +02001485 bool display_irqs_enabled;
1486
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001487 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1488 struct pm_qos_request pm_qos;
1489
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001490 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001491 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001492
1493 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001494 union {
1495 u32 irq_mask;
1496 u32 de_irq_mask[I915_MAX_PIPES];
1497 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001498 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001499 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301500 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001501 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001502
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001503 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001504 struct {
1505 unsigned long hpd_last_jiffies;
1506 int hpd_cnt;
1507 enum {
1508 HPD_ENABLED = 0,
1509 HPD_DISABLED = 1,
1510 HPD_MARK_DISABLED = 2
1511 } hpd_mark;
1512 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001513 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001514 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001515
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001516 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301517 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001518 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001519 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001520
1521 /* overlay */
1522 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001523
Jani Nikula58c68772013-11-08 16:48:54 +02001524 /* backlight registers and fields in struct intel_panel */
1525 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001526
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001527 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001528 bool no_aux_handshake;
1529
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001530 /* protects panel power sequencer state */
1531 struct mutex pps_mutex;
1532
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001533 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1534 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1535 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1536
1537 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001538 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001539
Daniel Vetter645416f2013-09-02 16:22:25 +02001540 /**
1541 * wq - Driver workqueue for GEM.
1542 *
1543 * NOTE: Work items scheduled here are not allowed to grab any modeset
1544 * locks, for otherwise the flushing done in the pageflip code will
1545 * result in deadlocks.
1546 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001547 struct workqueue_struct *wq;
1548
1549 /* Display functions */
1550 struct drm_i915_display_funcs display;
1551
1552 /* PCH chipset type */
1553 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001554 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001555
1556 unsigned long quirks;
1557
Zhang Ruib8efb172013-02-05 15:41:53 +08001558 enum modeset_restore modeset_restore;
1559 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001560
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001561 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001562 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001563
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001564 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001565#if defined(CONFIG_MMU_NOTIFIER)
1566 DECLARE_HASHTABLE(mmu_notifiers, 7);
1567#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001568
Daniel Vetter87813422012-05-02 11:49:32 +02001569 /* Kernel Modesetting */
1570
yakui_zhao9b9d1722009-05-31 17:17:17 +08001571 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001572
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001573 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1574 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001575 wait_queue_head_t pending_flip_queue;
1576
Daniel Vetterc4597872013-10-21 21:04:07 +02001577#ifdef CONFIG_DEBUG_FS
1578 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1579#endif
1580
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001581 int num_shared_dpll;
1582 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001583 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001584
Arun Siluvery888b5992014-08-26 14:44:51 +01001585 /*
1586 * workarounds are currently applied at different places and
1587 * changes are being done to consolidate them so exact count is
1588 * not clear at this point, use a max value for now.
1589 */
1590#define I915_MAX_WA_REGS 16
1591 struct {
1592 u32 addr;
1593 u32 value;
1594 /* bitmask representing WA bits */
1595 u32 mask;
1596 } intel_wa_regs[I915_MAX_WA_REGS];
1597 u32 num_wa_regs;
1598
Jesse Barnes652c3932009-08-17 13:31:43 -07001599 /* Reclocking support */
1600 bool render_reclock_avail;
1601 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001602 /* indicates the reduced downclock for LVDS*/
1603 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001604
1605 struct i915_frontbuffer_tracking fb_tracking;
1606
Jesse Barnes652c3932009-08-17 13:31:43 -07001607 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001608
Zhenyu Wangc48044112009-12-17 14:48:43 +08001609 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001610
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001611 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001612
Ben Widawsky59124502013-07-04 11:02:05 -07001613 /* Cannot be determined by PCIID. You must always read a register. */
1614 size_t ellc_size;
1615
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001616 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001617 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001618
Daniel Vetter20e4d402012-08-08 23:35:39 +02001619 /* ilk-only ips/rps state. Everything in here is protected by the global
1620 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001621 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001622
Imre Deak83c00f552013-10-25 17:36:47 +03001623 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001624
Rodrigo Vivia031d702013-10-03 16:15:06 -03001625 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001626
Daniel Vetter99584db2012-11-14 17:14:04 +01001627 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001628
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001629 struct drm_i915_gem_object *vlv_pctx;
1630
Daniel Vetter4520f532013-10-09 09:18:51 +02001631#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001632 /* list of fbdev register on this device */
1633 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001634 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001635#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001636
1637 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001638 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001639
Ben Widawsky254f9652012-06-04 14:42:42 -07001640 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001641 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001642
Damien Lespiau3e683202012-12-11 18:48:29 +00001643 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001644
Daniel Vetter842f1c82014-03-10 10:01:44 +01001645 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001646 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001647 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001648
Ville Syrjälä53615a52013-08-01 16:18:50 +03001649 struct {
1650 /*
1651 * Raw watermark latency values:
1652 * in 0.1us units for WM0,
1653 * in 0.5us units for WM1+.
1654 */
1655 /* primary */
1656 uint16_t pri_latency[5];
1657 /* sprite */
1658 uint16_t spr_latency[5];
1659 /* cursor */
1660 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001661
1662 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001663 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001664 } wm;
1665
Paulo Zanoni8a187452013-12-06 20:32:13 -02001666 struct i915_runtime_pm pm;
1667
Dave Airlie13cf5502014-06-18 11:29:35 +10001668 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1669 u32 long_hpd_port_mask;
1670 u32 short_hpd_port_mask;
1671 struct work_struct dig_port_work;
1672
Dave Airlie0e32b392014-05-02 14:02:48 +10001673 /*
1674 * if we get a HPD irq from DP and a HPD irq from non-DP
1675 * the non-DP HPD could block the workqueue on a mode config
1676 * mutex getting, that userspace may have taken. However
1677 * userspace is waiting on the DP workqueue to run which is
1678 * blocked behind the non-DP one.
1679 */
1680 struct workqueue_struct *dp_wq;
1681
Ville Syrjälä69769f92014-08-15 01:22:08 +03001682 uint32_t bios_vgacntr;
1683
Daniel Vetter231f42a2012-11-02 19:55:05 +01001684 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1685 * here! */
1686 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001687 /* Old ums support infrastructure, same warning applies. */
1688 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001689
Oscar Mateoa83014d2014-07-24 17:04:21 +01001690 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1691 struct {
1692 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1693 struct intel_engine_cs *ring,
1694 struct intel_context *ctx,
1695 struct drm_i915_gem_execbuffer2 *args,
1696 struct list_head *vmas,
1697 struct drm_i915_gem_object *batch_obj,
1698 u64 exec_start, u32 flags);
1699 int (*init_rings)(struct drm_device *dev);
1700 void (*cleanup_ring)(struct intel_engine_cs *ring);
1701 void (*stop_ring)(struct intel_engine_cs *ring);
1702 } gt;
1703
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001704 /*
1705 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1706 * will be rejected. Instead look for a better place.
1707 */
Jani Nikula77fec552014-03-31 14:27:22 +03001708};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Chris Wilson2c1792a2013-08-01 18:39:55 +01001710static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1711{
1712 return dev->dev_private;
1713}
1714
Chris Wilsonb4519512012-05-11 14:29:30 +01001715/* Iterate over initialised rings */
1716#define for_each_ring(ring__, dev_priv__, i__) \
1717 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1718 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1719
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001720enum hdmi_force_audio {
1721 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1722 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1723 HDMI_AUDIO_AUTO, /* trust EDID */
1724 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1725};
1726
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001727#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001728
Chris Wilson37e680a2012-06-07 15:38:42 +01001729struct drm_i915_gem_object_ops {
1730 /* Interface between the GEM object and its backing storage.
1731 * get_pages() is called once prior to the use of the associated set
1732 * of pages before to binding them into the GTT, and put_pages() is
1733 * called after we no longer need them. As we expect there to be
1734 * associated cost with migrating pages between the backing storage
1735 * and making them available for the GPU (e.g. clflush), we may hold
1736 * onto the pages after they are no longer referenced by the GPU
1737 * in case they may be used again shortly (for example migrating the
1738 * pages to a different memory domain within the GTT). put_pages()
1739 * will therefore most likely be called when the object itself is
1740 * being released or under memory pressure (where we attempt to
1741 * reap pages for the shrinker).
1742 */
1743 int (*get_pages)(struct drm_i915_gem_object *);
1744 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001745 int (*dmabuf_export)(struct drm_i915_gem_object *);
1746 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001747};
1748
Daniel Vettera071fa02014-06-18 23:28:09 +02001749/*
1750 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1751 * considered to be the frontbuffer for the given plane interface-vise. This
1752 * doesn't mean that the hw necessarily already scans it out, but that any
1753 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1754 *
1755 * We have one bit per pipe and per scanout plane type.
1756 */
1757#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1758#define INTEL_FRONTBUFFER_BITS \
1759 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1760#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1761 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1762#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1763 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1764#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1765 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1766#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1767 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001768#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1769 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001770
Eric Anholt673a3942008-07-30 12:06:12 -07001771struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001772 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001773
Chris Wilson37e680a2012-06-07 15:38:42 +01001774 const struct drm_i915_gem_object_ops *ops;
1775
Ben Widawsky2f633152013-07-17 12:19:03 -07001776 /** List of VMAs backed by this object */
1777 struct list_head vma_list;
1778
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001779 /** Stolen memory for this object, instead of being backed by shmem. */
1780 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001781 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001782
Chris Wilson69dc4982010-10-19 10:36:51 +01001783 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001784 /** Used in execbuf to temporarily hold a ref */
1785 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001786
1787 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001788 * This is set if the object is on the active lists (has pending
1789 * rendering and so a non-zero seqno), and is not set if it i s on
1790 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001791 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001792 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001793
1794 /**
1795 * This is set if the object has been written to since last bound
1796 * to the GTT
1797 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001798 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001799
1800 /**
1801 * Fence register bits (if any) for this object. Will be set
1802 * as needed when mapped into the GTT.
1803 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001804 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001805 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001806
1807 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001808 * Advice: are the backing pages purgeable?
1809 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001810 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001811
1812 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001813 * Current tiling mode for the object.
1814 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001815 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001816 /**
1817 * Whether the tiling parameters for the currently associated fence
1818 * register have changed. Note that for the purposes of tracking
1819 * tiling changes we also treat the unfenced register, the register
1820 * slot that the object occupies whilst it executes a fenced
1821 * command (such as BLT on gen2/3), as a "fence".
1822 */
1823 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001824
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001825 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001826 * Is the object at the current location in the gtt mappable and
1827 * fenceable? Used to avoid costly recalculations.
1828 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001829 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001830
1831 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001832 * Whether the current gtt mapping needs to be mappable (and isn't just
1833 * mappable by accident). Track pin and fault separate for a more
1834 * accurate mappable working set.
1835 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001836 unsigned int fault_mappable:1;
1837 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001838 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001839
Chris Wilsoncaea7472010-11-12 13:53:37 +00001840 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301841 * Is the object to be mapped as read-only to the GPU
1842 * Only honoured if hardware has relevant pte bit
1843 */
1844 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001845 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001846
Daniel Vetter7bddb012012-02-09 17:15:47 +01001847 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001848 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001849 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001850
Daniel Vettera071fa02014-06-18 23:28:09 +02001851 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1852
Chris Wilson9da3da62012-06-01 15:20:22 +01001853 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001854 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001855
Daniel Vetter1286ff72012-05-10 15:25:09 +02001856 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001857 void *dma_buf_vmapping;
1858 int vmapping_count;
1859
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001860 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001861
Chris Wilson1c293ea2012-04-17 15:31:27 +01001862 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001863 uint32_t last_read_seqno;
1864 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001865 /** Breadcrumb of last fenced GPU access to the buffer. */
1866 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001867
Daniel Vetter778c3542010-05-13 11:49:44 +02001868 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001869 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001870
Daniel Vetter80075d42013-10-09 21:23:52 +02001871 /** References from framebuffers, locks out tiling changes. */
1872 unsigned long framebuffer_references;
1873
Eric Anholt280b7132009-03-12 16:56:27 -07001874 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001875 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001876
Jesse Barnes79e53942008-11-07 14:24:08 -08001877 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001878 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001879 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001880
1881 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001882 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001883
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001884 union {
1885 struct i915_gem_userptr {
1886 uintptr_t ptr;
1887 unsigned read_only :1;
1888 unsigned workers :4;
1889#define I915_GEM_USERPTR_MAX_WORKERS 15
1890
1891 struct mm_struct *mm;
1892 struct i915_mmu_object *mn;
1893 struct work_struct *work;
1894 } userptr;
1895 };
1896};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001897#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001898
Daniel Vettera071fa02014-06-18 23:28:09 +02001899void i915_gem_track_fb(struct drm_i915_gem_object *old,
1900 struct drm_i915_gem_object *new,
1901 unsigned frontbuffer_bits);
1902
Eric Anholt673a3942008-07-30 12:06:12 -07001903/**
1904 * Request queue structure.
1905 *
1906 * The request queue allows us to note sequence numbers that have been emitted
1907 * and may be associated with active buffers to be retired.
1908 *
1909 * By keeping this list, we can avoid having to do questionable
1910 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1911 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1912 */
1913struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001914 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001915 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001916
Eric Anholt673a3942008-07-30 12:06:12 -07001917 /** GEM sequence number associated with this request. */
1918 uint32_t seqno;
1919
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001920 /** Position in the ringbuffer of the start of the request */
1921 u32 head;
1922
1923 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001924 u32 tail;
1925
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001926 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001927 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001928
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001929 /** Batch buffer related to this request if any */
1930 struct drm_i915_gem_object *batch_obj;
1931
Eric Anholt673a3942008-07-30 12:06:12 -07001932 /** Time at which this request was emitted, in jiffies. */
1933 unsigned long emitted_jiffies;
1934
Eric Anholtb9624422009-06-03 07:27:35 +00001935 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001936 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001937
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001938 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001939 /** file_priv list entry for this request */
1940 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001941};
1942
1943struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001944 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001945 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001946
Eric Anholt673a3942008-07-30 12:06:12 -07001947 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001948 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001949 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001950 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001951 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001952 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001953
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001954 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001955 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001956};
1957
Brad Volkin351e3db2014-02-18 10:15:46 -08001958/*
1959 * A command that requires special handling by the command parser.
1960 */
1961struct drm_i915_cmd_descriptor {
1962 /*
1963 * Flags describing how the command parser processes the command.
1964 *
1965 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1966 * a length mask if not set
1967 * CMD_DESC_SKIP: The command is allowed but does not follow the
1968 * standard length encoding for the opcode range in
1969 * which it falls
1970 * CMD_DESC_REJECT: The command is never allowed
1971 * CMD_DESC_REGISTER: The command should be checked against the
1972 * register whitelist for the appropriate ring
1973 * CMD_DESC_MASTER: The command is allowed if the submitting process
1974 * is the DRM master
1975 */
1976 u32 flags;
1977#define CMD_DESC_FIXED (1<<0)
1978#define CMD_DESC_SKIP (1<<1)
1979#define CMD_DESC_REJECT (1<<2)
1980#define CMD_DESC_REGISTER (1<<3)
1981#define CMD_DESC_BITMASK (1<<4)
1982#define CMD_DESC_MASTER (1<<5)
1983
1984 /*
1985 * The command's unique identification bits and the bitmask to get them.
1986 * This isn't strictly the opcode field as defined in the spec and may
1987 * also include type, subtype, and/or subop fields.
1988 */
1989 struct {
1990 u32 value;
1991 u32 mask;
1992 } cmd;
1993
1994 /*
1995 * The command's length. The command is either fixed length (i.e. does
1996 * not include a length field) or has a length field mask. The flag
1997 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1998 * a length mask. All command entries in a command table must include
1999 * length information.
2000 */
2001 union {
2002 u32 fixed;
2003 u32 mask;
2004 } length;
2005
2006 /*
2007 * Describes where to find a register address in the command to check
2008 * against the ring's register whitelist. Only valid if flags has the
2009 * CMD_DESC_REGISTER bit set.
2010 */
2011 struct {
2012 u32 offset;
2013 u32 mask;
2014 } reg;
2015
2016#define MAX_CMD_DESC_BITMASKS 3
2017 /*
2018 * Describes command checks where a particular dword is masked and
2019 * compared against an expected value. If the command does not match
2020 * the expected value, the parser rejects it. Only valid if flags has
2021 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2022 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002023 *
2024 * If the check specifies a non-zero condition_mask then the parser
2025 * only performs the check when the bits specified by condition_mask
2026 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002027 */
2028 struct {
2029 u32 offset;
2030 u32 mask;
2031 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002032 u32 condition_offset;
2033 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002034 } bits[MAX_CMD_DESC_BITMASKS];
2035};
2036
2037/*
2038 * A table of commands requiring special handling by the command parser.
2039 *
2040 * Each ring has an array of tables. Each table consists of an array of command
2041 * descriptors, which must be sorted with command opcodes in ascending order.
2042 */
2043struct drm_i915_cmd_table {
2044 const struct drm_i915_cmd_descriptor *table;
2045 int count;
2046};
2047
Chris Wilsondbbe9122014-08-09 19:18:43 +01002048/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002049#define __I915__(p) ({ \
2050 struct drm_i915_private *__p; \
2051 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2052 __p = (struct drm_i915_private *)p; \
2053 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2054 __p = to_i915((struct drm_device *)p); \
2055 else \
2056 BUILD_BUG(); \
2057 __p; \
2058})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002059#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002060#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002061
Chris Wilson87f1f462014-08-09 19:18:42 +01002062#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2063#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002064#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002065#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002066#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002067#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2068#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002069#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2070#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2071#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002072#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002073#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002074#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2075#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002076#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2077#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002078#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002079#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002080#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2081 INTEL_DEVID(dev) == 0x0152 || \
2082 INTEL_DEVID(dev) == 0x015a)
2083#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2084 INTEL_DEVID(dev) == 0x0106 || \
2085 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002086#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002087#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002088#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002089#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002090#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002091#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002092 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002093#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002094 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2095 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2096 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002097#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002098 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002099#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002100#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002101 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002102/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002103#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2104 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002105#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002106
Jesse Barnes85436692011-04-06 12:11:14 -07002107/*
2108 * The genX designation typically refers to the render engine, so render
2109 * capability related checks should use IS_GEN, while display and other checks
2110 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2111 * chips, etc.).
2112 */
Zou Nan haicae58522010-11-09 17:17:32 +08002113#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2114#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2115#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2116#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2117#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002118#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002119#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002120
Ben Widawsky73ae4782013-10-15 10:02:57 -07002121#define RENDER_RING (1<<RCS)
2122#define BSD_RING (1<<VCS)
2123#define BLT_RING (1<<BCS)
2124#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002125#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002126#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002127#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002128#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2129#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2130#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2131#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2132 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002133#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2134
Ben Widawsky254f9652012-06-04 14:42:42 -07002135#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002136#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002137#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2138#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Jesse Barnes692ef702014-08-05 07:51:18 -07002139#define USES_PPGTT(dev) (i915.enable_ppgtt)
2140#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002141
Chris Wilson05394f32010-11-08 19:18:58 +00002142#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002143#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2144
Daniel Vetterb45305f2012-12-17 16:21:27 +01002145/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2146#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002147/*
2148 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2149 * even when in MSI mode. This results in spurious interrupt warnings if the
2150 * legacy irq no. is shared with another device. The kernel then disables that
2151 * interrupt source and so prevents the other device from working properly.
2152 */
2153#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2154#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002155
Zou Nan haicae58522010-11-09 17:17:32 +08002156/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2157 * rows, which changed the alignment requirements and fence programming.
2158 */
2159#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2160 IS_I915GM(dev)))
2161#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2162#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2163#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002164#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2165#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002166
2167#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2168#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002169#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002170
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002171#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002172
Damien Lespiaudd93be52013-04-22 18:40:39 +01002173#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002174#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002175#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002176#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002177 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002178
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002179#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2180#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2181#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2182#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2183#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2184#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2185
Chris Wilson2c1792a2013-08-01 18:39:55 +01002186#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002187#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002188#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2189#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002190#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002191#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002192
Sonika Jindal5fafe292014-07-21 15:23:38 +05302193#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2194
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002195/* DPF == dynamic parity feature */
2196#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2197#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002198
Ben Widawskyc8735b02012-09-07 19:43:39 -07002199#define GT_FREQUENCY_MULTIPLIER 50
2200
Chris Wilson05394f32010-11-08 19:18:58 +00002201#include "i915_trace.h"
2202
Rob Clarkbaa70942013-08-02 13:27:49 -04002203extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002204extern int i915_max_ioctl;
2205
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002206extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2207extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002208extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2209extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2210
Jani Nikulad330a952014-01-21 11:24:25 +02002211/* i915_params.c */
2212struct i915_params {
2213 int modeset;
2214 int panel_ignore_lid;
2215 unsigned int powersave;
2216 int semaphores;
2217 unsigned int lvds_downclock;
2218 int lvds_channel_mode;
2219 int panel_use_ssc;
2220 int vbt_sdvo_panel_type;
2221 int enable_rc6;
2222 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002223 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002224 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002225 int enable_psr;
2226 unsigned int preliminary_hw_support;
2227 int disable_power_well;
2228 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002229 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002230 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002231 /* leave bools at the end to not create holes */
2232 bool enable_hangcheck;
2233 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002234 bool prefault_disable;
2235 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002236 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002237 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302238 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002239 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002240};
2241extern struct i915_params i915 __read_mostly;
2242
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002244void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002245extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002246extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002247extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002248extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002249extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002250extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002251 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002252extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002253 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002254extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002255#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002256extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2257 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002258#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002259extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002260 struct drm_clip_rect *box,
2261 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002262extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002263extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002264extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2265extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2266extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2267extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002268int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002269void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002270
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002272void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002273__printf(3, 4)
2274void i915_handle_error(struct drm_device *dev, bool wedged,
2275 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Deepak S76c3552f2014-01-30 23:08:16 +05302277void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2278 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002279extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002280extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002281
2282extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002283extern void intel_uncore_early_sanitize(struct drm_device *dev,
2284 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002285extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002286extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002287extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002288extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002289
Keith Packard7c463582008-11-04 02:03:27 -08002290void
Jani Nikula50227e12014-03-31 14:27:21 +03002291i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002292 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002293
2294void
Jani Nikula50227e12014-03-31 14:27:21 +03002295i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002296 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002297
Imre Deakf8b79e52014-03-04 19:23:07 +02002298void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2299void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2300
Eric Anholt673a3942008-07-30 12:06:12 -07002301/* i915_gem.c */
2302int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2303 struct drm_file *file_priv);
2304int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2305 struct drm_file *file_priv);
2306int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2307 struct drm_file *file_priv);
2308int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2309 struct drm_file *file_priv);
2310int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2311 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002312int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2313 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002314int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2315 struct drm_file *file_priv);
2316int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2317 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002318void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2319 struct intel_engine_cs *ring);
2320void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2321 struct drm_file *file,
2322 struct intel_engine_cs *ring,
2323 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002324int i915_gem_ringbuffer_submission(struct drm_device *dev,
2325 struct drm_file *file,
2326 struct intel_engine_cs *ring,
2327 struct intel_context *ctx,
2328 struct drm_i915_gem_execbuffer2 *args,
2329 struct list_head *vmas,
2330 struct drm_i915_gem_object *batch_obj,
2331 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002332int i915_gem_execbuffer(struct drm_device *dev, void *data,
2333 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002334int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2335 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002336int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2337 struct drm_file *file_priv);
2338int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2339 struct drm_file *file_priv);
2340int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2341 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002342int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2343 struct drm_file *file);
2344int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2345 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002346int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2347 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002348int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2349 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002350int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2351 struct drm_file *file_priv);
2352int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2353 struct drm_file *file_priv);
2354int i915_gem_set_tiling(struct drm_device *dev, void *data,
2355 struct drm_file *file_priv);
2356int i915_gem_get_tiling(struct drm_device *dev, void *data,
2357 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002358int i915_gem_init_userptr(struct drm_device *dev);
2359int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002361int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2362 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002363int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002365void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002366void *i915_gem_object_alloc(struct drm_device *dev);
2367void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002368void i915_gem_object_init(struct drm_i915_gem_object *obj,
2369 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002370struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2371 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002372void i915_init_vm(struct drm_i915_private *dev_priv,
2373 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002374void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002375void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002376
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002377#define PIN_MAPPABLE 0x1
2378#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002379#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002380#define PIN_OFFSET_BIAS 0x8
2381#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002382int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002383 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002384 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002385 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002386int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002387int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002388void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002389void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002390void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002391
Brad Volkin4c914c02014-02-18 10:15:45 -08002392int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2393 int *needs_clflush);
2394
Chris Wilson37e680a2012-06-07 15:38:42 +01002395int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002396static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2397{
Imre Deak67d5a502013-02-18 19:28:02 +02002398 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002399
Imre Deak67d5a502013-02-18 19:28:02 +02002400 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002401 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002402
2403 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002404}
Chris Wilsona5570172012-09-04 21:02:54 +01002405static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2406{
2407 BUG_ON(obj->pages == NULL);
2408 obj->pages_pin_count++;
2409}
2410static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2411{
2412 BUG_ON(obj->pages_pin_count == 0);
2413 obj->pages_pin_count--;
2414}
2415
Chris Wilson54cf91d2010-11-25 18:00:26 +00002416int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002417int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002418 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002419void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002420 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002421int i915_gem_dumb_create(struct drm_file *file_priv,
2422 struct drm_device *dev,
2423 struct drm_mode_create_dumb *args);
2424int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2425 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002426/**
2427 * Returns true if seq1 is later than seq2.
2428 */
2429static inline bool
2430i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2431{
2432 return (int32_t)(seq1 - seq2) >= 0;
2433}
2434
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002435int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2436int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002437int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002438int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002439
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002440bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2441void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002442
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002443struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002444i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002445
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002446bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002447void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002448int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002449 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302450int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2451
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002452static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2453{
2454 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002455 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002456}
2457
2458static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2459{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002460 return atomic_read(&error->reset_counter) & I915_WEDGED;
2461}
2462
2463static inline u32 i915_reset_count(struct i915_gpu_error *error)
2464{
2465 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002466}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002467
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002468static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2469{
2470 return dev_priv->gpu_error.stop_rings == 0 ||
2471 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2472}
2473
2474static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2475{
2476 return dev_priv->gpu_error.stop_rings == 0 ||
2477 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2478}
2479
Chris Wilson069efc12010-09-30 16:53:18 +01002480void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002481bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002482int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002483int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002484int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002485int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002486int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002487void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002488void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002489int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002490int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002491int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002492 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002493 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002494 u32 *seqno);
2495#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002496 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002497int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002498 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002499int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002500int __must_check
2501i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2502 bool write);
2503int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002504i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2505int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002506i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2507 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002508 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002509void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002510int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002511 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002512int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002513void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002514
Chris Wilson467cffb2011-03-07 10:42:03 +00002515uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002516i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2517uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002518i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2519 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002520
Chris Wilsone4ffd172011-04-04 09:44:39 +01002521int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2522 enum i915_cache_level cache_level);
2523
Daniel Vetter1286ff72012-05-10 15:25:09 +02002524struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2525 struct dma_buf *dma_buf);
2526
2527struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2528 struct drm_gem_object *gem_obj, int flags);
2529
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002530void i915_gem_restore_fences(struct drm_device *dev);
2531
Ben Widawskya70a3142013-07-31 16:59:56 -07002532unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2533 struct i915_address_space *vm);
2534bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2535bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2536 struct i915_address_space *vm);
2537unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2538 struct i915_address_space *vm);
2539struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2540 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002541struct i915_vma *
2542i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2543 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002544
2545struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002546static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2547 struct i915_vma *vma;
2548 list_for_each_entry(vma, &obj->vma_list, vma_link)
2549 if (vma->pin_count > 0)
2550 return true;
2551 return false;
2552}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002553
Ben Widawskya70a3142013-07-31 16:59:56 -07002554/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002555#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002556 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2557static inline bool i915_is_ggtt(struct i915_address_space *vm)
2558{
2559 struct i915_address_space *ggtt =
2560 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2561 return vm == ggtt;
2562}
2563
Daniel Vetter841cd772014-08-06 15:04:48 +02002564static inline struct i915_hw_ppgtt *
2565i915_vm_to_ppgtt(struct i915_address_space *vm)
2566{
2567 WARN_ON(i915_is_ggtt(vm));
2568
2569 return container_of(vm, struct i915_hw_ppgtt, base);
2570}
2571
2572
Ben Widawskya70a3142013-07-31 16:59:56 -07002573static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2574{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002575 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002576}
2577
2578static inline unsigned long
2579i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2580{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002581 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002582}
2583
2584static inline unsigned long
2585i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2586{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002587 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002588}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002589
2590static inline int __must_check
2591i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2592 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002593 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002594{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002595 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2596 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002597}
Ben Widawskya70a3142013-07-31 16:59:56 -07002598
Daniel Vetterb2871102014-02-14 14:01:19 +01002599static inline int
2600i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2601{
2602 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2603}
2604
2605void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2606
Ben Widawsky254f9652012-06-04 14:42:42 -07002607/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002608int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002609void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002610void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002611int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002612int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002613void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002614int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002615 struct intel_context *to);
2616struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002617i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002618void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002619struct drm_i915_gem_object *
2620i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002621static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002622{
Chris Wilson691e6412014-04-09 09:07:36 +01002623 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002624}
2625
Oscar Mateo273497e2014-05-22 14:13:37 +01002626static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002627{
Chris Wilson691e6412014-04-09 09:07:36 +01002628 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002629}
2630
Oscar Mateo273497e2014-05-22 14:13:37 +01002631static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002632{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002633 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002634}
2635
Ben Widawsky84624812012-06-04 14:42:54 -07002636int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2637 struct drm_file *file);
2638int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2639 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002640
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002641/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002642int __must_check i915_gem_evict_something(struct drm_device *dev,
2643 struct i915_address_space *vm,
2644 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002645 unsigned alignment,
2646 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002647 unsigned long start,
2648 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002649 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002650int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002651int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002652
Ben Widawsky0260c422014-03-22 22:47:21 -07002653/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002654static inline void i915_gem_chipset_flush(struct drm_device *dev)
2655{
Chris Wilson05394f32010-11-08 19:18:58 +00002656 if (INTEL_INFO(dev)->gen < 6)
2657 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002658}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002659
Chris Wilson9797fbf2012-04-24 15:47:39 +01002660/* i915_gem_stolen.c */
2661int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002662int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002663void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002664void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002665struct drm_i915_gem_object *
2666i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002667struct drm_i915_gem_object *
2668i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2669 u32 stolen_offset,
2670 u32 gtt_offset,
2671 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002672
Eric Anholt673a3942008-07-30 12:06:12 -07002673/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002674static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002675{
Jani Nikula50227e12014-03-31 14:27:21 +03002676 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002677
2678 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2679 obj->tiling_mode != I915_TILING_NONE;
2680}
2681
Eric Anholt673a3942008-07-30 12:06:12 -07002682void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002683void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2684void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002685
2686/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002687#if WATCH_LISTS
2688int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002689#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002690#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002691#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692
Ben Gamari20172632009-02-17 20:08:50 -05002693/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002694int i915_debugfs_init(struct drm_minor *minor);
2695void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002696#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002697void intel_display_crc_init(struct drm_device *dev);
2698#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002699static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002700#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002701
2702/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002703__printf(2, 3)
2704void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002705int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2706 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002707int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002708 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002709 size_t count, loff_t pos);
2710static inline void i915_error_state_buf_release(
2711 struct drm_i915_error_state_buf *eb)
2712{
2713 kfree(eb->buf);
2714}
Mika Kuoppala58174462014-02-25 17:11:26 +02002715void i915_capture_error_state(struct drm_device *dev, bool wedge,
2716 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002717void i915_error_state_get(struct drm_device *dev,
2718 struct i915_error_state_file_priv *error_priv);
2719void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2720void i915_destroy_error_state(struct drm_device *dev);
2721
2722void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002723const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002724
Brad Volkin351e3db2014-02-18 10:15:46 -08002725/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002726int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002727int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2728void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2729bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2730int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002731 struct drm_i915_gem_object *batch_obj,
2732 u32 batch_start_offset,
2733 bool is_master);
2734
Jesse Barnes317c35d2008-08-25 15:11:06 -07002735/* i915_suspend.c */
2736extern int i915_save_state(struct drm_device *dev);
2737extern int i915_restore_state(struct drm_device *dev);
2738
Daniel Vetterd8157a32013-01-25 17:53:20 +01002739/* i915_ums.c */
2740void i915_save_display_reg(struct drm_device *dev);
2741void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002742
Ben Widawsky0136db582012-04-10 21:17:01 -07002743/* i915_sysfs.c */
2744void i915_setup_sysfs(struct drm_device *dev_priv);
2745void i915_teardown_sysfs(struct drm_device *dev_priv);
2746
Chris Wilsonf899fc62010-07-20 15:44:45 -07002747/* intel_i2c.c */
2748extern int intel_setup_gmbus(struct drm_device *dev);
2749extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002750static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002751{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002752 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002753}
2754
2755extern struct i2c_adapter *intel_gmbus_get_adapter(
2756 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002757extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2758extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002759static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002760{
2761 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2762}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002763extern void intel_i2c_reset(struct drm_device *dev);
2764
Chris Wilson3b617962010-08-24 09:02:58 +01002765/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002766struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002767#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002768extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002769extern void intel_opregion_init(struct drm_device *dev);
2770extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002771extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002772extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2773 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002774extern int intel_opregion_notify_adapter(struct drm_device *dev,
2775 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002776#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002777static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002778static inline void intel_opregion_init(struct drm_device *dev) { return; }
2779static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002780static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002781static inline int
2782intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2783{
2784 return 0;
2785}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002786static inline int
2787intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2788{
2789 return 0;
2790}
Len Brown65e082c2008-10-24 17:18:10 -04002791#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002792
Jesse Barnes723bfd72010-10-07 16:01:13 -07002793/* intel_acpi.c */
2794#ifdef CONFIG_ACPI
2795extern void intel_register_dsm_handler(void);
2796extern void intel_unregister_dsm_handler(void);
2797#else
2798static inline void intel_register_dsm_handler(void) { return; }
2799static inline void intel_unregister_dsm_handler(void) { return; }
2800#endif /* CONFIG_ACPI */
2801
Jesse Barnes79e53942008-11-07 14:24:08 -08002802/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002803extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002804extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002805extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002806extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002807extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002808extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002809extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002810extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2811 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002812extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002813extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002814extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07002815extern void gen8_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002816extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002817extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002818extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002819extern void gen6_set_rps(struct drm_device *dev, u8 val);
Daisy Sunc76bb612014-08-11 11:08:38 -07002820extern void bdw_software_turbo(struct drm_device *dev);
2821extern void gen8_flip_interrupt(struct drm_device *dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002822extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002823extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2824 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002825extern void intel_detect_pch(struct drm_device *dev);
2826extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002827extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002828
Ben Widawsky2911a352012-04-05 14:47:36 -07002829extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002830int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2831 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002832int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2833 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002834
Sourab Gupta84c33a62014-06-02 16:47:17 +05302835void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2836
Chris Wilson6ef3d422010-08-04 20:26:07 +01002837/* overlay */
2838extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002839extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2840 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002841
2842extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002843extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002844 struct drm_device *dev,
2845 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002846
Ben Widawskyb7287d82011-04-25 11:22:22 -07002847/* On SNB platform, before reading ring registers forcewake bit
2848 * must be set to prevent GT core from power down and stale values being
2849 * returned.
2850 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302851void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2852void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002853void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002854
Ben Widawsky42c05262012-09-26 10:34:00 -07002855int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2856int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002857
2858/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002859u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2860void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2861u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002862u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2863void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2864u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2865void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2866u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2867void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002868u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2869void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002870u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2871void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002872u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2873void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002874u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2875 enum intel_sbi_destination destination);
2876void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2877 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302878u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2879void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002880
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002881int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2882int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002883
Deepak Sc8d9a592013-11-23 14:55:42 +05302884#define FORCEWAKE_RENDER (1 << 0)
2885#define FORCEWAKE_MEDIA (1 << 1)
2886#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2887
2888
Ben Widawsky0b274482013-10-04 21:22:51 -07002889#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2890#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002891
Ben Widawsky0b274482013-10-04 21:22:51 -07002892#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2893#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2894#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2895#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002896
Ben Widawsky0b274482013-10-04 21:22:51 -07002897#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2898#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2899#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2900#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002901
Chris Wilson698b3132014-03-21 13:16:43 +00002902/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2903 * will be implemented using 2 32-bit writes in an arbitrary order with
2904 * an arbitrary delay between them. This can cause the hardware to
2905 * act upon the intermediate value, possibly leading to corruption and
2906 * machine death. You have been warned.
2907 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002908#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2909#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002910
Chris Wilson50877442014-03-21 12:41:53 +00002911#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2912 u32 upper = I915_READ(upper_reg); \
2913 u32 lower = I915_READ(lower_reg); \
2914 u32 tmp = I915_READ(upper_reg); \
2915 if (upper != tmp) { \
2916 upper = tmp; \
2917 lower = I915_READ(lower_reg); \
2918 WARN_ON(I915_READ(upper_reg) != upper); \
2919 } \
2920 (u64)upper << 32 | lower; })
2921
Zou Nan haicae58522010-11-09 17:17:32 +08002922#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2923#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2924
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002925/* "Broadcast RGB" property */
2926#define INTEL_BROADCAST_RGB_AUTO 0
2927#define INTEL_BROADCAST_RGB_FULL 1
2928#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002929
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002930static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2931{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302932 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002933 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302934 else if (INTEL_INFO(dev)->gen >= 5)
2935 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002936 else
2937 return VGACNTRL;
2938}
2939
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002940static inline void __user *to_user_ptr(u64 address)
2941{
2942 return (void __user *)(uintptr_t)address;
2943}
2944
Imre Deakdf977292013-05-21 20:03:17 +03002945static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2946{
2947 unsigned long j = msecs_to_jiffies(m);
2948
2949 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2950}
2951
2952static inline unsigned long
2953timespec_to_jiffies_timeout(const struct timespec *value)
2954{
2955 unsigned long j = timespec_to_jiffies(value);
2956
2957 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2958}
2959
Paulo Zanonidce56b32013-12-19 14:29:40 -02002960/*
2961 * If you need to wait X milliseconds between events A and B, but event B
2962 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2963 * when event A happened, then just before event B you call this function and
2964 * pass the timestamp as the first argument, and X as the second argument.
2965 */
2966static inline void
2967wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2968{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002969 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002970
2971 /*
2972 * Don't re-read the value of "jiffies" every time since it may change
2973 * behind our back and break the math.
2974 */
2975 tmp_jiffies = jiffies;
2976 target_jiffies = timestamp_jiffies +
2977 msecs_to_jiffies_timeout(to_wait_ms);
2978
2979 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002980 remaining_jiffies = target_jiffies - tmp_jiffies;
2981 while (remaining_jiffies)
2982 remaining_jiffies =
2983 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002984 }
2985}
2986
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987#endif