blob: c8eebc1b88c26519fe7d44e4c64b0b60212c9a25 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Craig Topperadd9cc62016-12-18 06:23:14 +0000454// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
455// This is expanded by ExpandPostRAPseudos.
456let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
457 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasVLX, HasDQI] in {
458 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
459 [(set FR32X:$dst, fp32imm0)]>;
460 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
461 [(set FR64X:$dst, fpimm0)]>;
462}
463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464//===----------------------------------------------------------------------===//
465// AVX-512 - VECTOR INSERT
466//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000467multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
468 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000469 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000470 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
471 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
472 "vinsert" # From.EltTypeName # "x" # From.NumElts,
473 "$src3, $src2, $src1", "$src1, $src2, $src3",
474 (vinsert_insert:$src3 (To.VT To.RC:$src1),
475 (From.VT From.RC:$src2),
476 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000477
Igor Breger0ede3cb2015-09-20 06:52:42 +0000478 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
479 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
480 "vinsert" # From.EltTypeName # "x" # From.NumElts,
481 "$src3, $src2, $src1", "$src1, $src2, $src3",
482 (vinsert_insert:$src3 (To.VT To.RC:$src1),
483 (From.VT (bitconvert (From.LdFrag addr:$src2))),
484 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
485 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000487}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000488
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
490 X86VectorVTInfo To, PatFrag vinsert_insert,
491 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
492 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000493 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
495 (To.VT (!cast<Instruction>(InstrStr#"rr")
496 To.RC:$src1, From.RC:$src2,
497 (INSERT_get_vinsert_imm To.RC:$ins)))>;
498
499 def : Pat<(vinsert_insert:$ins
500 (To.VT To.RC:$src1),
501 (From.VT (bitconvert (From.LdFrag addr:$src2))),
502 (iPTR imm)),
503 (To.VT (!cast<Instruction>(InstrStr#"rm")
504 To.RC:$src1, addr:$src2,
505 (INSERT_get_vinsert_imm To.RC:$ins)))>;
506 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000509multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
510 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511
512 let Predicates = [HasVLX] in
513 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
514 X86VectorVTInfo< 4, EltVT32, VR128X>,
515 X86VectorVTInfo< 8, EltVT32, VR256X>,
516 vinsert128_insert>, EVEX_V256;
517
518 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000519 X86VectorVTInfo< 4, EltVT32, VR128X>,
520 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521 vinsert128_insert>, EVEX_V512;
522
523 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000524 X86VectorVTInfo< 4, EltVT64, VR256X>,
525 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 vinsert256_insert>, VEX_W, EVEX_V512;
527
528 let Predicates = [HasVLX, HasDQI] in
529 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 2, EltVT64, VR128X>,
531 X86VectorVTInfo< 4, EltVT64, VR256X>,
532 vinsert128_insert>, VEX_W, EVEX_V256;
533
534 let Predicates = [HasDQI] in {
535 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
536 X86VectorVTInfo< 2, EltVT64, VR128X>,
537 X86VectorVTInfo< 8, EltVT64, VR512>,
538 vinsert128_insert>, VEX_W, EVEX_V512;
539
540 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
541 X86VectorVTInfo< 8, EltVT32, VR256X>,
542 X86VectorVTInfo<16, EltVT32, VR512>,
543 vinsert256_insert>, EVEX_V512;
544 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545}
546
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
548defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000549
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550// Codegen pattern with the alternative types,
551// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
552defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
553 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
555 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
556
557defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
558 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
559defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
560 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
561
562defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
563 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
564defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
565 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
566
567// Codegen pattern with the alternative types insert VEC128 into VEC256
568defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
572// Codegen pattern with the alternative types insert VEC128 into VEC512
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
577// Codegen pattern with the alternative types insert VEC256 into VEC512
578defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000584let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000585def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000586 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000587 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000588 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000590def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000591 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000593 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
595 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000596}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597
598//===----------------------------------------------------------------------===//
599// AVX-512 VECTOR EXTRACT
600//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601
Igor Breger7f69a992015-09-10 12:54:54 +0000602multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000603 X86VectorVTInfo From, X86VectorVTInfo To,
604 PatFrag vextract_extract,
605 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000606
607 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
608 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
609 // vextract_extract), we interesting only in patterns without mask,
610 // intrinsics pattern match generated bellow.
611 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
612 (ins From.RC:$src1, i32u8imm:$idx),
613 "vextract" # To.EltTypeName # "x" # To.NumElts,
614 "$idx, $src1", "$src1, $idx",
615 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
616 (iPTR imm)))]>,
617 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000618 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
619 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
622 [(store (To.VT (vextract_extract:$idx
623 (From.VT From.RC:$src1), (iPTR imm))),
624 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000625
Craig Toppere1cac152016-06-07 07:27:54 +0000626 let mayStore = 1, hasSideEffects = 0 in
627 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
628 (ins To.MemOp:$dst, To.KRCWM:$mask,
629 From.RC:$src1, i32u8imm:$idx),
630 "vextract" # To.EltTypeName # "x" # To.NumElts #
631 "\t{$idx, $src1, $dst {${mask}}|"
632 "$dst {${mask}}, $src1, $idx}",
633 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000634 }
Renato Golindb7ea862015-09-09 19:44:40 +0000635
Craig Topperd4e58072016-10-31 05:55:57 +0000636 def : Pat<(To.VT (vselect To.KRCWM:$mask,
637 (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm)),
639 To.RC:$src0)),
640 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
641 From.ZSuffix # "rrk")
642 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
643 (EXTRACT_get_vextract_imm To.RC:$ext))>;
644
645 def : Pat<(To.VT (vselect To.KRCWM:$mask,
646 (vextract_extract:$ext (From.VT From.RC:$src1),
647 (iPTR imm)),
648 To.ImmAllZerosV)),
649 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
650 From.ZSuffix # "rrkz")
651 To.KRCWM:$mask, From.RC:$src1,
652 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000653}
654
Igor Bregerdefab3c2015-10-08 12:55:01 +0000655// Codegen pattern for the alternative types
656multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
657 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000658 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000659 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
661 (To.VT (!cast<Instruction>(InstrStr#"rr")
662 From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000664 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
665 (iPTR imm))), addr:$dst),
666 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
667 (EXTRACT_get_vextract_imm To.RC:$ext))>;
668 }
Igor Breger7f69a992015-09-10 12:54:54 +0000669}
670
671multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000672 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000673 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000674 X86VectorVTInfo<16, EltVT32, VR512>,
675 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000676 vextract128_extract,
677 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000680 X86VectorVTInfo< 8, EltVT64, VR512>,
681 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000682 vextract256_extract,
683 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
685 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000686 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000687 X86VectorVTInfo< 8, EltVT32, VR256X>,
688 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 vextract128_extract,
690 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000691 EVEX_V256, EVEX_CD8<32, CD8VT4>;
692 let Predicates = [HasVLX, HasDQI] in
693 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
694 X86VectorVTInfo< 4, EltVT64, VR256X>,
695 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000696 vextract128_extract,
697 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000698 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
699 let Predicates = [HasDQI] in {
700 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
701 X86VectorVTInfo< 8, EltVT64, VR512>,
702 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000703 vextract128_extract,
704 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000705 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
706 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
707 X86VectorVTInfo<16, EltVT32, VR512>,
708 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000709 vextract256_extract,
710 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000711 EVEX_V512, EVEX_CD8<32, CD8VT8>;
712 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000713}
714
Adam Nemet55536c62014-09-25 23:48:45 +0000715defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
716defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000717
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718// extract_subvector codegen patterns with the alternative types.
719// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
724
725defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000726 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
728 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
729
730defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
731 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
734
Craig Topper08a68572016-05-21 22:50:04 +0000735// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000736defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
740
741// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000742defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
746// Codegen pattern with the alternative types extract VEC256 from VEC512
747defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
748 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
749defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
750 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
751
Craig Topper5f3fef82016-05-22 07:40:58 +0000752// A 128-bit subvector extract from the first 256-bit vector position
753// is a subregister copy that needs no instruction.
754def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
755 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
756def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
757 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
758def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
759 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
760def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
761 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
762def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
763 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
764def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
765 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
766
767// A 256-bit subvector extract from the first 256-bit vector position
768// is a subregister copy that needs no instruction.
769def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
770 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
771def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
772 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
773def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
774 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
775def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
776 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
777def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
778 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
779def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
780 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
781
782let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783// A 128-bit subvector insert to the first 512-bit vector position
784// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000785def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
787def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
788 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
789def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
790 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
791def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
792 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
793def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
794 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
795def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
796 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797
Craig Topper5f3fef82016-05-22 07:40:58 +0000798// A 256-bit subvector insert to the first 512-bit vector position
799// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000806def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000808def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000809 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000810def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000811 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000812}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
814// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000815def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
819 EVEX;
820
Craig Topper03b849e2016-05-21 22:50:11 +0000821def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000822 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000823 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000825 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826
827//===---------------------------------------------------------------------===//
828// AVX-512 BROADCAST
829//---
Igor Breger131008f2016-05-01 08:40:00 +0000830// broadcast with a scalar argument.
831multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
832 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000833
Igor Breger131008f2016-05-01 08:40:00 +0000834 let isCodeGenOnly = 1 in {
835 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
836 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
837 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
838 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000839
Igor Breger131008f2016-05-01 08:40:00 +0000840 let Constraints = "$src0 = $dst" in
841 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
842 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
843 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000844 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000845 (vselect DestInfo.KRCWM:$mask,
846 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
847 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000848 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000849
850 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
851 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
852 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000853 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000854 (vselect DestInfo.KRCWM:$mask,
855 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
856 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000857 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000858 } // let isCodeGenOnly = 1 in
859}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000860
Igor Breger21296d22015-10-20 11:56:42 +0000861multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
862 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000863 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000864 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
865 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
866 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
867 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000868 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000869 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000870 (DestInfo.VT (X86VBroadcast
871 (SrcInfo.ScalarLdFrag addr:$src)))>,
872 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000873 }
Craig Toppere1cac152016-06-07 07:27:54 +0000874
Craig Topper80934372016-07-16 03:42:59 +0000875 def : Pat<(DestInfo.VT (X86VBroadcast
876 (SrcInfo.VT (scalar_to_vector
877 (SrcInfo.ScalarLdFrag addr:$src))))),
878 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
879 let AddedComplexity = 20 in
880 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
881 (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src)))),
884 DestInfo.RC:$src0)),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
886 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
887 let AddedComplexity = 30 in
888 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
889 (X86VBroadcast
890 (SrcInfo.VT (scalar_to_vector
891 (SrcInfo.ScalarLdFrag addr:$src)))),
892 DestInfo.ImmAllZerosV)),
893 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
894 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000896
Craig Topper80934372016-07-16 03:42:59 +0000897multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000898 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000899 let Predicates = [HasAVX512] in
900 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
901 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
902 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000903
904 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000905 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000906 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000907 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000908 }
909}
910
Craig Topper80934372016-07-16 03:42:59 +0000911multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
912 AVX512VLVectorVTInfo _> {
913 let Predicates = [HasAVX512] in
914 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
915 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
916 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917
Craig Topper80934372016-07-16 03:42:59 +0000918 let Predicates = [HasVLX] in {
919 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
920 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
921 EVEX_V256;
922 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
923 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
924 EVEX_V128;
925 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926}
Craig Topper80934372016-07-16 03:42:59 +0000927defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
928 avx512vl_f32_info>;
929defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
930 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000931
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000932def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000933 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000934def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000935 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000936
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
938 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000939 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000940 (ins SrcRC:$src),
941 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000942 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
944
Robert Khasanovcbc57032014-12-09 16:38:41 +0000945multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
946 RegisterClass SrcRC, Predicate prd> {
947 let Predicates = [prd] in
948 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
949 let Predicates = [prd, HasVLX] in {
950 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
951 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
952 }
953}
954
Igor Breger0aeda372016-02-07 08:30:50 +0000955let isCodeGenOnly = 1 in {
956defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000958defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000960}
961let isAsmParserOnly = 1 in {
962 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
963 GR32, HasBWI>;
964 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000965 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000966}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000967defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
968 HasAVX512>;
969defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
970 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000971
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000974def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976
Igor Breger21296d22015-10-20 11:56:42 +0000977// Provide aliases for broadcast from the same register class that
978// automatically does the extract.
979multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
980 X86VectorVTInfo SrcInfo> {
981 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
982 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
983 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
984}
985
986multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
987 AVX512VLVectorVTInfo _, Predicate prd> {
988 let Predicates = [prd] in {
989 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
990 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
991 EVEX_V512;
992 // Defined separately to avoid redefinition.
993 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
994 }
995 let Predicates = [prd, HasVLX] in {
996 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
997 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
998 EVEX_V256;
999 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1000 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001001 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002}
1003
Igor Breger21296d22015-10-20 11:56:42 +00001004defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1005 avx512vl_i8_info, HasBWI>;
1006defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1007 avx512vl_i16_info, HasBWI>;
1008defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1009 avx512vl_i32_info, HasAVX512>;
1010defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1011 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001013multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1014 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001015 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001016 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1017 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001018 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001019 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001020}
1021
Craig Topperbe351ee2016-10-01 06:01:23 +00001022let Predicates = [HasVLX, HasBWI] in {
1023 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1024 // This means we'll encounter truncated i32 loads; match that here.
1025 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1026 (VPBROADCASTWZ128m addr:$src)>;
1027 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1028 (VPBROADCASTWZ256m addr:$src)>;
1029 def : Pat<(v8i16 (X86VBroadcast
1030 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1031 (VPBROADCASTWZ128m addr:$src)>;
1032 def : Pat<(v16i16 (X86VBroadcast
1033 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1034 (VPBROADCASTWZ256m addr:$src)>;
1035}
1036
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001037//===----------------------------------------------------------------------===//
1038// AVX-512 BROADCAST SUBVECTORS
1039//
1040
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001041defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1042 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001043 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001044defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1045 v16f32_info, v4f32x_info>,
1046 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1047defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1048 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001049 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001050defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1051 v8f64_info, v4f64x_info>, VEX_W,
1052 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1053
Craig Topper715ad7f2016-10-16 23:29:51 +00001054let Predicates = [HasAVX512] in {
1055def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1056 (VBROADCASTI64X4rm addr:$src)>;
1057def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1058 (VBROADCASTI64X4rm addr:$src)>;
1059
1060// Provide fallback in case the load node that is used in the patterns above
1061// is used by additional users, which prevents the pattern selection.
1062def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1063 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1064 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001065def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1066 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1067 (v4f64 VR256X:$src), 1)>;
1068def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1069 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1070 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001071def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1072 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1073 (v8i32 VR256X:$src), 1)>;
1074def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1075 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1076 (v16i16 VR256X:$src), 1)>;
1077def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1078 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1079 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001080
1081def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1082 (VBROADCASTI32X4rm addr:$src)>;
1083def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1084 (VBROADCASTI32X4rm addr:$src)>;
1085
1086// Provide fallback in case the load node that is used in the patterns above
1087// is used by additional users, which prevents the pattern selection.
1088def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1089 (VINSERTF64x4Zrr
1090 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1091 VR128X:$src, sub_xmm),
1092 VR128X:$src, 1),
1093 (EXTRACT_SUBREG
1094 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1095 VR128X:$src, sub_xmm),
1096 VR128X:$src, 1)), sub_ymm), 1)>;
1097def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1098 (VINSERTI64x4Zrr
1099 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1100 VR128X:$src, sub_xmm),
1101 VR128X:$src, 1),
1102 (EXTRACT_SUBREG
1103 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1104 VR128X:$src, sub_xmm),
1105 VR128X:$src, 1)), sub_ymm), 1)>;
1106
1107def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1108 (VINSERTI64x4Zrr
1109 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1110 VR128X:$src, sub_xmm),
1111 VR128X:$src, 1),
1112 (EXTRACT_SUBREG
1113 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1114 VR128X:$src, sub_xmm),
1115 VR128X:$src, 1)), sub_ymm), 1)>;
1116def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1117 (VINSERTI64x4Zrr
1118 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1119 VR128X:$src, sub_xmm),
1120 VR128X:$src, 1),
1121 (EXTRACT_SUBREG
1122 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1123 VR128X:$src, sub_xmm),
1124 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001125}
1126
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001127let Predicates = [HasVLX] in {
1128defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1129 v8i32x_info, v4i32x_info>,
1130 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1131defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1132 v8f32x_info, v4f32x_info>,
1133 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001134
1135def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1136 (VBROADCASTI32X4Z256rm addr:$src)>;
1137def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1138 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001139
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001140// Provide fallback in case the load node that is used in the patterns above
1141// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001142def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001143 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001144 (v4f32 VR128X:$src), 1)>;
1145def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001146 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001147 (v4i32 VR128X:$src), 1)>;
1148def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001149 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001150 (v8i16 VR128X:$src), 1)>;
1151def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001152 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001153 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001154}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001155
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001156let Predicates = [HasVLX, HasDQI] in {
1157defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1158 v4i64x_info, v2i64x_info>, VEX_W,
1159 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1160defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1161 v4f64x_info, v2f64x_info>, VEX_W,
1162 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001163
1164// Provide fallback in case the load node that is used in the patterns above
1165// is used by additional users, which prevents the pattern selection.
1166def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1167 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1168 (v2f64 VR128X:$src), 1)>;
1169def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1170 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1171 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001172}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001173
1174let Predicates = [HasVLX, NoDQI] in {
1175def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1176 (VBROADCASTF32X4Z256rm addr:$src)>;
1177def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1178 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001179
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001180// Provide fallback in case the load node that is used in the patterns above
1181// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001182def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001183 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001184 (v2f64 VR128X:$src), 1)>;
1185def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001186 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1187 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001188}
1189
Craig Topper715ad7f2016-10-16 23:29:51 +00001190let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001191def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1192 (VBROADCASTF32X4rm addr:$src)>;
1193def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1194 (VBROADCASTI32X4rm addr:$src)>;
1195
1196def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1197 (VINSERTF64x4Zrr
1198 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1199 VR128X:$src, sub_xmm),
1200 VR128X:$src, 1),
1201 (EXTRACT_SUBREG
1202 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1203 VR128X:$src, sub_xmm),
1204 VR128X:$src, 1)), sub_ymm), 1)>;
1205def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1206 (VINSERTI64x4Zrr
1207 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1208 VR128X:$src, sub_xmm),
1209 VR128X:$src, 1),
1210 (EXTRACT_SUBREG
1211 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1212 VR128X:$src, sub_xmm),
1213 VR128X:$src, 1)), sub_ymm), 1)>;
1214
Craig Topper715ad7f2016-10-16 23:29:51 +00001215def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1216 (VBROADCASTF64X4rm addr:$src)>;
1217def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1218 (VBROADCASTI64X4rm addr:$src)>;
1219
1220// Provide fallback in case the load node that is used in the patterns above
1221// is used by additional users, which prevents the pattern selection.
1222def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1223 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1224 (v8f32 VR256X:$src), 1)>;
1225def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1226 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1227 (v8i32 VR256X:$src), 1)>;
1228}
1229
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001230let Predicates = [HasDQI] in {
1231defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1232 v8i64_info, v2i64x_info>, VEX_W,
1233 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1234defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1235 v16i32_info, v8i32x_info>,
1236 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1237defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1238 v8f64_info, v2f64x_info>, VEX_W,
1239 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1240defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1241 v16f32_info, v8f32x_info>,
1242 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001243
1244// Provide fallback in case the load node that is used in the patterns above
1245// is used by additional users, which prevents the pattern selection.
1246def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1247 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1248 (v8f32 VR256X:$src), 1)>;
1249def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1250 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1251 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001252
1253def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1254 (VINSERTF32x8Zrr
1255 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1256 VR128X:$src, sub_xmm),
1257 VR128X:$src, 1),
1258 (EXTRACT_SUBREG
1259 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1260 VR128X:$src, sub_xmm),
1261 VR128X:$src, 1)), sub_ymm), 1)>;
1262def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1263 (VINSERTI32x8Zrr
1264 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1265 VR128X:$src, sub_xmm),
1266 VR128X:$src, 1),
1267 (EXTRACT_SUBREG
1268 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1269 VR128X:$src, sub_xmm),
1270 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001271}
Adam Nemet73f72e12014-06-27 00:43:38 +00001272
Igor Bregerfa798a92015-11-02 07:39:36 +00001273multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001274 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001275 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001276 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001277 EVEX_V512;
1278 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001279 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001280 EVEX_V256;
1281}
1282
1283multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001284 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1285 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001286
1287 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001288 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1289 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001290}
1291
Craig Topper51e052f2016-10-15 16:26:02 +00001292defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1293 avx512vl_i32_info, avx512vl_i64_info>;
1294defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1295 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001296
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001297def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001298 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001299def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1300 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1301
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001302def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001303 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001304def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1305 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001306
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001307//===----------------------------------------------------------------------===//
1308// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1309//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001310multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1311 X86VectorVTInfo _, RegisterClass KRC> {
1312 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001313 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001314 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001315}
1316
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001317multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001318 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1319 let Predicates = [HasCDI] in
1320 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1321 let Predicates = [HasCDI, HasVLX] in {
1322 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1323 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1324 }
1325}
1326
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001327defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001328 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001329defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001330 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331
1332//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001333// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001334multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001335let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001336 // The index operand in the pattern should really be an integer type. However,
1337 // if we do that and it happens to come from a bitcast, then it becomes
1338 // difficult to find the bitcast needed to convert the index to the
1339 // destination type for the passthru since it will be folded with the bitcast
1340 // of the index operand.
1341 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001342 (ins _.RC:$src2, _.RC:$src3),
1343 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001344 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001345 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001348 (ins _.RC:$src2, _.MemOp:$src3),
1349 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001350 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001351 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001352 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353 }
1354}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001355multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001357 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1360 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1361 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001362 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001363 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1364 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001365}
1366
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001368 AVX512VLVectorVTInfo VTInfo> {
1369 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1370 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001371 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1373 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1374 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1375 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001376 }
1377}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001379multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001380 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001381 Predicate Prd> {
1382 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001384 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001385 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1386 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 }
1388}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001389
Craig Topperaad5f112015-11-30 00:13:24 +00001390defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001391 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001392defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001393 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001394defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001395 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001396 VEX_W, EVEX_CD8<16, CD8VF>;
1397defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001398 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001399 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001400defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001401 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001402defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001403 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001404
Craig Topperaad5f112015-11-30 00:13:24 +00001405// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001408let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1410 (ins IdxVT.RC:$src2, _.RC:$src3),
1411 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001412 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1413 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001414
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001415 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1416 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1417 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001418 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001419 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 EVEX_4V, AVX5128IBase;
1421 }
1422}
1423multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001424 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001425 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1428 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1429 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001430 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001431 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1432 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001433}
1434
1435multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001436 AVX512VLVectorVTInfo VTInfo,
1437 AVX512VLVectorVTInfo ShuffleMask> {
1438 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001439 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001440 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001441 ShuffleMask.info512>, EVEX_V512;
1442 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001443 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001444 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001445 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001446 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001447 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001448 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001449 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1450 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001451 }
1452}
1453
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001454multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001455 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001456 AVX512VLVectorVTInfo Idx,
1457 Predicate Prd> {
1458 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001459 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1460 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001461 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001462 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1463 Idx.info128>, EVEX_V128;
1464 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1465 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001466 }
1467}
1468
Craig Toppera47576f2015-11-26 20:21:29 +00001469defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001470 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001471defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001472 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001473defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1474 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1475 VEX_W, EVEX_CD8<16, CD8VF>;
1476defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1477 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1478 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001479defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001480 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001481defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001482 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484//===----------------------------------------------------------------------===//
1485// AVX-512 - BLEND using mask
1486//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001487multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1488 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001489 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001490 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1491 (ins _.RC:$src1, _.RC:$src2),
1492 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001493 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001494 []>, EVEX_4V;
1495 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1496 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001497 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001498 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001499 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001500 (_.VT _.RC:$src2),
1501 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001502 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001503 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1504 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1505 !strconcat(OpcodeStr,
1506 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1507 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001508 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001509 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1510 (ins _.RC:$src1, _.MemOp:$src2),
1511 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001512 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001513 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1514 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1515 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001516 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001517 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001518 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1519 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1520 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001521 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001522 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001523 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1524 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1525 !strconcat(OpcodeStr,
1526 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1527 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1528 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001529}
1530multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1531
1532 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1533 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1534 !strconcat(OpcodeStr,
1535 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1536 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001537 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1538 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1539 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001540 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001541
Craig Toppere1cac152016-06-07 07:27:54 +00001542 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001543 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1544 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1545 !strconcat(OpcodeStr,
1546 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1547 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001548 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550}
1551
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001552multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1553 AVX512VLVectorVTInfo VTInfo> {
1554 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1555 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001557 let Predicates = [HasVLX] in {
1558 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1559 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1560 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1561 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1562 }
1563}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001564
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001565multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1566 AVX512VLVectorVTInfo VTInfo> {
1567 let Predicates = [HasBWI] in
1568 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001569
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001570 let Predicates = [HasBWI, HasVLX] in {
1571 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1572 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1573 }
1574}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001575
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001576
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001577defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1578defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1579defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1580defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1581defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1582defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001583
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001584
Craig Topper0fcf9252016-06-07 07:27:51 +00001585let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1587 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001588 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001589 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001590 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1591 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592
1593def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1594 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001595 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001596 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001597 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1598 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001599}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001600//===----------------------------------------------------------------------===//
1601// Compare Instructions
1602//===----------------------------------------------------------------------===//
1603
1604// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001605
1606multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1607
1608 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1609 (outs _.KRC:$dst),
1610 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1611 "vcmp${cc}"#_.Suffix,
1612 "$src2, $src1", "$src1, $src2",
1613 (OpNode (_.VT _.RC:$src1),
1614 (_.VT _.RC:$src2),
1615 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001616 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1617 (outs _.KRC:$dst),
1618 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1619 "vcmp${cc}"#_.Suffix,
1620 "$src2, $src1", "$src1, $src2",
1621 (OpNode (_.VT _.RC:$src1),
1622 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1623 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001624
1625 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1626 (outs _.KRC:$dst),
1627 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1628 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001629 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001630 (OpNodeRnd (_.VT _.RC:$src1),
1631 (_.VT _.RC:$src2),
1632 imm:$cc,
1633 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1634 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001635 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001636 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1637 (outs VK1:$dst),
1638 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1639 "vcmp"#_.Suffix,
1640 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1641 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1642 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001643 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001644 "vcmp"#_.Suffix,
1645 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1646 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1647
1648 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1649 (outs _.KRC:$dst),
1650 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1651 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001652 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001653 EVEX_4V, EVEX_B;
1654 }// let isAsmParserOnly = 1, hasSideEffects = 0
1655
1656 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001657 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001658 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1659 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1660 !strconcat("vcmp${cc}", _.Suffix,
1661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1662 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1663 _.FRC:$src2,
1664 imm:$cc))],
1665 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001666 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1667 (outs _.KRC:$dst),
1668 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1669 !strconcat("vcmp${cc}", _.Suffix,
1670 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1671 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1672 (_.ScalarLdFrag addr:$src2),
1673 imm:$cc))],
1674 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001675 }
1676}
1677
1678let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001679 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1680 AVX512XSIi8Base;
1681 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1682 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001683}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001684
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001685multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001686 X86VectorVTInfo _, bit IsCommutable> {
1687 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001689 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1690 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1691 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001692 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1693 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001694 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1695 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1696 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1697 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001698 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001699 def rrk : AVX512BI<opc, MRMSrcReg,
1700 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1701 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1702 "$dst {${mask}}, $src1, $src2}"),
1703 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1704 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1705 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001706 def rmk : AVX512BI<opc, MRMSrcMem,
1707 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1708 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1709 "$dst {${mask}}, $src1, $src2}"),
1710 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1711 (OpNode (_.VT _.RC:$src1),
1712 (_.VT (bitconvert
1713 (_.LdFrag addr:$src2))))))],
1714 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715}
1716
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001718 X86VectorVTInfo _, bit IsCommutable> :
1719 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001720 def rmb : AVX512BI<opc, MRMSrcMem,
1721 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1722 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1723 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1724 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1725 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1726 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1727 def rmbk : AVX512BI<opc, MRMSrcMem,
1728 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1729 _.ScalarMemOp:$src2),
1730 !strconcat(OpcodeStr,
1731 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1732 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1733 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1734 (OpNode (_.VT _.RC:$src1),
1735 (X86VBroadcast
1736 (_.ScalarLdFrag addr:$src2)))))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001738}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001740multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001741 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1742 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001743 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001744 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1745 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001746
1747 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001748 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1749 IsCommutable>, EVEX_V256;
1750 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1751 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001752 }
1753}
1754
1755multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1756 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001757 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001758 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001759 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1760 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001761
1762 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001763 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1764 IsCommutable>, EVEX_V256;
1765 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1766 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001767 }
1768}
1769
1770defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001771 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772 EVEX_CD8<8, CD8VF>;
1773
1774defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001775 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001776 EVEX_CD8<16, CD8VF>;
1777
Robert Khasanovf70f7982014-09-18 14:06:55 +00001778defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001779 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001780 EVEX_CD8<32, CD8VF>;
1781
Robert Khasanovf70f7982014-09-18 14:06:55 +00001782defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001783 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001784 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1785
1786defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1787 avx512vl_i8_info, HasBWI>,
1788 EVEX_CD8<8, CD8VF>;
1789
1790defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1791 avx512vl_i16_info, HasBWI>,
1792 EVEX_CD8<16, CD8VF>;
1793
Robert Khasanovf70f7982014-09-18 14:06:55 +00001794defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001795 avx512vl_i32_info, HasAVX512>,
1796 EVEX_CD8<32, CD8VF>;
1797
Robert Khasanovf70f7982014-09-18 14:06:55 +00001798defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001799 avx512vl_i64_info, HasAVX512>,
1800 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001801
Craig Topper8b9e6712016-09-02 04:25:30 +00001802let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001805 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1806 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001807
1808def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001809 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001810 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1811 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001812}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001813
Robert Khasanov29e3b962014-08-27 09:34:37 +00001814multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1815 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001816 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001817 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001818 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001819 !strconcat("vpcmp${cc}", Suffix,
1820 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1822 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001823 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1824 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001825 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001826 !strconcat("vpcmp${cc}", Suffix,
1827 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001828 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1829 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001830 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001831 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1832 def rrik : AVX512AIi8<opc, MRMSrcReg,
1833 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001834 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001835 !strconcat("vpcmp${cc}", Suffix,
1836 "\t{$src2, $src1, $dst {${mask}}|",
1837 "$dst {${mask}}, $src1, $src2}"),
1838 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1839 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001840 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001841 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 def rmik : AVX512AIi8<opc, MRMSrcMem,
1843 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001844 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001845 !strconcat("vpcmp${cc}", Suffix,
1846 "\t{$src2, $src1, $dst {${mask}}|",
1847 "$dst {${mask}}, $src1, $src2}"),
1848 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1849 (OpNode (_.VT _.RC:$src1),
1850 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001851 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001852 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1853
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001855 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001857 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001858 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1859 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001860 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001861 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001862 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001863 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001864 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1865 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001866 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001867 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1868 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001869 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001870 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001871 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1872 "$dst {${mask}}, $src1, $src2, $cc}"),
1873 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001874 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1876 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001877 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001878 !strconcat("vpcmp", Suffix,
1879 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1880 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001881 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882 }
1883}
1884
Robert Khasanov29e3b962014-08-27 09:34:37 +00001885multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001886 X86VectorVTInfo _> :
1887 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001888 def rmib : AVX512AIi8<opc, MRMSrcMem,
1889 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001890 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001891 !strconcat("vpcmp${cc}", Suffix,
1892 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1893 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1894 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1895 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001896 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001897 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1898 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1899 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001900 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001901 !strconcat("vpcmp${cc}", Suffix,
1902 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1903 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1904 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1905 (OpNode (_.VT _.RC:$src1),
1906 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001907 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909
Robert Khasanov29e3b962014-08-27 09:34:37 +00001910 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001911 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1913 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001914 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001915 !strconcat("vpcmp", Suffix,
1916 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1917 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1918 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1919 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1920 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001921 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001922 !strconcat("vpcmp", Suffix,
1923 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1924 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1925 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1926 }
1927}
1928
1929multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1930 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1931 let Predicates = [prd] in
1932 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1933
1934 let Predicates = [prd, HasVLX] in {
1935 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1936 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1937 }
1938}
1939
1940multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1941 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1942 let Predicates = [prd] in
1943 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1944 EVEX_V512;
1945
1946 let Predicates = [prd, HasVLX] in {
1947 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1948 EVEX_V256;
1949 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1950 EVEX_V128;
1951 }
1952}
1953
1954defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1955 HasBWI>, EVEX_CD8<8, CD8VF>;
1956defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1957 HasBWI>, EVEX_CD8<8, CD8VF>;
1958
1959defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1960 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1961defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1962 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1963
Robert Khasanovf70f7982014-09-18 14:06:55 +00001964defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001965 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001966defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001967 HasAVX512>, EVEX_CD8<32, CD8VF>;
1968
Robert Khasanovf70f7982014-09-18 14:06:55 +00001969defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001970 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001971defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001972 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001974multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001975
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001976 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1977 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1978 "vcmp${cc}"#_.Suffix,
1979 "$src2, $src1", "$src1, $src2",
1980 (X86cmpm (_.VT _.RC:$src1),
1981 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001982 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001983
Craig Toppere1cac152016-06-07 07:27:54 +00001984 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1985 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1986 "vcmp${cc}"#_.Suffix,
1987 "$src2, $src1", "$src1, $src2",
1988 (X86cmpm (_.VT _.RC:$src1),
1989 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1990 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001991
Craig Toppere1cac152016-06-07 07:27:54 +00001992 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1993 (outs _.KRC:$dst),
1994 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1995 "vcmp${cc}"#_.Suffix,
1996 "${src2}"##_.BroadcastStr##", $src1",
1997 "$src1, ${src2}"##_.BroadcastStr,
1998 (X86cmpm (_.VT _.RC:$src1),
1999 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2000 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002002 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002003 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2004 (outs _.KRC:$dst),
2005 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2006 "vcmp"#_.Suffix,
2007 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2008
2009 let mayLoad = 1 in {
2010 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2011 (outs _.KRC:$dst),
2012 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2013 "vcmp"#_.Suffix,
2014 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2015
2016 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2017 (outs _.KRC:$dst),
2018 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2019 "vcmp"#_.Suffix,
2020 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2021 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2022 }
2023 }
2024}
2025
2026multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2027 // comparison code form (VCMP[EQ/LT/LE/...]
2028 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2029 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2030 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002031 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002032 (X86cmpmRnd (_.VT _.RC:$src1),
2033 (_.VT _.RC:$src2),
2034 imm:$cc,
2035 (i32 FROUND_NO_EXC))>, EVEX_B;
2036
2037 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2038 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2039 (outs _.KRC:$dst),
2040 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2041 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002042 "$cc, {sae}, $src2, $src1",
2043 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002044 }
2045}
2046
2047multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2048 let Predicates = [HasAVX512] in {
2049 defm Z : avx512_vcmp_common<_.info512>,
2050 avx512_vcmp_sae<_.info512>, EVEX_V512;
2051
2052 }
2053 let Predicates = [HasAVX512,HasVLX] in {
2054 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2055 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002056 }
2057}
2058
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002059defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2060 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2061defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2062 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002063
2064def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2065 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002066 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2067 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002068 imm:$cc), VK8)>;
2069def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2070 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002071 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2072 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073 imm:$cc), VK8)>;
2074def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2075 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002076 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2077 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002079
Asaf Badouh572bbce2015-09-20 08:46:07 +00002080// ----------------------------------------------------------------
2081// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002082//handle fpclass instruction mask = op(reg_scalar,imm)
2083// op(mem_scalar,imm)
2084multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2085 X86VectorVTInfo _, Predicate prd> {
2086 let Predicates = [prd] in {
2087 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2088 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002089 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002090 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2091 (i32 imm:$src2)))], NoItinerary>;
2092 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2093 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2094 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002095 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002096 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002097 (OpNode (_.VT _.RC:$src1),
2098 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002099 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002100 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2101 (ins _.MemOp:$src1, i32u8imm:$src2),
2102 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002103 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002104 [(set _.KRC:$dst,
2105 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2106 (i32 imm:$src2)))], NoItinerary>;
2107 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2108 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2109 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002110 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002111 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002112 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2113 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2114 }
2115 }
2116}
2117
Asaf Badouh572bbce2015-09-20 08:46:07 +00002118//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2119// fpclass(reg_vec, mem_vec, imm)
2120// fpclass(reg_vec, broadcast(eltVt), imm)
2121multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2122 X86VectorVTInfo _, string mem, string broadcast>{
2123 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2124 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002125 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002126 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2127 (i32 imm:$src2)))], NoItinerary>;
2128 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2129 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2130 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002131 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002132 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002133 (OpNode (_.VT _.RC:$src1),
2134 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002135 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2136 (ins _.MemOp:$src1, i32u8imm:$src2),
2137 OpcodeStr##_.Suffix##mem#
2138 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002139 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002140 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2141 (i32 imm:$src2)))], NoItinerary>;
2142 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2143 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2144 OpcodeStr##_.Suffix##mem#
2145 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002146 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002147 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2148 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2149 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2150 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2151 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2152 _.BroadcastStr##", $dst|$dst, ${src1}"
2153 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002154 [(set _.KRC:$dst,(OpNode
2155 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002156 (_.ScalarLdFrag addr:$src1))),
2157 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2158 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2159 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2160 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2161 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2162 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002163 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2164 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002165 (_.ScalarLdFrag addr:$src1))),
2166 (i32 imm:$src2))))], NoItinerary>,
2167 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002168}
2169
Asaf Badouh572bbce2015-09-20 08:46:07 +00002170multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002171 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002172 string broadcast>{
2173 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002174 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002175 broadcast>, EVEX_V512;
2176 }
2177 let Predicates = [prd, HasVLX] in {
2178 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2179 broadcast>, EVEX_V128;
2180 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2181 broadcast>, EVEX_V256;
2182 }
2183}
2184
2185multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002186 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002187 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002188 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002189 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002190 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2191 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2192 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2193 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2194 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002195}
2196
Asaf Badouh696e8e02015-10-18 11:04:38 +00002197defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2198 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002199
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002200//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201// Mask register copy, including
2202// - copy between mask registers
2203// - load/store mask registers
2204// - copy from GPR to mask register and vice versa
2205//
2206multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2207 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002208 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002209 let hasSideEffects = 0 in
2210 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2211 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2212 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2213 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2214 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2215 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2216 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2217 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218}
2219
2220multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2221 string OpcodeStr,
2222 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002223 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002224 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002225 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002226 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002227 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002228 }
2229}
2230
Robert Khasanov74acbb72014-07-23 14:49:42 +00002231let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002232 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002233 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2234 VEX, PD;
2235
2236let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002237 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002238 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002239 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002240
2241let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002242 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2243 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2245 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002246 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2247 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002248 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2249 VEX, XD, VEX_W;
2250}
2251
2252// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002253def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2254 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2255def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2256 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2257
2258def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2259 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2260def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2261 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2262
2263def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002264 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002265def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002266 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002267 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2268
2269def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002270 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2271def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2272 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002273def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002274 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002275 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2276
2277def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2278 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2279def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2280 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2281def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2282 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2283def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2284 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002285
Robert Khasanov74acbb72014-07-23 14:49:42 +00002286// Load/store kreg
2287let Predicates = [HasDQI] in {
2288 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2289 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002290 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2291 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002292
2293 def : Pat<(store VK4:$src, addr:$dst),
2294 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2295 def : Pat<(store VK2:$src, addr:$dst),
2296 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002297 def : Pat<(store VK1:$src, addr:$dst),
2298 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002299
2300 def : Pat<(v2i1 (load addr:$src)),
2301 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2302 def : Pat<(v4i1 (load addr:$src)),
2303 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002304}
2305let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002306 def : Pat<(store VK1:$src, addr:$dst),
2307 (MOV8mr addr:$dst,
2308 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2309 sub_8bit))>;
2310 def : Pat<(store VK2:$src, addr:$dst),
2311 (MOV8mr addr:$dst,
2312 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2313 sub_8bit))>;
2314 def : Pat<(store VK4:$src, addr:$dst),
2315 (MOV8mr addr:$dst,
2316 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002317 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002318 def : Pat<(store VK8:$src, addr:$dst),
2319 (MOV8mr addr:$dst,
2320 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2321 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002322
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002323 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002324 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002325 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002326 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002327 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002328 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002329}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002330
Robert Khasanov74acbb72014-07-23 14:49:42 +00002331let Predicates = [HasAVX512] in {
2332 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002334 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002335 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002336 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2337 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002338}
2339let Predicates = [HasBWI] in {
2340 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2341 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002342 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2343 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002344 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2345 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002346 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2347 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002348}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002349
Robert Khasanov74acbb72014-07-23 14:49:42 +00002350let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002351 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002352 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2353 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002354
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002355 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002356 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002357
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002358 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2359 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2360
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002361 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002362 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002363 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2364 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002365 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002366
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002367 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002368 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002369 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2370 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002371 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002372
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002373 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002374 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002375
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002376 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002377 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002378
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002379 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002380 (EXTRACT_SUBREG
2381 (AND32ri8 (KMOVWrk
2382 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002383
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002384 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002385 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002386
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002387 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002388 (AND64ri8 (SUBREG_TO_REG (i64 0),
2389 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002390
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002391 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002392 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002393 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002394
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002395 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002396 (EXTRACT_SUBREG
2397 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2398 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002399
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002400 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002401 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002403def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2404 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2405def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2406 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2407def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2408 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2409def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2410 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2411def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2412 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2413def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2414 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002415
Igor Bregerd6c187b2016-01-27 08:43:25 +00002416def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2417def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2418def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2419
Igor Bregera77b14d2016-08-11 12:13:46 +00002420def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2421def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2422def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2423def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2424def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2425def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002426
2427// Mask unary operation
2428// - KNOT
2429multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002430 RegisterClass KRC, SDPatternOperator OpNode,
2431 Predicate prd> {
2432 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002434 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 [(set KRC:$dst, (OpNode KRC:$src))]>;
2436}
2437
Robert Khasanov74acbb72014-07-23 14:49:42 +00002438multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2439 SDPatternOperator OpNode> {
2440 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2441 HasDQI>, VEX, PD;
2442 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2443 HasAVX512>, VEX, PS;
2444 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2445 HasBWI>, VEX, PD, VEX_W;
2446 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2447 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448}
2449
Craig Topper7b9cc142016-11-03 06:04:28 +00002450defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002452multiclass avx512_mask_unop_int<string IntName, string InstName> {
2453 let Predicates = [HasAVX512] in
2454 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2455 (i16 GR16:$src)),
2456 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2457 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2458}
2459defm : avx512_mask_unop_int<"knot", "KNOT">;
2460
Robert Khasanov74acbb72014-07-23 14:49:42 +00002461// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002462let Predicates = [HasAVX512, NoDQI] in
2463def : Pat<(vnot VK8:$src),
2464 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2465
2466def : Pat<(vnot VK4:$src),
2467 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2468def : Pat<(vnot VK2:$src),
2469 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002470
2471// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002472// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002474 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002475 Predicate prd, bit IsCommutable> {
2476 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2478 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002479 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2481}
2482
Robert Khasanov595683d2014-07-28 13:46:45 +00002483multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002484 SDPatternOperator OpNode, bit IsCommutable,
2485 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002486 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002487 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002488 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002489 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002490 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002491 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002492 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002493 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494}
2495
2496def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2497def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002498// These nodes use 'vnot' instead of 'not' to support vectors.
2499def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2500def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501
Craig Topper7b9cc142016-11-03 06:04:28 +00002502defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2503defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2504defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2505defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2506defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2507defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002508
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509multiclass avx512_mask_binop_int<string IntName, string InstName> {
2510 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002511 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2512 (i16 GR16:$src1), (i16 GR16:$src2)),
2513 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2514 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2515 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002516}
2517
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518defm : avx512_mask_binop_int<"kand", "KAND">;
2519defm : avx512_mask_binop_int<"kandn", "KANDN">;
2520defm : avx512_mask_binop_int<"kor", "KOR">;
2521defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2522defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002523
Craig Topper7b9cc142016-11-03 06:04:28 +00002524multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2525 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002526 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2527 // for the DQI set, this type is legal and KxxxB instruction is used
2528 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002529 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002530 (COPY_TO_REGCLASS
2531 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2532 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2533
2534 // All types smaller than 8 bits require conversion anyway
2535 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2536 (COPY_TO_REGCLASS (Inst
2537 (COPY_TO_REGCLASS VK1:$src1, VK16),
2538 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002539 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002540 (COPY_TO_REGCLASS (Inst
2541 (COPY_TO_REGCLASS VK2:$src1, VK16),
2542 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002543 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002544 (COPY_TO_REGCLASS (Inst
2545 (COPY_TO_REGCLASS VK4:$src1, VK16),
2546 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002547}
2548
Craig Topper7b9cc142016-11-03 06:04:28 +00002549defm : avx512_binop_pat<and, and, KANDWrr>;
2550defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2551defm : avx512_binop_pat<or, or, KORWrr>;
2552defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2553defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002554
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002556multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2557 RegisterClass KRCSrc, Predicate prd> {
2558 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002559 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002560 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2561 (ins KRC:$src1, KRC:$src2),
2562 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2563 VEX_4V, VEX_L;
2564
2565 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2566 (!cast<Instruction>(NAME##rr)
2567 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2568 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2569 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570}
2571
Igor Bregera54a1a82015-09-08 13:10:00 +00002572defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2573defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2574defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576// Mask bit testing
2577multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002578 SDNode OpNode, Predicate prd> {
2579 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002581 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2583}
2584
Igor Breger5ea0a6812015-08-31 13:30:19 +00002585multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2586 Predicate prdW = HasAVX512> {
2587 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2588 VEX, PD;
2589 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2590 VEX, PS;
2591 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2592 VEX, PS, VEX_W;
2593 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2594 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595}
2596
2597defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002598defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002599
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600// Mask shift
2601multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2602 SDNode OpNode> {
2603 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002604 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002606 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2608}
2609
2610multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2611 SDNode OpNode> {
2612 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002613 VEX, TAPD, VEX_W;
2614 let Predicates = [HasDQI] in
2615 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2616 VEX, TAPD;
2617 let Predicates = [HasBWI] in {
2618 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2619 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002620 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2621 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002622 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623}
2624
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002625defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2626defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627
2628// Mask setting all 0s or 1s
2629multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2630 let Predicates = [HasAVX512] in
2631 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2632 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2633 [(set KRC:$dst, (VT Val))]>;
2634}
2635
2636multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002637 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002639 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2640 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002641}
2642
2643defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2644defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2645
2646// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2647let Predicates = [HasAVX512] in {
2648 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002649 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2650 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002651 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002652 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2653 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002654 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002655 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2656 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002658
2659// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2660multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2661 RegisterClass RC, ValueType VT> {
2662 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2663 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002664
Igor Bregerf1bd7612016-03-06 07:46:03 +00002665 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002666 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002667}
2668
2669defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2670defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2671defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2672defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2673defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2674
2675defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2676defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2677defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2678defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2679
2680defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2681defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2682defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2683
2684defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2685defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2686
2687defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688
Igor Breger999ac752016-03-08 15:21:25 +00002689def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002690 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002691 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2692 VK2))>;
2693def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002694 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002695 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2696 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002697def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2698 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002699def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2700 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002701def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2702 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2703
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002704
Igor Breger86724082016-08-14 05:25:07 +00002705// Patterns for kmask shift
2706multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2707 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002708 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002709 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002710 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002711 RC))>;
2712 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002713 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002714 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002715 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002716 RC))>;
2717}
2718
2719defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2720defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2721defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002722//===----------------------------------------------------------------------===//
2723// AVX-512 - Aligned and unaligned load and store
2724//
2725
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726
2727multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002728 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002729 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730 let hasSideEffects = 0 in {
2731 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002732 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733 _.ExeDomain>, EVEX;
2734 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2735 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002737 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002738 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2739 (_.VT _.RC:$src),
2740 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 EVEX, EVEX_KZ;
2742
Craig Topper4e7b8882016-10-03 02:00:29 +00002743 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002744 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002746 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2748 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750 let Constraints = "$src0 = $dst" in {
2751 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2752 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2753 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2754 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002755 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 (_.VT _.RC:$src1),
2757 (_.VT _.RC:$src0))))], _.ExeDomain>,
2758 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002759 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002760 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2761 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002762 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2763 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002764 [(set _.RC:$dst, (_.VT
2765 (vselect _.KRCWM:$mask,
2766 (_.VT (bitconvert (ld_frag addr:$src1))),
2767 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002768 }
Craig Toppere1cac152016-06-07 07:27:54 +00002769 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2771 (ins _.KRCWM:$mask, _.MemOp:$src),
2772 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2773 "${dst} {${mask}} {z}, $src}",
2774 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2775 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2776 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002777 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002778 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2779 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2780
2781 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2782 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2783
2784 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2785 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2786 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002787}
2788
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2790 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002791 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002792 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002793 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002794 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795
2796 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002797 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002798 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002799 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002800 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801 }
2802}
2803
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2805 AVX512VLVectorVTInfo _,
2806 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002807 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808 let Predicates = [prd] in
2809 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002810 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002811
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002812 let Predicates = [prd, HasVLX] in {
2813 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002814 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002816 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002817 }
2818}
2819
2820multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002821 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002822
Craig Topper99f6b622016-05-01 01:03:56 +00002823 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002824 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2825 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2826 [], _.ExeDomain>, EVEX;
2827 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2828 (ins _.KRCWM:$mask, _.RC:$src),
2829 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2830 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002831 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002832 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002833 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002834 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002835 "${dst} {${mask}} {z}, $src}",
2836 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002837 }
Igor Breger81b79de2015-11-19 07:43:43 +00002838
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002839 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002840 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002841 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002842 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002843 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2844 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2845 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002846
2847 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2848 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2849 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002850}
2851
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002852
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002853multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2854 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002855 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002856 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2857 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002858
2859 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002860 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2861 masked_store_unaligned>, EVEX_V256;
2862 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2863 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002864 }
2865}
2866
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002867multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2868 AVX512VLVectorVTInfo _, Predicate prd> {
2869 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002870 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2871 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002872
2873 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002874 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2875 masked_store_aligned256>, EVEX_V256;
2876 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2877 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002878 }
2879}
2880
2881defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2882 HasAVX512>,
2883 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2884 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2885
2886defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2887 HasAVX512>,
2888 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2889 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2890
Craig Topperc9293492016-02-26 06:50:29 +00002891defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002892 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002893 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002894 PS, EVEX_CD8<32, CD8VF>;
2895
Craig Topper4e7b8882016-10-03 02:00:29 +00002896defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002897 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002898 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2899 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002900
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002901defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2902 HasAVX512>,
2903 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2904 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002905
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002906defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2907 HasAVX512>,
2908 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2909 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002910
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002911defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2912 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002913 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2914
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002915defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2916 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002917 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2918
Craig Topperc9293492016-02-26 06:50:29 +00002919defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002920 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002921 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002922 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2923
Craig Topperc9293492016-02-26 06:50:29 +00002924defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002925 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002926 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002927 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002928
Craig Topperd875d6b2016-09-29 06:07:09 +00002929// Special instructions to help with spilling when we don't have VLX. We need
2930// to load or store from a ZMM register instead. These are converted in
2931// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002932let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002933 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2934def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2935 "", []>;
2936def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2937 "", []>;
2938def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2939 "", []>;
2940def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2941 "", []>;
2942}
2943
2944let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002945def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002946 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002947def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002948 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002949def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002950 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002951def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002952 "", []>;
2953}
2954
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002955def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002956 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002957 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002958 VK8), VR512:$src)>;
2959
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002960def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002961 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002962 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002963
Craig Topper33c550c2016-05-22 00:39:30 +00002964// These patterns exist to prevent the above patterns from introducing a second
2965// mask inversion when one already exists.
2966def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2967 (bc_v8i64 (v16i32 immAllZerosV)),
2968 (v8i64 VR512:$src))),
2969 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2970def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2971 (v16i32 immAllZerosV),
2972 (v16i32 VR512:$src))),
2973 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2974
Craig Topper14aa2662016-08-11 06:04:04 +00002975let Predicates = [HasVLX, NoBWI] in {
2976 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002977 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2978 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2979 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2980 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2981 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2982 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2983 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2984 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002985
2986 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002987 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2988 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2989 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2990 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2991 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2992 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2993 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2994 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002995}
2996
Craig Topper95bdabd2016-05-22 23:44:33 +00002997let Predicates = [HasVLX] in {
2998 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2999 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3000 def : Pat<(alignedstore (v2f64 (extract_subvector
3001 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3002 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3003 def : Pat<(alignedstore (v4f32 (extract_subvector
3004 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3005 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3006 def : Pat<(alignedstore (v2i64 (extract_subvector
3007 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3008 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3009 def : Pat<(alignedstore (v4i32 (extract_subvector
3010 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3011 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3012 def : Pat<(alignedstore (v8i16 (extract_subvector
3013 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3014 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3015 def : Pat<(alignedstore (v16i8 (extract_subvector
3016 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3017 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3018
3019 def : Pat<(store (v2f64 (extract_subvector
3020 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3021 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3022 def : Pat<(store (v4f32 (extract_subvector
3023 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3024 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3025 def : Pat<(store (v2i64 (extract_subvector
3026 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3027 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3028 def : Pat<(store (v4i32 (extract_subvector
3029 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3030 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3031 def : Pat<(store (v8i16 (extract_subvector
3032 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3033 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3034 def : Pat<(store (v16i8 (extract_subvector
3035 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3036 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3037
3038 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3039 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3040 def : Pat<(alignedstore (v2f64 (extract_subvector
3041 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3042 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3043 def : Pat<(alignedstore (v4f32 (extract_subvector
3044 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3045 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3046 def : Pat<(alignedstore (v2i64 (extract_subvector
3047 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3048 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3049 def : Pat<(alignedstore (v4i32 (extract_subvector
3050 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3051 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3052 def : Pat<(alignedstore (v8i16 (extract_subvector
3053 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3054 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3055 def : Pat<(alignedstore (v16i8 (extract_subvector
3056 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3057 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3058
3059 def : Pat<(store (v2f64 (extract_subvector
3060 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3061 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3062 def : Pat<(store (v4f32 (extract_subvector
3063 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3064 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3065 def : Pat<(store (v2i64 (extract_subvector
3066 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3067 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3068 def : Pat<(store (v4i32 (extract_subvector
3069 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3070 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3071 def : Pat<(store (v8i16 (extract_subvector
3072 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3073 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3074 def : Pat<(store (v16i8 (extract_subvector
3075 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3076 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3077
3078 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3079 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003080 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3081 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003082 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3083 def : Pat<(alignedstore (v8f32 (extract_subvector
3084 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3085 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003086 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3087 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003088 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003089 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3090 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003091 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003092 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3093 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003094 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003095 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3096 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003097 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3098
3099 def : Pat<(store (v4f64 (extract_subvector
3100 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3101 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3102 def : Pat<(store (v8f32 (extract_subvector
3103 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3104 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3105 def : Pat<(store (v4i64 (extract_subvector
3106 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3107 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3108 def : Pat<(store (v8i32 (extract_subvector
3109 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3110 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3111 def : Pat<(store (v16i16 (extract_subvector
3112 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3113 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3114 def : Pat<(store (v32i8 (extract_subvector
3115 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3116 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3117}
3118
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003119
3120// Move Int Doubleword to Packed Double Int
3121//
3122let ExeDomain = SSEPackedInt in {
3123def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3124 "vmovd\t{$src, $dst|$dst, $src}",
3125 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003127 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003128def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003129 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003130 [(set VR128X:$dst,
3131 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003132 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003133def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003134 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 [(set VR128X:$dst,
3136 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003137 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003138let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3139def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3140 (ins i64mem:$src),
3141 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003142 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003143let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003144def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003145 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003146 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003148def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003149 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003150 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003152def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003153 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003154 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003155 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3156 EVEX_CD8<64, CD8VT1>;
3157}
3158} // ExeDomain = SSEPackedInt
3159
3160// Move Int Doubleword to Single Scalar
3161//
3162let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3163def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3164 "vmovd\t{$src, $dst|$dst, $src}",
3165 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003166 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003168def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003169 "vmovd\t{$src, $dst|$dst, $src}",
3170 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3171 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3172} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3173
3174// Move doubleword from xmm register to r/m32
3175//
3176let ExeDomain = SSEPackedInt in {
3177def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3178 "vmovd\t{$src, $dst|$dst, $src}",
3179 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003181 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003182def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003183 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003184 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003185 [(store (i32 (extractelt (v4i32 VR128X:$src),
3186 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3187 EVEX, EVEX_CD8<32, CD8VT1>;
3188} // ExeDomain = SSEPackedInt
3189
3190// Move quadword from xmm1 register to r/m64
3191//
3192let ExeDomain = SSEPackedInt in {
3193def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3194 "vmovq\t{$src, $dst|$dst, $src}",
3195 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003196 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003197 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198 Requires<[HasAVX512, In64BitMode]>;
3199
Craig Topperc648c9b2015-12-28 06:11:42 +00003200let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3201def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3202 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003203 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003204 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205
Craig Topperc648c9b2015-12-28 06:11:42 +00003206def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3207 (ins i64mem:$dst, VR128X:$src),
3208 "vmovq\t{$src, $dst|$dst, $src}",
3209 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3210 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003211 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003212 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3213
3214let hasSideEffects = 0 in
3215def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003216 (ins VR128X:$src),
3217 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3218 EVEX, VEX_W;
3219} // ExeDomain = SSEPackedInt
3220
3221// Move Scalar Single to Double Int
3222//
3223let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3224def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3225 (ins FR32X:$src),
3226 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003228 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003229def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrim8893bd92016-12-07 12:10:49 +00003231 "vmovd\t{$src, $dst|$dst, $src}",
3232 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3233 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3234} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3235
3236// Move Quadword Int to Packed Quadword Int
3237//
3238let ExeDomain = SSEPackedInt in {
3239def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3240 (ins i64mem:$src),
3241 "vmovq\t{$src, $dst|$dst, $src}",
3242 [(set VR128X:$dst,
3243 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3244 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3245} // ExeDomain = SSEPackedInt
3246
3247//===----------------------------------------------------------------------===//
3248// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249//===----------------------------------------------------------------------===//
3250
Craig Topperc7de3a12016-07-29 02:49:08 +00003251multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003252 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003253 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3254 (ins _.RC:$src1, _.FRC:$src2),
3255 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3256 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3257 (scalar_to_vector _.FRC:$src2))))],
3258 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3259 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3260 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3261 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3262 "$dst {${mask}} {z}, $src1, $src2}"),
3263 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3264 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3265 _.ImmAllZerosV)))],
3266 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3267 let Constraints = "$src0 = $dst" in
3268 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3269 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3270 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3271 "$dst {${mask}}, $src1, $src2}"),
3272 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3273 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3274 (_.VT _.RC:$src0))))],
3275 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003276 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003277 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3278 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3279 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3280 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3281 let mayLoad = 1, hasSideEffects = 0 in {
3282 let Constraints = "$src0 = $dst" in
3283 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3284 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3285 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3286 "$dst {${mask}}, $src}"),
3287 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3288 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3289 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3290 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3291 "$dst {${mask}} {z}, $src}"),
3292 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003293 }
Craig Toppere1cac152016-06-07 07:27:54 +00003294 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3295 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3296 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3297 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003298 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003299 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3300 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3301 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3302 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003303}
3304
Asaf Badouh41ecf462015-12-06 13:26:56 +00003305defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3306 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307
Asaf Badouh41ecf462015-12-06 13:26:56 +00003308defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3309 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310
Ayman Musa46af8f92016-11-13 14:29:32 +00003311
3312multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3313 PatLeaf ZeroFP, X86VectorVTInfo _> {
3314
3315def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003316 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003317 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3318 (_.EltVT _.FRC:$src1),
3319 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003320 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003321 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3322 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3323 (_.VT _.RC:$src0),
3324 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3325 _.RC)>;
3326
3327def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003328 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003329 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3330 (_.EltVT _.FRC:$src1),
3331 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003332 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003333 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3334 (_.VT _.RC:$src0),
3335 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3336 _.RC)>;
3337
3338}
3339
3340multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3341 dag Mask, RegisterClass MaskRC> {
3342
3343def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003344 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003345 (_.info256.VT (insert_subvector undef,
3346 (_.info128.VT _.info128.RC:$src),
3347 (i64 0))),
3348 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003349 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003350 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003351 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003352
3353}
3354
3355multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3356 dag Mask, RegisterClass MaskRC> {
3357
3358def : Pat<(_.info128.VT (extract_subvector
3359 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003360 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003361 (v16i32 immAllZerosV))))),
3362 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003363 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003364 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3365 addr:$srcAddr)>;
3366
3367def : Pat<(_.info128.VT (extract_subvector
3368 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3369 (_.info512.VT (insert_subvector undef,
3370 (_.info256.VT (insert_subvector undef,
3371 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3372 (i64 0))),
3373 (i64 0))))),
3374 (i64 0))),
3375 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3376 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3377 addr:$srcAddr)>;
3378
3379}
3380
3381defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3382defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3383
3384defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3385 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3386defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3387 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3388defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3389 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3390
3391defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3392 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3393defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3394 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3395defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3396 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3397
Craig Topper74ed0872016-05-18 06:55:59 +00003398def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003399 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003400 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003401
Craig Topper74ed0872016-05-18 06:55:59 +00003402def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003403 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003404 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003406def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3407 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3408 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3409
Craig Topper99f6b622016-05-01 01:03:56 +00003410let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003411defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3412 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3413 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3414 XS, EVEX_4V, VEX_LIG;
3415
Craig Topper99f6b622016-05-01 01:03:56 +00003416let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003417defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3418 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3419 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3420 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421
3422let Predicates = [HasAVX512] in {
3423 let AddedComplexity = 15 in {
3424 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3425 // MOVS{S,D} to the lower bits.
3426 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3427 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3428 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3429 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3430 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3431 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3432 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3433 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003434 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003435
3436 // Move low f32 and clear high bits.
3437 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3438 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003439 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3441 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3442 (SUBREG_TO_REG (i32 0),
3443 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003444 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003445 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3446 (SUBREG_TO_REG (i32 0),
3447 (VMOVSSZrr (v4f32 (V_SET0)),
3448 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3449 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3450 (SUBREG_TO_REG (i32 0),
3451 (VMOVSSZrr (v4i32 (V_SET0)),
3452 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453
3454 let AddedComplexity = 20 in {
3455 // MOVSSrm zeros the high parts of the register; represent this
3456 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3457 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3458 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3459 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3460 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3461 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3462 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003463 def : Pat<(v4f32 (X86vzload addr:$src)),
3464 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003465
3466 // MOVSDrm zeros the high parts of the register; represent this
3467 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3468 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3469 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3470 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3471 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3472 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3473 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3474 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3475 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3476 def : Pat<(v2f64 (X86vzload addr:$src)),
3477 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3478
3479 // Represent the same patterns above but in the form they appear for
3480 // 256-bit types
3481 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3482 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003483 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003484 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3485 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3486 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003487 def : Pat<(v8f32 (X86vzload addr:$src)),
3488 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003489 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3490 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3491 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003492 def : Pat<(v4f64 (X86vzload addr:$src)),
3493 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003494
3495 // Represent the same patterns above but in the form they appear for
3496 // 512-bit types
3497 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3498 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3499 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3500 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3501 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3502 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003503 def : Pat<(v16f32 (X86vzload addr:$src)),
3504 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003505 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3506 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3507 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003508 def : Pat<(v8f64 (X86vzload addr:$src)),
3509 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003510 }
3511 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3512 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3513 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3514 FR32X:$src)), sub_xmm)>;
3515 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3516 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3517 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3518 FR64X:$src)), sub_xmm)>;
3519 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3520 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003521 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522
3523 // Move low f64 and clear high bits.
3524 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3525 (SUBREG_TO_REG (i32 0),
3526 (VMOVSDZrr (v2f64 (V_SET0)),
3527 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003528 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3529 (SUBREG_TO_REG (i32 0),
3530 (VMOVSDZrr (v2f64 (V_SET0)),
3531 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003532
3533 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3534 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3535 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003536 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3537 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3538 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003539
3540 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003541 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003542 addr:$dst),
3543 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003544
3545 // Shuffle with VMOVSS
3546 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3547 (VMOVSSZrr (v4i32 VR128X:$src1),
3548 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3549 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3550 (VMOVSSZrr (v4f32 VR128X:$src1),
3551 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3552
3553 // 256-bit variants
3554 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3555 (SUBREG_TO_REG (i32 0),
3556 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3557 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3558 sub_xmm)>;
3559 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3560 (SUBREG_TO_REG (i32 0),
3561 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3562 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3563 sub_xmm)>;
3564
3565 // Shuffle with VMOVSD
3566 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3567 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3568 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3569 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3570 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3571 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3572 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3573 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3574
3575 // 256-bit variants
3576 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3577 (SUBREG_TO_REG (i32 0),
3578 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3579 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3580 sub_xmm)>;
3581 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3582 (SUBREG_TO_REG (i32 0),
3583 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3584 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3585 sub_xmm)>;
3586
3587 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3588 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3589 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3590 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3591 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3592 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3593 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3594 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3595}
3596
3597let AddedComplexity = 15 in
3598def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3599 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003600 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003601 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602 (v2i64 VR128X:$src))))],
3603 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3604
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003605let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003606 let AddedComplexity = 15 in {
3607 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3608 (VMOVDI2PDIZrr GR32:$src)>;
3609
3610 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3611 (VMOV64toPQIZrr GR64:$src)>;
3612
3613 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3614 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3615 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003616
3617 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3618 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3619 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003620 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003621 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3622 let AddedComplexity = 20 in {
3623 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3624 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003625 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3626 (VMOVDI2PDIZrm addr:$src)>;
3627 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3628 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003629 def : Pat<(v4i32 (X86vzload addr:$src)),
3630 (VMOVDI2PDIZrm addr:$src)>;
3631 def : Pat<(v8i32 (X86vzload addr:$src)),
3632 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003634 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003636 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003637 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003638 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003639 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003640 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003642
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003643 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3644 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3645 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3646 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003647 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3648 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3649 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3650
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003651 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003652 def : Pat<(v16i32 (X86vzload addr:$src)),
3653 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003654 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003655 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003656}
3657
3658def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3659 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3660
3661def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3662 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3663
3664def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3665 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3666
3667def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3668 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3669
3670//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003671// AVX-512 - Non-temporals
3672//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003673let SchedRW = [WriteLoad] in {
3674 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3675 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3676 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3677 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3678 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003679
Craig Topper2f90c1f2016-06-07 07:27:57 +00003680 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003681 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003682 (ins i256mem:$src),
3683 "vmovntdqa\t{$src, $dst|$dst, $src}",
3684 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3685 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3686 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003687
Robert Khasanoved882972014-08-13 10:46:00 +00003688 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003689 (ins i128mem:$src),
3690 "vmovntdqa\t{$src, $dst|$dst, $src}",
3691 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3692 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3693 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003694 }
Adam Nemetefd07852014-06-18 16:51:10 +00003695}
3696
Igor Bregerd3341f52016-01-20 13:11:47 +00003697multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3698 PatFrag st_frag = alignednontemporalstore,
3699 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003700 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003701 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003702 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003703 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3704 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003705}
3706
Igor Bregerd3341f52016-01-20 13:11:47 +00003707multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3708 AVX512VLVectorVTInfo VTInfo> {
3709 let Predicates = [HasAVX512] in
3710 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003711
Igor Bregerd3341f52016-01-20 13:11:47 +00003712 let Predicates = [HasAVX512, HasVLX] in {
3713 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3714 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003715 }
3716}
3717
Igor Bregerd3341f52016-01-20 13:11:47 +00003718defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3719defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3720defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003721
Craig Topper707c89c2016-05-08 23:43:17 +00003722let Predicates = [HasAVX512], AddedComplexity = 400 in {
3723 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3724 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3725 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3726 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3727 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3728 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003729
3730 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3731 (VMOVNTDQAZrm addr:$src)>;
3732 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3733 (VMOVNTDQAZrm addr:$src)>;
3734 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3735 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003736 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003737 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003738 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003739 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003740 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003741 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003742}
3743
Craig Topperc41320d2016-05-08 23:08:45 +00003744let Predicates = [HasVLX], AddedComplexity = 400 in {
3745 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3746 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3747 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3748 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3749 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3750 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3751
Simon Pilgrim9a896232016-06-07 13:34:24 +00003752 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3753 (VMOVNTDQAZ256rm addr:$src)>;
3754 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3755 (VMOVNTDQAZ256rm addr:$src)>;
3756 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3757 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003758 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003759 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003760 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003761 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003762 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003763 (VMOVNTDQAZ256rm addr:$src)>;
3764
Craig Topperc41320d2016-05-08 23:08:45 +00003765 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3766 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3767 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3768 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3769 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3770 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003771
3772 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3773 (VMOVNTDQAZ128rm addr:$src)>;
3774 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3775 (VMOVNTDQAZ128rm addr:$src)>;
3776 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3777 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003778 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003779 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003780 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003781 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003782 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003783 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003784}
3785
Adam Nemet7f62b232014-06-10 16:39:53 +00003786//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003787// AVX-512 - Integer arithmetic
3788//
3789multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003790 X86VectorVTInfo _, OpndItins itins,
3791 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003792 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003793 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003794 "$src2, $src1", "$src1, $src2",
3795 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003796 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003797 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003798
Craig Toppere1cac152016-06-07 07:27:54 +00003799 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3800 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3801 "$src2, $src1", "$src1, $src2",
3802 (_.VT (OpNode _.RC:$src1,
3803 (bitconvert (_.LdFrag addr:$src2)))),
3804 itins.rm>,
3805 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003806}
3807
3808multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3809 X86VectorVTInfo _, OpndItins itins,
3810 bit IsCommutable = 0> :
3811 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003812 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3813 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3814 "${src2}"##_.BroadcastStr##", $src1",
3815 "$src1, ${src2}"##_.BroadcastStr,
3816 (_.VT (OpNode _.RC:$src1,
3817 (X86VBroadcast
3818 (_.ScalarLdFrag addr:$src2)))),
3819 itins.rm>,
3820 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003821}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003822
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003823multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3824 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3825 Predicate prd, bit IsCommutable = 0> {
3826 let Predicates = [prd] in
3827 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3828 IsCommutable>, EVEX_V512;
3829
3830 let Predicates = [prd, HasVLX] in {
3831 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3832 IsCommutable>, EVEX_V256;
3833 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3834 IsCommutable>, EVEX_V128;
3835 }
3836}
3837
Robert Khasanov545d1b72014-10-14 14:36:19 +00003838multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3839 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3840 Predicate prd, bit IsCommutable = 0> {
3841 let Predicates = [prd] in
3842 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3843 IsCommutable>, EVEX_V512;
3844
3845 let Predicates = [prd, HasVLX] in {
3846 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3847 IsCommutable>, EVEX_V256;
3848 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3849 IsCommutable>, EVEX_V128;
3850 }
3851}
3852
3853multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3854 OpndItins itins, Predicate prd,
3855 bit IsCommutable = 0> {
3856 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3857 itins, prd, IsCommutable>,
3858 VEX_W, EVEX_CD8<64, CD8VF>;
3859}
3860
3861multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3862 OpndItins itins, Predicate prd,
3863 bit IsCommutable = 0> {
3864 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3865 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3866}
3867
3868multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3869 OpndItins itins, Predicate prd,
3870 bit IsCommutable = 0> {
3871 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3872 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3873}
3874
3875multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3876 OpndItins itins, Predicate prd,
3877 bit IsCommutable = 0> {
3878 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3879 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3880}
3881
3882multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3883 SDNode OpNode, OpndItins itins, Predicate prd,
3884 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003885 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003886 IsCommutable>;
3887
Igor Bregerf2460112015-07-26 14:41:44 +00003888 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003889 IsCommutable>;
3890}
3891
3892multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3893 SDNode OpNode, OpndItins itins, Predicate prd,
3894 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003895 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003896 IsCommutable>;
3897
Igor Bregerf2460112015-07-26 14:41:44 +00003898 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003899 IsCommutable>;
3900}
3901
3902multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3903 bits<8> opc_d, bits<8> opc_q,
3904 string OpcodeStr, SDNode OpNode,
3905 OpndItins itins, bit IsCommutable = 0> {
3906 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3907 itins, HasAVX512, IsCommutable>,
3908 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3909 itins, HasBWI, IsCommutable>;
3910}
3911
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003912multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003913 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003914 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3915 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003916 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003917 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003918 "$src2, $src1","$src1, $src2",
3919 (_Dst.VT (OpNode
3920 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003921 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003922 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003923 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003924 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3925 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3926 "$src2, $src1", "$src1, $src2",
3927 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3928 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003929 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003930 AVX512BIBase, EVEX_4V;
3931
3932 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003933 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003934 OpcodeStr,
3935 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003936 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003937 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3938 (_Brdct.VT (X86VBroadcast
3939 (_Brdct.ScalarLdFrag addr:$src2)))))),
3940 itins.rm>,
3941 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003942}
3943
Robert Khasanov545d1b72014-10-14 14:36:19 +00003944defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3945 SSE_INTALU_ITINS_P, 1>;
3946defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3947 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003948defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3949 SSE_INTALU_ITINS_P, HasBWI, 1>;
3950defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3951 SSE_INTALU_ITINS_P, HasBWI, 0>;
3952defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003953 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003954defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003955 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003956defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003957 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003958defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003959 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003960defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003961 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003962defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003963 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003964defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003965 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003966defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003967 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003968defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003969 SSE_INTALU_ITINS_P, HasBWI, 1>;
3970
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003971multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003972 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3973 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3974 let Predicates = [prd] in
3975 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3976 _SrcVTInfo.info512, _DstVTInfo.info512,
3977 v8i64_info, IsCommutable>,
3978 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3979 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003980 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003981 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003982 v4i64x_info, IsCommutable>,
3983 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003984 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003985 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003986 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003987 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3988 }
Michael Liao66233b72015-08-06 09:06:20 +00003989}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003990
3991defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003992 avx512vl_i32_info, avx512vl_i64_info,
3993 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003994defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003995 avx512vl_i32_info, avx512vl_i64_info,
3996 X86pmuludq, HasAVX512, 1>;
3997defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3998 avx512vl_i8_info, avx512vl_i8_info,
3999 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004000
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004001multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4002 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004003 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4004 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4005 OpcodeStr,
4006 "${src2}"##_Src.BroadcastStr##", $src1",
4007 "$src1, ${src2}"##_Src.BroadcastStr,
4008 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4009 (_Src.VT (X86VBroadcast
4010 (_Src.ScalarLdFrag addr:$src2))))))>,
4011 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004012}
4013
Michael Liao66233b72015-08-06 09:06:20 +00004014multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4015 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004016 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004017 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004018 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004019 "$src2, $src1","$src1, $src2",
4020 (_Dst.VT (OpNode
4021 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004022 (_Src.VT _Src.RC:$src2))),
4023 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004024 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004025 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4026 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4027 "$src2, $src1", "$src1, $src2",
4028 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4029 (bitconvert (_Src.LdFrag addr:$src2))))>,
4030 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004031}
4032
4033multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4034 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004035 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004036 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4037 v32i16_info>,
4038 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4039 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004040 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004041 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4042 v16i16x_info>,
4043 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4044 v16i16x_info>, EVEX_V256;
4045 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4046 v8i16x_info>,
4047 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4048 v8i16x_info>, EVEX_V128;
4049 }
4050}
4051multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4052 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004053 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004054 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4055 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004056 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004057 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4058 v32i8x_info>, EVEX_V256;
4059 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4060 v16i8x_info>, EVEX_V128;
4061 }
4062}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004063
4064multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4065 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004066 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004067 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004068 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004069 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004070 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004071 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004072 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004073 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004074 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004075 }
4076}
4077
Craig Topperb6da6542016-05-01 17:38:32 +00004078defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4079defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4080defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4081defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004082
Craig Topper5acb5a12016-05-01 06:24:57 +00004083defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4084 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4085defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004086 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004087
Igor Bregerf2460112015-07-26 14:41:44 +00004088defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004089 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004090defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004091 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004092defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004093 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004094
Igor Bregerf2460112015-07-26 14:41:44 +00004095defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004096 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004097defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004098 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004099defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004100 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004101
Igor Bregerf2460112015-07-26 14:41:44 +00004102defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004103 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004104defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004105 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004106defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004107 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004108
Igor Bregerf2460112015-07-26 14:41:44 +00004109defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004110 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004111defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004112 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004113defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004114 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004115
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004116// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4117let Predicates = [HasDQI, NoVLX] in {
4118 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4119 (EXTRACT_SUBREG
4120 (VPMULLQZrr
4121 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4122 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4123 sub_ymm)>;
4124
4125 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4126 (EXTRACT_SUBREG
4127 (VPMULLQZrr
4128 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4129 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4130 sub_xmm)>;
4131}
4132
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004133//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004134// AVX-512 Logical Instructions
4135//===----------------------------------------------------------------------===//
4136
Craig Topperabe80cc2016-08-28 06:06:28 +00004137multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4138 X86VectorVTInfo _, OpndItins itins,
4139 bit IsCommutable = 0> {
4140 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4141 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4142 "$src2, $src1", "$src1, $src2",
4143 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4144 (bitconvert (_.VT _.RC:$src2)))),
4145 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4146 _.RC:$src2)))),
4147 itins.rr, IsCommutable>,
4148 AVX512BIBase, EVEX_4V;
4149
4150 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4151 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4152 "$src2, $src1", "$src1, $src2",
4153 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4154 (bitconvert (_.LdFrag addr:$src2)))),
4155 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4156 (bitconvert (_.LdFrag addr:$src2)))))),
4157 itins.rm>,
4158 AVX512BIBase, EVEX_4V;
4159}
4160
4161multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4162 X86VectorVTInfo _, OpndItins itins,
4163 bit IsCommutable = 0> :
4164 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4165 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4166 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4167 "${src2}"##_.BroadcastStr##", $src1",
4168 "$src1, ${src2}"##_.BroadcastStr,
4169 (_.i64VT (OpNode _.RC:$src1,
4170 (bitconvert
4171 (_.VT (X86VBroadcast
4172 (_.ScalarLdFrag addr:$src2)))))),
4173 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4174 (bitconvert
4175 (_.VT (X86VBroadcast
4176 (_.ScalarLdFrag addr:$src2)))))))),
4177 itins.rm>,
4178 AVX512BIBase, EVEX_4V, EVEX_B;
4179}
4180
4181multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4182 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4183 Predicate prd, bit IsCommutable = 0> {
4184 let Predicates = [prd] in
4185 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4186 IsCommutable>, EVEX_V512;
4187
4188 let Predicates = [prd, HasVLX] in {
4189 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4190 IsCommutable>, EVEX_V256;
4191 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4192 IsCommutable>, EVEX_V128;
4193 }
4194}
4195
4196multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4197 OpndItins itins, Predicate prd,
4198 bit IsCommutable = 0> {
4199 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4200 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4201}
4202
4203multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4204 OpndItins itins, Predicate prd,
4205 bit IsCommutable = 0> {
4206 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4207 itins, prd, IsCommutable>,
4208 VEX_W, EVEX_CD8<64, CD8VF>;
4209}
4210
4211multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4212 SDNode OpNode, OpndItins itins, Predicate prd,
4213 bit IsCommutable = 0> {
4214 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4215 IsCommutable>;
4216
4217 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4218 IsCommutable>;
4219}
4220
4221defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004222 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004223defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004224 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004225defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004226 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004227defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004228 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004229
4230//===----------------------------------------------------------------------===//
4231// AVX-512 FP arithmetic
4232//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004233multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4234 SDNode OpNode, SDNode VecNode, OpndItins itins,
4235 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004236 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004237 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4238 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4239 "$src2, $src1", "$src1, $src2",
4240 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4241 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004242 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004243
4244 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004245 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004246 "$src2, $src1", "$src1, $src2",
4247 (VecNode (_.VT _.RC:$src1),
4248 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4249 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004250 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004251 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004252 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004253 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004254 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4255 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004256 itins.rr> {
4257 let isCommutable = IsCommutable;
4258 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004259 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004260 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004261 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4262 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004263 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004264 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004265 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266}
4267
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004268multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004269 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004270 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004271 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4272 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4273 "$rc, $src2, $src1", "$src1, $src2, $rc",
4274 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004275 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004276 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004277}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004278multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4279 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004280 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004281 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4282 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004283 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004284 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004285 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286}
4287
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004288multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4289 SDNode VecNode,
4290 SizeItins itins, bit IsCommutable> {
4291 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4292 itins.s, IsCommutable>,
4293 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4294 itins.s, IsCommutable>,
4295 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4296 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4297 itins.d, IsCommutable>,
4298 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4299 itins.d, IsCommutable>,
4300 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4301}
4302
4303multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4304 SDNode VecNode,
4305 SizeItins itins, bit IsCommutable> {
4306 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4307 itins.s, IsCommutable>,
4308 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4309 itins.s, IsCommutable>,
4310 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4311 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4312 itins.d, IsCommutable>,
4313 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4314 itins.d, IsCommutable>,
4315 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4316}
4317defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004318defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004319defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004320defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004321defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4322defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4323
4324// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4325// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4326multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4327 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004328 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004329 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4330 (ins _.FRC:$src1, _.FRC:$src2),
4331 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4332 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004333 itins.rr> {
4334 let isCommutable = 1;
4335 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004336 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4337 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4338 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4339 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4340 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4341 }
4342}
4343defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4344 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4345 EVEX_CD8<32, CD8VT1>;
4346
4347defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4348 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4349 EVEX_CD8<64, CD8VT1>;
4350
4351defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4352 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4353 EVEX_CD8<32, CD8VT1>;
4354
4355defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4356 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4357 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004358
Craig Topper375aa902016-12-19 00:42:28 +00004359multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004360 X86VectorVTInfo _, OpndItins itins,
4361 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004362 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004363 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4364 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4365 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004366 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4367 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004368 let mayLoad = 1 in {
4369 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4370 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4371 "$src2, $src1", "$src1, $src2",
4372 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4373 EVEX_4V;
4374 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4375 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4376 "${src2}"##_.BroadcastStr##", $src1",
4377 "$src1, ${src2}"##_.BroadcastStr,
4378 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4379 (_.ScalarLdFrag addr:$src2)))),
4380 itins.rm>, EVEX_4V, EVEX_B;
4381 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004382 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004383}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004384
Craig Topper375aa902016-12-19 00:42:28 +00004385multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004386 X86VectorVTInfo _> {
4387 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004388 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4389 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4390 "$rc, $src2, $src1", "$src1, $src2, $rc",
4391 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4392 EVEX_4V, EVEX_B, EVEX_RC;
4393}
4394
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004395
Craig Topper375aa902016-12-19 00:42:28 +00004396multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004397 X86VectorVTInfo _> {
4398 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004399 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4400 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4401 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4402 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4403 EVEX_4V, EVEX_B;
4404}
4405
Craig Topper375aa902016-12-19 00:42:28 +00004406multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004407 Predicate prd, SizeItins itins,
4408 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004409 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004410 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004411 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004412 EVEX_CD8<32, CD8VF>;
4413 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004414 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004415 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004416 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004417
Robert Khasanov595e5982014-10-29 15:43:02 +00004418 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004419 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004420 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004421 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004422 EVEX_CD8<32, CD8VF>;
4423 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004424 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004425 EVEX_CD8<32, CD8VF>;
4426 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004427 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004428 EVEX_CD8<64, CD8VF>;
4429 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004430 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004431 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004432 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004433}
4434
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004435multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004436 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004437 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004438 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004439 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4440}
4441
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004442multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004443 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004444 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004445 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004446 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4447}
4448
Craig Topper9433f972016-08-02 06:16:53 +00004449defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4450 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004451 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004452defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4453 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004454 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004455defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004456 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004457defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004458 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004459defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4460 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004461 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004462defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4463 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004464 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004465let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004466 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4467 SSE_ALU_ITINS_P, 1>;
4468 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4469 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004470}
Craig Topper375aa902016-12-19 00:42:28 +00004471defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004472 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004473defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004474 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004475defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004476 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004477defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004478 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004479
Craig Topper8f6827c2016-08-31 05:37:52 +00004480// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004481multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4482 X86VectorVTInfo _, Predicate prd> {
4483let Predicates = [prd] in {
4484 // Masked register-register logical operations.
4485 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4486 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4487 _.RC:$src0)),
4488 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4489 _.RC:$src1, _.RC:$src2)>;
4490 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4491 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4492 _.ImmAllZerosV)),
4493 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4494 _.RC:$src2)>;
4495 // Masked register-memory logical operations.
4496 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4497 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4498 (load addr:$src2)))),
4499 _.RC:$src0)),
4500 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4501 _.RC:$src1, addr:$src2)>;
4502 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4503 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4504 _.ImmAllZerosV)),
4505 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4506 addr:$src2)>;
4507 // Register-broadcast logical operations.
4508 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4509 (bitconvert (_.VT (X86VBroadcast
4510 (_.ScalarLdFrag addr:$src2)))))),
4511 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4512 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4513 (bitconvert
4514 (_.i64VT (OpNode _.RC:$src1,
4515 (bitconvert (_.VT
4516 (X86VBroadcast
4517 (_.ScalarLdFrag addr:$src2))))))),
4518 _.RC:$src0)),
4519 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4520 _.RC:$src1, addr:$src2)>;
4521 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4522 (bitconvert
4523 (_.i64VT (OpNode _.RC:$src1,
4524 (bitconvert (_.VT
4525 (X86VBroadcast
4526 (_.ScalarLdFrag addr:$src2))))))),
4527 _.ImmAllZerosV)),
4528 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4529 _.RC:$src1, addr:$src2)>;
4530}
Craig Topper8f6827c2016-08-31 05:37:52 +00004531}
4532
Craig Topper45d65032016-09-02 05:29:13 +00004533multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4534 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4535 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4536 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4537 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4538 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4539 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004540}
4541
Craig Topper45d65032016-09-02 05:29:13 +00004542defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4543defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4544defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4545defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4546
Craig Topper2baef8f2016-12-18 04:17:00 +00004547let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004548 // Use packed logical operations for scalar ops.
4549 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4550 (COPY_TO_REGCLASS (VANDPDZ128rr
4551 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4552 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4553 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4554 (COPY_TO_REGCLASS (VORPDZ128rr
4555 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4556 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4557 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4558 (COPY_TO_REGCLASS (VXORPDZ128rr
4559 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4560 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4561 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4562 (COPY_TO_REGCLASS (VANDNPDZ128rr
4563 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4564 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4565
4566 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4567 (COPY_TO_REGCLASS (VANDPSZ128rr
4568 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4569 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4570 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4571 (COPY_TO_REGCLASS (VORPSZ128rr
4572 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4573 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4574 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4575 (COPY_TO_REGCLASS (VXORPSZ128rr
4576 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4577 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4578 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4579 (COPY_TO_REGCLASS (VANDNPSZ128rr
4580 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4581 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4582}
4583
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004584multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4585 X86VectorVTInfo _> {
4586 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4587 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4588 "$src2, $src1", "$src1, $src2",
4589 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004590 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4591 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4592 "$src2, $src1", "$src1, $src2",
4593 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4594 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4595 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4596 "${src2}"##_.BroadcastStr##", $src1",
4597 "$src1, ${src2}"##_.BroadcastStr,
4598 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4599 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4600 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004601}
4602
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004603multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4604 X86VectorVTInfo _> {
4605 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4606 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4607 "$src2, $src1", "$src1, $src2",
4608 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004609 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4610 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4611 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004612 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004613 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4614 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004615}
4616
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004617multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004618 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004619 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4620 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004621 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004622 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4623 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004624 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4625 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004626 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004627 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4628 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004629 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4630
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004631 // Define only if AVX512VL feature is present.
4632 let Predicates = [HasVLX] in {
4633 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4634 EVEX_V128, EVEX_CD8<32, CD8VF>;
4635 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4636 EVEX_V256, EVEX_CD8<32, CD8VF>;
4637 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4638 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4639 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4640 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4641 }
4642}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004643defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004644
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004645//===----------------------------------------------------------------------===//
4646// AVX-512 VPTESTM instructions
4647//===----------------------------------------------------------------------===//
4648
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004649multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4650 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004651 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004652 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4653 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4654 "$src2, $src1", "$src1, $src2",
4655 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4656 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004657 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4658 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4659 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004660 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004661 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4662 EVEX_4V,
4663 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004664}
4665
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004666multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4667 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004668 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4669 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4670 "${src2}"##_.BroadcastStr##", $src1",
4671 "$src1, ${src2}"##_.BroadcastStr,
4672 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4673 (_.ScalarLdFrag addr:$src2))))>,
4674 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004675}
Igor Bregerfca0a342016-01-28 13:19:25 +00004676
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004677// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004678multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4679 X86VectorVTInfo _, string Suffix> {
4680 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4681 (_.KVT (COPY_TO_REGCLASS
4682 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004683 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004684 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004685 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004686 _.RC:$src2, _.SubRegIdx)),
4687 _.KRC))>;
4688}
4689
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004690multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004691 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004692 let Predicates = [HasAVX512] in
4693 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4694 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4695
4696 let Predicates = [HasAVX512, HasVLX] in {
4697 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4698 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4699 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4700 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4701 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004702 let Predicates = [HasAVX512, NoVLX] in {
4703 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4704 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004705 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004706}
4707
4708multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4709 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004710 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004711 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004712 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004713}
4714
4715multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4716 SDNode OpNode> {
4717 let Predicates = [HasBWI] in {
4718 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4719 EVEX_V512, VEX_W;
4720 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4721 EVEX_V512;
4722 }
4723 let Predicates = [HasVLX, HasBWI] in {
4724
4725 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4726 EVEX_V256, VEX_W;
4727 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4728 EVEX_V128, VEX_W;
4729 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4730 EVEX_V256;
4731 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4732 EVEX_V128;
4733 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004734
Igor Bregerfca0a342016-01-28 13:19:25 +00004735 let Predicates = [HasAVX512, NoVLX] in {
4736 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4737 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4738 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4739 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004740 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004741
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004742}
4743
4744multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4745 SDNode OpNode> :
4746 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4747 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4748
4749defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4750defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004751
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004752
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004753//===----------------------------------------------------------------------===//
4754// AVX-512 Shift instructions
4755//===----------------------------------------------------------------------===//
4756multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004757 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004758 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004759 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004760 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004761 "$src2, $src1", "$src1, $src2",
4762 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004763 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004764 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004765 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004766 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004767 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4768 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004769 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004770 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004771}
4772
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004773multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4774 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004775 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004776 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4777 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4778 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4779 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004780 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004781}
4782
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004783multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004784 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004785 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004786 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004787 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4788 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4789 "$src2, $src1", "$src1, $src2",
4790 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004791 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004792 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4793 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4794 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004795 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004796 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004797 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004798 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004799}
4800
Cameron McInally5fb084e2014-12-11 17:13:05 +00004801multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004802 ValueType SrcVT, PatFrag bc_frag,
4803 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4804 let Predicates = [prd] in
4805 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4806 VTInfo.info512>, EVEX_V512,
4807 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4808 let Predicates = [prd, HasVLX] in {
4809 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4810 VTInfo.info256>, EVEX_V256,
4811 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4812 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4813 VTInfo.info128>, EVEX_V128,
4814 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4815 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004816}
4817
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004818multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4819 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004820 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004821 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004822 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004823 avx512vl_i64_info, HasAVX512>, VEX_W;
4824 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4825 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004826}
4827
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004828multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4829 string OpcodeStr, SDNode OpNode,
4830 AVX512VLVectorVTInfo VTInfo> {
4831 let Predicates = [HasAVX512] in
4832 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4833 VTInfo.info512>,
4834 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4835 VTInfo.info512>, EVEX_V512;
4836 let Predicates = [HasAVX512, HasVLX] in {
4837 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4838 VTInfo.info256>,
4839 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4840 VTInfo.info256>, EVEX_V256;
4841 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4842 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004843 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004844 VTInfo.info128>, EVEX_V128;
4845 }
4846}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004847
Michael Liao66233b72015-08-06 09:06:20 +00004848multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004849 Format ImmFormR, Format ImmFormM,
4850 string OpcodeStr, SDNode OpNode> {
4851 let Predicates = [HasBWI] in
4852 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4853 v32i16_info>, EVEX_V512;
4854 let Predicates = [HasVLX, HasBWI] in {
4855 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4856 v16i16x_info>, EVEX_V256;
4857 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4858 v8i16x_info>, EVEX_V128;
4859 }
4860}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004861
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004862multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4863 Format ImmFormR, Format ImmFormM,
4864 string OpcodeStr, SDNode OpNode> {
4865 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4866 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4867 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4868 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4869}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004870
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004871defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004872 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004873
4874defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004875 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004876
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004877defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004878 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004879
Michael Zuckerman298a6802016-01-13 12:39:33 +00004880defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004881defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004882
4883defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4884defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4885defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004886
4887//===-------------------------------------------------------------------===//
4888// Variable Bit Shifts
4889//===-------------------------------------------------------------------===//
4890multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004891 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004892 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004893 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4894 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4895 "$src2, $src1", "$src1, $src2",
4896 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004897 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004898 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4899 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4900 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004901 (_.VT (OpNode _.RC:$src1,
4902 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004903 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004904 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004905 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004906}
4907
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004908multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4909 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004910 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004911 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4912 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4913 "${src2}"##_.BroadcastStr##", $src1",
4914 "$src1, ${src2}"##_.BroadcastStr,
4915 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4916 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004917 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004918 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4919}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004920multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4921 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004922 let Predicates = [HasAVX512] in
4923 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4924 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4925
4926 let Predicates = [HasAVX512, HasVLX] in {
4927 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4928 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4929 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4930 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4931 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004932}
4933
4934multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4935 SDNode OpNode> {
4936 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004937 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004938 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004939 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004940}
4941
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004942// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004943multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4944 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004945 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004946 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004947 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004948 (!cast<Instruction>(NAME#"WZrr")
4949 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4950 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4951 sub_ymm)>;
4952
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004953 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004954 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004955 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004956 (!cast<Instruction>(NAME#"WZrr")
4957 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4958 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4959 sub_xmm)>;
4960 }
4961}
4962
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004963multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4964 SDNode OpNode> {
4965 let Predicates = [HasBWI] in
4966 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4967 EVEX_V512, VEX_W;
4968 let Predicates = [HasVLX, HasBWI] in {
4969
4970 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4971 EVEX_V256, VEX_W;
4972 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4973 EVEX_V128, VEX_W;
4974 }
4975}
4976
4977defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004978 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4979 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004980
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004981defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004982 avx512_var_shift_w<0x11, "vpsravw", sra>,
4983 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004984
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004985defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004986 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4987 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004988defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4989defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004990
Craig Topper05629d02016-07-24 07:32:45 +00004991// Special handing for handling VPSRAV intrinsics.
4992multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4993 list<Predicate> p> {
4994 let Predicates = p in {
4995 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4996 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4997 _.RC:$src2)>;
4998 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4999 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5000 _.RC:$src1, addr:$src2)>;
5001 let AddedComplexity = 20 in {
5002 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5003 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5004 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5005 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5006 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5007 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5008 _.RC:$src0)),
5009 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5010 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5011 }
5012 let AddedComplexity = 30 in {
5013 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5014 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5015 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5016 _.RC:$src1, _.RC:$src2)>;
5017 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5018 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5019 _.ImmAllZerosV)),
5020 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5021 _.RC:$src1, addr:$src2)>;
5022 }
5023 }
5024}
5025
5026multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5027 list<Predicate> p> :
5028 avx512_var_shift_int_lowering<InstrStr, _, p> {
5029 let Predicates = p in {
5030 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5031 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5032 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5033 _.RC:$src1, addr:$src2)>;
5034 let AddedComplexity = 20 in
5035 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5036 (X86vsrav _.RC:$src1,
5037 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5038 _.RC:$src0)),
5039 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5040 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5041 let AddedComplexity = 30 in
5042 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5043 (X86vsrav _.RC:$src1,
5044 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5045 _.ImmAllZerosV)),
5046 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5047 _.RC:$src1, addr:$src2)>;
5048 }
5049}
5050
5051defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5052defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5053defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5054defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5055defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5056defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5057defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5058defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5059defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5060
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005061//===-------------------------------------------------------------------===//
5062// 1-src variable permutation VPERMW/D/Q
5063//===-------------------------------------------------------------------===//
5064multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5065 AVX512VLVectorVTInfo _> {
5066 let Predicates = [HasAVX512] in
5067 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5068 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5069
5070 let Predicates = [HasAVX512, HasVLX] in
5071 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5072 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5073}
5074
5075multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5076 string OpcodeStr, SDNode OpNode,
5077 AVX512VLVectorVTInfo VTInfo> {
5078 let Predicates = [HasAVX512] in
5079 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5080 VTInfo.info512>,
5081 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5082 VTInfo.info512>, EVEX_V512;
5083 let Predicates = [HasAVX512, HasVLX] in
5084 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5085 VTInfo.info256>,
5086 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5087 VTInfo.info256>, EVEX_V256;
5088}
5089
Michael Zuckermand9cac592016-01-19 17:07:43 +00005090multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5091 Predicate prd, SDNode OpNode,
5092 AVX512VLVectorVTInfo _> {
5093 let Predicates = [prd] in
5094 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5095 EVEX_V512 ;
5096 let Predicates = [HasVLX, prd] in {
5097 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5098 EVEX_V256 ;
5099 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5100 EVEX_V128 ;
5101 }
5102}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005103
Michael Zuckermand9cac592016-01-19 17:07:43 +00005104defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5105 avx512vl_i16_info>, VEX_W;
5106defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5107 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005108
5109defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5110 avx512vl_i32_info>;
5111defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5112 avx512vl_i64_info>, VEX_W;
5113defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5114 avx512vl_f32_info>;
5115defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5116 avx512vl_f64_info>, VEX_W;
5117
5118defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5119 X86VPermi, avx512vl_i64_info>,
5120 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5121defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5122 X86VPermi, avx512vl_f64_info>,
5123 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005124//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005125// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005126//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005127
Igor Breger78741a12015-10-04 07:20:41 +00005128multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5129 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5130 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5131 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5132 "$src2, $src1", "$src1, $src2",
5133 (_.VT (OpNode _.RC:$src1,
5134 (Ctrl.VT Ctrl.RC:$src2)))>,
5135 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005136 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5137 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5138 "$src2, $src1", "$src1, $src2",
5139 (_.VT (OpNode
5140 _.RC:$src1,
5141 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5142 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5143 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5144 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5145 "${src2}"##_.BroadcastStr##", $src1",
5146 "$src1, ${src2}"##_.BroadcastStr,
5147 (_.VT (OpNode
5148 _.RC:$src1,
5149 (Ctrl.VT (X86VBroadcast
5150 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5151 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005152}
5153
5154multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5155 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5156 let Predicates = [HasAVX512] in {
5157 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5158 Ctrl.info512>, EVEX_V512;
5159 }
5160 let Predicates = [HasAVX512, HasVLX] in {
5161 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5162 Ctrl.info128>, EVEX_V128;
5163 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5164 Ctrl.info256>, EVEX_V256;
5165 }
5166}
5167
5168multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5169 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5170
5171 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5172 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5173 X86VPermilpi, _>,
5174 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005175}
5176
Craig Topper05948fb2016-08-02 05:11:15 +00005177let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005178defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5179 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005180let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005181defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5182 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005184// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5185//===----------------------------------------------------------------------===//
5186
5187defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005188 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005189 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5190defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005191 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005192defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005193 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005194
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005195multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5196 let Predicates = [HasBWI] in
5197 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5198
5199 let Predicates = [HasVLX, HasBWI] in {
5200 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5201 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5202 }
5203}
5204
5205defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5206
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005207//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005208// Move Low to High and High to Low packed FP Instructions
5209//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005210def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5211 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005212 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005213 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5214 IIC_SSE_MOV_LH>, EVEX_4V;
5215def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5216 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005217 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5219 IIC_SSE_MOV_LH>, EVEX_4V;
5220
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005221let Predicates = [HasAVX512] in {
5222 // MOVLHPS patterns
5223 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5224 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5225 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5226 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005228 // MOVHLPS patterns
5229 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5230 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5231}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005232
5233//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005234// VMOVHPS/PD VMOVLPS Instructions
5235// All patterns was taken from SSS implementation.
5236//===----------------------------------------------------------------------===//
5237multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5238 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005239 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5240 (ins _.RC:$src1, f64mem:$src2),
5241 !strconcat(OpcodeStr,
5242 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5243 [(set _.RC:$dst,
5244 (OpNode _.RC:$src1,
5245 (_.VT (bitconvert
5246 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5247 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005248}
5249
5250defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5251 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5252defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5253 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5254defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5255 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5256defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5257 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5258
5259let Predicates = [HasAVX512] in {
5260 // VMOVHPS patterns
5261 def : Pat<(X86Movlhps VR128X:$src1,
5262 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5263 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5264 def : Pat<(X86Movlhps VR128X:$src1,
5265 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5266 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5267 // VMOVHPD patterns
5268 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5269 (scalar_to_vector (loadf64 addr:$src2)))),
5270 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5271 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5272 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5273 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5274 // VMOVLPS patterns
5275 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5276 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5277 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5278 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5279 // VMOVLPD patterns
5280 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5281 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5282 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5283 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5284 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5285 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5286 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5287}
5288
Igor Bregerb6b27af2015-11-10 07:09:07 +00005289def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5290 (ins f64mem:$dst, VR128X:$src),
5291 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005292 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005293 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5294 (bc_v2f64 (v4f32 VR128X:$src))),
5295 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5296 EVEX, EVEX_CD8<32, CD8VT2>;
5297def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5298 (ins f64mem:$dst, VR128X:$src),
5299 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005300 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005301 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5302 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5303 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5304def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5305 (ins f64mem:$dst, VR128X:$src),
5306 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005307 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005308 (iPTR 0))), addr:$dst)],
5309 IIC_SSE_MOV_LH>,
5310 EVEX, EVEX_CD8<32, CD8VT2>;
5311def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5312 (ins f64mem:$dst, VR128X:$src),
5313 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005314 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005315 (iPTR 0))), addr:$dst)],
5316 IIC_SSE_MOV_LH>,
5317 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005318
Igor Bregerb6b27af2015-11-10 07:09:07 +00005319let Predicates = [HasAVX512] in {
5320 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005321 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005322 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5323 (iPTR 0))), addr:$dst),
5324 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5325 // VMOVLPS patterns
5326 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5327 addr:$src1),
5328 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5329 def : Pat<(store (v4i32 (X86Movlps
5330 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5331 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5332 // VMOVLPD patterns
5333 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5334 addr:$src1),
5335 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5336 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5337 addr:$src1),
5338 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5339}
5340//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005341// FMA - Fused Multiply Operations
5342//
Adam Nemet26371ce2014-10-24 00:02:55 +00005343
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005344multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005345 X86VectorVTInfo _, string Suff> {
5346 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005347 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005348 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005349 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005350 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005351 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005352
Craig Toppere1cac152016-06-07 07:27:54 +00005353 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5354 (ins _.RC:$src2, _.MemOp:$src3),
5355 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005356 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005357 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005358
Craig Toppere1cac152016-06-07 07:27:54 +00005359 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5360 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5361 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5362 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005363 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005364 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005365 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005366 }
Craig Topper318e40b2016-07-25 07:20:31 +00005367
5368 // Additional pattern for folding broadcast nodes in other orders.
5369 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5370 (OpNode _.RC:$src1, _.RC:$src2,
5371 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5372 _.RC:$src1)),
5373 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5374 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005375}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005376
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005377multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005378 X86VectorVTInfo _, string Suff> {
5379 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005380 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005381 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5382 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005383 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005384 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005385}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005386
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005387multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005388 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5389 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005390 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005391 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5392 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5393 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005394 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005396 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005398 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005399 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005400 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005401}
5402
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005403multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005404 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005406 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005407 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005408 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005409}
5410
5411defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5412defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5413defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5414defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5415defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5416defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5417
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005418
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005419multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005420 X86VectorVTInfo _, string Suff> {
5421 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005422 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5423 (ins _.RC:$src2, _.RC:$src3),
5424 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005425 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005426 AVX512FMA3Base;
5427
Craig Toppere1cac152016-06-07 07:27:54 +00005428 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5429 (ins _.RC:$src2, _.MemOp:$src3),
5430 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005431 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005432 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005433
Craig Toppere1cac152016-06-07 07:27:54 +00005434 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5435 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5436 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5437 "$src2, ${src3}"##_.BroadcastStr,
5438 (_.VT (OpNode _.RC:$src2,
5439 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005440 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005441 }
Craig Topper318e40b2016-07-25 07:20:31 +00005442
5443 // Additional patterns for folding broadcast nodes in other orders.
5444 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5445 _.RC:$src2, _.RC:$src1)),
5446 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5447 _.RC:$src2, addr:$src3)>;
5448 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5449 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5450 _.RC:$src2, _.RC:$src1),
5451 _.RC:$src1)),
5452 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5453 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5454 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5455 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5456 _.RC:$src2, _.RC:$src1),
5457 _.ImmAllZerosV)),
5458 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5459 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005460}
5461
5462multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005463 X86VectorVTInfo _, string Suff> {
5464 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005465 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5466 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5467 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005468 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005469 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005471
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005472multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005473 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5474 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005476 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5477 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5478 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005479 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005480 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005481 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005482 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005483 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005485 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005486}
5487
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005488multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005489 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005491 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005492 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005493 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005494}
5495
5496defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5497defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5498defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5499defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5500defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5501defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5502
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005503multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005504 X86VectorVTInfo _, string Suff> {
5505 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005506 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005507 (ins _.RC:$src2, _.RC:$src3),
5508 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005509 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005510 AVX512FMA3Base;
5511
Craig Toppere1cac152016-06-07 07:27:54 +00005512 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005513 (ins _.RC:$src2, _.MemOp:$src3),
5514 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005515 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005516 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005517
Craig Toppere1cac152016-06-07 07:27:54 +00005518 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005519 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5520 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5521 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005522 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005523 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005524 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005525 }
Craig Topper318e40b2016-07-25 07:20:31 +00005526
5527 // Additional patterns for folding broadcast nodes in other orders.
5528 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5529 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5530 _.RC:$src1, _.RC:$src2),
5531 _.RC:$src1)),
5532 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5533 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005534}
5535
5536multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005537 X86VectorVTInfo _, string Suff> {
5538 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005539 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005540 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5541 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005542 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005543 AVX512FMA3Base, EVEX_B, EVEX_RC;
5544}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005545
5546multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005547 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5548 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005549 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005550 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5551 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5552 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005553 }
5554 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005555 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005556 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005557 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005558 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5559 }
5560}
5561
5562multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005563 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005564 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005565 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005566 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005567 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005568}
5569
5570defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5571defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5572defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5573defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5574defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5575defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005576
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005577// Scalar FMA
5578let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005579multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5580 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5581 dag RHS_r, dag RHS_m > {
5582 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5583 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005584 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005585
Craig Toppere1cac152016-06-07 07:27:54 +00005586 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5587 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005588 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005589
5590 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5591 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005592 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005593 AVX512FMA3Base, EVEX_B, EVEX_RC;
5594
Craig Toppereafdbec2016-08-13 06:48:41 +00005595 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005596 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5597 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5598 !strconcat(OpcodeStr,
5599 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5600 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005601 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5602 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5603 !strconcat(OpcodeStr,
5604 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5605 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005606 }// isCodeGenOnly = 1
5607}
5608}// Constraints = "$src1 = $dst"
5609
5610multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005611 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5612 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005613
Craig Topper2dca3b22016-07-24 08:26:38 +00005614 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005615 // Operands for intrinsic are in 123 order to preserve passthu
5616 // semantics.
5617 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5618 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005619 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005620 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005621 (i32 imm:$rc))),
5622 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5623 _.FRC:$src3))),
5624 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5625 (_.ScalarLdFrag addr:$src3))))>;
5626
Craig Topper2dca3b22016-07-24 08:26:38 +00005627 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005628 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5629 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005630 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005631 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005632 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005633 (i32 imm:$rc))),
5634 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5635 _.FRC:$src1))),
5636 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5637 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5638
Craig Topper2dca3b22016-07-24 08:26:38 +00005639 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005640 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5641 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005642 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005643 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005644 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005645 (i32 imm:$rc))),
5646 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5647 _.FRC:$src2))),
5648 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5649 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5650}
5651
5652multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005653 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5654 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005655 let Predicates = [HasAVX512] in {
5656 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005657 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5658 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005659 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005660 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5661 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005662 }
5663}
5664
Craig Toppera55b4832016-12-09 06:42:28 +00005665defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5666 X86FmaddRnds3>;
5667defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5668 X86FmsubRnds3>;
5669defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5670 X86FnmaddRnds1, X86FnmaddRnds3>;
5671defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5672 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005673
5674//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005675// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5676//===----------------------------------------------------------------------===//
5677let Constraints = "$src1 = $dst" in {
5678multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5679 X86VectorVTInfo _> {
5680 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5681 (ins _.RC:$src2, _.RC:$src3),
5682 OpcodeStr, "$src3, $src2", "$src2, $src3",
5683 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5684 AVX512FMA3Base;
5685
Craig Toppere1cac152016-06-07 07:27:54 +00005686 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5687 (ins _.RC:$src2, _.MemOp:$src3),
5688 OpcodeStr, "$src3, $src2", "$src2, $src3",
5689 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5690 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005691
Craig Toppere1cac152016-06-07 07:27:54 +00005692 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5693 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5694 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5695 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5696 (OpNode _.RC:$src1,
5697 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5698 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005699}
5700} // Constraints = "$src1 = $dst"
5701
5702multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5703 AVX512VLVectorVTInfo _> {
5704 let Predicates = [HasIFMA] in {
5705 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5706 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5707 }
5708 let Predicates = [HasVLX, HasIFMA] in {
5709 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5710 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5711 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5712 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5713 }
5714}
5715
5716defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5717 avx512vl_i64_info>, VEX_W;
5718defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5719 avx512vl_i64_info>, VEX_W;
5720
5721//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005722// AVX-512 Scalar convert from sign integer to float/double
5723//===----------------------------------------------------------------------===//
5724
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005725multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5726 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5727 PatFrag ld_frag, string asm> {
5728 let hasSideEffects = 0 in {
5729 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5730 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005731 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005732 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005733 let mayLoad = 1 in
5734 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5735 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005736 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005737 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005738 } // hasSideEffects = 0
5739 let isCodeGenOnly = 1 in {
5740 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5741 (ins DstVT.RC:$src1, SrcRC:$src2),
5742 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5743 [(set DstVT.RC:$dst,
5744 (OpNode (DstVT.VT DstVT.RC:$src1),
5745 SrcRC:$src2,
5746 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5747
5748 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5749 (ins DstVT.RC:$src1, x86memop:$src2),
5750 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5751 [(set DstVT.RC:$dst,
5752 (OpNode (DstVT.VT DstVT.RC:$src1),
5753 (ld_frag addr:$src2),
5754 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5755 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005756}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005757
Igor Bregerabe4a792015-06-14 12:44:55 +00005758multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005759 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005760 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5761 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005762 !strconcat(asm,
5763 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005764 [(set DstVT.RC:$dst,
5765 (OpNode (DstVT.VT DstVT.RC:$src1),
5766 SrcRC:$src2,
5767 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5768}
5769
5770multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005771 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5772 PatFrag ld_frag, string asm> {
5773 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5774 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5775 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005776}
5777
Andrew Trick15a47742013-10-09 05:11:10 +00005778let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005779defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005780 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5781 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005782defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005783 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5784 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005785defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005786 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5787 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005788defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005789 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5790 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005791
Craig Topper8f85ad12016-11-14 02:46:58 +00005792def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5793 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5794def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5795 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5796
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5798 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5799def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005800 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005801def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5802 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5803def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005804 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005805
5806def : Pat<(f32 (sint_to_fp GR32:$src)),
5807 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5808def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005809 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005810def : Pat<(f64 (sint_to_fp GR32:$src)),
5811 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5812def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005813 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5814
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005815defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005816 v4f32x_info, i32mem, loadi32,
5817 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005818defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005819 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5820 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005821defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005822 i32mem, loadi32, "cvtusi2sd{l}">,
5823 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005824defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005825 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5826 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005827
Craig Topper8f85ad12016-11-14 02:46:58 +00005828def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5829 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5830def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5831 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5832
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005833def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5834 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5835def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5836 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5837def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5838 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5839def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5840 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5841
5842def : Pat<(f32 (uint_to_fp GR32:$src)),
5843 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5844def : Pat<(f32 (uint_to_fp GR64:$src)),
5845 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5846def : Pat<(f64 (uint_to_fp GR32:$src)),
5847 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5848def : Pat<(f64 (uint_to_fp GR64:$src)),
5849 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005850}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005851
5852//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005853// AVX-512 Scalar convert from float/double to integer
5854//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005855multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5856 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005857 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005858 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005859 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005860 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5861 EVEX, VEX_LIG;
5862 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5863 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005864 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005865 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005866 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5867 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005868 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005869 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005870 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005871 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005872 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005873}
Asaf Badouh2744d212015-09-20 14:31:19 +00005874
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005875// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005876defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005877 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005878 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005879defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005880 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005881 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005882defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005883 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005884 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005885defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005886 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005887 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005888defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005889 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005890 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005891defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005892 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005893 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005894defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005895 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005896 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005897defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005898 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005899 EVEX_CD8<64, CD8VT1>;
5900
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005901// The SSE version of these instructions are disabled for AVX512.
5902// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5903let Predicates = [HasAVX512] in {
5904 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005905 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005906 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5907 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005908 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005909 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005910 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5911 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005912 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005913 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005914 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5915 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005916 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005917 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005918 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5919 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005920} // HasAVX512
5921
Craig Topperac941b92016-09-25 16:33:53 +00005922let Predicates = [HasAVX512] in {
5923 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5924 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5925 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5926 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5927 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5928 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5929 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5930 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5931 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5932 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5933 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5934 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5935 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5936 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5937 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5938 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5939 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5940 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5941 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5942 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5943} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005944
5945// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005946multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5947 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005948 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005949let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005950 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005951 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5952 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005953 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005955 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5956 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005957 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005958 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005959 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005960 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005961
Igor Bregerc59b3a22016-08-03 10:58:05 +00005962 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5963 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5964 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5965 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5966 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005967 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5968 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005969
Craig Toppere1cac152016-06-07 07:27:54 +00005970 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005971 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5972 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5973 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5974 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5975 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5976 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5977 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5978 (i32 FROUND_NO_EXC)))]>,
5979 EVEX,VEX_LIG , EVEX_B;
5980 let mayLoad = 1, hasSideEffects = 0 in
5981 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5982 (ins _SrcRC.MemOp:$src),
5983 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5984 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005985
Craig Toppere1cac152016-06-07 07:27:54 +00005986 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005987} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005988}
5989
Asaf Badouh2744d212015-09-20 14:31:19 +00005990
Igor Bregerc59b3a22016-08-03 10:58:05 +00005991defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5992 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005993 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005994defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5995 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005996 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005997defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5998 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005999 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006000defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6001 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006002 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6003
Igor Bregerc59b3a22016-08-03 10:58:05 +00006004defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6005 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006006 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006007defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6008 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006009 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006010defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6011 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006012 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006013defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6014 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006015 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6016let Predicates = [HasAVX512] in {
6017 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006018 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006019 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
6020 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006021 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006022 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006023 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
6024 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006025 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006026 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006027 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
6028 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006029 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006030 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00006031 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
6032 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006033} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006034//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006035// AVX-512 Convert form float to double and back
6036//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006037multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6038 X86VectorVTInfo _Src, SDNode OpNode> {
6039 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006040 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006041 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006042 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006043 (_Src.VT _Src.RC:$src2),
6044 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006045 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6046 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006047 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006048 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006049 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006050 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006051 (_Src.ScalarLdFrag addr:$src2))),
6052 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006053 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006054}
6055
Asaf Badouh2744d212015-09-20 14:31:19 +00006056// Scalar Coversion with SAE - suppress all exceptions
6057multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6058 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6059 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006060 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006061 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006062 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006063 (_Src.VT _Src.RC:$src2),
6064 (i32 FROUND_NO_EXC)))>,
6065 EVEX_4V, VEX_LIG, EVEX_B;
6066}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006067
Asaf Badouh2744d212015-09-20 14:31:19 +00006068// Scalar Conversion with rounding control (RC)
6069multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6070 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6071 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006072 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006073 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006074 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006075 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6076 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6077 EVEX_B, EVEX_RC;
6078}
Craig Toppera02e3942016-09-23 06:24:43 +00006079multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006080 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006081 X86VectorVTInfo _dst> {
6082 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006083 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006084 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006085 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006086 }
6087}
6088
Craig Toppera02e3942016-09-23 06:24:43 +00006089multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006090 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006091 X86VectorVTInfo _dst> {
6092 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006093 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006094 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006095 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006096 }
6097}
Craig Toppera02e3942016-09-23 06:24:43 +00006098defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006099 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006100defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006101 X86fpextRnd,f32x_info, f64x_info >;
6102
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006103def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006104 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006105 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6106 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006107def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006108 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6109 Requires<[HasAVX512]>;
6110
6111def : Pat<(f64 (extloadf32 addr:$src)),
6112 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006113 Requires<[HasAVX512, OptForSize]>;
6114
Asaf Badouh2744d212015-09-20 14:31:19 +00006115def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006116 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006117 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6118 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006119
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006120def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006121 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006122 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006123 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006124//===----------------------------------------------------------------------===//
6125// AVX-512 Vector convert from signed/unsigned integer to float/double
6126// and from float/double to signed/unsigned integer
6127//===----------------------------------------------------------------------===//
6128
6129multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6130 X86VectorVTInfo _Src, SDNode OpNode,
6131 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006132 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006133
6134 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6135 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6136 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6137
6138 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006139 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006140 (_.VT (OpNode (_Src.VT
6141 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6142
6143 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006144 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006145 "${src}"##Broadcast, "${src}"##Broadcast,
6146 (_.VT (OpNode (_Src.VT
6147 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6148 ))>, EVEX, EVEX_B;
6149}
6150// Coversion with SAE - suppress all exceptions
6151multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6152 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6153 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6154 (ins _Src.RC:$src), OpcodeStr,
6155 "{sae}, $src", "$src, {sae}",
6156 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6157 (i32 FROUND_NO_EXC)))>,
6158 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006159}
6160
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006161// Conversion with rounding control (RC)
6162multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6163 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6164 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6165 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6166 "$rc, $src", "$src, $rc",
6167 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6168 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006169}
6170
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006171// Extend Float to Double
6172multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6173 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006174 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006175 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6176 X86vfpextRnd>, EVEX_V512;
6177 }
6178 let Predicates = [HasVLX] in {
6179 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006180 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006181 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006182 EVEX_V256;
6183 }
6184}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006185
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006186// Truncate Double to Float
6187multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6188 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006189 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006190 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6191 X86vfproundRnd>, EVEX_V512;
6192 }
6193 let Predicates = [HasVLX] in {
6194 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6195 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006196 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006197 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006198
6199 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6200 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6201 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6202 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6203 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6204 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6205 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6206 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006207 }
6208}
6209
6210defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6211 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6212defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6213 PS, EVEX_CD8<32, CD8VH>;
6214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006215def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6216 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006217
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006218let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006219 let AddedComplexity = 15 in
6220 def : Pat<(X86vzmovl (v2f64 (bitconvert
6221 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6222 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006223 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6224 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006225 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6226 (VCVTPS2PDZ256rm addr:$src)>;
6227}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006228
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006229// Convert Signed/Unsigned Doubleword to Double
6230multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6231 SDNode OpNode128> {
6232 // No rounding in this op
6233 let Predicates = [HasAVX512] in
6234 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6235 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006236
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006237 let Predicates = [HasVLX] in {
6238 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006239 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006240 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6241 EVEX_V256;
6242 }
6243}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006244
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006245// Convert Signed/Unsigned Doubleword to Float
6246multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6247 SDNode OpNodeRnd> {
6248 let Predicates = [HasAVX512] in
6249 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6250 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6251 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006252
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006253 let Predicates = [HasVLX] in {
6254 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6255 EVEX_V128;
6256 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6257 EVEX_V256;
6258 }
6259}
6260
6261// Convert Float to Signed/Unsigned Doubleword with truncation
6262multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6263 SDNode OpNode, SDNode OpNodeRnd> {
6264 let Predicates = [HasAVX512] in {
6265 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6266 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6267 OpNodeRnd>, EVEX_V512;
6268 }
6269 let Predicates = [HasVLX] in {
6270 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6271 EVEX_V128;
6272 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6273 EVEX_V256;
6274 }
6275}
6276
6277// Convert Float to Signed/Unsigned Doubleword
6278multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6279 SDNode OpNode, SDNode OpNodeRnd> {
6280 let Predicates = [HasAVX512] in {
6281 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6282 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6283 OpNodeRnd>, EVEX_V512;
6284 }
6285 let Predicates = [HasVLX] in {
6286 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6287 EVEX_V128;
6288 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6289 EVEX_V256;
6290 }
6291}
6292
6293// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006294multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6295 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006296 let Predicates = [HasAVX512] in {
6297 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6298 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6299 OpNodeRnd>, EVEX_V512;
6300 }
6301 let Predicates = [HasVLX] in {
6302 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006303 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006304 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6305 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006306 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6307 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006308 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6309 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006310
6311 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6312 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6313 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6314 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6315 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6316 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6317 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6318 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006319 }
6320}
6321
6322// Convert Double to Signed/Unsigned Doubleword
6323multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6324 SDNode OpNode, SDNode OpNodeRnd> {
6325 let Predicates = [HasAVX512] in {
6326 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6327 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6328 OpNodeRnd>, EVEX_V512;
6329 }
6330 let Predicates = [HasVLX] in {
6331 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6332 // memory forms of these instructions in Asm Parcer. They have the same
6333 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6334 // due to the same reason.
6335 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6336 "{1to2}", "{x}">, EVEX_V128;
6337 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6338 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006339
6340 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6341 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6342 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6343 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6344 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6345 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6346 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6347 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006348 }
6349}
6350
6351// Convert Double to Signed/Unsigned Quardword
6352multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6353 SDNode OpNode, SDNode OpNodeRnd> {
6354 let Predicates = [HasDQI] in {
6355 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6356 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6357 OpNodeRnd>, EVEX_V512;
6358 }
6359 let Predicates = [HasDQI, HasVLX] in {
6360 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6361 EVEX_V128;
6362 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6363 EVEX_V256;
6364 }
6365}
6366
6367// Convert Double to Signed/Unsigned Quardword with truncation
6368multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6369 SDNode OpNode, SDNode OpNodeRnd> {
6370 let Predicates = [HasDQI] in {
6371 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6372 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6373 OpNodeRnd>, EVEX_V512;
6374 }
6375 let Predicates = [HasDQI, HasVLX] in {
6376 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6377 EVEX_V128;
6378 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6379 EVEX_V256;
6380 }
6381}
6382
6383// Convert Signed/Unsigned Quardword to Double
6384multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6385 SDNode OpNode, SDNode OpNodeRnd> {
6386 let Predicates = [HasDQI] in {
6387 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6388 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6389 OpNodeRnd>, EVEX_V512;
6390 }
6391 let Predicates = [HasDQI, HasVLX] in {
6392 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6393 EVEX_V128;
6394 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6395 EVEX_V256;
6396 }
6397}
6398
6399// Convert Float to Signed/Unsigned Quardword
6400multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6401 SDNode OpNode, SDNode OpNodeRnd> {
6402 let Predicates = [HasDQI] in {
6403 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6404 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6405 OpNodeRnd>, EVEX_V512;
6406 }
6407 let Predicates = [HasDQI, HasVLX] in {
6408 // Explicitly specified broadcast string, since we take only 2 elements
6409 // from v4f32x_info source
6410 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006411 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006412 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6413 EVEX_V256;
6414 }
6415}
6416
6417// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006418multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6419 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006420 let Predicates = [HasDQI] in {
6421 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6422 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6423 OpNodeRnd>, EVEX_V512;
6424 }
6425 let Predicates = [HasDQI, HasVLX] in {
6426 // Explicitly specified broadcast string, since we take only 2 elements
6427 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006428 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006429 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006430 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6431 EVEX_V256;
6432 }
6433}
6434
6435// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006436multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6437 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006438 let Predicates = [HasDQI] in {
6439 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6440 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6441 OpNodeRnd>, EVEX_V512;
6442 }
6443 let Predicates = [HasDQI, HasVLX] in {
6444 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6445 // memory forms of these instructions in Asm Parcer. They have the same
6446 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6447 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006448 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006449 "{1to2}", "{x}">, EVEX_V128;
6450 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6451 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006452
6453 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6454 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6455 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6456 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6457 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6458 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6459 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6460 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006461 }
6462}
6463
Simon Pilgrima3af7962016-11-24 12:13:46 +00006464defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006465 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006466
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006467defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6468 X86VSintToFpRnd>,
6469 PS, EVEX_CD8<32, CD8VF>;
6470
6471defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006472 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473 XS, EVEX_CD8<32, CD8VF>;
6474
Simon Pilgrima3af7962016-11-24 12:13:46 +00006475defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006476 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006477 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6478
6479defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006480 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006481 EVEX_CD8<32, CD8VF>;
6482
Craig Topperf334ac192016-11-09 07:48:51 +00006483defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006484 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006485 EVEX_CD8<64, CD8VF>;
6486
Simon Pilgrima3af7962016-11-24 12:13:46 +00006487defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006488 XS, EVEX_CD8<32, CD8VH>;
6489
6490defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6491 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006492 EVEX_CD8<32, CD8VF>;
6493
Craig Topper19e04b62016-05-19 06:13:58 +00006494defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6495 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006496
Craig Topper19e04b62016-05-19 06:13:58 +00006497defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6498 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006499 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006500
Craig Topper19e04b62016-05-19 06:13:58 +00006501defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6502 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006504defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6505 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006506 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006507
Craig Topper19e04b62016-05-19 06:13:58 +00006508defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6509 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006510 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006511
Craig Topper19e04b62016-05-19 06:13:58 +00006512defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6513 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006514
Craig Topper19e04b62016-05-19 06:13:58 +00006515defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6516 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006517 PD, EVEX_CD8<64, CD8VF>;
6518
Craig Topper19e04b62016-05-19 06:13:58 +00006519defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6520 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521
6522defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006523 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006524 PD, EVEX_CD8<64, CD8VF>;
6525
Craig Toppera39b6502016-12-10 06:02:48 +00006526defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006527 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006528
6529defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006530 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006531 PD, EVEX_CD8<64, CD8VF>;
6532
Craig Toppera39b6502016-12-10 06:02:48 +00006533defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006534 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006535
6536defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006537 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006538
6539defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006540 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006541
Simon Pilgrima3af7962016-11-24 12:13:46 +00006542defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006543 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006544
Simon Pilgrima3af7962016-11-24 12:13:46 +00006545defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006546 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006547
Craig Toppere38c57a2015-11-27 05:44:02 +00006548let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006549def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006550 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006551 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6552 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006553
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006554def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6555 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006556 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6557 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006558
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006559def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6560 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006561 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6562 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006563
Simon Pilgrima3af7962016-11-24 12:13:46 +00006564def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006565 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6566 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6567 VR128X:$src, sub_xmm)))), sub_xmm)>;
6568
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006569def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6570 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006571 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6572 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006573
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006574def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6575 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006576 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6577 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006578
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006579def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6580 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006581 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6582 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006583
Simon Pilgrima3af7962016-11-24 12:13:46 +00006584def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006585 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6586 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6587 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006588}
6589
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006590let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006591 let AddedComplexity = 15 in {
6592 def : Pat<(X86vzmovl (v2i64 (bitconvert
6593 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006594 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006595 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6596 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006597 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006598 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006599 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006600 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006601 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006602 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006603 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006604 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006605}
6606
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006607let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006608 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006609 (VCVTPD2PSZrm addr:$src)>;
6610 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6611 (VCVTPS2PDZrm addr:$src)>;
6612}
6613
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006614let Predicates = [HasDQI, HasVLX] in {
6615 let AddedComplexity = 15 in {
6616 def : Pat<(X86vzmovl (v2f64 (bitconvert
6617 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006618 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006619 def : Pat<(X86vzmovl (v2f64 (bitconvert
6620 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006621 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006622 }
6623}
6624
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006625let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006626def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6627 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6628 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6629 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6630
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006631def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6632 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6633 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6634 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6635
6636def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6637 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6638 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6639 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6640
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006641def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6642 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6643 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6644 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6645
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006646def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6647 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6648 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6649 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6650
6651def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6652 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6653 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6654 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6655
6656def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6657 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6658 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6659 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6660
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006661def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6662 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6663 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6664 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6665
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006666def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6667 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6668 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6669 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6670
6671def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6672 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6673 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6674 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6675
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006676def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6677 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6678 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6679 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6680
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006681def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6682 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6683 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6684 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6685}
6686
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006687//===----------------------------------------------------------------------===//
6688// Half precision conversion instructions
6689//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006690multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006691 X86MemOperand x86memop, PatFrag ld_frag> {
6692 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6693 "vcvtph2ps", "$src", "$src",
6694 (X86cvtph2ps (_src.VT _src.RC:$src),
6695 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006696 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6697 "vcvtph2ps", "$src", "$src",
6698 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6699 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006700}
6701
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006702multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006703 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6704 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6705 (X86cvtph2ps (_src.VT _src.RC:$src),
6706 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6707
6708}
6709
6710let Predicates = [HasAVX512] in {
6711 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006712 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006713 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6714 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006715 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006716 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6717 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6718 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6719 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006720}
6721
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006722multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006723 X86MemOperand x86memop> {
6724 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006725 (ins _src.RC:$src1, i32u8imm:$src2),
6726 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006727 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006728 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006729 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006730 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6731 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6732 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6733 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006734 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006735 addr:$dst)]>;
6736 let hasSideEffects = 0, mayStore = 1 in
6737 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6738 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6739 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6740 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006741}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006742multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006743 let hasSideEffects = 0 in
6744 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6745 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006746 (ins _src.RC:$src1, i32u8imm:$src2),
6747 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006748 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006749}
6750let Predicates = [HasAVX512] in {
6751 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6752 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6753 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6754 let Predicates = [HasVLX] in {
6755 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6756 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6757 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6758 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6759 }
6760}
Asaf Badouh2489f352015-12-02 08:17:51 +00006761
Craig Topper9820e342016-09-20 05:44:47 +00006762// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006763let Predicates = [HasVLX] in {
6764 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6765 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6766 // configurations we support (the default). However, falling back to MXCSR is
6767 // more consistent with other instructions, which are always controlled by it.
6768 // It's encoded as 0b100.
6769 def : Pat<(fp_to_f16 FR32X:$src),
6770 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6771 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6772
6773 def : Pat<(f16_to_fp GR16:$src),
6774 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6775 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6776
6777 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6778 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6779 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6780}
6781
Craig Topper9820e342016-09-20 05:44:47 +00006782// Patterns for matching float to half-float conversion when AVX512 is supported
6783// but F16C isn't. In that case we have to use 512-bit vectors.
6784let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6785 def : Pat<(fp_to_f16 FR32X:$src),
6786 (i16 (EXTRACT_SUBREG
6787 (VMOVPDI2DIZrr
6788 (v8i16 (EXTRACT_SUBREG
6789 (VCVTPS2PHZrr
6790 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6791 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6792 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6793
6794 def : Pat<(f16_to_fp GR16:$src),
6795 (f32 (COPY_TO_REGCLASS
6796 (v4f32 (EXTRACT_SUBREG
6797 (VCVTPH2PSZrr
6798 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6799 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6800 sub_xmm)), sub_xmm)), FR32X))>;
6801
6802 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6803 (f32 (COPY_TO_REGCLASS
6804 (v4f32 (EXTRACT_SUBREG
6805 (VCVTPH2PSZrr
6806 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6807 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6808 sub_xmm), 4)), sub_xmm)), FR32X))>;
6809}
6810
Asaf Badouh2489f352015-12-02 08:17:51 +00006811// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006812multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006813 string OpcodeStr> {
6814 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6815 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006816 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006817 Sched<[WriteFAdd]>;
6818}
6819
6820let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006821 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006822 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006823 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006824 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006825 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006826 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006827 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006828 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6829}
6830
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006831let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6832 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006833 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006834 EVEX_CD8<32, CD8VT1>;
6835 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006836 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006837 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6838 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006839 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006840 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006841 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006842 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006843 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006844 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6845 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006846 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006847 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6848 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006849 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006850 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6851 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006852 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006853
Ayman Musa02f95332017-01-04 08:21:54 +00006854 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6855 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006856 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006857 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6858 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006859 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6860 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006861}
Michael Liao5bf95782014-12-04 05:20:33 +00006862
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006863/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006864multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6865 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006866 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006867 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6868 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6869 "$src2, $src1", "$src1, $src2",
6870 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006871 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006872 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006873 "$src2, $src1", "$src1, $src2",
6874 (OpNode (_.VT _.RC:$src1),
6875 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006876}
6877}
6878
Asaf Badouheaf2da12015-09-21 10:23:53 +00006879defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6880 EVEX_CD8<32, CD8VT1>, T8PD;
6881defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6882 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6883defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6884 EVEX_CD8<32, CD8VT1>, T8PD;
6885defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6886 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006887
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006888/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6889multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006890 X86VectorVTInfo _> {
6891 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6892 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6893 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006894 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6895 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6896 (OpNode (_.FloatVT
6897 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6898 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6899 (ins _.ScalarMemOp:$src), OpcodeStr,
6900 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6901 (OpNode (_.FloatVT
6902 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6903 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006904}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006905
6906multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6907 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6908 EVEX_V512, EVEX_CD8<32, CD8VF>;
6909 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6910 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6911
6912 // Define only if AVX512VL feature is present.
6913 let Predicates = [HasVLX] in {
6914 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6915 OpNode, v4f32x_info>,
6916 EVEX_V128, EVEX_CD8<32, CD8VF>;
6917 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6918 OpNode, v8f32x_info>,
6919 EVEX_V256, EVEX_CD8<32, CD8VF>;
6920 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6921 OpNode, v2f64x_info>,
6922 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6923 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6924 OpNode, v4f64x_info>,
6925 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6926 }
6927}
6928
6929defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6930defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006931
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006932/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006933multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6934 SDNode OpNode> {
6935
6936 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6937 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6938 "$src2, $src1", "$src1, $src2",
6939 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6940 (i32 FROUND_CURRENT))>;
6941
6942 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6943 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006944 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006945 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006946 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006947
6948 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006949 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006950 "$src2, $src1", "$src1, $src2",
6951 (OpNode (_.VT _.RC:$src1),
6952 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6953 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006954}
6955
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006956multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6957 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6958 EVEX_CD8<32, CD8VT1>;
6959 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6960 EVEX_CD8<64, CD8VT1>, VEX_W;
6961}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006962
Craig Toppere1cac152016-06-07 07:27:54 +00006963let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006964 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6965 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6966}
Igor Breger8352a0d2015-07-28 06:53:28 +00006967
6968defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006969/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006970
6971multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6972 SDNode OpNode> {
6973
6974 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6975 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6976 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6977
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006978 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6979 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6980 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006981 (bitconvert (_.LdFrag addr:$src))),
6982 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006983
6984 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006985 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006986 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006987 (OpNode (_.FloatVT
6988 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6989 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006990}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006991multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6992 SDNode OpNode> {
6993 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6994 (ins _.RC:$src), OpcodeStr,
6995 "{sae}, $src", "$src, {sae}",
6996 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6997}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006998
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006999multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7000 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007001 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7002 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007003 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007004 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7005 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007006}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007007
Asaf Badouh402ebb32015-06-03 13:41:48 +00007008multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7009 SDNode OpNode> {
7010 // Define only if AVX512VL feature is present.
7011 let Predicates = [HasVLX] in {
7012 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7013 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7014 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7015 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7016 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7017 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7018 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7019 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7020 }
7021}
Craig Toppere1cac152016-06-07 07:27:54 +00007022let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007023
Asaf Badouh402ebb32015-06-03 13:41:48 +00007024 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7025 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7026 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7027}
7028defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7029 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7030
7031multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7032 SDNode OpNodeRnd, X86VectorVTInfo _>{
7033 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7034 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7035 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7036 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007037}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007038
Robert Khasanoveb126392014-10-28 18:15:20 +00007039multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7040 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007041 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007042 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7043 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007044 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7045 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7046 (OpNode (_.FloatVT
7047 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007048
Craig Toppere1cac152016-06-07 07:27:54 +00007049 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7050 (ins _.ScalarMemOp:$src), OpcodeStr,
7051 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7052 (OpNode (_.FloatVT
7053 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7054 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007055}
7056
Robert Khasanoveb126392014-10-28 18:15:20 +00007057multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7058 SDNode OpNode> {
7059 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7060 v16f32_info>,
7061 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7062 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7063 v8f64_info>,
7064 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7065 // Define only if AVX512VL feature is present.
7066 let Predicates = [HasVLX] in {
7067 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7068 OpNode, v4f32x_info>,
7069 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7070 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7071 OpNode, v8f32x_info>,
7072 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7073 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7074 OpNode, v2f64x_info>,
7075 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7076 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7077 OpNode, v4f64x_info>,
7078 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7079 }
7080}
7081
Asaf Badouh402ebb32015-06-03 13:41:48 +00007082multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7083 SDNode OpNodeRnd> {
7084 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7085 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7086 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7087 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7088}
7089
Igor Breger4c4cd782015-09-20 09:13:41 +00007090multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7091 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7092
7093 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7094 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7095 "$src2, $src1", "$src1, $src2",
7096 (OpNodeRnd (_.VT _.RC:$src1),
7097 (_.VT _.RC:$src2),
7098 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007099 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7100 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7101 "$src2, $src1", "$src1, $src2",
7102 (OpNodeRnd (_.VT _.RC:$src1),
7103 (_.VT (scalar_to_vector
7104 (_.ScalarLdFrag addr:$src2))),
7105 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007106
7107 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7108 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7109 "$rc, $src2, $src1", "$src1, $src2, $rc",
7110 (OpNodeRnd (_.VT _.RC:$src1),
7111 (_.VT _.RC:$src2),
7112 (i32 imm:$rc))>,
7113 EVEX_B, EVEX_RC;
7114
Craig Toppere1cac152016-06-07 07:27:54 +00007115 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007116 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007117 (ins _.FRC:$src1, _.FRC:$src2),
7118 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7119
7120 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007121 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007122 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7123 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7124 }
7125
7126 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7127 (!cast<Instruction>(NAME#SUFF#Zr)
7128 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7129
7130 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7131 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007132 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007133}
7134
7135multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7136 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7137 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7138 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7139 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7140}
7141
Asaf Badouh402ebb32015-06-03 13:41:48 +00007142defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7143 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007144
Igor Breger4c4cd782015-09-20 09:13:41 +00007145defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007146
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007147let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007148 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007149 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007150 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007151 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007152 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007153 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007154 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007155 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007156 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007157 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007158}
7159
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007160multiclass
7161avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007162
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007163 let ExeDomain = _.ExeDomain in {
7164 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7165 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7166 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007167 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007168 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7169
7170 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7171 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007172 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7173 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007174 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007175
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007176 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007177 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7178 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007179 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007180 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007181 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7182 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7183 }
7184 let Predicates = [HasAVX512] in {
7185 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7186 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7187 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7188 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7189 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7190 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7191 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7192 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7193 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7194 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7195 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7196 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7197 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7198 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7199 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7200
7201 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7202 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7203 addr:$src, (i32 0x1))), _.FRC)>;
7204 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7205 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7206 addr:$src, (i32 0x2))), _.FRC)>;
7207 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7208 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7209 addr:$src, (i32 0x3))), _.FRC)>;
7210 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7211 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7212 addr:$src, (i32 0x4))), _.FRC)>;
7213 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7214 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7215 addr:$src, (i32 0xc))), _.FRC)>;
7216 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007217}
7218
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007219defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7220 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007221
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007222defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7223 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007224
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007225//-------------------------------------------------
7226// Integer truncate and extend operations
7227//-------------------------------------------------
7228
Igor Breger074a64e2015-07-24 17:24:15 +00007229multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7230 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7231 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007232 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007233 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7234 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7235 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7236 EVEX, T8XS;
7237
7238 // for intrinsic patter match
7239 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7240 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7241 undef)),
7242 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7243 SrcInfo.RC:$src1)>;
7244
7245 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7246 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7247 DestInfo.ImmAllZerosV)),
7248 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7249 SrcInfo.RC:$src1)>;
7250
7251 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7252 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7253 DestInfo.RC:$src0)),
7254 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7255 DestInfo.KRCWM:$mask ,
7256 SrcInfo.RC:$src1)>;
7257
Craig Topper52e2e832016-07-22 05:46:44 +00007258 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7259 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007260 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7261 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007262 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007263 []>, EVEX;
7264
Igor Breger074a64e2015-07-24 17:24:15 +00007265 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7266 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007267 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007268 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007269 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007270}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007271
Igor Breger074a64e2015-07-24 17:24:15 +00007272multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7273 X86VectorVTInfo DestInfo,
7274 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007275
Igor Breger074a64e2015-07-24 17:24:15 +00007276 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7277 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7278 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007279
Igor Breger074a64e2015-07-24 17:24:15 +00007280 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7281 (SrcInfo.VT SrcInfo.RC:$src)),
7282 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7283 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7284}
7285
Igor Breger074a64e2015-07-24 17:24:15 +00007286multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7287 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7288 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7289 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7290 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7291 Predicate prd = HasAVX512>{
7292
7293 let Predicates = [HasVLX, prd] in {
7294 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7295 DestInfoZ128, x86memopZ128>,
7296 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7297 truncFrag, mtruncFrag>, EVEX_V128;
7298
7299 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7300 DestInfoZ256, x86memopZ256>,
7301 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7302 truncFrag, mtruncFrag>, EVEX_V256;
7303 }
7304 let Predicates = [prd] in
7305 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7306 DestInfoZ, x86memopZ>,
7307 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7308 truncFrag, mtruncFrag>, EVEX_V512;
7309}
7310
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007311multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7312 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007313 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7314 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007315 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007316}
7317
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007318multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7319 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007320 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7321 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007322 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007323}
7324
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007325multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7326 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007327 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7328 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007329 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007330}
7331
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007332multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7333 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007334 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7335 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007336 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007337}
7338
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007339multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7340 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007341 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7342 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007343 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007344}
7345
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007346multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7347 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007348 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7349 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007350 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007351}
7352
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007353defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7354 truncstorevi8, masked_truncstorevi8>;
7355defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7356 truncstore_s_vi8, masked_truncstore_s_vi8>;
7357defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7358 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007359
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007360defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7361 truncstorevi16, masked_truncstorevi16>;
7362defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7363 truncstore_s_vi16, masked_truncstore_s_vi16>;
7364defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7365 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007366
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007367defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7368 truncstorevi32, masked_truncstorevi32>;
7369defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7370 truncstore_s_vi32, masked_truncstore_s_vi32>;
7371defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7372 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007373
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007374defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7375 truncstorevi8, masked_truncstorevi8>;
7376defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7377 truncstore_s_vi8, masked_truncstore_s_vi8>;
7378defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7379 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007380
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007381defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7382 truncstorevi16, masked_truncstorevi16>;
7383defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7384 truncstore_s_vi16, masked_truncstore_s_vi16>;
7385defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7386 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007387
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007388defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7389 truncstorevi8, masked_truncstorevi8>;
7390defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7391 truncstore_s_vi8, masked_truncstore_s_vi8>;
7392defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7393 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007394
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007395let Predicates = [HasAVX512, NoVLX] in {
7396def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7397 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007398 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007399 VR256X:$src, sub_ymm)))), sub_xmm))>;
7400def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7401 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007402 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007403 VR256X:$src, sub_ymm)))), sub_xmm))>;
7404}
7405
7406let Predicates = [HasBWI, NoVLX] in {
7407def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007408 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007409 VR256X:$src, sub_ymm))), sub_xmm))>;
7410}
7411
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007412multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007413 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007414 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007415 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007416 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7417 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7418 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7419 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007420
Craig Toppere1cac152016-06-07 07:27:54 +00007421 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7422 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7423 (DestInfo.VT (LdFrag addr:$src))>,
7424 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007425 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007426}
7427
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007428multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007429 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007430 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7431 let Predicates = [HasVLX, HasBWI] in {
7432 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007433 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007434 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007435
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007436 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007437 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007438 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7439 }
7440 let Predicates = [HasBWI] in {
7441 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007442 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007443 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7444 }
7445}
7446
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007447multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007448 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007449 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7450 let Predicates = [HasVLX, HasAVX512] in {
7451 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007452 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007453 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7454
7455 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007456 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007457 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7458 }
7459 let Predicates = [HasAVX512] in {
7460 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007461 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007462 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7463 }
7464}
7465
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007466multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007467 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007468 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7469 let Predicates = [HasVLX, HasAVX512] in {
7470 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007471 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007472 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7473
7474 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007475 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007476 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7477 }
7478 let Predicates = [HasAVX512] in {
7479 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007480 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007481 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7482 }
7483}
7484
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007485multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007486 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007487 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7488 let Predicates = [HasVLX, HasAVX512] in {
7489 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007490 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007491 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7492
7493 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007494 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7496 }
7497 let Predicates = [HasAVX512] in {
7498 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7501 }
7502}
7503
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007504multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007505 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007506 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7507 let Predicates = [HasVLX, HasAVX512] in {
7508 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007509 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007510 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7511
7512 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007513 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007514 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7515 }
7516 let Predicates = [HasAVX512] in {
7517 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007518 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007519 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7520 }
7521}
7522
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007523multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007524 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007525 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7526
7527 let Predicates = [HasVLX, HasAVX512] in {
7528 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007529 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007530 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7531
7532 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007533 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007534 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7535 }
7536 let Predicates = [HasAVX512] in {
7537 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007538 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007539 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7540 }
7541}
7542
Craig Topper6840f112016-07-14 06:41:34 +00007543defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7544defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7545defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7546defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7547defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7548defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007549
Craig Topper6840f112016-07-14 06:41:34 +00007550defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7551defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7552defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7553defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7554defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7555defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007556
Igor Breger2ba64ab2016-05-22 10:21:04 +00007557// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007558multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7559 X86VectorVTInfo From, PatFrag LdFrag> {
7560 def : Pat<(To.VT (LdFrag addr:$src)),
7561 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7562 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7563 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7564 To.KRC:$mask, addr:$src)>;
7565 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7566 To.ImmAllZerosV)),
7567 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7568 addr:$src)>;
7569}
7570
7571let Predicates = [HasVLX, HasBWI] in {
7572 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7573 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7574}
7575let Predicates = [HasBWI] in {
7576 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7577}
7578let Predicates = [HasVLX, HasAVX512] in {
7579 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7580 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7581 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7582 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7583 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7584 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7585 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7586 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7587 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7588 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7589}
7590let Predicates = [HasAVX512] in {
7591 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7592 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7593 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7594 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7595 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7596}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007597
Craig Topper64378f42016-10-09 23:08:39 +00007598multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7599 SDNode ExtOp, PatFrag ExtLoad16> {
7600 // 128-bit patterns
7601 let Predicates = [HasVLX, HasBWI] in {
7602 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7603 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7604 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7605 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7606 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7607 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7608 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7609 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7610 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7611 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7612 }
7613 let Predicates = [HasVLX] in {
7614 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7615 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7616 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7617 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7618 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7619 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7620 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7621 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7622
7623 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7624 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7625 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7626 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7627 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7628 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7629 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7630 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7631
7632 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7633 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7634 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7635 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7636 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7637 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7638 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7639 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7640 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7641 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7642
7643 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7644 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7645 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7646 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7647 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7648 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7649 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7650 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7651
7652 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7653 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7654 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7655 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7656 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7657 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7658 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7659 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7660 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7661 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7662 }
7663 // 256-bit patterns
7664 let Predicates = [HasVLX, HasBWI] in {
7665 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7667 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7668 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7669 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7671 }
7672 let Predicates = [HasVLX] in {
7673 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7674 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7675 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7676 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7677 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7678 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7679 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7680 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7681
7682 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7683 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7684 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7685 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7686 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7687 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7688 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7689 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7690
7691 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7692 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7693 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7694 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7695 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7696 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7697
7698 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7699 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7700 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7701 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7702 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7703 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7704 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7705 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7706
7707 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7708 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7709 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7710 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7711 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7712 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7713 }
7714 // 512-bit patterns
7715 let Predicates = [HasBWI] in {
7716 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7717 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7718 }
7719 let Predicates = [HasAVX512] in {
7720 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7721 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7722
7723 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7724 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007725 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7726 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007727
7728 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7729 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7730
7731 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7732 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7733
7734 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7735 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7736 }
7737}
7738
7739defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7740defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7741
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007742//===----------------------------------------------------------------------===//
7743// GATHER - SCATTER Operations
7744
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007745multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7746 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007747 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7748 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007749 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7750 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007751 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007752 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007753 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7754 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7755 vectoraddr:$src2))]>, EVEX, EVEX_K,
7756 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007757}
Cameron McInally45325962014-03-26 13:50:50 +00007758
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007759multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7760 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7761 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007762 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007763 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007764 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007765let Predicates = [HasVLX] in {
7766 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007767 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007768 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007769 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007770 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007771 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007772 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007773 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007774}
Cameron McInally45325962014-03-26 13:50:50 +00007775}
7776
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007777multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7778 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007779 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007780 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007781 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007782 mgatherv8i64>, EVEX_V512;
7783let Predicates = [HasVLX] in {
7784 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007785 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007786 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007787 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007788 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007789 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007790 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7791 vx64xmem, mgatherv2i64>, EVEX_V128;
7792}
Cameron McInally45325962014-03-26 13:50:50 +00007793}
Michael Liao5bf95782014-12-04 05:20:33 +00007794
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007795
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007796defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7797 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7798
7799defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7800 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007801
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007802multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7803 X86MemOperand memop, PatFrag ScatterNode> {
7804
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007805let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007806
7807 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7808 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007809 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007810 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7811 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7812 _.KRCWM:$mask, vectoraddr:$dst))]>,
7813 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007814}
7815
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007816multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7817 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7818 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007819 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007820 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007821 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007822let Predicates = [HasVLX] in {
7823 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007824 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007825 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007826 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007827 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007828 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007829 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007830 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007831}
Cameron McInally45325962014-03-26 13:50:50 +00007832}
7833
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007834multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7835 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007836 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007837 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007838 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007839 mscatterv8i64>, EVEX_V512;
7840let Predicates = [HasVLX] in {
7841 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007842 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007843 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007844 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007845 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007846 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007847 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7848 vx64xmem, mscatterv2i64>, EVEX_V128;
7849}
Cameron McInally45325962014-03-26 13:50:50 +00007850}
7851
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007852defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7853 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007854
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007855defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7856 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007857
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007858// prefetch
7859multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7860 RegisterClass KRC, X86MemOperand memop> {
7861 let Predicates = [HasPFI], hasSideEffects = 1 in
7862 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007863 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007864 []>, EVEX, EVEX_K;
7865}
7866
7867defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007869
7870defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007871 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007872
7873defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007874 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007875
7876defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007877 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007878
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007879defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007881
7882defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007883 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007884
7885defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007886 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007887
7888defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007889 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007890
7891defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007892 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007893
7894defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007895 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007896
7897defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007898 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007899
7900defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007901 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007902
7903defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007904 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007905
7906defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007907 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007908
7909defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007910 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007911
7912defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007913 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007914
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007915// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007916def v64i1sextv64i8 : PatLeaf<(v64i8
7917 (X86vsext
7918 (v64i1 (X86pcmpgtm
7919 (bc_v64i8 (v16i32 immAllZerosV)),
7920 VR512:$src))))>;
7921def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7922def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7923def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007924
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007925multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007926def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007927 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007928 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7929}
Michael Liao5bf95782014-12-04 05:20:33 +00007930
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007931multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7932 string OpcodeStr, Predicate prd> {
7933let Predicates = [prd] in
7934 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7935
7936 let Predicates = [prd, HasVLX] in {
7937 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7938 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7939 }
7940}
7941
7942multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7943 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7944 HasBWI>;
7945 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7946 HasBWI>, VEX_W;
7947 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7948 HasDQI>;
7949 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7950 HasDQI>, VEX_W;
7951}
Michael Liao5bf95782014-12-04 05:20:33 +00007952
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007953defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007954
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007955multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007956 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7957 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7958 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7959}
7960
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007961// Use 512bit version to implement 128/256 bit in case NoVLX.
7962multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007963 X86VectorVTInfo _> {
7964
7965 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7966 (_.KVT (COPY_TO_REGCLASS
7967 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007968 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007969 _.RC:$src, _.SubRegIdx)),
7970 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007971}
7972
7973multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007974 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7975 let Predicates = [prd] in
7976 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7977 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007978
7979 let Predicates = [prd, HasVLX] in {
7980 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007981 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007982 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007983 EVEX_V128;
7984 }
7985 let Predicates = [prd, NoVLX] in {
7986 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7987 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007988 }
7989}
7990
7991defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7992 avx512vl_i8_info, HasBWI>;
7993defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7994 avx512vl_i16_info, HasBWI>, VEX_W;
7995defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7996 avx512vl_i32_info, HasDQI>;
7997defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7998 avx512vl_i64_info, HasDQI>, VEX_W;
7999
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008000//===----------------------------------------------------------------------===//
8001// AVX-512 - COMPRESS and EXPAND
8002//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008003
Ayman Musad7a5ed42016-09-26 06:22:08 +00008004multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008005 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008006 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008007 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008008 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008009
Craig Toppere1cac152016-06-07 07:27:54 +00008010 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008011 def mr : AVX5128I<opc, MRMDestMem, (outs),
8012 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008013 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008014 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8015
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008016 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8017 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008018 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008019 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008020 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008021}
8022
Ayman Musad7a5ed42016-09-26 06:22:08 +00008023multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8024
8025 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8026 (_.VT _.RC:$src)),
8027 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8028 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8029}
8030
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008031multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8032 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008033 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8034 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008035
8036 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008037 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8038 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8039 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8040 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008041 }
8042}
8043
8044defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8045 EVEX;
8046defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8047 EVEX, VEX_W;
8048defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8049 EVEX;
8050defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8051 EVEX, VEX_W;
8052
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008053// expand
8054multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8055 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008056 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008057 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008058 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008059
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008060 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8061 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8062 (_.VT (X86expand (_.VT (bitconvert
8063 (_.LdFrag addr:$src1)))))>,
8064 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008065}
8066
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008067multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8068
8069 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8070 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8071 _.KRCWM:$mask, addr:$src)>;
8072
8073 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8074 (_.VT _.RC:$src0))),
8075 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8076 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8077}
8078
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008079multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8080 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008081 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8082 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008083
8084 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008085 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8086 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8087 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8088 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008089 }
8090}
8091
8092defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8093 EVEX;
8094defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8095 EVEX, VEX_W;
8096defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8097 EVEX;
8098defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8099 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008100
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008101//handle instruction reg_vec1 = op(reg_vec,imm)
8102// op(mem_vec,imm)
8103// op(broadcast(eltVt),imm)
8104//all instruction created with FROUND_CURRENT
8105multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008106 X86VectorVTInfo _>{
8107 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008108 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8109 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008110 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008111 (OpNode (_.VT _.RC:$src1),
8112 (i32 imm:$src2),
8113 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008114 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8115 (ins _.MemOp:$src1, i32u8imm:$src2),
8116 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8117 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8118 (i32 imm:$src2),
8119 (i32 FROUND_CURRENT))>;
8120 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8121 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8122 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8123 "${src1}"##_.BroadcastStr##", $src2",
8124 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8125 (i32 imm:$src2),
8126 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008127 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008128}
8129
8130//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8131multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8132 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008133 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008134 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8135 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008136 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008137 "$src1, {sae}, $src2",
8138 (OpNode (_.VT _.RC:$src1),
8139 (i32 imm:$src2),
8140 (i32 FROUND_NO_EXC))>, EVEX_B;
8141}
8142
8143multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8144 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8145 let Predicates = [prd] in {
8146 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8147 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8148 EVEX_V512;
8149 }
8150 let Predicates = [prd, HasVLX] in {
8151 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8152 EVEX_V128;
8153 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8154 EVEX_V256;
8155 }
8156}
8157
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008158//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8159// op(reg_vec2,mem_vec,imm)
8160// op(reg_vec2,broadcast(eltVt),imm)
8161//all instruction created with FROUND_CURRENT
8162multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008163 X86VectorVTInfo _>{
8164 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008165 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008166 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008167 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8168 (OpNode (_.VT _.RC:$src1),
8169 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008170 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008171 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008172 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8173 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8174 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8175 (OpNode (_.VT _.RC:$src1),
8176 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8177 (i32 imm:$src3),
8178 (i32 FROUND_CURRENT))>;
8179 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8180 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8181 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8182 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8183 (OpNode (_.VT _.RC:$src1),
8184 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8185 (i32 imm:$src3),
8186 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008187 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008188}
8189
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008190//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8191// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008192multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8193 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008194 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008195 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8196 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8197 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8198 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8199 (SrcInfo.VT SrcInfo.RC:$src2),
8200 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008201 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8202 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8203 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8204 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8205 (SrcInfo.VT (bitconvert
8206 (SrcInfo.LdFrag addr:$src2))),
8207 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008208 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008209}
8210
8211//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8212// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008213// op(reg_vec2,broadcast(eltVt),imm)
8214multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008215 X86VectorVTInfo _>:
8216 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8217
Craig Topper05948fb2016-08-02 05:11:15 +00008218 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008219 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8220 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8221 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8222 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8223 (OpNode (_.VT _.RC:$src1),
8224 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8225 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008226}
8227
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008228//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8229// op(reg_vec2,mem_scalar,imm)
8230//all instruction created with FROUND_CURRENT
8231multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008232 X86VectorVTInfo _> {
8233 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008234 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008235 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008236 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8237 (OpNode (_.VT _.RC:$src1),
8238 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008239 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008240 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008241 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008242 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008243 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8244 (OpNode (_.VT _.RC:$src1),
8245 (_.VT (scalar_to_vector
8246 (_.ScalarLdFrag addr:$src2))),
8247 (i32 imm:$src3),
8248 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008249 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008250}
8251
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008252//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8253multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8254 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008255 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008256 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008257 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008258 OpcodeStr, "$src3, {sae}, $src2, $src1",
8259 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008260 (OpNode (_.VT _.RC:$src1),
8261 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008262 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008263 (i32 FROUND_NO_EXC))>, EVEX_B;
8264}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008265//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8266multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8267 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008268 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8269 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008270 OpcodeStr, "$src3, {sae}, $src2, $src1",
8271 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008272 (OpNode (_.VT _.RC:$src1),
8273 (_.VT _.RC:$src2),
8274 (i32 imm:$src3),
8275 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008276}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008277
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008278multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8279 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008280 let Predicates = [prd] in {
8281 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008282 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008283 EVEX_V512;
8284
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008285 }
8286 let Predicates = [prd, HasVLX] in {
8287 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008288 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008289 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008290 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008291 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008292}
8293
Igor Breger2ae0fe32015-08-31 11:14:02 +00008294multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8295 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8296 let Predicates = [HasBWI] in {
8297 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8298 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8299 }
8300 let Predicates = [HasBWI, HasVLX] in {
8301 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8302 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8303 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8304 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8305 }
8306}
8307
Igor Breger00d9f842015-06-08 14:03:17 +00008308multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8309 bits<8> opc, SDNode OpNode>{
8310 let Predicates = [HasAVX512] in {
8311 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8312 }
8313 let Predicates = [HasAVX512, HasVLX] in {
8314 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8315 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8316 }
8317}
8318
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008319multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8320 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8321 let Predicates = [prd] in {
8322 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8323 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008324 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008325}
8326
Igor Breger1e58e8a2015-09-02 11:18:55 +00008327multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8328 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8329 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8330 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8331 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8332 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008333}
8334
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008335
Igor Breger1e58e8a2015-09-02 11:18:55 +00008336defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8337 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8338defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8339 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8340defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8341 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8342
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008343
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008344defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8345 0x50, X86VRange, HasDQI>,
8346 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8347defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8348 0x50, X86VRange, HasDQI>,
8349 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8350
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008351defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8352 0x51, X86VRange, HasDQI>,
8353 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8354defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8355 0x51, X86VRange, HasDQI>,
8356 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8357
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008358defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8359 0x57, X86Reduces, HasDQI>,
8360 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8361defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8362 0x57, X86Reduces, HasDQI>,
8363 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008364
Igor Breger1e58e8a2015-09-02 11:18:55 +00008365defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8366 0x27, X86GetMants, HasAVX512>,
8367 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8368defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8369 0x27, X86GetMants, HasAVX512>,
8370 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8371
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008372multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8373 bits<8> opc, SDNode OpNode = X86Shuf128>{
8374 let Predicates = [HasAVX512] in {
8375 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8376
8377 }
8378 let Predicates = [HasAVX512, HasVLX] in {
8379 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8380 }
8381}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008382let Predicates = [HasAVX512] in {
8383def : Pat<(v16f32 (ffloor VR512:$src)),
8384 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8385def : Pat<(v16f32 (fnearbyint VR512:$src)),
8386 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8387def : Pat<(v16f32 (fceil VR512:$src)),
8388 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8389def : Pat<(v16f32 (frint VR512:$src)),
8390 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8391def : Pat<(v16f32 (ftrunc VR512:$src)),
8392 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8393
8394def : Pat<(v8f64 (ffloor VR512:$src)),
8395 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8396def : Pat<(v8f64 (fnearbyint VR512:$src)),
8397 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8398def : Pat<(v8f64 (fceil VR512:$src)),
8399 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8400def : Pat<(v8f64 (frint VR512:$src)),
8401 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8402def : Pat<(v8f64 (ftrunc VR512:$src)),
8403 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8404}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008405
8406defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8407 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8408defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8409 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8410defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8411 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8412defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8413 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008414
Craig Topperc48fa892015-12-27 19:45:21 +00008415multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008416 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8417 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008418}
8419
Craig Topperc48fa892015-12-27 19:45:21 +00008420defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008421 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008422defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008423 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008424
Craig Topper7a299302016-06-09 07:06:38 +00008425multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008426 let Predicates = p in
8427 def NAME#_.VTName#rri:
8428 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8429 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8430 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8431}
8432
Craig Topper7a299302016-06-09 07:06:38 +00008433multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8434 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8435 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8436 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008437
Craig Topper7a299302016-06-09 07:06:38 +00008438defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008439 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008440 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8441 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8442 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8443 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8444 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008445 EVEX_CD8<8, CD8VF>;
8446
Igor Bregerf3ded812015-08-31 13:09:30 +00008447defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8448 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8449
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008450multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8451 X86VectorVTInfo _> {
8452 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008453 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008454 "$src1", "$src1",
8455 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8456
Craig Toppere1cac152016-06-07 07:27:54 +00008457 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8458 (ins _.MemOp:$src1), OpcodeStr,
8459 "$src1", "$src1",
8460 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8461 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008462}
8463
8464multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8465 X86VectorVTInfo _> :
8466 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008467 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8468 (ins _.ScalarMemOp:$src1), OpcodeStr,
8469 "${src1}"##_.BroadcastStr,
8470 "${src1}"##_.BroadcastStr,
8471 (_.VT (OpNode (X86VBroadcast
8472 (_.ScalarLdFrag addr:$src1))))>,
8473 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008474}
8475
8476multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8477 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8478 let Predicates = [prd] in
8479 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8480
8481 let Predicates = [prd, HasVLX] in {
8482 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8483 EVEX_V256;
8484 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8485 EVEX_V128;
8486 }
8487}
8488
8489multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8490 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8491 let Predicates = [prd] in
8492 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8493 EVEX_V512;
8494
8495 let Predicates = [prd, HasVLX] in {
8496 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8497 EVEX_V256;
8498 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8499 EVEX_V128;
8500 }
8501}
8502
8503multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8504 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008505 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008506 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008507 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8508 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008509}
8510
8511multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8512 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008513 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8514 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008515}
8516
8517multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8518 bits<8> opc_d, bits<8> opc_q,
8519 string OpcodeStr, SDNode OpNode> {
8520 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8521 HasAVX512>,
8522 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8523 HasBWI>;
8524}
8525
8526defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8527
Craig Topper5ef13ba2016-12-26 07:26:07 +00008528def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8529 VR128X:$src))>;
8530def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8531def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8532def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8533 VR256X:$src))>;
8534def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8535def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8536
Craig Topper056c9062016-08-28 22:20:48 +00008537let Predicates = [HasBWI, HasVLX] in {
8538 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008539 (bc_v2i64 (avx512_v16i1sextv16i8)),
8540 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8541 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008542 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008543 (bc_v2i64 (avx512_v8i1sextv8i16)),
8544 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8545 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008546 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008547 (bc_v4i64 (avx512_v32i1sextv32i8)),
8548 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8549 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008550 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008551 (bc_v4i64 (avx512_v16i1sextv16i16)),
8552 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8553 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008554}
8555let Predicates = [HasAVX512, HasVLX] in {
8556 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008557 (bc_v2i64 (avx512_v4i1sextv4i32)),
8558 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8559 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008560 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008561 (bc_v4i64 (avx512_v8i1sextv8i32)),
8562 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8563 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008564}
8565
8566let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008567def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008568 (bc_v8i64 (v16i1sextv16i32)),
8569 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008570 (VPABSDZrr VR512:$src)>;
8571def : Pat<(xor
8572 (bc_v8i64 (v8i1sextv8i64)),
8573 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8574 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008575}
Craig Topper850feaf2016-08-28 22:20:51 +00008576let Predicates = [HasBWI] in {
8577def : Pat<(xor
8578 (bc_v8i64 (v64i1sextv64i8)),
8579 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8580 (VPABSBZrr VR512:$src)>;
8581def : Pat<(xor
8582 (bc_v8i64 (v32i1sextv32i16)),
8583 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8584 (VPABSWZrr VR512:$src)>;
8585}
Igor Bregerf2460112015-07-26 14:41:44 +00008586
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008587multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8588
8589 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008590}
8591
8592defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8593defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8594
Igor Breger24cab0f2015-11-16 07:22:00 +00008595//===---------------------------------------------------------------------===//
8596// Replicate Single FP - MOVSHDUP and MOVSLDUP
8597//===---------------------------------------------------------------------===//
8598multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8599 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8600 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008601}
8602
8603defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8604defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008605
8606//===----------------------------------------------------------------------===//
8607// AVX-512 - MOVDDUP
8608//===----------------------------------------------------------------------===//
8609
8610multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8611 X86VectorVTInfo _> {
8612 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8613 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8614 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008615 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8616 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8617 (_.VT (OpNode (_.VT (scalar_to_vector
8618 (_.ScalarLdFrag addr:$src)))))>,
8619 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008620}
8621
8622multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8623 AVX512VLVectorVTInfo VTInfo> {
8624
8625 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8626
8627 let Predicates = [HasAVX512, HasVLX] in {
8628 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8629 EVEX_V256;
8630 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8631 EVEX_V128;
8632 }
8633}
8634
8635multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8636 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8637 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008638}
8639
8640defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8641
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008642let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008643def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008644 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008645def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008646 (VMOVDDUPZ128rm addr:$src)>;
8647def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8648 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008649
8650def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8651 (v2f64 VR128X:$src0)),
8652 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8653def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8654 (bitconvert (v4i32 immAllZerosV))),
8655 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8656
8657def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8658 (v2f64 VR128X:$src0)),
8659 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8660 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8661def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8662 (bitconvert (v4i32 immAllZerosV))),
8663 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8664
8665def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8666 (v2f64 VR128X:$src0)),
8667 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8668def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8669 (bitconvert (v4i32 immAllZerosV))),
8670 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008671}
Igor Breger1f782962015-11-19 08:26:56 +00008672
Igor Bregerf2460112015-07-26 14:41:44 +00008673//===----------------------------------------------------------------------===//
8674// AVX-512 - Unpack Instructions
8675//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008676defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8677 SSE_ALU_ITINS_S>;
8678defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8679 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008680
8681defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8682 SSE_INTALU_ITINS_P, HasBWI>;
8683defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8684 SSE_INTALU_ITINS_P, HasBWI>;
8685defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8686 SSE_INTALU_ITINS_P, HasBWI>;
8687defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8688 SSE_INTALU_ITINS_P, HasBWI>;
8689
8690defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8691 SSE_INTALU_ITINS_P, HasAVX512>;
8692defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8693 SSE_INTALU_ITINS_P, HasAVX512>;
8694defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8695 SSE_INTALU_ITINS_P, HasAVX512>;
8696defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8697 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008698
8699//===----------------------------------------------------------------------===//
8700// AVX-512 - Extract & Insert Integer Instructions
8701//===----------------------------------------------------------------------===//
8702
8703multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8704 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008705 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8706 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8707 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8708 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8709 imm:$src2)))),
8710 addr:$dst)]>,
8711 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008712}
8713
8714multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8715 let Predicates = [HasBWI] in {
8716 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8717 (ins _.RC:$src1, u8imm:$src2),
8718 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8719 [(set GR32orGR64:$dst,
8720 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8721 EVEX, TAPD;
8722
8723 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8724 }
8725}
8726
8727multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8728 let Predicates = [HasBWI] in {
8729 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8730 (ins _.RC:$src1, u8imm:$src2),
8731 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8732 [(set GR32orGR64:$dst,
8733 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8734 EVEX, PD;
8735
Craig Topper99f6b622016-05-01 01:03:56 +00008736 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008737 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8738 (ins _.RC:$src1, u8imm:$src2),
8739 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8740 EVEX, TAPD;
8741
Igor Bregerdefab3c2015-10-08 12:55:01 +00008742 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8743 }
8744}
8745
8746multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8747 RegisterClass GRC> {
8748 let Predicates = [HasDQI] in {
8749 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8750 (ins _.RC:$src1, u8imm:$src2),
8751 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8752 [(set GRC:$dst,
8753 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8754 EVEX, TAPD;
8755
Craig Toppere1cac152016-06-07 07:27:54 +00008756 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8757 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8758 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8759 [(store (extractelt (_.VT _.RC:$src1),
8760 imm:$src2),addr:$dst)]>,
8761 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008762 }
8763}
8764
8765defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8766defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8767defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8768defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8769
8770multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8771 X86VectorVTInfo _, PatFrag LdFrag> {
8772 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8773 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8774 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8775 [(set _.RC:$dst,
8776 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8777 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8778}
8779
8780multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8781 X86VectorVTInfo _, PatFrag LdFrag> {
8782 let Predicates = [HasBWI] in {
8783 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8784 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8785 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8786 [(set _.RC:$dst,
8787 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8788
8789 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8790 }
8791}
8792
8793multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8794 X86VectorVTInfo _, RegisterClass GRC> {
8795 let Predicates = [HasDQI] in {
8796 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8797 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8798 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8799 [(set _.RC:$dst,
8800 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8801 EVEX_4V, TAPD;
8802
8803 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8804 _.ScalarLdFrag>, TAPD;
8805 }
8806}
8807
8808defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8809 extloadi8>, TAPD;
8810defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8811 extloadi16>, PD;
8812defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8813defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008814//===----------------------------------------------------------------------===//
8815// VSHUFPS - VSHUFPD Operations
8816//===----------------------------------------------------------------------===//
8817multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8818 AVX512VLVectorVTInfo VTInfo_FP>{
8819 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8820 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8821 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008822}
8823
8824defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8825defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008826//===----------------------------------------------------------------------===//
8827// AVX-512 - Byte shift Left/Right
8828//===----------------------------------------------------------------------===//
8829
8830multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8831 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8832 def rr : AVX512<opc, MRMr,
8833 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8834 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8835 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008836 def rm : AVX512<opc, MRMm,
8837 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8838 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8839 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008840 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8841 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008842}
8843
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008844multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008845 Format MRMm, string OpcodeStr, Predicate prd>{
8846 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008847 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008848 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008849 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008850 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008851 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008852 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008853 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008854 }
8855}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008856defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008857 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008858defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008859 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8860
8861
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008862multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008863 string OpcodeStr, X86VectorVTInfo _dst,
8864 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008865 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008866 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008867 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008868 [(set _dst.RC:$dst,(_dst.VT
8869 (OpNode (_src.VT _src.RC:$src1),
8870 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008871 def rm : AVX512BI<opc, MRMSrcMem,
8872 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8873 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8874 [(set _dst.RC:$dst,(_dst.VT
8875 (OpNode (_src.VT _src.RC:$src1),
8876 (_src.VT (bitconvert
8877 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008878}
8879
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008880multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008881 string OpcodeStr, Predicate prd> {
8882 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008883 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8884 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008885 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008886 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8887 v32i8x_info>, EVEX_V256;
8888 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8889 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008890 }
8891}
8892
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008893defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008894 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008895
8896multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008897 X86VectorVTInfo _>{
8898 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008899 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8900 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008901 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008902 (OpNode (_.VT _.RC:$src1),
8903 (_.VT _.RC:$src2),
8904 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008905 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008906 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8907 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8908 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8909 (OpNode (_.VT _.RC:$src1),
8910 (_.VT _.RC:$src2),
8911 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008912 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008913 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8914 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8915 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8916 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8917 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8918 (OpNode (_.VT _.RC:$src1),
8919 (_.VT _.RC:$src2),
8920 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008921 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008922 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008923 }// Constraints = "$src1 = $dst"
8924}
8925
8926multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8927 let Predicates = [HasAVX512] in
8928 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8929 let Predicates = [HasAVX512, HasVLX] in {
8930 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8931 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8932 }
8933}
8934
8935defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8936defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8937
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008938//===----------------------------------------------------------------------===//
8939// AVX-512 - FixupImm
8940//===----------------------------------------------------------------------===//
8941
8942multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008943 X86VectorVTInfo _>{
8944 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008945 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8946 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8947 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8948 (OpNode (_.VT _.RC:$src1),
8949 (_.VT _.RC:$src2),
8950 (_.IntVT _.RC:$src3),
8951 (i32 imm:$src4),
8952 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008953 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8954 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8955 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8956 (OpNode (_.VT _.RC:$src1),
8957 (_.VT _.RC:$src2),
8958 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8959 (i32 imm:$src4),
8960 (i32 FROUND_CURRENT))>;
8961 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8962 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8963 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8964 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8965 (OpNode (_.VT _.RC:$src1),
8966 (_.VT _.RC:$src2),
8967 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8968 (i32 imm:$src4),
8969 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008970 } // Constraints = "$src1 = $dst"
8971}
8972
8973multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008974 SDNode OpNode, X86VectorVTInfo _>{
8975let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008976 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8977 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008978 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008979 "$src2, $src3, {sae}, $src4",
8980 (OpNode (_.VT _.RC:$src1),
8981 (_.VT _.RC:$src2),
8982 (_.IntVT _.RC:$src3),
8983 (i32 imm:$src4),
8984 (i32 FROUND_NO_EXC))>, EVEX_B;
8985 }
8986}
8987
8988multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8989 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008990 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8991 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008992 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8993 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8994 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8995 (OpNode (_.VT _.RC:$src1),
8996 (_.VT _.RC:$src2),
8997 (_src3VT.VT _src3VT.RC:$src3),
8998 (i32 imm:$src4),
8999 (i32 FROUND_CURRENT))>;
9000
9001 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9002 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9003 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9004 "$src2, $src3, {sae}, $src4",
9005 (OpNode (_.VT _.RC:$src1),
9006 (_.VT _.RC:$src2),
9007 (_src3VT.VT _src3VT.RC:$src3),
9008 (i32 imm:$src4),
9009 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009010 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9011 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9012 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9013 (OpNode (_.VT _.RC:$src1),
9014 (_.VT _.RC:$src2),
9015 (_src3VT.VT (scalar_to_vector
9016 (_src3VT.ScalarLdFrag addr:$src3))),
9017 (i32 imm:$src4),
9018 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009019 }
9020}
9021
9022multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9023 let Predicates = [HasAVX512] in
9024 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9025 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9026 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9027 let Predicates = [HasAVX512, HasVLX] in {
9028 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9029 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9030 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9031 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9032 }
9033}
9034
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009035defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9036 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009037 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009038defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9039 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009040 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009041defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009042 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009043defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009044 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009045
9046
9047
9048// Patterns used to select SSE scalar fp arithmetic instructions from
9049// either:
9050//
9051// (1) a scalar fp operation followed by a blend
9052//
9053// The effect is that the backend no longer emits unnecessary vector
9054// insert instructions immediately after SSE scalar fp instructions
9055// like addss or mulss.
9056//
9057// For example, given the following code:
9058// __m128 foo(__m128 A, __m128 B) {
9059// A[0] += B[0];
9060// return A;
9061// }
9062//
9063// Previously we generated:
9064// addss %xmm0, %xmm1
9065// movss %xmm1, %xmm0
9066//
9067// We now generate:
9068// addss %xmm1, %xmm0
9069//
9070// (2) a vector packed single/double fp operation followed by a vector insert
9071//
9072// The effect is that the backend converts the packed fp instruction
9073// followed by a vector insert into a single SSE scalar fp instruction.
9074//
9075// For example, given the following code:
9076// __m128 foo(__m128 A, __m128 B) {
9077// __m128 C = A + B;
9078// return (__m128) {c[0], a[1], a[2], a[3]};
9079// }
9080//
9081// Previously we generated:
9082// addps %xmm0, %xmm1
9083// movss %xmm1, %xmm0
9084//
9085// We now generate:
9086// addss %xmm1, %xmm0
9087
9088// TODO: Some canonicalization in lowering would simplify the number of
9089// patterns we have to try to match.
9090multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9091 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009092 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009093 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9094 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9095 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009096 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009097 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009098
Craig Topper5625d242016-07-29 06:06:00 +00009099 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009100 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9101 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9102 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009103 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009104 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009105
9106 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009107 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9108 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009109 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9110
9111 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009112 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9113 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009114 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009115
9116 // extracted masked scalar math op with insert via movss
9117 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9118 (scalar_to_vector
9119 (X86selects VK1WM:$mask,
9120 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9121 FR32X:$src2),
9122 FR32X:$src0))),
9123 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9124 VK1WM:$mask, v4f32:$src1,
9125 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009126 }
9127}
9128
9129defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9130defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9131defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9132defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9133
9134multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9135 let Predicates = [HasAVX512] in {
9136 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009137 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9138 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9139 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009140 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009141 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009142
9143 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009144 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9145 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9146 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009147 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009148 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009149
9150 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009151 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9152 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009153 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9154
9155 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009156 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9157 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009158 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009159
9160 // extracted masked scalar math op with insert via movss
9161 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9162 (scalar_to_vector
9163 (X86selects VK1WM:$mask,
9164 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9165 FR64X:$src2),
9166 FR64X:$src0))),
9167 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9168 VK1WM:$mask, v2f64:$src1,
9169 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009170 }
9171}
9172
9173defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9174defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9175defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9176defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;