blob: b00b00d047b171de0d149658aa646e6dd01fc3ff [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
172 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Nate Begeman14d12ca2008-02-11 04:19:36 +0000886 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Nadav Rotem43012222011-05-11 08:12:09 +0000925 if (Subtarget->hasSSE2()) {
926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
929
930 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
931 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
932 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
933
934 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
935 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
936 }
937
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000938 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
David Greene9b9838d2009-06-29 16:47:10 +0000941 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000942 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
943 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000948
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
951 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000952
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
954 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
955 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
956 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
957 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
958 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000959
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
961 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
962 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
963 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
964 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
965 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000966
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000967 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
968 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000969 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000970
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000971 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
972 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
973 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
974 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
975 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
976 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
977
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000978 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +0000979 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000980 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
981 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
982 EVT VT = SVT;
983
984 // Extract subvector is special because the value type
985 // (result) is 128-bit but the source is 256-bit wide.
986 if (VT.is128BitVector())
987 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
988
989 // Do not attempt to custom lower other non-256-bit vectors
990 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000991 continue;
David Greene54d8eba2011-01-27 22:38:56 +0000992
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000993 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
994 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
995 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
996 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +0000997 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000998 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000999 }
1000
David Greene54d8eba2011-01-27 22:38:56 +00001001 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001002 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1003 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1004 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001005
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001006 // Do not attempt to promote non-256-bit vectors
1007 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001008 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001009
1010 setOperationAction(ISD::AND, SVT, Promote);
1011 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1012 setOperationAction(ISD::OR, SVT, Promote);
1013 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1014 setOperationAction(ISD::XOR, SVT, Promote);
1015 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1016 setOperationAction(ISD::LOAD, SVT, Promote);
1017 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1018 setOperationAction(ISD::SELECT, SVT, Promote);
1019 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001020 }
David Greene9b9838d2009-06-29 16:47:10 +00001021 }
1022
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001023 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1024 // of this type with custom code.
1025 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1026 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1027 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1028 }
1029
Evan Cheng6be2c582006-04-05 23:38:46 +00001030 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001032
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001033
Eli Friedman962f5492010-06-02 19:35:46 +00001034 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1035 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001036 //
Eli Friedman962f5492010-06-02 19:35:46 +00001037 // FIXME: We really should do custom legalization for addition and
1038 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1039 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001040 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1041 // Add/Sub/Mul with overflow operations are custom lowered.
1042 MVT VT = IntVTs[i];
1043 setOperationAction(ISD::SADDO, VT, Custom);
1044 setOperationAction(ISD::UADDO, VT, Custom);
1045 setOperationAction(ISD::SSUBO, VT, Custom);
1046 setOperationAction(ISD::USUBO, VT, Custom);
1047 setOperationAction(ISD::SMULO, VT, Custom);
1048 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001049 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001050
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001051 // There are no 8-bit 3-address imul/mul instructions
1052 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1053 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001054
Evan Chengd54f2d52009-03-31 19:38:51 +00001055 if (!Subtarget->is64Bit()) {
1056 // These libcalls are not available in 32-bit.
1057 setLibcallName(RTLIB::SHL_I128, 0);
1058 setLibcallName(RTLIB::SRL_I128, 0);
1059 setLibcallName(RTLIB::SRA_I128, 0);
1060 }
1061
Evan Cheng206ee9d2006-07-07 08:33:52 +00001062 // We have target-specific dag combine patterns for the following nodes:
1063 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001064 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001065 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001066 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001067 setTargetDAGCombine(ISD::SHL);
1068 setTargetDAGCombine(ISD::SRA);
1069 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001070 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001071 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001072 setTargetDAGCombine(ISD::ADD);
1073 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001074 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001075 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001076 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001077 if (Subtarget->is64Bit())
1078 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001079
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001080 computeRegisterProperties();
1081
Evan Cheng05219282011-01-06 06:52:41 +00001082 // On Darwin, -Os means optimize for size without hurting performance,
1083 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001084 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001085 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001086 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001087 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1088 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1089 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001090 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001091 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001092
1093 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001094}
1095
Scott Michel5b8f82e2008-03-10 15:42:14 +00001096
Owen Anderson825b72b2009-08-11 20:47:22 +00001097MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1098 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001099}
1100
1101
Evan Cheng29286502008-01-23 23:17:41 +00001102/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1103/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001104static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001105 if (MaxAlign == 16)
1106 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001107 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001108 if (VTy->getBitWidth() == 128)
1109 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001110 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001111 unsigned EltAlign = 0;
1112 getMaxByValAlign(ATy->getElementType(), EltAlign);
1113 if (EltAlign > MaxAlign)
1114 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001115 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001116 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1117 unsigned EltAlign = 0;
1118 getMaxByValAlign(STy->getElementType(i), EltAlign);
1119 if (EltAlign > MaxAlign)
1120 MaxAlign = EltAlign;
1121 if (MaxAlign == 16)
1122 break;
1123 }
1124 }
1125 return;
1126}
1127
1128/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1129/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001130/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1131/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001132unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001133 if (Subtarget->is64Bit()) {
1134 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001135 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001136 if (TyAlign > 8)
1137 return TyAlign;
1138 return 8;
1139 }
1140
Evan Cheng29286502008-01-23 23:17:41 +00001141 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001142 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001143 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001144 return Align;
1145}
Chris Lattner2b02a442007-02-25 08:29:00 +00001146
Evan Chengf0df0312008-05-15 08:39:06 +00001147/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001148/// and store operations as a result of memset, memcpy, and memmove
1149/// lowering. If DstAlign is zero that means it's safe to destination
1150/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1151/// means there isn't a need to check it against alignment requirement,
1152/// probably because the source does not need to be loaded. If
1153/// 'NonScalarIntSafe' is true, that means it's safe to return a
1154/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1155/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1156/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001157/// It returns EVT::Other if the type should be determined using generic
1158/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001159EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001160X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1161 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001162 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001163 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001164 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001165 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1166 // linux. This is because the stack realignment code can't handle certain
1167 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001168 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001169 if (NonScalarIntSafe &&
1170 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001171 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001172 (Subtarget->isUnalignedMemAccessFast() ||
1173 ((DstAlign == 0 || DstAlign >= 16) &&
1174 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001175 Subtarget->getStackAlignment() >= 16) {
1176 if (Subtarget->hasSSE2())
1177 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001178 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001179 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001180 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001181 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001182 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001183 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001184 // Do not use f64 to lower memcpy if source is string constant. It's
1185 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001186 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001187 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001188 }
Evan Chengf0df0312008-05-15 08:39:06 +00001189 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 return MVT::i64;
1191 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001192}
1193
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001194/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1195/// current function. The returned value is a member of the
1196/// MachineJumpTableInfo::JTEntryKind enum.
1197unsigned X86TargetLowering::getJumpTableEncoding() const {
1198 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1199 // symbol.
1200 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1201 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001202 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001203
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001204 // Otherwise, use the normal jump table encoding heuristics.
1205 return TargetLowering::getJumpTableEncoding();
1206}
1207
Chris Lattnerc64daab2010-01-26 05:02:42 +00001208const MCExpr *
1209X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1210 const MachineBasicBlock *MBB,
1211 unsigned uid,MCContext &Ctx) const{
1212 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1213 Subtarget->isPICStyleGOT());
1214 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1215 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001216 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1217 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001218}
1219
Evan Chengcc415862007-11-09 01:32:10 +00001220/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1221/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001222SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001223 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001224 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001225 // This doesn't have DebugLoc associated with it, but is not really the
1226 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001227 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001228 return Table;
1229}
1230
Chris Lattner589c6f62010-01-26 06:28:43 +00001231/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1232/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1233/// MCExpr.
1234const MCExpr *X86TargetLowering::
1235getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1236 MCContext &Ctx) const {
1237 // X86-64 uses RIP relative addressing based on the jump table label.
1238 if (Subtarget->isPICStyleRIPRel())
1239 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1240
1241 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001242 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001243}
1244
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001245// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001246std::pair<const TargetRegisterClass*, uint8_t>
1247X86TargetLowering::findRepresentativeClass(EVT VT) const{
1248 const TargetRegisterClass *RRC = 0;
1249 uint8_t Cost = 1;
1250 switch (VT.getSimpleVT().SimpleTy) {
1251 default:
1252 return TargetLowering::findRepresentativeClass(VT);
1253 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1254 RRC = (Subtarget->is64Bit()
1255 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1256 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001257 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001258 RRC = X86::VR64RegisterClass;
1259 break;
1260 case MVT::f32: case MVT::f64:
1261 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1262 case MVT::v4f32: case MVT::v2f64:
1263 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1264 case MVT::v4f64:
1265 RRC = X86::VR128RegisterClass;
1266 break;
1267 }
1268 return std::make_pair(RRC, Cost);
1269}
1270
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001271bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1272 unsigned &Offset) const {
1273 if (!Subtarget->isTargetLinux())
1274 return false;
1275
1276 if (Subtarget->is64Bit()) {
1277 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1278 Offset = 0x28;
1279 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1280 AddressSpace = 256;
1281 else
1282 AddressSpace = 257;
1283 } else {
1284 // %gs:0x14 on i386
1285 Offset = 0x14;
1286 AddressSpace = 256;
1287 }
1288 return true;
1289}
1290
1291
Chris Lattner2b02a442007-02-25 08:29:00 +00001292//===----------------------------------------------------------------------===//
1293// Return Value Calling Convention Implementation
1294//===----------------------------------------------------------------------===//
1295
Chris Lattner59ed56b2007-02-28 04:55:35 +00001296#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001297
Michael J. Spencerec38de22010-10-10 22:04:20 +00001298bool
Eric Christopher471e4222011-06-08 23:55:35 +00001299X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1300 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001301 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001302 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001303 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001304 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001305 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001306 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001307}
1308
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309SDValue
1310X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001311 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001313 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001314 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001315 MachineFunction &MF = DAG.getMachineFunction();
1316 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Chris Lattner9774c912007-02-27 05:28:59 +00001318 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001319 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 RVLocs, *DAG.getContext());
1321 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001322
Evan Chengdcea1632010-02-04 02:40:39 +00001323 // Add the regs to the liveout set for the function.
1324 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1325 for (unsigned i = 0; i != RVLocs.size(); ++i)
1326 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1327 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Dan Gohman475871a2008-07-27 21:46:04 +00001329 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001330
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001332 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1333 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001334 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1335 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001337 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001338 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1339 CCValAssign &VA = RVLocs[i];
1340 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001341 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001342 EVT ValVT = ValToCopy.getValueType();
1343
Dale Johannesenc4510512010-09-24 19:05:48 +00001344 // If this is x86-64, and we disabled SSE, we can't return FP values,
1345 // or SSE or MMX vectors.
1346 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1347 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001348 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001349 report_fatal_error("SSE register return with SSE disabled");
1350 }
1351 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1352 // llvm-gcc has never done it right and no one has noticed, so this
1353 // should be OK for now.
1354 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001355 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001356 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Chris Lattner447ff682008-03-11 03:23:40 +00001358 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1359 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001360 if (VA.getLocReg() == X86::ST0 ||
1361 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001362 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1363 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001364 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001366 RetOps.push_back(ValToCopy);
1367 // Don't emit a copytoreg.
1368 continue;
1369 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001370
Evan Cheng242b38b2009-02-23 09:03:22 +00001371 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1372 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001373 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001374 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001375 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001376 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001377 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1378 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001379 // If we don't have SSE2 available, convert to v4f32 so the generated
1380 // register is legal.
1381 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001382 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001383 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001384 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001385 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001386
Dale Johannesendd64c412009-02-04 00:33:20 +00001387 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001388 Flag = Chain.getValue(1);
1389 }
Dan Gohman61a92132008-04-21 23:59:07 +00001390
1391 // The x86-64 ABI for returning structs by value requires that we copy
1392 // the sret argument into %rax for the return. We saved the argument into
1393 // a virtual register in the entry block, so now we copy the value out
1394 // and into %rax.
1395 if (Subtarget->is64Bit() &&
1396 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1397 MachineFunction &MF = DAG.getMachineFunction();
1398 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1399 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001400 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001401 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001402 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001403
Dale Johannesendd64c412009-02-04 00:33:20 +00001404 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001405 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001406
1407 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001408 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001409 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001410
Chris Lattner447ff682008-03-11 03:23:40 +00001411 RetOps[0] = Chain; // Update chain.
1412
1413 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001414 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001415 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
1417 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001419}
1420
Evan Cheng3d2125c2010-11-30 23:55:39 +00001421bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1422 if (N->getNumValues() != 1)
1423 return false;
1424 if (!N->hasNUsesOfValue(1, 0))
1425 return false;
1426
1427 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001428 if (Copy->getOpcode() != ISD::CopyToReg &&
1429 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001430 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001431
1432 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001433 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001434 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001435 if (UI->getOpcode() != X86ISD::RET_FLAG)
1436 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001437 HasRet = true;
1438 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001439
Evan Cheng1bf891a2010-12-01 22:59:46 +00001440 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001441}
1442
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001443EVT
1444X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001445 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001446 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001447 // TODO: Is this also valid on 32-bit?
1448 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001449 ReturnMVT = MVT::i8;
1450 else
1451 ReturnMVT = MVT::i32;
1452
1453 EVT MinVT = getRegisterType(Context, ReturnMVT);
1454 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001455}
1456
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457/// LowerCallResult - Lower the result values of a call into the
1458/// appropriate copies out of appropriate physical registers.
1459///
1460SDValue
1461X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::InputArg> &Ins,
1464 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001465 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001466
Chris Lattnere32bbf62007-02-28 07:09:55 +00001467 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001468 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001469 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001470 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1471 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001473
Chris Lattner3085e152007-02-25 08:59:22 +00001474 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001475 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001476 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001477 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Torok Edwin3f142c32009-02-01 18:15:56 +00001479 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001481 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001482 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001483 }
1484
Evan Cheng79fb3b42009-02-20 20:43:02 +00001485 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001486
1487 // If this is a call to a function that returns an fp value on the floating
1488 // point stack, we must guarantee the the value is popped from the stack, so
1489 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001490 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001491 // instead.
1492 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1493 // If we prefer to use the value in xmm registers, copy it out as f80 and
1494 // use a truncate to move it from fp stack reg to xmm reg.
1495 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001496 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001497 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1498 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001499 Val = Chain.getValue(0);
1500
1501 // Round the f80 to the right size, which also moves it to the appropriate
1502 // xmm register.
1503 if (CopyVT != VA.getValVT())
1504 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1505 // This truncation won't change the value.
1506 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001507 } else {
1508 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1509 CopyVT, InFlag).getValue(1);
1510 Val = Chain.getValue(0);
1511 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001512 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001514 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001515
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001517}
1518
1519
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001520//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001521// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001522//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001523// StdCall calling convention seems to be standard for many Windows' API
1524// routines and around. It differs from C calling convention just a little:
1525// callee should clean up the stack, not caller. Symbols should be also
1526// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001527// For info on fast calling convention see Fast Calling Convention (tail call)
1528// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001529
Dan Gohman98ca4f22009-08-05 01:29:28 +00001530/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001531/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001532static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1533 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001534 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001535
Dan Gohman98ca4f22009-08-05 01:29:28 +00001536 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001537}
1538
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001539/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001540/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001541static bool
1542ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1543 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001544 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001545
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001547}
1548
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001549/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1550/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001551/// the specific parameter attribute. The copy will be passed as a byval
1552/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001553static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001554CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001555 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1556 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001557 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558
Dale Johannesendd64c412009-02-04 00:33:20 +00001559 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001560 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001561 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001562}
1563
Chris Lattner29689432010-03-11 00:22:57 +00001564/// IsTailCallConvention - Return true if the calling convention is one that
1565/// supports tail call optimization.
1566static bool IsTailCallConvention(CallingConv::ID CC) {
1567 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1568}
1569
Evan Cheng485fafc2011-03-21 01:19:09 +00001570bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1571 if (!CI->isTailCall())
1572 return false;
1573
1574 CallSite CS(CI);
1575 CallingConv::ID CalleeCC = CS.getCallingConv();
1576 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1577 return false;
1578
1579 return true;
1580}
1581
Evan Cheng0c439eb2010-01-27 00:07:07 +00001582/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1583/// a tailcall target by changing its ABI.
1584static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001585 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001586}
1587
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588SDValue
1589X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
1593 const CCValAssign &VA,
1594 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001595 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001596 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001598 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001599 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001600 EVT ValVT;
1601
1602 // If value is passed by pointer we have address passed instead of the value
1603 // itself.
1604 if (VA.getLocInfo() == CCValAssign::Indirect)
1605 ValVT = VA.getLocVT();
1606 else
1607 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001608
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001609 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001610 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001611 // In case of tail call optimization mark all arguments mutable. Since they
1612 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001613 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001614 unsigned Bytes = Flags.getByValSize();
1615 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1616 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001617 return DAG.getFrameIndex(FI, getPointerTy());
1618 } else {
1619 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001620 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001621 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1622 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001623 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001624 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001625 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001626}
1627
Dan Gohman475871a2008-07-27 21:46:04 +00001628SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001630 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 bool isVarArg,
1632 const SmallVectorImpl<ISD::InputArg> &Ins,
1633 DebugLoc dl,
1634 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 SmallVectorImpl<SDValue> &InVals)
1636 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001637 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001639
Gordon Henriksen86737662008-01-05 16:56:59 +00001640 const Function* Fn = MF.getFunction();
1641 if (Fn->hasExternalLinkage() &&
1642 Subtarget->isTargetCygMing() &&
1643 Fn->getName() == "main")
1644 FuncInfo->setForceFramePointer(true);
1645
Evan Cheng1bc78042006-04-26 01:20:17 +00001646 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001648 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001649
Chris Lattner29689432010-03-11 00:22:57 +00001650 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1651 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001652
Chris Lattner638402b2007-02-28 07:00:42 +00001653 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001655 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001657
1658 // Allocate shadow area for Win64
1659 if (IsWin64) {
1660 CCInfo.AllocateStack(32, 8);
1661 }
1662
Duncan Sands45907662010-10-31 13:21:44 +00001663 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001664
Chris Lattnerf39f7712007-02-28 05:46:49 +00001665 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001666 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001667 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1668 CCValAssign &VA = ArgLocs[i];
1669 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1670 // places.
1671 assert(VA.getValNo() != LastVal &&
1672 "Don't support value assigned to multiple locs yet");
1673 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001674
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001676 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001677 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001679 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001683 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001686 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1687 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001688 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001689 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001690 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001691 RC = X86::VR64RegisterClass;
1692 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001693 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001694
Devang Patel68e6bee2011-02-21 23:21:26 +00001695 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001697
Chris Lattnerf39f7712007-02-28 05:46:49 +00001698 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1699 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1700 // right size.
1701 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001702 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001703 DAG.getValueType(VA.getValVT()));
1704 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001705 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001706 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001707 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001709
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001710 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001711 // Handle MMX values passed in XMM regs.
1712 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001713 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1714 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001715 } else
1716 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001717 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001718 } else {
1719 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001721 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001722
1723 // If value is passed via pointer - do a load.
1724 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001725 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1726 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001729 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001730
Dan Gohman61a92132008-04-21 23:59:07 +00001731 // The x86-64 ABI for returning structs by value requires that we copy
1732 // the sret argument into %rax for the return. Save the argument into
1733 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001734 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001735 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1736 unsigned Reg = FuncInfo->getSRetReturnReg();
1737 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001739 FuncInfo->setSRetReturnReg(Reg);
1740 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001743 }
1744
Chris Lattnerf39f7712007-02-28 05:46:49 +00001745 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746 // Align stack specially for tail calls.
1747 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001748 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001749
Evan Cheng1bc78042006-04-26 01:20:17 +00001750 // If the function takes variable number of arguments, make a frame index for
1751 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001752 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001753 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1754 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001755 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001756 }
1757 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001758 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1759
1760 // FIXME: We should really autogenerate these arrays
1761 static const unsigned GPR64ArgRegsWin64[] = {
1762 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001764 static const unsigned GPR64ArgRegs64Bit[] = {
1765 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1766 };
1767 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1769 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1770 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001771 const unsigned *GPR64ArgRegs;
1772 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001773
1774 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001775 // The XMM registers which might contain var arg parameters are shadowed
1776 // in their paired GPR. So we only need to save the GPR to their home
1777 // slots.
1778 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001779 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001780 } else {
1781 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1782 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001783
1784 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785 }
1786 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1787 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001788
Devang Patel578efa92009-06-05 21:57:13 +00001789 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001790 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001791 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001792 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001793 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001794 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001795 // Kernel mode asks for SSE to be disabled, so don't push them
1796 // on the stack.
1797 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001798
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001799 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001800 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001801 // Get to the caller-allocated home save location. Add 8 to account
1802 // for the return address.
1803 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001804 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001805 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001806 // Fixup to set vararg frame on shadow area (4 x i64).
1807 if (NumIntRegs < 4)
1808 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001809 } else {
1810 // For X86-64, if there are vararg parameters that are passed via
1811 // registers, then we must store them to their spots on the stack so they
1812 // may be loaded by deferencing the result of va_next.
1813 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1814 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1815 FuncInfo->setRegSaveFrameIndex(
1816 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001817 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001818 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001819
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001822 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1823 getPointerTy());
1824 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001825 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001826 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1827 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001828 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001829 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001832 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001833 MachinePointerInfo::getFixedStack(
1834 FuncInfo->getRegSaveFrameIndex(), Offset),
1835 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001837 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001839
Dan Gohmanface41a2009-08-16 21:24:25 +00001840 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1841 // Now store the XMM (fp + vector) parameter registers.
1842 SmallVector<SDValue, 11> SaveXMMOps;
1843 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001844
Devang Patel68e6bee2011-02-21 23:21:26 +00001845 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001846 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1847 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001848
Dan Gohman1e93df62010-04-17 14:41:14 +00001849 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1850 FuncInfo->getRegSaveFrameIndex()));
1851 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1852 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001853
Dan Gohmanface41a2009-08-16 21:24:25 +00001854 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001855 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001856 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001857 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1858 SaveXMMOps.push_back(Val);
1859 }
1860 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1861 MVT::Other,
1862 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001864
1865 if (!MemOps.empty())
1866 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1867 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001869 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001872 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001873 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001874 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001875 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001876 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001877 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001878 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001879 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001880
Gordon Henriksen86737662008-01-05 16:56:59 +00001881 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001882 // RegSaveFrameIndex is X86-64 only.
1883 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001884 if (CallConv == CallingConv::X86_FastCall ||
1885 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001886 // fastcc functions can't have varargs.
1887 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 }
Evan Cheng25caf632006-05-23 21:06:34 +00001889
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001891}
1892
Dan Gohman475871a2008-07-27 21:46:04 +00001893SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1895 SDValue StackPtr, SDValue Arg,
1896 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001897 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001898 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001899 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001900 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001901 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001902 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001903 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001904
1905 return DAG.getStore(Chain, dl, Arg, PtrOff,
1906 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001907 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001908}
1909
Bill Wendling64e87322009-01-16 19:25:27 +00001910/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001911/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001912SDValue
1913X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001914 SDValue &OutRetAddr, SDValue Chain,
1915 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001916 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001917 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001920
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001922 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1923 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001924 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001925}
1926
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001927/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001928/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001929static SDValue
1930EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001932 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001933 // Store the return address to the appropriate stack slot.
1934 if (!FPDiff) return Chain;
1935 // Calculate the new stack slot for the return address.
1936 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001937 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001938 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001941 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001942 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001943 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944 return Chain;
1945}
1946
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001948X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001949 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001950 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001952 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953 const SmallVectorImpl<ISD::InputArg> &Ins,
1954 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001955 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956 MachineFunction &MF = DAG.getMachineFunction();
1957 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001958 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001960 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001961
Evan Cheng5f941932010-02-05 02:21:12 +00001962 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001963 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001964 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1965 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001966 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001967
1968 // Sibcalls are automatically detected tailcalls which do not require
1969 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001970 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001971 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001972
1973 if (isTailCall)
1974 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001975 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001976
Chris Lattner29689432010-03-11 00:22:57 +00001977 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1978 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001979
Chris Lattner638402b2007-02-28 07:00:42 +00001980 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001982 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001984
1985 // Allocate shadow area for Win64
1986 if (IsWin64) {
1987 CCInfo.AllocateStack(32, 8);
1988 }
1989
Duncan Sands45907662010-10-31 13:21:44 +00001990 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001991
Chris Lattner423c5f42007-02-28 05:31:48 +00001992 // Get a count of how many bytes are to be pushed on the stack.
1993 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001994 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001995 // This is a sibcall. The memory operands are available in caller's
1996 // own caller's stack.
1997 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001998 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001999 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002000
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002002 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2006 FPDiff = NumBytesCallerPushed - NumBytes;
2007
2008 // Set the delta of movement of the returnaddr stackslot.
2009 // But only set if delta is greater than previous delta.
2010 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2011 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2012 }
2013
Evan Chengf22f9b32010-02-06 03:28:46 +00002014 if (!IsSibcall)
2015 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002016
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002018 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002019 if (isTailCall && FPDiff)
2020 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2021 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002022
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2024 SmallVector<SDValue, 8> MemOpChains;
2025 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002026
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 // Walk the register/memloc assignments, inserting copies/loads. In the case
2028 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002029 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2030 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002031 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002032 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002033 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002034 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002035
Chris Lattner423c5f42007-02-28 05:31:48 +00002036 // Promote the value if needed.
2037 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002038 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002039 case CCValAssign::Full: break;
2040 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002041 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002042 break;
2043 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002044 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002045 break;
2046 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002047 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2048 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002049 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2051 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002052 } else
2053 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2054 break;
2055 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002056 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002057 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002058 case CCValAssign::Indirect: {
2059 // Store the argument.
2060 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002061 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002062 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002063 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002064 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002065 Arg = SpillSlot;
2066 break;
2067 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002069
Chris Lattner423c5f42007-02-28 05:31:48 +00002070 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002071 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2072 if (isVarArg && IsWin64) {
2073 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2074 // shadow reg if callee is a varargs function.
2075 unsigned ShadowReg = 0;
2076 switch (VA.getLocReg()) {
2077 case X86::XMM0: ShadowReg = X86::RCX; break;
2078 case X86::XMM1: ShadowReg = X86::RDX; break;
2079 case X86::XMM2: ShadowReg = X86::R8; break;
2080 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002081 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002082 if (ShadowReg)
2083 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002084 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002085 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002086 assert(VA.isMemLoc());
2087 if (StackPtr.getNode() == 0)
2088 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2089 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2090 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002091 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002093
Evan Cheng32fe1032006-05-25 00:59:30 +00002094 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002096 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002097
Evan Cheng347d5f72006-04-28 21:29:37 +00002098 // Build a sequence of copy-to-reg nodes chained together with token chain
2099 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002100 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002101 // Tail call byval lowering might overwrite argument registers so in case of
2102 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002105 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002106 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002107 InFlag = Chain.getValue(1);
2108 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002109
Chris Lattner88e1fd52009-07-09 04:24:46 +00002110 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002111 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2112 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002114 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2115 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002116 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002117 InFlag);
2118 InFlag = Chain.getValue(1);
2119 } else {
2120 // If we are tail calling and generating PIC/GOT style code load the
2121 // address of the callee into ECX. The value in ecx is used as target of
2122 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2123 // for tail calls on PIC/GOT architectures. Normally we would just put the
2124 // address of GOT into ebx and then call target@PLT. But for tail calls
2125 // ebx would be restored (since ebx is callee saved) before jumping to the
2126 // target@PLT.
2127
2128 // Note: The actual moving to ECX is done further down.
2129 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2130 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2131 !G->getGlobal()->hasProtectedVisibility())
2132 Callee = LowerGlobalAddress(Callee, DAG);
2133 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002134 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002135 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002136 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002137
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002138 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 // From AMD64 ABI document:
2140 // For calls that may call functions that use varargs or stdargs
2141 // (prototype-less calls or calls to functions containing ellipsis (...) in
2142 // the declaration) %al is used as hidden argument to specify the number
2143 // of SSE registers used. The contents of %al do not need to match exactly
2144 // the number of registers, but must be an ubound on the number of SSE
2145 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002146
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 // Count the number of XMM registers allocated.
2148 static const unsigned XMMArgRegs[] = {
2149 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2150 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2151 };
2152 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002153 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002154 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Dale Johannesendd64c412009-02-04 00:33:20 +00002156 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 InFlag = Chain.getValue(1);
2159 }
2160
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002161
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002162 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 if (isTailCall) {
2164 // Force all the incoming stack arguments to be loaded from the stack
2165 // before any new outgoing arguments are stored to the stack, because the
2166 // outgoing stack slots may alias the incoming argument stack slots, and
2167 // the alias isn't otherwise explicit. This is slightly more conservative
2168 // than necessary, because it means that each store effectively depends
2169 // on every argument instead of just those arguments it would clobber.
2170 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2171
Dan Gohman475871a2008-07-27 21:46:04 +00002172 SmallVector<SDValue, 8> MemOpChains2;
2173 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002175 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002176 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002177 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002178 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2179 CCValAssign &VA = ArgLocs[i];
2180 if (VA.isRegLoc())
2181 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002182 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002183 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002185 // Create frame index.
2186 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002187 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002188 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002189 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002190
Duncan Sands276dcbd2008-03-21 09:14:45 +00002191 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002192 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002194 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002195 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002196 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002197 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002198
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2200 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002201 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002202 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002203 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002204 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002206 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002207 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002208 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002209 }
2210 }
2211
2212 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002213 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002214 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002215
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002216 // Copy arguments to their registers.
2217 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002218 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002219 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002220 InFlag = Chain.getValue(1);
2221 }
Dan Gohman475871a2008-07-27 21:46:04 +00002222 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002223
Gordon Henriksen86737662008-01-05 16:56:59 +00002224 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002225 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002226 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002227 }
2228
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002229 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2230 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2231 // In the 64-bit large code model, we have to make all calls
2232 // through a register, since the call instruction's 32-bit
2233 // pc-relative offset may not be large enough to hold the whole
2234 // address.
2235 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002236 // If the callee is a GlobalAddress node (quite common, every direct call
2237 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2238 // it.
2239
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002240 // We should use extra load for direct calls to dllimported functions in
2241 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002242 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002243 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002244 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002245 bool ExtraLoad = false;
2246 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002247
Chris Lattner48a7d022009-07-09 05:02:21 +00002248 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2249 // external symbols most go through the PLT in PIC mode. If the symbol
2250 // has hidden or protected visibility, or if it is static or local, then
2251 // we don't need to use the PLT - we can directly call it.
2252 if (Subtarget->isTargetELF() &&
2253 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002254 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002255 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002256 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002257 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002258 (!Subtarget->getTargetTriple().isMacOSX() ||
2259 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002260 // PC-relative references to external symbols should go through $stub,
2261 // unless we're building with the leopard linker or later, which
2262 // automatically synthesizes these stubs.
2263 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002264 } else if (Subtarget->isPICStyleRIPRel() &&
2265 isa<Function>(GV) &&
2266 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2267 // If the function is marked as non-lazy, generate an indirect call
2268 // which loads from the GOT directly. This avoids runtime overhead
2269 // at the cost of eager binding (and one extra byte of encoding).
2270 OpFlags = X86II::MO_GOTPCREL;
2271 WrapperKind = X86ISD::WrapperRIP;
2272 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002273 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002274
Devang Patel0d881da2010-07-06 22:08:15 +00002275 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002276 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002277
2278 // Add a wrapper if needed.
2279 if (WrapperKind != ISD::DELETED_NODE)
2280 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2281 // Add extra indirection if needed.
2282 if (ExtraLoad)
2283 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2284 MachinePointerInfo::getGOT(),
2285 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002286 }
Bill Wendling056292f2008-09-16 21:48:12 +00002287 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002288 unsigned char OpFlags = 0;
2289
Evan Cheng1bf891a2010-12-01 22:59:46 +00002290 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2291 // external symbols should go through the PLT.
2292 if (Subtarget->isTargetELF() &&
2293 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2294 OpFlags = X86II::MO_PLT;
2295 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002296 (!Subtarget->getTargetTriple().isMacOSX() ||
2297 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002298 // PC-relative references to external symbols should go through $stub,
2299 // unless we're building with the leopard linker or later, which
2300 // automatically synthesizes these stubs.
2301 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002302 }
Eric Christopherfd179292009-08-27 18:07:15 +00002303
Chris Lattner48a7d022009-07-09 05:02:21 +00002304 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2305 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002306 }
2307
Chris Lattnerd96d0722007-02-25 06:40:16 +00002308 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002309 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002311
Evan Chengf22f9b32010-02-06 03:28:46 +00002312 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002313 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2314 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002315 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002317
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002318 Ops.push_back(Chain);
2319 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002320
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002323
Gordon Henriksen86737662008-01-05 16:56:59 +00002324 // Add argument registers to the end of the list so that they are known live
2325 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002326 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2327 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2328 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002329
Evan Cheng586ccac2008-03-18 23:36:35 +00002330 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002331 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002332 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2333
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002334 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002335 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002337
Gabor Greifba36cb52008-08-28 21:40:38 +00002338 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002339 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002340
Dan Gohman98ca4f22009-08-05 01:29:28 +00002341 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002342 // We used to do:
2343 //// If this is the first return lowered for this function, add the regs
2344 //// to the liveout set for the function.
2345 // This isn't right, although it's probably harmless on x86; liveouts
2346 // should be computed from returns not tail calls. Consider a void
2347 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 return DAG.getNode(X86ISD::TC_RETURN, dl,
2349 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002350 }
2351
Dale Johannesenace16102009-02-03 19:33:06 +00002352 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002353 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002354
Chris Lattner2d297092006-05-23 18:50:38 +00002355 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002357 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002359 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002360 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002361 // pops the hidden struct pointer, so we have to push it back.
2362 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002363 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002364 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002365 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002366
Gordon Henriksenae636f82008-01-03 16:47:34 +00002367 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002368 if (!IsSibcall) {
2369 Chain = DAG.getCALLSEQ_END(Chain,
2370 DAG.getIntPtrConstant(NumBytes, true),
2371 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2372 true),
2373 InFlag);
2374 InFlag = Chain.getValue(1);
2375 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002376
Chris Lattner3085e152007-02-25 08:59:22 +00002377 // Handle result values, copying them out of physregs into vregs that we
2378 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002379 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2380 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002381}
2382
Evan Cheng25ab6902006-09-08 06:48:29 +00002383
2384//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002385// Fast Calling Convention (tail call) implementation
2386//===----------------------------------------------------------------------===//
2387
2388// Like std call, callee cleans arguments, convention except that ECX is
2389// reserved for storing the tail called function address. Only 2 registers are
2390// free for argument passing (inreg). Tail call optimization is performed
2391// provided:
2392// * tailcallopt is enabled
2393// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002394// On X86_64 architecture with GOT-style position independent code only local
2395// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002396// To keep the stack aligned according to platform abi the function
2397// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2398// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002399// If a tail called function callee has more arguments than the caller the
2400// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002401// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002402// original REtADDR, but before the saved framepointer or the spilled registers
2403// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2404// stack layout:
2405// arg1
2406// arg2
2407// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002408// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002409// move area ]
2410// (possible EBP)
2411// ESI
2412// EDI
2413// local1 ..
2414
2415/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2416/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002417unsigned
2418X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2419 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002420 MachineFunction &MF = DAG.getMachineFunction();
2421 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002422 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002423 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002424 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002425 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002426 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002427 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2428 // Number smaller than 12 so just add the difference.
2429 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2430 } else {
2431 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002432 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002433 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002434 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002435 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002436}
2437
Evan Cheng5f941932010-02-05 02:21:12 +00002438/// MatchingStackOffset - Return true if the given stack call argument is
2439/// already available in the same position (relatively) of the caller's
2440/// incoming argument stack.
2441static
2442bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2443 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2444 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002445 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2446 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002447 if (Arg.getOpcode() == ISD::CopyFromReg) {
2448 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002449 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002450 return false;
2451 MachineInstr *Def = MRI->getVRegDef(VR);
2452 if (!Def)
2453 return false;
2454 if (!Flags.isByVal()) {
2455 if (!TII->isLoadFromStackSlot(Def, FI))
2456 return false;
2457 } else {
2458 unsigned Opcode = Def->getOpcode();
2459 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2460 Def->getOperand(1).isFI()) {
2461 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002462 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002463 } else
2464 return false;
2465 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002466 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2467 if (Flags.isByVal())
2468 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002469 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002470 // define @foo(%struct.X* %A) {
2471 // tail call @bar(%struct.X* byval %A)
2472 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002473 return false;
2474 SDValue Ptr = Ld->getBasePtr();
2475 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2476 if (!FINode)
2477 return false;
2478 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002479 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002480 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002481 FI = FINode->getIndex();
2482 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002483 } else
2484 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002485
Evan Cheng4cae1332010-03-05 08:38:04 +00002486 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002487 if (!MFI->isFixedObjectIndex(FI))
2488 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002489 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002490}
2491
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2493/// for tail call optimization. Targets which want to do tail call
2494/// optimization should implement this function.
2495bool
2496X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002497 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002498 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002499 bool isCalleeStructRet,
2500 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002501 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002502 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002503 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002505 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002506 CalleeCC != CallingConv::C)
2507 return false;
2508
Evan Cheng7096ae42010-01-29 06:45:59 +00002509 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002510 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002511 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002512 CallingConv::ID CallerCC = CallerF->getCallingConv();
2513 bool CCMatch = CallerCC == CalleeCC;
2514
Dan Gohman1797ed52010-02-08 20:27:50 +00002515 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002516 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002517 return true;
2518 return false;
2519 }
2520
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002521 // Look for obvious safe cases to perform tail call optimization that do not
2522 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002523
Evan Cheng2c12cb42010-03-26 16:26:03 +00002524 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2525 // emit a special epilogue.
2526 if (RegInfo->needsStackRealignment(MF))
2527 return false;
2528
Evan Chenga375d472010-03-15 18:54:48 +00002529 // Also avoid sibcall optimization if either caller or callee uses struct
2530 // return semantics.
2531 if (isCalleeStructRet || isCallerStructRet)
2532 return false;
2533
Chad Rosier2416da32011-06-24 21:15:36 +00002534 // An stdcall caller is expected to clean up its arguments; the callee
2535 // isn't going to do that.
2536 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2537 return false;
2538
Chad Rosier871f6642011-05-18 19:59:50 +00002539 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002540 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002541 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002542
2543 // Optimizing for varargs on Win64 is unlikely to be safe without
2544 // additional testing.
2545 if (Subtarget->isTargetWin64())
2546 return false;
2547
Chad Rosier871f6642011-05-18 19:59:50 +00002548 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002549 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2550 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002551
Chad Rosier871f6642011-05-18 19:59:50 +00002552 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2553 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2554 if (!ArgLocs[i].isRegLoc())
2555 return false;
2556 }
2557
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002558 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2559 // Therefore if it's not used by the call it is not safe to optimize this into
2560 // a sibcall.
2561 bool Unused = false;
2562 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2563 if (!Ins[i].Used) {
2564 Unused = true;
2565 break;
2566 }
2567 }
2568 if (Unused) {
2569 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002570 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2571 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002572 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002573 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002574 CCValAssign &VA = RVLocs[i];
2575 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2576 return false;
2577 }
2578 }
2579
Evan Cheng13617962010-04-30 01:12:32 +00002580 // If the calling conventions do not match, then we'd better make sure the
2581 // results are returned in the same way as what the caller expects.
2582 if (!CCMatch) {
2583 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002584 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2585 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002586 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2587
2588 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002589 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2590 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002591 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2592
2593 if (RVLocs1.size() != RVLocs2.size())
2594 return false;
2595 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2596 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2597 return false;
2598 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2599 return false;
2600 if (RVLocs1[i].isRegLoc()) {
2601 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2602 return false;
2603 } else {
2604 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2605 return false;
2606 }
2607 }
2608 }
2609
Evan Chenga6bff982010-01-30 01:22:00 +00002610 // If the callee takes no arguments then go on to check the results of the
2611 // call.
2612 if (!Outs.empty()) {
2613 // Check if stack adjustment is needed. For now, do not do this if any
2614 // argument is passed on the stack.
2615 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002616 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2617 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002618
2619 // Allocate shadow area for Win64
2620 if (Subtarget->isTargetWin64()) {
2621 CCInfo.AllocateStack(32, 8);
2622 }
2623
Duncan Sands45907662010-10-31 13:21:44 +00002624 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002625 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002626 MachineFunction &MF = DAG.getMachineFunction();
2627 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2628 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002629
2630 // Check if the arguments are already laid out in the right way as
2631 // the caller's fixed stack objects.
2632 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002633 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2634 const X86InstrInfo *TII =
2635 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002636 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2637 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002638 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002639 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002640 if (VA.getLocInfo() == CCValAssign::Indirect)
2641 return false;
2642 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002643 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2644 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002645 return false;
2646 }
2647 }
2648 }
Evan Cheng9c044672010-05-29 01:35:22 +00002649
2650 // If the tailcall address may be in a register, then make sure it's
2651 // possible to register allocate for it. In 32-bit, the call address can
2652 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002653 // callee-saved registers are restored. These happen to be the same
2654 // registers used to pass 'inreg' arguments so watch out for those.
2655 if (!Subtarget->is64Bit() &&
2656 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002657 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002658 unsigned NumInRegs = 0;
2659 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2660 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002661 if (!VA.isRegLoc())
2662 continue;
2663 unsigned Reg = VA.getLocReg();
2664 switch (Reg) {
2665 default: break;
2666 case X86::EAX: case X86::EDX: case X86::ECX:
2667 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002668 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002669 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002670 }
2671 }
2672 }
Evan Chenga6bff982010-01-30 01:22:00 +00002673 }
Evan Chengb1712452010-01-27 06:25:16 +00002674
Evan Cheng86809cc2010-02-03 03:28:02 +00002675 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002676}
2677
Dan Gohman3df24e62008-09-03 23:12:08 +00002678FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002679X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2680 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002681}
2682
2683
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002684//===----------------------------------------------------------------------===//
2685// Other Lowering Hooks
2686//===----------------------------------------------------------------------===//
2687
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002688static bool MayFoldLoad(SDValue Op) {
2689 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2690}
2691
2692static bool MayFoldIntoStore(SDValue Op) {
2693 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2694}
2695
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002696static bool isTargetShuffle(unsigned Opcode) {
2697 switch(Opcode) {
2698 default: return false;
2699 case X86ISD::PSHUFD:
2700 case X86ISD::PSHUFHW:
2701 case X86ISD::PSHUFLW:
2702 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002703 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002704 case X86ISD::SHUFPS:
2705 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002706 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002707 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002708 case X86ISD::MOVLPS:
2709 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002710 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002711 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002712 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002713 case X86ISD::MOVSS:
2714 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002715 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002716 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002717 case X86ISD::VUNPCKLPSY:
2718 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002719 case X86ISD::PUNPCKLWD:
2720 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002721 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002722 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002723 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002724 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002725 case X86ISD::VUNPCKHPSY:
2726 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002727 case X86ISD::PUNPCKHWD:
2728 case X86ISD::PUNPCKHBW:
2729 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002730 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002731 case X86ISD::VPERMILPS:
2732 case X86ISD::VPERMILPSY:
2733 case X86ISD::VPERMILPD:
2734 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002735 return true;
2736 }
2737 return false;
2738}
2739
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002740static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002741 SDValue V1, SelectionDAG &DAG) {
2742 switch(Opc) {
2743 default: llvm_unreachable("Unknown x86 shuffle node");
2744 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002745 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002746 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002747 return DAG.getNode(Opc, dl, VT, V1);
2748 }
2749
2750 return SDValue();
2751}
2752
2753static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002754 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002755 switch(Opc) {
2756 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002757 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002758 case X86ISD::PSHUFHW:
2759 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002760 case X86ISD::VPERMILPS:
2761 case X86ISD::VPERMILPSY:
2762 case X86ISD::VPERMILPD:
2763 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002764 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2765 }
2766
2767 return SDValue();
2768}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002769
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002770static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2771 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2772 switch(Opc) {
2773 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002774 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002775 case X86ISD::SHUFPD:
2776 case X86ISD::SHUFPS:
2777 return DAG.getNode(Opc, dl, VT, V1, V2,
2778 DAG.getConstant(TargetMask, MVT::i8));
2779 }
2780 return SDValue();
2781}
2782
2783static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2784 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2785 switch(Opc) {
2786 default: llvm_unreachable("Unknown x86 shuffle node");
2787 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002788 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002789 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002790 case X86ISD::MOVLPS:
2791 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002792 case X86ISD::MOVSS:
2793 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002794 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002795 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002796 case X86ISD::VUNPCKLPSY:
2797 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002798 case X86ISD::PUNPCKLWD:
2799 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002800 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002801 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002802 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002803 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002804 case X86ISD::VUNPCKHPSY:
2805 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002806 case X86ISD::PUNPCKHWD:
2807 case X86ISD::PUNPCKHBW:
2808 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002809 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002810 return DAG.getNode(Opc, dl, VT, V1, V2);
2811 }
2812 return SDValue();
2813}
2814
Dan Gohmand858e902010-04-17 15:26:15 +00002815SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002816 MachineFunction &MF = DAG.getMachineFunction();
2817 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2818 int ReturnAddrIndex = FuncInfo->getRAIndex();
2819
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002820 if (ReturnAddrIndex == 0) {
2821 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002822 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002823 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002824 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002825 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002826 }
2827
Evan Cheng25ab6902006-09-08 06:48:29 +00002828 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002829}
2830
2831
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002832bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2833 bool hasSymbolicDisplacement) {
2834 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002835 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002836 return false;
2837
2838 // If we don't have a symbolic displacement - we don't have any extra
2839 // restrictions.
2840 if (!hasSymbolicDisplacement)
2841 return true;
2842
2843 // FIXME: Some tweaks might be needed for medium code model.
2844 if (M != CodeModel::Small && M != CodeModel::Kernel)
2845 return false;
2846
2847 // For small code model we assume that latest object is 16MB before end of 31
2848 // bits boundary. We may also accept pretty large negative constants knowing
2849 // that all objects are in the positive half of address space.
2850 if (M == CodeModel::Small && Offset < 16*1024*1024)
2851 return true;
2852
2853 // For kernel code model we know that all object resist in the negative half
2854 // of 32bits address space. We may not accept negative offsets, since they may
2855 // be just off and we may accept pretty large positive ones.
2856 if (M == CodeModel::Kernel && Offset > 0)
2857 return true;
2858
2859 return false;
2860}
2861
Evan Chengef41ff62011-06-23 17:54:54 +00002862/// isCalleePop - Determines whether the callee is required to pop its
2863/// own arguments. Callee pop is necessary to support tail calls.
2864bool X86::isCalleePop(CallingConv::ID CallingConv,
2865 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2866 if (IsVarArg)
2867 return false;
2868
2869 switch (CallingConv) {
2870 default:
2871 return false;
2872 case CallingConv::X86_StdCall:
2873 return !is64Bit;
2874 case CallingConv::X86_FastCall:
2875 return !is64Bit;
2876 case CallingConv::X86_ThisCall:
2877 return !is64Bit;
2878 case CallingConv::Fast:
2879 return TailCallOpt;
2880 case CallingConv::GHC:
2881 return TailCallOpt;
2882 }
2883}
2884
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002885/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2886/// specific condition code, returning the condition code and the LHS/RHS of the
2887/// comparison to make.
2888static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2889 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002890 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002891 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2892 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2893 // X > -1 -> X == 0, jump !sign.
2894 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002895 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002896 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2897 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002898 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002899 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002900 // X < 1 -> X <= 0
2901 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002902 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002903 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002904 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002905
Evan Chengd9558e02006-01-06 00:43:03 +00002906 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002907 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002908 case ISD::SETEQ: return X86::COND_E;
2909 case ISD::SETGT: return X86::COND_G;
2910 case ISD::SETGE: return X86::COND_GE;
2911 case ISD::SETLT: return X86::COND_L;
2912 case ISD::SETLE: return X86::COND_LE;
2913 case ISD::SETNE: return X86::COND_NE;
2914 case ISD::SETULT: return X86::COND_B;
2915 case ISD::SETUGT: return X86::COND_A;
2916 case ISD::SETULE: return X86::COND_BE;
2917 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002918 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002919 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002920
Chris Lattner4c78e022008-12-23 23:42:27 +00002921 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002922
Chris Lattner4c78e022008-12-23 23:42:27 +00002923 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002924 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2925 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002926 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2927 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002928 }
2929
Chris Lattner4c78e022008-12-23 23:42:27 +00002930 switch (SetCCOpcode) {
2931 default: break;
2932 case ISD::SETOLT:
2933 case ISD::SETOLE:
2934 case ISD::SETUGT:
2935 case ISD::SETUGE:
2936 std::swap(LHS, RHS);
2937 break;
2938 }
2939
2940 // On a floating point condition, the flags are set as follows:
2941 // ZF PF CF op
2942 // 0 | 0 | 0 | X > Y
2943 // 0 | 0 | 1 | X < Y
2944 // 1 | 0 | 0 | X == Y
2945 // 1 | 1 | 1 | unordered
2946 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002947 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002948 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002949 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002950 case ISD::SETOLT: // flipped
2951 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002952 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002953 case ISD::SETOLE: // flipped
2954 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002955 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002956 case ISD::SETUGT: // flipped
2957 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002958 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002959 case ISD::SETUGE: // flipped
2960 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002961 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002962 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002963 case ISD::SETNE: return X86::COND_NE;
2964 case ISD::SETUO: return X86::COND_P;
2965 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002966 case ISD::SETOEQ:
2967 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002968 }
Evan Chengd9558e02006-01-06 00:43:03 +00002969}
2970
Evan Cheng4a460802006-01-11 00:33:36 +00002971/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2972/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002973/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002974static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002975 switch (X86CC) {
2976 default:
2977 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002978 case X86::COND_B:
2979 case X86::COND_BE:
2980 case X86::COND_E:
2981 case X86::COND_P:
2982 case X86::COND_A:
2983 case X86::COND_AE:
2984 case X86::COND_NE:
2985 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002986 return true;
2987 }
2988}
2989
Evan Chengeb2f9692009-10-27 19:56:55 +00002990/// isFPImmLegal - Returns true if the target can instruction select the
2991/// specified FP immediate natively. If false, the legalizer will
2992/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002993bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002994 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2995 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2996 return true;
2997 }
2998 return false;
2999}
3000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3002/// the specified range (L, H].
3003static bool isUndefOrInRange(int Val, int Low, int Hi) {
3004 return (Val < 0) || (Val >= Low && Val < Hi);
3005}
3006
3007/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3008/// specified value.
3009static bool isUndefOrEqual(int Val, int CmpVal) {
3010 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003011 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003013}
3014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3016/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3017/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003018static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003019 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 return (Mask[0] < 2 && Mask[1] < 2);
3023 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003024}
3025
Nate Begeman9008ca62009-04-27 18:41:29 +00003026bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003027 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 N->getMask(M);
3029 return ::isPSHUFDMask(M, N->getValueType(0));
3030}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3033/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003034static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003036 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 // Lower quadword copied in order or undef.
3039 for (int i = 0; i != 4; ++i)
3040 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003041 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003042
Evan Cheng506d3df2006-03-29 23:07:14 +00003043 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 for (int i = 4; i != 8; ++i)
3045 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003046 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003047
Evan Cheng506d3df2006-03-29 23:07:14 +00003048 return true;
3049}
3050
Nate Begeman9008ca62009-04-27 18:41:29 +00003051bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003052 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 N->getMask(M);
3054 return ::isPSHUFHWMask(M, N->getValueType(0));
3055}
Evan Cheng506d3df2006-03-29 23:07:14 +00003056
Nate Begeman9008ca62009-04-27 18:41:29 +00003057/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3058/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003059static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003061 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003062
Rafael Espindola15684b22009-04-24 12:40:33 +00003063 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 for (int i = 4; i != 8; ++i)
3065 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003066 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003067
Rafael Espindola15684b22009-04-24 12:40:33 +00003068 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 for (int i = 0; i != 4; ++i)
3070 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003071 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003072
Rafael Espindola15684b22009-04-24 12:40:33 +00003073 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003074}
3075
Nate Begeman9008ca62009-04-27 18:41:29 +00003076bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003077 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 N->getMask(M);
3079 return ::isPSHUFLWMask(M, N->getValueType(0));
3080}
3081
Nate Begemana09008b2009-10-19 02:17:23 +00003082/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3083/// is suitable for input to PALIGNR.
3084static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3085 bool hasSSSE3) {
3086 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003087 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3088 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003089
Nate Begemana09008b2009-10-19 02:17:23 +00003090 // Do not handle v2i64 / v2f64 shuffles with palignr.
3091 if (e < 4 || !hasSSSE3)
3092 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003093
Nate Begemana09008b2009-10-19 02:17:23 +00003094 for (i = 0; i != e; ++i)
3095 if (Mask[i] >= 0)
3096 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003097
Nate Begemana09008b2009-10-19 02:17:23 +00003098 // All undef, not a palignr.
3099 if (i == e)
3100 return false;
3101
Eli Friedman63f8dde2011-07-25 21:36:45 +00003102 // Make sure we're shifting in the right direction.
3103 if (Mask[i] <= i)
3104 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003105
3106 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003107
Nate Begemana09008b2009-10-19 02:17:23 +00003108 // Check the rest of the elements to see if they are consecutive.
3109 for (++i; i != e; ++i) {
3110 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003111 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003112 return false;
3113 }
3114 return true;
3115}
3116
Evan Cheng14aed5e2006-03-24 01:18:28 +00003117/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3118/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003119static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 int NumElems = VT.getVectorNumElements();
3121 if (NumElems != 2 && NumElems != 4)
3122 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 int Half = NumElems / 2;
3125 for (int i = 0; i < Half; ++i)
3126 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003127 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 for (int i = Half; i < NumElems; ++i)
3129 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003130 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003131
Evan Cheng14aed5e2006-03-24 01:18:28 +00003132 return true;
3133}
3134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3136 SmallVector<int, 8> M;
3137 N->getMask(M);
3138 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003139}
3140
Evan Cheng213d2cf2007-05-17 18:45:50 +00003141/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003142/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3143/// half elements to come from vector 1 (which would equal the dest.) and
3144/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003145static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003147
3148 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 int Half = NumElems / 2;
3152 for (int i = 0; i < Half; ++i)
3153 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003154 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 for (int i = Half; i < NumElems; ++i)
3156 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003157 return false;
3158 return true;
3159}
3160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3162 SmallVector<int, 8> M;
3163 N->getMask(M);
3164 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003165}
3166
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003167/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3168/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003169bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003170 EVT VT = N->getValueType(0);
3171 unsigned NumElems = VT.getVectorNumElements();
3172
3173 if (VT.getSizeInBits() != 128)
3174 return false;
3175
3176 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003177 return false;
3178
Evan Cheng2064a2b2006-03-28 06:50:32 +00003179 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3181 isUndefOrEqual(N->getMaskElt(1), 7) &&
3182 isUndefOrEqual(N->getMaskElt(2), 2) &&
3183 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003184}
3185
Nate Begeman0b10b912009-11-07 23:17:15 +00003186/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3187/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3188/// <2, 3, 2, 3>
3189bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003190 EVT VT = N->getValueType(0);
3191 unsigned NumElems = VT.getVectorNumElements();
3192
3193 if (VT.getSizeInBits() != 128)
3194 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003195
Nate Begeman0b10b912009-11-07 23:17:15 +00003196 if (NumElems != 4)
3197 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003198
Nate Begeman0b10b912009-11-07 23:17:15 +00003199 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003200 isUndefOrEqual(N->getMaskElt(1), 3) &&
3201 isUndefOrEqual(N->getMaskElt(2), 2) &&
3202 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003203}
3204
Evan Cheng5ced1d82006-04-06 23:23:56 +00003205/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3206/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003207bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3208 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003209
Evan Cheng5ced1d82006-04-06 23:23:56 +00003210 if (NumElems != 2 && NumElems != 4)
3211 return false;
3212
Evan Chengc5cdff22006-04-07 21:53:05 +00003213 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003215 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003216
Evan Chengc5cdff22006-04-07 21:53:05 +00003217 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003219 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003220
3221 return true;
3222}
3223
Nate Begeman0b10b912009-11-07 23:17:15 +00003224/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3225/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3226bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003228
David Greenea20244d2011-03-02 17:23:43 +00003229 if ((NumElems != 2 && NumElems != 4)
3230 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003231 return false;
3232
Evan Chengc5cdff22006-04-07 21:53:05 +00003233 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003235 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003236
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 for (unsigned i = 0; i < NumElems/2; ++i)
3238 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003239 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003240
3241 return true;
3242}
3243
Evan Cheng0038e592006-03-28 00:39:58 +00003244/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3245/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003246static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003247 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003249
3250 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3251 "Unsupported vector type for unpckh");
3252
3253 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003254 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003255
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003256 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3257 // independently on 128-bit lanes.
3258 unsigned NumLanes = VT.getSizeInBits()/128;
3259 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003260
3261 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003262 unsigned End = NumLaneElts;
3263 for (unsigned s = 0; s < NumLanes; ++s) {
3264 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003265 i != End;
3266 i += 2, ++j) {
3267 int BitI = Mask[i];
3268 int BitI1 = Mask[i+1];
3269 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003270 return false;
David Greenea20244d2011-03-02 17:23:43 +00003271 if (V2IsSplat) {
3272 if (!isUndefOrEqual(BitI1, NumElts))
3273 return false;
3274 } else {
3275 if (!isUndefOrEqual(BitI1, j + NumElts))
3276 return false;
3277 }
Evan Cheng39623da2006-04-20 08:58:49 +00003278 }
David Greenea20244d2011-03-02 17:23:43 +00003279 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003280 Start += NumLaneElts;
3281 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003282 }
David Greenea20244d2011-03-02 17:23:43 +00003283
Evan Cheng0038e592006-03-28 00:39:58 +00003284 return true;
3285}
3286
Nate Begeman9008ca62009-04-27 18:41:29 +00003287bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3288 SmallVector<int, 8> M;
3289 N->getMask(M);
3290 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003291}
3292
Evan Cheng4fcb9222006-03-28 02:43:26 +00003293/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3294/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003295static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003296 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003298
3299 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3300 "Unsupported vector type for unpckh");
3301
3302 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003303 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003304
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003305 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3306 // independently on 128-bit lanes.
3307 unsigned NumLanes = VT.getSizeInBits()/128;
3308 unsigned NumLaneElts = NumElts/NumLanes;
3309
3310 unsigned Start = 0;
3311 unsigned End = NumLaneElts;
3312 for (unsigned l = 0; l != NumLanes; ++l) {
3313 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3314 i != End; i += 2, ++j) {
3315 int BitI = Mask[i];
3316 int BitI1 = Mask[i+1];
3317 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003318 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003319 if (V2IsSplat) {
3320 if (isUndefOrEqual(BitI1, NumElts))
3321 return false;
3322 } else {
3323 if (!isUndefOrEqual(BitI1, j+NumElts))
3324 return false;
3325 }
Evan Cheng39623da2006-04-20 08:58:49 +00003326 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003327 // Process the next 128 bits.
3328 Start += NumLaneElts;
3329 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003330 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003331 return true;
3332}
3333
Nate Begeman9008ca62009-04-27 18:41:29 +00003334bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3335 SmallVector<int, 8> M;
3336 N->getMask(M);
3337 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003338}
3339
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003340/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3341/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3342/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003343static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003345 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003346 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003347
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003348 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3349 // independently on 128-bit lanes.
3350 unsigned NumLanes = VT.getSizeInBits() / 128;
3351 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003352
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003353 for (unsigned s = 0; s < NumLanes; ++s) {
3354 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3355 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003356 i += 2, ++j) {
3357 int BitI = Mask[i];
3358 int BitI1 = Mask[i+1];
3359
3360 if (!isUndefOrEqual(BitI, j))
3361 return false;
3362 if (!isUndefOrEqual(BitI1, j))
3363 return false;
3364 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003365 }
David Greenea20244d2011-03-02 17:23:43 +00003366
Rafael Espindola15684b22009-04-24 12:40:33 +00003367 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003368}
3369
Nate Begeman9008ca62009-04-27 18:41:29 +00003370bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3371 SmallVector<int, 8> M;
3372 N->getMask(M);
3373 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3374}
3375
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003376/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3377/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3378/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003379static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003381 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3382 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003383
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3385 int BitI = Mask[i];
3386 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003387 if (!isUndefOrEqual(BitI, j))
3388 return false;
3389 if (!isUndefOrEqual(BitI1, j))
3390 return false;
3391 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003392 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003393}
3394
Nate Begeman9008ca62009-04-27 18:41:29 +00003395bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3396 SmallVector<int, 8> M;
3397 N->getMask(M);
3398 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3399}
3400
Evan Cheng017dcc62006-04-21 01:05:10 +00003401/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3402/// specifies a shuffle of elements that is suitable for input to MOVSS,
3403/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003404static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003405 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003406 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003407
3408 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003409
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003411 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003412
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 for (int i = 1; i < NumElts; ++i)
3414 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003415 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003416
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003417 return true;
3418}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003419
Nate Begeman9008ca62009-04-27 18:41:29 +00003420bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3421 SmallVector<int, 8> M;
3422 N->getMask(M);
3423 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003424}
3425
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003426/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3427/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3428/// Note that VPERMIL mask matching is different depending whether theunderlying
3429/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3430/// to the same elements of the low, but to the higher half of the source.
3431/// In VPERMILPD the two lanes could be shuffled independently of each other
3432/// with the same restriction that lanes can't be crossed.
3433static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3434 const X86Subtarget *Subtarget) {
3435 int NumElts = VT.getVectorNumElements();
3436 int NumLanes = VT.getSizeInBits()/128;
3437
3438 if (!Subtarget->hasAVX())
3439 return false;
3440
3441 // Match any permutation of 128-bit vector with 64-bit types
3442 if (NumLanes == 1 && NumElts != 2)
3443 return false;
3444
3445 // Only match 256-bit with 32 types
3446 if (VT.getSizeInBits() == 256 && NumElts != 4)
3447 return false;
3448
3449 // The mask on the high lane is independent of the low. Both can match
3450 // any element in inside its own lane, but can't cross.
3451 int LaneSize = NumElts/NumLanes;
3452 for (int l = 0; l < NumLanes; ++l)
3453 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3454 int LaneStart = l*LaneSize;
3455 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3456 return false;
3457 }
3458
3459 return true;
3460}
3461
3462/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3463/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3464/// Note that VPERMIL mask matching is different depending whether theunderlying
3465/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3466/// to the same elements of the low, but to the higher half of the source.
3467/// In VPERMILPD the two lanes could be shuffled independently of each other
3468/// with the same restriction that lanes can't be crossed.
3469static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3470 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003471 unsigned NumElts = VT.getVectorNumElements();
3472 unsigned NumLanes = VT.getSizeInBits()/128;
3473
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003474 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003475 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003476
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003477 // Match any permutation of 128-bit vector with 32-bit types
3478 if (NumLanes == 1 && NumElts != 4)
3479 return false;
3480
3481 // Only match 256-bit with 32 types
3482 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003483 return false;
3484
3485 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003486 // they can differ if any of the corresponding index in a lane is undef
3487 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003488 int LaneSize = NumElts/NumLanes;
3489 for (int i = 0; i < LaneSize; ++i) {
3490 int HighElt = i+LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003491 if (Mask[i] < 0 && (isUndefOrInRange(Mask[HighElt], LaneSize, NumElts)))
3492 continue;
3493 if (Mask[HighElt] < 0 && (isUndefOrInRange(Mask[i], 0, LaneSize)))
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003494 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003495 if (Mask[HighElt]-Mask[i] != LaneSize)
3496 return false;
3497 }
3498
3499 return true;
3500}
3501
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003502/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3503/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3504static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003505 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3506 EVT VT = SVOp->getValueType(0);
3507
3508 int NumElts = VT.getVectorNumElements();
3509 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003510 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003511
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003512 // Although the mask is equal for both lanes do it twice to get the cases
3513 // where a mask will match because the same mask element is undef on the
3514 // first half but valid on the second. This would get pathological cases
3515 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003516 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003517 for (int l = 0; l < NumLanes; ++l) {
3518 for (int i = 0; i < LaneSize; ++i) {
3519 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3520 if (MaskElt < 0)
3521 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003522 if (MaskElt >= LaneSize)
3523 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003524 Mask |= MaskElt << (i*2);
3525 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003526 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003527
3528 return Mask;
3529}
3530
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003531/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3532/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3533static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3534 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3535 EVT VT = SVOp->getValueType(0);
3536
3537 int NumElts = VT.getVectorNumElements();
3538 int NumLanes = VT.getSizeInBits()/128;
3539
3540 unsigned Mask = 0;
3541 int LaneSize = NumElts/NumLanes;
3542 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003543 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3544 int MaskElt = SVOp->getMaskElt(i);
3545 if (MaskElt < 0)
3546 continue;
3547 Mask |= (MaskElt-l*LaneSize) << i;
3548 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003549
3550 return Mask;
3551}
3552
Evan Cheng017dcc62006-04-21 01:05:10 +00003553/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3554/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003555/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003556static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 bool V2IsSplat = false, bool V2IsUndef = false) {
3558 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003559 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003560 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003561
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003563 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003564
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 for (int i = 1; i < NumOps; ++i)
3566 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3567 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3568 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003569 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003570
Evan Cheng39623da2006-04-20 08:58:49 +00003571 return true;
3572}
3573
Nate Begeman9008ca62009-04-27 18:41:29 +00003574static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003575 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003576 SmallVector<int, 8> M;
3577 N->getMask(M);
3578 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003579}
3580
Evan Chengd9539472006-04-14 21:59:03 +00003581/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3582/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003583/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3584bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3585 const X86Subtarget *Subtarget) {
3586 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003587 return false;
3588
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003589 // The second vector must be undef
3590 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3591 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003592
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003593 EVT VT = N->getValueType(0);
3594 unsigned NumElems = VT.getVectorNumElements();
3595
3596 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3597 (VT.getSizeInBits() == 256 && NumElems != 8))
3598 return false;
3599
3600 // "i+1" is the value the indexed mask element must have
3601 for (unsigned i = 0; i < NumElems; i += 2)
3602 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3603 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003605
3606 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003607}
3608
3609/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3610/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003611/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3612bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3613 const X86Subtarget *Subtarget) {
3614 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003615 return false;
3616
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003617 // The second vector must be undef
3618 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3619 return false;
3620
3621 EVT VT = N->getValueType(0);
3622 unsigned NumElems = VT.getVectorNumElements();
3623
3624 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3625 (VT.getSizeInBits() == 256 && NumElems != 8))
3626 return false;
3627
3628 // "i" is the value the indexed mask element must have
3629 for (unsigned i = 0; i < NumElems; i += 2)
3630 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3631 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003633
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003634 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003635}
3636
Evan Cheng0b457f02008-09-25 20:50:48 +00003637/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3638/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003639bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3640 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003641
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 for (int i = 0; i < e; ++i)
3643 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003644 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 for (int i = 0; i < e; ++i)
3646 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003647 return false;
3648 return true;
3649}
3650
David Greenec38a03e2011-02-03 15:50:00 +00003651/// isVEXTRACTF128Index - Return true if the specified
3652/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3653/// suitable for input to VEXTRACTF128.
3654bool X86::isVEXTRACTF128Index(SDNode *N) {
3655 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3656 return false;
3657
3658 // The index should be aligned on a 128-bit boundary.
3659 uint64_t Index =
3660 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3661
3662 unsigned VL = N->getValueType(0).getVectorNumElements();
3663 unsigned VBits = N->getValueType(0).getSizeInBits();
3664 unsigned ElSize = VBits / VL;
3665 bool Result = (Index * ElSize) % 128 == 0;
3666
3667 return Result;
3668}
3669
David Greeneccacdc12011-02-04 16:08:29 +00003670/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3671/// operand specifies a subvector insert that is suitable for input to
3672/// VINSERTF128.
3673bool X86::isVINSERTF128Index(SDNode *N) {
3674 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3675 return false;
3676
3677 // The index should be aligned on a 128-bit boundary.
3678 uint64_t Index =
3679 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3680
3681 unsigned VL = N->getValueType(0).getVectorNumElements();
3682 unsigned VBits = N->getValueType(0).getSizeInBits();
3683 unsigned ElSize = VBits / VL;
3684 bool Result = (Index * ElSize) % 128 == 0;
3685
3686 return Result;
3687}
3688
Evan Cheng63d33002006-03-22 08:01:21 +00003689/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003690/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003691unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003692 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3693 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3694
Evan Chengb9df0ca2006-03-22 02:53:00 +00003695 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3696 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003697 for (int i = 0; i < NumOperands; ++i) {
3698 int Val = SVOp->getMaskElt(NumOperands-i-1);
3699 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003700 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003701 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003702 if (i != NumOperands - 1)
3703 Mask <<= Shift;
3704 }
Evan Cheng63d33002006-03-22 08:01:21 +00003705 return Mask;
3706}
3707
Evan Cheng506d3df2006-03-29 23:07:14 +00003708/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003709/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003710unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003711 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003712 unsigned Mask = 0;
3713 // 8 nodes, but we only care about the last 4.
3714 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 int Val = SVOp->getMaskElt(i);
3716 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003717 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003718 if (i != 4)
3719 Mask <<= 2;
3720 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003721 return Mask;
3722}
3723
3724/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003725/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003726unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003727 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003728 unsigned Mask = 0;
3729 // 8 nodes, but we only care about the first 4.
3730 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 int Val = SVOp->getMaskElt(i);
3732 if (Val >= 0)
3733 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003734 if (i != 0)
3735 Mask <<= 2;
3736 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003737 return Mask;
3738}
3739
Nate Begemana09008b2009-10-19 02:17:23 +00003740/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3741/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3742unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3743 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3744 EVT VVT = N->getValueType(0);
3745 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3746 int Val = 0;
3747
3748 unsigned i, e;
3749 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3750 Val = SVOp->getMaskElt(i);
3751 if (Val >= 0)
3752 break;
3753 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003754 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003755 return (Val - i) * EltSize;
3756}
3757
David Greenec38a03e2011-02-03 15:50:00 +00003758/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3759/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3760/// instructions.
3761unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3762 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3763 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3764
3765 uint64_t Index =
3766 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3767
3768 EVT VecVT = N->getOperand(0).getValueType();
3769 EVT ElVT = VecVT.getVectorElementType();
3770
3771 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003772 return Index / NumElemsPerChunk;
3773}
3774
David Greeneccacdc12011-02-04 16:08:29 +00003775/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3776/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3777/// instructions.
3778unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3779 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3780 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3781
3782 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003783 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003784
3785 EVT VecVT = N->getValueType(0);
3786 EVT ElVT = VecVT.getVectorElementType();
3787
3788 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003789 return Index / NumElemsPerChunk;
3790}
3791
Evan Cheng37b73872009-07-30 08:33:02 +00003792/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3793/// constant +0.0.
3794bool X86::isZeroNode(SDValue Elt) {
3795 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003796 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003797 (isa<ConstantFPSDNode>(Elt) &&
3798 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3799}
3800
Nate Begeman9008ca62009-04-27 18:41:29 +00003801/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3802/// their permute mask.
3803static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3804 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003805 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003806 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003808
Nate Begeman5a5ca152009-04-29 05:20:52 +00003809 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 int idx = SVOp->getMaskElt(i);
3811 if (idx < 0)
3812 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003813 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003815 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003817 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3819 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003820}
3821
Evan Cheng779ccea2007-12-07 21:30:01 +00003822/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3823/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003824static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003825 unsigned NumElems = VT.getVectorNumElements();
3826 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 int idx = Mask[i];
3828 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003829 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003830 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003832 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003834 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003835}
3836
Evan Cheng533a0aa2006-04-19 20:35:22 +00003837/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3838/// match movhlps. The lower half elements should come from upper half of
3839/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003840/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003841static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3842 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003843 return false;
3844 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003846 return false;
3847 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003849 return false;
3850 return true;
3851}
3852
Evan Cheng5ced1d82006-04-06 23:23:56 +00003853/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003854/// is promoted to a vector. It also returns the LoadSDNode by reference if
3855/// required.
3856static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003857 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3858 return false;
3859 N = N->getOperand(0).getNode();
3860 if (!ISD::isNON_EXTLoad(N))
3861 return false;
3862 if (LD)
3863 *LD = cast<LoadSDNode>(N);
3864 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003865}
3866
Evan Cheng533a0aa2006-04-19 20:35:22 +00003867/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3868/// match movlp{s|d}. The lower half elements should come from lower half of
3869/// V1 (and in order), and the upper half elements should come from the upper
3870/// half of V2 (and in order). And since V1 will become the source of the
3871/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003872static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3873 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003874 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003875 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003876 // Is V2 is a vector load, don't do this transformation. We will try to use
3877 // load folding shufps op.
3878 if (ISD::isNON_EXTLoad(V2))
3879 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003880
Nate Begeman5a5ca152009-04-29 05:20:52 +00003881 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003882
Evan Cheng533a0aa2006-04-19 20:35:22 +00003883 if (NumElems != 2 && NumElems != 4)
3884 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003885 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003887 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003888 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003890 return false;
3891 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003892}
3893
Evan Cheng39623da2006-04-20 08:58:49 +00003894/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3895/// all the same.
3896static bool isSplatVector(SDNode *N) {
3897 if (N->getOpcode() != ISD::BUILD_VECTOR)
3898 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003899
Dan Gohman475871a2008-07-27 21:46:04 +00003900 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003901 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3902 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003903 return false;
3904 return true;
3905}
3906
Evan Cheng213d2cf2007-05-17 18:45:50 +00003907/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003908/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003909/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003910static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003911 SDValue V1 = N->getOperand(0);
3912 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003913 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3914 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003916 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003918 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3919 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003920 if (Opc != ISD::BUILD_VECTOR ||
3921 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 return false;
3923 } else if (Idx >= 0) {
3924 unsigned Opc = V1.getOpcode();
3925 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3926 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003927 if (Opc != ISD::BUILD_VECTOR ||
3928 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003929 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003930 }
3931 }
3932 return true;
3933}
3934
3935/// getZeroVector - Returns a vector of specified type with all zero elements.
3936///
Owen Andersone50ed302009-08-10 22:56:29 +00003937static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003938 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003939 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003940
Dale Johannesen0488fb62010-09-30 23:57:10 +00003941 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003942 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003943 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003944 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003945 if (HasSSE2) { // SSE2
3946 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3947 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3948 } else { // SSE1
3949 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3950 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3951 }
3952 } else if (VT.getSizeInBits() == 256) { // AVX
3953 // 256-bit logic and arithmetic instructions in AVX are
3954 // all floating-point, no support for integer ops. Default
3955 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003957 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3958 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003959 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003960 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003961}
3962
Chris Lattner8a594482007-11-25 00:24:49 +00003963/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003964/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
3965/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
3966/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00003967static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003968 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003969 assert((VT.is128BitVector() || VT.is256BitVector())
3970 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003973 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
3974 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003975
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003976 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003977 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
3978 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
3979 Vec = Insert128BitVector(InsV, Vec,
3980 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
3981 }
3982
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003983 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003984}
3985
Evan Cheng39623da2006-04-20 08:58:49 +00003986/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3987/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003988static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003989 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003990 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003991
Evan Cheng39623da2006-04-20 08:58:49 +00003992 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 SmallVector<int, 8> MaskVec;
3994 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003995
Nate Begeman5a5ca152009-04-29 05:20:52 +00003996 for (unsigned i = 0; i != NumElems; ++i) {
3997 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 MaskVec[i] = NumElems;
3999 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004000 }
Evan Cheng39623da2006-04-20 08:58:49 +00004001 }
Evan Cheng39623da2006-04-20 08:58:49 +00004002 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4004 SVOp->getOperand(1), &MaskVec[0]);
4005 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004006}
4007
Evan Cheng017dcc62006-04-21 01:05:10 +00004008/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4009/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004010static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 SDValue V2) {
4012 unsigned NumElems = VT.getVectorNumElements();
4013 SmallVector<int, 8> Mask;
4014 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004015 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 Mask.push_back(i);
4017 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004018}
4019
Nate Begeman9008ca62009-04-27 18:41:29 +00004020/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004021static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 SDValue V2) {
4023 unsigned NumElems = VT.getVectorNumElements();
4024 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004025 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 Mask.push_back(i);
4027 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004030}
4031
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004032/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004033static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 SDValue V2) {
4035 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004036 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004038 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 Mask.push_back(i + Half);
4040 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004041 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004043}
4044
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004045// PromoteSplatv8v16 - All i16 and i8 vector types can't be used directly by
4046// a generic shuffle instruction because the target has no such instructions.
4047// Generate shuffles which repeat i16 and i8 several times until they can be
4048// represented by v4f32 and then be manipulated by target suported shuffles.
4049static SDValue PromoteSplatv8v16(SDValue V, SelectionDAG &DAG, int &EltNo) {
4050 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004052 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004053
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 while (NumElems > 4) {
4055 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004056 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004058 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 EltNo -= NumElems/2;
4060 }
4061 NumElems >>= 1;
4062 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004063 return V;
4064}
Eric Christopherfd179292009-08-27 18:07:15 +00004065
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004066/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4067static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4068 EVT VT = V.getValueType();
4069 DebugLoc dl = V.getDebugLoc();
4070 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4071 && "Vector size not supported");
4072
4073 bool Is128 = VT.getSizeInBits() == 128;
4074 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4075 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4076
4077 if (Is128) {
4078 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4079 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4080 } else {
4081 // The second half of indicies refer to the higher part, which is a
4082 // duplication of the lower one. This makes this shuffle a perfect match
4083 // for the VPERM instruction.
4084 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4085 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4086 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4087 }
4088
4089 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4090}
4091
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004092/// PromoteVectorToScalarSplat - Since there's no native support for
4093/// scalar_to_vector for 256-bit AVX, a 128-bit scalar_to_vector +
4094/// INSERT_SUBVECTOR is generated. Recognize this idiom and do the
4095/// shuffle before the insertion, this yields less instructions in the end.
4096static SDValue PromoteVectorToScalarSplat(ShuffleVectorSDNode *SV,
4097 SelectionDAG &DAG) {
4098 EVT SrcVT = SV->getValueType(0);
4099 SDValue V1 = SV->getOperand(0);
4100 DebugLoc dl = SV->getDebugLoc();
4101 int NumElems = SrcVT.getVectorNumElements();
4102
4103 assert(SrcVT.is256BitVector() && "unknown howto handle vector type");
4104
4105 SmallVector<int, 4> Mask;
4106 for (int i = 0; i < NumElems/2; ++i)
4107 Mask.push_back(SV->getMaskElt(i));
4108
4109 EVT SVT = EVT::getVectorVT(*DAG.getContext(), SrcVT.getVectorElementType(),
4110 NumElems/2);
4111 SDValue SV1 = DAG.getVectorShuffle(SVT, dl, V1.getOperand(1),
4112 DAG.getUNDEF(SVT), &Mask[0]);
4113 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), SV1,
4114 DAG.getConstant(0, MVT::i32), DAG, dl);
4115
4116 return Insert128BitVector(InsV, SV1,
4117 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4118}
4119
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004120/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4121/// v8i32, v16i16 or v32i8 to v8f32.
4122static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4123 EVT SrcVT = SV->getValueType(0);
4124 SDValue V1 = SV->getOperand(0);
4125 DebugLoc dl = SV->getDebugLoc();
4126
4127 int EltNo = SV->getSplatIndex();
4128 int NumElems = SrcVT.getVectorNumElements();
4129 unsigned Size = SrcVT.getSizeInBits();
4130
4131 // Extract the 128-bit part containing the splat element and update
4132 // the splat element index when it refers to the higher register.
4133 if (Size == 256) {
4134 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4135 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4136 if (Idx > 0)
4137 EltNo -= NumElems/2;
4138 }
4139
4140 // Make this 128-bit vector duplicate i8 and i16 elements
4141 if (NumElems > 4)
4142 V1 = PromoteSplatv8v16(V1, DAG, EltNo);
4143
4144 // Recreate the 256-bit vector and place the same 128-bit vector
4145 // into the low and high part. This is necessary because we want
4146 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4147 // inside each separate v4f32 lane.
4148 if (Size == 256) {
4149 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4150 DAG.getConstant(0, MVT::i32), DAG, dl);
4151 V1 = Insert128BitVector(InsV, V1,
4152 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4153 }
4154
4155 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004156}
4157
Evan Chengba05f722006-04-21 23:03:30 +00004158/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004159/// vector of zero or undef vector. This produces a shuffle where the low
4160/// element of V2 is swizzled into the zero/undef vector, landing at element
4161/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004162static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004163 bool isZero, bool HasSSE2,
4164 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004165 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4168 unsigned NumElems = VT.getVectorNumElements();
4169 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004170 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 // If this is the insertion idx, put the low elt of V2 here.
4172 MaskVec.push_back(i == Idx ? NumElems : i);
4173 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004174}
4175
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004176/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4177/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004178static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4179 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004180 if (Depth == 6)
4181 return SDValue(); // Limit search depth.
4182
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004183 SDValue V = SDValue(N, 0);
4184 EVT VT = V.getValueType();
4185 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004186
4187 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4188 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4189 Index = SV->getMaskElt(Index);
4190
4191 if (Index < 0)
4192 return DAG.getUNDEF(VT.getVectorElementType());
4193
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004194 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004195 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004196 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004197 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004198
4199 // Recurse into target specific vector shuffles to find scalars.
4200 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004201 int NumElems = VT.getVectorNumElements();
4202 SmallVector<unsigned, 16> ShuffleMask;
4203 SDValue ImmN;
4204
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004205 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004206 case X86ISD::SHUFPS:
4207 case X86ISD::SHUFPD:
4208 ImmN = N->getOperand(N->getNumOperands()-1);
4209 DecodeSHUFPSMask(NumElems,
4210 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4211 ShuffleMask);
4212 break;
4213 case X86ISD::PUNPCKHBW:
4214 case X86ISD::PUNPCKHWD:
4215 case X86ISD::PUNPCKHDQ:
4216 case X86ISD::PUNPCKHQDQ:
4217 DecodePUNPCKHMask(NumElems, ShuffleMask);
4218 break;
4219 case X86ISD::UNPCKHPS:
4220 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004221 case X86ISD::VUNPCKHPSY:
4222 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004223 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4224 break;
4225 case X86ISD::PUNPCKLBW:
4226 case X86ISD::PUNPCKLWD:
4227 case X86ISD::PUNPCKLDQ:
4228 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004229 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004230 break;
4231 case X86ISD::UNPCKLPS:
4232 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004233 case X86ISD::VUNPCKLPSY:
4234 case X86ISD::VUNPCKLPDY:
4235 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004236 break;
4237 case X86ISD::MOVHLPS:
4238 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4239 break;
4240 case X86ISD::MOVLHPS:
4241 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4242 break;
4243 case X86ISD::PSHUFD:
4244 ImmN = N->getOperand(N->getNumOperands()-1);
4245 DecodePSHUFMask(NumElems,
4246 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4247 ShuffleMask);
4248 break;
4249 case X86ISD::PSHUFHW:
4250 ImmN = N->getOperand(N->getNumOperands()-1);
4251 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4252 ShuffleMask);
4253 break;
4254 case X86ISD::PSHUFLW:
4255 ImmN = N->getOperand(N->getNumOperands()-1);
4256 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4257 ShuffleMask);
4258 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004259 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004260 case X86ISD::MOVSD: {
4261 // The index 0 always comes from the first element of the second source,
4262 // this is why MOVSS and MOVSD are used in the first place. The other
4263 // elements come from the other positions of the first source vector.
4264 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004265 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4266 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004267 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004268 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004269 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004270 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004271 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004272 break;
4273 case X86ISD::VPERMILPSY:
4274 ImmN = N->getOperand(N->getNumOperands()-1);
4275 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4276 ShuffleMask);
4277 break;
4278 case X86ISD::VPERMILPD:
4279 ImmN = N->getOperand(N->getNumOperands()-1);
4280 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4281 ShuffleMask);
4282 break;
4283 case X86ISD::VPERMILPDY:
4284 ImmN = N->getOperand(N->getNumOperands()-1);
4285 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4286 ShuffleMask);
4287 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004288 default:
4289 assert("not implemented for target shuffle node");
4290 return SDValue();
4291 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004292
4293 Index = ShuffleMask[Index];
4294 if (Index < 0)
4295 return DAG.getUNDEF(VT.getVectorElementType());
4296
4297 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4298 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4299 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004300 }
4301
4302 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004303 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004304 V = V.getOperand(0);
4305 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004306 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004307
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004308 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004309 return SDValue();
4310 }
4311
4312 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4313 return (Index == 0) ? V.getOperand(0)
4314 : DAG.getUNDEF(VT.getVectorElementType());
4315
4316 if (V.getOpcode() == ISD::BUILD_VECTOR)
4317 return V.getOperand(Index);
4318
4319 return SDValue();
4320}
4321
4322/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4323/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004324/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004325static
4326unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4327 bool ZerosFromLeft, SelectionDAG &DAG) {
4328 int i = 0;
4329
4330 while (i < NumElems) {
4331 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004332 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004333 if (!(Elt.getNode() &&
4334 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4335 break;
4336 ++i;
4337 }
4338
4339 return i;
4340}
4341
4342/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4343/// MaskE correspond consecutively to elements from one of the vector operands,
4344/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4345static
4346bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4347 int OpIdx, int NumElems, unsigned &OpNum) {
4348 bool SeenV1 = false;
4349 bool SeenV2 = false;
4350
4351 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4352 int Idx = SVOp->getMaskElt(i);
4353 // Ignore undef indicies
4354 if (Idx < 0)
4355 continue;
4356
4357 if (Idx < NumElems)
4358 SeenV1 = true;
4359 else
4360 SeenV2 = true;
4361
4362 // Only accept consecutive elements from the same vector
4363 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4364 return false;
4365 }
4366
4367 OpNum = SeenV1 ? 0 : 1;
4368 return true;
4369}
4370
4371/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4372/// logical left shift of a vector.
4373static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4374 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4375 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4376 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4377 false /* check zeros from right */, DAG);
4378 unsigned OpSrc;
4379
4380 if (!NumZeros)
4381 return false;
4382
4383 // Considering the elements in the mask that are not consecutive zeros,
4384 // check if they consecutively come from only one of the source vectors.
4385 //
4386 // V1 = {X, A, B, C} 0
4387 // \ \ \ /
4388 // vector_shuffle V1, V2 <1, 2, 3, X>
4389 //
4390 if (!isShuffleMaskConsecutive(SVOp,
4391 0, // Mask Start Index
4392 NumElems-NumZeros-1, // Mask End Index
4393 NumZeros, // Where to start looking in the src vector
4394 NumElems, // Number of elements in vector
4395 OpSrc)) // Which source operand ?
4396 return false;
4397
4398 isLeft = false;
4399 ShAmt = NumZeros;
4400 ShVal = SVOp->getOperand(OpSrc);
4401 return true;
4402}
4403
4404/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4405/// logical left shift of a vector.
4406static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4407 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4408 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4409 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4410 true /* check zeros from left */, DAG);
4411 unsigned OpSrc;
4412
4413 if (!NumZeros)
4414 return false;
4415
4416 // Considering the elements in the mask that are not consecutive zeros,
4417 // check if they consecutively come from only one of the source vectors.
4418 //
4419 // 0 { A, B, X, X } = V2
4420 // / \ / /
4421 // vector_shuffle V1, V2 <X, X, 4, 5>
4422 //
4423 if (!isShuffleMaskConsecutive(SVOp,
4424 NumZeros, // Mask Start Index
4425 NumElems-1, // Mask End Index
4426 0, // Where to start looking in the src vector
4427 NumElems, // Number of elements in vector
4428 OpSrc)) // Which source operand ?
4429 return false;
4430
4431 isLeft = true;
4432 ShAmt = NumZeros;
4433 ShVal = SVOp->getOperand(OpSrc);
4434 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004435}
4436
4437/// isVectorShift - Returns true if the shuffle can be implemented as a
4438/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004439static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004440 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004441 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4442 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4443 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004444
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004445 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004446}
4447
Evan Chengc78d3b42006-04-24 18:01:45 +00004448/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4449///
Dan Gohman475871a2008-07-27 21:46:04 +00004450static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004451 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004452 SelectionDAG &DAG,
4453 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004454 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004455 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004456
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004457 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004458 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004459 bool First = true;
4460 for (unsigned i = 0; i < 16; ++i) {
4461 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4462 if (ThisIsNonZero && First) {
4463 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004465 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004467 First = false;
4468 }
4469
4470 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004471 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004472 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4473 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004474 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004475 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004476 }
4477 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4479 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4480 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004481 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004483 } else
4484 ThisElt = LastElt;
4485
Gabor Greifba36cb52008-08-28 21:40:38 +00004486 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004488 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004489 }
4490 }
4491
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004492 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004493}
4494
Bill Wendlinga348c562007-03-22 18:42:45 +00004495/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004496///
Dan Gohman475871a2008-07-27 21:46:04 +00004497static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004498 unsigned NumNonZero, unsigned NumZero,
4499 SelectionDAG &DAG,
4500 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004501 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004502 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004503
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004504 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004506 bool First = true;
4507 for (unsigned i = 0; i < 8; ++i) {
4508 bool isNonZero = (NonZeros & (1 << i)) != 0;
4509 if (isNonZero) {
4510 if (First) {
4511 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004513 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004515 First = false;
4516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004517 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004519 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004520 }
4521 }
4522
4523 return V;
4524}
4525
Evan Chengf26ffe92008-05-29 08:22:04 +00004526/// getVShift - Return a vector logical shift node.
4527///
Owen Andersone50ed302009-08-10 22:56:29 +00004528static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 unsigned NumBits, SelectionDAG &DAG,
4530 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004531 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004532 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004533 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4534 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004535 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004536 DAG.getConstant(NumBits,
4537 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004538}
4539
Dan Gohman475871a2008-07-27 21:46:04 +00004540SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004541X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004542 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004543
Evan Chengc3630942009-12-09 21:00:30 +00004544 // Check if the scalar load can be widened into a vector load. And if
4545 // the address is "base + cst" see if the cst can be "absorbed" into
4546 // the shuffle mask.
4547 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4548 SDValue Ptr = LD->getBasePtr();
4549 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4550 return SDValue();
4551 EVT PVT = LD->getValueType(0);
4552 if (PVT != MVT::i32 && PVT != MVT::f32)
4553 return SDValue();
4554
4555 int FI = -1;
4556 int64_t Offset = 0;
4557 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4558 FI = FINode->getIndex();
4559 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004560 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004561 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4562 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4563 Offset = Ptr.getConstantOperandVal(1);
4564 Ptr = Ptr.getOperand(0);
4565 } else {
4566 return SDValue();
4567 }
4568
4569 SDValue Chain = LD->getChain();
4570 // Make sure the stack object alignment is at least 16.
4571 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4572 if (DAG.InferPtrAlignment(Ptr) < 16) {
4573 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004574 // Can't change the alignment. FIXME: It's possible to compute
4575 // the exact stack offset and reference FI + adjust offset instead.
4576 // If someone *really* cares about this. That's the way to implement it.
4577 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004578 } else {
4579 MFI->setObjectAlignment(FI, 16);
4580 }
4581 }
4582
4583 // (Offset % 16) must be multiple of 4. Then address is then
4584 // Ptr + (Offset & ~15).
4585 if (Offset < 0)
4586 return SDValue();
4587 if ((Offset % 16) & 3)
4588 return SDValue();
4589 int64_t StartOffset = Offset & ~15;
4590 if (StartOffset)
4591 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4592 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4593
4594 int EltNo = (Offset - StartOffset) >> 2;
4595 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4596 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004597 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4598 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004599 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004600 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004601 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4602 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004603 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004604 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004605 }
4606
4607 return SDValue();
4608}
4609
Michael J. Spencerec38de22010-10-10 22:04:20 +00004610/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4611/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004612/// load which has the same value as a build_vector whose operands are 'elts'.
4613///
4614/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004615///
Nate Begeman1449f292010-03-24 22:19:06 +00004616/// FIXME: we'd also like to handle the case where the last elements are zero
4617/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4618/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004619static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004620 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004621 EVT EltVT = VT.getVectorElementType();
4622 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004623
Nate Begemanfdea31a2010-03-24 20:49:50 +00004624 LoadSDNode *LDBase = NULL;
4625 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004626
Nate Begeman1449f292010-03-24 22:19:06 +00004627 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004628 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004629 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004630 for (unsigned i = 0; i < NumElems; ++i) {
4631 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004632
Nate Begemanfdea31a2010-03-24 20:49:50 +00004633 if (!Elt.getNode() ||
4634 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4635 return SDValue();
4636 if (!LDBase) {
4637 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4638 return SDValue();
4639 LDBase = cast<LoadSDNode>(Elt.getNode());
4640 LastLoadedElt = i;
4641 continue;
4642 }
4643 if (Elt.getOpcode() == ISD::UNDEF)
4644 continue;
4645
4646 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4647 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4648 return SDValue();
4649 LastLoadedElt = i;
4650 }
Nate Begeman1449f292010-03-24 22:19:06 +00004651
4652 // If we have found an entire vector of loads and undefs, then return a large
4653 // load of the entire vector width starting at the base pointer. If we found
4654 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004655 if (LastLoadedElt == NumElems - 1) {
4656 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004657 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004658 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004659 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004660 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004661 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004662 LDBase->isVolatile(), LDBase->isNonTemporal(),
4663 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004664 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4665 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004666 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4667 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004668 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4669 Ops, 2, MVT::i32,
4670 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004671 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004672 }
4673 return SDValue();
4674}
4675
Evan Chengc3630942009-12-09 21:00:30 +00004676SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004677X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004678 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004679
David Greenef125a292011-02-08 19:04:41 +00004680 EVT VT = Op.getValueType();
4681 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004682 unsigned NumElems = Op.getNumOperands();
4683
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004684 // Vectors containing all zeros can be matched by pxor and xorps later
4685 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4686 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4687 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004688 if (Op.getValueType() == MVT::v4i32 ||
4689 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004690 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004691
Dale Johannesenace16102009-02-03 19:33:06 +00004692 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004693 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004694
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004695 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
4696 // vectors or broken into v4i32 operations on 256-bit vectors.
4697 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
4698 if (Op.getValueType() == MVT::v4i32)
4699 return Op;
4700
4701 return getOnesVector(Op.getValueType(), DAG, dl);
4702 }
4703
Owen Andersone50ed302009-08-10 22:56:29 +00004704 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004705
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706 unsigned NumZero = 0;
4707 unsigned NumNonZero = 0;
4708 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004709 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004710 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004711 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004712 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004713 if (Elt.getOpcode() == ISD::UNDEF)
4714 continue;
4715 Values.insert(Elt);
4716 if (Elt.getOpcode() != ISD::Constant &&
4717 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004718 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004719 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004720 NumZero++;
4721 else {
4722 NonZeros |= (1 << i);
4723 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004724 }
4725 }
4726
Chris Lattner97a2a562010-08-26 05:24:29 +00004727 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4728 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004729 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004730
Chris Lattner67f453a2008-03-09 05:42:06 +00004731 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004732 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004733 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004734 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004735
Chris Lattner62098042008-03-09 01:05:04 +00004736 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4737 // the value are obviously zero, truncate the value to i32 and do the
4738 // insertion that way. Only do this if the value is non-constant or if the
4739 // value is a constant being inserted into element 0. It is cheaper to do
4740 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004742 (!IsAllConstants || Idx == 0)) {
4743 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004744 // Handle SSE only.
4745 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4746 EVT VecVT = MVT::v4i32;
4747 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004748
Chris Lattner62098042008-03-09 01:05:04 +00004749 // Truncate the value (which may itself be a constant) to i32, and
4750 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004752 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004753 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4754 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004755
Chris Lattner62098042008-03-09 01:05:04 +00004756 // Now we have our 32-bit value zero extended in the low element of
4757 // a vector. If Idx != 0, swizzle it into place.
4758 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 SmallVector<int, 4> Mask;
4760 Mask.push_back(Idx);
4761 for (unsigned i = 1; i != VecElts; ++i)
4762 Mask.push_back(i);
4763 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004764 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004765 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004766 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004767 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004768 }
4769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004770
Chris Lattner19f79692008-03-08 22:59:52 +00004771 // If we have a constant or non-constant insertion into the low element of
4772 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4773 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004774 // depending on what the source datatype is.
4775 if (Idx == 0) {
4776 if (NumZero == 0) {
4777 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4779 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004780 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4781 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4782 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4783 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4785 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004786 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4787 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004788 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4789 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4790 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004791 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004792 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004793 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004794
4795 // Is it a vector logical left shift?
4796 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004797 X86::isZeroNode(Op.getOperand(0)) &&
4798 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004799 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004800 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004801 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004802 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004803 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004804 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004805
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004806 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004807 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004808
Chris Lattner19f79692008-03-08 22:59:52 +00004809 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4810 // is a non-constant being inserted into an element other than the low one,
4811 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4812 // movd/movss) to move this into the low element, then shuffle it into
4813 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004814 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004815 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004816
Evan Cheng0db9fe62006-04-25 20:13:52 +00004817 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004818 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4819 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004820 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004821 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004822 MaskVec.push_back(i == Idx ? 0 : 1);
4823 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824 }
4825 }
4826
Chris Lattner67f453a2008-03-09 05:42:06 +00004827 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004828 if (Values.size() == 1) {
4829 if (EVTBits == 32) {
4830 // Instead of a shuffle like this:
4831 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4832 // Check if it's possible to issue this instead.
4833 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4834 unsigned Idx = CountTrailingZeros_32(NonZeros);
4835 SDValue Item = Op.getOperand(Idx);
4836 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4837 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4838 }
Dan Gohman475871a2008-07-27 21:46:04 +00004839 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004840 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004841
Dan Gohmana3941172007-07-24 22:55:08 +00004842 // A vector full of immediates; various special cases are already
4843 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004844 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004845 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004846
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004847 // For AVX-length vectors, build the individual 128-bit pieces and use
4848 // shuffles to put them in place.
4849 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4850 SmallVector<SDValue, 32> V;
4851 for (unsigned i = 0; i < NumElems; ++i)
4852 V.push_back(Op.getOperand(i));
4853
4854 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4855
4856 // Build both the lower and upper subvector.
4857 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4858 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4859 NumElems/2);
4860
4861 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00004862 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
4863 DAG.getConstant(0, MVT::i32), DAG, dl);
4864 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004865 DAG, dl);
4866 }
4867
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004868 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004869 if (EVTBits == 64) {
4870 if (NumNonZero == 1) {
4871 // One half is zero or undef.
4872 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004873 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004874 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004875 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4876 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004877 }
Dan Gohman475871a2008-07-27 21:46:04 +00004878 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004879 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004880
4881 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004882 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004883 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004884 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004885 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004886 }
4887
Bill Wendling826f36f2007-03-28 00:57:11 +00004888 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004890 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004891 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892 }
4893
4894 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004895 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004896 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004897 if (NumElems == 4 && NumZero > 0) {
4898 for (unsigned i = 0; i < 4; ++i) {
4899 bool isZero = !(NonZeros & (1 << i));
4900 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004901 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902 else
Dale Johannesenace16102009-02-03 19:33:06 +00004903 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004904 }
4905
4906 for (unsigned i = 0; i < 2; ++i) {
4907 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4908 default: break;
4909 case 0:
4910 V[i] = V[i*2]; // Must be a zero vector.
4911 break;
4912 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004913 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004914 break;
4915 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004916 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917 break;
4918 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004919 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004920 break;
4921 }
4922 }
4923
Nate Begeman9008ca62009-04-27 18:41:29 +00004924 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004925 bool Reverse = (NonZeros & 0x3) == 2;
4926 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004927 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4929 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004930 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4931 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004932 }
4933
Nate Begemanfdea31a2010-03-24 20:49:50 +00004934 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4935 // Check for a build vector of consecutive loads.
4936 for (unsigned i = 0; i < NumElems; ++i)
4937 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004938
Nate Begemanfdea31a2010-03-24 20:49:50 +00004939 // Check for elements which are consecutive loads.
4940 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4941 if (LD.getNode())
4942 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004943
4944 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004945 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004946 SDValue Result;
4947 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4948 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4949 else
4950 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004951
Chris Lattner24faf612010-08-28 17:59:08 +00004952 for (unsigned i = 1; i < NumElems; ++i) {
4953 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4954 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004955 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004956 }
4957 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004958 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004959
Chris Lattner6e80e442010-08-28 17:15:43 +00004960 // Otherwise, expand into a number of unpckl*, start by extending each of
4961 // our (non-undef) elements to the full vector width with the element in the
4962 // bottom slot of the vector (which generates no code for SSE).
4963 for (unsigned i = 0; i < NumElems; ++i) {
4964 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4965 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4966 else
4967 V[i] = DAG.getUNDEF(VT);
4968 }
4969
4970 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4972 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4973 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004974 unsigned EltStride = NumElems >> 1;
4975 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004976 for (unsigned i = 0; i < EltStride; ++i) {
4977 // If V[i+EltStride] is undef and this is the first round of mixing,
4978 // then it is safe to just drop this shuffle: V[i] is already in the
4979 // right place, the one element (since it's the first round) being
4980 // inserted as undef can be dropped. This isn't safe for successive
4981 // rounds because they will permute elements within both vectors.
4982 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4983 EltStride == NumElems/2)
4984 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004985
Chris Lattner6e80e442010-08-28 17:15:43 +00004986 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004987 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004988 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004989 }
4990 return V[0];
4991 }
Dan Gohman475871a2008-07-27 21:46:04 +00004992 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004993}
4994
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00004995// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
4996// them in a MMX register. This is better than doing a stack convert.
4997static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004998 DebugLoc dl = Op.getDebugLoc();
4999 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005000
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005001 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5002 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5003 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005004 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005005 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5006 InVec = Op.getOperand(1);
5007 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5008 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005009 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005010 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5011 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5012 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005013 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005014 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5015 Mask[0] = 0; Mask[1] = 2;
5016 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5017 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005018 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005019}
5020
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005021// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5022// to create 256-bit vectors from two other 128-bit ones.
5023static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5024 DebugLoc dl = Op.getDebugLoc();
5025 EVT ResVT = Op.getValueType();
5026
5027 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5028
5029 SDValue V1 = Op.getOperand(0);
5030 SDValue V2 = Op.getOperand(1);
5031 unsigned NumElems = ResVT.getVectorNumElements();
5032
5033 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5034 DAG.getConstant(0, MVT::i32), DAG, dl);
5035 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5036 DAG, dl);
5037}
5038
5039SDValue
5040X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
5041 DebugLoc dl = Op.getDebugLoc();
5042 EVT ResVT = Op.getValueType();
5043
5044 assert(Op.getNumOperands() == 2);
5045 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5046 "Unsupported CONCAT_VECTORS for value type");
5047
5048 // We support concatenate two MMX registers and place them in a MMX register.
5049 // This is better than doing a stack convert.
5050 if (ResVT.is128BitVector())
5051 return LowerMMXCONCAT_VECTORS(Op, DAG);
5052
5053 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5054 // from two other 128-bit ones.
5055 return LowerAVXCONCAT_VECTORS(Op, DAG);
5056}
5057
Nate Begemanb9a47b82009-02-23 08:49:38 +00005058// v8i16 shuffles - Prefer shuffles in the following order:
5059// 1. [all] pshuflw, pshufhw, optional move
5060// 2. [ssse3] 1 x pshufb
5061// 3. [ssse3] 2 x pshufb + 1 x por
5062// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005063SDValue
5064X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5065 SelectionDAG &DAG) const {
5066 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005067 SDValue V1 = SVOp->getOperand(0);
5068 SDValue V2 = SVOp->getOperand(1);
5069 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005070 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005071
Nate Begemanb9a47b82009-02-23 08:49:38 +00005072 // Determine if more than 1 of the words in each of the low and high quadwords
5073 // of the result come from the same quadword of one of the two inputs. Undef
5074 // mask values count as coming from any quadword, for better codegen.
5075 SmallVector<unsigned, 4> LoQuad(4);
5076 SmallVector<unsigned, 4> HiQuad(4);
5077 BitVector InputQuads(4);
5078 for (unsigned i = 0; i < 8; ++i) {
5079 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005080 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005081 MaskVals.push_back(EltIdx);
5082 if (EltIdx < 0) {
5083 ++Quad[0];
5084 ++Quad[1];
5085 ++Quad[2];
5086 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005087 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005088 }
5089 ++Quad[EltIdx / 4];
5090 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005091 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005092
Nate Begemanb9a47b82009-02-23 08:49:38 +00005093 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005094 unsigned MaxQuad = 1;
5095 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005096 if (LoQuad[i] > MaxQuad) {
5097 BestLoQuad = i;
5098 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005099 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005100 }
5101
Nate Begemanb9a47b82009-02-23 08:49:38 +00005102 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005103 MaxQuad = 1;
5104 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005105 if (HiQuad[i] > MaxQuad) {
5106 BestHiQuad = i;
5107 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005108 }
5109 }
5110
Nate Begemanb9a47b82009-02-23 08:49:38 +00005111 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005112 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005113 // single pshufb instruction is necessary. If There are more than 2 input
5114 // quads, disable the next transformation since it does not help SSSE3.
5115 bool V1Used = InputQuads[0] || InputQuads[1];
5116 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005117 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005118 if (InputQuads.count() == 2 && V1Used && V2Used) {
5119 BestLoQuad = InputQuads.find_first();
5120 BestHiQuad = InputQuads.find_next(BestLoQuad);
5121 }
5122 if (InputQuads.count() > 2) {
5123 BestLoQuad = -1;
5124 BestHiQuad = -1;
5125 }
5126 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005127
Nate Begemanb9a47b82009-02-23 08:49:38 +00005128 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5129 // the shuffle mask. If a quad is scored as -1, that means that it contains
5130 // words from all 4 input quadwords.
5131 SDValue NewV;
5132 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005133 SmallVector<int, 8> MaskV;
5134 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5135 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005136 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005137 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5138 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5139 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005140
Nate Begemanb9a47b82009-02-23 08:49:38 +00005141 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5142 // source words for the shuffle, to aid later transformations.
5143 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005144 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005145 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005146 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005147 if (idx != (int)i)
5148 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005149 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005150 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005151 AllWordsInNewV = false;
5152 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005153 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005154
Nate Begemanb9a47b82009-02-23 08:49:38 +00005155 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5156 if (AllWordsInNewV) {
5157 for (int i = 0; i != 8; ++i) {
5158 int idx = MaskVals[i];
5159 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005160 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005161 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005162 if ((idx != i) && idx < 4)
5163 pshufhw = false;
5164 if ((idx != i) && idx > 3)
5165 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005166 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005167 V1 = NewV;
5168 V2Used = false;
5169 BestLoQuad = 0;
5170 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005171 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005172
Nate Begemanb9a47b82009-02-23 08:49:38 +00005173 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5174 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005175 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005176 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5177 unsigned TargetMask = 0;
5178 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005180 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5181 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5182 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005183 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005184 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005185 }
Eric Christopherfd179292009-08-27 18:07:15 +00005186
Nate Begemanb9a47b82009-02-23 08:49:38 +00005187 // If we have SSSE3, and all words of the result are from 1 input vector,
5188 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5189 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005190 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005191 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Nate Begemanb9a47b82009-02-23 08:49:38 +00005193 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005194 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005195 // mask, and elements that come from V1 in the V2 mask, so that the two
5196 // results can be OR'd together.
5197 bool TwoInputs = V1Used && V2Used;
5198 for (unsigned i = 0; i != 8; ++i) {
5199 int EltIdx = MaskVals[i] * 2;
5200 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5202 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005203 continue;
5204 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005205 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5206 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005207 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005208 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005209 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005210 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005212 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005213 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005214
Nate Begemanb9a47b82009-02-23 08:49:38 +00005215 // Calculate the shuffle mask for the second input, shuffle it, and
5216 // OR it with the first shuffled input.
5217 pshufbMask.clear();
5218 for (unsigned i = 0; i != 8; ++i) {
5219 int EltIdx = MaskVals[i] * 2;
5220 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5222 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005223 continue;
5224 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5226 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005227 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005228 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005229 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005230 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 MVT::v16i8, &pshufbMask[0], 16));
5232 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005233 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005234 }
5235
5236 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5237 // and update MaskVals with new element order.
5238 BitVector InOrder(8);
5239 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005240 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005241 for (int i = 0; i != 4; ++i) {
5242 int idx = MaskVals[i];
5243 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005244 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005245 InOrder.set(i);
5246 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005247 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005248 InOrder.set(i);
5249 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005250 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005251 }
5252 }
5253 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005254 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005256 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005257
5258 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5259 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5260 NewV.getOperand(0),
5261 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5262 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005263 }
Eric Christopherfd179292009-08-27 18:07:15 +00005264
Nate Begemanb9a47b82009-02-23 08:49:38 +00005265 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5266 // and update MaskVals with the new element order.
5267 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005268 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005269 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005270 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005271 for (unsigned i = 4; i != 8; ++i) {
5272 int idx = MaskVals[i];
5273 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005274 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005275 InOrder.set(i);
5276 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005278 InOrder.set(i);
5279 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005281 }
5282 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005284 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005285
5286 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5287 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5288 NewV.getOperand(0),
5289 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5290 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005291 }
Eric Christopherfd179292009-08-27 18:07:15 +00005292
Nate Begemanb9a47b82009-02-23 08:49:38 +00005293 // In case BestHi & BestLo were both -1, which means each quadword has a word
5294 // from each of the four input quadwords, calculate the InOrder bitvector now
5295 // before falling through to the insert/extract cleanup.
5296 if (BestLoQuad == -1 && BestHiQuad == -1) {
5297 NewV = V1;
5298 for (int i = 0; i != 8; ++i)
5299 if (MaskVals[i] < 0 || MaskVals[i] == i)
5300 InOrder.set(i);
5301 }
Eric Christopherfd179292009-08-27 18:07:15 +00005302
Nate Begemanb9a47b82009-02-23 08:49:38 +00005303 // The other elements are put in the right place using pextrw and pinsrw.
5304 for (unsigned i = 0; i != 8; ++i) {
5305 if (InOrder[i])
5306 continue;
5307 int EltIdx = MaskVals[i];
5308 if (EltIdx < 0)
5309 continue;
5310 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005312 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005313 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005314 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005316 DAG.getIntPtrConstant(i));
5317 }
5318 return NewV;
5319}
5320
5321// v16i8 shuffles - Prefer shuffles in the following order:
5322// 1. [ssse3] 1 x pshufb
5323// 2. [ssse3] 2 x pshufb + 1 x por
5324// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5325static
Nate Begeman9008ca62009-04-27 18:41:29 +00005326SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005327 SelectionDAG &DAG,
5328 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005329 SDValue V1 = SVOp->getOperand(0);
5330 SDValue V2 = SVOp->getOperand(1);
5331 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005332 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005333 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005334
Nate Begemanb9a47b82009-02-23 08:49:38 +00005335 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005336 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005337 // present, fall back to case 3.
5338 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5339 bool V1Only = true;
5340 bool V2Only = true;
5341 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005342 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005343 if (EltIdx < 0)
5344 continue;
5345 if (EltIdx < 16)
5346 V2Only = false;
5347 else
5348 V1Only = false;
5349 }
Eric Christopherfd179292009-08-27 18:07:15 +00005350
Nate Begemanb9a47b82009-02-23 08:49:38 +00005351 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5352 if (TLI.getSubtarget()->hasSSSE3()) {
5353 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005354
Nate Begemanb9a47b82009-02-23 08:49:38 +00005355 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005356 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005357 //
5358 // Otherwise, we have elements from both input vectors, and must zero out
5359 // elements that come from V2 in the first mask, and V1 in the second mask
5360 // so that we can OR them together.
5361 bool TwoInputs = !(V1Only || V2Only);
5362 for (unsigned i = 0; i != 16; ++i) {
5363 int EltIdx = MaskVals[i];
5364 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005366 continue;
5367 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005369 }
5370 // If all the elements are from V2, assign it to V1 and return after
5371 // building the first pshufb.
5372 if (V2Only)
5373 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005375 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005377 if (!TwoInputs)
5378 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005379
Nate Begemanb9a47b82009-02-23 08:49:38 +00005380 // Calculate the shuffle mask for the second input, shuffle it, and
5381 // OR it with the first shuffled input.
5382 pshufbMask.clear();
5383 for (unsigned i = 0; i != 16; ++i) {
5384 int EltIdx = MaskVals[i];
5385 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005387 continue;
5388 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005390 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005392 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 MVT::v16i8, &pshufbMask[0], 16));
5394 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005395 }
Eric Christopherfd179292009-08-27 18:07:15 +00005396
Nate Begemanb9a47b82009-02-23 08:49:38 +00005397 // No SSSE3 - Calculate in place words and then fix all out of place words
5398 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5399 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005400 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5401 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005402 SDValue NewV = V2Only ? V2 : V1;
5403 for (int i = 0; i != 8; ++i) {
5404 int Elt0 = MaskVals[i*2];
5405 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005406
Nate Begemanb9a47b82009-02-23 08:49:38 +00005407 // This word of the result is all undef, skip it.
5408 if (Elt0 < 0 && Elt1 < 0)
5409 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005410
Nate Begemanb9a47b82009-02-23 08:49:38 +00005411 // This word of the result is already in the correct place, skip it.
5412 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5413 continue;
5414 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5415 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005416
Nate Begemanb9a47b82009-02-23 08:49:38 +00005417 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5418 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5419 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005420
5421 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5422 // using a single extract together, load it and store it.
5423 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005425 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005427 DAG.getIntPtrConstant(i));
5428 continue;
5429 }
5430
Nate Begemanb9a47b82009-02-23 08:49:38 +00005431 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005432 // source byte is not also odd, shift the extracted word left 8 bits
5433 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005434 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005436 DAG.getIntPtrConstant(Elt1 / 2));
5437 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005439 DAG.getConstant(8,
5440 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005441 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5443 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 }
5445 // If Elt0 is defined, extract it from the appropriate source. If the
5446 // source byte is not also even, shift the extracted word right 8 bits. If
5447 // Elt1 was also defined, OR the extracted values together before
5448 // inserting them in the result.
5449 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005451 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5452 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005454 DAG.getConstant(8,
5455 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005456 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5458 DAG.getConstant(0x00FF, MVT::i16));
5459 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005460 : InsElt0;
5461 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005463 DAG.getIntPtrConstant(i));
5464 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005465 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005466}
5467
Evan Cheng7a831ce2007-12-15 03:00:47 +00005468/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005469/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005470/// done when every pair / quad of shuffle mask elements point to elements in
5471/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005472/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005473static
Nate Begeman9008ca62009-04-27 18:41:29 +00005474SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005475 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005476 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005477 SDValue V1 = SVOp->getOperand(0);
5478 SDValue V2 = SVOp->getOperand(1);
5479 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005480 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005481 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005483 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 case MVT::v4f32: NewVT = MVT::v2f64; break;
5485 case MVT::v4i32: NewVT = MVT::v2i64; break;
5486 case MVT::v8i16: NewVT = MVT::v4i32; break;
5487 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005488 }
5489
Nate Begeman9008ca62009-04-27 18:41:29 +00005490 int Scale = NumElems / NewWidth;
5491 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005492 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005493 int StartIdx = -1;
5494 for (int j = 0; j < Scale; ++j) {
5495 int EltIdx = SVOp->getMaskElt(i+j);
5496 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005497 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005498 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005499 StartIdx = EltIdx - (EltIdx % Scale);
5500 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005501 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005502 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005503 if (StartIdx == -1)
5504 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005505 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005506 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005507 }
5508
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005509 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5510 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005511 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005512}
5513
Evan Chengd880b972008-05-09 21:53:03 +00005514/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005515///
Owen Andersone50ed302009-08-10 22:56:29 +00005516static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005517 SDValue SrcOp, SelectionDAG &DAG,
5518 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005520 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005521 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005522 LD = dyn_cast<LoadSDNode>(SrcOp);
5523 if (!LD) {
5524 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5525 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005526 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005527 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005528 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005529 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005530 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005531 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005533 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005534 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5535 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5536 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005537 SrcOp.getOperand(0)
5538 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005539 }
5540 }
5541 }
5542
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005543 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005544 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005545 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005546 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005547}
5548
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005549/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5550/// which could not be matched by any known target speficic shuffle
5551static SDValue
5552LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5553 return SDValue();
5554}
5555
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005556/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5557/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005558static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005559LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005560 SDValue V1 = SVOp->getOperand(0);
5561 SDValue V2 = SVOp->getOperand(1);
5562 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005563 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005564
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005565 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5566
Evan Chengace3c172008-07-22 21:13:36 +00005567 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005568 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005569 SmallVector<int, 8> Mask1(4U, -1);
5570 SmallVector<int, 8> PermMask;
5571 SVOp->getMask(PermMask);
5572
Evan Chengace3c172008-07-22 21:13:36 +00005573 unsigned NumHi = 0;
5574 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005575 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005576 int Idx = PermMask[i];
5577 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005578 Locs[i] = std::make_pair(-1, -1);
5579 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005580 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5581 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005582 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005583 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005584 NumLo++;
5585 } else {
5586 Locs[i] = std::make_pair(1, NumHi);
5587 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005588 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005589 NumHi++;
5590 }
5591 }
5592 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005593
Evan Chengace3c172008-07-22 21:13:36 +00005594 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005595 // If no more than two elements come from either vector. This can be
5596 // implemented with two shuffles. First shuffle gather the elements.
5597 // The second shuffle, which takes the first shuffle as both of its
5598 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005599 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005600
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005602
Evan Chengace3c172008-07-22 21:13:36 +00005603 for (unsigned i = 0; i != 4; ++i) {
5604 if (Locs[i].first == -1)
5605 continue;
5606 else {
5607 unsigned Idx = (i < 2) ? 0 : 4;
5608 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005609 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005610 }
5611 }
5612
Nate Begeman9008ca62009-04-27 18:41:29 +00005613 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005614 } else if (NumLo == 3 || NumHi == 3) {
5615 // Otherwise, we must have three elements from one vector, call it X, and
5616 // one element from the other, call it Y. First, use a shufps to build an
5617 // intermediate vector with the one element from Y and the element from X
5618 // that will be in the same half in the final destination (the indexes don't
5619 // matter). Then, use a shufps to build the final vector, taking the half
5620 // containing the element from Y from the intermediate, and the other half
5621 // from X.
5622 if (NumHi == 3) {
5623 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005624 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005625 std::swap(V1, V2);
5626 }
5627
5628 // Find the element from V2.
5629 unsigned HiIndex;
5630 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005631 int Val = PermMask[HiIndex];
5632 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005633 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005634 if (Val >= 4)
5635 break;
5636 }
5637
Nate Begeman9008ca62009-04-27 18:41:29 +00005638 Mask1[0] = PermMask[HiIndex];
5639 Mask1[1] = -1;
5640 Mask1[2] = PermMask[HiIndex^1];
5641 Mask1[3] = -1;
5642 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005643
5644 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005645 Mask1[0] = PermMask[0];
5646 Mask1[1] = PermMask[1];
5647 Mask1[2] = HiIndex & 1 ? 6 : 4;
5648 Mask1[3] = HiIndex & 1 ? 4 : 6;
5649 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005650 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005651 Mask1[0] = HiIndex & 1 ? 2 : 0;
5652 Mask1[1] = HiIndex & 1 ? 0 : 2;
5653 Mask1[2] = PermMask[2];
5654 Mask1[3] = PermMask[3];
5655 if (Mask1[2] >= 0)
5656 Mask1[2] += 4;
5657 if (Mask1[3] >= 0)
5658 Mask1[3] += 4;
5659 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005660 }
Evan Chengace3c172008-07-22 21:13:36 +00005661 }
5662
5663 // Break it into (shuffle shuffle_hi, shuffle_lo).
5664 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005665 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005666 SmallVector<int,8> LoMask(4U, -1);
5667 SmallVector<int,8> HiMask(4U, -1);
5668
5669 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005670 unsigned MaskIdx = 0;
5671 unsigned LoIdx = 0;
5672 unsigned HiIdx = 2;
5673 for (unsigned i = 0; i != 4; ++i) {
5674 if (i == 2) {
5675 MaskPtr = &HiMask;
5676 MaskIdx = 1;
5677 LoIdx = 0;
5678 HiIdx = 2;
5679 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 int Idx = PermMask[i];
5681 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005682 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005684 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005685 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005686 LoIdx++;
5687 } else {
5688 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005689 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005690 HiIdx++;
5691 }
5692 }
5693
Nate Begeman9008ca62009-04-27 18:41:29 +00005694 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5695 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5696 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005697 for (unsigned i = 0; i != 4; ++i) {
5698 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005699 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005700 } else {
5701 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005702 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005703 }
5704 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005705 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005706}
5707
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005708static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005709 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005710 V = V.getOperand(0);
5711 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5712 V = V.getOperand(0);
5713 if (MayFoldLoad(V))
5714 return true;
5715 return false;
5716}
5717
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005718// FIXME: the version above should always be used. Since there's
5719// a bug where several vector shuffles can't be folded because the
5720// DAG is not updated during lowering and a node claims to have two
5721// uses while it only has one, use this version, and let isel match
5722// another instruction if the load really happens to have more than
5723// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005724// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005725static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005726 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005727 V = V.getOperand(0);
5728 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5729 V = V.getOperand(0);
5730 if (ISD::isNormalLoad(V.getNode()))
5731 return true;
5732 return false;
5733}
5734
5735/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5736/// a vector extract, and if both can be later optimized into a single load.
5737/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5738/// here because otherwise a target specific shuffle node is going to be
5739/// emitted for this shuffle, and the optimization not done.
5740/// FIXME: This is probably not the best approach, but fix the problem
5741/// until the right path is decided.
5742static
5743bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5744 const TargetLowering &TLI) {
5745 EVT VT = V.getValueType();
5746 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5747
5748 // Be sure that the vector shuffle is present in a pattern like this:
5749 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5750 if (!V.hasOneUse())
5751 return false;
5752
5753 SDNode *N = *V.getNode()->use_begin();
5754 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5755 return false;
5756
5757 SDValue EltNo = N->getOperand(1);
5758 if (!isa<ConstantSDNode>(EltNo))
5759 return false;
5760
5761 // If the bit convert changed the number of elements, it is unsafe
5762 // to examine the mask.
5763 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005764 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005765 EVT SrcVT = V.getOperand(0).getValueType();
5766 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5767 return false;
5768 V = V.getOperand(0);
5769 HasShuffleIntoBitcast = true;
5770 }
5771
5772 // Select the input vector, guarding against out of range extract vector.
5773 unsigned NumElems = VT.getVectorNumElements();
5774 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5775 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5776 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5777
5778 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005779 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005780 V = V.getOperand(0);
5781
5782 if (ISD::isNormalLoad(V.getNode())) {
5783 // Is the original load suitable?
5784 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5785
5786 // FIXME: avoid the multi-use bug that is preventing lots of
5787 // of foldings to be detected, this is still wrong of course, but
5788 // give the temporary desired behavior, and if it happens that
5789 // the load has real more uses, during isel it will not fold, and
5790 // will generate poor code.
5791 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5792 return false;
5793
5794 if (!HasShuffleIntoBitcast)
5795 return true;
5796
5797 // If there's a bitcast before the shuffle, check if the load type and
5798 // alignment is valid.
5799 unsigned Align = LN0->getAlignment();
5800 unsigned NewAlign =
5801 TLI.getTargetData()->getABITypeAlignment(
5802 VT.getTypeForEVT(*DAG.getContext()));
5803
5804 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5805 return false;
5806 }
5807
5808 return true;
5809}
5810
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005811static
Evan Cheng835580f2010-10-07 20:50:20 +00005812SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5813 EVT VT = Op.getValueType();
5814
5815 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005816 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5817 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005818 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5819 V1, DAG));
5820}
5821
5822static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005823SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5824 bool HasSSE2) {
5825 SDValue V1 = Op.getOperand(0);
5826 SDValue V2 = Op.getOperand(1);
5827 EVT VT = Op.getValueType();
5828
5829 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5830
5831 if (HasSSE2 && VT == MVT::v2f64)
5832 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5833
5834 // v4f32 or v4i32
5835 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5836}
5837
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005838static
5839SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5840 SDValue V1 = Op.getOperand(0);
5841 SDValue V2 = Op.getOperand(1);
5842 EVT VT = Op.getValueType();
5843
5844 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5845 "unsupported shuffle type");
5846
5847 if (V2.getOpcode() == ISD::UNDEF)
5848 V2 = V1;
5849
5850 // v4i32 or v4f32
5851 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5852}
5853
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005854static
5855SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5856 SDValue V1 = Op.getOperand(0);
5857 SDValue V2 = Op.getOperand(1);
5858 EVT VT = Op.getValueType();
5859 unsigned NumElems = VT.getVectorNumElements();
5860
5861 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5862 // operand of these instructions is only memory, so check if there's a
5863 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5864 // same masks.
5865 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005866
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005867 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005868 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005869 CanFoldLoad = true;
5870
5871 // When V1 is a load, it can be folded later into a store in isel, example:
5872 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5873 // turns into:
5874 // (MOVLPSmr addr:$src1, VR128:$src2)
5875 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005876 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005877 CanFoldLoad = true;
5878
Eric Christopher893a8822011-02-20 05:04:42 +00005879 // Both of them can't be memory operations though.
5880 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5881 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005882
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005883 if (CanFoldLoad) {
5884 if (HasSSE2 && NumElems == 2)
5885 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5886
5887 if (NumElems == 4)
5888 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5889 }
5890
5891 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5892 // movl and movlp will both match v2i64, but v2i64 is never matched by
5893 // movl earlier because we make it strict to avoid messing with the movlp load
5894 // folding logic (see the code above getMOVLP call). Match it here then,
5895 // this is horrible, but will stay like this until we move all shuffle
5896 // matching to x86 specific nodes. Note that for the 1st condition all
5897 // types are matched with movsd.
5898 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5899 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5900 else if (HasSSE2)
5901 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5902
5903
5904 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5905
5906 // Invert the operand order and use SHUFPS to match it.
5907 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5908 X86::getShuffleSHUFImmediate(SVOp), DAG);
5909}
5910
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005911static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005912 switch(VT.getSimpleVT().SimpleTy) {
5913 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5914 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005915 case MVT::v4f32: return X86ISD::UNPCKLPS;
5916 case MVT::v2f64: return X86ISD::UNPCKLPD;
David Greenec4db4e52011-02-28 19:06:56 +00005917 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
5918 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005919 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5920 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5921 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005922 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005923 }
5924 return 0;
5925}
5926
5927static inline unsigned getUNPCKHOpcode(EVT VT) {
5928 switch(VT.getSimpleVT().SimpleTy) {
5929 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5930 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5931 case MVT::v4f32: return X86ISD::UNPCKHPS;
5932 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00005933 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
5934 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005935 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5936 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5937 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005938 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005939 }
5940 return 0;
5941}
5942
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00005943static inline unsigned getVPERMILOpcode(EVT VT) {
5944 switch(VT.getSimpleVT().SimpleTy) {
5945 case MVT::v4i32:
5946 case MVT::v4f32: return X86ISD::VPERMILPS;
5947 case MVT::v2i64:
5948 case MVT::v2f64: return X86ISD::VPERMILPD;
5949 case MVT::v8i32:
5950 case MVT::v8f32: return X86ISD::VPERMILPSY;
5951 case MVT::v4i64:
5952 case MVT::v4f64: return X86ISD::VPERMILPDY;
5953 default:
5954 llvm_unreachable("Unknown type for vpermil");
5955 }
5956 return 0;
5957}
5958
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005959static
5960SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005961 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005962 const X86Subtarget *Subtarget) {
5963 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5964 EVT VT = Op.getValueType();
5965 DebugLoc dl = Op.getDebugLoc();
5966 SDValue V1 = Op.getOperand(0);
5967 SDValue V2 = Op.getOperand(1);
5968
5969 if (isZeroShuffle(SVOp))
5970 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5971
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005972 // Handle splat operations
5973 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005974 unsigned NumElem = VT.getVectorNumElements();
5975 // Special case, this is the only place now where it's allowed to return
5976 // a vector_shuffle operation without using a target specific node, because
5977 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
5978 // this be moved to DAGCombine instead?
5979 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005980 return Op;
5981
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00005982 // Since there's no native support for scalar_to_vector for 256-bit AVX, a
5983 // 128-bit scalar_to_vector + INSERT_SUBVECTOR is generated. Recognize this
5984 // idiom and do the shuffle before the insertion, this yields less
5985 // instructions in the end.
5986 if (VT.is256BitVector() &&
5987 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
5988 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
5989 V1.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR)
5990 return PromoteVectorToScalarSplat(SVOp, DAG);
5991
5992 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005993 if ((VT.is128BitVector() && NumElem <= 4) ||
5994 (VT.is256BitVector() && NumElem <= 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005995 return SDValue();
5996
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005997 // All i16 and i8 vector types can't be used directly by a generic shuffle
5998 // instruction because the target has no such instruction. Generate shuffles
5999 // which repeat i16 and i8 several times until they fit in i32, and then can
6000 // be manipulated by target suported shuffles. After the insertion of the
6001 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006002 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006003 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006004
6005 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6006 // do it!
6007 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6008 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6009 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006010 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006011 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6012 // FIXME: Figure out a cleaner way to do this.
6013 // Try to make use of movq to zero out the top part.
6014 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6015 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6016 if (NewOp.getNode()) {
6017 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6018 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6019 DAG, Subtarget, dl);
6020 }
6021 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6022 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6023 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6024 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6025 DAG, Subtarget, dl);
6026 }
6027 }
6028 return SDValue();
6029}
6030
Dan Gohman475871a2008-07-27 21:46:04 +00006031SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006032X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006033 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006034 SDValue V1 = Op.getOperand(0);
6035 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006036 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006037 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006038 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006039 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006040 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6041 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006042 bool V1IsSplat = false;
6043 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006044 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006045 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006046 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006047 MachineFunction &MF = DAG.getMachineFunction();
6048 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006049
Dale Johannesen0488fb62010-09-30 23:57:10 +00006050 // Shuffle operations on MMX not supported.
6051 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006052 return Op;
6053
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006054 // Vector shuffle lowering takes 3 steps:
6055 //
6056 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6057 // narrowing and commutation of operands should be handled.
6058 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6059 // shuffle nodes.
6060 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6061 // so the shuffle can be broken into other shuffles and the legalizer can
6062 // try the lowering again.
6063 //
6064 // The general ideia is that no vector_shuffle operation should be left to
6065 // be matched during isel, all of them must be converted to a target specific
6066 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006067
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006068 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6069 // narrowing and commutation of operands should be handled. The actual code
6070 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006071 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006072 if (NewOp.getNode())
6073 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006074
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006075 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6076 // unpckh_undef). Only use pshufd if speed is more important than size.
6077 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006078 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006079 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006080 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006081
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006082 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006083 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006084 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006085
Dale Johannesen0488fb62010-09-30 23:57:10 +00006086 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006087 return getMOVHighToLow(Op, dl, DAG);
6088
6089 // Use to match splats
6090 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6091 (VT == MVT::v2f64 || VT == MVT::v2i64))
6092 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6093
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006094 if (X86::isPSHUFDMask(SVOp)) {
6095 // The actual implementation will match the mask in the if above and then
6096 // during isel it can match several different instructions, not only pshufd
6097 // as its name says, sad but true, emulate the behavior for now...
6098 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6099 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6100
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006101 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6102
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006103 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006104 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6105
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006106 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006107 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6108 TargetMask, DAG);
6109
6110 if (VT == MVT::v4f32)
6111 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6112 TargetMask, DAG);
6113 }
Eric Christopherfd179292009-08-27 18:07:15 +00006114
Evan Chengf26ffe92008-05-29 08:22:04 +00006115 // Check if this can be converted into a logical shift.
6116 bool isLeft = false;
6117 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006118 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006120 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006121 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006122 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006123 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006124 EVT EltVT = VT.getVectorElementType();
6125 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006126 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006127 }
Eric Christopherfd179292009-08-27 18:07:15 +00006128
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006130 if (V1IsUndef)
6131 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006132 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006133 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006134 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006135 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006136 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6137
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006138 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006139 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6140 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006141 }
Eric Christopherfd179292009-08-27 18:07:15 +00006142
Nate Begeman9008ca62009-04-27 18:41:29 +00006143 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006144 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6145 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006146
Dale Johannesen0488fb62010-09-30 23:57:10 +00006147 if (X86::isMOVHLPSMask(SVOp))
6148 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006149
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006150 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006151 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006152
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006153 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006154 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006155
Dale Johannesen0488fb62010-09-30 23:57:10 +00006156 if (X86::isMOVLPMask(SVOp))
6157 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006158
Nate Begeman9008ca62009-04-27 18:41:29 +00006159 if (ShouldXformToMOVHLPS(SVOp) ||
6160 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6161 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162
Evan Chengf26ffe92008-05-29 08:22:04 +00006163 if (isShift) {
6164 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006165 EVT EltVT = VT.getVectorElementType();
6166 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006167 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006168 }
Eric Christopherfd179292009-08-27 18:07:15 +00006169
Evan Cheng9eca5e82006-10-25 21:49:50 +00006170 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006171 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6172 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006173 V1IsSplat = isSplatVector(V1.getNode());
6174 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006175
Chris Lattner8a594482007-11-25 00:24:49 +00006176 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006177 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006178 Op = CommuteVectorShuffle(SVOp, DAG);
6179 SVOp = cast<ShuffleVectorSDNode>(Op);
6180 V1 = SVOp->getOperand(0);
6181 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006182 std::swap(V1IsSplat, V2IsSplat);
6183 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006184 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006185 }
6186
Nate Begeman9008ca62009-04-27 18:41:29 +00006187 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6188 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006189 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 return V1;
6191 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6192 // the instruction selector will not match, so get a canonical MOVL with
6193 // swapped operands to undo the commute.
6194 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006195 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006196
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006197 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006198 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006199
6200 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006201 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006202
Evan Cheng9bbbb982006-10-25 20:48:19 +00006203 if (V2IsSplat) {
6204 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006205 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006206 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006207 SDValue NewMask = NormalizeMask(SVOp, DAG);
6208 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6209 if (NSVOp != SVOp) {
6210 if (X86::isUNPCKLMask(NSVOp, true)) {
6211 return NewMask;
6212 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6213 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006214 }
6215 }
6216 }
6217
Evan Cheng9eca5e82006-10-25 21:49:50 +00006218 if (Commuted) {
6219 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006220 // FIXME: this seems wrong.
6221 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6222 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006223
6224 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006225 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006226
6227 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006228 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006229 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006230
Nate Begeman9008ca62009-04-27 18:41:29 +00006231 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006232 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006233 return CommuteVectorShuffle(SVOp, DAG);
6234
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006235 // The checks below are all present in isShuffleMaskLegal, but they are
6236 // inlined here right now to enable us to directly emit target specific
6237 // nodes, and remove one by one until they don't return Op anymore.
6238 SmallVector<int, 16> M;
6239 SVOp->getMask(M);
6240
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006241 if (isPALIGNRMask(M, VT, HasSSSE3))
6242 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6243 X86::getShufflePALIGNRImmediate(SVOp),
6244 DAG);
6245
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006246 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6247 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006248 if (VT == MVT::v2f64)
6249 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006250 if (VT == MVT::v2i64)
6251 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6252 }
6253
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006254 if (isPSHUFHWMask(M, VT))
6255 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6256 X86::getShufflePSHUFHWImmediate(SVOp),
6257 DAG);
6258
6259 if (isPSHUFLWMask(M, VT))
6260 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6261 X86::getShufflePSHUFLWImmediate(SVOp),
6262 DAG);
6263
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006264 if (isSHUFPMask(M, VT)) {
6265 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6266 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6267 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6268 TargetMask, DAG);
6269 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6270 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6271 TargetMask, DAG);
6272 }
6273
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006274 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006275 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006276 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006277 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006278
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006279 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006280 // Generate target specific nodes for 128 or 256-bit shuffles only
6281 // supported in the AVX instruction set.
6282 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006283
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006284 // Handle VPERMILPS* permutations
6285 if (isVPERMILPSMask(M, VT, Subtarget))
6286 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6287 getShuffleVPERMILPSImmediate(SVOp), DAG);
6288
6289 // Handle VPERMILPD* permutations
6290 if (isVPERMILPDMask(M, VT, Subtarget))
6291 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6292 getShuffleVPERMILPDImmediate(SVOp), DAG);
6293
6294 //===--------------------------------------------------------------------===//
6295 // Since no target specific shuffle was selected for this generic one,
6296 // lower it into other known shuffles. FIXME: this isn't true yet, but
6297 // this is the plan.
6298 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006299
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006300 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6301 if (VT == MVT::v8i16) {
6302 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6303 if (NewOp.getNode())
6304 return NewOp;
6305 }
6306
6307 if (VT == MVT::v16i8) {
6308 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6309 if (NewOp.getNode())
6310 return NewOp;
6311 }
6312
6313 // Handle all 128-bit wide vectors with 4 elements, and match them with
6314 // several different shuffle types.
6315 if (NumElems == 4 && VT.getSizeInBits() == 128)
6316 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6317
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006318 // Handle general 256-bit shuffles
6319 if (VT.is256BitVector())
6320 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6321
Dan Gohman475871a2008-07-27 21:46:04 +00006322 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006323}
6324
Dan Gohman475871a2008-07-27 21:46:04 +00006325SDValue
6326X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006327 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006328 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006329 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006330
6331 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6332 return SDValue();
6333
Duncan Sands83ec4b62008-06-06 12:08:01 +00006334 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006335 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006336 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006337 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006338 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006339 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006340 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006341 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6342 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6343 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6345 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006346 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006347 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006348 Op.getOperand(0)),
6349 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006350 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006351 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006352 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006353 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006354 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006355 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006356 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6357 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006358 // result has a single use which is a store or a bitcast to i32. And in
6359 // the case of a store, it's not worth it if the index is a constant 0,
6360 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006361 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006362 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006363 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006364 if ((User->getOpcode() != ISD::STORE ||
6365 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6366 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006367 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006368 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006369 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006370 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006371 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006372 Op.getOperand(0)),
6373 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006374 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006375 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006376 // ExtractPS works with constant index.
6377 if (isa<ConstantSDNode>(Op.getOperand(1)))
6378 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006379 }
Dan Gohman475871a2008-07-27 21:46:04 +00006380 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006381}
6382
6383
Dan Gohman475871a2008-07-27 21:46:04 +00006384SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006385X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6386 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006387 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006388 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006389
David Greene74a579d2011-02-10 16:57:36 +00006390 SDValue Vec = Op.getOperand(0);
6391 EVT VecVT = Vec.getValueType();
6392
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006393 // If this is a 256-bit vector result, first extract the 128-bit vector and
6394 // then extract the element from the 128-bit vector.
6395 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006396 DebugLoc dl = Op.getNode()->getDebugLoc();
6397 unsigned NumElems = VecVT.getVectorNumElements();
6398 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006399 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6400
6401 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006402 bool Upper = IdxVal >= NumElems/2;
6403 Vec = Extract128BitVector(Vec,
6404 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006405
David Greene74a579d2011-02-10 16:57:36 +00006406 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006407 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006408 }
6409
6410 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6411
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006412 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006413 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006414 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006415 return Res;
6416 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006417
Owen Andersone50ed302009-08-10 22:56:29 +00006418 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006419 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006420 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006421 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006422 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006423 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006424 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006425 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6426 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006427 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006428 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006429 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006430 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006431 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006432 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006433 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006434 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006435 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006436 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006437 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006438 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006439 if (Idx == 0)
6440 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006441
Evan Cheng0db9fe62006-04-25 20:13:52 +00006442 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006443 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006444 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006445 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006446 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006447 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006448 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006449 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006450 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6451 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6452 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006453 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006454 if (Idx == 0)
6455 return Op;
6456
6457 // UNPCKHPD the element to the lowest double word, then movsd.
6458 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6459 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006460 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006461 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006462 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006463 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006464 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006465 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006466 }
6467
Dan Gohman475871a2008-07-27 21:46:04 +00006468 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006469}
6470
Dan Gohman475871a2008-07-27 21:46:04 +00006471SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006472X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6473 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006474 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006475 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006476 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006477
Dan Gohman475871a2008-07-27 21:46:04 +00006478 SDValue N0 = Op.getOperand(0);
6479 SDValue N1 = Op.getOperand(1);
6480 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006481
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006482 if (VT.getSizeInBits() == 256)
6483 return SDValue();
6484
Dan Gohman8a55ce42009-09-23 21:02:20 +00006485 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006486 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006487 unsigned Opc;
6488 if (VT == MVT::v8i16)
6489 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006490 else if (VT == MVT::v16i8)
6491 Opc = X86ISD::PINSRB;
6492 else
6493 Opc = X86ISD::PINSRB;
6494
Nate Begeman14d12ca2008-02-11 04:19:36 +00006495 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6496 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006497 if (N1.getValueType() != MVT::i32)
6498 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6499 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006500 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006501 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006502 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006503 // Bits [7:6] of the constant are the source select. This will always be
6504 // zero here. The DAG Combiner may combine an extract_elt index into these
6505 // bits. For example (insert (extract, 3), 2) could be matched by putting
6506 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006507 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006508 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006509 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006510 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006511 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006512 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006513 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006514 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006515 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006516 // PINSR* works with constant index.
6517 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006518 }
Dan Gohman475871a2008-07-27 21:46:04 +00006519 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006520}
6521
Dan Gohman475871a2008-07-27 21:46:04 +00006522SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006523X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006524 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006525 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006526
David Greene6b381262011-02-09 15:32:06 +00006527 DebugLoc dl = Op.getDebugLoc();
6528 SDValue N0 = Op.getOperand(0);
6529 SDValue N1 = Op.getOperand(1);
6530 SDValue N2 = Op.getOperand(2);
6531
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006532 // If this is a 256-bit vector result, first extract the 128-bit vector,
6533 // insert the element into the extracted half and then place it back.
6534 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006535 if (!isa<ConstantSDNode>(N2))
6536 return SDValue();
6537
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006538 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006539 unsigned NumElems = VT.getVectorNumElements();
6540 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006541 bool Upper = IdxVal >= NumElems/2;
6542 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6543 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006544
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006545 // Insert the element into the desired half.
6546 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6547 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006548
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006549 // Insert the changed part back to the 256-bit vector
6550 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006551 }
6552
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006553 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006554 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6555
Dan Gohman8a55ce42009-09-23 21:02:20 +00006556 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006557 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006558
Dan Gohman8a55ce42009-09-23 21:02:20 +00006559 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006560 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6561 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006562 if (N1.getValueType() != MVT::i32)
6563 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6564 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006565 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006566 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006567 }
Dan Gohman475871a2008-07-27 21:46:04 +00006568 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006569}
6570
Dan Gohman475871a2008-07-27 21:46:04 +00006571SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006572X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006573 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006574 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006575 EVT OpVT = Op.getValueType();
6576
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006577 // If this is a 256-bit vector result, first insert into a 128-bit
6578 // vector and then insert into the 256-bit vector.
6579 if (OpVT.getSizeInBits() > 128) {
6580 // Insert into a 128-bit vector.
6581 EVT VT128 = EVT::getVectorVT(*Context,
6582 OpVT.getVectorElementType(),
6583 OpVT.getVectorNumElements() / 2);
6584
6585 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6586
6587 // Insert the 128-bit vector.
6588 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6589 DAG.getConstant(0, MVT::i32),
6590 DAG, dl);
6591 }
6592
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006593 if (Op.getValueType() == MVT::v1i64 &&
6594 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006596
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006598 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6599 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006600 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006601 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006602}
6603
David Greene91585092011-01-26 15:38:49 +00006604// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6605// a simple subregister reference or explicit instructions to grab
6606// upper bits of a vector.
6607SDValue
6608X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6609 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006610 DebugLoc dl = Op.getNode()->getDebugLoc();
6611 SDValue Vec = Op.getNode()->getOperand(0);
6612 SDValue Idx = Op.getNode()->getOperand(1);
6613
6614 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6615 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6616 return Extract128BitVector(Vec, Idx, DAG, dl);
6617 }
David Greene91585092011-01-26 15:38:49 +00006618 }
6619 return SDValue();
6620}
6621
David Greenecfe33c42011-01-26 19:13:22 +00006622// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6623// simple superregister reference or explicit instructions to insert
6624// the upper bits of a vector.
6625SDValue
6626X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6627 if (Subtarget->hasAVX()) {
6628 DebugLoc dl = Op.getNode()->getDebugLoc();
6629 SDValue Vec = Op.getNode()->getOperand(0);
6630 SDValue SubVec = Op.getNode()->getOperand(1);
6631 SDValue Idx = Op.getNode()->getOperand(2);
6632
6633 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6634 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006635 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006636 }
6637 }
6638 return SDValue();
6639}
6640
Bill Wendling056292f2008-09-16 21:48:12 +00006641// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6642// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6643// one of the above mentioned nodes. It has to be wrapped because otherwise
6644// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6645// be used to form addressing mode. These wrapped nodes will be selected
6646// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006647SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006648X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006649 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006650
Chris Lattner41621a22009-06-26 19:22:52 +00006651 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6652 // global base reg.
6653 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006654 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006655 CodeModel::Model M = getTargetMachine().getCodeModel();
6656
Chris Lattner4f066492009-07-11 20:29:19 +00006657 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006658 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006659 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006660 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006661 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006662 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006663 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006664
Evan Cheng1606e8e2009-03-13 07:51:59 +00006665 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006666 CP->getAlignment(),
6667 CP->getOffset(), OpFlag);
6668 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006669 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006670 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006671 if (OpFlag) {
6672 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006673 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006674 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006675 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006676 }
6677
6678 return Result;
6679}
6680
Dan Gohmand858e902010-04-17 15:26:15 +00006681SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006682 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006683
Chris Lattner18c59872009-06-27 04:16:01 +00006684 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6685 // global base reg.
6686 unsigned char OpFlag = 0;
6687 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006688 CodeModel::Model M = getTargetMachine().getCodeModel();
6689
Chris Lattner4f066492009-07-11 20:29:19 +00006690 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006691 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006692 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006693 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006694 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006695 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006696 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006697
Chris Lattner18c59872009-06-27 04:16:01 +00006698 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6699 OpFlag);
6700 DebugLoc DL = JT->getDebugLoc();
6701 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006702
Chris Lattner18c59872009-06-27 04:16:01 +00006703 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006704 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006705 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6706 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006707 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006708 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006709
Chris Lattner18c59872009-06-27 04:16:01 +00006710 return Result;
6711}
6712
6713SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006714X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006715 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006716
Chris Lattner18c59872009-06-27 04:16:01 +00006717 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6718 // global base reg.
6719 unsigned char OpFlag = 0;
6720 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006721 CodeModel::Model M = getTargetMachine().getCodeModel();
6722
Chris Lattner4f066492009-07-11 20:29:19 +00006723 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006724 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006725 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006726 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006727 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006728 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006729 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006730
Chris Lattner18c59872009-06-27 04:16:01 +00006731 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006732
Chris Lattner18c59872009-06-27 04:16:01 +00006733 DebugLoc DL = Op.getDebugLoc();
6734 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006735
6736
Chris Lattner18c59872009-06-27 04:16:01 +00006737 // With PIC, the address is actually $g + Offset.
6738 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006739 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006740 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6741 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006742 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006743 Result);
6744 }
Eric Christopherfd179292009-08-27 18:07:15 +00006745
Chris Lattner18c59872009-06-27 04:16:01 +00006746 return Result;
6747}
6748
Dan Gohman475871a2008-07-27 21:46:04 +00006749SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006750X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006751 // Create the TargetBlockAddressAddress node.
6752 unsigned char OpFlags =
6753 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006754 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006755 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006756 DebugLoc dl = Op.getDebugLoc();
6757 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6758 /*isTarget=*/true, OpFlags);
6759
Dan Gohmanf705adb2009-10-30 01:28:02 +00006760 if (Subtarget->isPICStyleRIPRel() &&
6761 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006762 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6763 else
6764 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006765
Dan Gohman29cbade2009-11-20 23:18:13 +00006766 // With PIC, the address is actually $g + Offset.
6767 if (isGlobalRelativeToPICBase(OpFlags)) {
6768 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6769 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6770 Result);
6771 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006772
6773 return Result;
6774}
6775
6776SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006777X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006778 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006779 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006780 // Create the TargetGlobalAddress node, folding in the constant
6781 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006782 unsigned char OpFlags =
6783 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006784 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006785 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006786 if (OpFlags == X86II::MO_NO_FLAG &&
6787 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006788 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006789 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006790 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006791 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006792 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006793 }
Eric Christopherfd179292009-08-27 18:07:15 +00006794
Chris Lattner4f066492009-07-11 20:29:19 +00006795 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006796 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006797 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6798 else
6799 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006800
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006801 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006802 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006803 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6804 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006805 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006806 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006807
Chris Lattner36c25012009-07-10 07:34:39 +00006808 // For globals that require a load from a stub to get the address, emit the
6809 // load.
6810 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006811 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006812 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813
Dan Gohman6520e202008-10-18 02:06:02 +00006814 // If there was a non-zero offset that we didn't fold, create an explicit
6815 // addition for it.
6816 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006817 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006818 DAG.getConstant(Offset, getPointerTy()));
6819
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820 return Result;
6821}
6822
Evan Chengda43bcf2008-09-24 00:05:32 +00006823SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006824X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006825 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006826 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006827 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006828}
6829
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006830static SDValue
6831GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006832 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006833 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006834 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006835 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006836 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006837 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006838 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006839 GA->getOffset(),
6840 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006841 if (InFlag) {
6842 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006843 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006844 } else {
6845 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006846 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006847 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006848
6849 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006850 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006851
Rafael Espindola15f1b662009-04-24 12:59:40 +00006852 SDValue Flag = Chain.getValue(1);
6853 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006854}
6855
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006856// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006857static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006858LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006859 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006860 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006861 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6862 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006863 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006864 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006865 InFlag = Chain.getValue(1);
6866
Chris Lattnerb903bed2009-06-26 21:20:29 +00006867 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006868}
6869
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006870// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006871static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006872LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006873 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006874 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6875 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006876}
6877
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006878// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6879// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006880static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006881 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006882 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006883 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006884
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006885 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6886 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6887 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006888
Michael J. Spencerec38de22010-10-10 22:04:20 +00006889 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006890 DAG.getIntPtrConstant(0),
6891 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006892
Chris Lattnerb903bed2009-06-26 21:20:29 +00006893 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006894 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6895 // initialexec.
6896 unsigned WrapperKind = X86ISD::Wrapper;
6897 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006898 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006899 } else if (is64Bit) {
6900 assert(model == TLSModel::InitialExec);
6901 OperandFlags = X86II::MO_GOTTPOFF;
6902 WrapperKind = X86ISD::WrapperRIP;
6903 } else {
6904 assert(model == TLSModel::InitialExec);
6905 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006906 }
Eric Christopherfd179292009-08-27 18:07:15 +00006907
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006908 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6909 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006910 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006911 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006912 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006913 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006914
Rafael Espindola9a580232009-02-27 13:37:18 +00006915 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006916 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006917 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006918
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006919 // The address of the thread local variable is the add of the thread
6920 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006921 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006922}
6923
Dan Gohman475871a2008-07-27 21:46:04 +00006924SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006925X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006926
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006927 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006928 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006929
Eric Christopher30ef0e52010-06-03 04:07:48 +00006930 if (Subtarget->isTargetELF()) {
6931 // TODO: implement the "local dynamic" model
6932 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006933
Eric Christopher30ef0e52010-06-03 04:07:48 +00006934 // If GV is an alias then use the aliasee for determining
6935 // thread-localness.
6936 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6937 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006938
6939 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006940 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006941
Eric Christopher30ef0e52010-06-03 04:07:48 +00006942 switch (model) {
6943 case TLSModel::GeneralDynamic:
6944 case TLSModel::LocalDynamic: // not implemented
6945 if (Subtarget->is64Bit())
6946 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6947 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006948
Eric Christopher30ef0e52010-06-03 04:07:48 +00006949 case TLSModel::InitialExec:
6950 case TLSModel::LocalExec:
6951 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6952 Subtarget->is64Bit());
6953 }
6954 } else if (Subtarget->isTargetDarwin()) {
6955 // Darwin only has one model of TLS. Lower to that.
6956 unsigned char OpFlag = 0;
6957 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6958 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006959
Eric Christopher30ef0e52010-06-03 04:07:48 +00006960 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6961 // global base reg.
6962 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6963 !Subtarget->is64Bit();
6964 if (PIC32)
6965 OpFlag = X86II::MO_TLVP_PIC_BASE;
6966 else
6967 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006968 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006969 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006970 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006971 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006972 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006973
Eric Christopher30ef0e52010-06-03 04:07:48 +00006974 // With PIC32, the address is actually $g + Offset.
6975 if (PIC32)
6976 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6977 DAG.getNode(X86ISD::GlobalBaseReg,
6978 DebugLoc(), getPointerTy()),
6979 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006980
Eric Christopher30ef0e52010-06-03 04:07:48 +00006981 // Lowering the machine isd will make sure everything is in the right
6982 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006983 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006984 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006985 SDValue Args[] = { Chain, Offset };
6986 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006987
Eric Christopher30ef0e52010-06-03 04:07:48 +00006988 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6989 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6990 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00006991
Eric Christopher30ef0e52010-06-03 04:07:48 +00006992 // And our return value (tls address) is in the standard call return value
6993 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006994 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6995 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006996 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006997
Eric Christopher30ef0e52010-06-03 04:07:48 +00006998 assert(false &&
6999 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007000
Torok Edwinc23197a2009-07-14 16:55:14 +00007001 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007002 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007003}
7004
Evan Cheng0db9fe62006-04-25 20:13:52 +00007005
Nadav Rotem43012222011-05-11 08:12:09 +00007006/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007007/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007008SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007009 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007010 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007011 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007012 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007013 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007014 SDValue ShOpLo = Op.getOperand(0);
7015 SDValue ShOpHi = Op.getOperand(1);
7016 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007017 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007019 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007020
Dan Gohman475871a2008-07-27 21:46:04 +00007021 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007022 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007023 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7024 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007025 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007026 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7027 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007028 }
Evan Chenge3413162006-01-09 18:33:28 +00007029
Owen Anderson825b72b2009-08-11 20:47:22 +00007030 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7031 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007032 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007033 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007034
Dan Gohman475871a2008-07-27 21:46:04 +00007035 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007036 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007037 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7038 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007039
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007040 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007041 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7042 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007043 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007044 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7045 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007046 }
7047
Dan Gohman475871a2008-07-27 21:46:04 +00007048 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007049 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007050}
Evan Chenga3195e82006-01-12 22:54:21 +00007051
Dan Gohmand858e902010-04-17 15:26:15 +00007052SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7053 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007054 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007055
Dale Johannesen0488fb62010-09-30 23:57:10 +00007056 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007057 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007058
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007060 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007061
Eli Friedman36df4992009-05-27 00:47:34 +00007062 // These are really Legal; return the operand so the caller accepts it as
7063 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007065 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007067 Subtarget->is64Bit()) {
7068 return Op;
7069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007070
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007071 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007072 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007073 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007074 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007075 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007076 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007077 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007078 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007079 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007080 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7081}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007082
Owen Andersone50ed302009-08-10 22:56:29 +00007083SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007084 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007085 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007086 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007087 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007088 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007089 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007090 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007091 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007092 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007093 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007094
Chris Lattner492a43e2010-09-22 01:28:21 +00007095 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007096
Stuart Hastings84be9582011-06-02 15:57:11 +00007097 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7098 MachineMemOperand *MMO;
7099 if (FI) {
7100 int SSFI = FI->getIndex();
7101 MMO =
7102 DAG.getMachineFunction()
7103 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7104 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7105 } else {
7106 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7107 StackSlot = StackSlot.getOperand(1);
7108 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007109 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007110 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7111 X86ISD::FILD, DL,
7112 Tys, Ops, array_lengthof(Ops),
7113 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007114
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007115 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007116 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007117 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007118
7119 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7120 // shouldn't be necessary except that RFP cannot be live across
7121 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007122 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007123 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7124 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007127 SDValue Ops[] = {
7128 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7129 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007130 MachineMemOperand *MMO =
7131 DAG.getMachineFunction()
7132 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007133 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007134
Chris Lattner492a43e2010-09-22 01:28:21 +00007135 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7136 Ops, array_lengthof(Ops),
7137 Op.getValueType(), MMO);
7138 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007139 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007140 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007141 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007142
Evan Cheng0db9fe62006-04-25 20:13:52 +00007143 return Result;
7144}
7145
Bill Wendling8b8a6362009-01-17 03:56:04 +00007146// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007147SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7148 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007149 // This algorithm is not obvious. Here it is in C code, more or less:
7150 /*
7151 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7152 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7153 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007154
Bill Wendling8b8a6362009-01-17 03:56:04 +00007155 // Copy ints to xmm registers.
7156 __m128i xh = _mm_cvtsi32_si128( hi );
7157 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007158
Bill Wendling8b8a6362009-01-17 03:56:04 +00007159 // Combine into low half of a single xmm register.
7160 __m128i x = _mm_unpacklo_epi32( xh, xl );
7161 __m128d d;
7162 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007163
Bill Wendling8b8a6362009-01-17 03:56:04 +00007164 // Merge in appropriate exponents to give the integer bits the right
7165 // magnitude.
7166 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007167
Bill Wendling8b8a6362009-01-17 03:56:04 +00007168 // Subtract away the biases to deal with the IEEE-754 double precision
7169 // implicit 1.
7170 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007171
Bill Wendling8b8a6362009-01-17 03:56:04 +00007172 // All conversions up to here are exact. The correctly rounded result is
7173 // calculated using the current rounding mode using the following
7174 // horizontal add.
7175 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7176 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7177 // store doesn't really need to be here (except
7178 // maybe to zero the other double)
7179 return sd;
7180 }
7181 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007182
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007183 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007184 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007185
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007186 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007187 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007188 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7189 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7190 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7191 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007192 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007193 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007194
Bill Wendling8b8a6362009-01-17 03:56:04 +00007195 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007196 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007197 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007198 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007199 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007200 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007201 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007202
Owen Anderson825b72b2009-08-11 20:47:22 +00007203 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7204 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007205 Op.getOperand(0),
7206 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007207 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7208 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007209 Op.getOperand(0),
7210 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007211 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7212 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007213 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007214 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007216 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007217 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007218 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007219 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007220 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007221
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007222 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007223 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7225 DAG.getUNDEF(MVT::v2f64), ShufMask);
7226 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7227 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007228 DAG.getIntPtrConstant(0));
7229}
7230
Bill Wendling8b8a6362009-01-17 03:56:04 +00007231// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007232SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7233 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007234 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007235 // FP constant to bias correct the final result.
7236 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007238
7239 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007240 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7241 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00007242 Op.getOperand(0),
7243 DAG.getIntPtrConstant(0)));
7244
Owen Anderson825b72b2009-08-11 20:47:22 +00007245 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007246 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007247 DAG.getIntPtrConstant(0));
7248
7249 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007251 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007252 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007254 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007255 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007256 MVT::v2f64, Bias)));
7257 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007258 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007259 DAG.getIntPtrConstant(0));
7260
7261 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007263
7264 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007265 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007266
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007268 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007269 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007271 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007272 }
7273
7274 // Handle final rounding.
7275 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007276}
7277
Dan Gohmand858e902010-04-17 15:26:15 +00007278SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7279 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007280 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007281 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007282
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007283 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007284 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7285 // the optimization here.
7286 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007287 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007288
Owen Andersone50ed302009-08-10 22:56:29 +00007289 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007290 EVT DstVT = Op.getValueType();
7291 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007292 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007293 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007294 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007295
7296 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007297 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007298 if (SrcVT == MVT::i32) {
7299 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7300 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7301 getPointerTy(), StackSlot, WordOff);
7302 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007303 StackSlot, MachinePointerInfo(),
7304 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007305 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007306 OffsetSlot, MachinePointerInfo(),
7307 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007308 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7309 return Fild;
7310 }
7311
7312 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7313 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007314 StackSlot, MachinePointerInfo(),
7315 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007316 // For i64 source, we need to add the appropriate power of 2 if the input
7317 // was negative. This is the same as the optimization in
7318 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7319 // we must be careful to do the computation in x87 extended precision, not
7320 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007321 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7322 MachineMemOperand *MMO =
7323 DAG.getMachineFunction()
7324 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7325 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007326
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007327 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7328 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007329 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7330 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007331
7332 APInt FF(32, 0x5F800000ULL);
7333
7334 // Check whether the sign bit is set.
7335 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7336 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7337 ISD::SETLT);
7338
7339 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7340 SDValue FudgePtr = DAG.getConstantPool(
7341 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7342 getPointerTy());
7343
7344 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7345 SDValue Zero = DAG.getIntPtrConstant(0);
7346 SDValue Four = DAG.getIntPtrConstant(4);
7347 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7348 Zero, Four);
7349 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7350
7351 // Load the value out, extending it from f32 to f80.
7352 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007353 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007354 FudgePtr, MachinePointerInfo::getConstantPool(),
7355 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007356 // Extend everything to 80 bits to force it to be done on x87.
7357 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7358 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007359}
7360
Dan Gohman475871a2008-07-27 21:46:04 +00007361std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007362FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007363 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007364
Owen Andersone50ed302009-08-10 22:56:29 +00007365 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007366
7367 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007368 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7369 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007370 }
7371
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7373 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007374 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007375
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007376 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007377 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007378 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007379 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007380 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007381 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007382 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007383 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007384
Evan Cheng87c89352007-10-15 20:11:21 +00007385 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7386 // stack slot.
7387 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007388 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007389 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007390 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007391
Michael J. Spencerec38de22010-10-10 22:04:20 +00007392
7393
Evan Cheng0db9fe62006-04-25 20:13:52 +00007394 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007395 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007396 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7398 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7399 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007400 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007401
Dan Gohman475871a2008-07-27 21:46:04 +00007402 SDValue Chain = DAG.getEntryNode();
7403 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007404 EVT TheVT = Op.getOperand(0).getValueType();
7405 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007407 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007408 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007409 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007411 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007412 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007413 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007414
Chris Lattner492a43e2010-09-22 01:28:21 +00007415 MachineMemOperand *MMO =
7416 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7417 MachineMemOperand::MOLoad, MemSize, MemSize);
7418 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7419 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007420 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007421 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007422 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7423 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007424
Chris Lattner07290932010-09-22 01:05:16 +00007425 MachineMemOperand *MMO =
7426 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7427 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007428
Evan Cheng0db9fe62006-04-25 20:13:52 +00007429 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007430 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007431 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7432 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007433
Chris Lattner27a6c732007-11-24 07:07:01 +00007434 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007435}
7436
Dan Gohmand858e902010-04-17 15:26:15 +00007437SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7438 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007439 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007440 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007441
Eli Friedman948e95a2009-05-23 09:59:16 +00007442 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007443 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007444 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7445 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007446
Chris Lattner27a6c732007-11-24 07:07:01 +00007447 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007448 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007449 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007450}
7451
Dan Gohmand858e902010-04-17 15:26:15 +00007452SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7453 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007454 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7455 SDValue FIST = Vals.first, StackSlot = Vals.second;
7456 assert(FIST.getNode() && "Unexpected failure");
7457
7458 // Load the result.
7459 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007460 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007461}
7462
Dan Gohmand858e902010-04-17 15:26:15 +00007463SDValue X86TargetLowering::LowerFABS(SDValue Op,
7464 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007465 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007466 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007467 EVT VT = Op.getValueType();
7468 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007469 if (VT.isVector())
7470 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007471 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007472 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007473 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007474 CV.push_back(C);
7475 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007476 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007477 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007478 CV.push_back(C);
7479 CV.push_back(C);
7480 CV.push_back(C);
7481 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007483 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007484 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007485 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007486 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007487 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007488 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007489}
7490
Dan Gohmand858e902010-04-17 15:26:15 +00007491SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007492 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007493 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007494 EVT VT = Op.getValueType();
7495 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007496 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007497 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007498 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007500 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007501 CV.push_back(C);
7502 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007503 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007504 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007505 CV.push_back(C);
7506 CV.push_back(C);
7507 CV.push_back(C);
7508 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007509 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007510 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007511 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007512 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007513 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007514 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007515 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007516 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007517 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007518 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007519 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007520 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007521 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007522 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007523 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007524}
7525
Dan Gohmand858e902010-04-17 15:26:15 +00007526SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007527 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007528 SDValue Op0 = Op.getOperand(0);
7529 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007530 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007531 EVT VT = Op.getValueType();
7532 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007533
7534 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007535 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007536 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007537 SrcVT = VT;
7538 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007539 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007540 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007541 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007542 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007543 }
7544
7545 // At this point the operands and the result should have the same
7546 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007547
Evan Cheng68c47cb2007-01-05 07:55:56 +00007548 // First get the sign bit of second operand.
7549 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007551 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7552 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007553 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007554 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7555 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7556 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7557 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007558 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007559 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007560 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007561 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007562 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007563 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007564 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007565
7566 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007567 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007568 // Op0 is MVT::f32, Op1 is MVT::f64.
7569 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7570 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7571 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007572 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007574 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007575 }
7576
Evan Cheng73d6cf12007-01-05 21:37:56 +00007577 // Clear first operand sign bit.
7578 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007580 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7581 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007582 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007583 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7584 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7585 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7586 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007587 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007588 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007589 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007590 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007591 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007592 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007593 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007594
7595 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007596 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007597}
7598
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007599SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7600 SDValue N0 = Op.getOperand(0);
7601 DebugLoc dl = Op.getDebugLoc();
7602 EVT VT = Op.getValueType();
7603
7604 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7605 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7606 DAG.getConstant(1, VT));
7607 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7608}
7609
Dan Gohman076aee32009-03-04 19:44:21 +00007610/// Emit nodes that will be selected as "test Op0,Op0", or something
7611/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007612SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007613 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007614 DebugLoc dl = Op.getDebugLoc();
7615
Dan Gohman31125812009-03-07 01:58:32 +00007616 // CF and OF aren't always set the way we want. Determine which
7617 // of these we need.
7618 bool NeedCF = false;
7619 bool NeedOF = false;
7620 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007621 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007622 case X86::COND_A: case X86::COND_AE:
7623 case X86::COND_B: case X86::COND_BE:
7624 NeedCF = true;
7625 break;
7626 case X86::COND_G: case X86::COND_GE:
7627 case X86::COND_L: case X86::COND_LE:
7628 case X86::COND_O: case X86::COND_NO:
7629 NeedOF = true;
7630 break;
Dan Gohman31125812009-03-07 01:58:32 +00007631 }
7632
Dan Gohman076aee32009-03-04 19:44:21 +00007633 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007634 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7635 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007636 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7637 // Emit a CMP with 0, which is the TEST pattern.
7638 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7639 DAG.getConstant(0, Op.getValueType()));
7640
7641 unsigned Opcode = 0;
7642 unsigned NumOperands = 0;
7643 switch (Op.getNode()->getOpcode()) {
7644 case ISD::ADD:
7645 // Due to an isel shortcoming, be conservative if this add is likely to be
7646 // selected as part of a load-modify-store instruction. When the root node
7647 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7648 // uses of other nodes in the match, such as the ADD in this case. This
7649 // leads to the ADD being left around and reselected, with the result being
7650 // two adds in the output. Alas, even if none our users are stores, that
7651 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7652 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7653 // climbing the DAG back to the root, and it doesn't seem to be worth the
7654 // effort.
7655 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007656 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007657 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7658 goto default_case;
7659
7660 if (ConstantSDNode *C =
7661 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7662 // An add of one will be selected as an INC.
7663 if (C->getAPIntValue() == 1) {
7664 Opcode = X86ISD::INC;
7665 NumOperands = 1;
7666 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007667 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007668
7669 // An add of negative one (subtract of one) will be selected as a DEC.
7670 if (C->getAPIntValue().isAllOnesValue()) {
7671 Opcode = X86ISD::DEC;
7672 NumOperands = 1;
7673 break;
7674 }
Dan Gohman076aee32009-03-04 19:44:21 +00007675 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007676
7677 // Otherwise use a regular EFLAGS-setting add.
7678 Opcode = X86ISD::ADD;
7679 NumOperands = 2;
7680 break;
7681 case ISD::AND: {
7682 // If the primary and result isn't used, don't bother using X86ISD::AND,
7683 // because a TEST instruction will be better.
7684 bool NonFlagUse = false;
7685 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7686 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7687 SDNode *User = *UI;
7688 unsigned UOpNo = UI.getOperandNo();
7689 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7690 // Look pass truncate.
7691 UOpNo = User->use_begin().getOperandNo();
7692 User = *User->use_begin();
7693 }
7694
7695 if (User->getOpcode() != ISD::BRCOND &&
7696 User->getOpcode() != ISD::SETCC &&
7697 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7698 NonFlagUse = true;
7699 break;
7700 }
Dan Gohman076aee32009-03-04 19:44:21 +00007701 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007702
7703 if (!NonFlagUse)
7704 break;
7705 }
7706 // FALL THROUGH
7707 case ISD::SUB:
7708 case ISD::OR:
7709 case ISD::XOR:
7710 // Due to the ISEL shortcoming noted above, be conservative if this op is
7711 // likely to be selected as part of a load-modify-store instruction.
7712 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7713 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7714 if (UI->getOpcode() == ISD::STORE)
7715 goto default_case;
7716
7717 // Otherwise use a regular EFLAGS-setting instruction.
7718 switch (Op.getNode()->getOpcode()) {
7719 default: llvm_unreachable("unexpected operator!");
7720 case ISD::SUB: Opcode = X86ISD::SUB; break;
7721 case ISD::OR: Opcode = X86ISD::OR; break;
7722 case ISD::XOR: Opcode = X86ISD::XOR; break;
7723 case ISD::AND: Opcode = X86ISD::AND; break;
7724 }
7725
7726 NumOperands = 2;
7727 break;
7728 case X86ISD::ADD:
7729 case X86ISD::SUB:
7730 case X86ISD::INC:
7731 case X86ISD::DEC:
7732 case X86ISD::OR:
7733 case X86ISD::XOR:
7734 case X86ISD::AND:
7735 return SDValue(Op.getNode(), 1);
7736 default:
7737 default_case:
7738 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007739 }
7740
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007741 if (Opcode == 0)
7742 // Emit a CMP with 0, which is the TEST pattern.
7743 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7744 DAG.getConstant(0, Op.getValueType()));
7745
7746 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7747 SmallVector<SDValue, 4> Ops;
7748 for (unsigned i = 0; i != NumOperands; ++i)
7749 Ops.push_back(Op.getOperand(i));
7750
7751 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7752 DAG.ReplaceAllUsesWith(Op, New);
7753 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007754}
7755
7756/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7757/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007758SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007759 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007760 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7761 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007762 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007763
7764 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007765 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007766}
7767
Evan Chengd40d03e2010-01-06 19:38:29 +00007768/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7769/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007770SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7771 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007772 SDValue Op0 = And.getOperand(0);
7773 SDValue Op1 = And.getOperand(1);
7774 if (Op0.getOpcode() == ISD::TRUNCATE)
7775 Op0 = Op0.getOperand(0);
7776 if (Op1.getOpcode() == ISD::TRUNCATE)
7777 Op1 = Op1.getOperand(0);
7778
Evan Chengd40d03e2010-01-06 19:38:29 +00007779 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007780 if (Op1.getOpcode() == ISD::SHL)
7781 std::swap(Op0, Op1);
7782 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007783 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7784 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007785 // If we looked past a truncate, check that it's only truncating away
7786 // known zeros.
7787 unsigned BitWidth = Op0.getValueSizeInBits();
7788 unsigned AndBitWidth = And.getValueSizeInBits();
7789 if (BitWidth > AndBitWidth) {
7790 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7791 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7792 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7793 return SDValue();
7794 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007795 LHS = Op1;
7796 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007797 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007798 } else if (Op1.getOpcode() == ISD::Constant) {
7799 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7800 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007801 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7802 LHS = AndLHS.getOperand(0);
7803 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007804 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007805 }
Evan Cheng0488db92007-09-25 01:57:46 +00007806
Evan Chengd40d03e2010-01-06 19:38:29 +00007807 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007808 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007809 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007810 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007811 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007812 // Also promote i16 to i32 for performance / code size reason.
7813 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007814 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007815 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007816
Evan Chengd40d03e2010-01-06 19:38:29 +00007817 // If the operand types disagree, extend the shift amount to match. Since
7818 // BT ignores high bits (like shifts) we can use anyextend.
7819 if (LHS.getValueType() != RHS.getValueType())
7820 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007821
Evan Chengd40d03e2010-01-06 19:38:29 +00007822 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7823 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7824 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7825 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007826 }
7827
Evan Cheng54de3ea2010-01-05 06:52:31 +00007828 return SDValue();
7829}
7830
Dan Gohmand858e902010-04-17 15:26:15 +00007831SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007832 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7833 SDValue Op0 = Op.getOperand(0);
7834 SDValue Op1 = Op.getOperand(1);
7835 DebugLoc dl = Op.getDebugLoc();
7836 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7837
7838 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007839 // Lower (X & (1 << N)) == 0 to BT(X, N).
7840 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7841 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007842 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007843 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007844 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007845 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7846 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7847 if (NewSetCC.getNode())
7848 return NewSetCC;
7849 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007850
Chris Lattner481eebc2010-12-19 21:23:48 +00007851 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7852 // these.
7853 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007854 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007855 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7856 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007857
Chris Lattner481eebc2010-12-19 21:23:48 +00007858 // If the input is a setcc, then reuse the input setcc or use a new one with
7859 // the inverted condition.
7860 if (Op0.getOpcode() == X86ISD::SETCC) {
7861 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7862 bool Invert = (CC == ISD::SETNE) ^
7863 cast<ConstantSDNode>(Op1)->isNullValue();
7864 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007865
Evan Cheng2c755ba2010-02-27 07:36:59 +00007866 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007867 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7868 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7869 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007870 }
7871
Evan Chenge5b51ac2010-04-17 06:13:15 +00007872 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007873 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007874 if (X86CC == X86::COND_INVALID)
7875 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007876
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007877 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007878 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007879 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007880}
7881
Dan Gohmand858e902010-04-17 15:26:15 +00007882SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007883 SDValue Cond;
7884 SDValue Op0 = Op.getOperand(0);
7885 SDValue Op1 = Op.getOperand(1);
7886 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007887 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007888 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7889 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007890 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007891
7892 if (isFP) {
7893 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007894 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007895 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7896 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007897 bool Swap = false;
7898
7899 switch (SetCCOpcode) {
7900 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007901 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007902 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007903 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007904 case ISD::SETGT: Swap = true; // Fallthrough
7905 case ISD::SETLT:
7906 case ISD::SETOLT: SSECC = 1; break;
7907 case ISD::SETOGE:
7908 case ISD::SETGE: Swap = true; // Fallthrough
7909 case ISD::SETLE:
7910 case ISD::SETOLE: SSECC = 2; break;
7911 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007912 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007913 case ISD::SETNE: SSECC = 4; break;
7914 case ISD::SETULE: Swap = true;
7915 case ISD::SETUGE: SSECC = 5; break;
7916 case ISD::SETULT: Swap = true;
7917 case ISD::SETUGT: SSECC = 6; break;
7918 case ISD::SETO: SSECC = 7; break;
7919 }
7920 if (Swap)
7921 std::swap(Op0, Op1);
7922
Nate Begemanfb8ead02008-07-25 19:05:58 +00007923 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007924 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007925 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007926 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007927 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7928 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007929 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007930 }
7931 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007932 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7934 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007935 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007936 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007937 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007938 }
7939 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007941 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007942
Nate Begeman30a0de92008-07-17 16:51:19 +00007943 // We are handling one of the integer comparisons here. Since SSE only has
7944 // GT and EQ comparisons for integer, swapping operands and multiple
7945 // operations may be required for some comparisons.
7946 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7947 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007948
Owen Anderson825b72b2009-08-11 20:47:22 +00007949 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007950 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007951 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007952 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7954 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007955 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007956
Nate Begeman30a0de92008-07-17 16:51:19 +00007957 switch (SetCCOpcode) {
7958 default: break;
7959 case ISD::SETNE: Invert = true;
7960 case ISD::SETEQ: Opc = EQOpc; break;
7961 case ISD::SETLT: Swap = true;
7962 case ISD::SETGT: Opc = GTOpc; break;
7963 case ISD::SETGE: Swap = true;
7964 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7965 case ISD::SETULT: Swap = true;
7966 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7967 case ISD::SETUGE: Swap = true;
7968 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7969 }
7970 if (Swap)
7971 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007972
Nate Begeman30a0de92008-07-17 16:51:19 +00007973 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7974 // bits of the inputs before performing those operations.
7975 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007976 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007977 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7978 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007979 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007980 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7981 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007982 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7983 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007984 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007985
Dale Johannesenace16102009-02-03 19:33:06 +00007986 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007987
7988 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007989 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007990 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007991
Nate Begeman30a0de92008-07-17 16:51:19 +00007992 return Result;
7993}
Evan Cheng0488db92007-09-25 01:57:46 +00007994
Evan Cheng370e5342008-12-03 08:38:43 +00007995// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007996static bool isX86LogicalCmp(SDValue Op) {
7997 unsigned Opc = Op.getNode()->getOpcode();
7998 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7999 return true;
8000 if (Op.getResNo() == 1 &&
8001 (Opc == X86ISD::ADD ||
8002 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008003 Opc == X86ISD::ADC ||
8004 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008005 Opc == X86ISD::SMUL ||
8006 Opc == X86ISD::UMUL ||
8007 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008008 Opc == X86ISD::DEC ||
8009 Opc == X86ISD::OR ||
8010 Opc == X86ISD::XOR ||
8011 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008012 return true;
8013
Chris Lattner9637d5b2010-12-05 07:49:54 +00008014 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8015 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008016
Dan Gohman076aee32009-03-04 19:44:21 +00008017 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008018}
8019
Chris Lattnera2b56002010-12-05 01:23:24 +00008020static bool isZero(SDValue V) {
8021 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8022 return C && C->isNullValue();
8023}
8024
Chris Lattner96908b12010-12-05 02:00:51 +00008025static bool isAllOnes(SDValue V) {
8026 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8027 return C && C->isAllOnesValue();
8028}
8029
Dan Gohmand858e902010-04-17 15:26:15 +00008030SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008031 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008032 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008033 SDValue Op1 = Op.getOperand(1);
8034 SDValue Op2 = Op.getOperand(2);
8035 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008036 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008037
Dan Gohman1a492952009-10-20 16:22:37 +00008038 if (Cond.getOpcode() == ISD::SETCC) {
8039 SDValue NewCond = LowerSETCC(Cond, DAG);
8040 if (NewCond.getNode())
8041 Cond = NewCond;
8042 }
Evan Cheng734503b2006-09-11 02:19:56 +00008043
Chris Lattnera2b56002010-12-05 01:23:24 +00008044 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008045 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008046 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008047 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008048 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008049 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8050 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008051 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008052
Chris Lattnera2b56002010-12-05 01:23:24 +00008053 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008054
8055 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008056 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8057 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008058
8059 SDValue CmpOp0 = Cmp.getOperand(0);
8060 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8061 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008062
Chris Lattner96908b12010-12-05 02:00:51 +00008063 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008064 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8065 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008066
Chris Lattner96908b12010-12-05 02:00:51 +00008067 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8068 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008069
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008070 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008071 if (N2C == 0 || !N2C->isNullValue())
8072 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8073 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008074 }
8075 }
8076
Chris Lattnera2b56002010-12-05 01:23:24 +00008077 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008078 if (Cond.getOpcode() == ISD::AND &&
8079 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8080 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008081 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008082 Cond = Cond.getOperand(0);
8083 }
8084
Evan Cheng3f41d662007-10-08 22:16:29 +00008085 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8086 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008087 if (Cond.getOpcode() == X86ISD::SETCC ||
8088 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008089 CC = Cond.getOperand(0);
8090
Dan Gohman475871a2008-07-27 21:46:04 +00008091 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008092 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008093 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008094
Evan Cheng3f41d662007-10-08 22:16:29 +00008095 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008096 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008097 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008098 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008099
Chris Lattnerd1980a52009-03-12 06:52:53 +00008100 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8101 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008102 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008103 addTest = false;
8104 }
8105 }
8106
8107 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008108 // Look pass the truncate.
8109 if (Cond.getOpcode() == ISD::TRUNCATE)
8110 Cond = Cond.getOperand(0);
8111
8112 // We know the result of AND is compared against zero. Try to match
8113 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008114 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008115 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008116 if (NewSetCC.getNode()) {
8117 CC = NewSetCC.getOperand(0);
8118 Cond = NewSetCC.getOperand(1);
8119 addTest = false;
8120 }
8121 }
8122 }
8123
8124 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008125 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008126 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008127 }
8128
Benjamin Kramere915ff32010-12-22 23:09:28 +00008129 // a < b ? -1 : 0 -> RES = ~setcc_carry
8130 // a < b ? 0 : -1 -> RES = setcc_carry
8131 // a >= b ? -1 : 0 -> RES = setcc_carry
8132 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8133 if (Cond.getOpcode() == X86ISD::CMP) {
8134 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8135
8136 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8137 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8138 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8139 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8140 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8141 return DAG.getNOT(DL, Res, Res.getValueType());
8142 return Res;
8143 }
8144 }
8145
Evan Cheng0488db92007-09-25 01:57:46 +00008146 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8147 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008148 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008149 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008150 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008151}
8152
Evan Cheng370e5342008-12-03 08:38:43 +00008153// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8154// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8155// from the AND / OR.
8156static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8157 Opc = Op.getOpcode();
8158 if (Opc != ISD::OR && Opc != ISD::AND)
8159 return false;
8160 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8161 Op.getOperand(0).hasOneUse() &&
8162 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8163 Op.getOperand(1).hasOneUse());
8164}
8165
Evan Cheng961d6d42009-02-02 08:19:07 +00008166// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8167// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008168static bool isXor1OfSetCC(SDValue Op) {
8169 if (Op.getOpcode() != ISD::XOR)
8170 return false;
8171 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8172 if (N1C && N1C->getAPIntValue() == 1) {
8173 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8174 Op.getOperand(0).hasOneUse();
8175 }
8176 return false;
8177}
8178
Dan Gohmand858e902010-04-17 15:26:15 +00008179SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008180 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008181 SDValue Chain = Op.getOperand(0);
8182 SDValue Cond = Op.getOperand(1);
8183 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008184 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008185 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008186
Dan Gohman1a492952009-10-20 16:22:37 +00008187 if (Cond.getOpcode() == ISD::SETCC) {
8188 SDValue NewCond = LowerSETCC(Cond, DAG);
8189 if (NewCond.getNode())
8190 Cond = NewCond;
8191 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008192#if 0
8193 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008194 else if (Cond.getOpcode() == X86ISD::ADD ||
8195 Cond.getOpcode() == X86ISD::SUB ||
8196 Cond.getOpcode() == X86ISD::SMUL ||
8197 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008198 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008199#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008200
Evan Chengad9c0a32009-12-15 00:53:42 +00008201 // Look pass (and (setcc_carry (cmp ...)), 1).
8202 if (Cond.getOpcode() == ISD::AND &&
8203 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8204 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008205 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008206 Cond = Cond.getOperand(0);
8207 }
8208
Evan Cheng3f41d662007-10-08 22:16:29 +00008209 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8210 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008211 if (Cond.getOpcode() == X86ISD::SETCC ||
8212 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008213 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008214
Dan Gohman475871a2008-07-27 21:46:04 +00008215 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008216 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008217 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008218 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008219 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008220 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008221 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008222 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008223 default: break;
8224 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008225 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008226 // These can only come from an arithmetic instruction with overflow,
8227 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008228 Cond = Cond.getNode()->getOperand(1);
8229 addTest = false;
8230 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008231 }
Evan Cheng0488db92007-09-25 01:57:46 +00008232 }
Evan Cheng370e5342008-12-03 08:38:43 +00008233 } else {
8234 unsigned CondOpc;
8235 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8236 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008237 if (CondOpc == ISD::OR) {
8238 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8239 // two branches instead of an explicit OR instruction with a
8240 // separate test.
8241 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008242 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008243 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008244 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008245 Chain, Dest, CC, Cmp);
8246 CC = Cond.getOperand(1).getOperand(0);
8247 Cond = Cmp;
8248 addTest = false;
8249 }
8250 } else { // ISD::AND
8251 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8252 // two branches instead of an explicit AND instruction with a
8253 // separate test. However, we only do this if this block doesn't
8254 // have a fall-through edge, because this requires an explicit
8255 // jmp when the condition is false.
8256 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008257 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008258 Op.getNode()->hasOneUse()) {
8259 X86::CondCode CCode =
8260 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8261 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008262 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008263 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008264 // Look for an unconditional branch following this conditional branch.
8265 // We need this because we need to reverse the successors in order
8266 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008267 if (User->getOpcode() == ISD::BR) {
8268 SDValue FalseBB = User->getOperand(1);
8269 SDNode *NewBR =
8270 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008271 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008272 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008273 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008274
Dale Johannesene4d209d2009-02-03 20:21:25 +00008275 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008276 Chain, Dest, CC, Cmp);
8277 X86::CondCode CCode =
8278 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8279 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008280 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008281 Cond = Cmp;
8282 addTest = false;
8283 }
8284 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008285 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008286 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8287 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8288 // It should be transformed during dag combiner except when the condition
8289 // is set by a arithmetics with overflow node.
8290 X86::CondCode CCode =
8291 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8292 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008293 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008294 Cond = Cond.getOperand(0).getOperand(1);
8295 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008296 }
Evan Cheng0488db92007-09-25 01:57:46 +00008297 }
8298
8299 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008300 // Look pass the truncate.
8301 if (Cond.getOpcode() == ISD::TRUNCATE)
8302 Cond = Cond.getOperand(0);
8303
8304 // We know the result of AND is compared against zero. Try to match
8305 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008306 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008307 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8308 if (NewSetCC.getNode()) {
8309 CC = NewSetCC.getOperand(0);
8310 Cond = NewSetCC.getOperand(1);
8311 addTest = false;
8312 }
8313 }
8314 }
8315
8316 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008317 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008318 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008319 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008320 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008321 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008322}
8323
Anton Korobeynikove060b532007-04-17 19:34:00 +00008324
8325// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8326// Calls to _alloca is needed to probe the stack when allocating more than 4k
8327// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8328// that the guard pages used by the OS virtual memory manager are allocated in
8329// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008330SDValue
8331X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008332 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008333 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008334 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008335 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008336 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008337
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008338 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008339 SDValue Chain = Op.getOperand(0);
8340 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008341 // FIXME: Ensure alignment here
8342
Dan Gohman475871a2008-07-27 21:46:04 +00008343 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008344
Owen Anderson825b72b2009-08-11 20:47:22 +00008345 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008346 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008347
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008348 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008349 Flag = Chain.getValue(1);
8350
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008351 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008352
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008353 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008354 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008355
Dale Johannesendd64c412009-02-04 00:33:20 +00008356 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008357
Dan Gohman475871a2008-07-27 21:46:04 +00008358 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008359 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008360}
8361
Dan Gohmand858e902010-04-17 15:26:15 +00008362SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008363 MachineFunction &MF = DAG.getMachineFunction();
8364 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8365
Dan Gohman69de1932008-02-06 22:27:42 +00008366 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008367 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008368
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008369 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008370 // vastart just stores the address of the VarArgsFrameIndex slot into the
8371 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008372 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8373 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008374 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8375 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008376 }
8377
8378 // __va_list_tag:
8379 // gp_offset (0 - 6 * 8)
8380 // fp_offset (48 - 48 + 8 * 16)
8381 // overflow_arg_area (point to parameters coming in memory).
8382 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008383 SmallVector<SDValue, 8> MemOps;
8384 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008385 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008386 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008387 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8388 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008389 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008390 MemOps.push_back(Store);
8391
8392 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008393 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008394 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008395 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008396 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8397 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008398 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008399 MemOps.push_back(Store);
8400
8401 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008402 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008403 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008404 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8405 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008406 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8407 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008408 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008409 MemOps.push_back(Store);
8410
8411 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008412 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008413 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008414 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8415 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008416 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8417 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008418 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008419 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008420 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008421}
8422
Dan Gohmand858e902010-04-17 15:26:15 +00008423SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008424 assert(Subtarget->is64Bit() &&
8425 "LowerVAARG only handles 64-bit va_arg!");
8426 assert((Subtarget->isTargetLinux() ||
8427 Subtarget->isTargetDarwin()) &&
8428 "Unhandled target in LowerVAARG");
8429 assert(Op.getNode()->getNumOperands() == 4);
8430 SDValue Chain = Op.getOperand(0);
8431 SDValue SrcPtr = Op.getOperand(1);
8432 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8433 unsigned Align = Op.getConstantOperandVal(3);
8434 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008435
Dan Gohman320afb82010-10-12 18:00:49 +00008436 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008437 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008438 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8439 uint8_t ArgMode;
8440
8441 // Decide which area this value should be read from.
8442 // TODO: Implement the AMD64 ABI in its entirety. This simple
8443 // selection mechanism works only for the basic types.
8444 if (ArgVT == MVT::f80) {
8445 llvm_unreachable("va_arg for f80 not yet implemented");
8446 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8447 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8448 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8449 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8450 } else {
8451 llvm_unreachable("Unhandled argument type in LowerVAARG");
8452 }
8453
8454 if (ArgMode == 2) {
8455 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008456 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008457 !(DAG.getMachineFunction()
8458 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008459 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008460 }
8461
8462 // Insert VAARG_64 node into the DAG
8463 // VAARG_64 returns two values: Variable Argument Address, Chain
8464 SmallVector<SDValue, 11> InstOps;
8465 InstOps.push_back(Chain);
8466 InstOps.push_back(SrcPtr);
8467 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8468 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8469 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8470 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8471 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8472 VTs, &InstOps[0], InstOps.size(),
8473 MVT::i64,
8474 MachinePointerInfo(SV),
8475 /*Align=*/0,
8476 /*Volatile=*/false,
8477 /*ReadMem=*/true,
8478 /*WriteMem=*/true);
8479 Chain = VAARG.getValue(1);
8480
8481 // Load the next argument and return it
8482 return DAG.getLoad(ArgVT, dl,
8483 Chain,
8484 VAARG,
8485 MachinePointerInfo(),
8486 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008487}
8488
Dan Gohmand858e902010-04-17 15:26:15 +00008489SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008490 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008491 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008492 SDValue Chain = Op.getOperand(0);
8493 SDValue DstPtr = Op.getOperand(1);
8494 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008495 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8496 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008497 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008498
Chris Lattnere72f2022010-09-21 05:40:29 +00008499 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008500 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008501 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008502 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008503}
8504
Dan Gohman475871a2008-07-27 21:46:04 +00008505SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008506X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008507 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008508 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008509 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008510 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008511 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008512 case Intrinsic::x86_sse_comieq_ss:
8513 case Intrinsic::x86_sse_comilt_ss:
8514 case Intrinsic::x86_sse_comile_ss:
8515 case Intrinsic::x86_sse_comigt_ss:
8516 case Intrinsic::x86_sse_comige_ss:
8517 case Intrinsic::x86_sse_comineq_ss:
8518 case Intrinsic::x86_sse_ucomieq_ss:
8519 case Intrinsic::x86_sse_ucomilt_ss:
8520 case Intrinsic::x86_sse_ucomile_ss:
8521 case Intrinsic::x86_sse_ucomigt_ss:
8522 case Intrinsic::x86_sse_ucomige_ss:
8523 case Intrinsic::x86_sse_ucomineq_ss:
8524 case Intrinsic::x86_sse2_comieq_sd:
8525 case Intrinsic::x86_sse2_comilt_sd:
8526 case Intrinsic::x86_sse2_comile_sd:
8527 case Intrinsic::x86_sse2_comigt_sd:
8528 case Intrinsic::x86_sse2_comige_sd:
8529 case Intrinsic::x86_sse2_comineq_sd:
8530 case Intrinsic::x86_sse2_ucomieq_sd:
8531 case Intrinsic::x86_sse2_ucomilt_sd:
8532 case Intrinsic::x86_sse2_ucomile_sd:
8533 case Intrinsic::x86_sse2_ucomigt_sd:
8534 case Intrinsic::x86_sse2_ucomige_sd:
8535 case Intrinsic::x86_sse2_ucomineq_sd: {
8536 unsigned Opc = 0;
8537 ISD::CondCode CC = ISD::SETCC_INVALID;
8538 switch (IntNo) {
8539 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008540 case Intrinsic::x86_sse_comieq_ss:
8541 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008542 Opc = X86ISD::COMI;
8543 CC = ISD::SETEQ;
8544 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008545 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008546 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008547 Opc = X86ISD::COMI;
8548 CC = ISD::SETLT;
8549 break;
8550 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008551 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008552 Opc = X86ISD::COMI;
8553 CC = ISD::SETLE;
8554 break;
8555 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008556 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008557 Opc = X86ISD::COMI;
8558 CC = ISD::SETGT;
8559 break;
8560 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008561 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008562 Opc = X86ISD::COMI;
8563 CC = ISD::SETGE;
8564 break;
8565 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008566 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008567 Opc = X86ISD::COMI;
8568 CC = ISD::SETNE;
8569 break;
8570 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008571 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008572 Opc = X86ISD::UCOMI;
8573 CC = ISD::SETEQ;
8574 break;
8575 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008576 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008577 Opc = X86ISD::UCOMI;
8578 CC = ISD::SETLT;
8579 break;
8580 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008581 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008582 Opc = X86ISD::UCOMI;
8583 CC = ISD::SETLE;
8584 break;
8585 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008586 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008587 Opc = X86ISD::UCOMI;
8588 CC = ISD::SETGT;
8589 break;
8590 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008591 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008592 Opc = X86ISD::UCOMI;
8593 CC = ISD::SETGE;
8594 break;
8595 case Intrinsic::x86_sse_ucomineq_ss:
8596 case Intrinsic::x86_sse2_ucomineq_sd:
8597 Opc = X86ISD::UCOMI;
8598 CC = ISD::SETNE;
8599 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008600 }
Evan Cheng734503b2006-09-11 02:19:56 +00008601
Dan Gohman475871a2008-07-27 21:46:04 +00008602 SDValue LHS = Op.getOperand(1);
8603 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008604 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008605 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008606 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8607 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8608 DAG.getConstant(X86CC, MVT::i8), Cond);
8609 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008610 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008611 // ptest and testp intrinsics. The intrinsic these come from are designed to
8612 // return an integer value, not just an instruction so lower it to the ptest
8613 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008614 case Intrinsic::x86_sse41_ptestz:
8615 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008616 case Intrinsic::x86_sse41_ptestnzc:
8617 case Intrinsic::x86_avx_ptestz_256:
8618 case Intrinsic::x86_avx_ptestc_256:
8619 case Intrinsic::x86_avx_ptestnzc_256:
8620 case Intrinsic::x86_avx_vtestz_ps:
8621 case Intrinsic::x86_avx_vtestc_ps:
8622 case Intrinsic::x86_avx_vtestnzc_ps:
8623 case Intrinsic::x86_avx_vtestz_pd:
8624 case Intrinsic::x86_avx_vtestc_pd:
8625 case Intrinsic::x86_avx_vtestnzc_pd:
8626 case Intrinsic::x86_avx_vtestz_ps_256:
8627 case Intrinsic::x86_avx_vtestc_ps_256:
8628 case Intrinsic::x86_avx_vtestnzc_ps_256:
8629 case Intrinsic::x86_avx_vtestz_pd_256:
8630 case Intrinsic::x86_avx_vtestc_pd_256:
8631 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8632 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008633 unsigned X86CC = 0;
8634 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008635 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008636 case Intrinsic::x86_avx_vtestz_ps:
8637 case Intrinsic::x86_avx_vtestz_pd:
8638 case Intrinsic::x86_avx_vtestz_ps_256:
8639 case Intrinsic::x86_avx_vtestz_pd_256:
8640 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008641 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008642 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008643 // ZF = 1
8644 X86CC = X86::COND_E;
8645 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008646 case Intrinsic::x86_avx_vtestc_ps:
8647 case Intrinsic::x86_avx_vtestc_pd:
8648 case Intrinsic::x86_avx_vtestc_ps_256:
8649 case Intrinsic::x86_avx_vtestc_pd_256:
8650 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008651 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008652 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008653 // CF = 1
8654 X86CC = X86::COND_B;
8655 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008656 case Intrinsic::x86_avx_vtestnzc_ps:
8657 case Intrinsic::x86_avx_vtestnzc_pd:
8658 case Intrinsic::x86_avx_vtestnzc_ps_256:
8659 case Intrinsic::x86_avx_vtestnzc_pd_256:
8660 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008661 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008662 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008663 // ZF and CF = 0
8664 X86CC = X86::COND_A;
8665 break;
8666 }
Eric Christopherfd179292009-08-27 18:07:15 +00008667
Eric Christopher71c67532009-07-29 00:28:05 +00008668 SDValue LHS = Op.getOperand(1);
8669 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008670 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8671 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008672 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8673 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8674 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008675 }
Evan Cheng5759f972008-05-04 09:15:50 +00008676
8677 // Fix vector shift instructions where the last operand is a non-immediate
8678 // i32 value.
8679 case Intrinsic::x86_sse2_pslli_w:
8680 case Intrinsic::x86_sse2_pslli_d:
8681 case Intrinsic::x86_sse2_pslli_q:
8682 case Intrinsic::x86_sse2_psrli_w:
8683 case Intrinsic::x86_sse2_psrli_d:
8684 case Intrinsic::x86_sse2_psrli_q:
8685 case Intrinsic::x86_sse2_psrai_w:
8686 case Intrinsic::x86_sse2_psrai_d:
8687 case Intrinsic::x86_mmx_pslli_w:
8688 case Intrinsic::x86_mmx_pslli_d:
8689 case Intrinsic::x86_mmx_pslli_q:
8690 case Intrinsic::x86_mmx_psrli_w:
8691 case Intrinsic::x86_mmx_psrli_d:
8692 case Intrinsic::x86_mmx_psrli_q:
8693 case Intrinsic::x86_mmx_psrai_w:
8694 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008695 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008696 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008697 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008698
8699 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008700 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008701 switch (IntNo) {
8702 case Intrinsic::x86_sse2_pslli_w:
8703 NewIntNo = Intrinsic::x86_sse2_psll_w;
8704 break;
8705 case Intrinsic::x86_sse2_pslli_d:
8706 NewIntNo = Intrinsic::x86_sse2_psll_d;
8707 break;
8708 case Intrinsic::x86_sse2_pslli_q:
8709 NewIntNo = Intrinsic::x86_sse2_psll_q;
8710 break;
8711 case Intrinsic::x86_sse2_psrli_w:
8712 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8713 break;
8714 case Intrinsic::x86_sse2_psrli_d:
8715 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8716 break;
8717 case Intrinsic::x86_sse2_psrli_q:
8718 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8719 break;
8720 case Intrinsic::x86_sse2_psrai_w:
8721 NewIntNo = Intrinsic::x86_sse2_psra_w;
8722 break;
8723 case Intrinsic::x86_sse2_psrai_d:
8724 NewIntNo = Intrinsic::x86_sse2_psra_d;
8725 break;
8726 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008727 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008728 switch (IntNo) {
8729 case Intrinsic::x86_mmx_pslli_w:
8730 NewIntNo = Intrinsic::x86_mmx_psll_w;
8731 break;
8732 case Intrinsic::x86_mmx_pslli_d:
8733 NewIntNo = Intrinsic::x86_mmx_psll_d;
8734 break;
8735 case Intrinsic::x86_mmx_pslli_q:
8736 NewIntNo = Intrinsic::x86_mmx_psll_q;
8737 break;
8738 case Intrinsic::x86_mmx_psrli_w:
8739 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8740 break;
8741 case Intrinsic::x86_mmx_psrli_d:
8742 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8743 break;
8744 case Intrinsic::x86_mmx_psrli_q:
8745 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8746 break;
8747 case Intrinsic::x86_mmx_psrai_w:
8748 NewIntNo = Intrinsic::x86_mmx_psra_w;
8749 break;
8750 case Intrinsic::x86_mmx_psrai_d:
8751 NewIntNo = Intrinsic::x86_mmx_psra_d;
8752 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008753 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008754 }
8755 break;
8756 }
8757 }
Mon P Wangefa42202009-09-03 19:56:25 +00008758
8759 // The vector shift intrinsics with scalars uses 32b shift amounts but
8760 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8761 // to be zero.
8762 SDValue ShOps[4];
8763 ShOps[0] = ShAmt;
8764 ShOps[1] = DAG.getConstant(0, MVT::i32);
8765 if (ShAmtVT == MVT::v4i32) {
8766 ShOps[2] = DAG.getUNDEF(MVT::i32);
8767 ShOps[3] = DAG.getUNDEF(MVT::i32);
8768 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8769 } else {
8770 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008771// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008772 }
8773
Owen Andersone50ed302009-08-10 22:56:29 +00008774 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008775 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008776 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008777 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008778 Op.getOperand(1), ShAmt);
8779 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008780 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008781}
Evan Cheng72261582005-12-20 06:22:03 +00008782
Dan Gohmand858e902010-04-17 15:26:15 +00008783SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8784 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008785 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8786 MFI->setReturnAddressIsTaken(true);
8787
Bill Wendling64e87322009-01-16 19:25:27 +00008788 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008789 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008790
8791 if (Depth > 0) {
8792 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8793 SDValue Offset =
8794 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008795 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008796 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008797 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008798 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008799 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008800 }
8801
8802 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008803 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008804 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008805 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008806}
8807
Dan Gohmand858e902010-04-17 15:26:15 +00008808SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008809 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8810 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008811
Owen Andersone50ed302009-08-10 22:56:29 +00008812 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008813 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008814 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8815 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008816 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008817 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008818 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8819 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008820 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008821 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008822}
8823
Dan Gohman475871a2008-07-27 21:46:04 +00008824SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008825 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008826 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008827}
8828
Dan Gohmand858e902010-04-17 15:26:15 +00008829SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008830 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008831 SDValue Chain = Op.getOperand(0);
8832 SDValue Offset = Op.getOperand(1);
8833 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008834 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008835
Dan Gohmand8816272010-08-11 18:14:00 +00008836 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8837 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8838 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008839 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008840
Dan Gohmand8816272010-08-11 18:14:00 +00008841 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8842 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008843 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008844 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8845 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008846 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008847 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008848
Dale Johannesene4d209d2009-02-03 20:21:25 +00008849 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008850 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008851 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008852}
8853
Dan Gohman475871a2008-07-27 21:46:04 +00008854SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008855 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008856 SDValue Root = Op.getOperand(0);
8857 SDValue Trmp = Op.getOperand(1); // trampoline
8858 SDValue FPtr = Op.getOperand(2); // nested function
8859 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008860 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008861
Dan Gohman69de1932008-02-06 22:27:42 +00008862 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008863
8864 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008865 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008866
8867 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008868 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8869 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008870
Evan Cheng0e6a0522011-07-18 20:57:22 +00008871 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
8872 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008873
8874 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8875
8876 // Load the pointer to the nested function into R11.
8877 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008878 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008879 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008880 Addr, MachinePointerInfo(TrmpAddr),
8881 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008882
Owen Anderson825b72b2009-08-11 20:47:22 +00008883 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8884 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008885 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8886 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008887 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008888
8889 // Load the 'nest' parameter value into R10.
8890 // R10 is specified in X86CallingConv.td
8891 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008892 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8893 DAG.getConstant(10, MVT::i64));
8894 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008895 Addr, MachinePointerInfo(TrmpAddr, 10),
8896 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008897
Owen Anderson825b72b2009-08-11 20:47:22 +00008898 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8899 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008900 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8901 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008902 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008903
8904 // Jump to the nested function.
8905 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008906 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8907 DAG.getConstant(20, MVT::i64));
8908 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008909 Addr, MachinePointerInfo(TrmpAddr, 20),
8910 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008911
8912 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008913 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8914 DAG.getConstant(22, MVT::i64));
8915 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008916 MachinePointerInfo(TrmpAddr, 22),
8917 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008918
Dan Gohman475871a2008-07-27 21:46:04 +00008919 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008920 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008921 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008922 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008923 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008924 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008925 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008926 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008927
8928 switch (CC) {
8929 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008930 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008931 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008932 case CallingConv::X86_StdCall: {
8933 // Pass 'nest' parameter in ECX.
8934 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008935 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008936
8937 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008938 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008939 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008940
Chris Lattner58d74912008-03-12 17:45:29 +00008941 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008942 unsigned InRegCount = 0;
8943 unsigned Idx = 1;
8944
8945 for (FunctionType::param_iterator I = FTy->param_begin(),
8946 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008947 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008948 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008949 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008950
8951 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008952 report_fatal_error("Nest register in use - reduce number of inreg"
8953 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008954 }
8955 }
8956 break;
8957 }
8958 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008959 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008960 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008961 // Pass 'nest' parameter in EAX.
8962 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008963 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008964 break;
8965 }
8966
Dan Gohman475871a2008-07-27 21:46:04 +00008967 SDValue OutChains[4];
8968 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008969
Owen Anderson825b72b2009-08-11 20:47:22 +00008970 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8971 DAG.getConstant(10, MVT::i32));
8972 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008973
Chris Lattnera62fe662010-02-05 19:20:30 +00008974 // This is storing the opcode for MOV32ri.
8975 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00008976 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008977 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008978 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008979 Trmp, MachinePointerInfo(TrmpAddr),
8980 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008981
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8983 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008984 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8985 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008986 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008987
Chris Lattnera62fe662010-02-05 19:20:30 +00008988 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008989 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8990 DAG.getConstant(5, MVT::i32));
8991 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008992 MachinePointerInfo(TrmpAddr, 5),
8993 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008994
Owen Anderson825b72b2009-08-11 20:47:22 +00008995 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8996 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008997 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8998 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008999 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009000
Dan Gohman475871a2008-07-27 21:46:04 +00009001 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009002 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009003 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009004 }
9005}
9006
Dan Gohmand858e902010-04-17 15:26:15 +00009007SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9008 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009009 /*
9010 The rounding mode is in bits 11:10 of FPSR, and has the following
9011 settings:
9012 00 Round to nearest
9013 01 Round to -inf
9014 10 Round to +inf
9015 11 Round to 0
9016
9017 FLT_ROUNDS, on the other hand, expects the following:
9018 -1 Undefined
9019 0 Round to 0
9020 1 Round to nearest
9021 2 Round to +inf
9022 3 Round to -inf
9023
9024 To perform the conversion, we do:
9025 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9026 */
9027
9028 MachineFunction &MF = DAG.getMachineFunction();
9029 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009030 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009031 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009032 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009033 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009034
9035 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009036 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009037 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009038
Michael J. Spencerec38de22010-10-10 22:04:20 +00009039
Chris Lattner2156b792010-09-22 01:11:26 +00009040 MachineMemOperand *MMO =
9041 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9042 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009043
Chris Lattner2156b792010-09-22 01:11:26 +00009044 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9045 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9046 DAG.getVTList(MVT::Other),
9047 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009048
9049 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009050 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009051 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009052
9053 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009054 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009055 DAG.getNode(ISD::SRL, DL, MVT::i16,
9056 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009057 CWD, DAG.getConstant(0x800, MVT::i16)),
9058 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009059 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009060 DAG.getNode(ISD::SRL, DL, MVT::i16,
9061 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009062 CWD, DAG.getConstant(0x400, MVT::i16)),
9063 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009064
Dan Gohman475871a2008-07-27 21:46:04 +00009065 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009066 DAG.getNode(ISD::AND, DL, MVT::i16,
9067 DAG.getNode(ISD::ADD, DL, MVT::i16,
9068 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009069 DAG.getConstant(1, MVT::i16)),
9070 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009071
9072
Duncan Sands83ec4b62008-06-06 12:08:01 +00009073 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009074 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009075}
9076
Dan Gohmand858e902010-04-17 15:26:15 +00009077SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009078 EVT VT = Op.getValueType();
9079 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009080 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009081 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009082
9083 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009084 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009085 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009086 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009087 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009088 }
Evan Cheng18efe262007-12-14 02:13:44 +00009089
Evan Cheng152804e2007-12-14 08:30:15 +00009090 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009092 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009093
9094 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009095 SDValue Ops[] = {
9096 Op,
9097 DAG.getConstant(NumBits+NumBits-1, OpVT),
9098 DAG.getConstant(X86::COND_E, MVT::i8),
9099 Op.getValue(1)
9100 };
9101 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009102
9103 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009104 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009105
Owen Anderson825b72b2009-08-11 20:47:22 +00009106 if (VT == MVT::i8)
9107 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009108 return Op;
9109}
9110
Dan Gohmand858e902010-04-17 15:26:15 +00009111SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009112 EVT VT = Op.getValueType();
9113 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009114 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009115 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009116
9117 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009118 if (VT == MVT::i8) {
9119 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009120 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009121 }
Evan Cheng152804e2007-12-14 08:30:15 +00009122
9123 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009124 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009125 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009126
9127 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009128 SDValue Ops[] = {
9129 Op,
9130 DAG.getConstant(NumBits, OpVT),
9131 DAG.getConstant(X86::COND_E, MVT::i8),
9132 Op.getValue(1)
9133 };
9134 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009135
Owen Anderson825b72b2009-08-11 20:47:22 +00009136 if (VT == MVT::i8)
9137 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009138 return Op;
9139}
9140
Dan Gohmand858e902010-04-17 15:26:15 +00009141SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009142 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009143 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009144 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009145
Mon P Wangaf9b9522008-12-18 21:42:19 +00009146 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9147 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9148 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9149 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9150 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9151 //
9152 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9153 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9154 // return AloBlo + AloBhi + AhiBlo;
9155
9156 SDValue A = Op.getOperand(0);
9157 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009158
Dale Johannesene4d209d2009-02-03 20:21:25 +00009159 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009160 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9161 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009162 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009163 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9164 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009165 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009166 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009167 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009168 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009169 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009170 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009171 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009172 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009173 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009174 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009175 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9176 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009177 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009178 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9179 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009180 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9181 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009182 return Res;
9183}
9184
Nadav Rotem43012222011-05-11 08:12:09 +00009185SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9186
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009187 EVT VT = Op.getValueType();
9188 DebugLoc dl = Op.getDebugLoc();
9189 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009190 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009191
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009192 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009193
Nadav Rotem43012222011-05-11 08:12:09 +00009194 // Must have SSE2.
9195 if (!Subtarget->hasSSE2()) return SDValue();
Nate Begeman51409212010-07-28 00:21:48 +00009196
Nadav Rotem43012222011-05-11 08:12:09 +00009197 // Optimize shl/srl/sra with constant shift amount.
9198 if (isSplatVector(Amt.getNode())) {
9199 SDValue SclrAmt = Amt->getOperand(0);
9200 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9201 uint64_t ShiftAmt = C->getZExtValue();
9202
9203 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9204 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9205 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9206 R, DAG.getConstant(ShiftAmt, MVT::i32));
9207
9208 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9209 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9210 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9211 R, DAG.getConstant(ShiftAmt, MVT::i32));
9212
9213 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9214 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9215 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9216 R, DAG.getConstant(ShiftAmt, MVT::i32));
9217
9218 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9219 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9220 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9221 R, DAG.getConstant(ShiftAmt, MVT::i32));
9222
9223 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9224 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9225 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9226 R, DAG.getConstant(ShiftAmt, MVT::i32));
9227
9228 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9229 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9230 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9231 R, DAG.getConstant(ShiftAmt, MVT::i32));
9232
9233 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9234 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9235 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9236 R, DAG.getConstant(ShiftAmt, MVT::i32));
9237
9238 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9239 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9240 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9241 R, DAG.getConstant(ShiftAmt, MVT::i32));
9242 }
9243 }
9244
9245 // Lower SHL with variable shift amount.
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009246 // Cannot lower SHL without SSE2 or later.
9247 if (!Subtarget->hasSSE2()) return SDValue();
Nadav Rotem43012222011-05-11 08:12:09 +00009248
9249 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009250 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9251 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9252 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9253
9254 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009255
Nate Begeman51409212010-07-28 00:21:48 +00009256 std::vector<Constant*> CV(4, CI);
9257 Constant *C = ConstantVector::get(CV);
9258 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9259 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009260 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009261 false, false, 16);
9262
9263 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009264 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009265 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9266 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9267 }
Nadav Rotem43012222011-05-11 08:12:09 +00009268 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009269 // a = a << 5;
9270 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9271 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9272 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9273
9274 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9275 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9276
9277 std::vector<Constant*> CVM1(16, CM1);
9278 std::vector<Constant*> CVM2(16, CM2);
9279 Constant *C = ConstantVector::get(CVM1);
9280 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9281 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009282 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009283 false, false, 16);
9284
9285 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9286 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9287 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9288 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9289 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009290 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009291 // a += a
9292 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009293
Nate Begeman51409212010-07-28 00:21:48 +00009294 C = ConstantVector::get(CVM2);
9295 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9296 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009297 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009298 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009299
Nate Begeman51409212010-07-28 00:21:48 +00009300 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9301 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9302 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9303 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9304 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009305 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009306 // a += a
9307 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009308
Nate Begeman51409212010-07-28 00:21:48 +00009309 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009310 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009311 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9312 return R;
9313 }
9314 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009315}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009316
Dan Gohmand858e902010-04-17 15:26:15 +00009317SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009318 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9319 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009320 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9321 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009322 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009323 SDValue LHS = N->getOperand(0);
9324 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009325 unsigned BaseOp = 0;
9326 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009327 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009328 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009329 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009330 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009331 // A subtract of one will be selected as a INC. Note that INC doesn't
9332 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009333 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9334 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009335 BaseOp = X86ISD::INC;
9336 Cond = X86::COND_O;
9337 break;
9338 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009339 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009340 Cond = X86::COND_O;
9341 break;
9342 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009343 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009344 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009345 break;
9346 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009347 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9348 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009349 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9350 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009351 BaseOp = X86ISD::DEC;
9352 Cond = X86::COND_O;
9353 break;
9354 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009355 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009356 Cond = X86::COND_O;
9357 break;
9358 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009359 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009360 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009361 break;
9362 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009363 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009364 Cond = X86::COND_O;
9365 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009366 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9367 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9368 MVT::i32);
9369 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009370
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009371 SDValue SetCC =
9372 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9373 DAG.getConstant(X86::COND_O, MVT::i32),
9374 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009375
Dan Gohman6e5fda22011-07-22 18:45:15 +00009376 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009377 }
Bill Wendling74c37652008-12-09 22:08:41 +00009378 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009379
Bill Wendling61edeb52008-12-02 01:06:39 +00009380 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009381 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009382 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009383
Bill Wendling61edeb52008-12-02 01:06:39 +00009384 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009385 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9386 DAG.getConstant(Cond, MVT::i32),
9387 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009388
Dan Gohman6e5fda22011-07-22 18:45:15 +00009389 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009390}
9391
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009392SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9393 DebugLoc dl = Op.getDebugLoc();
9394 SDNode* Node = Op.getNode();
9395 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9396 EVT VT = Node->getValueType(0);
9397
9398 if (Subtarget->hasSSE2() && VT.isVector()) {
9399 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9400 ExtraVT.getScalarType().getSizeInBits();
9401 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9402
9403 unsigned SHLIntrinsicsID = 0;
9404 unsigned SRAIntrinsicsID = 0;
9405 switch (VT.getSimpleVT().SimpleTy) {
9406 default:
9407 return SDValue();
9408 case MVT::v2i64: {
9409 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9410 SRAIntrinsicsID = 0;
9411 break;
9412 }
9413 case MVT::v4i32: {
9414 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9415 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9416 break;
9417 }
9418 case MVT::v8i16: {
9419 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9420 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9421 break;
9422 }
9423 }
9424
9425 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9426 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9427 Node->getOperand(0), ShAmt);
9428
9429 // In case of 1 bit sext, no need to shr
9430 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9431
9432 if (SRAIntrinsicsID) {
9433 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9434 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9435 Tmp1, ShAmt);
9436 }
9437 return Tmp1;
9438 }
9439
9440 return SDValue();
9441}
9442
9443
Eric Christopher9a9d2752010-07-22 02:48:34 +00009444SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9445 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009446
Eric Christopher77ed1352011-07-08 00:04:56 +00009447 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9448 // There isn't any reason to disable it if the target processor supports it.
9449 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009450 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009451 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009452 SDValue Ops[] = {
9453 DAG.getRegister(X86::ESP, MVT::i32), // Base
9454 DAG.getTargetConstant(1, MVT::i8), // Scale
9455 DAG.getRegister(0, MVT::i32), // Index
9456 DAG.getTargetConstant(0, MVT::i32), // Disp
9457 DAG.getRegister(0, MVT::i32), // Segment.
9458 Zero,
9459 Chain
9460 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009461 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009462 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9463 array_lengthof(Ops));
9464 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009465 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009466
Eric Christopher9a9d2752010-07-22 02:48:34 +00009467 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009468 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009469 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009470
Chris Lattner132929a2010-08-14 17:26:09 +00009471 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9472 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9473 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9474 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009475
Chris Lattner132929a2010-08-14 17:26:09 +00009476 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9477 if (!Op1 && !Op2 && !Op3 && Op4)
9478 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009479
Chris Lattner132929a2010-08-14 17:26:09 +00009480 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9481 if (Op1 && !Op2 && !Op3 && !Op4)
9482 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009483
9484 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009485 // (MFENCE)>;
9486 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009487}
9488
Eli Friedman14648462011-07-27 22:21:52 +00009489SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
9490 SelectionDAG &DAG) const {
9491 DebugLoc dl = Op.getDebugLoc();
9492 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
9493 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
9494 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
9495 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
9496
9497 // The only fence that needs an instruction is a sequentially-consistent
9498 // cross-thread fence.
9499 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
9500 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
9501 // no-sse2). There isn't any reason to disable it if the target processor
9502 // supports it.
9503 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
9504 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
9505
9506 SDValue Chain = Op.getOperand(0);
9507 SDValue Zero = DAG.getConstant(0, MVT::i32);
9508 SDValue Ops[] = {
9509 DAG.getRegister(X86::ESP, MVT::i32), // Base
9510 DAG.getTargetConstant(1, MVT::i8), // Scale
9511 DAG.getRegister(0, MVT::i32), // Index
9512 DAG.getTargetConstant(0, MVT::i32), // Disp
9513 DAG.getRegister(0, MVT::i32), // Segment.
9514 Zero,
9515 Chain
9516 };
9517 SDNode *Res =
9518 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9519 array_lengthof(Ops));
9520 return SDValue(Res, 0);
9521 }
9522
9523 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
9524 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
9525}
9526
9527
Dan Gohmand858e902010-04-17 15:26:15 +00009528SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009529 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009530 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009531 unsigned Reg = 0;
9532 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009534 default:
9535 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009536 case MVT::i8: Reg = X86::AL; size = 1; break;
9537 case MVT::i16: Reg = X86::AX; size = 2; break;
9538 case MVT::i32: Reg = X86::EAX; size = 4; break;
9539 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009540 assert(Subtarget->is64Bit() && "Node not type legal!");
9541 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009542 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009543 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009544 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009545 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009546 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009547 Op.getOperand(1),
9548 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009549 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009550 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009551 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009552 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9553 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9554 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009555 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009556 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009557 return cpOut;
9558}
9559
Duncan Sands1607f052008-12-01 11:39:25 +00009560SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009561 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009562 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009563 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009564 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009565 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009566 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9568 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009569 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009570 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9571 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009572 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009574 rdx.getValue(1)
9575 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009576 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009577}
9578
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009579SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009580 SelectionDAG &DAG) const {
9581 EVT SrcVT = Op.getOperand(0).getValueType();
9582 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009583 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9584 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009585 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009586 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009587 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009588 // i64 <=> MMX conversions are Legal.
9589 if (SrcVT==MVT::i64 && DstVT.isVector())
9590 return Op;
9591 if (DstVT==MVT::i64 && SrcVT.isVector())
9592 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009593 // MMX <=> MMX conversions are Legal.
9594 if (SrcVT.isVector() && DstVT.isVector())
9595 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009596 // All other conversions need to be expanded.
9597 return SDValue();
9598}
Chris Lattner5b856542010-12-20 00:59:46 +00009599
Dan Gohmand858e902010-04-17 15:26:15 +00009600SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009601 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009602 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009603 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009604 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009605 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009606 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009607 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009608 Node->getOperand(0),
9609 Node->getOperand(1), negOp,
9610 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +00009611 cast<AtomicSDNode>(Node)->getAlignment(),
9612 cast<AtomicSDNode>(Node)->getOrdering(),
9613 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +00009614}
9615
Chris Lattner5b856542010-12-20 00:59:46 +00009616static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9617 EVT VT = Op.getNode()->getValueType(0);
9618
9619 // Let legalize expand this if it isn't a legal type yet.
9620 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9621 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009622
Chris Lattner5b856542010-12-20 00:59:46 +00009623 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009624
Chris Lattner5b856542010-12-20 00:59:46 +00009625 unsigned Opc;
9626 bool ExtraOp = false;
9627 switch (Op.getOpcode()) {
9628 default: assert(0 && "Invalid code");
9629 case ISD::ADDC: Opc = X86ISD::ADD; break;
9630 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9631 case ISD::SUBC: Opc = X86ISD::SUB; break;
9632 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9633 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009634
Chris Lattner5b856542010-12-20 00:59:46 +00009635 if (!ExtraOp)
9636 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9637 Op.getOperand(1));
9638 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9639 Op.getOperand(1), Op.getOperand(2));
9640}
9641
Evan Cheng0db9fe62006-04-25 20:13:52 +00009642/// LowerOperation - Provide custom lowering hooks for some operations.
9643///
Dan Gohmand858e902010-04-17 15:26:15 +00009644SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009645 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009646 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009647 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009648 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +00009649 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009650 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9651 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009652 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009653 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009654 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9655 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9656 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009657 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009658 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009659 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9660 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9661 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009662 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009663 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009664 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009665 case ISD::SHL_PARTS:
9666 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009667 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009668 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009669 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009670 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009671 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009672 case ISD::FABS: return LowerFABS(Op, DAG);
9673 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009674 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009675 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009676 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009677 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009678 case ISD::SELECT: return LowerSELECT(Op, DAG);
9679 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009680 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009681 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009682 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009683 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009684 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009685 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9686 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009687 case ISD::FRAME_TO_ARGS_OFFSET:
9688 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009689 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009690 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009691 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009692 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009693 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9694 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009695 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009696 case ISD::SRA:
9697 case ISD::SRL:
9698 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009699 case ISD::SADDO:
9700 case ISD::UADDO:
9701 case ISD::SSUBO:
9702 case ISD::USUBO:
9703 case ISD::SMULO:
9704 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009705 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009706 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009707 case ISD::ADDC:
9708 case ISD::ADDE:
9709 case ISD::SUBC:
9710 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009711 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009712}
9713
Duncan Sands1607f052008-12-01 11:39:25 +00009714void X86TargetLowering::
9715ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009716 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009717 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009718 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009720
9721 SDValue Chain = Node->getOperand(0);
9722 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009723 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009724 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009725 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009726 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009727 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009728 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009729 SDValue Result =
9730 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9731 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009732 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009733 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009734 Results.push_back(Result.getValue(2));
9735}
9736
Duncan Sands126d9072008-07-04 11:47:58 +00009737/// ReplaceNodeResults - Replace a node with an illegal result type
9738/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009739void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9740 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009741 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009742 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009743 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009744 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009745 assert(false && "Do not know how to custom type legalize this operation!");
9746 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009747 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009748 case ISD::ADDC:
9749 case ISD::ADDE:
9750 case ISD::SUBC:
9751 case ISD::SUBE:
9752 // We don't want to expand or promote these.
9753 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009754 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009755 std::pair<SDValue,SDValue> Vals =
9756 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009757 SDValue FIST = Vals.first, StackSlot = Vals.second;
9758 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009759 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009760 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009761 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9762 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009763 }
9764 return;
9765 }
9766 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009767 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009768 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009769 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009770 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009771 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009772 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009773 eax.getValue(2));
9774 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9775 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009776 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009777 Results.push_back(edx.getValue(1));
9778 return;
9779 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009780 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009781 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009782 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009783 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009784 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9785 DAG.getConstant(0, MVT::i32));
9786 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9787 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009788 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9789 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009790 cpInL.getValue(1));
9791 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9793 DAG.getConstant(0, MVT::i32));
9794 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9795 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009796 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009797 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009798 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009799 swapInL.getValue(1));
9800 SDValue Ops[] = { swapInH.getValue(0),
9801 N->getOperand(1),
9802 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009803 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009804 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9805 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9806 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009807 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009809 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009810 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009811 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009812 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009813 Results.push_back(cpOutH.getValue(1));
9814 return;
9815 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009816 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009817 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9818 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009819 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009820 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9821 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009822 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009823 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9824 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009825 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009826 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9827 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009828 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009829 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9830 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009831 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009832 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9833 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009834 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009835 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9836 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009837 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009838}
9839
Evan Cheng72261582005-12-20 06:22:03 +00009840const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9841 switch (Opcode) {
9842 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009843 case X86ISD::BSF: return "X86ISD::BSF";
9844 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009845 case X86ISD::SHLD: return "X86ISD::SHLD";
9846 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009847 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009848 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009849 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009850 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009851 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009852 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009853 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9854 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9855 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009856 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009857 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009858 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009859 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009860 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009861 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009862 case X86ISD::COMI: return "X86ISD::COMI";
9863 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009864 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009865 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +00009866 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
9867 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +00009868 case X86ISD::CMOV: return "X86ISD::CMOV";
9869 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009870 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009871 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9872 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009873 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009874 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009875 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009876 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009877 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009878 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9879 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009880 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009881 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +00009882 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +00009883 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9884 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9885 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009886 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009887 case X86ISD::FMAX: return "X86ISD::FMAX";
9888 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009889 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9890 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009891 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009892 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009893 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009894 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009895 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009896 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9897 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009898 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9899 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9900 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9901 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9902 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9903 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009904 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9905 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009906 case X86ISD::VSHL: return "X86ISD::VSHL";
9907 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009908 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9909 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9910 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9911 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9912 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9913 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9914 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9915 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9916 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9917 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009918 case X86ISD::ADD: return "X86ISD::ADD";
9919 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009920 case X86ISD::ADC: return "X86ISD::ADC";
9921 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009922 case X86ISD::SMUL: return "X86ISD::SMUL";
9923 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009924 case X86ISD::INC: return "X86ISD::INC";
9925 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009926 case X86ISD::OR: return "X86ISD::OR";
9927 case X86ISD::XOR: return "X86ISD::XOR";
9928 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009929 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009930 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009931 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009932 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9933 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9934 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9935 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9936 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9937 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9938 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9939 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9940 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009941 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009942 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009943 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009944 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9945 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009946 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9947 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9948 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9949 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9950 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9951 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9952 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9953 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9954 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +00009955 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009956 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9957 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9958 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9959 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9960 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9961 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9962 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9963 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9964 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9965 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00009966 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
9967 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
9968 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
9969 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009970 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009971 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009972 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +00009973 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +00009974 }
9975}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009976
Chris Lattnerc9addb72007-03-30 23:15:24 +00009977// isLegalAddressingMode - Return true if the addressing mode represented
9978// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009979bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009980 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00009981 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009982 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009983 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009984
Chris Lattnerc9addb72007-03-30 23:15:24 +00009985 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009986 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009987 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009988
Chris Lattnerc9addb72007-03-30 23:15:24 +00009989 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00009990 unsigned GVFlags =
9991 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009992
Chris Lattnerdfed4132009-07-10 07:38:24 +00009993 // If a reference to this global requires an extra load, we can't fold it.
9994 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009995 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009996
Chris Lattnerdfed4132009-07-10 07:38:24 +00009997 // If BaseGV requires a register for the PIC base, we cannot also have a
9998 // BaseReg specified.
9999 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010000 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010001
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010002 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010003 if ((M != CodeModel::Small || R != Reloc::Static) &&
10004 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010005 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010006 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010007
Chris Lattnerc9addb72007-03-30 23:15:24 +000010008 switch (AM.Scale) {
10009 case 0:
10010 case 1:
10011 case 2:
10012 case 4:
10013 case 8:
10014 // These scales always work.
10015 break;
10016 case 3:
10017 case 5:
10018 case 9:
10019 // These scales are formed with basereg+scalereg. Only accept if there is
10020 // no basereg yet.
10021 if (AM.HasBaseReg)
10022 return false;
10023 break;
10024 default: // Other stuff never works.
10025 return false;
10026 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010027
Chris Lattnerc9addb72007-03-30 23:15:24 +000010028 return true;
10029}
10030
10031
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010032bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010033 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010034 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010035 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10036 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010037 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010038 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010039 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010040}
10041
Owen Andersone50ed302009-08-10 22:56:29 +000010042bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010043 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010044 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010045 unsigned NumBits1 = VT1.getSizeInBits();
10046 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010047 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010048 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010049 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010050}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010051
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010052bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010053 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010054 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010055}
10056
Owen Andersone50ed302009-08-10 22:56:29 +000010057bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010058 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010059 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010060}
10061
Owen Andersone50ed302009-08-10 22:56:29 +000010062bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010063 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010065}
10066
Evan Cheng60c07e12006-07-05 22:17:51 +000010067/// isShuffleMaskLegal - Targets can use this to indicate that they only
10068/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10069/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10070/// are assumed to be legal.
10071bool
Eric Christopherfd179292009-08-27 18:07:15 +000010072X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010073 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010074 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010075 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010076 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010077
Nate Begemana09008b2009-10-19 02:17:23 +000010078 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010079 return (VT.getVectorNumElements() == 2 ||
10080 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10081 isMOVLMask(M, VT) ||
10082 isSHUFPMask(M, VT) ||
10083 isPSHUFDMask(M, VT) ||
10084 isPSHUFHWMask(M, VT) ||
10085 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010086 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010087 isUNPCKLMask(M, VT) ||
10088 isUNPCKHMask(M, VT) ||
10089 isUNPCKL_v_undef_Mask(M, VT) ||
10090 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010091}
10092
Dan Gohman7d8143f2008-04-09 20:09:42 +000010093bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010094X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010095 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010096 unsigned NumElts = VT.getVectorNumElements();
10097 // FIXME: This collection of masks seems suspect.
10098 if (NumElts == 2)
10099 return true;
10100 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10101 return (isMOVLMask(Mask, VT) ||
10102 isCommutedMOVLMask(Mask, VT, true) ||
10103 isSHUFPMask(Mask, VT) ||
10104 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010105 }
10106 return false;
10107}
10108
10109//===----------------------------------------------------------------------===//
10110// X86 Scheduler Hooks
10111//===----------------------------------------------------------------------===//
10112
Mon P Wang63307c32008-05-05 19:05:59 +000010113// private utility function
10114MachineBasicBlock *
10115X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10116 MachineBasicBlock *MBB,
10117 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010118 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010119 unsigned LoadOpc,
10120 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010121 unsigned notOpc,
10122 unsigned EAXreg,
10123 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010124 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010125 // For the atomic bitwise operator, we generate
10126 // thisMBB:
10127 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010128 // ld t1 = [bitinstr.addr]
10129 // op t2 = t1, [bitinstr.val]
10130 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010131 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10132 // bz newMBB
10133 // fallthrough -->nextMBB
10134 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10135 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010136 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010137 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010138
Mon P Wang63307c32008-05-05 19:05:59 +000010139 /// First build the CFG
10140 MachineFunction *F = MBB->getParent();
10141 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010142 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10143 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10144 F->insert(MBBIter, newMBB);
10145 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010146
Dan Gohman14152b42010-07-06 20:24:04 +000010147 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10148 nextMBB->splice(nextMBB->begin(), thisMBB,
10149 llvm::next(MachineBasicBlock::iterator(bInstr)),
10150 thisMBB->end());
10151 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010152
Mon P Wang63307c32008-05-05 19:05:59 +000010153 // Update thisMBB to fall through to newMBB
10154 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010155
Mon P Wang63307c32008-05-05 19:05:59 +000010156 // newMBB jumps to itself and fall through to nextMBB
10157 newMBB->addSuccessor(nextMBB);
10158 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010159
Mon P Wang63307c32008-05-05 19:05:59 +000010160 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010161 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010162 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010163 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010164 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010165 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010166 int numArgs = bInstr->getNumOperands() - 1;
10167 for (int i=0; i < numArgs; ++i)
10168 argOpers[i] = &bInstr->getOperand(i+1);
10169
10170 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010171 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010172 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010173
Dale Johannesen140be2d2008-08-19 18:47:28 +000010174 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010175 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010176 for (int i=0; i <= lastAddrIndx; ++i)
10177 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010178
Dale Johannesen140be2d2008-08-19 18:47:28 +000010179 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010180 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010181 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010182 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010183 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010184 tt = t1;
10185
Dale Johannesen140be2d2008-08-19 18:47:28 +000010186 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010187 assert((argOpers[valArgIndx]->isReg() ||
10188 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010189 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010190 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010191 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010192 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010193 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010194 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010195 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010196
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010197 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010198 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010199
Dale Johannesene4d209d2009-02-03 20:21:25 +000010200 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010201 for (int i=0; i <= lastAddrIndx; ++i)
10202 (*MIB).addOperand(*argOpers[i]);
10203 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010204 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010205 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10206 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010207
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010208 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010209 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010210
Mon P Wang63307c32008-05-05 19:05:59 +000010211 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010212 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010213
Dan Gohman14152b42010-07-06 20:24:04 +000010214 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010215 return nextMBB;
10216}
10217
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010218// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010219MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010220X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10221 MachineBasicBlock *MBB,
10222 unsigned regOpcL,
10223 unsigned regOpcH,
10224 unsigned immOpcL,
10225 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010226 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010227 // For the atomic bitwise operator, we generate
10228 // thisMBB (instructions are in pairs, except cmpxchg8b)
10229 // ld t1,t2 = [bitinstr.addr]
10230 // newMBB:
10231 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10232 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010233 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010234 // mov ECX, EBX <- t5, t6
10235 // mov EAX, EDX <- t1, t2
10236 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10237 // mov t3, t4 <- EAX, EDX
10238 // bz newMBB
10239 // result in out1, out2
10240 // fallthrough -->nextMBB
10241
10242 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10243 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010244 const unsigned NotOpc = X86::NOT32r;
10245 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10246 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10247 MachineFunction::iterator MBBIter = MBB;
10248 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010249
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010250 /// First build the CFG
10251 MachineFunction *F = MBB->getParent();
10252 MachineBasicBlock *thisMBB = MBB;
10253 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10254 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10255 F->insert(MBBIter, newMBB);
10256 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010257
Dan Gohman14152b42010-07-06 20:24:04 +000010258 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10259 nextMBB->splice(nextMBB->begin(), thisMBB,
10260 llvm::next(MachineBasicBlock::iterator(bInstr)),
10261 thisMBB->end());
10262 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010263
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010264 // Update thisMBB to fall through to newMBB
10265 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010266
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010267 // newMBB jumps to itself and fall through to nextMBB
10268 newMBB->addSuccessor(nextMBB);
10269 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010270
Dale Johannesene4d209d2009-02-03 20:21:25 +000010271 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010272 // Insert instructions into newMBB based on incoming instruction
10273 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010274 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010275 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010276 MachineOperand& dest1Oper = bInstr->getOperand(0);
10277 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010278 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10279 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010280 argOpers[i] = &bInstr->getOperand(i+2);
10281
Dan Gohman71ea4e52010-05-14 21:01:44 +000010282 // We use some of the operands multiple times, so conservatively just
10283 // clear any kill flags that might be present.
10284 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10285 argOpers[i]->setIsKill(false);
10286 }
10287
Evan Chengad5b52f2010-01-08 19:14:57 +000010288 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010289 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010290
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010291 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010292 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010293 for (int i=0; i <= lastAddrIndx; ++i)
10294 (*MIB).addOperand(*argOpers[i]);
10295 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010296 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010297 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010298 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010299 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010300 MachineOperand newOp3 = *(argOpers[3]);
10301 if (newOp3.isImm())
10302 newOp3.setImm(newOp3.getImm()+4);
10303 else
10304 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010305 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010306 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010307
10308 // t3/4 are defined later, at the bottom of the loop
10309 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10310 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010311 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010312 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010313 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010314 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10315
Evan Cheng306b4ca2010-01-08 23:41:50 +000010316 // The subsequent operations should be using the destination registers of
10317 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010318 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010319 t1 = F->getRegInfo().createVirtualRegister(RC);
10320 t2 = F->getRegInfo().createVirtualRegister(RC);
10321 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10322 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010323 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010324 t1 = dest1Oper.getReg();
10325 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010326 }
10327
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010328 int valArgIndx = lastAddrIndx + 1;
10329 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010330 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010331 "invalid operand");
10332 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10333 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010334 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010335 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010336 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010337 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010338 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010339 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010340 (*MIB).addOperand(*argOpers[valArgIndx]);
10341 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010342 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010343 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010344 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010345 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010346 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010347 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010348 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010349 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010350 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010351 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010352
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010353 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010354 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010355 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010356 MIB.addReg(t2);
10357
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010358 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010359 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010360 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010361 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010362
Dale Johannesene4d209d2009-02-03 20:21:25 +000010363 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010364 for (int i=0; i <= lastAddrIndx; ++i)
10365 (*MIB).addOperand(*argOpers[i]);
10366
10367 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010368 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10369 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010370
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010371 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010372 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010373 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010374 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010375
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010376 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010377 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010378
Dan Gohman14152b42010-07-06 20:24:04 +000010379 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010380 return nextMBB;
10381}
10382
10383// private utility function
10384MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010385X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10386 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010387 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010388 // For the atomic min/max operator, we generate
10389 // thisMBB:
10390 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010391 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010392 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010393 // cmp t1, t2
10394 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010395 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010396 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10397 // bz newMBB
10398 // fallthrough -->nextMBB
10399 //
10400 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10401 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010402 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010403 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010404
Mon P Wang63307c32008-05-05 19:05:59 +000010405 /// First build the CFG
10406 MachineFunction *F = MBB->getParent();
10407 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010408 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10409 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10410 F->insert(MBBIter, newMBB);
10411 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010412
Dan Gohman14152b42010-07-06 20:24:04 +000010413 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10414 nextMBB->splice(nextMBB->begin(), thisMBB,
10415 llvm::next(MachineBasicBlock::iterator(mInstr)),
10416 thisMBB->end());
10417 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010418
Mon P Wang63307c32008-05-05 19:05:59 +000010419 // Update thisMBB to fall through to newMBB
10420 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010421
Mon P Wang63307c32008-05-05 19:05:59 +000010422 // newMBB jumps to newMBB and fall through to nextMBB
10423 newMBB->addSuccessor(nextMBB);
10424 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010425
Dale Johannesene4d209d2009-02-03 20:21:25 +000010426 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010427 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010428 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010429 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010430 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010431 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010432 int numArgs = mInstr->getNumOperands() - 1;
10433 for (int i=0; i < numArgs; ++i)
10434 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010435
Mon P Wang63307c32008-05-05 19:05:59 +000010436 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010437 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010438 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010439
Mon P Wangab3e7472008-05-05 22:56:23 +000010440 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010441 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010442 for (int i=0; i <= lastAddrIndx; ++i)
10443 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010444
Mon P Wang63307c32008-05-05 19:05:59 +000010445 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010446 assert((argOpers[valArgIndx]->isReg() ||
10447 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010448 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010449
10450 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010451 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010452 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010453 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010454 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010455 (*MIB).addOperand(*argOpers[valArgIndx]);
10456
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010457 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010458 MIB.addReg(t1);
10459
Dale Johannesene4d209d2009-02-03 20:21:25 +000010460 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010461 MIB.addReg(t1);
10462 MIB.addReg(t2);
10463
10464 // Generate movc
10465 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010466 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010467 MIB.addReg(t2);
10468 MIB.addReg(t1);
10469
10470 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010471 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010472 for (int i=0; i <= lastAddrIndx; ++i)
10473 (*MIB).addOperand(*argOpers[i]);
10474 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010475 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010476 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10477 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010478
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010479 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010480 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010481
Mon P Wang63307c32008-05-05 19:05:59 +000010482 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010483 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010484
Dan Gohman14152b42010-07-06 20:24:04 +000010485 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010486 return nextMBB;
10487}
10488
Eric Christopherf83a5de2009-08-27 18:08:16 +000010489// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010490// or XMM0_V32I8 in AVX all of this code can be replaced with that
10491// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010492MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010493X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010494 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010495 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10496 "Target must have SSE4.2 or AVX features enabled");
10497
Eric Christopherb120ab42009-08-18 22:50:32 +000010498 DebugLoc dl = MI->getDebugLoc();
10499 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010500 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010501 if (!Subtarget->hasAVX()) {
10502 if (memArg)
10503 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10504 else
10505 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10506 } else {
10507 if (memArg)
10508 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10509 else
10510 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10511 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010512
Eric Christopher41c902f2010-11-30 08:20:21 +000010513 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010514 for (unsigned i = 0; i < numArgs; ++i) {
10515 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010516 if (!(Op.isReg() && Op.isImplicit()))
10517 MIB.addOperand(Op);
10518 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010519 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010520 .addReg(X86::XMM0);
10521
Dan Gohman14152b42010-07-06 20:24:04 +000010522 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010523 return BB;
10524}
10525
10526MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010527X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010528 DebugLoc dl = MI->getDebugLoc();
10529 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010530
Eric Christopher228232b2010-11-30 07:20:12 +000010531 // Address into RAX/EAX, other two args into ECX, EDX.
10532 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10533 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10534 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10535 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010536 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010537
Eric Christopher228232b2010-11-30 07:20:12 +000010538 unsigned ValOps = X86::AddrNumOperands;
10539 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10540 .addReg(MI->getOperand(ValOps).getReg());
10541 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10542 .addReg(MI->getOperand(ValOps+1).getReg());
10543
10544 // The instruction doesn't actually take any operands though.
10545 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010546
Eric Christopher228232b2010-11-30 07:20:12 +000010547 MI->eraseFromParent(); // The pseudo is gone now.
10548 return BB;
10549}
10550
10551MachineBasicBlock *
10552X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010553 DebugLoc dl = MI->getDebugLoc();
10554 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010555
Eric Christopher228232b2010-11-30 07:20:12 +000010556 // First arg in ECX, the second in EAX.
10557 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10558 .addReg(MI->getOperand(0).getReg());
10559 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10560 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010561
Eric Christopher228232b2010-11-30 07:20:12 +000010562 // The instruction doesn't actually take any operands though.
10563 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010564
Eric Christopher228232b2010-11-30 07:20:12 +000010565 MI->eraseFromParent(); // The pseudo is gone now.
10566 return BB;
10567}
10568
10569MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010570X86TargetLowering::EmitVAARG64WithCustomInserter(
10571 MachineInstr *MI,
10572 MachineBasicBlock *MBB) const {
10573 // Emit va_arg instruction on X86-64.
10574
10575 // Operands to this pseudo-instruction:
10576 // 0 ) Output : destination address (reg)
10577 // 1-5) Input : va_list address (addr, i64mem)
10578 // 6 ) ArgSize : Size (in bytes) of vararg type
10579 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10580 // 8 ) Align : Alignment of type
10581 // 9 ) EFLAGS (implicit-def)
10582
10583 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10584 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10585
10586 unsigned DestReg = MI->getOperand(0).getReg();
10587 MachineOperand &Base = MI->getOperand(1);
10588 MachineOperand &Scale = MI->getOperand(2);
10589 MachineOperand &Index = MI->getOperand(3);
10590 MachineOperand &Disp = MI->getOperand(4);
10591 MachineOperand &Segment = MI->getOperand(5);
10592 unsigned ArgSize = MI->getOperand(6).getImm();
10593 unsigned ArgMode = MI->getOperand(7).getImm();
10594 unsigned Align = MI->getOperand(8).getImm();
10595
10596 // Memory Reference
10597 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10598 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10599 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10600
10601 // Machine Information
10602 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10603 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10604 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10605 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10606 DebugLoc DL = MI->getDebugLoc();
10607
10608 // struct va_list {
10609 // i32 gp_offset
10610 // i32 fp_offset
10611 // i64 overflow_area (address)
10612 // i64 reg_save_area (address)
10613 // }
10614 // sizeof(va_list) = 24
10615 // alignment(va_list) = 8
10616
10617 unsigned TotalNumIntRegs = 6;
10618 unsigned TotalNumXMMRegs = 8;
10619 bool UseGPOffset = (ArgMode == 1);
10620 bool UseFPOffset = (ArgMode == 2);
10621 unsigned MaxOffset = TotalNumIntRegs * 8 +
10622 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10623
10624 /* Align ArgSize to a multiple of 8 */
10625 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10626 bool NeedsAlign = (Align > 8);
10627
10628 MachineBasicBlock *thisMBB = MBB;
10629 MachineBasicBlock *overflowMBB;
10630 MachineBasicBlock *offsetMBB;
10631 MachineBasicBlock *endMBB;
10632
10633 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10634 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10635 unsigned OffsetReg = 0;
10636
10637 if (!UseGPOffset && !UseFPOffset) {
10638 // If we only pull from the overflow region, we don't create a branch.
10639 // We don't need to alter control flow.
10640 OffsetDestReg = 0; // unused
10641 OverflowDestReg = DestReg;
10642
10643 offsetMBB = NULL;
10644 overflowMBB = thisMBB;
10645 endMBB = thisMBB;
10646 } else {
10647 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10648 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10649 // If not, pull from overflow_area. (branch to overflowMBB)
10650 //
10651 // thisMBB
10652 // | .
10653 // | .
10654 // offsetMBB overflowMBB
10655 // | .
10656 // | .
10657 // endMBB
10658
10659 // Registers for the PHI in endMBB
10660 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10661 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10662
10663 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10664 MachineFunction *MF = MBB->getParent();
10665 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10666 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10667 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10668
10669 MachineFunction::iterator MBBIter = MBB;
10670 ++MBBIter;
10671
10672 // Insert the new basic blocks
10673 MF->insert(MBBIter, offsetMBB);
10674 MF->insert(MBBIter, overflowMBB);
10675 MF->insert(MBBIter, endMBB);
10676
10677 // Transfer the remainder of MBB and its successor edges to endMBB.
10678 endMBB->splice(endMBB->begin(), thisMBB,
10679 llvm::next(MachineBasicBlock::iterator(MI)),
10680 thisMBB->end());
10681 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10682
10683 // Make offsetMBB and overflowMBB successors of thisMBB
10684 thisMBB->addSuccessor(offsetMBB);
10685 thisMBB->addSuccessor(overflowMBB);
10686
10687 // endMBB is a successor of both offsetMBB and overflowMBB
10688 offsetMBB->addSuccessor(endMBB);
10689 overflowMBB->addSuccessor(endMBB);
10690
10691 // Load the offset value into a register
10692 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10693 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10694 .addOperand(Base)
10695 .addOperand(Scale)
10696 .addOperand(Index)
10697 .addDisp(Disp, UseFPOffset ? 4 : 0)
10698 .addOperand(Segment)
10699 .setMemRefs(MMOBegin, MMOEnd);
10700
10701 // Check if there is enough room left to pull this argument.
10702 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10703 .addReg(OffsetReg)
10704 .addImm(MaxOffset + 8 - ArgSizeA8);
10705
10706 // Branch to "overflowMBB" if offset >= max
10707 // Fall through to "offsetMBB" otherwise
10708 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10709 .addMBB(overflowMBB);
10710 }
10711
10712 // In offsetMBB, emit code to use the reg_save_area.
10713 if (offsetMBB) {
10714 assert(OffsetReg != 0);
10715
10716 // Read the reg_save_area address.
10717 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10718 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10719 .addOperand(Base)
10720 .addOperand(Scale)
10721 .addOperand(Index)
10722 .addDisp(Disp, 16)
10723 .addOperand(Segment)
10724 .setMemRefs(MMOBegin, MMOEnd);
10725
10726 // Zero-extend the offset
10727 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10728 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10729 .addImm(0)
10730 .addReg(OffsetReg)
10731 .addImm(X86::sub_32bit);
10732
10733 // Add the offset to the reg_save_area to get the final address.
10734 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10735 .addReg(OffsetReg64)
10736 .addReg(RegSaveReg);
10737
10738 // Compute the offset for the next argument
10739 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10740 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10741 .addReg(OffsetReg)
10742 .addImm(UseFPOffset ? 16 : 8);
10743
10744 // Store it back into the va_list.
10745 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10746 .addOperand(Base)
10747 .addOperand(Scale)
10748 .addOperand(Index)
10749 .addDisp(Disp, UseFPOffset ? 4 : 0)
10750 .addOperand(Segment)
10751 .addReg(NextOffsetReg)
10752 .setMemRefs(MMOBegin, MMOEnd);
10753
10754 // Jump to endMBB
10755 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10756 .addMBB(endMBB);
10757 }
10758
10759 //
10760 // Emit code to use overflow area
10761 //
10762
10763 // Load the overflow_area address into a register.
10764 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10765 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10766 .addOperand(Base)
10767 .addOperand(Scale)
10768 .addOperand(Index)
10769 .addDisp(Disp, 8)
10770 .addOperand(Segment)
10771 .setMemRefs(MMOBegin, MMOEnd);
10772
10773 // If we need to align it, do so. Otherwise, just copy the address
10774 // to OverflowDestReg.
10775 if (NeedsAlign) {
10776 // Align the overflow address
10777 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10778 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10779
10780 // aligned_addr = (addr + (align-1)) & ~(align-1)
10781 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10782 .addReg(OverflowAddrReg)
10783 .addImm(Align-1);
10784
10785 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10786 .addReg(TmpReg)
10787 .addImm(~(uint64_t)(Align-1));
10788 } else {
10789 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10790 .addReg(OverflowAddrReg);
10791 }
10792
10793 // Compute the next overflow address after this argument.
10794 // (the overflow address should be kept 8-byte aligned)
10795 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10796 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10797 .addReg(OverflowDestReg)
10798 .addImm(ArgSizeA8);
10799
10800 // Store the new overflow address.
10801 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10802 .addOperand(Base)
10803 .addOperand(Scale)
10804 .addOperand(Index)
10805 .addDisp(Disp, 8)
10806 .addOperand(Segment)
10807 .addReg(NextAddrReg)
10808 .setMemRefs(MMOBegin, MMOEnd);
10809
10810 // If we branched, emit the PHI to the front of endMBB.
10811 if (offsetMBB) {
10812 BuildMI(*endMBB, endMBB->begin(), DL,
10813 TII->get(X86::PHI), DestReg)
10814 .addReg(OffsetDestReg).addMBB(offsetMBB)
10815 .addReg(OverflowDestReg).addMBB(overflowMBB);
10816 }
10817
10818 // Erase the pseudo instruction
10819 MI->eraseFromParent();
10820
10821 return endMBB;
10822}
10823
10824MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010825X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10826 MachineInstr *MI,
10827 MachineBasicBlock *MBB) const {
10828 // Emit code to save XMM registers to the stack. The ABI says that the
10829 // number of registers to save is given in %al, so it's theoretically
10830 // possible to do an indirect jump trick to avoid saving all of them,
10831 // however this code takes a simpler approach and just executes all
10832 // of the stores if %al is non-zero. It's less code, and it's probably
10833 // easier on the hardware branch predictor, and stores aren't all that
10834 // expensive anyway.
10835
10836 // Create the new basic blocks. One block contains all the XMM stores,
10837 // and one block is the final destination regardless of whether any
10838 // stores were performed.
10839 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10840 MachineFunction *F = MBB->getParent();
10841 MachineFunction::iterator MBBIter = MBB;
10842 ++MBBIter;
10843 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10844 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10845 F->insert(MBBIter, XMMSaveMBB);
10846 F->insert(MBBIter, EndMBB);
10847
Dan Gohman14152b42010-07-06 20:24:04 +000010848 // Transfer the remainder of MBB and its successor edges to EndMBB.
10849 EndMBB->splice(EndMBB->begin(), MBB,
10850 llvm::next(MachineBasicBlock::iterator(MI)),
10851 MBB->end());
10852 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10853
Dan Gohmand6708ea2009-08-15 01:38:56 +000010854 // The original block will now fall through to the XMM save block.
10855 MBB->addSuccessor(XMMSaveMBB);
10856 // The XMMSaveMBB will fall through to the end block.
10857 XMMSaveMBB->addSuccessor(EndMBB);
10858
10859 // Now add the instructions.
10860 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10861 DebugLoc DL = MI->getDebugLoc();
10862
10863 unsigned CountReg = MI->getOperand(0).getReg();
10864 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10865 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10866
10867 if (!Subtarget->isTargetWin64()) {
10868 // If %al is 0, branch around the XMM save block.
10869 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010870 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010871 MBB->addSuccessor(EndMBB);
10872 }
10873
10874 // In the XMM save block, save all the XMM argument registers.
10875 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10876 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010877 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010878 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010879 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010880 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010881 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010882 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10883 .addFrameIndex(RegSaveFrameIndex)
10884 .addImm(/*Scale=*/1)
10885 .addReg(/*IndexReg=*/0)
10886 .addImm(/*Disp=*/Offset)
10887 .addReg(/*Segment=*/0)
10888 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010889 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010890 }
10891
Dan Gohman14152b42010-07-06 20:24:04 +000010892 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010893
10894 return EndMBB;
10895}
Mon P Wang63307c32008-05-05 19:05:59 +000010896
Evan Cheng60c07e12006-07-05 22:17:51 +000010897MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010898X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010899 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010900 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10901 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010902
Chris Lattner52600972009-09-02 05:57:00 +000010903 // To "insert" a SELECT_CC instruction, we actually have to insert the
10904 // diamond control-flow pattern. The incoming instruction knows the
10905 // destination vreg to set, the condition code register to branch on, the
10906 // true/false values to select between, and a branch opcode to use.
10907 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10908 MachineFunction::iterator It = BB;
10909 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010910
Chris Lattner52600972009-09-02 05:57:00 +000010911 // thisMBB:
10912 // ...
10913 // TrueVal = ...
10914 // cmpTY ccX, r1, r2
10915 // bCC copy1MBB
10916 // fallthrough --> copy0MBB
10917 MachineBasicBlock *thisMBB = BB;
10918 MachineFunction *F = BB->getParent();
10919 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10920 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010921 F->insert(It, copy0MBB);
10922 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010923
Bill Wendling730c07e2010-06-25 20:48:10 +000010924 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10925 // live into the sink and copy blocks.
10926 const MachineFunction *MF = BB->getParent();
10927 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10928 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010929
Dan Gohman14152b42010-07-06 20:24:04 +000010930 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10931 const MachineOperand &MO = MI->getOperand(I);
10932 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010933 unsigned Reg = MO.getReg();
10934 if (Reg != X86::EFLAGS) continue;
10935 copy0MBB->addLiveIn(Reg);
10936 sinkMBB->addLiveIn(Reg);
10937 }
10938
Dan Gohman14152b42010-07-06 20:24:04 +000010939 // Transfer the remainder of BB and its successor edges to sinkMBB.
10940 sinkMBB->splice(sinkMBB->begin(), BB,
10941 llvm::next(MachineBasicBlock::iterator(MI)),
10942 BB->end());
10943 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10944
10945 // Add the true and fallthrough blocks as its successors.
10946 BB->addSuccessor(copy0MBB);
10947 BB->addSuccessor(sinkMBB);
10948
10949 // Create the conditional branch instruction.
10950 unsigned Opc =
10951 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10952 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10953
Chris Lattner52600972009-09-02 05:57:00 +000010954 // copy0MBB:
10955 // %FalseValue = ...
10956 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010957 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010958
Chris Lattner52600972009-09-02 05:57:00 +000010959 // sinkMBB:
10960 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10961 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010962 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10963 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010964 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10965 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10966
Dan Gohman14152b42010-07-06 20:24:04 +000010967 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010968 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010969}
10970
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010971MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010972X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010973 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010974 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10975 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010976
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010977 assert(!Subtarget->isTargetEnvMacho());
10978
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010979 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10980 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010981
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010982 if (Subtarget->isTargetWin64()) {
10983 if (Subtarget->isTargetCygMing()) {
10984 // ___chkstk(Mingw64):
10985 // Clobbers R10, R11, RAX and EFLAGS.
10986 // Updates RSP.
10987 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10988 .addExternalSymbol("___chkstk")
10989 .addReg(X86::RAX, RegState::Implicit)
10990 .addReg(X86::RSP, RegState::Implicit)
10991 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
10992 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
10993 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
10994 } else {
10995 // __chkstk(MSVCRT): does not update stack pointer.
10996 // Clobbers R10, R11 and EFLAGS.
10997 // FIXME: RAX(allocated size) might be reused and not killed.
10998 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10999 .addExternalSymbol("__chkstk")
11000 .addReg(X86::RAX, RegState::Implicit)
11001 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11002 // RAX has the offset to subtracted from RSP.
11003 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11004 .addReg(X86::RSP)
11005 .addReg(X86::RAX);
11006 }
11007 } else {
11008 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011009 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11010
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011011 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11012 .addExternalSymbol(StackProbeSymbol)
11013 .addReg(X86::EAX, RegState::Implicit)
11014 .addReg(X86::ESP, RegState::Implicit)
11015 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11016 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11017 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11018 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011019
Dan Gohman14152b42010-07-06 20:24:04 +000011020 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011021 return BB;
11022}
Chris Lattner52600972009-09-02 05:57:00 +000011023
11024MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011025X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11026 MachineBasicBlock *BB) const {
11027 // This is pretty easy. We're taking the value that we received from
11028 // our load from the relocation, sticking it in either RDI (x86-64)
11029 // or EAX and doing an indirect call. The return value will then
11030 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011031 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011032 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011033 DebugLoc DL = MI->getDebugLoc();
11034 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011035
11036 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011037 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011038
Eric Christopher30ef0e52010-06-03 04:07:48 +000011039 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011040 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11041 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011042 .addReg(X86::RIP)
11043 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011044 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011045 MI->getOperand(3).getTargetFlags())
11046 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011047 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011048 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011049 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011050 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11051 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011052 .addReg(0)
11053 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011054 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011055 MI->getOperand(3).getTargetFlags())
11056 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011057 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011058 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011059 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011060 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11061 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011062 .addReg(TII->getGlobalBaseReg(F))
11063 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011064 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011065 MI->getOperand(3).getTargetFlags())
11066 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011067 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011068 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011069 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011070
Dan Gohman14152b42010-07-06 20:24:04 +000011071 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011072 return BB;
11073}
11074
11075MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011076X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011077 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011078 switch (MI->getOpcode()) {
11079 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011080 case X86::TAILJMPd64:
11081 case X86::TAILJMPr64:
11082 case X86::TAILJMPm64:
11083 assert(!"TAILJMP64 would not be touched here.");
11084 case X86::TCRETURNdi64:
11085 case X86::TCRETURNri64:
11086 case X86::TCRETURNmi64:
11087 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11088 // On AMD64, additional defs should be added before register allocation.
11089 if (!Subtarget->isTargetWin64()) {
11090 MI->addRegisterDefined(X86::RSI);
11091 MI->addRegisterDefined(X86::RDI);
11092 MI->addRegisterDefined(X86::XMM6);
11093 MI->addRegisterDefined(X86::XMM7);
11094 MI->addRegisterDefined(X86::XMM8);
11095 MI->addRegisterDefined(X86::XMM9);
11096 MI->addRegisterDefined(X86::XMM10);
11097 MI->addRegisterDefined(X86::XMM11);
11098 MI->addRegisterDefined(X86::XMM12);
11099 MI->addRegisterDefined(X86::XMM13);
11100 MI->addRegisterDefined(X86::XMM14);
11101 MI->addRegisterDefined(X86::XMM15);
11102 }
11103 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011104 case X86::WIN_ALLOCA:
11105 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011106 case X86::TLSCall_32:
11107 case X86::TLSCall_64:
11108 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011109 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011110 case X86::CMOV_FR32:
11111 case X86::CMOV_FR64:
11112 case X86::CMOV_V4F32:
11113 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011114 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011115 case X86::CMOV_GR16:
11116 case X86::CMOV_GR32:
11117 case X86::CMOV_RFP32:
11118 case X86::CMOV_RFP64:
11119 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011120 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011121
Dale Johannesen849f2142007-07-03 00:53:03 +000011122 case X86::FP32_TO_INT16_IN_MEM:
11123 case X86::FP32_TO_INT32_IN_MEM:
11124 case X86::FP32_TO_INT64_IN_MEM:
11125 case X86::FP64_TO_INT16_IN_MEM:
11126 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011127 case X86::FP64_TO_INT64_IN_MEM:
11128 case X86::FP80_TO_INT16_IN_MEM:
11129 case X86::FP80_TO_INT32_IN_MEM:
11130 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011131 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11132 DebugLoc DL = MI->getDebugLoc();
11133
Evan Cheng60c07e12006-07-05 22:17:51 +000011134 // Change the floating point control register to use "round towards zero"
11135 // mode when truncating to an integer value.
11136 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011137 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011138 addFrameReference(BuildMI(*BB, MI, DL,
11139 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011140
11141 // Load the old value of the high byte of the control word...
11142 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011143 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011144 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011145 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011146
11147 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011148 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011149 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011150
11151 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011152 addFrameReference(BuildMI(*BB, MI, DL,
11153 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011154
11155 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011156 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011157 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011158
11159 // Get the X86 opcode to use.
11160 unsigned Opc;
11161 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011162 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011163 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11164 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11165 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11166 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11167 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11168 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011169 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11170 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11171 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011172 }
11173
11174 X86AddressMode AM;
11175 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011176 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011177 AM.BaseType = X86AddressMode::RegBase;
11178 AM.Base.Reg = Op.getReg();
11179 } else {
11180 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011181 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011182 }
11183 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011184 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011185 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011186 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011187 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011188 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011189 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011190 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011191 AM.GV = Op.getGlobal();
11192 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011193 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011194 }
Dan Gohman14152b42010-07-06 20:24:04 +000011195 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011196 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011197
11198 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011199 addFrameReference(BuildMI(*BB, MI, DL,
11200 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011201
Dan Gohman14152b42010-07-06 20:24:04 +000011202 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011203 return BB;
11204 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011205 // String/text processing lowering.
11206 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011207 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011208 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11209 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011210 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011211 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11212 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011213 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011214 return EmitPCMP(MI, BB, 5, false /* in mem */);
11215 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011216 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011217 return EmitPCMP(MI, BB, 5, true /* in mem */);
11218
Eric Christopher228232b2010-11-30 07:20:12 +000011219 // Thread synchronization.
11220 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011221 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011222 case X86::MWAIT:
11223 return EmitMwait(MI, BB);
11224
Eric Christopherb120ab42009-08-18 22:50:32 +000011225 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011226 case X86::ATOMAND32:
11227 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011228 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011229 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011230 X86::NOT32r, X86::EAX,
11231 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011232 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011233 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11234 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011235 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011236 X86::NOT32r, X86::EAX,
11237 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011238 case X86::ATOMXOR32:
11239 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011240 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011241 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011242 X86::NOT32r, X86::EAX,
11243 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011244 case X86::ATOMNAND32:
11245 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011246 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011247 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011248 X86::NOT32r, X86::EAX,
11249 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011250 case X86::ATOMMIN32:
11251 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11252 case X86::ATOMMAX32:
11253 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11254 case X86::ATOMUMIN32:
11255 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11256 case X86::ATOMUMAX32:
11257 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011258
11259 case X86::ATOMAND16:
11260 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11261 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011262 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011263 X86::NOT16r, X86::AX,
11264 X86::GR16RegisterClass);
11265 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011266 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011267 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011268 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011269 X86::NOT16r, X86::AX,
11270 X86::GR16RegisterClass);
11271 case X86::ATOMXOR16:
11272 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11273 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011274 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011275 X86::NOT16r, X86::AX,
11276 X86::GR16RegisterClass);
11277 case X86::ATOMNAND16:
11278 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11279 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011280 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011281 X86::NOT16r, X86::AX,
11282 X86::GR16RegisterClass, true);
11283 case X86::ATOMMIN16:
11284 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11285 case X86::ATOMMAX16:
11286 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11287 case X86::ATOMUMIN16:
11288 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11289 case X86::ATOMUMAX16:
11290 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11291
11292 case X86::ATOMAND8:
11293 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11294 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011295 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011296 X86::NOT8r, X86::AL,
11297 X86::GR8RegisterClass);
11298 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011299 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011300 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011301 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011302 X86::NOT8r, X86::AL,
11303 X86::GR8RegisterClass);
11304 case X86::ATOMXOR8:
11305 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11306 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011307 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011308 X86::NOT8r, X86::AL,
11309 X86::GR8RegisterClass);
11310 case X86::ATOMNAND8:
11311 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11312 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011313 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011314 X86::NOT8r, X86::AL,
11315 X86::GR8RegisterClass, true);
11316 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011317 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011318 case X86::ATOMAND64:
11319 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011320 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011321 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011322 X86::NOT64r, X86::RAX,
11323 X86::GR64RegisterClass);
11324 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011325 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11326 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011327 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011328 X86::NOT64r, X86::RAX,
11329 X86::GR64RegisterClass);
11330 case X86::ATOMXOR64:
11331 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011332 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011333 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011334 X86::NOT64r, X86::RAX,
11335 X86::GR64RegisterClass);
11336 case X86::ATOMNAND64:
11337 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11338 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011339 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011340 X86::NOT64r, X86::RAX,
11341 X86::GR64RegisterClass, true);
11342 case X86::ATOMMIN64:
11343 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11344 case X86::ATOMMAX64:
11345 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11346 case X86::ATOMUMIN64:
11347 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11348 case X86::ATOMUMAX64:
11349 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011350
11351 // This group does 64-bit operations on a 32-bit host.
11352 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011353 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011354 X86::AND32rr, X86::AND32rr,
11355 X86::AND32ri, X86::AND32ri,
11356 false);
11357 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011358 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359 X86::OR32rr, X86::OR32rr,
11360 X86::OR32ri, X86::OR32ri,
11361 false);
11362 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011363 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 X86::XOR32rr, X86::XOR32rr,
11365 X86::XOR32ri, X86::XOR32ri,
11366 false);
11367 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011368 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011369 X86::AND32rr, X86::AND32rr,
11370 X86::AND32ri, X86::AND32ri,
11371 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011372 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011373 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011374 X86::ADD32rr, X86::ADC32rr,
11375 X86::ADD32ri, X86::ADC32ri,
11376 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011377 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011378 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011379 X86::SUB32rr, X86::SBB32rr,
11380 X86::SUB32ri, X86::SBB32ri,
11381 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011382 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011383 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011384 X86::MOV32rr, X86::MOV32rr,
11385 X86::MOV32ri, X86::MOV32ri,
11386 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011387 case X86::VASTART_SAVE_XMM_REGS:
11388 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011389
11390 case X86::VAARG_64:
11391 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011392 }
11393}
11394
11395//===----------------------------------------------------------------------===//
11396// X86 Optimization Hooks
11397//===----------------------------------------------------------------------===//
11398
Dan Gohman475871a2008-07-27 21:46:04 +000011399void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011400 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011401 APInt &KnownZero,
11402 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011403 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011404 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011405 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011406 assert((Opc >= ISD::BUILTIN_OP_END ||
11407 Opc == ISD::INTRINSIC_WO_CHAIN ||
11408 Opc == ISD::INTRINSIC_W_CHAIN ||
11409 Opc == ISD::INTRINSIC_VOID) &&
11410 "Should use MaskedValueIsZero if you don't know whether Op"
11411 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011412
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011413 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011414 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011415 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011416 case X86ISD::ADD:
11417 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011418 case X86ISD::ADC:
11419 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011420 case X86ISD::SMUL:
11421 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011422 case X86ISD::INC:
11423 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011424 case X86ISD::OR:
11425 case X86ISD::XOR:
11426 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011427 // These nodes' second result is a boolean.
11428 if (Op.getResNo() == 0)
11429 break;
11430 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011431 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011432 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11433 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011434 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011435 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011436}
Chris Lattner259e97c2006-01-31 19:43:35 +000011437
Owen Andersonbc146b02010-09-21 20:42:50 +000011438unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11439 unsigned Depth) const {
11440 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11441 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11442 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011443
Owen Andersonbc146b02010-09-21 20:42:50 +000011444 // Fallback case.
11445 return 1;
11446}
11447
Evan Cheng206ee9d2006-07-07 08:33:52 +000011448/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011449/// node is a GlobalAddress + offset.
11450bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011451 const GlobalValue* &GA,
11452 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011453 if (N->getOpcode() == X86ISD::Wrapper) {
11454 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011455 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011456 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011457 return true;
11458 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011459 }
Evan Chengad4196b2008-05-12 19:56:52 +000011460 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011461}
11462
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011463/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11464static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11465 TargetLowering::DAGCombinerInfo &DCI) {
11466 DebugLoc dl = N->getDebugLoc();
11467 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11468 SDValue V1 = SVOp->getOperand(0);
11469 SDValue V2 = SVOp->getOperand(1);
11470 EVT VT = SVOp->getValueType(0);
11471
11472 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11473 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11474 //
11475 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011476 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011477 // V UNDEF BUILD_VECTOR UNDEF
11478 // \ / \ /
11479 // CONCAT_VECTOR CONCAT_VECTOR
11480 // \ /
11481 // \ /
11482 // RESULT: V + zero extended
11483 //
11484 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11485 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11486 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11487 return SDValue();
11488
11489 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11490 return SDValue();
11491
11492 // To match the shuffle mask, the first half of the mask should
11493 // be exactly the first vector, and all the rest a splat with the
11494 // first element of the second one.
11495 int NumElems = VT.getVectorNumElements();
11496 for (int i = 0; i < NumElems/2; ++i)
11497 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11498 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11499 return SDValue();
11500
11501 // Emit a zeroed vector and insert the desired subvector on its
11502 // first half.
11503 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11504 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11505 DAG.getConstant(0, MVT::i32), DAG, dl);
11506 return DCI.CombineTo(N, InsV);
11507 }
11508
11509 return SDValue();
11510}
11511
11512/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011513static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011514 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011515 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011516 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011517
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011518 // Don't create instructions with illegal types after legalize types has run.
11519 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11520 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11521 return SDValue();
11522
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011523 // Only handle pure VECTOR_SHUFFLE nodes.
11524 if (VT.getSizeInBits() == 256 && N->getOpcode() == ISD::VECTOR_SHUFFLE)
11525 return PerformShuffleCombine256(N, DAG, DCI);
11526
11527 // Only handle 128 wide vector from here on.
11528 if (VT.getSizeInBits() != 128)
11529 return SDValue();
11530
11531 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11532 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11533 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011534 SmallVector<SDValue, 16> Elts;
11535 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011536 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011537
Nate Begemanfdea31a2010-03-24 20:49:50 +000011538 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011539}
Evan Chengd880b972008-05-09 21:53:03 +000011540
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011541/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11542/// generation and convert it from being a bunch of shuffles and extracts
11543/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011544static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11545 const TargetLowering &TLI) {
11546 SDValue InputVector = N->getOperand(0);
11547
11548 // Only operate on vectors of 4 elements, where the alternative shuffling
11549 // gets to be more expensive.
11550 if (InputVector.getValueType() != MVT::v4i32)
11551 return SDValue();
11552
11553 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11554 // single use which is a sign-extend or zero-extend, and all elements are
11555 // used.
11556 SmallVector<SDNode *, 4> Uses;
11557 unsigned ExtractedElements = 0;
11558 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11559 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11560 if (UI.getUse().getResNo() != InputVector.getResNo())
11561 return SDValue();
11562
11563 SDNode *Extract = *UI;
11564 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11565 return SDValue();
11566
11567 if (Extract->getValueType(0) != MVT::i32)
11568 return SDValue();
11569 if (!Extract->hasOneUse())
11570 return SDValue();
11571 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11572 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11573 return SDValue();
11574 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11575 return SDValue();
11576
11577 // Record which element was extracted.
11578 ExtractedElements |=
11579 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11580
11581 Uses.push_back(Extract);
11582 }
11583
11584 // If not all the elements were used, this may not be worthwhile.
11585 if (ExtractedElements != 15)
11586 return SDValue();
11587
11588 // Ok, we've now decided to do the transformation.
11589 DebugLoc dl = InputVector.getDebugLoc();
11590
11591 // Store the value to a temporary stack slot.
11592 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011593 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11594 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011595
11596 // Replace each use (extract) with a load of the appropriate element.
11597 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11598 UE = Uses.end(); UI != UE; ++UI) {
11599 SDNode *Extract = *UI;
11600
Nadav Rotem86694292011-05-17 08:31:57 +000011601 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011602 SDValue Idx = Extract->getOperand(1);
11603 unsigned EltSize =
11604 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11605 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11606 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11607
Nadav Rotem86694292011-05-17 08:31:57 +000011608 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011609 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011610
11611 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011612 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011613 ScalarAddr, MachinePointerInfo(),
11614 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011615
11616 // Replace the exact with the load.
11617 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11618 }
11619
11620 // The replacement was made in place; don't return anything.
11621 return SDValue();
11622}
11623
Chris Lattner83e6c992006-10-04 06:57:07 +000011624/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011625static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011626 const X86Subtarget *Subtarget) {
11627 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011628 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011629 // Get the LHS/RHS of the select.
11630 SDValue LHS = N->getOperand(1);
11631 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011632
Dan Gohman670e5392009-09-21 18:03:22 +000011633 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011634 // instructions match the semantics of the common C idiom x<y?x:y but not
11635 // x<=y?x:y, because of how they handle negative zero (which can be
11636 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011637 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011638 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011639 Cond.getOpcode() == ISD::SETCC) {
11640 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011641
Chris Lattner47b4ce82009-03-11 05:48:52 +000011642 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011643 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011644 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11645 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011646 switch (CC) {
11647 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011648 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011649 // Converting this to a min would handle NaNs incorrectly, and swapping
11650 // the operands would cause it to handle comparisons between positive
11651 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011652 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011653 if (!UnsafeFPMath &&
11654 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11655 break;
11656 std::swap(LHS, RHS);
11657 }
Dan Gohman670e5392009-09-21 18:03:22 +000011658 Opcode = X86ISD::FMIN;
11659 break;
11660 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011661 // Converting this to a min would handle comparisons between positive
11662 // and negative zero incorrectly.
11663 if (!UnsafeFPMath &&
11664 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11665 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011666 Opcode = X86ISD::FMIN;
11667 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011668 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011669 // Converting this to a min would handle both negative zeros and NaNs
11670 // incorrectly, but we can swap the operands to fix both.
11671 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011672 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011673 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011674 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011675 Opcode = X86ISD::FMIN;
11676 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011677
Dan Gohman670e5392009-09-21 18:03:22 +000011678 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011679 // Converting this to a max would handle comparisons between positive
11680 // and negative zero incorrectly.
11681 if (!UnsafeFPMath &&
11682 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
11683 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011684 Opcode = X86ISD::FMAX;
11685 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011686 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011687 // Converting this to a max would handle NaNs incorrectly, and swapping
11688 // the operands would cause it to handle comparisons between positive
11689 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011690 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011691 if (!UnsafeFPMath &&
11692 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11693 break;
11694 std::swap(LHS, RHS);
11695 }
Dan Gohman670e5392009-09-21 18:03:22 +000011696 Opcode = X86ISD::FMAX;
11697 break;
11698 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011699 // Converting this to a max would handle both negative zeros and NaNs
11700 // incorrectly, but we can swap the operands to fix both.
11701 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011702 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011703 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011704 case ISD::SETGE:
11705 Opcode = X86ISD::FMAX;
11706 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011707 }
Dan Gohman670e5392009-09-21 18:03:22 +000011708 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011709 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11710 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011711 switch (CC) {
11712 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011713 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011714 // Converting this to a min would handle comparisons between positive
11715 // and negative zero incorrectly, and swapping the operands would
11716 // cause it to handle NaNs incorrectly.
11717 if (!UnsafeFPMath &&
11718 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011719 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011720 break;
11721 std::swap(LHS, RHS);
11722 }
Dan Gohman670e5392009-09-21 18:03:22 +000011723 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011724 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011725 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011726 // Converting this to a min would handle NaNs incorrectly.
11727 if (!UnsafeFPMath &&
11728 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11729 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011730 Opcode = X86ISD::FMIN;
11731 break;
11732 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011733 // Converting this to a min would handle both negative zeros and NaNs
11734 // incorrectly, but we can swap the operands to fix both.
11735 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011736 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011737 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011738 case ISD::SETGE:
11739 Opcode = X86ISD::FMIN;
11740 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011741
Dan Gohman670e5392009-09-21 18:03:22 +000011742 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011743 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011744 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011745 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011746 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011747 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011748 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011749 // Converting this to a max would handle comparisons between positive
11750 // and negative zero incorrectly, and swapping the operands would
11751 // cause it to handle NaNs incorrectly.
11752 if (!UnsafeFPMath &&
11753 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011754 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011755 break;
11756 std::swap(LHS, RHS);
11757 }
Dan Gohman670e5392009-09-21 18:03:22 +000011758 Opcode = X86ISD::FMAX;
11759 break;
11760 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011761 // Converting this to a max would handle both negative zeros and NaNs
11762 // incorrectly, but we can swap the operands to fix both.
11763 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011764 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011765 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011766 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011767 Opcode = X86ISD::FMAX;
11768 break;
11769 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011770 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011771
Chris Lattner47b4ce82009-03-11 05:48:52 +000011772 if (Opcode)
11773 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011774 }
Eric Christopherfd179292009-08-27 18:07:15 +000011775
Chris Lattnerd1980a52009-03-12 06:52:53 +000011776 // If this is a select between two integer constants, try to do some
11777 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011778 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11779 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011780 // Don't do this for crazy integer types.
11781 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11782 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011783 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011784 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011785
Chris Lattnercee56e72009-03-13 05:53:31 +000011786 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011787 // Efficiently invertible.
11788 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11789 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11790 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11791 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011792 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011793 }
Eric Christopherfd179292009-08-27 18:07:15 +000011794
Chris Lattnerd1980a52009-03-12 06:52:53 +000011795 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011796 if (FalseC->getAPIntValue() == 0 &&
11797 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011798 if (NeedsCondInvert) // Invert the condition if needed.
11799 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11800 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011801
Chris Lattnerd1980a52009-03-12 06:52:53 +000011802 // Zero extend the condition if needed.
11803 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011804
Chris Lattnercee56e72009-03-13 05:53:31 +000011805 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011806 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011807 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011808 }
Eric Christopherfd179292009-08-27 18:07:15 +000011809
Chris Lattner97a29a52009-03-13 05:22:11 +000011810 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011811 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011812 if (NeedsCondInvert) // Invert the condition if needed.
11813 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11814 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011815
Chris Lattner97a29a52009-03-13 05:22:11 +000011816 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011817 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11818 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011819 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011820 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011821 }
Eric Christopherfd179292009-08-27 18:07:15 +000011822
Chris Lattnercee56e72009-03-13 05:53:31 +000011823 // Optimize cases that will turn into an LEA instruction. This requires
11824 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011825 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011826 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011827 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011828
Chris Lattnercee56e72009-03-13 05:53:31 +000011829 bool isFastMultiplier = false;
11830 if (Diff < 10) {
11831 switch ((unsigned char)Diff) {
11832 default: break;
11833 case 1: // result = add base, cond
11834 case 2: // result = lea base( , cond*2)
11835 case 3: // result = lea base(cond, cond*2)
11836 case 4: // result = lea base( , cond*4)
11837 case 5: // result = lea base(cond, cond*4)
11838 case 8: // result = lea base( , cond*8)
11839 case 9: // result = lea base(cond, cond*8)
11840 isFastMultiplier = true;
11841 break;
11842 }
11843 }
Eric Christopherfd179292009-08-27 18:07:15 +000011844
Chris Lattnercee56e72009-03-13 05:53:31 +000011845 if (isFastMultiplier) {
11846 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11847 if (NeedsCondInvert) // Invert the condition if needed.
11848 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11849 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011850
Chris Lattnercee56e72009-03-13 05:53:31 +000011851 // Zero extend the condition if needed.
11852 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11853 Cond);
11854 // Scale the condition by the difference.
11855 if (Diff != 1)
11856 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11857 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011858
Chris Lattnercee56e72009-03-13 05:53:31 +000011859 // Add the base if non-zero.
11860 if (FalseC->getAPIntValue() != 0)
11861 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11862 SDValue(FalseC, 0));
11863 return Cond;
11864 }
Eric Christopherfd179292009-08-27 18:07:15 +000011865 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011866 }
11867 }
Eric Christopherfd179292009-08-27 18:07:15 +000011868
Dan Gohman475871a2008-07-27 21:46:04 +000011869 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011870}
11871
Chris Lattnerd1980a52009-03-12 06:52:53 +000011872/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11873static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11874 TargetLowering::DAGCombinerInfo &DCI) {
11875 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011876
Chris Lattnerd1980a52009-03-12 06:52:53 +000011877 // If the flag operand isn't dead, don't touch this CMOV.
11878 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11879 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011880
Evan Chengb5a55d92011-05-24 01:48:22 +000011881 SDValue FalseOp = N->getOperand(0);
11882 SDValue TrueOp = N->getOperand(1);
11883 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
11884 SDValue Cond = N->getOperand(3);
11885 if (CC == X86::COND_E || CC == X86::COND_NE) {
11886 switch (Cond.getOpcode()) {
11887 default: break;
11888 case X86ISD::BSR:
11889 case X86ISD::BSF:
11890 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
11891 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
11892 return (CC == X86::COND_E) ? FalseOp : TrueOp;
11893 }
11894 }
11895
Chris Lattnerd1980a52009-03-12 06:52:53 +000011896 // If this is a select between two integer constants, try to do some
11897 // optimizations. Note that the operands are ordered the opposite of SELECT
11898 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000011899 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
11900 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011901 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11902 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000011903 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11904 CC = X86::GetOppositeBranchCondition(CC);
11905 std::swap(TrueC, FalseC);
11906 }
Eric Christopherfd179292009-08-27 18:07:15 +000011907
Chris Lattnerd1980a52009-03-12 06:52:53 +000011908 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011909 // This is efficient for any integer data type (including i8/i16) and
11910 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011911 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011912 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11913 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011914
Chris Lattnerd1980a52009-03-12 06:52:53 +000011915 // Zero extend the condition if needed.
11916 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011917
Chris Lattnerd1980a52009-03-12 06:52:53 +000011918 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11919 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011920 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011921 if (N->getNumValues() == 2) // Dead flag value?
11922 return DCI.CombineTo(N, Cond, SDValue());
11923 return Cond;
11924 }
Eric Christopherfd179292009-08-27 18:07:15 +000011925
Chris Lattnercee56e72009-03-13 05:53:31 +000011926 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11927 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011928 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011929 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11930 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011931
Chris Lattner97a29a52009-03-13 05:22:11 +000011932 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011933 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11934 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011935 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11936 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011937
Chris Lattner97a29a52009-03-13 05:22:11 +000011938 if (N->getNumValues() == 2) // Dead flag value?
11939 return DCI.CombineTo(N, Cond, SDValue());
11940 return Cond;
11941 }
Eric Christopherfd179292009-08-27 18:07:15 +000011942
Chris Lattnercee56e72009-03-13 05:53:31 +000011943 // Optimize cases that will turn into an LEA instruction. This requires
11944 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011945 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011946 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011947 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011948
Chris Lattnercee56e72009-03-13 05:53:31 +000011949 bool isFastMultiplier = false;
11950 if (Diff < 10) {
11951 switch ((unsigned char)Diff) {
11952 default: break;
11953 case 1: // result = add base, cond
11954 case 2: // result = lea base( , cond*2)
11955 case 3: // result = lea base(cond, cond*2)
11956 case 4: // result = lea base( , cond*4)
11957 case 5: // result = lea base(cond, cond*4)
11958 case 8: // result = lea base( , cond*8)
11959 case 9: // result = lea base(cond, cond*8)
11960 isFastMultiplier = true;
11961 break;
11962 }
11963 }
Eric Christopherfd179292009-08-27 18:07:15 +000011964
Chris Lattnercee56e72009-03-13 05:53:31 +000011965 if (isFastMultiplier) {
11966 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011967 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11968 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011969 // Zero extend the condition if needed.
11970 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11971 Cond);
11972 // Scale the condition by the difference.
11973 if (Diff != 1)
11974 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11975 DAG.getConstant(Diff, Cond.getValueType()));
11976
11977 // Add the base if non-zero.
11978 if (FalseC->getAPIntValue() != 0)
11979 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11980 SDValue(FalseC, 0));
11981 if (N->getNumValues() == 2) // Dead flag value?
11982 return DCI.CombineTo(N, Cond, SDValue());
11983 return Cond;
11984 }
Eric Christopherfd179292009-08-27 18:07:15 +000011985 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011986 }
11987 }
11988 return SDValue();
11989}
11990
11991
Evan Cheng0b0cd912009-03-28 05:57:29 +000011992/// PerformMulCombine - Optimize a single multiply with constant into two
11993/// in order to implement it with two cheaper instructions, e.g.
11994/// LEA + SHL, LEA + LEA.
11995static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
11996 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000011997 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
11998 return SDValue();
11999
Owen Andersone50ed302009-08-10 22:56:29 +000012000 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012001 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012002 return SDValue();
12003
12004 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12005 if (!C)
12006 return SDValue();
12007 uint64_t MulAmt = C->getZExtValue();
12008 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12009 return SDValue();
12010
12011 uint64_t MulAmt1 = 0;
12012 uint64_t MulAmt2 = 0;
12013 if ((MulAmt % 9) == 0) {
12014 MulAmt1 = 9;
12015 MulAmt2 = MulAmt / 9;
12016 } else if ((MulAmt % 5) == 0) {
12017 MulAmt1 = 5;
12018 MulAmt2 = MulAmt / 5;
12019 } else if ((MulAmt % 3) == 0) {
12020 MulAmt1 = 3;
12021 MulAmt2 = MulAmt / 3;
12022 }
12023 if (MulAmt2 &&
12024 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12025 DebugLoc DL = N->getDebugLoc();
12026
12027 if (isPowerOf2_64(MulAmt2) &&
12028 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12029 // If second multiplifer is pow2, issue it first. We want the multiply by
12030 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12031 // is an add.
12032 std::swap(MulAmt1, MulAmt2);
12033
12034 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012035 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012036 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012037 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012038 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012039 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012040 DAG.getConstant(MulAmt1, VT));
12041
Eric Christopherfd179292009-08-27 18:07:15 +000012042 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012043 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012044 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012045 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012046 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012047 DAG.getConstant(MulAmt2, VT));
12048
12049 // Do not add new nodes to DAG combiner worklist.
12050 DCI.CombineTo(N, NewMul, false);
12051 }
12052 return SDValue();
12053}
12054
Evan Chengad9c0a32009-12-15 00:53:42 +000012055static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12056 SDValue N0 = N->getOperand(0);
12057 SDValue N1 = N->getOperand(1);
12058 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12059 EVT VT = N0.getValueType();
12060
12061 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12062 // since the result of setcc_c is all zero's or all ones.
12063 if (N1C && N0.getOpcode() == ISD::AND &&
12064 N0.getOperand(1).getOpcode() == ISD::Constant) {
12065 SDValue N00 = N0.getOperand(0);
12066 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12067 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12068 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12069 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12070 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12071 APInt ShAmt = N1C->getAPIntValue();
12072 Mask = Mask.shl(ShAmt);
12073 if (Mask != 0)
12074 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12075 N00, DAG.getConstant(Mask, VT));
12076 }
12077 }
12078
12079 return SDValue();
12080}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012081
Nate Begeman740ab032009-01-26 00:52:55 +000012082/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12083/// when possible.
12084static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12085 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012086 EVT VT = N->getValueType(0);
12087 if (!VT.isVector() && VT.isInteger() &&
12088 N->getOpcode() == ISD::SHL)
12089 return PerformSHLCombine(N, DAG);
12090
Nate Begeman740ab032009-01-26 00:52:55 +000012091 // On X86 with SSE2 support, we can transform this to a vector shift if
12092 // all elements are shifted by the same amount. We can't do this in legalize
12093 // because the a constant vector is typically transformed to a constant pool
12094 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012095 if (!Subtarget->hasSSE2())
12096 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012097
Owen Anderson825b72b2009-08-11 20:47:22 +000012098 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012099 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012100
Mon P Wang3becd092009-01-28 08:12:05 +000012101 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012102 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012103 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012104 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012105 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12106 unsigned NumElts = VT.getVectorNumElements();
12107 unsigned i = 0;
12108 for (; i != NumElts; ++i) {
12109 SDValue Arg = ShAmtOp.getOperand(i);
12110 if (Arg.getOpcode() == ISD::UNDEF) continue;
12111 BaseShAmt = Arg;
12112 break;
12113 }
12114 for (; i != NumElts; ++i) {
12115 SDValue Arg = ShAmtOp.getOperand(i);
12116 if (Arg.getOpcode() == ISD::UNDEF) continue;
12117 if (Arg != BaseShAmt) {
12118 return SDValue();
12119 }
12120 }
12121 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012122 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012123 SDValue InVec = ShAmtOp.getOperand(0);
12124 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12125 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12126 unsigned i = 0;
12127 for (; i != NumElts; ++i) {
12128 SDValue Arg = InVec.getOperand(i);
12129 if (Arg.getOpcode() == ISD::UNDEF) continue;
12130 BaseShAmt = Arg;
12131 break;
12132 }
12133 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12134 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012135 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012136 if (C->getZExtValue() == SplatIdx)
12137 BaseShAmt = InVec.getOperand(1);
12138 }
12139 }
12140 if (BaseShAmt.getNode() == 0)
12141 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12142 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012143 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012144 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012145
Mon P Wangefa42202009-09-03 19:56:25 +000012146 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012147 if (EltVT.bitsGT(MVT::i32))
12148 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12149 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012150 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012151
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012152 // The shift amount is identical so we can do a vector shift.
12153 SDValue ValOp = N->getOperand(0);
12154 switch (N->getOpcode()) {
12155 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012156 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012157 break;
12158 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012159 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012160 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012161 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012162 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012163 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012164 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012165 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012166 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012167 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012168 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012169 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012170 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012171 break;
12172 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012173 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012174 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012175 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012176 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012177 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012178 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012179 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012180 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012181 break;
12182 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012183 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012184 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012185 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012186 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012187 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012188 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012189 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012190 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012191 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012192 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012193 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012194 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012195 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012196 }
12197 return SDValue();
12198}
12199
Nate Begemanb65c1752010-12-17 22:55:37 +000012200
Stuart Hastings865f0932011-06-03 23:53:54 +000012201// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12202// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12203// and friends. Likewise for OR -> CMPNEQSS.
12204static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12205 TargetLowering::DAGCombinerInfo &DCI,
12206 const X86Subtarget *Subtarget) {
12207 unsigned opcode;
12208
12209 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12210 // we're requiring SSE2 for both.
12211 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12212 SDValue N0 = N->getOperand(0);
12213 SDValue N1 = N->getOperand(1);
12214 SDValue CMP0 = N0->getOperand(1);
12215 SDValue CMP1 = N1->getOperand(1);
12216 DebugLoc DL = N->getDebugLoc();
12217
12218 // The SETCCs should both refer to the same CMP.
12219 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12220 return SDValue();
12221
12222 SDValue CMP00 = CMP0->getOperand(0);
12223 SDValue CMP01 = CMP0->getOperand(1);
12224 EVT VT = CMP00.getValueType();
12225
12226 if (VT == MVT::f32 || VT == MVT::f64) {
12227 bool ExpectingFlags = false;
12228 // Check for any users that want flags:
12229 for (SDNode::use_iterator UI = N->use_begin(),
12230 UE = N->use_end();
12231 !ExpectingFlags && UI != UE; ++UI)
12232 switch (UI->getOpcode()) {
12233 default:
12234 case ISD::BR_CC:
12235 case ISD::BRCOND:
12236 case ISD::SELECT:
12237 ExpectingFlags = true;
12238 break;
12239 case ISD::CopyToReg:
12240 case ISD::SIGN_EXTEND:
12241 case ISD::ZERO_EXTEND:
12242 case ISD::ANY_EXTEND:
12243 break;
12244 }
12245
12246 if (!ExpectingFlags) {
12247 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12248 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12249
12250 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12251 X86::CondCode tmp = cc0;
12252 cc0 = cc1;
12253 cc1 = tmp;
12254 }
12255
12256 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12257 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12258 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12259 X86ISD::NodeType NTOperator = is64BitFP ?
12260 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12261 // FIXME: need symbolic constants for these magic numbers.
12262 // See X86ATTInstPrinter.cpp:printSSECC().
12263 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12264 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12265 DAG.getConstant(x86cc, MVT::i8));
12266 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12267 OnesOrZeroesF);
12268 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12269 DAG.getConstant(1, MVT::i32));
12270 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12271 return OneBitOfTruth;
12272 }
12273 }
12274 }
12275 }
12276 return SDValue();
12277}
12278
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012279/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12280/// so it can be folded inside ANDNP.
12281static bool CanFoldXORWithAllOnes(const SDNode *N) {
12282 EVT VT = N->getValueType(0);
12283
12284 // Match direct AllOnes for 128 and 256-bit vectors
12285 if (ISD::isBuildVectorAllOnes(N))
12286 return true;
12287
12288 // Look through a bit convert.
12289 if (N->getOpcode() == ISD::BITCAST)
12290 N = N->getOperand(0).getNode();
12291
12292 // Sometimes the operand may come from a insert_subvector building a 256-bit
12293 // allones vector
12294 SDValue V1 = N->getOperand(0);
12295 SDValue V2 = N->getOperand(1);
12296
12297 if (VT.getSizeInBits() == 256 &&
12298 N->getOpcode() == ISD::INSERT_SUBVECTOR &&
12299 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12300 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12301 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12302 ISD::isBuildVectorAllOnes(V2.getNode()))
12303 return true;
12304
12305 return false;
12306}
12307
Nate Begemanb65c1752010-12-17 22:55:37 +000012308static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12309 TargetLowering::DAGCombinerInfo &DCI,
12310 const X86Subtarget *Subtarget) {
12311 if (DCI.isBeforeLegalizeOps())
12312 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012313
Stuart Hastings865f0932011-06-03 23:53:54 +000012314 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12315 if (R.getNode())
12316 return R;
12317
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012318 // Want to form ANDNP nodes:
12319 // 1) In the hopes of then easily combining them with OR and AND nodes
12320 // to form PBLEND/PSIGN.
12321 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012322 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012323 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012324 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012325
Nate Begemanb65c1752010-12-17 22:55:37 +000012326 SDValue N0 = N->getOperand(0);
12327 SDValue N1 = N->getOperand(1);
12328 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012329
Nate Begemanb65c1752010-12-17 22:55:37 +000012330 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012331 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012332 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12333 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012334 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012335
12336 // Check RHS for vnot
12337 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012338 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12339 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012340 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012341
Nate Begemanb65c1752010-12-17 22:55:37 +000012342 return SDValue();
12343}
12344
Evan Cheng760d1942010-01-04 21:22:48 +000012345static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012346 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012347 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012348 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012349 return SDValue();
12350
Stuart Hastings865f0932011-06-03 23:53:54 +000012351 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12352 if (R.getNode())
12353 return R;
12354
Evan Cheng760d1942010-01-04 21:22:48 +000012355 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012356 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012357 return SDValue();
12358
Evan Cheng760d1942010-01-04 21:22:48 +000012359 SDValue N0 = N->getOperand(0);
12360 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012361
Nate Begemanb65c1752010-12-17 22:55:37 +000012362 // look for psign/blend
12363 if (Subtarget->hasSSSE3()) {
12364 if (VT == MVT::v2i64) {
12365 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012366 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012367 std::swap(N0, N1);
12368 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012369 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012370 SDValue Mask = N1.getOperand(0);
12371 SDValue X = N1.getOperand(1);
12372 SDValue Y;
12373 if (N0.getOperand(0) == Mask)
12374 Y = N0.getOperand(1);
12375 if (N0.getOperand(1) == Mask)
12376 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012377
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012378 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012379 if (!Y.getNode())
12380 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012381
Nate Begemanb65c1752010-12-17 22:55:37 +000012382 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12383 if (Mask.getOpcode() != ISD::BITCAST ||
12384 X.getOpcode() != ISD::BITCAST ||
12385 Y.getOpcode() != ISD::BITCAST)
12386 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012387
Nate Begemanb65c1752010-12-17 22:55:37 +000012388 // Look through mask bitcast.
12389 Mask = Mask.getOperand(0);
12390 EVT MaskVT = Mask.getValueType();
12391
12392 // Validate that the Mask operand is a vector sra node. The sra node
12393 // will be an intrinsic.
12394 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12395 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012396
Nate Begemanb65c1752010-12-17 22:55:37 +000012397 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12398 // there is no psrai.b
12399 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12400 case Intrinsic::x86_sse2_psrai_w:
12401 case Intrinsic::x86_sse2_psrai_d:
12402 break;
12403 default: return SDValue();
12404 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012405
Nate Begemanb65c1752010-12-17 22:55:37 +000012406 // Check that the SRA is all signbits.
12407 SDValue SraC = Mask.getOperand(2);
12408 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12409 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12410 if ((SraAmt + 1) != EltBits)
12411 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012412
Nate Begemanb65c1752010-12-17 22:55:37 +000012413 DebugLoc DL = N->getDebugLoc();
12414
12415 // Now we know we at least have a plendvb with the mask val. See if
12416 // we can form a psignb/w/d.
12417 // psign = x.type == y.type == mask.type && y = sub(0, x);
12418 X = X.getOperand(0);
12419 Y = Y.getOperand(0);
12420 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12421 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12422 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12423 unsigned Opc = 0;
12424 switch (EltBits) {
12425 case 8: Opc = X86ISD::PSIGNB; break;
12426 case 16: Opc = X86ISD::PSIGNW; break;
12427 case 32: Opc = X86ISD::PSIGND; break;
12428 default: break;
12429 }
12430 if (Opc) {
12431 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12432 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12433 }
12434 }
12435 // PBLENDVB only available on SSE 4.1
12436 if (!Subtarget->hasSSE41())
12437 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012438
Nate Begemanb65c1752010-12-17 22:55:37 +000012439 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12440 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12441 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012442 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012443 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12444 }
12445 }
12446 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012447
Nate Begemanb65c1752010-12-17 22:55:37 +000012448 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012449 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12450 std::swap(N0, N1);
12451 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12452 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012453 if (!N0.hasOneUse() || !N1.hasOneUse())
12454 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012455
12456 SDValue ShAmt0 = N0.getOperand(1);
12457 if (ShAmt0.getValueType() != MVT::i8)
12458 return SDValue();
12459 SDValue ShAmt1 = N1.getOperand(1);
12460 if (ShAmt1.getValueType() != MVT::i8)
12461 return SDValue();
12462 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12463 ShAmt0 = ShAmt0.getOperand(0);
12464 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12465 ShAmt1 = ShAmt1.getOperand(0);
12466
12467 DebugLoc DL = N->getDebugLoc();
12468 unsigned Opc = X86ISD::SHLD;
12469 SDValue Op0 = N0.getOperand(0);
12470 SDValue Op1 = N1.getOperand(0);
12471 if (ShAmt0.getOpcode() == ISD::SUB) {
12472 Opc = X86ISD::SHRD;
12473 std::swap(Op0, Op1);
12474 std::swap(ShAmt0, ShAmt1);
12475 }
12476
Evan Cheng8b1190a2010-04-28 01:18:01 +000012477 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012478 if (ShAmt1.getOpcode() == ISD::SUB) {
12479 SDValue Sum = ShAmt1.getOperand(0);
12480 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012481 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12482 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12483 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12484 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012485 return DAG.getNode(Opc, DL, VT,
12486 Op0, Op1,
12487 DAG.getNode(ISD::TRUNCATE, DL,
12488 MVT::i8, ShAmt0));
12489 }
12490 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12491 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12492 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012493 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012494 return DAG.getNode(Opc, DL, VT,
12495 N0.getOperand(0), N1.getOperand(0),
12496 DAG.getNode(ISD::TRUNCATE, DL,
12497 MVT::i8, ShAmt0));
12498 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012499
Evan Cheng760d1942010-01-04 21:22:48 +000012500 return SDValue();
12501}
12502
Chris Lattner149a4e52008-02-22 02:09:43 +000012503/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012504static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012505 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000012506 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12507 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012508 // A preferable solution to the general problem is to figure out the right
12509 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012510
12511 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000012512 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000012513 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000012514 if (VT.getSizeInBits() != 64)
12515 return SDValue();
12516
Devang Patel578efa92009-06-05 21:57:13 +000012517 const Function *F = DAG.getMachineFunction().getFunction();
12518 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012519 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012520 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012521 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012522 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012523 isa<LoadSDNode>(St->getValue()) &&
12524 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12525 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012526 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012527 LoadSDNode *Ld = 0;
12528 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012529 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012530 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012531 // Must be a store of a load. We currently handle two cases: the load
12532 // is a direct child, and it's under an intervening TokenFactor. It is
12533 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012534 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012535 Ld = cast<LoadSDNode>(St->getChain());
12536 else if (St->getValue().hasOneUse() &&
12537 ChainVal->getOpcode() == ISD::TokenFactor) {
12538 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012539 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012540 TokenFactorIndex = i;
12541 Ld = cast<LoadSDNode>(St->getValue());
12542 } else
12543 Ops.push_back(ChainVal->getOperand(i));
12544 }
12545 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012546
Evan Cheng536e6672009-03-12 05:59:15 +000012547 if (!Ld || !ISD::isNormalLoad(Ld))
12548 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012549
Evan Cheng536e6672009-03-12 05:59:15 +000012550 // If this is not the MMX case, i.e. we are just turning i64 load/store
12551 // into f64 load/store, avoid the transformation if there are multiple
12552 // uses of the loaded value.
12553 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12554 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012555
Evan Cheng536e6672009-03-12 05:59:15 +000012556 DebugLoc LdDL = Ld->getDebugLoc();
12557 DebugLoc StDL = N->getDebugLoc();
12558 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12559 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12560 // pair instead.
12561 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012562 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012563 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12564 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012565 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012566 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012567 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012568 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012569 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012570 Ops.size());
12571 }
Evan Cheng536e6672009-03-12 05:59:15 +000012572 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012573 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012574 St->isVolatile(), St->isNonTemporal(),
12575 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012576 }
Evan Cheng536e6672009-03-12 05:59:15 +000012577
12578 // Otherwise, lower to two pairs of 32-bit loads / stores.
12579 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012580 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12581 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012582
Owen Anderson825b72b2009-08-11 20:47:22 +000012583 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012584 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012585 Ld->isVolatile(), Ld->isNonTemporal(),
12586 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012587 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012588 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012589 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012590 MinAlign(Ld->getAlignment(), 4));
12591
12592 SDValue NewChain = LoLd.getValue(1);
12593 if (TokenFactorIndex != -1) {
12594 Ops.push_back(LoLd);
12595 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012596 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012597 Ops.size());
12598 }
12599
12600 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012601 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12602 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012603
12604 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012605 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012606 St->isVolatile(), St->isNonTemporal(),
12607 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012608 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012609 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000012610 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012611 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012612 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000012613 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000012614 }
Dan Gohman475871a2008-07-27 21:46:04 +000012615 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000012616}
12617
Chris Lattner6cf73262008-01-25 06:14:17 +000012618/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
12619/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012620static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000012621 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
12622 // F[X]OR(0.0, x) -> x
12623 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000012624 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12625 if (C->getValueAPF().isPosZero())
12626 return N->getOperand(1);
12627 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12628 if (C->getValueAPF().isPosZero())
12629 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000012630 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012631}
12632
12633/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012634static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000012635 // FAND(0.0, x) -> 0.0
12636 // FAND(x, 0.0) -> 0.0
12637 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12638 if (C->getValueAPF().isPosZero())
12639 return N->getOperand(0);
12640 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12641 if (C->getValueAPF().isPosZero())
12642 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000012643 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012644}
12645
Dan Gohmane5af2d32009-01-29 01:59:02 +000012646static SDValue PerformBTCombine(SDNode *N,
12647 SelectionDAG &DAG,
12648 TargetLowering::DAGCombinerInfo &DCI) {
12649 // BT ignores high bits in the bit index operand.
12650 SDValue Op1 = N->getOperand(1);
12651 if (Op1.hasOneUse()) {
12652 unsigned BitWidth = Op1.getValueSizeInBits();
12653 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
12654 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012655 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
12656 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000012657 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000012658 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
12659 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
12660 DCI.CommitTargetLoweringOpt(TLO);
12661 }
12662 return SDValue();
12663}
Chris Lattner83e6c992006-10-04 06:57:07 +000012664
Eli Friedman7a5e5552009-06-07 06:52:44 +000012665static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12666 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012667 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012668 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012669 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000012670 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000012671 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000012672 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012673 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012674 }
12675 return SDValue();
12676}
12677
Evan Cheng2e489c42009-12-16 00:53:11 +000012678static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
12679 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
12680 // (and (i32 x86isd::setcc_carry), 1)
12681 // This eliminates the zext. This transformation is necessary because
12682 // ISD::SETCC is always legalized to i8.
12683 DebugLoc dl = N->getDebugLoc();
12684 SDValue N0 = N->getOperand(0);
12685 EVT VT = N->getValueType(0);
12686 if (N0.getOpcode() == ISD::AND &&
12687 N0.hasOneUse() &&
12688 N0.getOperand(0).hasOneUse()) {
12689 SDValue N00 = N0.getOperand(0);
12690 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12691 return SDValue();
12692 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12693 if (!C || C->getZExtValue() != 1)
12694 return SDValue();
12695 return DAG.getNode(ISD::AND, dl, VT,
12696 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12697 N00.getOperand(0), N00.getOperand(1)),
12698 DAG.getConstant(1, VT));
12699 }
12700
12701 return SDValue();
12702}
12703
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012704// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12705static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12706 unsigned X86CC = N->getConstantOperandVal(0);
12707 SDValue EFLAG = N->getOperand(1);
12708 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012709
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012710 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12711 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12712 // cases.
12713 if (X86CC == X86::COND_B)
12714 return DAG.getNode(ISD::AND, DL, MVT::i8,
12715 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12716 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12717 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012718
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012719 return SDValue();
12720}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012721
Benjamin Kramer1396c402011-06-18 11:09:41 +000012722static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
12723 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012724 SDValue Op0 = N->getOperand(0);
12725 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
12726 // a 32-bit target where SSE doesn't support i64->FP operations.
12727 if (Op0.getOpcode() == ISD::LOAD) {
12728 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
12729 EVT VT = Ld->getValueType(0);
12730 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
12731 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
12732 !XTLI->getSubtarget()->is64Bit() &&
12733 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000012734 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
12735 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012736 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
12737 return FILDChain;
12738 }
12739 }
12740 return SDValue();
12741}
12742
Chris Lattner23a01992010-12-20 01:37:09 +000012743// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12744static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12745 X86TargetLowering::DAGCombinerInfo &DCI) {
12746 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12747 // the result is either zero or one (depending on the input carry bit).
12748 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12749 if (X86::isZeroNode(N->getOperand(0)) &&
12750 X86::isZeroNode(N->getOperand(1)) &&
12751 // We don't have a good way to replace an EFLAGS use, so only do this when
12752 // dead right now.
12753 SDValue(N, 1).use_empty()) {
12754 DebugLoc DL = N->getDebugLoc();
12755 EVT VT = N->getValueType(0);
12756 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
12757 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
12758 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
12759 DAG.getConstant(X86::COND_B,MVT::i8),
12760 N->getOperand(2)),
12761 DAG.getConstant(1, VT));
12762 return DCI.CombineTo(N, Res1, CarryOut);
12763 }
12764
12765 return SDValue();
12766}
12767
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012768// fold (add Y, (sete X, 0)) -> adc 0, Y
12769// (add Y, (setne X, 0)) -> sbb -1, Y
12770// (sub (sete X, 0), Y) -> sbb 0, Y
12771// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012772static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012773 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012774
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012775 // Look through ZExts.
12776 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
12777 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
12778 return SDValue();
12779
12780 SDValue SetCC = Ext.getOperand(0);
12781 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
12782 return SDValue();
12783
12784 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
12785 if (CC != X86::COND_E && CC != X86::COND_NE)
12786 return SDValue();
12787
12788 SDValue Cmp = SetCC.getOperand(1);
12789 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000012790 !X86::isZeroNode(Cmp.getOperand(1)) ||
12791 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012792 return SDValue();
12793
12794 SDValue CmpOp0 = Cmp.getOperand(0);
12795 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
12796 DAG.getConstant(1, CmpOp0.getValueType()));
12797
12798 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
12799 if (CC == X86::COND_NE)
12800 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
12801 DL, OtherVal.getValueType(), OtherVal,
12802 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
12803 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
12804 DL, OtherVal.getValueType(), OtherVal,
12805 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
12806}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012807
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012808static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
12809 SDValue Op0 = N->getOperand(0);
12810 SDValue Op1 = N->getOperand(1);
12811
12812 // X86 can't encode an immediate LHS of a sub. See if we can push the
12813 // negation into a preceding instruction.
12814 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
12815 uint64_t Op0C = C->getSExtValue();
12816
12817 // If the RHS of the sub is a XOR with one use and a constant, invert the
12818 // immediate. Then add one to the LHS of the sub so we can turn
12819 // X-Y -> X+~Y+1, saving one register.
12820 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
12821 isa<ConstantSDNode>(Op1.getOperand(1))) {
12822 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
12823 EVT VT = Op0.getValueType();
12824 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
12825 Op1.getOperand(0),
12826 DAG.getConstant(~XorC, VT));
12827 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
12828 DAG.getConstant(Op0C+1, VT));
12829 }
12830 }
12831
12832 return OptimizeConditionalInDecrement(N, DAG);
12833}
12834
Dan Gohman475871a2008-07-27 21:46:04 +000012835SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000012836 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012837 SelectionDAG &DAG = DCI.DAG;
12838 switch (N->getOpcode()) {
12839 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012840 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012841 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000012842 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012843 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012844 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
12845 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000012846 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000012847 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000012848 case ISD::SHL:
12849 case ISD::SRA:
12850 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000012851 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000012852 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000012853 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012854 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000012855 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000012856 case X86ISD::FOR: return PerformFORCombine(N, DAG);
12857 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000012858 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012859 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000012860 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012861 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012862 case X86ISD::SHUFPS: // Handle all target specific shuffles
12863 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000012864 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012865 case X86ISD::PUNPCKHBW:
12866 case X86ISD::PUNPCKHWD:
12867 case X86ISD::PUNPCKHDQ:
12868 case X86ISD::PUNPCKHQDQ:
12869 case X86ISD::UNPCKHPS:
12870 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000012871 case X86ISD::VUNPCKHPSY:
12872 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012873 case X86ISD::PUNPCKLBW:
12874 case X86ISD::PUNPCKLWD:
12875 case X86ISD::PUNPCKLDQ:
12876 case X86ISD::PUNPCKLQDQ:
12877 case X86ISD::UNPCKLPS:
12878 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000012879 case X86ISD::VUNPCKLPSY:
12880 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012881 case X86ISD::MOVHLPS:
12882 case X86ISD::MOVLHPS:
12883 case X86ISD::PSHUFD:
12884 case X86ISD::PSHUFHW:
12885 case X86ISD::PSHUFLW:
12886 case X86ISD::MOVSS:
12887 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000012888 case X86ISD::VPERMILPS:
12889 case X86ISD::VPERMILPSY:
12890 case X86ISD::VPERMILPD:
12891 case X86ISD::VPERMILPDY:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012892 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012893 }
12894
Dan Gohman475871a2008-07-27 21:46:04 +000012895 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012896}
12897
Evan Chenge5b51ac2010-04-17 06:13:15 +000012898/// isTypeDesirableForOp - Return true if the target has native support for
12899/// the specified value type and it is 'desirable' to use the type for the
12900/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12901/// instruction encodings are longer and some i16 instructions are slow.
12902bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12903 if (!isTypeLegal(VT))
12904 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012905 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012906 return true;
12907
12908 switch (Opc) {
12909 default:
12910 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012911 case ISD::LOAD:
12912 case ISD::SIGN_EXTEND:
12913 case ISD::ZERO_EXTEND:
12914 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012915 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012916 case ISD::SRL:
12917 case ISD::SUB:
12918 case ISD::ADD:
12919 case ISD::MUL:
12920 case ISD::AND:
12921 case ISD::OR:
12922 case ISD::XOR:
12923 return false;
12924 }
12925}
12926
12927/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012928/// beneficial for dag combiner to promote the specified node. If true, it
12929/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012930bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012931 EVT VT = Op.getValueType();
12932 if (VT != MVT::i16)
12933 return false;
12934
Evan Cheng4c26e932010-04-19 19:29:22 +000012935 bool Promote = false;
12936 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012937 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012938 default: break;
12939 case ISD::LOAD: {
12940 LoadSDNode *LD = cast<LoadSDNode>(Op);
12941 // If the non-extending load has a single use and it's not live out, then it
12942 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012943 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12944 Op.hasOneUse()*/) {
12945 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12946 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12947 // The only case where we'd want to promote LOAD (rather then it being
12948 // promoted as an operand is when it's only use is liveout.
12949 if (UI->getOpcode() != ISD::CopyToReg)
12950 return false;
12951 }
12952 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012953 Promote = true;
12954 break;
12955 }
12956 case ISD::SIGN_EXTEND:
12957 case ISD::ZERO_EXTEND:
12958 case ISD::ANY_EXTEND:
12959 Promote = true;
12960 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012961 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012962 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012963 SDValue N0 = Op.getOperand(0);
12964 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012965 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012966 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012967 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012968 break;
12969 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012970 case ISD::ADD:
12971 case ISD::MUL:
12972 case ISD::AND:
12973 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012974 case ISD::XOR:
12975 Commute = true;
12976 // fallthrough
12977 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012978 SDValue N0 = Op.getOperand(0);
12979 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012980 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012981 return false;
12982 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012983 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012984 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012985 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012986 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012987 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012988 }
12989 }
12990
12991 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000012992 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012993}
12994
Evan Cheng60c07e12006-07-05 22:17:51 +000012995//===----------------------------------------------------------------------===//
12996// X86 Inline Assembly Support
12997//===----------------------------------------------------------------------===//
12998
Chris Lattnerb8105652009-07-20 17:51:36 +000012999bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
13000 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000013001
13002 std::string AsmStr = IA->getAsmString();
13003
13004 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000013005 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000013006 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000013007
13008 switch (AsmPieces.size()) {
13009 default: return false;
13010 case 1:
13011 AsmStr = AsmPieces[0];
13012 AsmPieces.clear();
13013 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
13014
Chris Lattner7a2bdde2011-04-15 05:18:47 +000013015 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000013016 // we will turn this bswap into something that will be lowered to logical ops
13017 // instead of emitting the bswap asm. For now, we don't support 486 or lower
13018 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000013019 // bswap $0
13020 if (AsmPieces.size() == 2 &&
13021 (AsmPieces[0] == "bswap" ||
13022 AsmPieces[0] == "bswapq" ||
13023 AsmPieces[0] == "bswapl") &&
13024 (AsmPieces[1] == "$0" ||
13025 AsmPieces[1] == "${0:q}")) {
13026 // No need to check constraints, nothing other than the equivalent of
13027 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013028 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013029 if (!Ty || Ty->getBitWidth() % 16 != 0)
13030 return false;
13031 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000013032 }
13033 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013034 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013035 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013036 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013037 AsmPieces[1] == "$$8," &&
13038 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013039 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13040 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013041 const std::string &ConstraintsStr = IA->getConstraintString();
13042 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000013043 std::sort(AsmPieces.begin(), AsmPieces.end());
13044 if (AsmPieces.size() == 4 &&
13045 AsmPieces[0] == "~{cc}" &&
13046 AsmPieces[1] == "~{dirflag}" &&
13047 AsmPieces[2] == "~{flags}" &&
13048 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013049 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013050 if (!Ty || Ty->getBitWidth() % 16 != 0)
13051 return false;
13052 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000013053 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013054 }
13055 break;
13056 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000013057 if (CI->getType()->isIntegerTy(32) &&
13058 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13059 SmallVector<StringRef, 4> Words;
13060 SplitString(AsmPieces[0], Words, " \t,");
13061 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13062 Words[2] == "${0:w}") {
13063 Words.clear();
13064 SplitString(AsmPieces[1], Words, " \t,");
13065 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
13066 Words[2] == "$0") {
13067 Words.clear();
13068 SplitString(AsmPieces[2], Words, " \t,");
13069 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13070 Words[2] == "${0:w}") {
13071 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013072 const std::string &ConstraintsStr = IA->getConstraintString();
13073 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000013074 std::sort(AsmPieces.begin(), AsmPieces.end());
13075 if (AsmPieces.size() == 4 &&
13076 AsmPieces[0] == "~{cc}" &&
13077 AsmPieces[1] == "~{dirflag}" &&
13078 AsmPieces[2] == "~{flags}" &&
13079 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013080 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013081 if (!Ty || Ty->getBitWidth() % 16 != 0)
13082 return false;
13083 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000013084 }
13085 }
13086 }
13087 }
13088 }
Evan Cheng55d42002011-01-08 01:24:27 +000013089
13090 if (CI->getType()->isIntegerTy(64)) {
13091 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13092 if (Constraints.size() >= 2 &&
13093 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13094 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13095 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13096 SmallVector<StringRef, 4> Words;
13097 SplitString(AsmPieces[0], Words, " \t");
13098 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013099 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013100 SplitString(AsmPieces[1], Words, " \t");
13101 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13102 Words.clear();
13103 SplitString(AsmPieces[2], Words, " \t,");
13104 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13105 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013106 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013107 if (!Ty || Ty->getBitWidth() % 16 != 0)
13108 return false;
13109 return IntrinsicLowering::LowerToByteSwap(CI);
13110 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013111 }
13112 }
13113 }
13114 }
13115 break;
13116 }
13117 return false;
13118}
13119
13120
13121
Chris Lattnerf4dff842006-07-11 02:54:03 +000013122/// getConstraintType - Given a constraint letter, return the type of
13123/// constraint it is for this target.
13124X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013125X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13126 if (Constraint.size() == 1) {
13127 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013128 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013129 case 'q':
13130 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013131 case 'f':
13132 case 't':
13133 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013134 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013135 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013136 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013137 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013138 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013139 case 'a':
13140 case 'b':
13141 case 'c':
13142 case 'd':
13143 case 'S':
13144 case 'D':
13145 case 'A':
13146 return C_Register;
13147 case 'I':
13148 case 'J':
13149 case 'K':
13150 case 'L':
13151 case 'M':
13152 case 'N':
13153 case 'G':
13154 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013155 case 'e':
13156 case 'Z':
13157 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013158 default:
13159 break;
13160 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013161 }
Chris Lattner4234f572007-03-25 02:14:49 +000013162 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013163}
13164
John Thompson44ab89e2010-10-29 17:29:13 +000013165/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013166/// This object must already have been set up with the operand type
13167/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013168TargetLowering::ConstraintWeight
13169 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013170 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013171 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013172 Value *CallOperandVal = info.CallOperandVal;
13173 // If we don't have a value, we can't do a match,
13174 // but allow it at the lowest weight.
13175 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013176 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013177 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013178 // Look at the constraint type.
13179 switch (*constraint) {
13180 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013181 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13182 case 'R':
13183 case 'q':
13184 case 'Q':
13185 case 'a':
13186 case 'b':
13187 case 'c':
13188 case 'd':
13189 case 'S':
13190 case 'D':
13191 case 'A':
13192 if (CallOperandVal->getType()->isIntegerTy())
13193 weight = CW_SpecificReg;
13194 break;
13195 case 'f':
13196 case 't':
13197 case 'u':
13198 if (type->isFloatingPointTy())
13199 weight = CW_SpecificReg;
13200 break;
13201 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013202 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013203 weight = CW_SpecificReg;
13204 break;
13205 case 'x':
13206 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013207 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013208 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013209 break;
13210 case 'I':
13211 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13212 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013213 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013214 }
13215 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013216 case 'J':
13217 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13218 if (C->getZExtValue() <= 63)
13219 weight = CW_Constant;
13220 }
13221 break;
13222 case 'K':
13223 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13224 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13225 weight = CW_Constant;
13226 }
13227 break;
13228 case 'L':
13229 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13230 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13231 weight = CW_Constant;
13232 }
13233 break;
13234 case 'M':
13235 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13236 if (C->getZExtValue() <= 3)
13237 weight = CW_Constant;
13238 }
13239 break;
13240 case 'N':
13241 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13242 if (C->getZExtValue() <= 0xff)
13243 weight = CW_Constant;
13244 }
13245 break;
13246 case 'G':
13247 case 'C':
13248 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13249 weight = CW_Constant;
13250 }
13251 break;
13252 case 'e':
13253 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13254 if ((C->getSExtValue() >= -0x80000000LL) &&
13255 (C->getSExtValue() <= 0x7fffffffLL))
13256 weight = CW_Constant;
13257 }
13258 break;
13259 case 'Z':
13260 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13261 if (C->getZExtValue() <= 0xffffffff)
13262 weight = CW_Constant;
13263 }
13264 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013265 }
13266 return weight;
13267}
13268
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013269/// LowerXConstraint - try to replace an X constraint, which matches anything,
13270/// with another that has more specific requirements based on the type of the
13271/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013272const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013273LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013274 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13275 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013276 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013277 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013278 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013279 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013280 return "x";
13281 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013282
Chris Lattner5e764232008-04-26 23:02:14 +000013283 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013284}
13285
Chris Lattner48884cd2007-08-25 00:47:38 +000013286/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13287/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013288void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013289 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013290 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013291 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013292 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013293
Eric Christopher100c8332011-06-02 23:16:42 +000013294 // Only support length 1 constraints for now.
13295 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013296
Eric Christopher100c8332011-06-02 23:16:42 +000013297 char ConstraintLetter = Constraint[0];
13298 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013299 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013300 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013301 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013302 if (C->getZExtValue() <= 31) {
13303 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013304 break;
13305 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013306 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013307 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013308 case 'J':
13309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013310 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013311 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13312 break;
13313 }
13314 }
13315 return;
13316 case 'K':
13317 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013318 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013319 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13320 break;
13321 }
13322 }
13323 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013324 case 'N':
13325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013326 if (C->getZExtValue() <= 255) {
13327 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013328 break;
13329 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013330 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013331 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013332 case 'e': {
13333 // 32-bit signed value
13334 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013335 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13336 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013337 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013338 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013339 break;
13340 }
13341 // FIXME gcc accepts some relocatable values here too, but only in certain
13342 // memory models; it's complicated.
13343 }
13344 return;
13345 }
13346 case 'Z': {
13347 // 32-bit unsigned value
13348 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013349 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13350 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013351 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13352 break;
13353 }
13354 }
13355 // FIXME gcc accepts some relocatable values here too, but only in certain
13356 // memory models; it's complicated.
13357 return;
13358 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013359 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013360 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013361 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013362 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013363 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013364 break;
13365 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013366
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013367 // In any sort of PIC mode addresses need to be computed at runtime by
13368 // adding in a register or some sort of table lookup. These can't
13369 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013370 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013371 return;
13372
Chris Lattnerdc43a882007-05-03 16:52:29 +000013373 // If we are in non-pic codegen mode, we allow the address of a global (with
13374 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013375 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013376 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013377
Chris Lattner49921962009-05-08 18:23:14 +000013378 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13379 while (1) {
13380 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13381 Offset += GA->getOffset();
13382 break;
13383 } else if (Op.getOpcode() == ISD::ADD) {
13384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13385 Offset += C->getZExtValue();
13386 Op = Op.getOperand(0);
13387 continue;
13388 }
13389 } else if (Op.getOpcode() == ISD::SUB) {
13390 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13391 Offset += -C->getZExtValue();
13392 Op = Op.getOperand(0);
13393 continue;
13394 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013395 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013396
Chris Lattner49921962009-05-08 18:23:14 +000013397 // Otherwise, this isn't something we can handle, reject it.
13398 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013399 }
Eric Christopherfd179292009-08-27 18:07:15 +000013400
Dan Gohman46510a72010-04-15 01:51:59 +000013401 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013402 // If we require an extra load to get this address, as in PIC mode, we
13403 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013404 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13405 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013406 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013407
Devang Patel0d881da2010-07-06 22:08:15 +000013408 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13409 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013410 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013411 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013412 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013413
Gabor Greifba36cb52008-08-28 21:40:38 +000013414 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013415 Ops.push_back(Result);
13416 return;
13417 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013418 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013419}
13420
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013421std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013422X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013423 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013424 // First, see if this is a constraint that directly corresponds to an LLVM
13425 // register class.
13426 if (Constraint.size() == 1) {
13427 // GCC Constraint Letters
13428 switch (Constraint[0]) {
13429 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013430 // TODO: Slight differences here in allocation order and leaving
13431 // RIP in the class. Do they matter any more here than they do
13432 // in the normal allocation?
13433 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13434 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013435 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013436 return std::make_pair(0U, X86::GR32RegisterClass);
13437 else if (VT == MVT::i16)
13438 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013439 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013440 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013441 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013442 return std::make_pair(0U, X86::GR64RegisterClass);
13443 break;
13444 }
13445 // 32-bit fallthrough
13446 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013447 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013448 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13449 else if (VT == MVT::i16)
13450 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013451 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013452 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13453 else if (VT == MVT::i64)
13454 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13455 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013456 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013457 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013458 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013459 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013460 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013461 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013462 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013463 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013464 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013465 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013466 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013467 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13468 if (VT == MVT::i16)
13469 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13470 if (VT == MVT::i32 || !Subtarget->is64Bit())
13471 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13472 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013473 case 'f': // FP Stack registers.
13474 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13475 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013476 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013477 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013478 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013479 return std::make_pair(0U, X86::RFP64RegisterClass);
13480 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013481 case 'y': // MMX_REGS if MMX allowed.
13482 if (!Subtarget->hasMMX()) break;
13483 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013484 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013485 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013486 // FALL THROUGH.
13487 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013488 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013489
Owen Anderson825b72b2009-08-11 20:47:22 +000013490 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013491 default: break;
13492 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013493 case MVT::f32:
13494 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013495 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013496 case MVT::f64:
13497 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013498 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013499 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013500 case MVT::v16i8:
13501 case MVT::v8i16:
13502 case MVT::v4i32:
13503 case MVT::v2i64:
13504 case MVT::v4f32:
13505 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013506 return std::make_pair(0U, X86::VR128RegisterClass);
13507 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013508 break;
13509 }
13510 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013511
Chris Lattnerf76d1802006-07-31 23:26:50 +000013512 // Use the default implementation in TargetLowering to convert the register
13513 // constraint into a member of a register class.
13514 std::pair<unsigned, const TargetRegisterClass*> Res;
13515 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013516
13517 // Not found as a standard register?
13518 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013519 // Map st(0) -> st(7) -> ST0
13520 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13521 tolower(Constraint[1]) == 's' &&
13522 tolower(Constraint[2]) == 't' &&
13523 Constraint[3] == '(' &&
13524 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13525 Constraint[5] == ')' &&
13526 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013527
Chris Lattner56d77c72009-09-13 22:41:48 +000013528 Res.first = X86::ST0+Constraint[4]-'0';
13529 Res.second = X86::RFP80RegisterClass;
13530 return Res;
13531 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013532
Chris Lattner56d77c72009-09-13 22:41:48 +000013533 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013534 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013535 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013536 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013537 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013538 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013539
13540 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013541 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013542 Res.first = X86::EFLAGS;
13543 Res.second = X86::CCRRegisterClass;
13544 return Res;
13545 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013546
Dale Johannesen330169f2008-11-13 21:52:36 +000013547 // 'A' means EAX + EDX.
13548 if (Constraint == "A") {
13549 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013550 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013551 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013552 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013553 return Res;
13554 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013555
Chris Lattnerf76d1802006-07-31 23:26:50 +000013556 // Otherwise, check to see if this is a register class of the wrong value
13557 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13558 // turn into {ax},{dx}.
13559 if (Res.second->hasType(VT))
13560 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013561
Chris Lattnerf76d1802006-07-31 23:26:50 +000013562 // All of the single-register GCC register classes map their values onto
13563 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13564 // really want an 8-bit or 32-bit register, map to the appropriate register
13565 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013566 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013567 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013568 unsigned DestReg = 0;
13569 switch (Res.first) {
13570 default: break;
13571 case X86::AX: DestReg = X86::AL; break;
13572 case X86::DX: DestReg = X86::DL; break;
13573 case X86::CX: DestReg = X86::CL; break;
13574 case X86::BX: DestReg = X86::BL; break;
13575 }
13576 if (DestReg) {
13577 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013578 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013579 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013580 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013581 unsigned DestReg = 0;
13582 switch (Res.first) {
13583 default: break;
13584 case X86::AX: DestReg = X86::EAX; break;
13585 case X86::DX: DestReg = X86::EDX; break;
13586 case X86::CX: DestReg = X86::ECX; break;
13587 case X86::BX: DestReg = X86::EBX; break;
13588 case X86::SI: DestReg = X86::ESI; break;
13589 case X86::DI: DestReg = X86::EDI; break;
13590 case X86::BP: DestReg = X86::EBP; break;
13591 case X86::SP: DestReg = X86::ESP; break;
13592 }
13593 if (DestReg) {
13594 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013595 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013596 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013597 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013598 unsigned DestReg = 0;
13599 switch (Res.first) {
13600 default: break;
13601 case X86::AX: DestReg = X86::RAX; break;
13602 case X86::DX: DestReg = X86::RDX; break;
13603 case X86::CX: DestReg = X86::RCX; break;
13604 case X86::BX: DestReg = X86::RBX; break;
13605 case X86::SI: DestReg = X86::RSI; break;
13606 case X86::DI: DestReg = X86::RDI; break;
13607 case X86::BP: DestReg = X86::RBP; break;
13608 case X86::SP: DestReg = X86::RSP; break;
13609 }
13610 if (DestReg) {
13611 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013612 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013613 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000013614 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000013615 } else if (Res.second == X86::FR32RegisterClass ||
13616 Res.second == X86::FR64RegisterClass ||
13617 Res.second == X86::VR128RegisterClass) {
13618 // Handle references to XMM physical registers that got mapped into the
13619 // wrong class. This can happen with constraints like {xmm0} where the
13620 // target independent register mapper will just pick the first match it can
13621 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000013622 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013623 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000013624 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013625 Res.second = X86::FR64RegisterClass;
13626 else if (X86::VR128RegisterClass->hasType(VT))
13627 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000013628 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013629
Chris Lattnerf76d1802006-07-31 23:26:50 +000013630 return Res;
13631}