blob: 7e8f4fff0fdd6e8301a52e1991cfdfc2225fe6c4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Owen Anderson498ec202010-10-27 22:49:00 +0000302def neon_vcvt_imm32 : Operand<i32> {
303 string EncoderMethod = "getNEONVcvtImm32";
304}
305
Jim Grosbachb35ad412010-10-13 19:56:10 +0000306// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
307def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
308 int32_t v = (int32_t)N->getZExtValue();
309 return v == 8 || v == 16 || v == 24; }]> {
310 string EncoderMethod = "getRotImmOpValue";
311}
312
Bob Wilson22f5dc72010-08-16 18:27:34 +0000313// shift_imm: An integer that encodes a shift amount and the type of shift
314// (currently either asr or lsl) using the same encoding used for the
315// immediates in so_reg operands.
316def shift_imm : Operand<i32> {
317 let PrintMethod = "printShiftImmOperand";
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// shifter_operand operands: so_reg and so_imm.
321def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000322 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000323 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000324 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000325 let PrintMethod = "printSORegOperand";
326 let MIOperandInfo = (ops GPR, GPR, i32imm);
327}
328
329// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
330// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
331// represented in the imm field in the same 12-bit form that they are encoded
332// into so_imm instructions: the 8-bit immediate is the least significant bits
333// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000334def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000335 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000336 let PrintMethod = "printSOImmOperand";
337}
338
Evan Chengc70d1842007-03-20 08:11:30 +0000339// Break so_imm's up into two pieces. This handles immediates with up to 16
340// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
341// get the first/second pieces.
342def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000343 PatLeaf<(imm), [{
344 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
345 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000346 let PrintMethod = "printSOImm2PartOperand";
347}
348
349def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000352}]>;
353
354def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000357}]>;
358
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000359def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
360 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
361 }]> {
362 let PrintMethod = "printSOImm2PartOperand";
363}
364
365def so_neg_imm2part_1 : SDNodeXForm<imm, [{
366 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
367 return CurDAG->getTargetConstant(V, MVT::i32);
368}]>;
369
370def so_neg_imm2part_2 : SDNodeXForm<imm, [{
371 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
372 return CurDAG->getTargetConstant(V, MVT::i32);
373}]>;
374
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000375/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
376def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
377 return (int32_t)N->getZExtValue() < 32;
378}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000379
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000380/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
381def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
382 return (int32_t)N->getZExtValue() < 32;
383}]> {
384 string EncoderMethod = "getImmMinusOneOpValue";
385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// Define ARM specific addressing modes.
388
Jim Grosbach3e556122010-10-26 22:37:02 +0000389
390// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000391//
Jim Grosbach3e556122010-10-26 22:37:02 +0000392def addrmode_imm12 : Operand<i32>,
393 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
394
395 string EncoderMethod = "getAddrModeImm12OpValue";
396 let PrintMethod = "printAddrModeImm12Operand";
397 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000398}
Jim Grosbach3e556122010-10-26 22:37:02 +0000399// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000400//
Jim Grosbach3e556122010-10-26 22:37:02 +0000401def ldst_so_reg : Operand<i32>,
402 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
403 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000404 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000405 let PrintMethod = "printAddrMode2Operand";
406 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
407}
408
Jim Grosbach3e556122010-10-26 22:37:02 +0000409// addrmode2 := reg +/- imm12
410// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000411//
412def addrmode2 : Operand<i32>,
413 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
414 let PrintMethod = "printAddrMode2Operand";
415 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
416}
417
418def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000419 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
420 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000421 let PrintMethod = "printAddrMode2OffsetOperand";
422 let MIOperandInfo = (ops GPR, i32imm);
423}
424
425// addrmode3 := reg +/- reg
426// addrmode3 := reg +/- imm8
427//
428def addrmode3 : Operand<i32>,
429 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
430 let PrintMethod = "printAddrMode3Operand";
431 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
432}
433
434def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000435 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
436 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000437 let PrintMethod = "printAddrMode3OffsetOperand";
438 let MIOperandInfo = (ops GPR, i32imm);
439}
440
441// addrmode4 := reg, <mode|W>
442//
443def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000444 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000445 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000446 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000447}
448
449// addrmode5 := reg +/- imm8*4
450//
451def addrmode5 : Operand<i32>,
452 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
453 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000454 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000455}
456
Bob Wilson8b024a52009-07-01 23:16:05 +0000457// addrmode6 := reg with optional writeback
458//
459def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000460 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000461 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000462 let MIOperandInfo = (ops GPR:$addr, i32imm);
463}
464
465def am6offset : Operand<i32> {
466 let PrintMethod = "printAddrMode6OffsetOperand";
467 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000468}
469
Evan Chenga8e29892007-01-19 07:51:42 +0000470// addrmodepc := pc + reg
471//
472def addrmodepc : Operand<i32>,
473 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
474 let PrintMethod = "printAddrModePCOperand";
475 let MIOperandInfo = (ops GPR, i32imm);
476}
477
Bob Wilson4f38b382009-08-21 21:58:55 +0000478def nohash_imm : Operand<i32> {
479 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000480}
481
Evan Chenga8e29892007-01-19 07:51:42 +0000482//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000483
Evan Cheng37f25d92008-08-28 23:39:26 +0000484include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000485
486//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000487// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000488//
489
Evan Cheng3924f782008-08-29 07:36:24 +0000490/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000491/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000492multiclass AsI1_bin_irs<bits<4> opcod, string opc,
493 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
494 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000495 // The register-immediate version is re-materializable. This is useful
496 // in particular for taking the address of a local.
497 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000498 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
499 iii, opc, "\t$Rd, $Rn, $imm",
500 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
501 bits<4> Rd;
502 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000503 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000505 let Inst{15-12} = Rd;
506 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000507 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000508 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000509 }
Jim Grosbach62547262010-10-11 18:51:51 +0000510 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
511 iir, opc, "\t$Rd, $Rn, $Rm",
512 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000513 bits<4> Rd;
514 bits<4> Rn;
515 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000516 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000518 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000519 let Inst{3-0} = Rm;
520 let Inst{15-12} = Rd;
521 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000522 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000523 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
524 iis, opc, "\t$Rd, $Rn, $shift",
525 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000526 bits<4> Rd;
527 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000528 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000529 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000530 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000531 let Inst{15-12} = Rd;
532 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 }
Evan Chenga8e29892007-01-19 07:51:42 +0000534}
535
Evan Cheng1e249e32009-06-25 20:59:23 +0000536/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000537/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000538let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000539multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
540 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
541 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000542 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
543 iii, opc, "\t$Rd, $Rn, $imm",
544 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
545 bits<4> Rd;
546 bits<4> Rn;
547 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000548 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000549 let Inst{15-12} = Rd;
550 let Inst{19-16} = Rn;
551 let Inst{11-0} = imm;
552 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000553 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000554 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
555 iir, opc, "\t$Rd, $Rn, $Rm",
556 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
557 bits<4> Rd;
558 bits<4> Rn;
559 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000560 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000561 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000562 let isCommutable = Commutable;
563 let Inst{3-0} = Rm;
564 let Inst{15-12} = Rd;
565 let Inst{19-16} = Rn;
566 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000567 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000568 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
569 iis, opc, "\t$Rd, $Rn, $shift",
570 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
571 bits<4> Rd;
572 bits<4> Rn;
573 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000574 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000575 let Inst{11-0} = shift;
576 let Inst{15-12} = Rd;
577 let Inst{19-16} = Rn;
578 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000579 }
Evan Cheng071a2792007-09-11 19:55:27 +0000580}
Evan Chengc85e8322007-07-05 07:13:32 +0000581}
582
583/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000584/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000585/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000586let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000587multiclass AI1_cmp_irs<bits<4> opcod, string opc,
588 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
589 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
591 opc, "\t$Rn, $imm",
592 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000593 bits<4> Rn;
594 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000595 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000596 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000597 let Inst{19-16} = Rn;
598 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000599 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 let Inst{20} = 1;
601 }
602 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
603 opc, "\t$Rn, $Rm",
604 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000605 bits<4> Rn;
606 bits<4> Rm;
607 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000608 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000609 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000611 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000613 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 }
615 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
616 opc, "\t$Rn, $shift",
617 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000618 bits<4> Rn;
619 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000622 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000623 let Inst{19-16} = Rn;
624 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000625 }
Evan Cheng071a2792007-09-11 19:55:27 +0000626}
Evan Chenga8e29892007-01-19 07:51:42 +0000627}
628
Evan Cheng576a3962010-09-25 00:49:35 +0000629/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000630/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000631/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000632multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000633 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
634 IIC_iEXTr, opc, "\t$Rd, $Rm",
635 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000636 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000637 bits<4> Rd;
638 bits<4> Rm;
639 let Inst{15-12} = Rd;
640 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000641 let Inst{11-10} = 0b00;
642 let Inst{19-16} = 0b1111;
643 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000644 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
645 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
646 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000647 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000648 bits<4> Rd;
649 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000650 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000651 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000652 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000653 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000654 let Inst{19-16} = 0b1111;
655 }
Evan Chenga8e29892007-01-19 07:51:42 +0000656}
657
Evan Cheng576a3962010-09-25 00:49:35 +0000658multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000659 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
660 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000661 [/* For disassembly only; pattern left blank */]>,
662 Requires<[IsARM, HasV6]> {
663 let Inst{11-10} = 0b00;
664 let Inst{19-16} = 0b1111;
665 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
667 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000668 [/* For disassembly only; pattern left blank */]>,
669 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000670 bits<2> rot;
671 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000672 let Inst{19-16} = 0b1111;
673 }
674}
675
Evan Cheng576a3962010-09-25 00:49:35 +0000676/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000677/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000678multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000679 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
680 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
681 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000682 Requires<[IsARM, HasV6]> {
683 let Inst{11-10} = 0b00;
684 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000685 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
686 rot_imm:$rot),
687 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
688 [(set GPR:$Rd, (opnode GPR:$Rn,
689 (rotr GPR:$Rm, rot_imm:$rot)))]>,
690 Requires<[IsARM, HasV6]> {
691 bits<4> Rn;
692 bits<2> rot;
693 let Inst{19-16} = Rn;
694 let Inst{11-10} = rot;
695 }
Evan Chenga8e29892007-01-19 07:51:42 +0000696}
697
Johnny Chen2ec5e492010-02-22 21:50:40 +0000698// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000699multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000700 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
701 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000702 [/* For disassembly only; pattern left blank */]>,
703 Requires<[IsARM, HasV6]> {
704 let Inst{11-10} = 0b00;
705 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
707 rot_imm:$rot),
708 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000709 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000710 Requires<[IsARM, HasV6]> {
711 bits<4> Rn;
712 bits<2> rot;
713 let Inst{19-16} = Rn;
714 let Inst{11-10} = rot;
715 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000716}
717
Evan Cheng62674222009-06-25 23:34:10 +0000718/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
719let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000720multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
721 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000722 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
723 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
724 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000725 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000726 bits<4> Rd;
727 bits<4> Rn;
728 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000729 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000730 let Inst{15-12} = Rd;
731 let Inst{19-16} = Rn;
732 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000734 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
735 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
736 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000737 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 bits<4> Rd;
739 bits<4> Rn;
740 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000741 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000742 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000743 let isCommutable = Commutable;
744 let Inst{3-0} = Rm;
745 let Inst{15-12} = Rd;
746 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000747 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
749 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
750 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000751 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000752 bits<4> Rd;
753 bits<4> Rn;
754 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000756 let Inst{11-0} = shift;
757 let Inst{15-12} = Rd;
758 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000759 }
Jim Grosbache5165492009-11-09 00:11:35 +0000760}
761// Carry setting variants
762let Defs = [CPSR] in {
763multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
764 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
766 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000768 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 bits<4> Rd;
770 bits<4> Rn;
771 bits<12> imm;
772 let Inst{15-12} = Rd;
773 let Inst{19-16} = Rn;
774 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000775 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000777 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000778 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
779 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
780 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000781 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000782 bits<4> Rd;
783 bits<4> Rn;
784 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000785 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000786 let isCommutable = Commutable;
787 let Inst{3-0} = Rm;
788 let Inst{15-12} = Rd;
789 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000790 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000791 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000792 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000793 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
794 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
795 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000796 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000797 bits<4> Rd;
798 bits<4> Rn;
799 bits<12> shift;
800 let Inst{11-0} = shift;
801 let Inst{15-12} = Rd;
802 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000803 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000805 }
Evan Cheng071a2792007-09-11 19:55:27 +0000806}
Evan Chengc85e8322007-07-05 07:13:32 +0000807}
Jim Grosbache5165492009-11-09 00:11:35 +0000808}
Evan Chengc85e8322007-07-05 07:13:32 +0000809
Jim Grosbach3e556122010-10-26 22:37:02 +0000810let canFoldAsLoad = 1, isReMaterializable = 1 in {
811multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
812 InstrItinClass iir, PatFrag opnode> {
813 // Note: We use the complex addrmode_imm12 rather than just an input
814 // GPR and a constrained immediate so that we can use this to match
815 // frame index references and avoid matching constant pool references.
Jim Grosbach28e3fe92010-10-26 23:58:04 +0000816 def i12 : AIldr1<0b010, opc22, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000817 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
818 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
819 bits<4> Rt;
820 bits<17> addr;
821 let Inst{23} = addr{12}; // U (add = ('U' == 1))
822 let Inst{19-16} = addr{16-13}; // Rn
823 let Inst{15-12} = Rt;
824 let Inst{11-0} = addr{11-0}; // imm12
825 }
Jim Grosbach28e3fe92010-10-26 23:58:04 +0000826 def rs : AIldr1<0b011, opc22, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000827 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
828 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
829 bits<4> Rt;
830 bits<17> shift;
831 let Inst{23} = shift{12}; // U (add = ('U' == 1))
832 let Inst{19-16} = shift{16-13}; // Rn
833 let Inst{11-0} = shift{11-0};
834 }
835}
836}
837
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000838//===----------------------------------------------------------------------===//
839// Instructions
840//===----------------------------------------------------------------------===//
841
Evan Chenga8e29892007-01-19 07:51:42 +0000842//===----------------------------------------------------------------------===//
843// Miscellaneous Instructions.
844//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000845
Evan Chenga8e29892007-01-19 07:51:42 +0000846/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
847/// the function. The first operand is the ID# for this instruction, the second
848/// is the index into the MachineConstantPool that this is, the third is the
849/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000850let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000851def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000852PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000853 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000854
Jim Grosbach4642ad32010-02-22 23:10:38 +0000855// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
856// from removing one half of the matched pairs. That breaks PEI, which assumes
857// these will always be in pairs, and asserts if it finds otherwise. Better way?
858let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000859def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000860PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000861 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000862
Jim Grosbach64171712010-02-16 21:07:46 +0000863def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000864PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000865 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000866}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000867
Johnny Chenf4d81052010-02-12 22:53:19 +0000868def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000869 [/* For disassembly only; pattern left blank */]>,
870 Requires<[IsARM, HasV6T2]> {
871 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000872 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000873 let Inst{7-0} = 0b00000000;
874}
875
Johnny Chenf4d81052010-02-12 22:53:19 +0000876def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
877 [/* For disassembly only; pattern left blank */]>,
878 Requires<[IsARM, HasV6T2]> {
879 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000880 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000881 let Inst{7-0} = 0b00000001;
882}
883
884def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
885 [/* For disassembly only; pattern left blank */]>,
886 Requires<[IsARM, HasV6T2]> {
887 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000888 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000889 let Inst{7-0} = 0b00000010;
890}
891
892def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
893 [/* For disassembly only; pattern left blank */]>,
894 Requires<[IsARM, HasV6T2]> {
895 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000896 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000897 let Inst{7-0} = 0b00000011;
898}
899
Johnny Chen2ec5e492010-02-22 21:50:40 +0000900def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
901 "\t$dst, $a, $b",
902 [/* For disassembly only; pattern left blank */]>,
903 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000904 bits<4> Rd;
905 bits<4> Rn;
906 bits<4> Rm;
907 let Inst{3-0} = Rm;
908 let Inst{15-12} = Rd;
909 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000910 let Inst{27-20} = 0b01101000;
911 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000912 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000913}
914
Johnny Chenf4d81052010-02-12 22:53:19 +0000915def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
916 [/* For disassembly only; pattern left blank */]>,
917 Requires<[IsARM, HasV6T2]> {
918 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000919 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000920 let Inst{7-0} = 0b00000100;
921}
922
Johnny Chenc6f7b272010-02-11 18:12:29 +0000923// The i32imm operand $val can be used by a debugger to store more information
924// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000925def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000926 [/* For disassembly only; pattern left blank */]>,
927 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000928 bits<16> val;
929 let Inst{3-0} = val{3-0};
930 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000931 let Inst{27-20} = 0b00010010;
932 let Inst{7-4} = 0b0111;
933}
934
Johnny Chenb98e1602010-02-12 18:55:33 +0000935// Change Processor State is a system instruction -- for disassembly only.
936// The singleton $opt operand contains the following information:
937// opt{4-0} = mode from Inst{4-0}
938// opt{5} = changemode from Inst{17}
939// opt{8-6} = AIF from Inst{8-6}
940// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000941// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000942def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000943 [/* For disassembly only; pattern left blank */]>,
944 Requires<[IsARM]> {
945 let Inst{31-28} = 0b1111;
946 let Inst{27-20} = 0b00010000;
947 let Inst{16} = 0;
948 let Inst{5} = 0;
949}
950
Johnny Chenb92a23f2010-02-21 04:42:01 +0000951// Preload signals the memory system of possible future data/instruction access.
952// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000953//
954// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
955// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000956multiclass APreLoad<bit data, bit read, string opc> {
957
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000958 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000959 !strconcat(opc, "\t[$base, $imm]"), []> {
960 let Inst{31-26} = 0b111101;
961 let Inst{25} = 0; // 0 for immediate form
962 let Inst{24} = data;
963 let Inst{22} = read;
964 let Inst{21-20} = 0b01;
965 }
966
967 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
968 !strconcat(opc, "\t$addr"), []> {
969 let Inst{31-26} = 0b111101;
970 let Inst{25} = 1; // 1 for register form
971 let Inst{24} = data;
972 let Inst{22} = read;
973 let Inst{21-20} = 0b01;
974 let Inst{4} = 0;
975 }
976}
977
978defm PLD : APreLoad<1, 1, "pld">;
979defm PLDW : APreLoad<1, 0, "pldw">;
980defm PLI : APreLoad<0, 1, "pli">;
981
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000982def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
983 "setend\t$end",
984 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000985 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000986 bits<1> end;
987 let Inst{31-10} = 0b1111000100000001000000;
988 let Inst{9} = end;
989 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000990}
991
Johnny Chenf4d81052010-02-12 22:53:19 +0000992def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000993 [/* For disassembly only; pattern left blank */]>,
994 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000995 bits<4> opt;
996 let Inst{27-4} = 0b001100100000111100001111;
997 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000998}
999
Johnny Chenba6e0332010-02-11 17:14:31 +00001000// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001001let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001002def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001003 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001004 Requires<[IsARM]> {
1005 let Inst{27-25} = 0b011;
1006 let Inst{24-20} = 0b11111;
1007 let Inst{7-5} = 0b111;
1008 let Inst{4} = 0b1;
1009}
1010
Evan Cheng12c3a532008-11-06 17:48:05 +00001011// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001012// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1013// classes (AXI1, et.al.) and so have encoding information and such,
1014// which is suboptimal. Once the rest of the code emitter (including
1015// JIT) is MC-ized we should look at refactoring these into true
1016// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +00001017let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001018def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001019 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001020 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001021
Evan Cheng325474e2008-01-07 23:56:57 +00001022let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001023def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001024 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001025 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001026
Evan Chengd87293c2008-11-06 08:47:38 +00001027def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001028 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001029 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1030
Evan Chengd87293c2008-11-06 08:47:38 +00001031def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001032 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001033 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1034
Evan Chengd87293c2008-11-06 08:47:38 +00001035def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001036 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001037 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1038
Evan Chengd87293c2008-11-06 08:47:38 +00001039def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001040 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001041 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1042}
Chris Lattner13c63102008-01-06 05:55:01 +00001043let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001044def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001045 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001046 [(store GPR:$src, addrmodepc:$addr)]>;
1047
Evan Chengd87293c2008-11-06 08:47:38 +00001048def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001049 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001050 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1051
Evan Chengd87293c2008-11-06 08:47:38 +00001052def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001053 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001054 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1055}
Evan Cheng12c3a532008-11-06 17:48:05 +00001056} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001057
Evan Chenge07715c2009-06-23 05:25:29 +00001058
1059// LEApcrel - Load a pc-relative address into a register without offending the
1060// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001061// FIXME: These are marked as pseudos, but they're really not(?). They're just
1062// the ADR instruction. Is this the right way to handle that? They need
1063// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001064let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001065let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001066def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001067 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001068 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001069
Jim Grosbacha967d112010-06-21 21:27:27 +00001070} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001071def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001072 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001073 Pseudo, IIC_iALUi,
1074 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001075 let Inst{25} = 1;
1076}
Evan Chenge07715c2009-06-23 05:25:29 +00001077
Evan Chenga8e29892007-01-19 07:51:42 +00001078//===----------------------------------------------------------------------===//
1079// Control Flow Instructions.
1080//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001081
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001082let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1083 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001084 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001085 "bx", "\tlr", [(ARMretflag)]>,
1086 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001087 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001088 }
1089
1090 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001091 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001092 "mov", "\tpc, lr", [(ARMretflag)]>,
1093 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001094 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001095 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001096}
Rafael Espindola27185192006-09-29 21:20:16 +00001097
Bob Wilson04ea6e52009-10-28 00:37:03 +00001098// Indirect branches
1099let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001100 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001101 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001102 [(brind GPR:$dst)]>,
1103 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001104 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001105 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001106 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001107 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001108
1109 // ARMV4 only
1110 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1111 [(brind GPR:$dst)]>,
1112 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001113 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001114 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001115 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001116 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001117}
1118
Evan Chenga8e29892007-01-19 07:51:42 +00001119// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001120// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001121let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1122 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001123 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1124 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001125 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001126 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001127 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001128
Bob Wilson54fc1242009-06-22 21:01:46 +00001129// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001130let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001131 Defs = [R0, R1, R2, R3, R12, LR,
1132 D0, D1, D2, D3, D4, D5, D6, D7,
1133 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001134 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001135 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001136 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001137 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001138 Requires<[IsARM, IsNotDarwin]> {
1139 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001140 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001141 }
Evan Cheng277f0742007-06-19 21:05:09 +00001142
Evan Cheng12c3a532008-11-06 17:48:05 +00001143 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001144 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001145 [(ARMcall_pred tglobaladdr:$func)]>,
1146 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001147
Evan Chenga8e29892007-01-19 07:51:42 +00001148 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001149 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001150 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001151 [(ARMcall GPR:$func)]>,
1152 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001153 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001154 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001155 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001156 }
1157
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001158 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001159 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1160 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001161 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001162 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001163 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001164 bits<4> func;
1165 let Inst{27-4} = 0b000100101111111111110001;
1166 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001167 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001168
1169 // ARMv4
1170 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1171 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1172 [(ARMcall_nolink tGPR:$func)]>,
1173 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001174 bits<4> func;
1175 let Inst{27-4} = 0b000110100000111100000000;
1176 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001177 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001178}
1179
1180// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001181let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001182 Defs = [R0, R1, R2, R3, R9, R12, LR,
1183 D0, D1, D2, D3, D4, D5, D6, D7,
1184 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001185 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001186 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001187 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001188 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1189 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001190 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001191 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001192
1193 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001194 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001195 [(ARMcall_pred tglobaladdr:$func)]>,
1196 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001197
1198 // ARMv5T and above
1199 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001200 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001201 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001202 bits<4> func;
1203 let Inst{27-4} = 0b000100101111111111110011;
1204 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001205 }
1206
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001207 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001208 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1209 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001210 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001211 [(ARMcall_nolink tGPR:$func)]>,
1212 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001213 bits<4> func;
1214 let Inst{27-4} = 0b000100101111111111110001;
1215 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001216 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217
1218 // ARMv4
1219 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1220 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1221 [(ARMcall_nolink tGPR:$func)]>,
1222 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001223 bits<4> func;
1224 let Inst{27-4} = 0b000110100000111100000000;
1225 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001226 }
Rafael Espindola35574632006-07-18 17:00:30 +00001227}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001228
Dale Johannesen51e28e62010-06-03 21:09:53 +00001229// Tail calls.
1230
Jim Grosbach832859d2010-10-13 22:09:34 +00001231// FIXME: These should probably be xformed into the non-TC versions of the
1232// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001233let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1234 // Darwin versions.
1235 let Defs = [R0, R1, R2, R3, R9, R12,
1236 D0, D1, D2, D3, D4, D5, D6, D7,
1237 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1238 D27, D28, D29, D30, D31, PC],
1239 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001240 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1241 Pseudo, IIC_Br,
1242 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001243
Evan Cheng6523d2f2010-06-19 00:11:54 +00001244 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1245 Pseudo, IIC_Br,
1246 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001247
Evan Cheng6523d2f2010-06-19 00:11:54 +00001248 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001249 IIC_Br, "b\t$dst @ TAILCALL",
1250 []>, Requires<[IsDarwin]>;
1251
1252 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001253 IIC_Br, "b.w\t$dst @ TAILCALL",
1254 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001255
Evan Cheng6523d2f2010-06-19 00:11:54 +00001256 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1257 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1258 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001259 bits<4> dst;
1260 let Inst{31-4} = 0b1110000100101111111111110001;
1261 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001262 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001263 }
1264
1265 // Non-Darwin versions (the difference is R9).
1266 let Defs = [R0, R1, R2, R3, R12,
1267 D0, D1, D2, D3, D4, D5, D6, D7,
1268 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1269 D27, D28, D29, D30, D31, PC],
1270 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001271 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1272 Pseudo, IIC_Br,
1273 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001274
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001275 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001276 Pseudo, IIC_Br,
1277 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001278
Evan Cheng6523d2f2010-06-19 00:11:54 +00001279 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1280 IIC_Br, "b\t$dst @ TAILCALL",
1281 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001282
Evan Cheng6523d2f2010-06-19 00:11:54 +00001283 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1284 IIC_Br, "b.w\t$dst @ TAILCALL",
1285 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001286
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001287 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001288 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1289 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001290 bits<4> dst;
1291 let Inst{31-4} = 0b1110000100101111111111110001;
1292 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001293 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001294 }
1295}
1296
David Goodwin1a8f36e2009-08-12 18:31:53 +00001297let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001298 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001299 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001300 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001301 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001302 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001303
Owen Anderson20ab2902007-11-12 07:39:39 +00001304 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001305 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001306 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001307 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001308 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001309 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001310 let Inst{20} = 0; // S Bit
1311 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001312 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001313 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001314 def BR_JTm : JTI<(outs),
1315 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001316 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001317 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1318 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001319 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001320 let Inst{20} = 1; // L bit
1321 let Inst{21} = 0; // W bit
1322 let Inst{22} = 0; // B bit
1323 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001324 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001325 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001326 def BR_JTadd : JTI<(outs),
1327 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001328 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001329 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1330 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001331 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001332 let Inst{20} = 0; // S bit
1333 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001334 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001335 }
1336 } // isNotDuplicable = 1, isIndirectBranch = 1
1337 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001338
Evan Chengc85e8322007-07-05 07:13:32 +00001339 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001340 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001341 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001342 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001343 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001344}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001345
Johnny Chena1e76212010-02-13 02:51:09 +00001346// Branch and Exchange Jazelle -- for disassembly only
1347def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1348 [/* For disassembly only; pattern left blank */]> {
1349 let Inst{23-20} = 0b0010;
1350 //let Inst{19-8} = 0xfff;
1351 let Inst{7-4} = 0b0010;
1352}
1353
Johnny Chen0296f3e2010-02-16 21:59:54 +00001354// Secure Monitor Call is a system instruction -- for disassembly only
1355def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1356 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001357 bits<4> opt;
1358 let Inst{23-4} = 0b01100000000000000111;
1359 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001360}
1361
Johnny Chen64dfb782010-02-16 20:04:27 +00001362// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001363let isCall = 1 in {
1364def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001365 [/* For disassembly only; pattern left blank */]> {
1366 bits<24> svc;
1367 let Inst{23-0} = svc;
1368}
Johnny Chen85d5a892010-02-10 18:02:25 +00001369}
1370
Johnny Chenfb566792010-02-17 21:39:10 +00001371// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001372def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1373 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001374 [/* For disassembly only; pattern left blank */]> {
1375 let Inst{31-28} = 0b1111;
1376 let Inst{22-20} = 0b110; // W = 1
1377}
1378
1379def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1380 NoItinerary, "srs${addr:submode}\tsp, $mode",
1381 [/* For disassembly only; pattern left blank */]> {
1382 let Inst{31-28} = 0b1111;
1383 let Inst{22-20} = 0b100; // W = 0
1384}
1385
Johnny Chenfb566792010-02-17 21:39:10 +00001386// Return From Exception is a system instruction -- for disassembly only
1387def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1388 NoItinerary, "rfe${addr:submode}\t$base!",
1389 [/* For disassembly only; pattern left blank */]> {
1390 let Inst{31-28} = 0b1111;
1391 let Inst{22-20} = 0b011; // W = 1
1392}
1393
1394def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1395 NoItinerary, "rfe${addr:submode}\t$base",
1396 [/* For disassembly only; pattern left blank */]> {
1397 let Inst{31-28} = 0b1111;
1398 let Inst{22-20} = 0b001; // W = 0
1399}
1400
Evan Chenga8e29892007-01-19 07:51:42 +00001401//===----------------------------------------------------------------------===//
1402// Load / store Instructions.
1403//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001404
Evan Chenga8e29892007-01-19 07:51:42 +00001405// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001406
1407
Jim Grosbachc1d30212010-10-27 00:19:44 +00001408defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_i, IIC_iLoad_r,
1409 UnOpFrag<(load node:$Src)>>;
1410defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
1411 UnOpFrag<(zextloadi8 node:$Src)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001412
Evan Chengfa775d02007-03-19 07:20:03 +00001413// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001414let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1415 isReMaterializable = 1 in
Jim Grosbach3e556122010-10-26 22:37:02 +00001416def LDRcp : AIldr1<0b010, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1417 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1418 bits<4> Rt;
1419 bits<17> addr;
1420 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1421 let Inst{19-16} = 0b1111;
1422 let Inst{15-12} = Rt;
1423 let Inst{11-0} = addr{11-0}; // imm12
1424}
Evan Chengfa775d02007-03-19 07:20:03 +00001425
Evan Chenga8e29892007-01-19 07:51:42 +00001426// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001427def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001429 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001430
Evan Chenga8e29892007-01-19 07:51:42 +00001431// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001432def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001433 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001434 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001435
David Goodwin5d598aa2009-08-19 18:00:44 +00001436def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001437 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001438 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001439
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001440let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001441// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001442def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001443 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001444 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001445
Evan Chenga8e29892007-01-19 07:51:42 +00001446// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001447def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001448 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001449 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001450
Evan Chengd87293c2008-11-06 08:47:38 +00001451def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001452 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001453 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001454
Evan Chengd87293c2008-11-06 08:47:38 +00001455def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001456 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001457 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001458
Evan Chengd87293c2008-11-06 08:47:38 +00001459def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001461 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001462
Evan Chengd87293c2008-11-06 08:47:38 +00001463def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001464 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001465 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001466
Evan Chengd87293c2008-11-06 08:47:38 +00001467def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001468 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001469 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001470
Evan Chengd87293c2008-11-06 08:47:38 +00001471def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001472 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001473 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001474
Evan Chengd87293c2008-11-06 08:47:38 +00001475def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001476 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001477 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001478
Evan Chengd87293c2008-11-06 08:47:38 +00001479def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001480 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001481 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001482
Evan Chengd87293c2008-11-06 08:47:38 +00001483def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001485 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001486
1487// For disassembly only
1488def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001489 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001490 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1491 Requires<[IsARM, HasV5TE]>;
1492
1493// For disassembly only
1494def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001495 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001496 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1497 Requires<[IsARM, HasV5TE]>;
1498
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001499} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001500
Johnny Chenadb561d2010-02-18 03:27:42 +00001501// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001502
1503def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001505 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1506 let Inst{21} = 1; // overwrite
1507}
1508
1509def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001510 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001511 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1512 let Inst{21} = 1; // overwrite
1513}
1514
1515def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001517 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1518 let Inst{21} = 1; // overwrite
1519}
1520
1521def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001522 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001523 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1524 let Inst{21} = 1; // overwrite
1525}
1526
1527def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001529 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001530 let Inst{21} = 1; // overwrite
1531}
1532
Evan Chenga8e29892007-01-19 07:51:42 +00001533// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001535 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001536 [(store GPR:$src, addrmode2:$addr)]>;
1537
1538// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001539def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001540 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001541 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1542
Evan Cheng0e55fd62010-09-30 01:08:25 +00001543def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1544 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001545 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1546
1547// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001548let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001549def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001550 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001551 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001552
1553// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001554def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001555 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001556 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001557 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001558 [(set GPR:$base_wb,
1559 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1560
Evan Chengd87293c2008-11-06 08:47:38 +00001561def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001562 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001563 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001564 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001565 [(set GPR:$base_wb,
1566 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1567
Evan Chengd87293c2008-11-06 08:47:38 +00001568def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001569 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001570 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001571 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001572 [(set GPR:$base_wb,
1573 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1574
Evan Chengd87293c2008-11-06 08:47:38 +00001575def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001576 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001577 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001578 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001579 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1580 GPR:$base, am3offset:$offset))]>;
1581
Evan Chengd87293c2008-11-06 08:47:38 +00001582def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001583 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001584 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001585 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001586 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1587 GPR:$base, am2offset:$offset))]>;
1588
Evan Chengd87293c2008-11-06 08:47:38 +00001589def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001590 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001591 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001592 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001593 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1594 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001595
Johnny Chen39a4bb32010-02-18 22:31:18 +00001596// For disassembly only
1597def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1598 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001599 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001600 "strd", "\t$src1, $src2, [$base, $offset]!",
1601 "$base = $base_wb", []>;
1602
1603// For disassembly only
1604def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1605 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001606 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001607 "strd", "\t$src1, $src2, [$base], $offset",
1608 "$base = $base_wb", []>;
1609
Johnny Chenad4df4c2010-03-01 19:22:00 +00001610// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001611
1612def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001613 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001614 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001615 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1616 [/* For disassembly only; pattern left blank */]> {
1617 let Inst{21} = 1; // overwrite
1618}
1619
1620def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001621 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001622 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001623 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1624 [/* For disassembly only; pattern left blank */]> {
1625 let Inst{21} = 1; // overwrite
1626}
1627
Johnny Chenad4df4c2010-03-01 19:22:00 +00001628def STRHT: AI3sthpo<(outs GPR:$base_wb),
1629 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001630 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001631 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1632 [/* For disassembly only; pattern left blank */]> {
1633 let Inst{21} = 1; // overwrite
1634}
1635
Evan Chenga8e29892007-01-19 07:51:42 +00001636//===----------------------------------------------------------------------===//
1637// Load / store multiple Instructions.
1638//
1639
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001640let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001641def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001642 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001643 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001644 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001645
Bob Wilson815baeb2010-03-13 01:08:20 +00001646def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1647 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001648 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001649 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001650 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001651} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001652
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001653let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001654def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001655 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001656 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001657 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1658
1659def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1660 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001661 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001662 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001663 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001664} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001665
1666//===----------------------------------------------------------------------===//
1667// Move Instructions.
1668//
1669
Evan Chengcd799b92009-06-12 20:46:18 +00001670let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001671def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1672 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1673 bits<4> Rd;
1674 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001675
Johnny Chen04301522009-11-07 00:54:36 +00001676 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001677 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001678 let Inst{3-0} = Rm;
1679 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001680}
1681
Dale Johannesen38d5f042010-06-15 22:24:08 +00001682// A version for the smaller set of tail call registers.
1683let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001684def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001685 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1686 bits<4> Rd;
1687 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001688
Dale Johannesen38d5f042010-06-15 22:24:08 +00001689 let Inst{11-4} = 0b00000000;
1690 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001691 let Inst{3-0} = Rm;
1692 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001693}
1694
Jim Grosbachf59818b2010-10-12 18:09:12 +00001695def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001696 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001697 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001698 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001699 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001700 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001701 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001702 let Inst{25} = 0;
1703}
Evan Chenga2515702007-03-19 07:09:02 +00001704
Evan Chengb3379fb2009-02-05 08:42:55 +00001705let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001706def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1707 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001708 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001709 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001710 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001711 let Inst{15-12} = Rd;
1712 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001713 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001714}
1715
1716let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001717def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001718 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001719 "movw", "\t$Rd, $imm",
1720 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001721 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001722 bits<4> Rd;
1723 bits<16> imm;
1724 let Inst{15-12} = Rd;
1725 let Inst{11-0} = imm{11-0};
1726 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001727 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001728 let Inst{25} = 1;
1729}
1730
Jim Grosbach1de588d2010-10-14 18:54:27 +00001731let Constraints = "$src = $Rd" in
1732def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001733 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001734 "movt", "\t$Rd, $imm",
1735 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001736 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001737 lo16AllZero:$imm))]>, UnaryDP,
1738 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001739 bits<4> Rd;
1740 bits<16> imm;
1741 let Inst{15-12} = Rd;
1742 let Inst{11-0} = imm{11-0};
1743 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001744 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001745 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001746}
Evan Cheng13ab0202007-07-10 18:08:01 +00001747
Evan Cheng20956592009-10-21 08:15:52 +00001748def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1749 Requires<[IsARM, HasV6T2]>;
1750
David Goodwinca01a8d2009-09-01 18:32:09 +00001751let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001752def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1753 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1754 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001755
1756// These aren't really mov instructions, but we have to define them this way
1757// due to flag operands.
1758
Evan Cheng071a2792007-09-11 19:55:27 +00001759let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001760def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1761 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1762 Requires<[IsARM]>;
1763def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1764 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1765 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001766}
Evan Chenga8e29892007-01-19 07:51:42 +00001767
Evan Chenga8e29892007-01-19 07:51:42 +00001768//===----------------------------------------------------------------------===//
1769// Extend Instructions.
1770//
1771
1772// Sign extenders
1773
Evan Cheng576a3962010-09-25 00:49:35 +00001774defm SXTB : AI_ext_rrot<0b01101010,
1775 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1776defm SXTH : AI_ext_rrot<0b01101011,
1777 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001778
Evan Cheng576a3962010-09-25 00:49:35 +00001779defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001780 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001781defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001782 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001783
Johnny Chen2ec5e492010-02-22 21:50:40 +00001784// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001785defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001786
1787// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001788defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001789
1790// Zero extenders
1791
1792let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001793defm UXTB : AI_ext_rrot<0b01101110,
1794 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1795defm UXTH : AI_ext_rrot<0b01101111,
1796 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1797defm UXTB16 : AI_ext_rrot<0b01101100,
1798 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001799
Jim Grosbach542f6422010-07-28 23:25:44 +00001800// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1801// The transformation should probably be done as a combiner action
1802// instead so we can include a check for masking back in the upper
1803// eight bits of the source into the lower eight bits of the result.
1804//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1805// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001806def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001807 (UXTB16r_rot GPR:$Src, 8)>;
1808
Evan Cheng576a3962010-09-25 00:49:35 +00001809defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001810 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001811defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001812 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001813}
1814
Evan Chenga8e29892007-01-19 07:51:42 +00001815// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001816// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001817defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001818
Evan Chenga8e29892007-01-19 07:51:42 +00001819
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001820def SBFX : I<(outs GPR:$Rd),
1821 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001822 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001823 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001824 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001825 bits<4> Rd;
1826 bits<4> Rn;
1827 bits<5> lsb;
1828 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001829 let Inst{27-21} = 0b0111101;
1830 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001831 let Inst{20-16} = width;
1832 let Inst{15-12} = Rd;
1833 let Inst{11-7} = lsb;
1834 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001835}
1836
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001837def UBFX : I<(outs GPR:$Rd),
1838 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001839 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001840 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001841 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001842 bits<4> Rd;
1843 bits<4> Rn;
1844 bits<5> lsb;
1845 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001846 let Inst{27-21} = 0b0111111;
1847 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001848 let Inst{20-16} = width;
1849 let Inst{15-12} = Rd;
1850 let Inst{11-7} = lsb;
1851 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001852}
1853
Evan Chenga8e29892007-01-19 07:51:42 +00001854//===----------------------------------------------------------------------===//
1855// Arithmetic Instructions.
1856//
1857
Jim Grosbach26421962008-10-14 20:36:24 +00001858defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001859 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001860 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001861defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001862 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001863 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001864
Evan Chengc85e8322007-07-05 07:13:32 +00001865// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001866defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001867 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001868 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1869defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001870 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001871 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001872
Evan Cheng62674222009-06-25 23:34:10 +00001873defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001874 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001875defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001876 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001877defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001878 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001879defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001880 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001881
Jim Grosbach84760882010-10-15 18:42:41 +00001882def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1883 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1884 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1885 bits<4> Rd;
1886 bits<4> Rn;
1887 bits<12> imm;
1888 let Inst{25} = 1;
1889 let Inst{15-12} = Rd;
1890 let Inst{19-16} = Rn;
1891 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001892}
Evan Cheng13ab0202007-07-10 18:08:01 +00001893
Bob Wilsoncff71782010-08-05 18:23:43 +00001894// The reg/reg form is only defined for the disassembler; for codegen it is
1895// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001896def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1897 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001898 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001899 bits<4> Rd;
1900 bits<4> Rn;
1901 bits<4> Rm;
1902 let Inst{11-4} = 0b00000000;
1903 let Inst{25} = 0;
1904 let Inst{3-0} = Rm;
1905 let Inst{15-12} = Rd;
1906 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001907}
1908
Jim Grosbach84760882010-10-15 18:42:41 +00001909def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1910 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1911 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1912 bits<4> Rd;
1913 bits<4> Rn;
1914 bits<12> shift;
1915 let Inst{25} = 0;
1916 let Inst{11-0} = shift;
1917 let Inst{15-12} = Rd;
1918 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001919}
Evan Chengc85e8322007-07-05 07:13:32 +00001920
1921// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001922let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001923def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1924 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1925 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1926 bits<4> Rd;
1927 bits<4> Rn;
1928 bits<12> imm;
1929 let Inst{25} = 1;
1930 let Inst{20} = 1;
1931 let Inst{15-12} = Rd;
1932 let Inst{19-16} = Rn;
1933 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001934}
Jim Grosbach84760882010-10-15 18:42:41 +00001935def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1936 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1937 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1938 bits<4> Rd;
1939 bits<4> Rn;
1940 bits<12> shift;
1941 let Inst{25} = 0;
1942 let Inst{20} = 1;
1943 let Inst{11-0} = shift;
1944 let Inst{15-12} = Rd;
1945 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001946}
Evan Cheng071a2792007-09-11 19:55:27 +00001947}
Evan Chengc85e8322007-07-05 07:13:32 +00001948
Evan Cheng62674222009-06-25 23:34:10 +00001949let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001950def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1951 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1952 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001953 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001954 bits<4> Rd;
1955 bits<4> Rn;
1956 bits<12> imm;
1957 let Inst{25} = 1;
1958 let Inst{15-12} = Rd;
1959 let Inst{19-16} = Rn;
1960 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001961}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001962// The reg/reg form is only defined for the disassembler; for codegen it is
1963// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001964def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1965 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00001966 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001967 bits<4> Rd;
1968 bits<4> Rn;
1969 bits<4> Rm;
1970 let Inst{11-4} = 0b00000000;
1971 let Inst{25} = 0;
1972 let Inst{3-0} = Rm;
1973 let Inst{15-12} = Rd;
1974 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00001975}
Jim Grosbach84760882010-10-15 18:42:41 +00001976def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1977 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
1978 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001979 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001980 bits<4> Rd;
1981 bits<4> Rn;
1982 bits<12> shift;
1983 let Inst{25} = 0;
1984 let Inst{11-0} = shift;
1985 let Inst{15-12} = Rd;
1986 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001987}
Evan Cheng62674222009-06-25 23:34:10 +00001988}
1989
1990// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001991let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001992def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1993 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
1994 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001995 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001996 bits<4> Rd;
1997 bits<4> Rn;
1998 bits<12> imm;
1999 let Inst{25} = 1;
2000 let Inst{20} = 1;
2001 let Inst{15-12} = Rd;
2002 let Inst{19-16} = Rn;
2003 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002004}
Jim Grosbach84760882010-10-15 18:42:41 +00002005def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2006 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2007 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002008 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002009 bits<4> Rd;
2010 bits<4> Rn;
2011 bits<12> shift;
2012 let Inst{25} = 0;
2013 let Inst{20} = 1;
2014 let Inst{11-0} = shift;
2015 let Inst{15-12} = Rd;
2016 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002017}
Evan Cheng071a2792007-09-11 19:55:27 +00002018}
Evan Cheng2c614c52007-06-06 10:17:05 +00002019
Evan Chenga8e29892007-01-19 07:51:42 +00002020// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002021// The assume-no-carry-in form uses the negation of the input since add/sub
2022// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2023// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2024// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002025def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2026 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002027def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2028 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2029// The with-carry-in form matches bitwise not instead of the negation.
2030// Effectively, the inverse interpretation of the carry flag already accounts
2031// for part of the negation.
2032def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2033 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002034
2035// Note: These are implemented in C++ code, because they have to generate
2036// ADD/SUBrs instructions, which use a complex pattern that a xform function
2037// cannot produce.
2038// (mul X, 2^n+1) -> (add (X << n), X)
2039// (mul X, 2^n-1) -> (rsb X, (X << n))
2040
Johnny Chen667d1272010-02-22 18:50:54 +00002041// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002042// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002043class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002044 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002045 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2046 opc, "\t$Rd, $Rn, $Rm", pattern> {
2047 bits<4> Rd;
2048 bits<4> Rn;
2049 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002050 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002051 let Inst{11-4} = op11_4;
2052 let Inst{19-16} = Rn;
2053 let Inst{15-12} = Rd;
2054 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002055}
2056
Johnny Chen667d1272010-02-22 18:50:54 +00002057// Saturating add/subtract -- for disassembly only
2058
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002059def QADD : AAI<0b00010000, 0b00000101, "qadd",
2060 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2061def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2062 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2063def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2064def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2065
2066def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2067def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2068def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2069def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2070def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2071def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2072def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2073def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2074def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2075def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2076def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2077def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002078
2079// Signed/Unsigned add/subtract -- for disassembly only
2080
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002081def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2082def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2083def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2084def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2085def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2086def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2087def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2088def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2089def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2090def USAX : AAI<0b01100101, 0b11110101, "usax">;
2091def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2092def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002093
2094// Signed/Unsigned halving add/subtract -- for disassembly only
2095
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002096def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2097def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2098def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2099def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2100def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2101def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2102def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2103def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2104def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2105def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2106def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2107def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002108
Johnny Chenadc77332010-02-26 22:04:29 +00002109// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002110
Jim Grosbach70987fb2010-10-18 23:35:38 +00002111def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002112 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002113 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002114 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002115 bits<4> Rd;
2116 bits<4> Rn;
2117 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002118 let Inst{27-20} = 0b01111000;
2119 let Inst{15-12} = 0b1111;
2120 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002121 let Inst{19-16} = Rd;
2122 let Inst{11-8} = Rm;
2123 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002124}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002125def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002126 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002127 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002128 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002129 bits<4> Rd;
2130 bits<4> Rn;
2131 bits<4> Rm;
2132 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002133 let Inst{27-20} = 0b01111000;
2134 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002135 let Inst{19-16} = Rd;
2136 let Inst{15-12} = Ra;
2137 let Inst{11-8} = Rm;
2138 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002139}
2140
2141// Signed/Unsigned saturate -- for disassembly only
2142
Jim Grosbach70987fb2010-10-18 23:35:38 +00002143def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2144 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002145 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002146 bits<4> Rd;
2147 bits<5> sat_imm;
2148 bits<4> Rn;
2149 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002150 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002151 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002152 let Inst{20-16} = sat_imm;
2153 let Inst{15-12} = Rd;
2154 let Inst{11-7} = sh{7-3};
2155 let Inst{6} = sh{0};
2156 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002157}
2158
Jim Grosbach70987fb2010-10-18 23:35:38 +00002159def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2160 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002161 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002162 bits<4> Rd;
2163 bits<4> sat_imm;
2164 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002165 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002166 let Inst{11-4} = 0b11110011;
2167 let Inst{15-12} = Rd;
2168 let Inst{19-16} = sat_imm;
2169 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002170}
2171
Jim Grosbach70987fb2010-10-18 23:35:38 +00002172def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2173 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002174 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002175 bits<4> Rd;
2176 bits<5> sat_imm;
2177 bits<4> Rn;
2178 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002179 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002180 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002181 let Inst{15-12} = Rd;
2182 let Inst{11-7} = sh{7-3};
2183 let Inst{6} = sh{0};
2184 let Inst{20-16} = sat_imm;
2185 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002186}
2187
Jim Grosbach70987fb2010-10-18 23:35:38 +00002188def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2189 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002190 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002191 bits<4> Rd;
2192 bits<4> sat_imm;
2193 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002194 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002195 let Inst{11-4} = 0b11110011;
2196 let Inst{15-12} = Rd;
2197 let Inst{19-16} = sat_imm;
2198 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002199}
Evan Chenga8e29892007-01-19 07:51:42 +00002200
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002201def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2202def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002203
Evan Chenga8e29892007-01-19 07:51:42 +00002204//===----------------------------------------------------------------------===//
2205// Bitwise Instructions.
2206//
2207
Jim Grosbach26421962008-10-14 20:36:24 +00002208defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002209 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002210 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002211defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002212 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002213 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002214defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002215 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002216 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002217defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002218 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002219 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002220
Jim Grosbach3fea191052010-10-21 22:03:21 +00002221def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002222 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002223 "bfc", "\t$Rd, $imm", "$src = $Rd",
2224 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002225 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002226 bits<4> Rd;
2227 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002228 let Inst{27-21} = 0b0111110;
2229 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002230 let Inst{15-12} = Rd;
2231 let Inst{11-7} = imm{4-0}; // lsb
2232 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002233}
2234
Johnny Chenb2503c02010-02-17 06:31:48 +00002235// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002236def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002237 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002238 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2239 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002240 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002241 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002242 bits<4> Rd;
2243 bits<4> Rn;
2244 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002245 let Inst{27-21} = 0b0111110;
2246 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002247 let Inst{15-12} = Rd;
2248 let Inst{11-7} = imm{4-0}; // lsb
2249 let Inst{20-16} = imm{9-5}; // width
2250 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002251}
2252
Jim Grosbach36860462010-10-21 22:19:32 +00002253def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2254 "mvn", "\t$Rd, $Rm",
2255 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2256 bits<4> Rd;
2257 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002258 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002259 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002260 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002261 let Inst{15-12} = Rd;
2262 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002263}
Jim Grosbach36860462010-10-21 22:19:32 +00002264def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2265 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2266 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2267 bits<4> Rd;
2268 bits<4> Rm;
2269 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002270 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002271 let Inst{19-16} = 0b0000;
2272 let Inst{15-12} = Rd;
2273 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002274}
Evan Chengb3379fb2009-02-05 08:42:55 +00002275let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002276def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2277 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2278 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2279 bits<4> Rd;
2280 bits<4> Rm;
2281 bits<12> imm;
2282 let Inst{25} = 1;
2283 let Inst{19-16} = 0b0000;
2284 let Inst{15-12} = Rd;
2285 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002286}
Evan Chenga8e29892007-01-19 07:51:42 +00002287
2288def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2289 (BICri GPR:$src, so_imm_not:$imm)>;
2290
2291//===----------------------------------------------------------------------===//
2292// Multiply Instructions.
2293//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002294class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2295 string opc, string asm, list<dag> pattern>
2296 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2297 bits<4> Rd;
2298 bits<4> Rm;
2299 bits<4> Rn;
2300 let Inst{19-16} = Rd;
2301 let Inst{11-8} = Rm;
2302 let Inst{3-0} = Rn;
2303}
2304class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2305 string opc, string asm, list<dag> pattern>
2306 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2307 bits<4> RdLo;
2308 bits<4> RdHi;
2309 bits<4> Rm;
2310 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002311 let Inst{19-16} = RdHi;
2312 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002313 let Inst{11-8} = Rm;
2314 let Inst{3-0} = Rn;
2315}
Evan Chenga8e29892007-01-19 07:51:42 +00002316
Evan Cheng8de898a2009-06-26 00:19:44 +00002317let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002318def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2319 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2320 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002321
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002322def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2323 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2324 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2325 bits<4> Ra;
2326 let Inst{15-12} = Ra;
2327}
Evan Chenga8e29892007-01-19 07:51:42 +00002328
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002329def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002330 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002331 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002332 Requires<[IsARM, HasV6T2]> {
2333 bits<4> Rd;
2334 bits<4> Rm;
2335 bits<4> Rn;
2336 let Inst{19-16} = Rd;
2337 let Inst{11-8} = Rm;
2338 let Inst{3-0} = Rn;
2339}
Evan Chengedcbada2009-07-06 22:05:45 +00002340
Evan Chenga8e29892007-01-19 07:51:42 +00002341// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002342
Evan Chengcd799b92009-06-12 20:46:18 +00002343let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002344let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002345def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2346 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2347 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002348
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002349def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2350 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2351 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002352}
Evan Chenga8e29892007-01-19 07:51:42 +00002353
2354// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002355def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2356 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2357 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002358
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002359def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2360 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2361 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002362
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002363def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2364 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2365 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2366 Requires<[IsARM, HasV6]> {
2367 bits<4> RdLo;
2368 bits<4> RdHi;
2369 bits<4> Rm;
2370 bits<4> Rn;
2371 let Inst{19-16} = RdLo;
2372 let Inst{15-12} = RdHi;
2373 let Inst{11-8} = Rm;
2374 let Inst{3-0} = Rn;
2375}
Evan Chengcd799b92009-06-12 20:46:18 +00002376} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002377
2378// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002379def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2380 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2381 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002382 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002383 let Inst{15-12} = 0b1111;
2384}
Evan Cheng13ab0202007-07-10 18:08:01 +00002385
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002386def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2387 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002388 [/* For disassembly only; pattern left blank */]>,
2389 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002390 let Inst{15-12} = 0b1111;
2391}
2392
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002393def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2394 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2395 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2396 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2397 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002399def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2400 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2401 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002402 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002403 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002404
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002405def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2406 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2407 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2408 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2409 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002410
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002411def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2412 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2413 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002414 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002415 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002416
Raul Herbster37fb5b12007-08-30 23:25:47 +00002417multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002418 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2419 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2420 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2421 (sext_inreg GPR:$Rm, i16)))]>,
2422 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002423
Jim Grosbach3870b752010-10-22 18:35:16 +00002424 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2425 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2426 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2427 (sra GPR:$Rm, (i32 16))))]>,
2428 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002429
Jim Grosbach3870b752010-10-22 18:35:16 +00002430 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2431 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2432 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2433 (sext_inreg GPR:$Rm, i16)))]>,
2434 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002435
Jim Grosbach3870b752010-10-22 18:35:16 +00002436 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2437 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2438 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2439 (sra GPR:$Rm, (i32 16))))]>,
2440 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002441
Jim Grosbach3870b752010-10-22 18:35:16 +00002442 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2443 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2444 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2445 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2446 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002447
Jim Grosbach3870b752010-10-22 18:35:16 +00002448 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2449 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2450 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2451 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2452 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002453}
2454
Raul Herbster37fb5b12007-08-30 23:25:47 +00002455
2456multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002457 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2458 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2459 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2460 [(set GPR:$Rd, (add GPR:$Ra,
2461 (opnode (sext_inreg GPR:$Rn, i16),
2462 (sext_inreg GPR:$Rm, i16))))]>,
2463 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002464
Jim Grosbach3870b752010-10-22 18:35:16 +00002465 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2466 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2467 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2468 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2469 (sra GPR:$Rm, (i32 16)))))]>,
2470 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002471
Jim Grosbach3870b752010-10-22 18:35:16 +00002472 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2473 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2474 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2475 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2476 (sext_inreg GPR:$Rm, i16))))]>,
2477 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002478
Jim Grosbach3870b752010-10-22 18:35:16 +00002479 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2480 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2481 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2482 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2483 (sra GPR:$Rm, (i32 16)))))]>,
2484 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002485
Jim Grosbach3870b752010-10-22 18:35:16 +00002486 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2487 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2488 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2489 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2490 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2491 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002492
Jim Grosbach3870b752010-10-22 18:35:16 +00002493 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2494 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2495 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2496 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2497 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2498 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002499}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002500
Raul Herbster37fb5b12007-08-30 23:25:47 +00002501defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2502defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002503
Johnny Chen83498e52010-02-12 21:59:23 +00002504// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002505def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2506 (ins GPR:$Rn, GPR:$Rm),
2507 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002508 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002509 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002510
Jim Grosbach3870b752010-10-22 18:35:16 +00002511def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2512 (ins GPR:$Rn, GPR:$Rm),
2513 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002514 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002515 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002516
Jim Grosbach3870b752010-10-22 18:35:16 +00002517def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2518 (ins GPR:$Rn, GPR:$Rm),
2519 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002520 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002521 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002522
Jim Grosbach3870b752010-10-22 18:35:16 +00002523def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2524 (ins GPR:$Rn, GPR:$Rm),
2525 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002526 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002527 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002528
Johnny Chen667d1272010-02-22 18:50:54 +00002529// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002530class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2531 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002532 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002533 bits<4> Rn;
2534 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002535 let Inst{4} = 1;
2536 let Inst{5} = swap;
2537 let Inst{6} = sub;
2538 let Inst{7} = 0;
2539 let Inst{21-20} = 0b00;
2540 let Inst{22} = long;
2541 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002542 let Inst{11-8} = Rm;
2543 let Inst{3-0} = Rn;
2544}
2545class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2546 InstrItinClass itin, string opc, string asm>
2547 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2548 bits<4> Rd;
2549 let Inst{15-12} = 0b1111;
2550 let Inst{19-16} = Rd;
2551}
2552class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2553 InstrItinClass itin, string opc, string asm>
2554 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2555 bits<4> Ra;
2556 let Inst{15-12} = Ra;
2557}
2558class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2559 InstrItinClass itin, string opc, string asm>
2560 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2561 bits<4> RdLo;
2562 bits<4> RdHi;
2563 let Inst{19-16} = RdHi;
2564 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002565}
2566
2567multiclass AI_smld<bit sub, string opc> {
2568
Jim Grosbach385e1362010-10-22 19:15:30 +00002569 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2570 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002571
Jim Grosbach385e1362010-10-22 19:15:30 +00002572 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2573 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002574
Jim Grosbach385e1362010-10-22 19:15:30 +00002575 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2576 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2577 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002578
Jim Grosbach385e1362010-10-22 19:15:30 +00002579 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2580 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2581 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002582
2583}
2584
2585defm SMLA : AI_smld<0, "smla">;
2586defm SMLS : AI_smld<1, "smls">;
2587
Johnny Chen2ec5e492010-02-22 21:50:40 +00002588multiclass AI_sdml<bit sub, string opc> {
2589
Jim Grosbach385e1362010-10-22 19:15:30 +00002590 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2591 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2592 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2593 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002594}
2595
2596defm SMUA : AI_sdml<0, "smua">;
2597defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002598
Evan Chenga8e29892007-01-19 07:51:42 +00002599//===----------------------------------------------------------------------===//
2600// Misc. Arithmetic Instructions.
2601//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002602
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002603def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2604 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2605 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002606
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002607def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2608 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2609 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2610 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002611
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002612def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2613 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2614 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002615
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002616def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2617 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2618 [(set GPR:$Rd,
2619 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2620 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2621 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2622 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2623 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002624
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002625def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2626 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2627 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002628 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002629 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2630 (shl GPR:$Rm, (i32 8))), i16))]>,
2631 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002632
Bob Wilsonf955f292010-08-17 17:23:19 +00002633def lsl_shift_imm : SDNodeXForm<imm, [{
2634 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2635 return CurDAG->getTargetConstant(Sh, MVT::i32);
2636}]>;
2637
2638def lsl_amt : PatLeaf<(i32 imm), [{
2639 return (N->getZExtValue() < 32);
2640}], lsl_shift_imm>;
2641
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002642def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2643 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2644 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2645 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2646 (and (shl GPR:$Rm, lsl_amt:$sh),
2647 0xFFFF0000)))]>,
2648 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002649
Evan Chenga8e29892007-01-19 07:51:42 +00002650// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002651def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2652 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2653def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2654 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002655
Bob Wilsonf955f292010-08-17 17:23:19 +00002656def asr_shift_imm : SDNodeXForm<imm, [{
2657 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2658 return CurDAG->getTargetConstant(Sh, MVT::i32);
2659}]>;
2660
2661def asr_amt : PatLeaf<(i32 imm), [{
2662 return (N->getZExtValue() <= 32);
2663}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002664
Bob Wilsondc66eda2010-08-16 22:26:55 +00002665// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2666// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002667def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2668 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2669 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2670 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2671 (and (sra GPR:$Rm, asr_amt:$sh),
2672 0xFFFF)))]>,
2673 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002674
Evan Chenga8e29892007-01-19 07:51:42 +00002675// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2676// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002677def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002678 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002679def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002680 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2681 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002682
Evan Chenga8e29892007-01-19 07:51:42 +00002683//===----------------------------------------------------------------------===//
2684// Comparison Instructions...
2685//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002686
Jim Grosbach26421962008-10-14 20:36:24 +00002687defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002688 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002689 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002690
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002691// FIXME: We have to be careful when using the CMN instruction and comparison
2692// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002693// results:
2694//
2695// rsbs r1, r1, 0
2696// cmp r0, r1
2697// mov r0, #0
2698// it ls
2699// mov r0, #1
2700//
2701// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002702//
Bill Wendling6165e872010-08-26 18:33:51 +00002703// cmn r0, r1
2704// mov r0, #0
2705// it ls
2706// mov r0, #1
2707//
2708// However, the CMN gives the *opposite* result when r1 is 0. This is because
2709// the carry flag is set in the CMP case but not in the CMN case. In short, the
2710// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2711// value of r0 and the carry bit (because the "carry bit" parameter to
2712// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2713// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2714// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2715// parameter to AddWithCarry is defined as 0).
2716//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002717// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002718//
2719// x = 0
2720// ~x = 0xFFFF FFFF
2721// ~x + 1 = 0x1 0000 0000
2722// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2723//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002724// Therefore, we should disable CMN when comparing against zero, until we can
2725// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2726// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002727//
2728// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2729//
2730// This is related to <rdar://problem/7569620>.
2731//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002732//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2733// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002734
Evan Chenga8e29892007-01-19 07:51:42 +00002735// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002736defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002737 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002738 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002739defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002740 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002741 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002742
David Goodwinc0309b42009-06-29 15:33:01 +00002743defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002744 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002745 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2746defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002747 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002748 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002749
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002750//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2751// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002752
David Goodwinc0309b42009-06-29 15:33:01 +00002753def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002754 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002755
Evan Cheng218977b2010-07-13 19:27:42 +00002756// Pseudo i64 compares for some floating point compares.
2757let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2758 Defs = [CPSR] in {
2759def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002760 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002761 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002762 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2763
2764def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002765 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002766 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2767} // usesCustomInserter
2768
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002769
Evan Chenga8e29892007-01-19 07:51:42 +00002770// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002771// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002772// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002773// FIXME: These should all be pseudo-instructions that get expanded to
2774// the normal MOV instructions. That would fix the dependency on
2775// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002776let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002777def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2778 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2779 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2780 RegConstraint<"$false = $Rd">, UnaryDP {
2781 bits<4> Rd;
2782 bits<4> Rm;
2783
2784 let Inst{11-4} = 0b00000000;
2785 let Inst{25} = 0;
2786 let Inst{3-0} = Rm;
2787 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002788 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002789 let Inst{25} = 0;
2790}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002791
Evan Chengd87293c2008-11-06 08:47:38 +00002792def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002793 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002794 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002795 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002796 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002797 let Inst{25} = 0;
2798}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002799
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002800def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2801 DPFrm, IIC_iMOVi,
2802 "movw", "\t$dst, $src",
2803 []>,
2804 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2805 UnaryDP {
2806 let Inst{20} = 0;
2807 let Inst{25} = 1;
2808}
2809
Evan Chengd87293c2008-11-06 08:47:38 +00002810def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002811 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002812 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002813 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002814 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002815 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002816}
Owen Andersonf523e472010-09-23 23:45:25 +00002817} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002818
Jim Grosbach3728e962009-12-10 00:11:09 +00002819//===----------------------------------------------------------------------===//
2820// Atomic operations intrinsics
2821//
2822
2823// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002824let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002825def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002826 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002827 let Inst{31-4} = 0xf57ff05;
2828 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002829 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002830 let Inst{3-0} = 0b1111;
2831}
Jim Grosbach3728e962009-12-10 00:11:09 +00002832
Johnny Chen7def14f2010-08-11 23:35:12 +00002833def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002834 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002835 let Inst{31-4} = 0xf57ff04;
2836 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002837 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002838 let Inst{3-0} = 0b1111;
2839}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002840
Johnny Chen7def14f2010-08-11 23:35:12 +00002841def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002842 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002843 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002844 Requires<[IsARM, HasV6]> {
2845 // FIXME: add support for options other than a full system DMB
2846 // FIXME: add encoding
2847}
2848
Johnny Chen7def14f2010-08-11 23:35:12 +00002849def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002850 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002851 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002852 Requires<[IsARM, HasV6]> {
2853 // FIXME: add support for options other than a full system DSB
2854 // FIXME: add encoding
2855}
Jim Grosbach3728e962009-12-10 00:11:09 +00002856}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002857
Johnny Chen1adc40c2010-08-12 20:46:17 +00002858// Memory Barrier Operations Variants -- for disassembly only
2859
2860def memb_opt : Operand<i32> {
2861 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002862}
2863
Johnny Chen1adc40c2010-08-12 20:46:17 +00002864class AMBI<bits<4> op7_4, string opc>
2865 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2866 [/* For disassembly only; pattern left blank */]>,
2867 Requires<[IsARM, HasDB]> {
2868 let Inst{31-8} = 0xf57ff0;
2869 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002870}
2871
2872// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002873def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002874
2875// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002876def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002877
2878// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002879def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2880 Requires<[IsARM, HasDB]> {
2881 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002882 let Inst{3-0} = 0b1111;
2883}
2884
Jim Grosbach66869102009-12-11 18:52:41 +00002885let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002886 let Uses = [CPSR] in {
2887 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002888 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002889 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2890 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002891 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002892 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2893 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002894 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002895 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2896 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002897 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002898 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2899 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002900 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002901 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2902 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002903 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002904 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2905 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002906 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002907 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2908 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002909 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002910 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2911 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002912 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002913 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2914 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002915 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002916 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2917 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002918 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002919 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2920 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002921 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002922 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2923 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002924 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002925 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2926 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002927 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002928 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2929 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002930 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002931 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2932 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002933 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002934 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2935 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002936 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002937 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2938 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002939 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002940 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2941
2942 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002943 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002944 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2945 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002946 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002947 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2948 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002950 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2951
Jim Grosbache801dc42009-12-12 01:40:06 +00002952 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2955 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2958 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2961}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002962}
2963
2964let mayLoad = 1 in {
2965def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2966 "ldrexb", "\t$dest, [$ptr]",
2967 []>;
2968def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2969 "ldrexh", "\t$dest, [$ptr]",
2970 []>;
2971def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2972 "ldrex", "\t$dest, [$ptr]",
2973 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002974def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002975 NoItinerary,
2976 "ldrexd", "\t$dest, $dest2, [$ptr]",
2977 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002978}
2979
Jim Grosbach587b0722009-12-16 19:44:06 +00002980let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002981def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002982 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002983 "strexb", "\t$success, $src, [$ptr]",
2984 []>;
2985def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2986 NoItinerary,
2987 "strexh", "\t$success, $src, [$ptr]",
2988 []>;
2989def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002990 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002991 "strex", "\t$success, $src, [$ptr]",
2992 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002993def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002994 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2995 NoItinerary,
2996 "strexd", "\t$success, $src, $src2, [$ptr]",
2997 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002998}
2999
Johnny Chenb9436272010-02-17 22:37:58 +00003000// Clear-Exclusive is for disassembly only.
3001def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3002 [/* For disassembly only; pattern left blank */]>,
3003 Requires<[IsARM, HasV7]> {
3004 let Inst{31-20} = 0xf57;
3005 let Inst{7-4} = 0b0001;
3006}
3007
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003008// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3009let mayLoad = 1 in {
3010def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3011 "swp", "\t$dst, $src, [$ptr]",
3012 [/* For disassembly only; pattern left blank */]> {
3013 let Inst{27-23} = 0b00010;
3014 let Inst{22} = 0; // B = 0
3015 let Inst{21-20} = 0b00;
3016 let Inst{7-4} = 0b1001;
3017}
3018
3019def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3020 "swpb", "\t$dst, $src, [$ptr]",
3021 [/* For disassembly only; pattern left blank */]> {
3022 let Inst{27-23} = 0b00010;
3023 let Inst{22} = 1; // B = 1
3024 let Inst{21-20} = 0b00;
3025 let Inst{7-4} = 0b1001;
3026}
3027}
3028
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003029//===----------------------------------------------------------------------===//
3030// TLS Instructions
3031//
3032
3033// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00003034let isCall = 1,
3035 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003036 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003037 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003038 [(set R0, ARMthread_pointer)]>;
3039}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003040
Evan Chenga8e29892007-01-19 07:51:42 +00003041//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003042// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003043// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003044// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003045// Since by its nature we may be coming from some other function to get
3046// here, and we're using the stack frame for the containing function to
3047// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003048// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003049// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003050// except for our own input by listing the relevant registers in Defs. By
3051// doing so, we also cause the prologue/epilogue code to actively preserve
3052// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003053// A constant value is passed in $val, and we use the location as a scratch.
3054let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003055 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3056 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003057 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003058 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003059 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003060 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003061 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003062 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3063 Requires<[IsARM, HasVFP2]>;
3064}
3065
3066let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003067 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3068 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003069 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3070 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003071 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003072 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3073 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003074}
3075
Jim Grosbach5eb19512010-05-22 01:06:18 +00003076// FIXME: Non-Darwin version(s)
3077let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3078 Defs = [ R7, LR, SP ] in {
3079def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3080 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003081 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003082 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3083 Requires<[IsARM, IsDarwin]>;
3084}
3085
Jim Grosbache4ad3872010-10-19 23:27:08 +00003086// eh.sjlj.dispatchsetup pseudo-instruction.
3087// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3088// handled when the pseudo is expanded (which happens before any passes
3089// that need the instruction size).
3090let isBarrier = 1, hasSideEffects = 1 in
3091def Int_eh_sjlj_dispatchsetup :
3092 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3093 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3094 Requires<[IsDarwin]>;
3095
Jim Grosbach0e0da732009-05-12 23:59:14 +00003096//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003097// Non-Instruction Patterns
3098//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003099
Evan Chenga8e29892007-01-19 07:51:42 +00003100// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003101
Evan Chenga8e29892007-01-19 07:51:42 +00003102// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003103// FIXME: Expand this in ARMExpandPseudoInsts.
3104// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003105let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003106def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003107 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003108 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003109 [(set GPR:$dst, so_imm2part:$src)]>,
3110 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003111
Evan Chenga8e29892007-01-19 07:51:42 +00003112def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003113 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3114 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003115def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003116 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3117 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003118def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3119 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3120 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003121def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3122 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3123 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003124
Evan Cheng5adb66a2009-09-28 09:14:39 +00003125// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003126// This is a single pseudo instruction, the benefit is that it can be remat'd
3127// as a single unit instead of having to handle reg inputs.
3128// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003129let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003130def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3131 [(set GPR:$dst, (i32 imm:$src))]>,
3132 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003134// ConstantPool, GlobalAddress, and JumpTable
3135def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3136 Requires<[IsARM, DontUseMovt]>;
3137def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3138def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3139 Requires<[IsARM, UseMovt]>;
3140def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3141 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3142
Evan Chenga8e29892007-01-19 07:51:42 +00003143// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003144
Dale Johannesen51e28e62010-06-03 21:09:53 +00003145// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003146def : ARMPat<(ARMtcret tcGPR:$dst),
3147 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003148
3149def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3150 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3151
3152def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3153 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3154
Dale Johannesen38d5f042010-06-15 22:24:08 +00003155def : ARMPat<(ARMtcret tcGPR:$dst),
3156 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003157
3158def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3159 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3160
3161def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3162 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003163
Evan Chenga8e29892007-01-19 07:51:42 +00003164// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003165def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003166 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003167def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003168 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003169
Evan Chenga8e29892007-01-19 07:51:42 +00003170// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003171//def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3172def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3173def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003174
Evan Chenga8e29892007-01-19 07:51:42 +00003175// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003176def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3177def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3178def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3179def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3180
Evan Chenga8e29892007-01-19 07:51:42 +00003181def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003182
Evan Cheng83b5cf02008-11-05 23:22:34 +00003183def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3184def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3185
Evan Cheng34b12d22007-01-19 20:27:35 +00003186// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003187def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3188 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003189 (SMULBB GPR:$a, GPR:$b)>;
3190def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3191 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003192def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3193 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003194 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003195def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003196 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003197def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3198 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003199 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003200def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003201 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003202def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3203 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003204 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003205def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003206 (SMULWB GPR:$a, GPR:$b)>;
3207
3208def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003209 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3210 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003211 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3212def : ARMV5TEPat<(add GPR:$acc,
3213 (mul sext_16_node:$a, sext_16_node:$b)),
3214 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3215def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003216 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3217 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003218 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3219def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003220 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003221 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3222def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003223 (mul (sra GPR:$a, (i32 16)),
3224 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003225 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3226def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003227 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003228 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3229def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003230 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3231 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003232 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3233def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003234 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003235 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3236
Evan Chenga8e29892007-01-19 07:51:42 +00003237//===----------------------------------------------------------------------===//
3238// Thumb Support
3239//
3240
3241include "ARMInstrThumb.td"
3242
3243//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003244// Thumb2 Support
3245//
3246
3247include "ARMInstrThumb2.td"
3248
3249//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003250// Floating Point Support
3251//
3252
3253include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003254
3255//===----------------------------------------------------------------------===//
3256// Advanced SIMD (NEON) Support
3257//
3258
3259include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003260
3261//===----------------------------------------------------------------------===//
3262// Coprocessor Instructions. For disassembly only.
3263//
3264
3265def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3266 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3267 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3268 [/* For disassembly only; pattern left blank */]> {
3269 let Inst{4} = 0;
3270}
3271
3272def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3273 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3274 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3275 [/* For disassembly only; pattern left blank */]> {
3276 let Inst{31-28} = 0b1111;
3277 let Inst{4} = 0;
3278}
3279
Johnny Chen64dfb782010-02-16 20:04:27 +00003280class ACI<dag oops, dag iops, string opc, string asm>
3281 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3282 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3283 let Inst{27-25} = 0b110;
3284}
3285
3286multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3287
3288 def _OFFSET : ACI<(outs),
3289 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3290 opc, "\tp$cop, cr$CRd, $addr"> {
3291 let Inst{31-28} = op31_28;
3292 let Inst{24} = 1; // P = 1
3293 let Inst{21} = 0; // W = 0
3294 let Inst{22} = 0; // D = 0
3295 let Inst{20} = load;
3296 }
3297
3298 def _PRE : ACI<(outs),
3299 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3300 opc, "\tp$cop, cr$CRd, $addr!"> {
3301 let Inst{31-28} = op31_28;
3302 let Inst{24} = 1; // P = 1
3303 let Inst{21} = 1; // W = 1
3304 let Inst{22} = 0; // D = 0
3305 let Inst{20} = load;
3306 }
3307
3308 def _POST : ACI<(outs),
3309 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3310 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3311 let Inst{31-28} = op31_28;
3312 let Inst{24} = 0; // P = 0
3313 let Inst{21} = 1; // W = 1
3314 let Inst{22} = 0; // D = 0
3315 let Inst{20} = load;
3316 }
3317
3318 def _OPTION : ACI<(outs),
3319 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3320 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3321 let Inst{31-28} = op31_28;
3322 let Inst{24} = 0; // P = 0
3323 let Inst{23} = 1; // U = 1
3324 let Inst{21} = 0; // W = 0
3325 let Inst{22} = 0; // D = 0
3326 let Inst{20} = load;
3327 }
3328
3329 def L_OFFSET : ACI<(outs),
3330 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003331 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003332 let Inst{31-28} = op31_28;
3333 let Inst{24} = 1; // P = 1
3334 let Inst{21} = 0; // W = 0
3335 let Inst{22} = 1; // D = 1
3336 let Inst{20} = load;
3337 }
3338
3339 def L_PRE : ACI<(outs),
3340 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003341 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003342 let Inst{31-28} = op31_28;
3343 let Inst{24} = 1; // P = 1
3344 let Inst{21} = 1; // W = 1
3345 let Inst{22} = 1; // D = 1
3346 let Inst{20} = load;
3347 }
3348
3349 def L_POST : ACI<(outs),
3350 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003351 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003352 let Inst{31-28} = op31_28;
3353 let Inst{24} = 0; // P = 0
3354 let Inst{21} = 1; // W = 1
3355 let Inst{22} = 1; // D = 1
3356 let Inst{20} = load;
3357 }
3358
3359 def L_OPTION : ACI<(outs),
3360 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003361 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003362 let Inst{31-28} = op31_28;
3363 let Inst{24} = 0; // P = 0
3364 let Inst{23} = 1; // U = 1
3365 let Inst{21} = 0; // W = 0
3366 let Inst{22} = 1; // D = 1
3367 let Inst{20} = load;
3368 }
3369}
3370
3371defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3372defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3373defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3374defm STC2 : LdStCop<0b1111, 0, "stc2">;
3375
Johnny Chen906d57f2010-02-12 01:44:23 +00003376def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3377 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3378 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3379 [/* For disassembly only; pattern left blank */]> {
3380 let Inst{20} = 0;
3381 let Inst{4} = 1;
3382}
3383
3384def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3385 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3386 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3387 [/* For disassembly only; pattern left blank */]> {
3388 let Inst{31-28} = 0b1111;
3389 let Inst{20} = 0;
3390 let Inst{4} = 1;
3391}
3392
3393def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3394 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3395 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3396 [/* For disassembly only; pattern left blank */]> {
3397 let Inst{20} = 1;
3398 let Inst{4} = 1;
3399}
3400
3401def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3402 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3403 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3404 [/* For disassembly only; pattern left blank */]> {
3405 let Inst{31-28} = 0b1111;
3406 let Inst{20} = 1;
3407 let Inst{4} = 1;
3408}
3409
3410def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3411 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3412 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3413 [/* For disassembly only; pattern left blank */]> {
3414 let Inst{23-20} = 0b0100;
3415}
3416
3417def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3418 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3419 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3420 [/* For disassembly only; pattern left blank */]> {
3421 let Inst{31-28} = 0b1111;
3422 let Inst{23-20} = 0b0100;
3423}
3424
3425def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3426 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3427 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3428 [/* For disassembly only; pattern left blank */]> {
3429 let Inst{23-20} = 0b0101;
3430}
3431
3432def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3433 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3434 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3435 [/* For disassembly only; pattern left blank */]> {
3436 let Inst{31-28} = 0b1111;
3437 let Inst{23-20} = 0b0101;
3438}
3439
Johnny Chenb98e1602010-02-12 18:55:33 +00003440//===----------------------------------------------------------------------===//
3441// Move between special register and ARM core register -- for disassembly only
3442//
3443
3444def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3445 [/* For disassembly only; pattern left blank */]> {
3446 let Inst{23-20} = 0b0000;
3447 let Inst{7-4} = 0b0000;
3448}
3449
3450def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3451 [/* For disassembly only; pattern left blank */]> {
3452 let Inst{23-20} = 0b0100;
3453 let Inst{7-4} = 0b0000;
3454}
3455
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003456def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3457 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003458 [/* For disassembly only; pattern left blank */]> {
3459 let Inst{23-20} = 0b0010;
3460 let Inst{7-4} = 0b0000;
3461}
3462
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003463def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3464 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003465 [/* For disassembly only; pattern left blank */]> {
3466 let Inst{23-20} = 0b0010;
3467 let Inst{7-4} = 0b0000;
3468}
3469
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003470def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3471 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003472 [/* For disassembly only; pattern left blank */]> {
3473 let Inst{23-20} = 0b0110;
3474 let Inst{7-4} = 0b0000;
3475}
3476
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003477def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3478 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003479 [/* For disassembly only; pattern left blank */]> {
3480 let Inst{23-20} = 0b0110;
3481 let Inst{7-4} = 0b0000;
3482}