blob: 34a6dc3719e0412b13acca359ef163de0a35b24d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
172 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Nate Begeman14d12ca2008-02-11 04:19:36 +0000886 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Nadav Rotem43012222011-05-11 08:12:09 +0000925 if (Subtarget->hasSSE2()) {
926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
929
930 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
931 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
932 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
933
934 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
935 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
936 }
937
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000938 if (Subtarget->hasSSE42())
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
David Greene9b9838d2009-06-29 16:47:10 +0000941 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000942 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
943 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000948
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
951 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000952
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
954 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
955 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
956 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
957 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
958 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000959
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
961 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
962 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
963 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
964 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
965 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000966
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000967 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
968 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000969 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000970
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000971 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
972 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
973 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
974 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
975 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
976 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
977
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000978 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +0000979 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000980 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
981 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
982 EVT VT = SVT;
983
984 // Extract subvector is special because the value type
985 // (result) is 128-bit but the source is 256-bit wide.
986 if (VT.is128BitVector())
987 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
988
989 // Do not attempt to custom lower other non-256-bit vectors
990 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000991 continue;
David Greene54d8eba2011-01-27 22:38:56 +0000992
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000993 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
994 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
995 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
996 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +0000997 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000998 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000999 }
1000
David Greene54d8eba2011-01-27 22:38:56 +00001001 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001002 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1003 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1004 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001005
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001006 // Do not attempt to promote non-256-bit vectors
1007 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001008 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001009
1010 setOperationAction(ISD::AND, SVT, Promote);
1011 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1012 setOperationAction(ISD::OR, SVT, Promote);
1013 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1014 setOperationAction(ISD::XOR, SVT, Promote);
1015 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1016 setOperationAction(ISD::LOAD, SVT, Promote);
1017 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1018 setOperationAction(ISD::SELECT, SVT, Promote);
1019 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001020 }
David Greene9b9838d2009-06-29 16:47:10 +00001021 }
1022
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001023 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1024 // of this type with custom code.
1025 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1026 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1027 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1028 }
1029
Evan Cheng6be2c582006-04-05 23:38:46 +00001030 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001032
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001033
Eli Friedman962f5492010-06-02 19:35:46 +00001034 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1035 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001036 //
Eli Friedman962f5492010-06-02 19:35:46 +00001037 // FIXME: We really should do custom legalization for addition and
1038 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1039 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001040 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1041 // Add/Sub/Mul with overflow operations are custom lowered.
1042 MVT VT = IntVTs[i];
1043 setOperationAction(ISD::SADDO, VT, Custom);
1044 setOperationAction(ISD::UADDO, VT, Custom);
1045 setOperationAction(ISD::SSUBO, VT, Custom);
1046 setOperationAction(ISD::USUBO, VT, Custom);
1047 setOperationAction(ISD::SMULO, VT, Custom);
1048 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001049 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001050
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001051 // There are no 8-bit 3-address imul/mul instructions
1052 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1053 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001054
Evan Chengd54f2d52009-03-31 19:38:51 +00001055 if (!Subtarget->is64Bit()) {
1056 // These libcalls are not available in 32-bit.
1057 setLibcallName(RTLIB::SHL_I128, 0);
1058 setLibcallName(RTLIB::SRL_I128, 0);
1059 setLibcallName(RTLIB::SRA_I128, 0);
1060 }
1061
Evan Cheng206ee9d2006-07-07 08:33:52 +00001062 // We have target-specific dag combine patterns for the following nodes:
1063 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001064 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001065 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001066 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001067 setTargetDAGCombine(ISD::SHL);
1068 setTargetDAGCombine(ISD::SRA);
1069 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001070 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001071 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001072 setTargetDAGCombine(ISD::ADD);
1073 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001074 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001075 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001076 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001077 if (Subtarget->is64Bit())
1078 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001079
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001080 computeRegisterProperties();
1081
Evan Cheng05219282011-01-06 06:52:41 +00001082 // On Darwin, -Os means optimize for size without hurting performance,
1083 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001084 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001085 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001086 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001087 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1088 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1089 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001090 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001091 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001092
1093 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001094}
1095
Scott Michel5b8f82e2008-03-10 15:42:14 +00001096
Owen Anderson825b72b2009-08-11 20:47:22 +00001097MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1098 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001099}
1100
1101
Evan Cheng29286502008-01-23 23:17:41 +00001102/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1103/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001104static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001105 if (MaxAlign == 16)
1106 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001107 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001108 if (VTy->getBitWidth() == 128)
1109 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001110 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001111 unsigned EltAlign = 0;
1112 getMaxByValAlign(ATy->getElementType(), EltAlign);
1113 if (EltAlign > MaxAlign)
1114 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001115 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001116 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1117 unsigned EltAlign = 0;
1118 getMaxByValAlign(STy->getElementType(i), EltAlign);
1119 if (EltAlign > MaxAlign)
1120 MaxAlign = EltAlign;
1121 if (MaxAlign == 16)
1122 break;
1123 }
1124 }
1125 return;
1126}
1127
1128/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1129/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001130/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1131/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001132unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001133 if (Subtarget->is64Bit()) {
1134 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001135 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001136 if (TyAlign > 8)
1137 return TyAlign;
1138 return 8;
1139 }
1140
Evan Cheng29286502008-01-23 23:17:41 +00001141 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001142 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001143 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001144 return Align;
1145}
Chris Lattner2b02a442007-02-25 08:29:00 +00001146
Evan Chengf0df0312008-05-15 08:39:06 +00001147/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001148/// and store operations as a result of memset, memcpy, and memmove
1149/// lowering. If DstAlign is zero that means it's safe to destination
1150/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1151/// means there isn't a need to check it against alignment requirement,
1152/// probably because the source does not need to be loaded. If
1153/// 'NonScalarIntSafe' is true, that means it's safe to return a
1154/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1155/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1156/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001157/// It returns EVT::Other if the type should be determined using generic
1158/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001159EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001160X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1161 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001162 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001163 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001164 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001165 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1166 // linux. This is because the stack realignment code can't handle certain
1167 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001168 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001169 if (NonScalarIntSafe &&
1170 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001171 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001172 (Subtarget->isUnalignedMemAccessFast() ||
1173 ((DstAlign == 0 || DstAlign >= 16) &&
1174 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001175 Subtarget->getStackAlignment() >= 16) {
1176 if (Subtarget->hasSSE2())
1177 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001178 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001179 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001180 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001181 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001182 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001183 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001184 // Do not use f64 to lower memcpy if source is string constant. It's
1185 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001186 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001187 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001188 }
Evan Chengf0df0312008-05-15 08:39:06 +00001189 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 return MVT::i64;
1191 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001192}
1193
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001194/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1195/// current function. The returned value is a member of the
1196/// MachineJumpTableInfo::JTEntryKind enum.
1197unsigned X86TargetLowering::getJumpTableEncoding() const {
1198 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1199 // symbol.
1200 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1201 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001202 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001203
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001204 // Otherwise, use the normal jump table encoding heuristics.
1205 return TargetLowering::getJumpTableEncoding();
1206}
1207
Chris Lattnerc64daab2010-01-26 05:02:42 +00001208const MCExpr *
1209X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1210 const MachineBasicBlock *MBB,
1211 unsigned uid,MCContext &Ctx) const{
1212 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1213 Subtarget->isPICStyleGOT());
1214 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1215 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001216 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1217 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001218}
1219
Evan Chengcc415862007-11-09 01:32:10 +00001220/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1221/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001222SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001223 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001224 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001225 // This doesn't have DebugLoc associated with it, but is not really the
1226 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001227 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001228 return Table;
1229}
1230
Chris Lattner589c6f62010-01-26 06:28:43 +00001231/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1232/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1233/// MCExpr.
1234const MCExpr *X86TargetLowering::
1235getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1236 MCContext &Ctx) const {
1237 // X86-64 uses RIP relative addressing based on the jump table label.
1238 if (Subtarget->isPICStyleRIPRel())
1239 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1240
1241 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001242 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001243}
1244
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001245// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001246std::pair<const TargetRegisterClass*, uint8_t>
1247X86TargetLowering::findRepresentativeClass(EVT VT) const{
1248 const TargetRegisterClass *RRC = 0;
1249 uint8_t Cost = 1;
1250 switch (VT.getSimpleVT().SimpleTy) {
1251 default:
1252 return TargetLowering::findRepresentativeClass(VT);
1253 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1254 RRC = (Subtarget->is64Bit()
1255 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1256 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001257 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001258 RRC = X86::VR64RegisterClass;
1259 break;
1260 case MVT::f32: case MVT::f64:
1261 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1262 case MVT::v4f32: case MVT::v2f64:
1263 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1264 case MVT::v4f64:
1265 RRC = X86::VR128RegisterClass;
1266 break;
1267 }
1268 return std::make_pair(RRC, Cost);
1269}
1270
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001271bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1272 unsigned &Offset) const {
1273 if (!Subtarget->isTargetLinux())
1274 return false;
1275
1276 if (Subtarget->is64Bit()) {
1277 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1278 Offset = 0x28;
1279 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1280 AddressSpace = 256;
1281 else
1282 AddressSpace = 257;
1283 } else {
1284 // %gs:0x14 on i386
1285 Offset = 0x14;
1286 AddressSpace = 256;
1287 }
1288 return true;
1289}
1290
1291
Chris Lattner2b02a442007-02-25 08:29:00 +00001292//===----------------------------------------------------------------------===//
1293// Return Value Calling Convention Implementation
1294//===----------------------------------------------------------------------===//
1295
Chris Lattner59ed56b2007-02-28 04:55:35 +00001296#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001297
Michael J. Spencerec38de22010-10-10 22:04:20 +00001298bool
Eric Christopher471e4222011-06-08 23:55:35 +00001299X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1300 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001301 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001302 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001303 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001304 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001305 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001306 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001307}
1308
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309SDValue
1310X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001311 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001313 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001314 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001315 MachineFunction &MF = DAG.getMachineFunction();
1316 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Chris Lattner9774c912007-02-27 05:28:59 +00001318 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001319 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 RVLocs, *DAG.getContext());
1321 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001322
Evan Chengdcea1632010-02-04 02:40:39 +00001323 // Add the regs to the liveout set for the function.
1324 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1325 for (unsigned i = 0; i != RVLocs.size(); ++i)
1326 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1327 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Dan Gohman475871a2008-07-27 21:46:04 +00001329 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001330
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001332 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1333 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001334 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1335 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001337 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001338 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1339 CCValAssign &VA = RVLocs[i];
1340 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001341 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001342 EVT ValVT = ValToCopy.getValueType();
1343
Dale Johannesenc4510512010-09-24 19:05:48 +00001344 // If this is x86-64, and we disabled SSE, we can't return FP values,
1345 // or SSE or MMX vectors.
1346 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1347 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001348 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001349 report_fatal_error("SSE register return with SSE disabled");
1350 }
1351 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1352 // llvm-gcc has never done it right and no one has noticed, so this
1353 // should be OK for now.
1354 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001355 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001356 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Chris Lattner447ff682008-03-11 03:23:40 +00001358 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1359 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001360 if (VA.getLocReg() == X86::ST0 ||
1361 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001362 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1363 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001364 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001366 RetOps.push_back(ValToCopy);
1367 // Don't emit a copytoreg.
1368 continue;
1369 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001370
Evan Cheng242b38b2009-02-23 09:03:22 +00001371 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1372 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001373 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001374 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001375 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001376 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001377 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1378 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001379 // If we don't have SSE2 available, convert to v4f32 so the generated
1380 // register is legal.
1381 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001382 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001383 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001384 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001385 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001386
Dale Johannesendd64c412009-02-04 00:33:20 +00001387 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001388 Flag = Chain.getValue(1);
1389 }
Dan Gohman61a92132008-04-21 23:59:07 +00001390
1391 // The x86-64 ABI for returning structs by value requires that we copy
1392 // the sret argument into %rax for the return. We saved the argument into
1393 // a virtual register in the entry block, so now we copy the value out
1394 // and into %rax.
1395 if (Subtarget->is64Bit() &&
1396 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1397 MachineFunction &MF = DAG.getMachineFunction();
1398 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1399 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001400 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001401 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001402 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001403
Dale Johannesendd64c412009-02-04 00:33:20 +00001404 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001405 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001406
1407 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001408 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001409 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001410
Chris Lattner447ff682008-03-11 03:23:40 +00001411 RetOps[0] = Chain; // Update chain.
1412
1413 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001414 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001415 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
1417 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001419}
1420
Evan Cheng3d2125c2010-11-30 23:55:39 +00001421bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1422 if (N->getNumValues() != 1)
1423 return false;
1424 if (!N->hasNUsesOfValue(1, 0))
1425 return false;
1426
1427 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001428 if (Copy->getOpcode() != ISD::CopyToReg &&
1429 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001430 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001431
1432 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001433 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001434 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001435 if (UI->getOpcode() != X86ISD::RET_FLAG)
1436 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001437 HasRet = true;
1438 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001439
Evan Cheng1bf891a2010-12-01 22:59:46 +00001440 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001441}
1442
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001443EVT
1444X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001445 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001446 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001447 // TODO: Is this also valid on 32-bit?
1448 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001449 ReturnMVT = MVT::i8;
1450 else
1451 ReturnMVT = MVT::i32;
1452
1453 EVT MinVT = getRegisterType(Context, ReturnMVT);
1454 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001455}
1456
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457/// LowerCallResult - Lower the result values of a call into the
1458/// appropriate copies out of appropriate physical registers.
1459///
1460SDValue
1461X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::InputArg> &Ins,
1464 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001465 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001466
Chris Lattnere32bbf62007-02-28 07:09:55 +00001467 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001468 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001469 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001470 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1471 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001473
Chris Lattner3085e152007-02-25 08:59:22 +00001474 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001475 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001476 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001477 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Torok Edwin3f142c32009-02-01 18:15:56 +00001479 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001481 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001482 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001483 }
1484
Evan Cheng79fb3b42009-02-20 20:43:02 +00001485 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001486
1487 // If this is a call to a function that returns an fp value on the floating
1488 // point stack, we must guarantee the the value is popped from the stack, so
1489 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001490 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001491 // instead.
1492 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1493 // If we prefer to use the value in xmm registers, copy it out as f80 and
1494 // use a truncate to move it from fp stack reg to xmm reg.
1495 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001496 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001497 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1498 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001499 Val = Chain.getValue(0);
1500
1501 // Round the f80 to the right size, which also moves it to the appropriate
1502 // xmm register.
1503 if (CopyVT != VA.getValVT())
1504 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1505 // This truncation won't change the value.
1506 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001507 } else {
1508 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1509 CopyVT, InFlag).getValue(1);
1510 Val = Chain.getValue(0);
1511 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001512 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001514 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001515
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001517}
1518
1519
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001520//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001521// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001522//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001523// StdCall calling convention seems to be standard for many Windows' API
1524// routines and around. It differs from C calling convention just a little:
1525// callee should clean up the stack, not caller. Symbols should be also
1526// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001527// For info on fast calling convention see Fast Calling Convention (tail call)
1528// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001529
Dan Gohman98ca4f22009-08-05 01:29:28 +00001530/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001531/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001532static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1533 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001534 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001535
Dan Gohman98ca4f22009-08-05 01:29:28 +00001536 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001537}
1538
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001539/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001540/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001541static bool
1542ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1543 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001544 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001545
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001547}
1548
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001549/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1550/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001551/// the specific parameter attribute. The copy will be passed as a byval
1552/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001553static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001554CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001555 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1556 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001557 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558
Dale Johannesendd64c412009-02-04 00:33:20 +00001559 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001560 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001561 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001562}
1563
Chris Lattner29689432010-03-11 00:22:57 +00001564/// IsTailCallConvention - Return true if the calling convention is one that
1565/// supports tail call optimization.
1566static bool IsTailCallConvention(CallingConv::ID CC) {
1567 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1568}
1569
Evan Cheng485fafc2011-03-21 01:19:09 +00001570bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1571 if (!CI->isTailCall())
1572 return false;
1573
1574 CallSite CS(CI);
1575 CallingConv::ID CalleeCC = CS.getCallingConv();
1576 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1577 return false;
1578
1579 return true;
1580}
1581
Evan Cheng0c439eb2010-01-27 00:07:07 +00001582/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1583/// a tailcall target by changing its ABI.
1584static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001585 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001586}
1587
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588SDValue
1589X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
1593 const CCValAssign &VA,
1594 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001595 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001596 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001598 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001599 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001600 EVT ValVT;
1601
1602 // If value is passed by pointer we have address passed instead of the value
1603 // itself.
1604 if (VA.getLocInfo() == CCValAssign::Indirect)
1605 ValVT = VA.getLocVT();
1606 else
1607 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001608
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001609 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001610 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001611 // In case of tail call optimization mark all arguments mutable. Since they
1612 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001613 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001614 unsigned Bytes = Flags.getByValSize();
1615 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1616 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001617 return DAG.getFrameIndex(FI, getPointerTy());
1618 } else {
1619 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001620 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001621 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1622 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001623 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001624 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001625 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001626}
1627
Dan Gohman475871a2008-07-27 21:46:04 +00001628SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001630 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 bool isVarArg,
1632 const SmallVectorImpl<ISD::InputArg> &Ins,
1633 DebugLoc dl,
1634 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 SmallVectorImpl<SDValue> &InVals)
1636 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001637 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001639
Gordon Henriksen86737662008-01-05 16:56:59 +00001640 const Function* Fn = MF.getFunction();
1641 if (Fn->hasExternalLinkage() &&
1642 Subtarget->isTargetCygMing() &&
1643 Fn->getName() == "main")
1644 FuncInfo->setForceFramePointer(true);
1645
Evan Cheng1bc78042006-04-26 01:20:17 +00001646 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001648 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001649
Chris Lattner29689432010-03-11 00:22:57 +00001650 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1651 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001652
Chris Lattner638402b2007-02-28 07:00:42 +00001653 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001655 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001657
1658 // Allocate shadow area for Win64
1659 if (IsWin64) {
1660 CCInfo.AllocateStack(32, 8);
1661 }
1662
Duncan Sands45907662010-10-31 13:21:44 +00001663 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001664
Chris Lattnerf39f7712007-02-28 05:46:49 +00001665 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001666 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001667 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1668 CCValAssign &VA = ArgLocs[i];
1669 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1670 // places.
1671 assert(VA.getValNo() != LastVal &&
1672 "Don't support value assigned to multiple locs yet");
1673 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001674
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001676 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001677 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001679 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001683 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001686 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1687 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001688 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001689 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001690 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001691 RC = X86::VR64RegisterClass;
1692 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001693 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001694
Devang Patel68e6bee2011-02-21 23:21:26 +00001695 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001697
Chris Lattnerf39f7712007-02-28 05:46:49 +00001698 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1699 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1700 // right size.
1701 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001702 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001703 DAG.getValueType(VA.getValVT()));
1704 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001705 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001706 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001707 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001709
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001710 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001711 // Handle MMX values passed in XMM regs.
1712 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001713 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1714 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001715 } else
1716 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001717 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001718 } else {
1719 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001721 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001722
1723 // If value is passed via pointer - do a load.
1724 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001725 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1726 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001729 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001730
Dan Gohman61a92132008-04-21 23:59:07 +00001731 // The x86-64 ABI for returning structs by value requires that we copy
1732 // the sret argument into %rax for the return. Save the argument into
1733 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001734 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001735 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1736 unsigned Reg = FuncInfo->getSRetReturnReg();
1737 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001739 FuncInfo->setSRetReturnReg(Reg);
1740 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001743 }
1744
Chris Lattnerf39f7712007-02-28 05:46:49 +00001745 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746 // Align stack specially for tail calls.
1747 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001748 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001749
Evan Cheng1bc78042006-04-26 01:20:17 +00001750 // If the function takes variable number of arguments, make a frame index for
1751 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001752 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001753 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1754 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001755 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001756 }
1757 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001758 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1759
1760 // FIXME: We should really autogenerate these arrays
1761 static const unsigned GPR64ArgRegsWin64[] = {
1762 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001764 static const unsigned GPR64ArgRegs64Bit[] = {
1765 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1766 };
1767 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1769 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1770 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001771 const unsigned *GPR64ArgRegs;
1772 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001773
1774 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001775 // The XMM registers which might contain var arg parameters are shadowed
1776 // in their paired GPR. So we only need to save the GPR to their home
1777 // slots.
1778 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001779 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001780 } else {
1781 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1782 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001783
1784 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785 }
1786 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1787 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001788
Devang Patel578efa92009-06-05 21:57:13 +00001789 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001790 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001791 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001792 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001793 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001794 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001795 // Kernel mode asks for SSE to be disabled, so don't push them
1796 // on the stack.
1797 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001798
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001799 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001800 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001801 // Get to the caller-allocated home save location. Add 8 to account
1802 // for the return address.
1803 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001804 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001805 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001806 // Fixup to set vararg frame on shadow area (4 x i64).
1807 if (NumIntRegs < 4)
1808 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001809 } else {
1810 // For X86-64, if there are vararg parameters that are passed via
1811 // registers, then we must store them to their spots on the stack so they
1812 // may be loaded by deferencing the result of va_next.
1813 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1814 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1815 FuncInfo->setRegSaveFrameIndex(
1816 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001817 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001818 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001819
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001822 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1823 getPointerTy());
1824 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001825 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001826 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1827 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001828 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001829 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001832 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001833 MachinePointerInfo::getFixedStack(
1834 FuncInfo->getRegSaveFrameIndex(), Offset),
1835 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001837 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001839
Dan Gohmanface41a2009-08-16 21:24:25 +00001840 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1841 // Now store the XMM (fp + vector) parameter registers.
1842 SmallVector<SDValue, 11> SaveXMMOps;
1843 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001844
Devang Patel68e6bee2011-02-21 23:21:26 +00001845 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001846 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1847 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001848
Dan Gohman1e93df62010-04-17 14:41:14 +00001849 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1850 FuncInfo->getRegSaveFrameIndex()));
1851 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1852 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001853
Dan Gohmanface41a2009-08-16 21:24:25 +00001854 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001855 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001856 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001857 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1858 SaveXMMOps.push_back(Val);
1859 }
1860 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1861 MVT::Other,
1862 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001864
1865 if (!MemOps.empty())
1866 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1867 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001869 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001872 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001873 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001874 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001875 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001876 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001877 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001878 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001879 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001880
Gordon Henriksen86737662008-01-05 16:56:59 +00001881 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001882 // RegSaveFrameIndex is X86-64 only.
1883 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001884 if (CallConv == CallingConv::X86_FastCall ||
1885 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001886 // fastcc functions can't have varargs.
1887 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 }
Evan Cheng25caf632006-05-23 21:06:34 +00001889
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001891}
1892
Dan Gohman475871a2008-07-27 21:46:04 +00001893SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1895 SDValue StackPtr, SDValue Arg,
1896 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001897 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001898 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001899 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001900 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001901 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001902 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001903 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001904
1905 return DAG.getStore(Chain, dl, Arg, PtrOff,
1906 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001907 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001908}
1909
Bill Wendling64e87322009-01-16 19:25:27 +00001910/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001911/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001912SDValue
1913X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001914 SDValue &OutRetAddr, SDValue Chain,
1915 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001916 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001917 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001920
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001922 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1923 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001924 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001925}
1926
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001927/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001928/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001929static SDValue
1930EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001932 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001933 // Store the return address to the appropriate stack slot.
1934 if (!FPDiff) return Chain;
1935 // Calculate the new stack slot for the return address.
1936 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001937 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001938 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001941 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001942 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001943 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944 return Chain;
1945}
1946
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001948X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001949 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001950 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001952 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953 const SmallVectorImpl<ISD::InputArg> &Ins,
1954 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001955 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956 MachineFunction &MF = DAG.getMachineFunction();
1957 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001958 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001960 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001961
Evan Cheng5f941932010-02-05 02:21:12 +00001962 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001963 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001964 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1965 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001966 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001967
1968 // Sibcalls are automatically detected tailcalls which do not require
1969 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001970 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001971 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001972
1973 if (isTailCall)
1974 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001975 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001976
Chris Lattner29689432010-03-11 00:22:57 +00001977 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1978 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001979
Chris Lattner638402b2007-02-28 07:00:42 +00001980 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001982 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001984
1985 // Allocate shadow area for Win64
1986 if (IsWin64) {
1987 CCInfo.AllocateStack(32, 8);
1988 }
1989
Duncan Sands45907662010-10-31 13:21:44 +00001990 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001991
Chris Lattner423c5f42007-02-28 05:31:48 +00001992 // Get a count of how many bytes are to be pushed on the stack.
1993 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001994 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001995 // This is a sibcall. The memory operands are available in caller's
1996 // own caller's stack.
1997 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001998 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001999 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002000
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002002 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2006 FPDiff = NumBytesCallerPushed - NumBytes;
2007
2008 // Set the delta of movement of the returnaddr stackslot.
2009 // But only set if delta is greater than previous delta.
2010 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2011 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2012 }
2013
Evan Chengf22f9b32010-02-06 03:28:46 +00002014 if (!IsSibcall)
2015 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002016
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002018 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002019 if (isTailCall && FPDiff)
2020 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2021 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002022
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2024 SmallVector<SDValue, 8> MemOpChains;
2025 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002026
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 // Walk the register/memloc assignments, inserting copies/loads. In the case
2028 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002029 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2030 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002031 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002032 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002033 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002034 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002035
Chris Lattner423c5f42007-02-28 05:31:48 +00002036 // Promote the value if needed.
2037 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002038 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002039 case CCValAssign::Full: break;
2040 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002041 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002042 break;
2043 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002044 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002045 break;
2046 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002047 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2048 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002049 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2051 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002052 } else
2053 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2054 break;
2055 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002056 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002057 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002058 case CCValAssign::Indirect: {
2059 // Store the argument.
2060 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002061 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002062 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002063 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002064 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002065 Arg = SpillSlot;
2066 break;
2067 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002069
Chris Lattner423c5f42007-02-28 05:31:48 +00002070 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002071 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2072 if (isVarArg && IsWin64) {
2073 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2074 // shadow reg if callee is a varargs function.
2075 unsigned ShadowReg = 0;
2076 switch (VA.getLocReg()) {
2077 case X86::XMM0: ShadowReg = X86::RCX; break;
2078 case X86::XMM1: ShadowReg = X86::RDX; break;
2079 case X86::XMM2: ShadowReg = X86::R8; break;
2080 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002081 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002082 if (ShadowReg)
2083 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002084 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002085 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002086 assert(VA.isMemLoc());
2087 if (StackPtr.getNode() == 0)
2088 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2089 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2090 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002091 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002093
Evan Cheng32fe1032006-05-25 00:59:30 +00002094 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002096 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002097
Evan Cheng347d5f72006-04-28 21:29:37 +00002098 // Build a sequence of copy-to-reg nodes chained together with token chain
2099 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002100 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002101 // Tail call byval lowering might overwrite argument registers so in case of
2102 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002105 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002106 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002107 InFlag = Chain.getValue(1);
2108 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002109
Chris Lattner88e1fd52009-07-09 04:24:46 +00002110 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002111 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2112 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002114 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2115 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002116 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002117 InFlag);
2118 InFlag = Chain.getValue(1);
2119 } else {
2120 // If we are tail calling and generating PIC/GOT style code load the
2121 // address of the callee into ECX. The value in ecx is used as target of
2122 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2123 // for tail calls on PIC/GOT architectures. Normally we would just put the
2124 // address of GOT into ebx and then call target@PLT. But for tail calls
2125 // ebx would be restored (since ebx is callee saved) before jumping to the
2126 // target@PLT.
2127
2128 // Note: The actual moving to ECX is done further down.
2129 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2130 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2131 !G->getGlobal()->hasProtectedVisibility())
2132 Callee = LowerGlobalAddress(Callee, DAG);
2133 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002134 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002135 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002136 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002137
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002138 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 // From AMD64 ABI document:
2140 // For calls that may call functions that use varargs or stdargs
2141 // (prototype-less calls or calls to functions containing ellipsis (...) in
2142 // the declaration) %al is used as hidden argument to specify the number
2143 // of SSE registers used. The contents of %al do not need to match exactly
2144 // the number of registers, but must be an ubound on the number of SSE
2145 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002146
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 // Count the number of XMM registers allocated.
2148 static const unsigned XMMArgRegs[] = {
2149 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2150 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2151 };
2152 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002153 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002154 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Dale Johannesendd64c412009-02-04 00:33:20 +00002156 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 InFlag = Chain.getValue(1);
2159 }
2160
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002161
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002162 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 if (isTailCall) {
2164 // Force all the incoming stack arguments to be loaded from the stack
2165 // before any new outgoing arguments are stored to the stack, because the
2166 // outgoing stack slots may alias the incoming argument stack slots, and
2167 // the alias isn't otherwise explicit. This is slightly more conservative
2168 // than necessary, because it means that each store effectively depends
2169 // on every argument instead of just those arguments it would clobber.
2170 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2171
Dan Gohman475871a2008-07-27 21:46:04 +00002172 SmallVector<SDValue, 8> MemOpChains2;
2173 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002175 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002176 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002177 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002178 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2179 CCValAssign &VA = ArgLocs[i];
2180 if (VA.isRegLoc())
2181 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002182 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002183 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002185 // Create frame index.
2186 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002187 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002188 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002189 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002190
Duncan Sands276dcbd2008-03-21 09:14:45 +00002191 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002192 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002194 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002195 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002196 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002197 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002198
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2200 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002201 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002202 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002203 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002204 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002206 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002207 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002208 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002209 }
2210 }
2211
2212 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002213 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002214 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002215
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002216 // Copy arguments to their registers.
2217 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002218 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002219 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002220 InFlag = Chain.getValue(1);
2221 }
Dan Gohman475871a2008-07-27 21:46:04 +00002222 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002223
Gordon Henriksen86737662008-01-05 16:56:59 +00002224 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002225 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002226 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002227 }
2228
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002229 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2230 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2231 // In the 64-bit large code model, we have to make all calls
2232 // through a register, since the call instruction's 32-bit
2233 // pc-relative offset may not be large enough to hold the whole
2234 // address.
2235 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002236 // If the callee is a GlobalAddress node (quite common, every direct call
2237 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2238 // it.
2239
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002240 // We should use extra load for direct calls to dllimported functions in
2241 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002242 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002243 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002244 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002245 bool ExtraLoad = false;
2246 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002247
Chris Lattner48a7d022009-07-09 05:02:21 +00002248 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2249 // external symbols most go through the PLT in PIC mode. If the symbol
2250 // has hidden or protected visibility, or if it is static or local, then
2251 // we don't need to use the PLT - we can directly call it.
2252 if (Subtarget->isTargetELF() &&
2253 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002254 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002255 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002256 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002257 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002258 (!Subtarget->getTargetTriple().isMacOSX() ||
2259 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002260 // PC-relative references to external symbols should go through $stub,
2261 // unless we're building with the leopard linker or later, which
2262 // automatically synthesizes these stubs.
2263 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002264 } else if (Subtarget->isPICStyleRIPRel() &&
2265 isa<Function>(GV) &&
2266 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2267 // If the function is marked as non-lazy, generate an indirect call
2268 // which loads from the GOT directly. This avoids runtime overhead
2269 // at the cost of eager binding (and one extra byte of encoding).
2270 OpFlags = X86II::MO_GOTPCREL;
2271 WrapperKind = X86ISD::WrapperRIP;
2272 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002273 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002274
Devang Patel0d881da2010-07-06 22:08:15 +00002275 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002276 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002277
2278 // Add a wrapper if needed.
2279 if (WrapperKind != ISD::DELETED_NODE)
2280 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2281 // Add extra indirection if needed.
2282 if (ExtraLoad)
2283 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2284 MachinePointerInfo::getGOT(),
2285 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002286 }
Bill Wendling056292f2008-09-16 21:48:12 +00002287 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002288 unsigned char OpFlags = 0;
2289
Evan Cheng1bf891a2010-12-01 22:59:46 +00002290 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2291 // external symbols should go through the PLT.
2292 if (Subtarget->isTargetELF() &&
2293 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2294 OpFlags = X86II::MO_PLT;
2295 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002296 (!Subtarget->getTargetTriple().isMacOSX() ||
2297 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002298 // PC-relative references to external symbols should go through $stub,
2299 // unless we're building with the leopard linker or later, which
2300 // automatically synthesizes these stubs.
2301 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002302 }
Eric Christopherfd179292009-08-27 18:07:15 +00002303
Chris Lattner48a7d022009-07-09 05:02:21 +00002304 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2305 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002306 }
2307
Chris Lattnerd96d0722007-02-25 06:40:16 +00002308 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002309 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002311
Evan Chengf22f9b32010-02-06 03:28:46 +00002312 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002313 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2314 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002315 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002317
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002318 Ops.push_back(Chain);
2319 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002320
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002323
Gordon Henriksen86737662008-01-05 16:56:59 +00002324 // Add argument registers to the end of the list so that they are known live
2325 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002326 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2327 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2328 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002329
Evan Cheng586ccac2008-03-18 23:36:35 +00002330 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002331 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002332 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2333
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002334 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002335 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002337
Gabor Greifba36cb52008-08-28 21:40:38 +00002338 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002339 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002340
Dan Gohman98ca4f22009-08-05 01:29:28 +00002341 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002342 // We used to do:
2343 //// If this is the first return lowered for this function, add the regs
2344 //// to the liveout set for the function.
2345 // This isn't right, although it's probably harmless on x86; liveouts
2346 // should be computed from returns not tail calls. Consider a void
2347 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 return DAG.getNode(X86ISD::TC_RETURN, dl,
2349 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002350 }
2351
Dale Johannesenace16102009-02-03 19:33:06 +00002352 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002353 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002354
Chris Lattner2d297092006-05-23 18:50:38 +00002355 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002357 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002359 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002360 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002361 // pops the hidden struct pointer, so we have to push it back.
2362 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002363 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002364 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002365 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002366
Gordon Henriksenae636f82008-01-03 16:47:34 +00002367 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002368 if (!IsSibcall) {
2369 Chain = DAG.getCALLSEQ_END(Chain,
2370 DAG.getIntPtrConstant(NumBytes, true),
2371 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2372 true),
2373 InFlag);
2374 InFlag = Chain.getValue(1);
2375 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002376
Chris Lattner3085e152007-02-25 08:59:22 +00002377 // Handle result values, copying them out of physregs into vregs that we
2378 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002379 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2380 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002381}
2382
Evan Cheng25ab6902006-09-08 06:48:29 +00002383
2384//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002385// Fast Calling Convention (tail call) implementation
2386//===----------------------------------------------------------------------===//
2387
2388// Like std call, callee cleans arguments, convention except that ECX is
2389// reserved for storing the tail called function address. Only 2 registers are
2390// free for argument passing (inreg). Tail call optimization is performed
2391// provided:
2392// * tailcallopt is enabled
2393// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002394// On X86_64 architecture with GOT-style position independent code only local
2395// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002396// To keep the stack aligned according to platform abi the function
2397// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2398// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002399// If a tail called function callee has more arguments than the caller the
2400// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002401// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002402// original REtADDR, but before the saved framepointer or the spilled registers
2403// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2404// stack layout:
2405// arg1
2406// arg2
2407// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002408// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002409// move area ]
2410// (possible EBP)
2411// ESI
2412// EDI
2413// local1 ..
2414
2415/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2416/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002417unsigned
2418X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2419 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002420 MachineFunction &MF = DAG.getMachineFunction();
2421 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002422 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002423 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002424 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002425 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002426 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002427 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2428 // Number smaller than 12 so just add the difference.
2429 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2430 } else {
2431 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002432 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002433 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002434 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002435 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002436}
2437
Evan Cheng5f941932010-02-05 02:21:12 +00002438/// MatchingStackOffset - Return true if the given stack call argument is
2439/// already available in the same position (relatively) of the caller's
2440/// incoming argument stack.
2441static
2442bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2443 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2444 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002445 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2446 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002447 if (Arg.getOpcode() == ISD::CopyFromReg) {
2448 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002449 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002450 return false;
2451 MachineInstr *Def = MRI->getVRegDef(VR);
2452 if (!Def)
2453 return false;
2454 if (!Flags.isByVal()) {
2455 if (!TII->isLoadFromStackSlot(Def, FI))
2456 return false;
2457 } else {
2458 unsigned Opcode = Def->getOpcode();
2459 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2460 Def->getOperand(1).isFI()) {
2461 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002462 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002463 } else
2464 return false;
2465 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002466 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2467 if (Flags.isByVal())
2468 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002469 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002470 // define @foo(%struct.X* %A) {
2471 // tail call @bar(%struct.X* byval %A)
2472 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002473 return false;
2474 SDValue Ptr = Ld->getBasePtr();
2475 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2476 if (!FINode)
2477 return false;
2478 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002479 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002480 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002481 FI = FINode->getIndex();
2482 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002483 } else
2484 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002485
Evan Cheng4cae1332010-03-05 08:38:04 +00002486 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002487 if (!MFI->isFixedObjectIndex(FI))
2488 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002489 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002490}
2491
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2493/// for tail call optimization. Targets which want to do tail call
2494/// optimization should implement this function.
2495bool
2496X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002497 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002498 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002499 bool isCalleeStructRet,
2500 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002501 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002502 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002503 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002505 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002506 CalleeCC != CallingConv::C)
2507 return false;
2508
Evan Cheng7096ae42010-01-29 06:45:59 +00002509 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002510 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002511 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002512 CallingConv::ID CallerCC = CallerF->getCallingConv();
2513 bool CCMatch = CallerCC == CalleeCC;
2514
Dan Gohman1797ed52010-02-08 20:27:50 +00002515 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002516 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002517 return true;
2518 return false;
2519 }
2520
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002521 // Look for obvious safe cases to perform tail call optimization that do not
2522 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002523
Evan Cheng2c12cb42010-03-26 16:26:03 +00002524 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2525 // emit a special epilogue.
2526 if (RegInfo->needsStackRealignment(MF))
2527 return false;
2528
Evan Chenga375d472010-03-15 18:54:48 +00002529 // Also avoid sibcall optimization if either caller or callee uses struct
2530 // return semantics.
2531 if (isCalleeStructRet || isCallerStructRet)
2532 return false;
2533
Chad Rosier2416da32011-06-24 21:15:36 +00002534 // An stdcall caller is expected to clean up its arguments; the callee
2535 // isn't going to do that.
2536 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2537 return false;
2538
Chad Rosier871f6642011-05-18 19:59:50 +00002539 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002540 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002541 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002542
2543 // Optimizing for varargs on Win64 is unlikely to be safe without
2544 // additional testing.
2545 if (Subtarget->isTargetWin64())
2546 return false;
2547
Chad Rosier871f6642011-05-18 19:59:50 +00002548 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002549 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2550 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002551
Chad Rosier871f6642011-05-18 19:59:50 +00002552 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2553 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2554 if (!ArgLocs[i].isRegLoc())
2555 return false;
2556 }
2557
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002558 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2559 // Therefore if it's not used by the call it is not safe to optimize this into
2560 // a sibcall.
2561 bool Unused = false;
2562 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2563 if (!Ins[i].Used) {
2564 Unused = true;
2565 break;
2566 }
2567 }
2568 if (Unused) {
2569 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002570 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2571 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002572 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002573 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002574 CCValAssign &VA = RVLocs[i];
2575 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2576 return false;
2577 }
2578 }
2579
Evan Cheng13617962010-04-30 01:12:32 +00002580 // If the calling conventions do not match, then we'd better make sure the
2581 // results are returned in the same way as what the caller expects.
2582 if (!CCMatch) {
2583 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002584 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2585 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002586 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2587
2588 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002589 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2590 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002591 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2592
2593 if (RVLocs1.size() != RVLocs2.size())
2594 return false;
2595 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2596 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2597 return false;
2598 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2599 return false;
2600 if (RVLocs1[i].isRegLoc()) {
2601 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2602 return false;
2603 } else {
2604 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2605 return false;
2606 }
2607 }
2608 }
2609
Evan Chenga6bff982010-01-30 01:22:00 +00002610 // If the callee takes no arguments then go on to check the results of the
2611 // call.
2612 if (!Outs.empty()) {
2613 // Check if stack adjustment is needed. For now, do not do this if any
2614 // argument is passed on the stack.
2615 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002616 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2617 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002618
2619 // Allocate shadow area for Win64
2620 if (Subtarget->isTargetWin64()) {
2621 CCInfo.AllocateStack(32, 8);
2622 }
2623
Duncan Sands45907662010-10-31 13:21:44 +00002624 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002625 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002626 MachineFunction &MF = DAG.getMachineFunction();
2627 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2628 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002629
2630 // Check if the arguments are already laid out in the right way as
2631 // the caller's fixed stack objects.
2632 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002633 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2634 const X86InstrInfo *TII =
2635 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002636 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2637 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002638 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002639 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002640 if (VA.getLocInfo() == CCValAssign::Indirect)
2641 return false;
2642 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002643 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2644 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002645 return false;
2646 }
2647 }
2648 }
Evan Cheng9c044672010-05-29 01:35:22 +00002649
2650 // If the tailcall address may be in a register, then make sure it's
2651 // possible to register allocate for it. In 32-bit, the call address can
2652 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002653 // callee-saved registers are restored. These happen to be the same
2654 // registers used to pass 'inreg' arguments so watch out for those.
2655 if (!Subtarget->is64Bit() &&
2656 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002657 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002658 unsigned NumInRegs = 0;
2659 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2660 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002661 if (!VA.isRegLoc())
2662 continue;
2663 unsigned Reg = VA.getLocReg();
2664 switch (Reg) {
2665 default: break;
2666 case X86::EAX: case X86::EDX: case X86::ECX:
2667 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002668 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002669 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002670 }
2671 }
2672 }
Evan Chenga6bff982010-01-30 01:22:00 +00002673 }
Evan Chengb1712452010-01-27 06:25:16 +00002674
Evan Cheng86809cc2010-02-03 03:28:02 +00002675 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002676}
2677
Dan Gohman3df24e62008-09-03 23:12:08 +00002678FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002679X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2680 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002681}
2682
2683
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002684//===----------------------------------------------------------------------===//
2685// Other Lowering Hooks
2686//===----------------------------------------------------------------------===//
2687
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002688static bool MayFoldLoad(SDValue Op) {
2689 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2690}
2691
2692static bool MayFoldIntoStore(SDValue Op) {
2693 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2694}
2695
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002696static bool isTargetShuffle(unsigned Opcode) {
2697 switch(Opcode) {
2698 default: return false;
2699 case X86ISD::PSHUFD:
2700 case X86ISD::PSHUFHW:
2701 case X86ISD::PSHUFLW:
2702 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002703 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002704 case X86ISD::SHUFPS:
2705 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002706 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002707 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002708 case X86ISD::MOVLPS:
2709 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002710 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002711 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002712 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002713 case X86ISD::MOVSS:
2714 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002715 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002716 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002717 case X86ISD::VUNPCKLPSY:
2718 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002719 case X86ISD::PUNPCKLWD:
2720 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002721 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002722 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002723 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002724 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002725 case X86ISD::VUNPCKHPSY:
2726 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002727 case X86ISD::PUNPCKHWD:
2728 case X86ISD::PUNPCKHBW:
2729 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002730 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002731 case X86ISD::VPERMILPS:
2732 case X86ISD::VPERMILPSY:
2733 case X86ISD::VPERMILPD:
2734 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002735 return true;
2736 }
2737 return false;
2738}
2739
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002740static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002741 SDValue V1, SelectionDAG &DAG) {
2742 switch(Opc) {
2743 default: llvm_unreachable("Unknown x86 shuffle node");
2744 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002745 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002746 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002747 return DAG.getNode(Opc, dl, VT, V1);
2748 }
2749
2750 return SDValue();
2751}
2752
2753static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002754 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002755 switch(Opc) {
2756 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002757 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002758 case X86ISD::PSHUFHW:
2759 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002760 case X86ISD::VPERMILPS:
2761 case X86ISD::VPERMILPSY:
2762 case X86ISD::VPERMILPD:
2763 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002764 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2765 }
2766
2767 return SDValue();
2768}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002769
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002770static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2771 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2772 switch(Opc) {
2773 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002774 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002775 case X86ISD::SHUFPD:
2776 case X86ISD::SHUFPS:
2777 return DAG.getNode(Opc, dl, VT, V1, V2,
2778 DAG.getConstant(TargetMask, MVT::i8));
2779 }
2780 return SDValue();
2781}
2782
2783static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2784 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2785 switch(Opc) {
2786 default: llvm_unreachable("Unknown x86 shuffle node");
2787 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002788 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002789 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002790 case X86ISD::MOVLPS:
2791 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002792 case X86ISD::MOVSS:
2793 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002794 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002795 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002796 case X86ISD::VUNPCKLPSY:
2797 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002798 case X86ISD::PUNPCKLWD:
2799 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002800 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002801 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002802 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002803 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002804 case X86ISD::VUNPCKHPSY:
2805 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002806 case X86ISD::PUNPCKHWD:
2807 case X86ISD::PUNPCKHBW:
2808 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002809 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002810 return DAG.getNode(Opc, dl, VT, V1, V2);
2811 }
2812 return SDValue();
2813}
2814
Dan Gohmand858e902010-04-17 15:26:15 +00002815SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002816 MachineFunction &MF = DAG.getMachineFunction();
2817 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2818 int ReturnAddrIndex = FuncInfo->getRAIndex();
2819
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002820 if (ReturnAddrIndex == 0) {
2821 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002822 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002823 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002824 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002825 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002826 }
2827
Evan Cheng25ab6902006-09-08 06:48:29 +00002828 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002829}
2830
2831
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002832bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2833 bool hasSymbolicDisplacement) {
2834 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002835 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002836 return false;
2837
2838 // If we don't have a symbolic displacement - we don't have any extra
2839 // restrictions.
2840 if (!hasSymbolicDisplacement)
2841 return true;
2842
2843 // FIXME: Some tweaks might be needed for medium code model.
2844 if (M != CodeModel::Small && M != CodeModel::Kernel)
2845 return false;
2846
2847 // For small code model we assume that latest object is 16MB before end of 31
2848 // bits boundary. We may also accept pretty large negative constants knowing
2849 // that all objects are in the positive half of address space.
2850 if (M == CodeModel::Small && Offset < 16*1024*1024)
2851 return true;
2852
2853 // For kernel code model we know that all object resist in the negative half
2854 // of 32bits address space. We may not accept negative offsets, since they may
2855 // be just off and we may accept pretty large positive ones.
2856 if (M == CodeModel::Kernel && Offset > 0)
2857 return true;
2858
2859 return false;
2860}
2861
Evan Chengef41ff62011-06-23 17:54:54 +00002862/// isCalleePop - Determines whether the callee is required to pop its
2863/// own arguments. Callee pop is necessary to support tail calls.
2864bool X86::isCalleePop(CallingConv::ID CallingConv,
2865 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2866 if (IsVarArg)
2867 return false;
2868
2869 switch (CallingConv) {
2870 default:
2871 return false;
2872 case CallingConv::X86_StdCall:
2873 return !is64Bit;
2874 case CallingConv::X86_FastCall:
2875 return !is64Bit;
2876 case CallingConv::X86_ThisCall:
2877 return !is64Bit;
2878 case CallingConv::Fast:
2879 return TailCallOpt;
2880 case CallingConv::GHC:
2881 return TailCallOpt;
2882 }
2883}
2884
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002885/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2886/// specific condition code, returning the condition code and the LHS/RHS of the
2887/// comparison to make.
2888static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2889 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002890 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002891 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2892 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2893 // X > -1 -> X == 0, jump !sign.
2894 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002895 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002896 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2897 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002898 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002899 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002900 // X < 1 -> X <= 0
2901 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002902 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002903 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002904 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002905
Evan Chengd9558e02006-01-06 00:43:03 +00002906 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002907 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002908 case ISD::SETEQ: return X86::COND_E;
2909 case ISD::SETGT: return X86::COND_G;
2910 case ISD::SETGE: return X86::COND_GE;
2911 case ISD::SETLT: return X86::COND_L;
2912 case ISD::SETLE: return X86::COND_LE;
2913 case ISD::SETNE: return X86::COND_NE;
2914 case ISD::SETULT: return X86::COND_B;
2915 case ISD::SETUGT: return X86::COND_A;
2916 case ISD::SETULE: return X86::COND_BE;
2917 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002918 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002919 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002920
Chris Lattner4c78e022008-12-23 23:42:27 +00002921 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002922
Chris Lattner4c78e022008-12-23 23:42:27 +00002923 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002924 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2925 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002926 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2927 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002928 }
2929
Chris Lattner4c78e022008-12-23 23:42:27 +00002930 switch (SetCCOpcode) {
2931 default: break;
2932 case ISD::SETOLT:
2933 case ISD::SETOLE:
2934 case ISD::SETUGT:
2935 case ISD::SETUGE:
2936 std::swap(LHS, RHS);
2937 break;
2938 }
2939
2940 // On a floating point condition, the flags are set as follows:
2941 // ZF PF CF op
2942 // 0 | 0 | 0 | X > Y
2943 // 0 | 0 | 1 | X < Y
2944 // 1 | 0 | 0 | X == Y
2945 // 1 | 1 | 1 | unordered
2946 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002947 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002948 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002949 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002950 case ISD::SETOLT: // flipped
2951 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002952 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002953 case ISD::SETOLE: // flipped
2954 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002955 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002956 case ISD::SETUGT: // flipped
2957 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002958 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002959 case ISD::SETUGE: // flipped
2960 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002961 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002962 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002963 case ISD::SETNE: return X86::COND_NE;
2964 case ISD::SETUO: return X86::COND_P;
2965 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002966 case ISD::SETOEQ:
2967 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002968 }
Evan Chengd9558e02006-01-06 00:43:03 +00002969}
2970
Evan Cheng4a460802006-01-11 00:33:36 +00002971/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2972/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002973/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002974static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002975 switch (X86CC) {
2976 default:
2977 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002978 case X86::COND_B:
2979 case X86::COND_BE:
2980 case X86::COND_E:
2981 case X86::COND_P:
2982 case X86::COND_A:
2983 case X86::COND_AE:
2984 case X86::COND_NE:
2985 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002986 return true;
2987 }
2988}
2989
Evan Chengeb2f9692009-10-27 19:56:55 +00002990/// isFPImmLegal - Returns true if the target can instruction select the
2991/// specified FP immediate natively. If false, the legalizer will
2992/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002993bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002994 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2995 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2996 return true;
2997 }
2998 return false;
2999}
3000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3002/// the specified range (L, H].
3003static bool isUndefOrInRange(int Val, int Low, int Hi) {
3004 return (Val < 0) || (Val >= Low && Val < Hi);
3005}
3006
3007/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3008/// specified value.
3009static bool isUndefOrEqual(int Val, int CmpVal) {
3010 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003011 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003013}
3014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3016/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3017/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003018static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003019 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 return (Mask[0] < 2 && Mask[1] < 2);
3023 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003024}
3025
Nate Begeman9008ca62009-04-27 18:41:29 +00003026bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003027 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 N->getMask(M);
3029 return ::isPSHUFDMask(M, N->getValueType(0));
3030}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3033/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003034static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003036 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 // Lower quadword copied in order or undef.
3039 for (int i = 0; i != 4; ++i)
3040 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003041 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003042
Evan Cheng506d3df2006-03-29 23:07:14 +00003043 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 for (int i = 4; i != 8; ++i)
3045 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003046 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003047
Evan Cheng506d3df2006-03-29 23:07:14 +00003048 return true;
3049}
3050
Nate Begeman9008ca62009-04-27 18:41:29 +00003051bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003052 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 N->getMask(M);
3054 return ::isPSHUFHWMask(M, N->getValueType(0));
3055}
Evan Cheng506d3df2006-03-29 23:07:14 +00003056
Nate Begeman9008ca62009-04-27 18:41:29 +00003057/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3058/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003059static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003061 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003062
Rafael Espindola15684b22009-04-24 12:40:33 +00003063 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 for (int i = 4; i != 8; ++i)
3065 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003066 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003067
Rafael Espindola15684b22009-04-24 12:40:33 +00003068 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 for (int i = 0; i != 4; ++i)
3070 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003071 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003072
Rafael Espindola15684b22009-04-24 12:40:33 +00003073 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003074}
3075
Nate Begeman9008ca62009-04-27 18:41:29 +00003076bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003077 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 N->getMask(M);
3079 return ::isPSHUFLWMask(M, N->getValueType(0));
3080}
3081
Nate Begemana09008b2009-10-19 02:17:23 +00003082/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3083/// is suitable for input to PALIGNR.
3084static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3085 bool hasSSSE3) {
3086 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003087 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3088 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003089
Nate Begemana09008b2009-10-19 02:17:23 +00003090 // Do not handle v2i64 / v2f64 shuffles with palignr.
3091 if (e < 4 || !hasSSSE3)
3092 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003093
Nate Begemana09008b2009-10-19 02:17:23 +00003094 for (i = 0; i != e; ++i)
3095 if (Mask[i] >= 0)
3096 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003097
Nate Begemana09008b2009-10-19 02:17:23 +00003098 // All undef, not a palignr.
3099 if (i == e)
3100 return false;
3101
Eli Friedman63f8dde2011-07-25 21:36:45 +00003102 // Make sure we're shifting in the right direction.
3103 if (Mask[i] <= i)
3104 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003105
3106 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003107
Nate Begemana09008b2009-10-19 02:17:23 +00003108 // Check the rest of the elements to see if they are consecutive.
3109 for (++i; i != e; ++i) {
3110 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003111 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003112 return false;
3113 }
3114 return true;
3115}
3116
Evan Cheng14aed5e2006-03-24 01:18:28 +00003117/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3118/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003119static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 int NumElems = VT.getVectorNumElements();
3121 if (NumElems != 2 && NumElems != 4)
3122 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 int Half = NumElems / 2;
3125 for (int i = 0; i < Half; ++i)
3126 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003127 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 for (int i = Half; i < NumElems; ++i)
3129 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003130 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003131
Evan Cheng14aed5e2006-03-24 01:18:28 +00003132 return true;
3133}
3134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3136 SmallVector<int, 8> M;
3137 N->getMask(M);
3138 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003139}
3140
Evan Cheng213d2cf2007-05-17 18:45:50 +00003141/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003142/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3143/// half elements to come from vector 1 (which would equal the dest.) and
3144/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003145static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003147
3148 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 int Half = NumElems / 2;
3152 for (int i = 0; i < Half; ++i)
3153 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003154 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 for (int i = Half; i < NumElems; ++i)
3156 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003157 return false;
3158 return true;
3159}
3160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3162 SmallVector<int, 8> M;
3163 N->getMask(M);
3164 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003165}
3166
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003167/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3168/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003169bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003170 EVT VT = N->getValueType(0);
3171 unsigned NumElems = VT.getVectorNumElements();
3172
3173 if (VT.getSizeInBits() != 128)
3174 return false;
3175
3176 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003177 return false;
3178
Evan Cheng2064a2b2006-03-28 06:50:32 +00003179 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3181 isUndefOrEqual(N->getMaskElt(1), 7) &&
3182 isUndefOrEqual(N->getMaskElt(2), 2) &&
3183 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003184}
3185
Nate Begeman0b10b912009-11-07 23:17:15 +00003186/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3187/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3188/// <2, 3, 2, 3>
3189bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003190 EVT VT = N->getValueType(0);
3191 unsigned NumElems = VT.getVectorNumElements();
3192
3193 if (VT.getSizeInBits() != 128)
3194 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003195
Nate Begeman0b10b912009-11-07 23:17:15 +00003196 if (NumElems != 4)
3197 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003198
Nate Begeman0b10b912009-11-07 23:17:15 +00003199 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003200 isUndefOrEqual(N->getMaskElt(1), 3) &&
3201 isUndefOrEqual(N->getMaskElt(2), 2) &&
3202 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003203}
3204
Evan Cheng5ced1d82006-04-06 23:23:56 +00003205/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3206/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003207bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3208 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003209
Evan Cheng5ced1d82006-04-06 23:23:56 +00003210 if (NumElems != 2 && NumElems != 4)
3211 return false;
3212
Evan Chengc5cdff22006-04-07 21:53:05 +00003213 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003215 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003216
Evan Chengc5cdff22006-04-07 21:53:05 +00003217 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003219 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003220
3221 return true;
3222}
3223
Nate Begeman0b10b912009-11-07 23:17:15 +00003224/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3225/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3226bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003228
David Greenea20244d2011-03-02 17:23:43 +00003229 if ((NumElems != 2 && NumElems != 4)
3230 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003231 return false;
3232
Evan Chengc5cdff22006-04-07 21:53:05 +00003233 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003235 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003236
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 for (unsigned i = 0; i < NumElems/2; ++i)
3238 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003239 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003240
3241 return true;
3242}
3243
Evan Cheng0038e592006-03-28 00:39:58 +00003244/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3245/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003246static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003247 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003249
3250 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3251 "Unsupported vector type for unpckh");
3252
3253 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003254 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003255
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003256 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3257 // independently on 128-bit lanes.
3258 unsigned NumLanes = VT.getSizeInBits()/128;
3259 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003260
3261 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003262 unsigned End = NumLaneElts;
3263 for (unsigned s = 0; s < NumLanes; ++s) {
3264 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003265 i != End;
3266 i += 2, ++j) {
3267 int BitI = Mask[i];
3268 int BitI1 = Mask[i+1];
3269 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003270 return false;
David Greenea20244d2011-03-02 17:23:43 +00003271 if (V2IsSplat) {
3272 if (!isUndefOrEqual(BitI1, NumElts))
3273 return false;
3274 } else {
3275 if (!isUndefOrEqual(BitI1, j + NumElts))
3276 return false;
3277 }
Evan Cheng39623da2006-04-20 08:58:49 +00003278 }
David Greenea20244d2011-03-02 17:23:43 +00003279 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003280 Start += NumLaneElts;
3281 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003282 }
David Greenea20244d2011-03-02 17:23:43 +00003283
Evan Cheng0038e592006-03-28 00:39:58 +00003284 return true;
3285}
3286
Nate Begeman9008ca62009-04-27 18:41:29 +00003287bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3288 SmallVector<int, 8> M;
3289 N->getMask(M);
3290 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003291}
3292
Evan Cheng4fcb9222006-03-28 02:43:26 +00003293/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3294/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003295static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003296 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003298
3299 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3300 "Unsupported vector type for unpckh");
3301
3302 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003303 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003304
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003305 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3306 // independently on 128-bit lanes.
3307 unsigned NumLanes = VT.getSizeInBits()/128;
3308 unsigned NumLaneElts = NumElts/NumLanes;
3309
3310 unsigned Start = 0;
3311 unsigned End = NumLaneElts;
3312 for (unsigned l = 0; l != NumLanes; ++l) {
3313 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3314 i != End; i += 2, ++j) {
3315 int BitI = Mask[i];
3316 int BitI1 = Mask[i+1];
3317 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003318 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003319 if (V2IsSplat) {
3320 if (isUndefOrEqual(BitI1, NumElts))
3321 return false;
3322 } else {
3323 if (!isUndefOrEqual(BitI1, j+NumElts))
3324 return false;
3325 }
Evan Cheng39623da2006-04-20 08:58:49 +00003326 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003327 // Process the next 128 bits.
3328 Start += NumLaneElts;
3329 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003330 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003331 return true;
3332}
3333
Nate Begeman9008ca62009-04-27 18:41:29 +00003334bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3335 SmallVector<int, 8> M;
3336 N->getMask(M);
3337 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003338}
3339
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003340/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3341/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3342/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003343static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003345 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003346 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003347
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003348 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3349 // independently on 128-bit lanes.
3350 unsigned NumLanes = VT.getSizeInBits() / 128;
3351 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003352
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003353 for (unsigned s = 0; s < NumLanes; ++s) {
3354 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3355 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003356 i += 2, ++j) {
3357 int BitI = Mask[i];
3358 int BitI1 = Mask[i+1];
3359
3360 if (!isUndefOrEqual(BitI, j))
3361 return false;
3362 if (!isUndefOrEqual(BitI1, j))
3363 return false;
3364 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003365 }
David Greenea20244d2011-03-02 17:23:43 +00003366
Rafael Espindola15684b22009-04-24 12:40:33 +00003367 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003368}
3369
Nate Begeman9008ca62009-04-27 18:41:29 +00003370bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3371 SmallVector<int, 8> M;
3372 N->getMask(M);
3373 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3374}
3375
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003376/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3377/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3378/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003379static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003381 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3382 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003383
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3385 int BitI = Mask[i];
3386 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003387 if (!isUndefOrEqual(BitI, j))
3388 return false;
3389 if (!isUndefOrEqual(BitI1, j))
3390 return false;
3391 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003392 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003393}
3394
Nate Begeman9008ca62009-04-27 18:41:29 +00003395bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3396 SmallVector<int, 8> M;
3397 N->getMask(M);
3398 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3399}
3400
Evan Cheng017dcc62006-04-21 01:05:10 +00003401/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3402/// specifies a shuffle of elements that is suitable for input to MOVSS,
3403/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003404static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003405 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003406 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003407
3408 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003409
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003411 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003412
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 for (int i = 1; i < NumElts; ++i)
3414 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003415 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003416
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003417 return true;
3418}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003419
Nate Begeman9008ca62009-04-27 18:41:29 +00003420bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3421 SmallVector<int, 8> M;
3422 N->getMask(M);
3423 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003424}
3425
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003426/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3427/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3428/// Note that VPERMIL mask matching is different depending whether theunderlying
3429/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3430/// to the same elements of the low, but to the higher half of the source.
3431/// In VPERMILPD the two lanes could be shuffled independently of each other
3432/// with the same restriction that lanes can't be crossed.
3433static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3434 const X86Subtarget *Subtarget) {
3435 int NumElts = VT.getVectorNumElements();
3436 int NumLanes = VT.getSizeInBits()/128;
3437
3438 if (!Subtarget->hasAVX())
3439 return false;
3440
3441 // Match any permutation of 128-bit vector with 64-bit types
3442 if (NumLanes == 1 && NumElts != 2)
3443 return false;
3444
3445 // Only match 256-bit with 32 types
3446 if (VT.getSizeInBits() == 256 && NumElts != 4)
3447 return false;
3448
3449 // The mask on the high lane is independent of the low. Both can match
3450 // any element in inside its own lane, but can't cross.
3451 int LaneSize = NumElts/NumLanes;
3452 for (int l = 0; l < NumLanes; ++l)
3453 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3454 int LaneStart = l*LaneSize;
3455 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3456 return false;
3457 }
3458
3459 return true;
3460}
3461
3462/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3463/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3464/// Note that VPERMIL mask matching is different depending whether theunderlying
3465/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3466/// to the same elements of the low, but to the higher half of the source.
3467/// In VPERMILPD the two lanes could be shuffled independently of each other
3468/// with the same restriction that lanes can't be crossed.
3469static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3470 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003471 unsigned NumElts = VT.getVectorNumElements();
3472 unsigned NumLanes = VT.getSizeInBits()/128;
3473
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003474 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003475 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003476
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003477 // Match any permutation of 128-bit vector with 32-bit types
3478 if (NumLanes == 1 && NumElts != 4)
3479 return false;
3480
3481 // Only match 256-bit with 32 types
3482 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003483 return false;
3484
3485 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003486 // they can differ if any of the corresponding index in a lane is undef
3487 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003488 int LaneSize = NumElts/NumLanes;
3489 for (int i = 0; i < LaneSize; ++i) {
3490 int HighElt = i+LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003491 if (Mask[i] < 0 && (isUndefOrInRange(Mask[HighElt], LaneSize, NumElts)))
3492 continue;
3493 if (Mask[HighElt] < 0 && (isUndefOrInRange(Mask[i], 0, LaneSize)))
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003494 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003495 if (Mask[HighElt]-Mask[i] != LaneSize)
3496 return false;
3497 }
3498
3499 return true;
3500}
3501
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003502/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3503/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3504static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003505 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3506 EVT VT = SVOp->getValueType(0);
3507
3508 int NumElts = VT.getVectorNumElements();
3509 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003510 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003511
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003512 // Although the mask is equal for both lanes do it twice to get the cases
3513 // where a mask will match because the same mask element is undef on the
3514 // first half but valid on the second. This would get pathological cases
3515 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003516 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003517 for (int l = 0; l < NumLanes; ++l) {
3518 for (int i = 0; i < LaneSize; ++i) {
3519 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3520 if (MaskElt < 0)
3521 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003522 if (MaskElt >= LaneSize)
3523 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003524 Mask |= MaskElt << (i*2);
3525 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003526 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003527
3528 return Mask;
3529}
3530
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003531/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3532/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3533static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3534 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3535 EVT VT = SVOp->getValueType(0);
3536
3537 int NumElts = VT.getVectorNumElements();
3538 int NumLanes = VT.getSizeInBits()/128;
3539
3540 unsigned Mask = 0;
3541 int LaneSize = NumElts/NumLanes;
3542 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003543 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3544 int MaskElt = SVOp->getMaskElt(i);
3545 if (MaskElt < 0)
3546 continue;
3547 Mask |= (MaskElt-l*LaneSize) << i;
3548 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003549
3550 return Mask;
3551}
3552
Evan Cheng017dcc62006-04-21 01:05:10 +00003553/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3554/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003555/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003556static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 bool V2IsSplat = false, bool V2IsUndef = false) {
3558 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003559 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003560 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003561
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003563 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003564
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 for (int i = 1; i < NumOps; ++i)
3566 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3567 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3568 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003569 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003570
Evan Cheng39623da2006-04-20 08:58:49 +00003571 return true;
3572}
3573
Nate Begeman9008ca62009-04-27 18:41:29 +00003574static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003575 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003576 SmallVector<int, 8> M;
3577 N->getMask(M);
3578 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003579}
3580
Evan Chengd9539472006-04-14 21:59:03 +00003581/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3582/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003583/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3584bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3585 const X86Subtarget *Subtarget) {
3586 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003587 return false;
3588
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003589 // The second vector must be undef
3590 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3591 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003592
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003593 EVT VT = N->getValueType(0);
3594 unsigned NumElems = VT.getVectorNumElements();
3595
3596 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3597 (VT.getSizeInBits() == 256 && NumElems != 8))
3598 return false;
3599
3600 // "i+1" is the value the indexed mask element must have
3601 for (unsigned i = 0; i < NumElems; i += 2)
3602 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3603 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003605
3606 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003607}
3608
3609/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3610/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003611/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3612bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3613 const X86Subtarget *Subtarget) {
3614 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003615 return false;
3616
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003617 // The second vector must be undef
3618 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3619 return false;
3620
3621 EVT VT = N->getValueType(0);
3622 unsigned NumElems = VT.getVectorNumElements();
3623
3624 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3625 (VT.getSizeInBits() == 256 && NumElems != 8))
3626 return false;
3627
3628 // "i" is the value the indexed mask element must have
3629 for (unsigned i = 0; i < NumElems; i += 2)
3630 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3631 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003633
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003634 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003635}
3636
Evan Cheng0b457f02008-09-25 20:50:48 +00003637/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3638/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003639bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3640 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003641
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 for (int i = 0; i < e; ++i)
3643 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003644 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 for (int i = 0; i < e; ++i)
3646 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003647 return false;
3648 return true;
3649}
3650
David Greenec38a03e2011-02-03 15:50:00 +00003651/// isVEXTRACTF128Index - Return true if the specified
3652/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3653/// suitable for input to VEXTRACTF128.
3654bool X86::isVEXTRACTF128Index(SDNode *N) {
3655 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3656 return false;
3657
3658 // The index should be aligned on a 128-bit boundary.
3659 uint64_t Index =
3660 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3661
3662 unsigned VL = N->getValueType(0).getVectorNumElements();
3663 unsigned VBits = N->getValueType(0).getSizeInBits();
3664 unsigned ElSize = VBits / VL;
3665 bool Result = (Index * ElSize) % 128 == 0;
3666
3667 return Result;
3668}
3669
David Greeneccacdc12011-02-04 16:08:29 +00003670/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3671/// operand specifies a subvector insert that is suitable for input to
3672/// VINSERTF128.
3673bool X86::isVINSERTF128Index(SDNode *N) {
3674 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3675 return false;
3676
3677 // The index should be aligned on a 128-bit boundary.
3678 uint64_t Index =
3679 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3680
3681 unsigned VL = N->getValueType(0).getVectorNumElements();
3682 unsigned VBits = N->getValueType(0).getSizeInBits();
3683 unsigned ElSize = VBits / VL;
3684 bool Result = (Index * ElSize) % 128 == 0;
3685
3686 return Result;
3687}
3688
Evan Cheng63d33002006-03-22 08:01:21 +00003689/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003690/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003691unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003692 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3693 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3694
Evan Chengb9df0ca2006-03-22 02:53:00 +00003695 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3696 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003697 for (int i = 0; i < NumOperands; ++i) {
3698 int Val = SVOp->getMaskElt(NumOperands-i-1);
3699 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003700 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003701 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003702 if (i != NumOperands - 1)
3703 Mask <<= Shift;
3704 }
Evan Cheng63d33002006-03-22 08:01:21 +00003705 return Mask;
3706}
3707
Evan Cheng506d3df2006-03-29 23:07:14 +00003708/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003709/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003710unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003711 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003712 unsigned Mask = 0;
3713 // 8 nodes, but we only care about the last 4.
3714 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 int Val = SVOp->getMaskElt(i);
3716 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003717 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003718 if (i != 4)
3719 Mask <<= 2;
3720 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003721 return Mask;
3722}
3723
3724/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003725/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003726unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003727 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003728 unsigned Mask = 0;
3729 // 8 nodes, but we only care about the first 4.
3730 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 int Val = SVOp->getMaskElt(i);
3732 if (Val >= 0)
3733 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003734 if (i != 0)
3735 Mask <<= 2;
3736 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003737 return Mask;
3738}
3739
Nate Begemana09008b2009-10-19 02:17:23 +00003740/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3741/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3742unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3743 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3744 EVT VVT = N->getValueType(0);
3745 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3746 int Val = 0;
3747
3748 unsigned i, e;
3749 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3750 Val = SVOp->getMaskElt(i);
3751 if (Val >= 0)
3752 break;
3753 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003754 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003755 return (Val - i) * EltSize;
3756}
3757
David Greenec38a03e2011-02-03 15:50:00 +00003758/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3759/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3760/// instructions.
3761unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3762 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3763 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3764
3765 uint64_t Index =
3766 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3767
3768 EVT VecVT = N->getOperand(0).getValueType();
3769 EVT ElVT = VecVT.getVectorElementType();
3770
3771 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003772 return Index / NumElemsPerChunk;
3773}
3774
David Greeneccacdc12011-02-04 16:08:29 +00003775/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3776/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3777/// instructions.
3778unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3779 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3780 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3781
3782 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003783 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003784
3785 EVT VecVT = N->getValueType(0);
3786 EVT ElVT = VecVT.getVectorElementType();
3787
3788 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003789 return Index / NumElemsPerChunk;
3790}
3791
Evan Cheng37b73872009-07-30 08:33:02 +00003792/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3793/// constant +0.0.
3794bool X86::isZeroNode(SDValue Elt) {
3795 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003796 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003797 (isa<ConstantFPSDNode>(Elt) &&
3798 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3799}
3800
Nate Begeman9008ca62009-04-27 18:41:29 +00003801/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3802/// their permute mask.
3803static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3804 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003805 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003806 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003808
Nate Begeman5a5ca152009-04-29 05:20:52 +00003809 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 int idx = SVOp->getMaskElt(i);
3811 if (idx < 0)
3812 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003813 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003815 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003817 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3819 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003820}
3821
Evan Cheng779ccea2007-12-07 21:30:01 +00003822/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3823/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003824static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003825 unsigned NumElems = VT.getVectorNumElements();
3826 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 int idx = Mask[i];
3828 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003829 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003830 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003832 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003834 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003835}
3836
Evan Cheng533a0aa2006-04-19 20:35:22 +00003837/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3838/// match movhlps. The lower half elements should come from upper half of
3839/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003840/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003841static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3842 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003843 return false;
3844 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003846 return false;
3847 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003849 return false;
3850 return true;
3851}
3852
Evan Cheng5ced1d82006-04-06 23:23:56 +00003853/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003854/// is promoted to a vector. It also returns the LoadSDNode by reference if
3855/// required.
3856static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003857 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3858 return false;
3859 N = N->getOperand(0).getNode();
3860 if (!ISD::isNON_EXTLoad(N))
3861 return false;
3862 if (LD)
3863 *LD = cast<LoadSDNode>(N);
3864 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003865}
3866
Evan Cheng533a0aa2006-04-19 20:35:22 +00003867/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3868/// match movlp{s|d}. The lower half elements should come from lower half of
3869/// V1 (and in order), and the upper half elements should come from the upper
3870/// half of V2 (and in order). And since V1 will become the source of the
3871/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003872static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3873 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003874 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003875 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003876 // Is V2 is a vector load, don't do this transformation. We will try to use
3877 // load folding shufps op.
3878 if (ISD::isNON_EXTLoad(V2))
3879 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003880
Nate Begeman5a5ca152009-04-29 05:20:52 +00003881 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003882
Evan Cheng533a0aa2006-04-19 20:35:22 +00003883 if (NumElems != 2 && NumElems != 4)
3884 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003885 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003887 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003888 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003890 return false;
3891 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003892}
3893
Evan Cheng39623da2006-04-20 08:58:49 +00003894/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3895/// all the same.
3896static bool isSplatVector(SDNode *N) {
3897 if (N->getOpcode() != ISD::BUILD_VECTOR)
3898 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003899
Dan Gohman475871a2008-07-27 21:46:04 +00003900 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003901 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3902 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003903 return false;
3904 return true;
3905}
3906
Evan Cheng213d2cf2007-05-17 18:45:50 +00003907/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003908/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003909/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003910static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003911 SDValue V1 = N->getOperand(0);
3912 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003913 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3914 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003916 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003918 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3919 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003920 if (Opc != ISD::BUILD_VECTOR ||
3921 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 return false;
3923 } else if (Idx >= 0) {
3924 unsigned Opc = V1.getOpcode();
3925 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3926 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003927 if (Opc != ISD::BUILD_VECTOR ||
3928 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003929 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003930 }
3931 }
3932 return true;
3933}
3934
3935/// getZeroVector - Returns a vector of specified type with all zero elements.
3936///
Owen Andersone50ed302009-08-10 22:56:29 +00003937static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003938 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003939 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003940
Dale Johannesen0488fb62010-09-30 23:57:10 +00003941 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003942 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003943 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003944 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003945 if (HasSSE2) { // SSE2
3946 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3947 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3948 } else { // SSE1
3949 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3950 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3951 }
3952 } else if (VT.getSizeInBits() == 256) { // AVX
3953 // 256-bit logic and arithmetic instructions in AVX are
3954 // all floating-point, no support for integer ops. Default
3955 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003957 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3958 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003959 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003960 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003961}
3962
Chris Lattner8a594482007-11-25 00:24:49 +00003963/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003964/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
3965/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
3966/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00003967static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003968 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003969 assert((VT.is128BitVector() || VT.is256BitVector())
3970 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003973 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
3974 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003975
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003976 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003977 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
3978 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
3979 Vec = Insert128BitVector(InsV, Vec,
3980 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
3981 }
3982
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003983 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003984}
3985
Evan Cheng39623da2006-04-20 08:58:49 +00003986/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3987/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003988static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003989 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003990 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003991
Evan Cheng39623da2006-04-20 08:58:49 +00003992 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 SmallVector<int, 8> MaskVec;
3994 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003995
Nate Begeman5a5ca152009-04-29 05:20:52 +00003996 for (unsigned i = 0; i != NumElems; ++i) {
3997 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 MaskVec[i] = NumElems;
3999 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004000 }
Evan Cheng39623da2006-04-20 08:58:49 +00004001 }
Evan Cheng39623da2006-04-20 08:58:49 +00004002 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4004 SVOp->getOperand(1), &MaskVec[0]);
4005 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004006}
4007
Evan Cheng017dcc62006-04-21 01:05:10 +00004008/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4009/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004010static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 SDValue V2) {
4012 unsigned NumElems = VT.getVectorNumElements();
4013 SmallVector<int, 8> Mask;
4014 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004015 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 Mask.push_back(i);
4017 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004018}
4019
Nate Begeman9008ca62009-04-27 18:41:29 +00004020/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004021static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 SDValue V2) {
4023 unsigned NumElems = VT.getVectorNumElements();
4024 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004025 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 Mask.push_back(i);
4027 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004030}
4031
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004032/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004033static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 SDValue V2) {
4035 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004036 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004038 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 Mask.push_back(i + Half);
4040 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004041 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004043}
4044
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004045// PromoteSplatv8v16 - All i16 and i8 vector types can't be used directly by
4046// a generic shuffle instruction because the target has no such instructions.
4047// Generate shuffles which repeat i16 and i8 several times until they can be
4048// represented by v4f32 and then be manipulated by target suported shuffles.
4049static SDValue PromoteSplatv8v16(SDValue V, SelectionDAG &DAG, int &EltNo) {
4050 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004052 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004053
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 while (NumElems > 4) {
4055 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004056 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004058 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 EltNo -= NumElems/2;
4060 }
4061 NumElems >>= 1;
4062 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004063 return V;
4064}
Eric Christopherfd179292009-08-27 18:07:15 +00004065
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004066/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4067static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4068 EVT VT = V.getValueType();
4069 DebugLoc dl = V.getDebugLoc();
4070 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4071 && "Vector size not supported");
4072
4073 bool Is128 = VT.getSizeInBits() == 128;
4074 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4075 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4076
4077 if (Is128) {
4078 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4079 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4080 } else {
4081 // The second half of indicies refer to the higher part, which is a
4082 // duplication of the lower one. This makes this shuffle a perfect match
4083 // for the VPERM instruction.
4084 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4085 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4086 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4087 }
4088
4089 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4090}
4091
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004092/// PromoteVectorToScalarSplat - Since there's no native support for
4093/// scalar_to_vector for 256-bit AVX, a 128-bit scalar_to_vector +
4094/// INSERT_SUBVECTOR is generated. Recognize this idiom and do the
4095/// shuffle before the insertion, this yields less instructions in the end.
4096static SDValue PromoteVectorToScalarSplat(ShuffleVectorSDNode *SV,
4097 SelectionDAG &DAG) {
4098 EVT SrcVT = SV->getValueType(0);
4099 SDValue V1 = SV->getOperand(0);
4100 DebugLoc dl = SV->getDebugLoc();
4101 int NumElems = SrcVT.getVectorNumElements();
4102
4103 assert(SrcVT.is256BitVector() && "unknown howto handle vector type");
4104
4105 SmallVector<int, 4> Mask;
4106 for (int i = 0; i < NumElems/2; ++i)
4107 Mask.push_back(SV->getMaskElt(i));
4108
4109 EVT SVT = EVT::getVectorVT(*DAG.getContext(), SrcVT.getVectorElementType(),
4110 NumElems/2);
4111 SDValue SV1 = DAG.getVectorShuffle(SVT, dl, V1.getOperand(1),
4112 DAG.getUNDEF(SVT), &Mask[0]);
4113 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), SV1,
4114 DAG.getConstant(0, MVT::i32), DAG, dl);
4115
4116 return Insert128BitVector(InsV, SV1,
4117 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4118}
4119
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004120/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4121/// v8i32, v16i16 or v32i8 to v8f32.
4122static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4123 EVT SrcVT = SV->getValueType(0);
4124 SDValue V1 = SV->getOperand(0);
4125 DebugLoc dl = SV->getDebugLoc();
4126
4127 int EltNo = SV->getSplatIndex();
4128 int NumElems = SrcVT.getVectorNumElements();
4129 unsigned Size = SrcVT.getSizeInBits();
4130
4131 // Extract the 128-bit part containing the splat element and update
4132 // the splat element index when it refers to the higher register.
4133 if (Size == 256) {
4134 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4135 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4136 if (Idx > 0)
4137 EltNo -= NumElems/2;
4138 }
4139
4140 // Make this 128-bit vector duplicate i8 and i16 elements
4141 if (NumElems > 4)
4142 V1 = PromoteSplatv8v16(V1, DAG, EltNo);
4143
4144 // Recreate the 256-bit vector and place the same 128-bit vector
4145 // into the low and high part. This is necessary because we want
4146 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4147 // inside each separate v4f32 lane.
4148 if (Size == 256) {
4149 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4150 DAG.getConstant(0, MVT::i32), DAG, dl);
4151 V1 = Insert128BitVector(InsV, V1,
4152 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4153 }
4154
4155 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004156}
4157
Evan Chengba05f722006-04-21 23:03:30 +00004158/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004159/// vector of zero or undef vector. This produces a shuffle where the low
4160/// element of V2 is swizzled into the zero/undef vector, landing at element
4161/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004162static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004163 bool isZero, bool HasSSE2,
4164 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004165 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4168 unsigned NumElems = VT.getVectorNumElements();
4169 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004170 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 // If this is the insertion idx, put the low elt of V2 here.
4172 MaskVec.push_back(i == Idx ? NumElems : i);
4173 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004174}
4175
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004176/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4177/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004178static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4179 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004180 if (Depth == 6)
4181 return SDValue(); // Limit search depth.
4182
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004183 SDValue V = SDValue(N, 0);
4184 EVT VT = V.getValueType();
4185 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004186
4187 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4188 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4189 Index = SV->getMaskElt(Index);
4190
4191 if (Index < 0)
4192 return DAG.getUNDEF(VT.getVectorElementType());
4193
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004194 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004195 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004196 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004197 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004198
4199 // Recurse into target specific vector shuffles to find scalars.
4200 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004201 int NumElems = VT.getVectorNumElements();
4202 SmallVector<unsigned, 16> ShuffleMask;
4203 SDValue ImmN;
4204
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004205 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004206 case X86ISD::SHUFPS:
4207 case X86ISD::SHUFPD:
4208 ImmN = N->getOperand(N->getNumOperands()-1);
4209 DecodeSHUFPSMask(NumElems,
4210 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4211 ShuffleMask);
4212 break;
4213 case X86ISD::PUNPCKHBW:
4214 case X86ISD::PUNPCKHWD:
4215 case X86ISD::PUNPCKHDQ:
4216 case X86ISD::PUNPCKHQDQ:
4217 DecodePUNPCKHMask(NumElems, ShuffleMask);
4218 break;
4219 case X86ISD::UNPCKHPS:
4220 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004221 case X86ISD::VUNPCKHPSY:
4222 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004223 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4224 break;
4225 case X86ISD::PUNPCKLBW:
4226 case X86ISD::PUNPCKLWD:
4227 case X86ISD::PUNPCKLDQ:
4228 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004229 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004230 break;
4231 case X86ISD::UNPCKLPS:
4232 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004233 case X86ISD::VUNPCKLPSY:
4234 case X86ISD::VUNPCKLPDY:
4235 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004236 break;
4237 case X86ISD::MOVHLPS:
4238 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4239 break;
4240 case X86ISD::MOVLHPS:
4241 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4242 break;
4243 case X86ISD::PSHUFD:
4244 ImmN = N->getOperand(N->getNumOperands()-1);
4245 DecodePSHUFMask(NumElems,
4246 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4247 ShuffleMask);
4248 break;
4249 case X86ISD::PSHUFHW:
4250 ImmN = N->getOperand(N->getNumOperands()-1);
4251 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4252 ShuffleMask);
4253 break;
4254 case X86ISD::PSHUFLW:
4255 ImmN = N->getOperand(N->getNumOperands()-1);
4256 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4257 ShuffleMask);
4258 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004259 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004260 case X86ISD::MOVSD: {
4261 // The index 0 always comes from the first element of the second source,
4262 // this is why MOVSS and MOVSD are used in the first place. The other
4263 // elements come from the other positions of the first source vector.
4264 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004265 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4266 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004267 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004268 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004269 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004270 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004271 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004272 break;
4273 case X86ISD::VPERMILPSY:
4274 ImmN = N->getOperand(N->getNumOperands()-1);
4275 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4276 ShuffleMask);
4277 break;
4278 case X86ISD::VPERMILPD:
4279 ImmN = N->getOperand(N->getNumOperands()-1);
4280 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4281 ShuffleMask);
4282 break;
4283 case X86ISD::VPERMILPDY:
4284 ImmN = N->getOperand(N->getNumOperands()-1);
4285 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4286 ShuffleMask);
4287 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004288 default:
4289 assert("not implemented for target shuffle node");
4290 return SDValue();
4291 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004292
4293 Index = ShuffleMask[Index];
4294 if (Index < 0)
4295 return DAG.getUNDEF(VT.getVectorElementType());
4296
4297 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4298 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4299 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004300 }
4301
4302 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004303 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004304 V = V.getOperand(0);
4305 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004306 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004307
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004308 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004309 return SDValue();
4310 }
4311
4312 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4313 return (Index == 0) ? V.getOperand(0)
4314 : DAG.getUNDEF(VT.getVectorElementType());
4315
4316 if (V.getOpcode() == ISD::BUILD_VECTOR)
4317 return V.getOperand(Index);
4318
4319 return SDValue();
4320}
4321
4322/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4323/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004324/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004325static
4326unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4327 bool ZerosFromLeft, SelectionDAG &DAG) {
4328 int i = 0;
4329
4330 while (i < NumElems) {
4331 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004332 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004333 if (!(Elt.getNode() &&
4334 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4335 break;
4336 ++i;
4337 }
4338
4339 return i;
4340}
4341
4342/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4343/// MaskE correspond consecutively to elements from one of the vector operands,
4344/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4345static
4346bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4347 int OpIdx, int NumElems, unsigned &OpNum) {
4348 bool SeenV1 = false;
4349 bool SeenV2 = false;
4350
4351 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4352 int Idx = SVOp->getMaskElt(i);
4353 // Ignore undef indicies
4354 if (Idx < 0)
4355 continue;
4356
4357 if (Idx < NumElems)
4358 SeenV1 = true;
4359 else
4360 SeenV2 = true;
4361
4362 // Only accept consecutive elements from the same vector
4363 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4364 return false;
4365 }
4366
4367 OpNum = SeenV1 ? 0 : 1;
4368 return true;
4369}
4370
4371/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4372/// logical left shift of a vector.
4373static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4374 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4375 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4376 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4377 false /* check zeros from right */, DAG);
4378 unsigned OpSrc;
4379
4380 if (!NumZeros)
4381 return false;
4382
4383 // Considering the elements in the mask that are not consecutive zeros,
4384 // check if they consecutively come from only one of the source vectors.
4385 //
4386 // V1 = {X, A, B, C} 0
4387 // \ \ \ /
4388 // vector_shuffle V1, V2 <1, 2, 3, X>
4389 //
4390 if (!isShuffleMaskConsecutive(SVOp,
4391 0, // Mask Start Index
4392 NumElems-NumZeros-1, // Mask End Index
4393 NumZeros, // Where to start looking in the src vector
4394 NumElems, // Number of elements in vector
4395 OpSrc)) // Which source operand ?
4396 return false;
4397
4398 isLeft = false;
4399 ShAmt = NumZeros;
4400 ShVal = SVOp->getOperand(OpSrc);
4401 return true;
4402}
4403
4404/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4405/// logical left shift of a vector.
4406static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4407 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4408 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4409 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4410 true /* check zeros from left */, DAG);
4411 unsigned OpSrc;
4412
4413 if (!NumZeros)
4414 return false;
4415
4416 // Considering the elements in the mask that are not consecutive zeros,
4417 // check if they consecutively come from only one of the source vectors.
4418 //
4419 // 0 { A, B, X, X } = V2
4420 // / \ / /
4421 // vector_shuffle V1, V2 <X, X, 4, 5>
4422 //
4423 if (!isShuffleMaskConsecutive(SVOp,
4424 NumZeros, // Mask Start Index
4425 NumElems-1, // Mask End Index
4426 0, // Where to start looking in the src vector
4427 NumElems, // Number of elements in vector
4428 OpSrc)) // Which source operand ?
4429 return false;
4430
4431 isLeft = true;
4432 ShAmt = NumZeros;
4433 ShVal = SVOp->getOperand(OpSrc);
4434 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004435}
4436
4437/// isVectorShift - Returns true if the shuffle can be implemented as a
4438/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004439static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004440 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004441 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4442 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4443 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004444
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004445 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004446}
4447
Evan Chengc78d3b42006-04-24 18:01:45 +00004448/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4449///
Dan Gohman475871a2008-07-27 21:46:04 +00004450static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004451 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004452 SelectionDAG &DAG,
4453 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004454 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004455 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004456
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004457 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004458 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004459 bool First = true;
4460 for (unsigned i = 0; i < 16; ++i) {
4461 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4462 if (ThisIsNonZero && First) {
4463 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004465 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004467 First = false;
4468 }
4469
4470 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004471 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004472 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4473 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004474 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004475 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004476 }
4477 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4479 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4480 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004481 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004483 } else
4484 ThisElt = LastElt;
4485
Gabor Greifba36cb52008-08-28 21:40:38 +00004486 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004488 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004489 }
4490 }
4491
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004492 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004493}
4494
Bill Wendlinga348c562007-03-22 18:42:45 +00004495/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004496///
Dan Gohman475871a2008-07-27 21:46:04 +00004497static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004498 unsigned NumNonZero, unsigned NumZero,
4499 SelectionDAG &DAG,
4500 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004501 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004502 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004503
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004504 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004506 bool First = true;
4507 for (unsigned i = 0; i < 8; ++i) {
4508 bool isNonZero = (NonZeros & (1 << i)) != 0;
4509 if (isNonZero) {
4510 if (First) {
4511 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004513 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004515 First = false;
4516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004517 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004519 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004520 }
4521 }
4522
4523 return V;
4524}
4525
Evan Chengf26ffe92008-05-29 08:22:04 +00004526/// getVShift - Return a vector logical shift node.
4527///
Owen Andersone50ed302009-08-10 22:56:29 +00004528static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 unsigned NumBits, SelectionDAG &DAG,
4530 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004531 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004532 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004533 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4534 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004535 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004536 DAG.getConstant(NumBits,
4537 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004538}
4539
Dan Gohman475871a2008-07-27 21:46:04 +00004540SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004541X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004542 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004543
Evan Chengc3630942009-12-09 21:00:30 +00004544 // Check if the scalar load can be widened into a vector load. And if
4545 // the address is "base + cst" see if the cst can be "absorbed" into
4546 // the shuffle mask.
4547 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4548 SDValue Ptr = LD->getBasePtr();
4549 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4550 return SDValue();
4551 EVT PVT = LD->getValueType(0);
4552 if (PVT != MVT::i32 && PVT != MVT::f32)
4553 return SDValue();
4554
4555 int FI = -1;
4556 int64_t Offset = 0;
4557 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4558 FI = FINode->getIndex();
4559 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004560 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004561 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4562 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4563 Offset = Ptr.getConstantOperandVal(1);
4564 Ptr = Ptr.getOperand(0);
4565 } else {
4566 return SDValue();
4567 }
4568
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004569 // FIXME: 256-bit vector instructions don't require a strict alignment,
4570 // improve this code to support it better.
4571 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004572 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004573 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004574 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004575 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004576 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004577 // Can't change the alignment. FIXME: It's possible to compute
4578 // the exact stack offset and reference FI + adjust offset instead.
4579 // If someone *really* cares about this. That's the way to implement it.
4580 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004581 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004582 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004583 }
4584 }
4585
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004586 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004587 // Ptr + (Offset & ~15).
4588 if (Offset < 0)
4589 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004590 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004591 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004592 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004593 if (StartOffset)
4594 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4595 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4596
4597 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004598 int NumElems = VT.getVectorNumElements();
4599
4600 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4601 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4602 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004603 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004604 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004605
4606 // Canonicalize it to a v4i32 or v8i32 shuffle.
4607 SmallVector<int, 8> Mask;
4608 for (int i = 0; i < NumElems; ++i)
4609 Mask.push_back(EltNo);
4610
4611 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4612 return DAG.getNode(ISD::BITCAST, dl, NVT,
4613 DAG.getVectorShuffle(CanonVT, dl, V1,
4614 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004615 }
4616
4617 return SDValue();
4618}
4619
Michael J. Spencerec38de22010-10-10 22:04:20 +00004620/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4621/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004622/// load which has the same value as a build_vector whose operands are 'elts'.
4623///
4624/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004625///
Nate Begeman1449f292010-03-24 22:19:06 +00004626/// FIXME: we'd also like to handle the case where the last elements are zero
4627/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4628/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004629static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004630 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004631 EVT EltVT = VT.getVectorElementType();
4632 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004633
Nate Begemanfdea31a2010-03-24 20:49:50 +00004634 LoadSDNode *LDBase = NULL;
4635 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004636
Nate Begeman1449f292010-03-24 22:19:06 +00004637 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004638 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004639 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004640 for (unsigned i = 0; i < NumElems; ++i) {
4641 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004642
Nate Begemanfdea31a2010-03-24 20:49:50 +00004643 if (!Elt.getNode() ||
4644 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4645 return SDValue();
4646 if (!LDBase) {
4647 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4648 return SDValue();
4649 LDBase = cast<LoadSDNode>(Elt.getNode());
4650 LastLoadedElt = i;
4651 continue;
4652 }
4653 if (Elt.getOpcode() == ISD::UNDEF)
4654 continue;
4655
4656 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4657 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4658 return SDValue();
4659 LastLoadedElt = i;
4660 }
Nate Begeman1449f292010-03-24 22:19:06 +00004661
4662 // If we have found an entire vector of loads and undefs, then return a large
4663 // load of the entire vector width starting at the base pointer. If we found
4664 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004665 if (LastLoadedElt == NumElems - 1) {
4666 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004667 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004668 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004669 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004670 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004671 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004672 LDBase->isVolatile(), LDBase->isNonTemporal(),
4673 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004674 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4675 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004676 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4677 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004678 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4679 Ops, 2, MVT::i32,
4680 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004681 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004682 }
4683 return SDValue();
4684}
4685
Evan Chengc3630942009-12-09 21:00:30 +00004686SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004687X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004688 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004689
David Greenef125a292011-02-08 19:04:41 +00004690 EVT VT = Op.getValueType();
4691 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004692 unsigned NumElems = Op.getNumOperands();
4693
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004694 // Vectors containing all zeros can be matched by pxor and xorps later
4695 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4696 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4697 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004698 if (Op.getValueType() == MVT::v4i32 ||
4699 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004700 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004701
Dale Johannesenace16102009-02-03 19:33:06 +00004702 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004703 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004705 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
4706 // vectors or broken into v4i32 operations on 256-bit vectors.
4707 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
4708 if (Op.getValueType() == MVT::v4i32)
4709 return Op;
4710
4711 return getOnesVector(Op.getValueType(), DAG, dl);
4712 }
4713
Owen Andersone50ed302009-08-10 22:56:29 +00004714 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004715
Evan Cheng0db9fe62006-04-25 20:13:52 +00004716 unsigned NumZero = 0;
4717 unsigned NumNonZero = 0;
4718 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004719 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004720 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004722 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004723 if (Elt.getOpcode() == ISD::UNDEF)
4724 continue;
4725 Values.insert(Elt);
4726 if (Elt.getOpcode() != ISD::Constant &&
4727 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004728 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004729 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004730 NumZero++;
4731 else {
4732 NonZeros |= (1 << i);
4733 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004734 }
4735 }
4736
Chris Lattner97a2a562010-08-26 05:24:29 +00004737 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4738 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004739 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004740
Chris Lattner67f453a2008-03-09 05:42:06 +00004741 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004742 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004743 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004744 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004745
Chris Lattner62098042008-03-09 01:05:04 +00004746 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4747 // the value are obviously zero, truncate the value to i32 and do the
4748 // insertion that way. Only do this if the value is non-constant or if the
4749 // value is a constant being inserted into element 0. It is cheaper to do
4750 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004752 (!IsAllConstants || Idx == 0)) {
4753 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004754 // Handle SSE only.
4755 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4756 EVT VecVT = MVT::v4i32;
4757 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004758
Chris Lattner62098042008-03-09 01:05:04 +00004759 // Truncate the value (which may itself be a constant) to i32, and
4760 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004762 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004763 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4764 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004765
Chris Lattner62098042008-03-09 01:05:04 +00004766 // Now we have our 32-bit value zero extended in the low element of
4767 // a vector. If Idx != 0, swizzle it into place.
4768 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 SmallVector<int, 4> Mask;
4770 Mask.push_back(Idx);
4771 for (unsigned i = 1; i != VecElts; ++i)
4772 Mask.push_back(i);
4773 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004774 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004775 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004776 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004777 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004778 }
4779 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004780
Chris Lattner19f79692008-03-08 22:59:52 +00004781 // If we have a constant or non-constant insertion into the low element of
4782 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4783 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004784 // depending on what the source datatype is.
4785 if (Idx == 0) {
4786 if (NumZero == 0) {
4787 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4789 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004790 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4791 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4792 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4793 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4795 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004796 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4797 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004798 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4799 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4800 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004801 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004802 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004803 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004804
4805 // Is it a vector logical left shift?
4806 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004807 X86::isZeroNode(Op.getOperand(0)) &&
4808 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004809 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004810 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004811 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004812 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004813 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004814 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004815
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004816 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004817 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004818
Chris Lattner19f79692008-03-08 22:59:52 +00004819 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4820 // is a non-constant being inserted into an element other than the low one,
4821 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4822 // movd/movss) to move this into the low element, then shuffle it into
4823 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004825 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004826
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004828 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4829 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004830 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004831 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 MaskVec.push_back(i == Idx ? 0 : 1);
4833 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834 }
4835 }
4836
Chris Lattner67f453a2008-03-09 05:42:06 +00004837 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004838 if (Values.size() == 1) {
4839 if (EVTBits == 32) {
4840 // Instead of a shuffle like this:
4841 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4842 // Check if it's possible to issue this instead.
4843 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4844 unsigned Idx = CountTrailingZeros_32(NonZeros);
4845 SDValue Item = Op.getOperand(Idx);
4846 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4847 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4848 }
Dan Gohman475871a2008-07-27 21:46:04 +00004849 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004850 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004851
Dan Gohmana3941172007-07-24 22:55:08 +00004852 // A vector full of immediates; various special cases are already
4853 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004854 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004855 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004856
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004857 // For AVX-length vectors, build the individual 128-bit pieces and use
4858 // shuffles to put them in place.
4859 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4860 SmallVector<SDValue, 32> V;
4861 for (unsigned i = 0; i < NumElems; ++i)
4862 V.push_back(Op.getOperand(i));
4863
4864 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4865
4866 // Build both the lower and upper subvector.
4867 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4868 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4869 NumElems/2);
4870
4871 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00004872 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
4873 DAG.getConstant(0, MVT::i32), DAG, dl);
4874 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004875 DAG, dl);
4876 }
4877
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004878 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004879 if (EVTBits == 64) {
4880 if (NumNonZero == 1) {
4881 // One half is zero or undef.
4882 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004883 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004884 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004885 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4886 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004887 }
Dan Gohman475871a2008-07-27 21:46:04 +00004888 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004889 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004890
4891 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004892 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004893 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004894 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004895 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896 }
4897
Bill Wendling826f36f2007-03-28 00:57:11 +00004898 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004899 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004900 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004901 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902 }
4903
4904 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004905 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004906 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004907 if (NumElems == 4 && NumZero > 0) {
4908 for (unsigned i = 0; i < 4; ++i) {
4909 bool isZero = !(NonZeros & (1 << i));
4910 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004911 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004912 else
Dale Johannesenace16102009-02-03 19:33:06 +00004913 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004914 }
4915
4916 for (unsigned i = 0; i < 2; ++i) {
4917 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4918 default: break;
4919 case 0:
4920 V[i] = V[i*2]; // Must be a zero vector.
4921 break;
4922 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004923 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004924 break;
4925 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004927 break;
4928 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004929 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004930 break;
4931 }
4932 }
4933
Nate Begeman9008ca62009-04-27 18:41:29 +00004934 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004935 bool Reverse = (NonZeros & 0x3) == 2;
4936 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004937 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004938 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4939 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4941 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942 }
4943
Nate Begemanfdea31a2010-03-24 20:49:50 +00004944 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4945 // Check for a build vector of consecutive loads.
4946 for (unsigned i = 0; i < NumElems; ++i)
4947 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004948
Nate Begemanfdea31a2010-03-24 20:49:50 +00004949 // Check for elements which are consecutive loads.
4950 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4951 if (LD.getNode())
4952 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004953
4954 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004955 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004956 SDValue Result;
4957 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4958 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4959 else
4960 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004961
Chris Lattner24faf612010-08-28 17:59:08 +00004962 for (unsigned i = 1; i < NumElems; ++i) {
4963 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4964 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004965 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004966 }
4967 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004968 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004969
Chris Lattner6e80e442010-08-28 17:15:43 +00004970 // Otherwise, expand into a number of unpckl*, start by extending each of
4971 // our (non-undef) elements to the full vector width with the element in the
4972 // bottom slot of the vector (which generates no code for SSE).
4973 for (unsigned i = 0; i < NumElems; ++i) {
4974 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4975 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4976 else
4977 V[i] = DAG.getUNDEF(VT);
4978 }
4979
4980 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004981 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4982 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4983 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004984 unsigned EltStride = NumElems >> 1;
4985 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004986 for (unsigned i = 0; i < EltStride; ++i) {
4987 // If V[i+EltStride] is undef and this is the first round of mixing,
4988 // then it is safe to just drop this shuffle: V[i] is already in the
4989 // right place, the one element (since it's the first round) being
4990 // inserted as undef can be dropped. This isn't safe for successive
4991 // rounds because they will permute elements within both vectors.
4992 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4993 EltStride == NumElems/2)
4994 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004995
Chris Lattner6e80e442010-08-28 17:15:43 +00004996 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004997 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004998 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004999 }
5000 return V[0];
5001 }
Dan Gohman475871a2008-07-27 21:46:04 +00005002 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003}
5004
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005005// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5006// them in a MMX register. This is better than doing a stack convert.
5007static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005008 DebugLoc dl = Op.getDebugLoc();
5009 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005010
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005011 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5012 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5013 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005014 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005015 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5016 InVec = Op.getOperand(1);
5017 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5018 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005019 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005020 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5021 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5022 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005023 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005024 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5025 Mask[0] = 0; Mask[1] = 2;
5026 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5027 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005028 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005029}
5030
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005031// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5032// to create 256-bit vectors from two other 128-bit ones.
5033static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5034 DebugLoc dl = Op.getDebugLoc();
5035 EVT ResVT = Op.getValueType();
5036
5037 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5038
5039 SDValue V1 = Op.getOperand(0);
5040 SDValue V2 = Op.getOperand(1);
5041 unsigned NumElems = ResVT.getVectorNumElements();
5042
5043 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5044 DAG.getConstant(0, MVT::i32), DAG, dl);
5045 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5046 DAG, dl);
5047}
5048
5049SDValue
5050X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
5051 DebugLoc dl = Op.getDebugLoc();
5052 EVT ResVT = Op.getValueType();
5053
5054 assert(Op.getNumOperands() == 2);
5055 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5056 "Unsupported CONCAT_VECTORS for value type");
5057
5058 // We support concatenate two MMX registers and place them in a MMX register.
5059 // This is better than doing a stack convert.
5060 if (ResVT.is128BitVector())
5061 return LowerMMXCONCAT_VECTORS(Op, DAG);
5062
5063 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5064 // from two other 128-bit ones.
5065 return LowerAVXCONCAT_VECTORS(Op, DAG);
5066}
5067
Nate Begemanb9a47b82009-02-23 08:49:38 +00005068// v8i16 shuffles - Prefer shuffles in the following order:
5069// 1. [all] pshuflw, pshufhw, optional move
5070// 2. [ssse3] 1 x pshufb
5071// 3. [ssse3] 2 x pshufb + 1 x por
5072// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005073SDValue
5074X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5075 SelectionDAG &DAG) const {
5076 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005077 SDValue V1 = SVOp->getOperand(0);
5078 SDValue V2 = SVOp->getOperand(1);
5079 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005080 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005081
Nate Begemanb9a47b82009-02-23 08:49:38 +00005082 // Determine if more than 1 of the words in each of the low and high quadwords
5083 // of the result come from the same quadword of one of the two inputs. Undef
5084 // mask values count as coming from any quadword, for better codegen.
5085 SmallVector<unsigned, 4> LoQuad(4);
5086 SmallVector<unsigned, 4> HiQuad(4);
5087 BitVector InputQuads(4);
5088 for (unsigned i = 0; i < 8; ++i) {
5089 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005090 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005091 MaskVals.push_back(EltIdx);
5092 if (EltIdx < 0) {
5093 ++Quad[0];
5094 ++Quad[1];
5095 ++Quad[2];
5096 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005097 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005098 }
5099 ++Quad[EltIdx / 4];
5100 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005101 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005102
Nate Begemanb9a47b82009-02-23 08:49:38 +00005103 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005104 unsigned MaxQuad = 1;
5105 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005106 if (LoQuad[i] > MaxQuad) {
5107 BestLoQuad = i;
5108 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005109 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005110 }
5111
Nate Begemanb9a47b82009-02-23 08:49:38 +00005112 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005113 MaxQuad = 1;
5114 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005115 if (HiQuad[i] > MaxQuad) {
5116 BestHiQuad = i;
5117 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005118 }
5119 }
5120
Nate Begemanb9a47b82009-02-23 08:49:38 +00005121 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005122 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005123 // single pshufb instruction is necessary. If There are more than 2 input
5124 // quads, disable the next transformation since it does not help SSSE3.
5125 bool V1Used = InputQuads[0] || InputQuads[1];
5126 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005127 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005128 if (InputQuads.count() == 2 && V1Used && V2Used) {
5129 BestLoQuad = InputQuads.find_first();
5130 BestHiQuad = InputQuads.find_next(BestLoQuad);
5131 }
5132 if (InputQuads.count() > 2) {
5133 BestLoQuad = -1;
5134 BestHiQuad = -1;
5135 }
5136 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005137
Nate Begemanb9a47b82009-02-23 08:49:38 +00005138 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5139 // the shuffle mask. If a quad is scored as -1, that means that it contains
5140 // words from all 4 input quadwords.
5141 SDValue NewV;
5142 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005143 SmallVector<int, 8> MaskV;
5144 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5145 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005146 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005147 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5148 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5149 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005150
Nate Begemanb9a47b82009-02-23 08:49:38 +00005151 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5152 // source words for the shuffle, to aid later transformations.
5153 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005154 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005155 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005156 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005157 if (idx != (int)i)
5158 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005159 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005160 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005161 AllWordsInNewV = false;
5162 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005163 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005164
Nate Begemanb9a47b82009-02-23 08:49:38 +00005165 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5166 if (AllWordsInNewV) {
5167 for (int i = 0; i != 8; ++i) {
5168 int idx = MaskVals[i];
5169 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005170 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005171 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005172 if ((idx != i) && idx < 4)
5173 pshufhw = false;
5174 if ((idx != i) && idx > 3)
5175 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005176 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005177 V1 = NewV;
5178 V2Used = false;
5179 BestLoQuad = 0;
5180 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005181 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005182
Nate Begemanb9a47b82009-02-23 08:49:38 +00005183 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5184 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005185 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005186 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5187 unsigned TargetMask = 0;
5188 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005190 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5191 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5192 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005193 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005194 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005195 }
Eric Christopherfd179292009-08-27 18:07:15 +00005196
Nate Begemanb9a47b82009-02-23 08:49:38 +00005197 // If we have SSSE3, and all words of the result are from 1 input vector,
5198 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5199 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005200 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005201 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005202
Nate Begemanb9a47b82009-02-23 08:49:38 +00005203 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005204 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005205 // mask, and elements that come from V1 in the V2 mask, so that the two
5206 // results can be OR'd together.
5207 bool TwoInputs = V1Used && V2Used;
5208 for (unsigned i = 0; i != 8; ++i) {
5209 int EltIdx = MaskVals[i] * 2;
5210 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5212 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005213 continue;
5214 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5216 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005217 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005218 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005219 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005220 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005222 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005223 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005224
Nate Begemanb9a47b82009-02-23 08:49:38 +00005225 // Calculate the shuffle mask for the second input, shuffle it, and
5226 // OR it with the first shuffled input.
5227 pshufbMask.clear();
5228 for (unsigned i = 0; i != 8; ++i) {
5229 int EltIdx = MaskVals[i] * 2;
5230 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5232 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005233 continue;
5234 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5236 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005238 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005239 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005240 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 MVT::v16i8, &pshufbMask[0], 16));
5242 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005243 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005244 }
5245
5246 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5247 // and update MaskVals with new element order.
5248 BitVector InOrder(8);
5249 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005250 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005251 for (int i = 0; i != 4; ++i) {
5252 int idx = MaskVals[i];
5253 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005254 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005255 InOrder.set(i);
5256 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005258 InOrder.set(i);
5259 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005260 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005261 }
5262 }
5263 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005264 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005266 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005267
5268 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5269 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5270 NewV.getOperand(0),
5271 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5272 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005273 }
Eric Christopherfd179292009-08-27 18:07:15 +00005274
Nate Begemanb9a47b82009-02-23 08:49:38 +00005275 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5276 // and update MaskVals with the new element order.
5277 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005278 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005279 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005281 for (unsigned i = 4; i != 8; ++i) {
5282 int idx = MaskVals[i];
5283 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005284 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005285 InOrder.set(i);
5286 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005288 InOrder.set(i);
5289 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005290 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005291 }
5292 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005294 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005295
5296 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5297 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5298 NewV.getOperand(0),
5299 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5300 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005301 }
Eric Christopherfd179292009-08-27 18:07:15 +00005302
Nate Begemanb9a47b82009-02-23 08:49:38 +00005303 // In case BestHi & BestLo were both -1, which means each quadword has a word
5304 // from each of the four input quadwords, calculate the InOrder bitvector now
5305 // before falling through to the insert/extract cleanup.
5306 if (BestLoQuad == -1 && BestHiQuad == -1) {
5307 NewV = V1;
5308 for (int i = 0; i != 8; ++i)
5309 if (MaskVals[i] < 0 || MaskVals[i] == i)
5310 InOrder.set(i);
5311 }
Eric Christopherfd179292009-08-27 18:07:15 +00005312
Nate Begemanb9a47b82009-02-23 08:49:38 +00005313 // The other elements are put in the right place using pextrw and pinsrw.
5314 for (unsigned i = 0; i != 8; ++i) {
5315 if (InOrder[i])
5316 continue;
5317 int EltIdx = MaskVals[i];
5318 if (EltIdx < 0)
5319 continue;
5320 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005322 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005323 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005324 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005326 DAG.getIntPtrConstant(i));
5327 }
5328 return NewV;
5329}
5330
5331// v16i8 shuffles - Prefer shuffles in the following order:
5332// 1. [ssse3] 1 x pshufb
5333// 2. [ssse3] 2 x pshufb + 1 x por
5334// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5335static
Nate Begeman9008ca62009-04-27 18:41:29 +00005336SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005337 SelectionDAG &DAG,
5338 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005339 SDValue V1 = SVOp->getOperand(0);
5340 SDValue V2 = SVOp->getOperand(1);
5341 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005342 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005343 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005344
Nate Begemanb9a47b82009-02-23 08:49:38 +00005345 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005346 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005347 // present, fall back to case 3.
5348 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5349 bool V1Only = true;
5350 bool V2Only = true;
5351 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005352 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005353 if (EltIdx < 0)
5354 continue;
5355 if (EltIdx < 16)
5356 V2Only = false;
5357 else
5358 V1Only = false;
5359 }
Eric Christopherfd179292009-08-27 18:07:15 +00005360
Nate Begemanb9a47b82009-02-23 08:49:38 +00005361 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5362 if (TLI.getSubtarget()->hasSSSE3()) {
5363 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005364
Nate Begemanb9a47b82009-02-23 08:49:38 +00005365 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005366 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005367 //
5368 // Otherwise, we have elements from both input vectors, and must zero out
5369 // elements that come from V2 in the first mask, and V1 in the second mask
5370 // so that we can OR them together.
5371 bool TwoInputs = !(V1Only || V2Only);
5372 for (unsigned i = 0; i != 16; ++i) {
5373 int EltIdx = MaskVals[i];
5374 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005376 continue;
5377 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005379 }
5380 // If all the elements are from V2, assign it to V1 and return after
5381 // building the first pshufb.
5382 if (V2Only)
5383 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005385 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005387 if (!TwoInputs)
5388 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005389
Nate Begemanb9a47b82009-02-23 08:49:38 +00005390 // Calculate the shuffle mask for the second input, shuffle it, and
5391 // OR it with the first shuffled input.
5392 pshufbMask.clear();
5393 for (unsigned i = 0; i != 16; ++i) {
5394 int EltIdx = MaskVals[i];
5395 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005397 continue;
5398 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005400 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005401 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005402 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 MVT::v16i8, &pshufbMask[0], 16));
5404 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005405 }
Eric Christopherfd179292009-08-27 18:07:15 +00005406
Nate Begemanb9a47b82009-02-23 08:49:38 +00005407 // No SSSE3 - Calculate in place words and then fix all out of place words
5408 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5409 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005410 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5411 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005412 SDValue NewV = V2Only ? V2 : V1;
5413 for (int i = 0; i != 8; ++i) {
5414 int Elt0 = MaskVals[i*2];
5415 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005416
Nate Begemanb9a47b82009-02-23 08:49:38 +00005417 // This word of the result is all undef, skip it.
5418 if (Elt0 < 0 && Elt1 < 0)
5419 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005420
Nate Begemanb9a47b82009-02-23 08:49:38 +00005421 // This word of the result is already in the correct place, skip it.
5422 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5423 continue;
5424 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5425 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005426
Nate Begemanb9a47b82009-02-23 08:49:38 +00005427 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5428 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5429 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005430
5431 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5432 // using a single extract together, load it and store it.
5433 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005435 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005437 DAG.getIntPtrConstant(i));
5438 continue;
5439 }
5440
Nate Begemanb9a47b82009-02-23 08:49:38 +00005441 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005442 // source byte is not also odd, shift the extracted word left 8 bits
5443 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005446 DAG.getIntPtrConstant(Elt1 / 2));
5447 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005449 DAG.getConstant(8,
5450 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005451 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5453 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 }
5455 // If Elt0 is defined, extract it from the appropriate source. If the
5456 // source byte is not also even, shift the extracted word right 8 bits. If
5457 // Elt1 was also defined, OR the extracted values together before
5458 // inserting them in the result.
5459 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5462 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005464 DAG.getConstant(8,
5465 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005466 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5468 DAG.getConstant(0x00FF, MVT::i16));
5469 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 : InsElt0;
5471 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 DAG.getIntPtrConstant(i));
5474 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005475 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005476}
5477
Evan Cheng7a831ce2007-12-15 03:00:47 +00005478/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005479/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005480/// done when every pair / quad of shuffle mask elements point to elements in
5481/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005482/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005483static
Nate Begeman9008ca62009-04-27 18:41:29 +00005484SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005485 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005486 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005487 SDValue V1 = SVOp->getOperand(0);
5488 SDValue V2 = SVOp->getOperand(1);
5489 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005490 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005491 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005493 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 case MVT::v4f32: NewVT = MVT::v2f64; break;
5495 case MVT::v4i32: NewVT = MVT::v2i64; break;
5496 case MVT::v8i16: NewVT = MVT::v4i32; break;
5497 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005498 }
5499
Nate Begeman9008ca62009-04-27 18:41:29 +00005500 int Scale = NumElems / NewWidth;
5501 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005502 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005503 int StartIdx = -1;
5504 for (int j = 0; j < Scale; ++j) {
5505 int EltIdx = SVOp->getMaskElt(i+j);
5506 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005507 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005508 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005509 StartIdx = EltIdx - (EltIdx % Scale);
5510 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005511 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005512 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005513 if (StartIdx == -1)
5514 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005515 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005516 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005517 }
5518
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005519 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5520 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005521 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005522}
5523
Evan Chengd880b972008-05-09 21:53:03 +00005524/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005525///
Owen Andersone50ed302009-08-10 22:56:29 +00005526static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005527 SDValue SrcOp, SelectionDAG &DAG,
5528 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005530 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005531 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005532 LD = dyn_cast<LoadSDNode>(SrcOp);
5533 if (!LD) {
5534 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5535 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005536 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005537 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005538 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005539 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005540 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005541 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005543 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005544 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5545 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5546 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005547 SrcOp.getOperand(0)
5548 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005549 }
5550 }
5551 }
5552
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005553 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005554 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005555 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005556 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005557}
5558
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005559/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5560/// which could not be matched by any known target speficic shuffle
5561static SDValue
5562LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5563 return SDValue();
5564}
5565
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005566/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5567/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005568static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005569LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005570 SDValue V1 = SVOp->getOperand(0);
5571 SDValue V2 = SVOp->getOperand(1);
5572 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005573 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005574
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005575 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5576
Evan Chengace3c172008-07-22 21:13:36 +00005577 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005578 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005579 SmallVector<int, 8> Mask1(4U, -1);
5580 SmallVector<int, 8> PermMask;
5581 SVOp->getMask(PermMask);
5582
Evan Chengace3c172008-07-22 21:13:36 +00005583 unsigned NumHi = 0;
5584 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005585 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005586 int Idx = PermMask[i];
5587 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005588 Locs[i] = std::make_pair(-1, -1);
5589 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005590 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5591 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005592 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005593 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005594 NumLo++;
5595 } else {
5596 Locs[i] = std::make_pair(1, NumHi);
5597 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005599 NumHi++;
5600 }
5601 }
5602 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005603
Evan Chengace3c172008-07-22 21:13:36 +00005604 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005605 // If no more than two elements come from either vector. This can be
5606 // implemented with two shuffles. First shuffle gather the elements.
5607 // The second shuffle, which takes the first shuffle as both of its
5608 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005609 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005610
Nate Begeman9008ca62009-04-27 18:41:29 +00005611 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005612
Evan Chengace3c172008-07-22 21:13:36 +00005613 for (unsigned i = 0; i != 4; ++i) {
5614 if (Locs[i].first == -1)
5615 continue;
5616 else {
5617 unsigned Idx = (i < 2) ? 0 : 4;
5618 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005619 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005620 }
5621 }
5622
Nate Begeman9008ca62009-04-27 18:41:29 +00005623 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005624 } else if (NumLo == 3 || NumHi == 3) {
5625 // Otherwise, we must have three elements from one vector, call it X, and
5626 // one element from the other, call it Y. First, use a shufps to build an
5627 // intermediate vector with the one element from Y and the element from X
5628 // that will be in the same half in the final destination (the indexes don't
5629 // matter). Then, use a shufps to build the final vector, taking the half
5630 // containing the element from Y from the intermediate, and the other half
5631 // from X.
5632 if (NumHi == 3) {
5633 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005634 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005635 std::swap(V1, V2);
5636 }
5637
5638 // Find the element from V2.
5639 unsigned HiIndex;
5640 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005641 int Val = PermMask[HiIndex];
5642 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005643 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005644 if (Val >= 4)
5645 break;
5646 }
5647
Nate Begeman9008ca62009-04-27 18:41:29 +00005648 Mask1[0] = PermMask[HiIndex];
5649 Mask1[1] = -1;
5650 Mask1[2] = PermMask[HiIndex^1];
5651 Mask1[3] = -1;
5652 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005653
5654 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005655 Mask1[0] = PermMask[0];
5656 Mask1[1] = PermMask[1];
5657 Mask1[2] = HiIndex & 1 ? 6 : 4;
5658 Mask1[3] = HiIndex & 1 ? 4 : 6;
5659 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005660 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005661 Mask1[0] = HiIndex & 1 ? 2 : 0;
5662 Mask1[1] = HiIndex & 1 ? 0 : 2;
5663 Mask1[2] = PermMask[2];
5664 Mask1[3] = PermMask[3];
5665 if (Mask1[2] >= 0)
5666 Mask1[2] += 4;
5667 if (Mask1[3] >= 0)
5668 Mask1[3] += 4;
5669 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005670 }
Evan Chengace3c172008-07-22 21:13:36 +00005671 }
5672
5673 // Break it into (shuffle shuffle_hi, shuffle_lo).
5674 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005675 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005676 SmallVector<int,8> LoMask(4U, -1);
5677 SmallVector<int,8> HiMask(4U, -1);
5678
5679 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005680 unsigned MaskIdx = 0;
5681 unsigned LoIdx = 0;
5682 unsigned HiIdx = 2;
5683 for (unsigned i = 0; i != 4; ++i) {
5684 if (i == 2) {
5685 MaskPtr = &HiMask;
5686 MaskIdx = 1;
5687 LoIdx = 0;
5688 HiIdx = 2;
5689 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005690 int Idx = PermMask[i];
5691 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005692 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005693 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005694 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005695 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005696 LoIdx++;
5697 } else {
5698 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005699 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005700 HiIdx++;
5701 }
5702 }
5703
Nate Begeman9008ca62009-04-27 18:41:29 +00005704 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5705 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5706 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005707 for (unsigned i = 0; i != 4; ++i) {
5708 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005710 } else {
5711 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005712 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005713 }
5714 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005715 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005716}
5717
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005718static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005719 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005720 V = V.getOperand(0);
5721 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5722 V = V.getOperand(0);
5723 if (MayFoldLoad(V))
5724 return true;
5725 return false;
5726}
5727
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005728// FIXME: the version above should always be used. Since there's
5729// a bug where several vector shuffles can't be folded because the
5730// DAG is not updated during lowering and a node claims to have two
5731// uses while it only has one, use this version, and let isel match
5732// another instruction if the load really happens to have more than
5733// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005734// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005735static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005736 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005737 V = V.getOperand(0);
5738 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5739 V = V.getOperand(0);
5740 if (ISD::isNormalLoad(V.getNode()))
5741 return true;
5742 return false;
5743}
5744
5745/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5746/// a vector extract, and if both can be later optimized into a single load.
5747/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5748/// here because otherwise a target specific shuffle node is going to be
5749/// emitted for this shuffle, and the optimization not done.
5750/// FIXME: This is probably not the best approach, but fix the problem
5751/// until the right path is decided.
5752static
5753bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5754 const TargetLowering &TLI) {
5755 EVT VT = V.getValueType();
5756 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5757
5758 // Be sure that the vector shuffle is present in a pattern like this:
5759 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5760 if (!V.hasOneUse())
5761 return false;
5762
5763 SDNode *N = *V.getNode()->use_begin();
5764 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5765 return false;
5766
5767 SDValue EltNo = N->getOperand(1);
5768 if (!isa<ConstantSDNode>(EltNo))
5769 return false;
5770
5771 // If the bit convert changed the number of elements, it is unsafe
5772 // to examine the mask.
5773 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005774 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005775 EVT SrcVT = V.getOperand(0).getValueType();
5776 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5777 return false;
5778 V = V.getOperand(0);
5779 HasShuffleIntoBitcast = true;
5780 }
5781
5782 // Select the input vector, guarding against out of range extract vector.
5783 unsigned NumElems = VT.getVectorNumElements();
5784 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5785 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5786 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5787
5788 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005789 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005790 V = V.getOperand(0);
5791
5792 if (ISD::isNormalLoad(V.getNode())) {
5793 // Is the original load suitable?
5794 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5795
5796 // FIXME: avoid the multi-use bug that is preventing lots of
5797 // of foldings to be detected, this is still wrong of course, but
5798 // give the temporary desired behavior, and if it happens that
5799 // the load has real more uses, during isel it will not fold, and
5800 // will generate poor code.
5801 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5802 return false;
5803
5804 if (!HasShuffleIntoBitcast)
5805 return true;
5806
5807 // If there's a bitcast before the shuffle, check if the load type and
5808 // alignment is valid.
5809 unsigned Align = LN0->getAlignment();
5810 unsigned NewAlign =
5811 TLI.getTargetData()->getABITypeAlignment(
5812 VT.getTypeForEVT(*DAG.getContext()));
5813
5814 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5815 return false;
5816 }
5817
5818 return true;
5819}
5820
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005821static
Evan Cheng835580f2010-10-07 20:50:20 +00005822SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5823 EVT VT = Op.getValueType();
5824
5825 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005826 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5827 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005828 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5829 V1, DAG));
5830}
5831
5832static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005833SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5834 bool HasSSE2) {
5835 SDValue V1 = Op.getOperand(0);
5836 SDValue V2 = Op.getOperand(1);
5837 EVT VT = Op.getValueType();
5838
5839 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5840
5841 if (HasSSE2 && VT == MVT::v2f64)
5842 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5843
5844 // v4f32 or v4i32
5845 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5846}
5847
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005848static
5849SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5850 SDValue V1 = Op.getOperand(0);
5851 SDValue V2 = Op.getOperand(1);
5852 EVT VT = Op.getValueType();
5853
5854 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5855 "unsupported shuffle type");
5856
5857 if (V2.getOpcode() == ISD::UNDEF)
5858 V2 = V1;
5859
5860 // v4i32 or v4f32
5861 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5862}
5863
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005864static
5865SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5866 SDValue V1 = Op.getOperand(0);
5867 SDValue V2 = Op.getOperand(1);
5868 EVT VT = Op.getValueType();
5869 unsigned NumElems = VT.getVectorNumElements();
5870
5871 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5872 // operand of these instructions is only memory, so check if there's a
5873 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5874 // same masks.
5875 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005876
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005877 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005878 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005879 CanFoldLoad = true;
5880
5881 // When V1 is a load, it can be folded later into a store in isel, example:
5882 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5883 // turns into:
5884 // (MOVLPSmr addr:$src1, VR128:$src2)
5885 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005886 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005887 CanFoldLoad = true;
5888
Eric Christopher893a8822011-02-20 05:04:42 +00005889 // Both of them can't be memory operations though.
5890 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5891 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005892
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005893 if (CanFoldLoad) {
5894 if (HasSSE2 && NumElems == 2)
5895 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5896
5897 if (NumElems == 4)
5898 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5899 }
5900
5901 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5902 // movl and movlp will both match v2i64, but v2i64 is never matched by
5903 // movl earlier because we make it strict to avoid messing with the movlp load
5904 // folding logic (see the code above getMOVLP call). Match it here then,
5905 // this is horrible, but will stay like this until we move all shuffle
5906 // matching to x86 specific nodes. Note that for the 1st condition all
5907 // types are matched with movsd.
5908 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5909 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5910 else if (HasSSE2)
5911 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5912
5913
5914 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5915
5916 // Invert the operand order and use SHUFPS to match it.
5917 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5918 X86::getShuffleSHUFImmediate(SVOp), DAG);
5919}
5920
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005921static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005922 switch(VT.getSimpleVT().SimpleTy) {
5923 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5924 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005925 case MVT::v4f32: return X86ISD::UNPCKLPS;
5926 case MVT::v2f64: return X86ISD::UNPCKLPD;
David Greenec4db4e52011-02-28 19:06:56 +00005927 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
5928 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005929 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5930 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5931 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005932 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005933 }
5934 return 0;
5935}
5936
5937static inline unsigned getUNPCKHOpcode(EVT VT) {
5938 switch(VT.getSimpleVT().SimpleTy) {
5939 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5940 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5941 case MVT::v4f32: return X86ISD::UNPCKHPS;
5942 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00005943 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
5944 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005945 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5946 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5947 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005948 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005949 }
5950 return 0;
5951}
5952
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00005953static inline unsigned getVPERMILOpcode(EVT VT) {
5954 switch(VT.getSimpleVT().SimpleTy) {
5955 case MVT::v4i32:
5956 case MVT::v4f32: return X86ISD::VPERMILPS;
5957 case MVT::v2i64:
5958 case MVT::v2f64: return X86ISD::VPERMILPD;
5959 case MVT::v8i32:
5960 case MVT::v8f32: return X86ISD::VPERMILPSY;
5961 case MVT::v4i64:
5962 case MVT::v4f64: return X86ISD::VPERMILPDY;
5963 default:
5964 llvm_unreachable("Unknown type for vpermil");
5965 }
5966 return 0;
5967}
5968
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005969static
5970SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005971 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005972 const X86Subtarget *Subtarget) {
5973 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5974 EVT VT = Op.getValueType();
5975 DebugLoc dl = Op.getDebugLoc();
5976 SDValue V1 = Op.getOperand(0);
5977 SDValue V2 = Op.getOperand(1);
5978
5979 if (isZeroShuffle(SVOp))
5980 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5981
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005982 // Handle splat operations
5983 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00005984 unsigned NumElem = VT.getVectorNumElements();
5985 // Special case, this is the only place now where it's allowed to return
5986 // a vector_shuffle operation without using a target specific node, because
5987 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
5988 // this be moved to DAGCombine instead?
5989 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005990 return Op;
5991
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00005992 // Since there's no native support for scalar_to_vector for 256-bit AVX, a
5993 // 128-bit scalar_to_vector + INSERT_SUBVECTOR is generated. Recognize this
5994 // idiom and do the shuffle before the insertion, this yields less
5995 // instructions in the end.
5996 if (VT.is256BitVector() &&
5997 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
5998 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
5999 V1.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR)
6000 return PromoteVectorToScalarSplat(SVOp, DAG);
6001
6002 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006003 if ((VT.is128BitVector() && NumElem <= 4) ||
6004 (VT.is256BitVector() && NumElem <= 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006005 return SDValue();
6006
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006007 // All i16 and i8 vector types can't be used directly by a generic shuffle
6008 // instruction because the target has no such instruction. Generate shuffles
6009 // which repeat i16 and i8 several times until they fit in i32, and then can
6010 // be manipulated by target suported shuffles. After the insertion of the
6011 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006012 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006013 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006014
6015 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6016 // do it!
6017 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6018 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6019 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006020 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006021 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6022 // FIXME: Figure out a cleaner way to do this.
6023 // Try to make use of movq to zero out the top part.
6024 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6025 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6026 if (NewOp.getNode()) {
6027 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6028 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6029 DAG, Subtarget, dl);
6030 }
6031 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6032 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6033 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6034 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6035 DAG, Subtarget, dl);
6036 }
6037 }
6038 return SDValue();
6039}
6040
Dan Gohman475871a2008-07-27 21:46:04 +00006041SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006042X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006044 SDValue V1 = Op.getOperand(0);
6045 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006046 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006047 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006049 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006050 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6051 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006052 bool V1IsSplat = false;
6053 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006054 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006055 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006056 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006057 MachineFunction &MF = DAG.getMachineFunction();
6058 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006059
Dale Johannesen0488fb62010-09-30 23:57:10 +00006060 // Shuffle operations on MMX not supported.
6061 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006062 return Op;
6063
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006064 // Vector shuffle lowering takes 3 steps:
6065 //
6066 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6067 // narrowing and commutation of operands should be handled.
6068 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6069 // shuffle nodes.
6070 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6071 // so the shuffle can be broken into other shuffles and the legalizer can
6072 // try the lowering again.
6073 //
6074 // The general ideia is that no vector_shuffle operation should be left to
6075 // be matched during isel, all of them must be converted to a target specific
6076 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006077
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006078 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6079 // narrowing and commutation of operands should be handled. The actual code
6080 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006081 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006082 if (NewOp.getNode())
6083 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006084
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006085 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6086 // unpckh_undef). Only use pshufd if speed is more important than size.
6087 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006088 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006089 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006090 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006091
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006092 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006093 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006094 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006095
Dale Johannesen0488fb62010-09-30 23:57:10 +00006096 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006097 return getMOVHighToLow(Op, dl, DAG);
6098
6099 // Use to match splats
6100 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6101 (VT == MVT::v2f64 || VT == MVT::v2i64))
6102 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6103
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006104 if (X86::isPSHUFDMask(SVOp)) {
6105 // The actual implementation will match the mask in the if above and then
6106 // during isel it can match several different instructions, not only pshufd
6107 // as its name says, sad but true, emulate the behavior for now...
6108 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6109 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6110
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006111 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6112
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006113 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006114 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6115
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006116 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006117 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6118 TargetMask, DAG);
6119
6120 if (VT == MVT::v4f32)
6121 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6122 TargetMask, DAG);
6123 }
Eric Christopherfd179292009-08-27 18:07:15 +00006124
Evan Chengf26ffe92008-05-29 08:22:04 +00006125 // Check if this can be converted into a logical shift.
6126 bool isLeft = false;
6127 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006128 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006129 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006130 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006131 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006132 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006133 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006134 EVT EltVT = VT.getVectorElementType();
6135 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006136 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006137 }
Eric Christopherfd179292009-08-27 18:07:15 +00006138
Nate Begeman9008ca62009-04-27 18:41:29 +00006139 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006140 if (V1IsUndef)
6141 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006142 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006143 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006144 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006145 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006146 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6147
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006148 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006149 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6150 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006151 }
Eric Christopherfd179292009-08-27 18:07:15 +00006152
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006154 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6155 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006156
Dale Johannesen0488fb62010-09-30 23:57:10 +00006157 if (X86::isMOVHLPSMask(SVOp))
6158 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006159
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006160 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006161 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006162
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006163 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006164 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006165
Dale Johannesen0488fb62010-09-30 23:57:10 +00006166 if (X86::isMOVLPMask(SVOp))
6167 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006168
Nate Begeman9008ca62009-04-27 18:41:29 +00006169 if (ShouldXformToMOVHLPS(SVOp) ||
6170 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6171 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006172
Evan Chengf26ffe92008-05-29 08:22:04 +00006173 if (isShift) {
6174 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006175 EVT EltVT = VT.getVectorElementType();
6176 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006177 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006178 }
Eric Christopherfd179292009-08-27 18:07:15 +00006179
Evan Cheng9eca5e82006-10-25 21:49:50 +00006180 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006181 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6182 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006183 V1IsSplat = isSplatVector(V1.getNode());
6184 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006185
Chris Lattner8a594482007-11-25 00:24:49 +00006186 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006187 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 Op = CommuteVectorShuffle(SVOp, DAG);
6189 SVOp = cast<ShuffleVectorSDNode>(Op);
6190 V1 = SVOp->getOperand(0);
6191 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006192 std::swap(V1IsSplat, V2IsSplat);
6193 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006194 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006195 }
6196
Nate Begeman9008ca62009-04-27 18:41:29 +00006197 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6198 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006199 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006200 return V1;
6201 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6202 // the instruction selector will not match, so get a canonical MOVL with
6203 // swapped operands to undo the commute.
6204 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006205 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006206
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006207 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006208 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006209
6210 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006211 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006212
Evan Cheng9bbbb982006-10-25 20:48:19 +00006213 if (V2IsSplat) {
6214 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006215 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006216 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006217 SDValue NewMask = NormalizeMask(SVOp, DAG);
6218 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6219 if (NSVOp != SVOp) {
6220 if (X86::isUNPCKLMask(NSVOp, true)) {
6221 return NewMask;
6222 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6223 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006224 }
6225 }
6226 }
6227
Evan Cheng9eca5e82006-10-25 21:49:50 +00006228 if (Commuted) {
6229 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006230 // FIXME: this seems wrong.
6231 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6232 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006233
6234 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006235 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006236
6237 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006238 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006239 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006240
Nate Begeman9008ca62009-04-27 18:41:29 +00006241 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006242 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006243 return CommuteVectorShuffle(SVOp, DAG);
6244
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006245 // The checks below are all present in isShuffleMaskLegal, but they are
6246 // inlined here right now to enable us to directly emit target specific
6247 // nodes, and remove one by one until they don't return Op anymore.
6248 SmallVector<int, 16> M;
6249 SVOp->getMask(M);
6250
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006251 if (isPALIGNRMask(M, VT, HasSSSE3))
6252 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6253 X86::getShufflePALIGNRImmediate(SVOp),
6254 DAG);
6255
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006256 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6257 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006258 if (VT == MVT::v2f64)
6259 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006260 if (VT == MVT::v2i64)
6261 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6262 }
6263
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006264 if (isPSHUFHWMask(M, VT))
6265 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6266 X86::getShufflePSHUFHWImmediate(SVOp),
6267 DAG);
6268
6269 if (isPSHUFLWMask(M, VT))
6270 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6271 X86::getShufflePSHUFLWImmediate(SVOp),
6272 DAG);
6273
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006274 if (isSHUFPMask(M, VT)) {
6275 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6276 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6277 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6278 TargetMask, DAG);
6279 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6280 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6281 TargetMask, DAG);
6282 }
6283
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006284 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006285 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006286 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006287 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006288
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006289 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006290 // Generate target specific nodes for 128 or 256-bit shuffles only
6291 // supported in the AVX instruction set.
6292 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006293
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006294 // Handle VPERMILPS* permutations
6295 if (isVPERMILPSMask(M, VT, Subtarget))
6296 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6297 getShuffleVPERMILPSImmediate(SVOp), DAG);
6298
6299 // Handle VPERMILPD* permutations
6300 if (isVPERMILPDMask(M, VT, Subtarget))
6301 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6302 getShuffleVPERMILPDImmediate(SVOp), DAG);
6303
6304 //===--------------------------------------------------------------------===//
6305 // Since no target specific shuffle was selected for this generic one,
6306 // lower it into other known shuffles. FIXME: this isn't true yet, but
6307 // this is the plan.
6308 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006309
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006310 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6311 if (VT == MVT::v8i16) {
6312 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6313 if (NewOp.getNode())
6314 return NewOp;
6315 }
6316
6317 if (VT == MVT::v16i8) {
6318 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6319 if (NewOp.getNode())
6320 return NewOp;
6321 }
6322
6323 // Handle all 128-bit wide vectors with 4 elements, and match them with
6324 // several different shuffle types.
6325 if (NumElems == 4 && VT.getSizeInBits() == 128)
6326 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6327
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006328 // Handle general 256-bit shuffles
6329 if (VT.is256BitVector())
6330 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6331
Dan Gohman475871a2008-07-27 21:46:04 +00006332 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006333}
6334
Dan Gohman475871a2008-07-27 21:46:04 +00006335SDValue
6336X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006337 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006338 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006339 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006340
6341 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6342 return SDValue();
6343
Duncan Sands83ec4b62008-06-06 12:08:01 +00006344 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006346 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006347 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006348 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006349 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006350 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006351 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6352 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6353 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006354 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6355 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006356 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006357 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006358 Op.getOperand(0)),
6359 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006360 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006361 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006362 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006363 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006364 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006365 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006366 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6367 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006368 // result has a single use which is a store or a bitcast to i32. And in
6369 // the case of a store, it's not worth it if the index is a constant 0,
6370 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006371 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006372 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006373 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006374 if ((User->getOpcode() != ISD::STORE ||
6375 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6376 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006377 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006378 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006379 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006380 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006381 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006382 Op.getOperand(0)),
6383 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006384 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006385 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006386 // ExtractPS works with constant index.
6387 if (isa<ConstantSDNode>(Op.getOperand(1)))
6388 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006389 }
Dan Gohman475871a2008-07-27 21:46:04 +00006390 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006391}
6392
6393
Dan Gohman475871a2008-07-27 21:46:04 +00006394SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006395X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6396 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006397 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006398 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006399
David Greene74a579d2011-02-10 16:57:36 +00006400 SDValue Vec = Op.getOperand(0);
6401 EVT VecVT = Vec.getValueType();
6402
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006403 // If this is a 256-bit vector result, first extract the 128-bit vector and
6404 // then extract the element from the 128-bit vector.
6405 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006406 DebugLoc dl = Op.getNode()->getDebugLoc();
6407 unsigned NumElems = VecVT.getVectorNumElements();
6408 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006409 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6410
6411 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006412 bool Upper = IdxVal >= NumElems/2;
6413 Vec = Extract128BitVector(Vec,
6414 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006415
David Greene74a579d2011-02-10 16:57:36 +00006416 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006417 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006418 }
6419
6420 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6421
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006422 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006423 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006424 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006425 return Res;
6426 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006427
Owen Andersone50ed302009-08-10 22:56:29 +00006428 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006429 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006430 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006431 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006432 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006433 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006434 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006435 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6436 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006437 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006439 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006440 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006441 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006442 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006443 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006444 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006445 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006446 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006447 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006448 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006449 if (Idx == 0)
6450 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006451
Evan Cheng0db9fe62006-04-25 20:13:52 +00006452 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006453 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006454 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006455 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006456 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006457 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006458 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006459 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006460 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6461 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6462 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006463 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006464 if (Idx == 0)
6465 return Op;
6466
6467 // UNPCKHPD the element to the lowest double word, then movsd.
6468 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6469 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006470 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006471 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006472 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006473 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006474 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006475 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006476 }
6477
Dan Gohman475871a2008-07-27 21:46:04 +00006478 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006479}
6480
Dan Gohman475871a2008-07-27 21:46:04 +00006481SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006482X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6483 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006484 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006485 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006486 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006487
Dan Gohman475871a2008-07-27 21:46:04 +00006488 SDValue N0 = Op.getOperand(0);
6489 SDValue N1 = Op.getOperand(1);
6490 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006491
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006492 if (VT.getSizeInBits() == 256)
6493 return SDValue();
6494
Dan Gohman8a55ce42009-09-23 21:02:20 +00006495 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006496 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006497 unsigned Opc;
6498 if (VT == MVT::v8i16)
6499 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006500 else if (VT == MVT::v16i8)
6501 Opc = X86ISD::PINSRB;
6502 else
6503 Opc = X86ISD::PINSRB;
6504
Nate Begeman14d12ca2008-02-11 04:19:36 +00006505 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6506 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 if (N1.getValueType() != MVT::i32)
6508 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6509 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006510 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006511 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006512 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006513 // Bits [7:6] of the constant are the source select. This will always be
6514 // zero here. The DAG Combiner may combine an extract_elt index into these
6515 // bits. For example (insert (extract, 3), 2) could be matched by putting
6516 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006517 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006518 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006519 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006520 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006521 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006522 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006524 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006525 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006526 // PINSR* works with constant index.
6527 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006528 }
Dan Gohman475871a2008-07-27 21:46:04 +00006529 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006530}
6531
Dan Gohman475871a2008-07-27 21:46:04 +00006532SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006533X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006534 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006535 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006536
David Greene6b381262011-02-09 15:32:06 +00006537 DebugLoc dl = Op.getDebugLoc();
6538 SDValue N0 = Op.getOperand(0);
6539 SDValue N1 = Op.getOperand(1);
6540 SDValue N2 = Op.getOperand(2);
6541
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006542 // If this is a 256-bit vector result, first extract the 128-bit vector,
6543 // insert the element into the extracted half and then place it back.
6544 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006545 if (!isa<ConstantSDNode>(N2))
6546 return SDValue();
6547
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006548 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006549 unsigned NumElems = VT.getVectorNumElements();
6550 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006551 bool Upper = IdxVal >= NumElems/2;
6552 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6553 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006554
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006555 // Insert the element into the desired half.
6556 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6557 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006558
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006559 // Insert the changed part back to the 256-bit vector
6560 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006561 }
6562
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006563 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006564 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6565
Dan Gohman8a55ce42009-09-23 21:02:20 +00006566 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006567 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006568
Dan Gohman8a55ce42009-09-23 21:02:20 +00006569 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006570 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6571 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006572 if (N1.getValueType() != MVT::i32)
6573 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6574 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006575 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006576 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577 }
Dan Gohman475871a2008-07-27 21:46:04 +00006578 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006579}
6580
Dan Gohman475871a2008-07-27 21:46:04 +00006581SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006582X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006583 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006584 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006585 EVT OpVT = Op.getValueType();
6586
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006587 // If this is a 256-bit vector result, first insert into a 128-bit
6588 // vector and then insert into the 256-bit vector.
6589 if (OpVT.getSizeInBits() > 128) {
6590 // Insert into a 128-bit vector.
6591 EVT VT128 = EVT::getVectorVT(*Context,
6592 OpVT.getVectorElementType(),
6593 OpVT.getVectorNumElements() / 2);
6594
6595 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6596
6597 // Insert the 128-bit vector.
6598 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6599 DAG.getConstant(0, MVT::i32),
6600 DAG, dl);
6601 }
6602
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006603 if (Op.getValueType() == MVT::v1i64 &&
6604 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006606
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006608 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6609 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006610 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006611 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006612}
6613
David Greene91585092011-01-26 15:38:49 +00006614// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6615// a simple subregister reference or explicit instructions to grab
6616// upper bits of a vector.
6617SDValue
6618X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6619 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006620 DebugLoc dl = Op.getNode()->getDebugLoc();
6621 SDValue Vec = Op.getNode()->getOperand(0);
6622 SDValue Idx = Op.getNode()->getOperand(1);
6623
6624 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6625 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6626 return Extract128BitVector(Vec, Idx, DAG, dl);
6627 }
David Greene91585092011-01-26 15:38:49 +00006628 }
6629 return SDValue();
6630}
6631
David Greenecfe33c42011-01-26 19:13:22 +00006632// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6633// simple superregister reference or explicit instructions to insert
6634// the upper bits of a vector.
6635SDValue
6636X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6637 if (Subtarget->hasAVX()) {
6638 DebugLoc dl = Op.getNode()->getDebugLoc();
6639 SDValue Vec = Op.getNode()->getOperand(0);
6640 SDValue SubVec = Op.getNode()->getOperand(1);
6641 SDValue Idx = Op.getNode()->getOperand(2);
6642
6643 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6644 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006645 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006646 }
6647 }
6648 return SDValue();
6649}
6650
Bill Wendling056292f2008-09-16 21:48:12 +00006651// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6652// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6653// one of the above mentioned nodes. It has to be wrapped because otherwise
6654// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6655// be used to form addressing mode. These wrapped nodes will be selected
6656// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006657SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006658X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006660
Chris Lattner41621a22009-06-26 19:22:52 +00006661 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6662 // global base reg.
6663 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006664 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006665 CodeModel::Model M = getTargetMachine().getCodeModel();
6666
Chris Lattner4f066492009-07-11 20:29:19 +00006667 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006668 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006669 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006670 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006671 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006672 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006673 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006674
Evan Cheng1606e8e2009-03-13 07:51:59 +00006675 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006676 CP->getAlignment(),
6677 CP->getOffset(), OpFlag);
6678 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006679 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006680 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006681 if (OpFlag) {
6682 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006683 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006684 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006685 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 }
6687
6688 return Result;
6689}
6690
Dan Gohmand858e902010-04-17 15:26:15 +00006691SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006692 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006693
Chris Lattner18c59872009-06-27 04:16:01 +00006694 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6695 // global base reg.
6696 unsigned char OpFlag = 0;
6697 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006698 CodeModel::Model M = getTargetMachine().getCodeModel();
6699
Chris Lattner4f066492009-07-11 20:29:19 +00006700 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006701 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006702 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006703 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006704 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006705 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006706 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006707
Chris Lattner18c59872009-06-27 04:16:01 +00006708 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6709 OpFlag);
6710 DebugLoc DL = JT->getDebugLoc();
6711 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006712
Chris Lattner18c59872009-06-27 04:16:01 +00006713 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006714 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006715 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6716 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006717 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006718 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006719
Chris Lattner18c59872009-06-27 04:16:01 +00006720 return Result;
6721}
6722
6723SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006724X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006725 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006726
Chris Lattner18c59872009-06-27 04:16:01 +00006727 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6728 // global base reg.
6729 unsigned char OpFlag = 0;
6730 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006731 CodeModel::Model M = getTargetMachine().getCodeModel();
6732
Chris Lattner4f066492009-07-11 20:29:19 +00006733 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006734 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006735 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006736 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006737 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006738 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006739 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006740
Chris Lattner18c59872009-06-27 04:16:01 +00006741 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006742
Chris Lattner18c59872009-06-27 04:16:01 +00006743 DebugLoc DL = Op.getDebugLoc();
6744 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006745
6746
Chris Lattner18c59872009-06-27 04:16:01 +00006747 // With PIC, the address is actually $g + Offset.
6748 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006749 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006750 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6751 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006752 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006753 Result);
6754 }
Eric Christopherfd179292009-08-27 18:07:15 +00006755
Chris Lattner18c59872009-06-27 04:16:01 +00006756 return Result;
6757}
6758
Dan Gohman475871a2008-07-27 21:46:04 +00006759SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006760X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006761 // Create the TargetBlockAddressAddress node.
6762 unsigned char OpFlags =
6763 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006764 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006765 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006766 DebugLoc dl = Op.getDebugLoc();
6767 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6768 /*isTarget=*/true, OpFlags);
6769
Dan Gohmanf705adb2009-10-30 01:28:02 +00006770 if (Subtarget->isPICStyleRIPRel() &&
6771 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006772 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6773 else
6774 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006775
Dan Gohman29cbade2009-11-20 23:18:13 +00006776 // With PIC, the address is actually $g + Offset.
6777 if (isGlobalRelativeToPICBase(OpFlags)) {
6778 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6779 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6780 Result);
6781 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006782
6783 return Result;
6784}
6785
6786SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006787X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006788 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006789 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006790 // Create the TargetGlobalAddress node, folding in the constant
6791 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006792 unsigned char OpFlags =
6793 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006794 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006795 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006796 if (OpFlags == X86II::MO_NO_FLAG &&
6797 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006798 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006799 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006800 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006801 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006802 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006803 }
Eric Christopherfd179292009-08-27 18:07:15 +00006804
Chris Lattner4f066492009-07-11 20:29:19 +00006805 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006806 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006807 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6808 else
6809 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006810
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006811 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006812 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006813 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6814 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006815 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006817
Chris Lattner36c25012009-07-10 07:34:39 +00006818 // For globals that require a load from a stub to get the address, emit the
6819 // load.
6820 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006821 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006822 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823
Dan Gohman6520e202008-10-18 02:06:02 +00006824 // If there was a non-zero offset that we didn't fold, create an explicit
6825 // addition for it.
6826 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006827 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006828 DAG.getConstant(Offset, getPointerTy()));
6829
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 return Result;
6831}
6832
Evan Chengda43bcf2008-09-24 00:05:32 +00006833SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006834X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006835 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006836 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006837 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006838}
6839
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006840static SDValue
6841GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006842 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006843 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006844 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006845 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006846 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006847 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006848 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006849 GA->getOffset(),
6850 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006851 if (InFlag) {
6852 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006853 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006854 } else {
6855 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006856 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006857 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006858
6859 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006860 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006861
Rafael Espindola15f1b662009-04-24 12:59:40 +00006862 SDValue Flag = Chain.getValue(1);
6863 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006864}
6865
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006866// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006867static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006868LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006869 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006870 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006871 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6872 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006873 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006874 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006875 InFlag = Chain.getValue(1);
6876
Chris Lattnerb903bed2009-06-26 21:20:29 +00006877 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006878}
6879
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006880// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006881static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006882LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006883 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006884 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6885 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006886}
6887
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006888// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6889// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006890static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006891 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006892 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006893 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006894
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006895 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6896 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6897 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006898
Michael J. Spencerec38de22010-10-10 22:04:20 +00006899 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006900 DAG.getIntPtrConstant(0),
6901 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006902
Chris Lattnerb903bed2009-06-26 21:20:29 +00006903 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006904 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6905 // initialexec.
6906 unsigned WrapperKind = X86ISD::Wrapper;
6907 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006908 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006909 } else if (is64Bit) {
6910 assert(model == TLSModel::InitialExec);
6911 OperandFlags = X86II::MO_GOTTPOFF;
6912 WrapperKind = X86ISD::WrapperRIP;
6913 } else {
6914 assert(model == TLSModel::InitialExec);
6915 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006916 }
Eric Christopherfd179292009-08-27 18:07:15 +00006917
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006918 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6919 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006920 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006921 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006922 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006923 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006924
Rafael Espindola9a580232009-02-27 13:37:18 +00006925 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006926 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006927 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006928
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006929 // The address of the thread local variable is the add of the thread
6930 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006931 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006932}
6933
Dan Gohman475871a2008-07-27 21:46:04 +00006934SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006935X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006936
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006937 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006938 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006939
Eric Christopher30ef0e52010-06-03 04:07:48 +00006940 if (Subtarget->isTargetELF()) {
6941 // TODO: implement the "local dynamic" model
6942 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006943
Eric Christopher30ef0e52010-06-03 04:07:48 +00006944 // If GV is an alias then use the aliasee for determining
6945 // thread-localness.
6946 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6947 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006948
6949 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006950 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006951
Eric Christopher30ef0e52010-06-03 04:07:48 +00006952 switch (model) {
6953 case TLSModel::GeneralDynamic:
6954 case TLSModel::LocalDynamic: // not implemented
6955 if (Subtarget->is64Bit())
6956 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6957 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006958
Eric Christopher30ef0e52010-06-03 04:07:48 +00006959 case TLSModel::InitialExec:
6960 case TLSModel::LocalExec:
6961 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6962 Subtarget->is64Bit());
6963 }
6964 } else if (Subtarget->isTargetDarwin()) {
6965 // Darwin only has one model of TLS. Lower to that.
6966 unsigned char OpFlag = 0;
6967 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6968 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006969
Eric Christopher30ef0e52010-06-03 04:07:48 +00006970 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6971 // global base reg.
6972 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6973 !Subtarget->is64Bit();
6974 if (PIC32)
6975 OpFlag = X86II::MO_TLVP_PIC_BASE;
6976 else
6977 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006978 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006979 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006980 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006981 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006982 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006983
Eric Christopher30ef0e52010-06-03 04:07:48 +00006984 // With PIC32, the address is actually $g + Offset.
6985 if (PIC32)
6986 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6987 DAG.getNode(X86ISD::GlobalBaseReg,
6988 DebugLoc(), getPointerTy()),
6989 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006990
Eric Christopher30ef0e52010-06-03 04:07:48 +00006991 // Lowering the machine isd will make sure everything is in the right
6992 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00006993 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006994 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00006995 SDValue Args[] = { Chain, Offset };
6996 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006997
Eric Christopher30ef0e52010-06-03 04:07:48 +00006998 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6999 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7000 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007001
Eric Christopher30ef0e52010-06-03 04:07:48 +00007002 // And our return value (tls address) is in the standard call return value
7003 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007004 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7005 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007006 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007007
Eric Christopher30ef0e52010-06-03 04:07:48 +00007008 assert(false &&
7009 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007010
Torok Edwinc23197a2009-07-14 16:55:14 +00007011 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007012 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007013}
7014
Evan Cheng0db9fe62006-04-25 20:13:52 +00007015
Nadav Rotem43012222011-05-11 08:12:09 +00007016/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007017/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007018SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007019 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007020 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007021 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007022 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007023 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007024 SDValue ShOpLo = Op.getOperand(0);
7025 SDValue ShOpHi = Op.getOperand(1);
7026 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007027 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007029 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007030
Dan Gohman475871a2008-07-27 21:46:04 +00007031 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007032 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007033 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7034 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007035 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007036 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7037 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007038 }
Evan Chenge3413162006-01-09 18:33:28 +00007039
Owen Anderson825b72b2009-08-11 20:47:22 +00007040 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7041 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007042 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007044
Dan Gohman475871a2008-07-27 21:46:04 +00007045 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007047 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7048 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007049
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007050 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007051 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7052 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007053 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007054 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7055 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007056 }
7057
Dan Gohman475871a2008-07-27 21:46:04 +00007058 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007059 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007060}
Evan Chenga3195e82006-01-12 22:54:21 +00007061
Dan Gohmand858e902010-04-17 15:26:15 +00007062SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7063 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007064 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007065
Dale Johannesen0488fb62010-09-30 23:57:10 +00007066 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007067 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007068
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007070 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007071
Eli Friedman36df4992009-05-27 00:47:34 +00007072 // These are really Legal; return the operand so the caller accepts it as
7073 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007075 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007077 Subtarget->is64Bit()) {
7078 return Op;
7079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007080
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007081 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007082 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007083 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007084 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007085 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007086 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007087 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007088 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007089 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007090 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7091}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007092
Owen Andersone50ed302009-08-10 22:56:29 +00007093SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007094 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007095 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007096 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007097 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007098 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007099 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007100 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007101 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007102 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007103 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007104
Chris Lattner492a43e2010-09-22 01:28:21 +00007105 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007106
Stuart Hastings84be9582011-06-02 15:57:11 +00007107 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7108 MachineMemOperand *MMO;
7109 if (FI) {
7110 int SSFI = FI->getIndex();
7111 MMO =
7112 DAG.getMachineFunction()
7113 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7114 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7115 } else {
7116 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7117 StackSlot = StackSlot.getOperand(1);
7118 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007119 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007120 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7121 X86ISD::FILD, DL,
7122 Tys, Ops, array_lengthof(Ops),
7123 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007124
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007125 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007126 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007127 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007128
7129 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7130 // shouldn't be necessary except that RFP cannot be live across
7131 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007132 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007133 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7134 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007135 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007136 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007137 SDValue Ops[] = {
7138 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7139 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007140 MachineMemOperand *MMO =
7141 DAG.getMachineFunction()
7142 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007143 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007144
Chris Lattner492a43e2010-09-22 01:28:21 +00007145 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7146 Ops, array_lengthof(Ops),
7147 Op.getValueType(), MMO);
7148 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007149 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007150 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007151 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007152
Evan Cheng0db9fe62006-04-25 20:13:52 +00007153 return Result;
7154}
7155
Bill Wendling8b8a6362009-01-17 03:56:04 +00007156// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007157SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7158 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007159 // This algorithm is not obvious. Here it is in C code, more or less:
7160 /*
7161 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7162 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7163 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007164
Bill Wendling8b8a6362009-01-17 03:56:04 +00007165 // Copy ints to xmm registers.
7166 __m128i xh = _mm_cvtsi32_si128( hi );
7167 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007168
Bill Wendling8b8a6362009-01-17 03:56:04 +00007169 // Combine into low half of a single xmm register.
7170 __m128i x = _mm_unpacklo_epi32( xh, xl );
7171 __m128d d;
7172 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007173
Bill Wendling8b8a6362009-01-17 03:56:04 +00007174 // Merge in appropriate exponents to give the integer bits the right
7175 // magnitude.
7176 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007177
Bill Wendling8b8a6362009-01-17 03:56:04 +00007178 // Subtract away the biases to deal with the IEEE-754 double precision
7179 // implicit 1.
7180 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007181
Bill Wendling8b8a6362009-01-17 03:56:04 +00007182 // All conversions up to here are exact. The correctly rounded result is
7183 // calculated using the current rounding mode using the following
7184 // horizontal add.
7185 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7186 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7187 // store doesn't really need to be here (except
7188 // maybe to zero the other double)
7189 return sd;
7190 }
7191 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007192
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007193 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007194 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007195
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007196 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007197 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007198 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7199 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7200 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7201 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007202 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007203 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007204
Bill Wendling8b8a6362009-01-17 03:56:04 +00007205 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007206 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007207 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007208 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007209 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007210 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007211 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007212
Owen Anderson825b72b2009-08-11 20:47:22 +00007213 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7214 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007215 Op.getOperand(0),
7216 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007217 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7218 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007219 Op.getOperand(0),
7220 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007221 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7222 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007223 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007224 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007225 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007226 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007227 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007228 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007229 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007231
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007232 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007233 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007234 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7235 DAG.getUNDEF(MVT::v2f64), ShufMask);
7236 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7237 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007238 DAG.getIntPtrConstant(0));
7239}
7240
Bill Wendling8b8a6362009-01-17 03:56:04 +00007241// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007242SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7243 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007244 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007245 // FP constant to bias correct the final result.
7246 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007247 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007248
7249 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7251 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00007252 Op.getOperand(0),
7253 DAG.getIntPtrConstant(0)));
7254
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007256 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007257 DAG.getIntPtrConstant(0));
7258
7259 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007261 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007262 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007264 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007265 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 MVT::v2f64, Bias)));
7267 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007268 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007269 DAG.getIntPtrConstant(0));
7270
7271 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007273
7274 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007275 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007276
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007278 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007279 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007281 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007282 }
7283
7284 // Handle final rounding.
7285 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007286}
7287
Dan Gohmand858e902010-04-17 15:26:15 +00007288SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7289 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007290 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007291 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007292
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007293 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007294 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7295 // the optimization here.
7296 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007297 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007298
Owen Andersone50ed302009-08-10 22:56:29 +00007299 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007300 EVT DstVT = Op.getValueType();
7301 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007302 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007303 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007304 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007305
7306 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007308 if (SrcVT == MVT::i32) {
7309 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7310 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7311 getPointerTy(), StackSlot, WordOff);
7312 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007313 StackSlot, MachinePointerInfo(),
7314 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007315 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007316 OffsetSlot, MachinePointerInfo(),
7317 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007318 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7319 return Fild;
7320 }
7321
7322 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7323 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007324 StackSlot, MachinePointerInfo(),
7325 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007326 // For i64 source, we need to add the appropriate power of 2 if the input
7327 // was negative. This is the same as the optimization in
7328 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7329 // we must be careful to do the computation in x87 extended precision, not
7330 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007331 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7332 MachineMemOperand *MMO =
7333 DAG.getMachineFunction()
7334 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7335 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007336
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007337 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7338 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007339 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7340 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007341
7342 APInt FF(32, 0x5F800000ULL);
7343
7344 // Check whether the sign bit is set.
7345 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7346 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7347 ISD::SETLT);
7348
7349 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7350 SDValue FudgePtr = DAG.getConstantPool(
7351 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7352 getPointerTy());
7353
7354 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7355 SDValue Zero = DAG.getIntPtrConstant(0);
7356 SDValue Four = DAG.getIntPtrConstant(4);
7357 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7358 Zero, Four);
7359 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7360
7361 // Load the value out, extending it from f32 to f80.
7362 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007363 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007364 FudgePtr, MachinePointerInfo::getConstantPool(),
7365 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007366 // Extend everything to 80 bits to force it to be done on x87.
7367 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7368 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007369}
7370
Dan Gohman475871a2008-07-27 21:46:04 +00007371std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007372FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007373 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007374
Owen Andersone50ed302009-08-10 22:56:29 +00007375 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007376
7377 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7379 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007380 }
7381
Owen Anderson825b72b2009-08-11 20:47:22 +00007382 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7383 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007384 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007385
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007386 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007387 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007388 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007389 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007390 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007392 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007393 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007394
Evan Cheng87c89352007-10-15 20:11:21 +00007395 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7396 // stack slot.
7397 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007398 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007399 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007400 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007401
Michael J. Spencerec38de22010-10-10 22:04:20 +00007402
7403
Evan Cheng0db9fe62006-04-25 20:13:52 +00007404 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007406 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7408 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7409 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007410 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007411
Dan Gohman475871a2008-07-27 21:46:04 +00007412 SDValue Chain = DAG.getEntryNode();
7413 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007414 EVT TheVT = Op.getOperand(0).getValueType();
7415 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007417 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007418 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007419 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007421 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007422 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007423 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007424
Chris Lattner492a43e2010-09-22 01:28:21 +00007425 MachineMemOperand *MMO =
7426 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7427 MachineMemOperand::MOLoad, MemSize, MemSize);
7428 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7429 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007430 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007431 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007432 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7433 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007434
Chris Lattner07290932010-09-22 01:05:16 +00007435 MachineMemOperand *MMO =
7436 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7437 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007438
Evan Cheng0db9fe62006-04-25 20:13:52 +00007439 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007440 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007441 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7442 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007443
Chris Lattner27a6c732007-11-24 07:07:01 +00007444 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007445}
7446
Dan Gohmand858e902010-04-17 15:26:15 +00007447SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7448 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007449 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007450 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007451
Eli Friedman948e95a2009-05-23 09:59:16 +00007452 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007453 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007454 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7455 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007456
Chris Lattner27a6c732007-11-24 07:07:01 +00007457 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007458 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007459 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007460}
7461
Dan Gohmand858e902010-04-17 15:26:15 +00007462SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7463 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007464 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7465 SDValue FIST = Vals.first, StackSlot = Vals.second;
7466 assert(FIST.getNode() && "Unexpected failure");
7467
7468 // Load the result.
7469 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007470 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007471}
7472
Dan Gohmand858e902010-04-17 15:26:15 +00007473SDValue X86TargetLowering::LowerFABS(SDValue Op,
7474 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007475 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007476 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007477 EVT VT = Op.getValueType();
7478 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007479 if (VT.isVector())
7480 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007481 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007482 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007483 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007484 CV.push_back(C);
7485 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007487 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007488 CV.push_back(C);
7489 CV.push_back(C);
7490 CV.push_back(C);
7491 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007492 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007493 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007494 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007495 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007496 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007497 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007498 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007499}
7500
Dan Gohmand858e902010-04-17 15:26:15 +00007501SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007502 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007503 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007504 EVT VT = Op.getValueType();
7505 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007506 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007507 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007508 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007510 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007511 CV.push_back(C);
7512 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007513 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007514 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007515 CV.push_back(C);
7516 CV.push_back(C);
7517 CV.push_back(C);
7518 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007519 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007520 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007521 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007522 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007523 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007524 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007525 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007526 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007528 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007529 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007530 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007531 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007532 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007533 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007534}
7535
Dan Gohmand858e902010-04-17 15:26:15 +00007536SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007537 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007538 SDValue Op0 = Op.getOperand(0);
7539 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007540 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007541 EVT VT = Op.getValueType();
7542 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007543
7544 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007545 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007546 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007547 SrcVT = VT;
7548 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007549 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007550 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007551 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007552 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007553 }
7554
7555 // At this point the operands and the result should have the same
7556 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007557
Evan Cheng68c47cb2007-01-05 07:55:56 +00007558 // First get the sign bit of second operand.
7559 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007561 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7562 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007563 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007564 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7565 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7566 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7567 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007568 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007569 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007570 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007571 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007572 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007573 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007574 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007575
7576 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007577 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 // Op0 is MVT::f32, Op1 is MVT::f64.
7579 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7580 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7581 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007582 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007584 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007585 }
7586
Evan Cheng73d6cf12007-01-05 21:37:56 +00007587 // Clear first operand sign bit.
7588 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007590 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7591 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007592 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007593 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7594 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7595 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7596 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007597 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007598 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007599 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007600 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007601 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007602 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007603 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007604
7605 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007606 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007607}
7608
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007609SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7610 SDValue N0 = Op.getOperand(0);
7611 DebugLoc dl = Op.getDebugLoc();
7612 EVT VT = Op.getValueType();
7613
7614 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7615 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7616 DAG.getConstant(1, VT));
7617 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7618}
7619
Dan Gohman076aee32009-03-04 19:44:21 +00007620/// Emit nodes that will be selected as "test Op0,Op0", or something
7621/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007622SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007623 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007624 DebugLoc dl = Op.getDebugLoc();
7625
Dan Gohman31125812009-03-07 01:58:32 +00007626 // CF and OF aren't always set the way we want. Determine which
7627 // of these we need.
7628 bool NeedCF = false;
7629 bool NeedOF = false;
7630 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007631 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007632 case X86::COND_A: case X86::COND_AE:
7633 case X86::COND_B: case X86::COND_BE:
7634 NeedCF = true;
7635 break;
7636 case X86::COND_G: case X86::COND_GE:
7637 case X86::COND_L: case X86::COND_LE:
7638 case X86::COND_O: case X86::COND_NO:
7639 NeedOF = true;
7640 break;
Dan Gohman31125812009-03-07 01:58:32 +00007641 }
7642
Dan Gohman076aee32009-03-04 19:44:21 +00007643 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007644 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7645 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007646 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7647 // Emit a CMP with 0, which is the TEST pattern.
7648 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7649 DAG.getConstant(0, Op.getValueType()));
7650
7651 unsigned Opcode = 0;
7652 unsigned NumOperands = 0;
7653 switch (Op.getNode()->getOpcode()) {
7654 case ISD::ADD:
7655 // Due to an isel shortcoming, be conservative if this add is likely to be
7656 // selected as part of a load-modify-store instruction. When the root node
7657 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7658 // uses of other nodes in the match, such as the ADD in this case. This
7659 // leads to the ADD being left around and reselected, with the result being
7660 // two adds in the output. Alas, even if none our users are stores, that
7661 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7662 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7663 // climbing the DAG back to the root, and it doesn't seem to be worth the
7664 // effort.
7665 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007666 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007667 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7668 goto default_case;
7669
7670 if (ConstantSDNode *C =
7671 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7672 // An add of one will be selected as an INC.
7673 if (C->getAPIntValue() == 1) {
7674 Opcode = X86ISD::INC;
7675 NumOperands = 1;
7676 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007677 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007678
7679 // An add of negative one (subtract of one) will be selected as a DEC.
7680 if (C->getAPIntValue().isAllOnesValue()) {
7681 Opcode = X86ISD::DEC;
7682 NumOperands = 1;
7683 break;
7684 }
Dan Gohman076aee32009-03-04 19:44:21 +00007685 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007686
7687 // Otherwise use a regular EFLAGS-setting add.
7688 Opcode = X86ISD::ADD;
7689 NumOperands = 2;
7690 break;
7691 case ISD::AND: {
7692 // If the primary and result isn't used, don't bother using X86ISD::AND,
7693 // because a TEST instruction will be better.
7694 bool NonFlagUse = false;
7695 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7696 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7697 SDNode *User = *UI;
7698 unsigned UOpNo = UI.getOperandNo();
7699 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7700 // Look pass truncate.
7701 UOpNo = User->use_begin().getOperandNo();
7702 User = *User->use_begin();
7703 }
7704
7705 if (User->getOpcode() != ISD::BRCOND &&
7706 User->getOpcode() != ISD::SETCC &&
7707 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7708 NonFlagUse = true;
7709 break;
7710 }
Dan Gohman076aee32009-03-04 19:44:21 +00007711 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007712
7713 if (!NonFlagUse)
7714 break;
7715 }
7716 // FALL THROUGH
7717 case ISD::SUB:
7718 case ISD::OR:
7719 case ISD::XOR:
7720 // Due to the ISEL shortcoming noted above, be conservative if this op is
7721 // likely to be selected as part of a load-modify-store instruction.
7722 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7723 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7724 if (UI->getOpcode() == ISD::STORE)
7725 goto default_case;
7726
7727 // Otherwise use a regular EFLAGS-setting instruction.
7728 switch (Op.getNode()->getOpcode()) {
7729 default: llvm_unreachable("unexpected operator!");
7730 case ISD::SUB: Opcode = X86ISD::SUB; break;
7731 case ISD::OR: Opcode = X86ISD::OR; break;
7732 case ISD::XOR: Opcode = X86ISD::XOR; break;
7733 case ISD::AND: Opcode = X86ISD::AND; break;
7734 }
7735
7736 NumOperands = 2;
7737 break;
7738 case X86ISD::ADD:
7739 case X86ISD::SUB:
7740 case X86ISD::INC:
7741 case X86ISD::DEC:
7742 case X86ISD::OR:
7743 case X86ISD::XOR:
7744 case X86ISD::AND:
7745 return SDValue(Op.getNode(), 1);
7746 default:
7747 default_case:
7748 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007749 }
7750
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007751 if (Opcode == 0)
7752 // Emit a CMP with 0, which is the TEST pattern.
7753 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7754 DAG.getConstant(0, Op.getValueType()));
7755
7756 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7757 SmallVector<SDValue, 4> Ops;
7758 for (unsigned i = 0; i != NumOperands; ++i)
7759 Ops.push_back(Op.getOperand(i));
7760
7761 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7762 DAG.ReplaceAllUsesWith(Op, New);
7763 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007764}
7765
7766/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7767/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007768SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007769 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007770 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7771 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007772 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007773
7774 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007775 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007776}
7777
Evan Chengd40d03e2010-01-06 19:38:29 +00007778/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7779/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007780SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7781 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007782 SDValue Op0 = And.getOperand(0);
7783 SDValue Op1 = And.getOperand(1);
7784 if (Op0.getOpcode() == ISD::TRUNCATE)
7785 Op0 = Op0.getOperand(0);
7786 if (Op1.getOpcode() == ISD::TRUNCATE)
7787 Op1 = Op1.getOperand(0);
7788
Evan Chengd40d03e2010-01-06 19:38:29 +00007789 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007790 if (Op1.getOpcode() == ISD::SHL)
7791 std::swap(Op0, Op1);
7792 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007793 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7794 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007795 // If we looked past a truncate, check that it's only truncating away
7796 // known zeros.
7797 unsigned BitWidth = Op0.getValueSizeInBits();
7798 unsigned AndBitWidth = And.getValueSizeInBits();
7799 if (BitWidth > AndBitWidth) {
7800 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7801 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7802 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7803 return SDValue();
7804 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007805 LHS = Op1;
7806 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007807 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007808 } else if (Op1.getOpcode() == ISD::Constant) {
7809 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7810 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007811 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7812 LHS = AndLHS.getOperand(0);
7813 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007814 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007815 }
Evan Cheng0488db92007-09-25 01:57:46 +00007816
Evan Chengd40d03e2010-01-06 19:38:29 +00007817 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007818 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007819 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007820 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007821 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007822 // Also promote i16 to i32 for performance / code size reason.
7823 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007824 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007825 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007826
Evan Chengd40d03e2010-01-06 19:38:29 +00007827 // If the operand types disagree, extend the shift amount to match. Since
7828 // BT ignores high bits (like shifts) we can use anyextend.
7829 if (LHS.getValueType() != RHS.getValueType())
7830 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007831
Evan Chengd40d03e2010-01-06 19:38:29 +00007832 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7833 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7834 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7835 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007836 }
7837
Evan Cheng54de3ea2010-01-05 06:52:31 +00007838 return SDValue();
7839}
7840
Dan Gohmand858e902010-04-17 15:26:15 +00007841SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007842 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7843 SDValue Op0 = Op.getOperand(0);
7844 SDValue Op1 = Op.getOperand(1);
7845 DebugLoc dl = Op.getDebugLoc();
7846 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7847
7848 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007849 // Lower (X & (1 << N)) == 0 to BT(X, N).
7850 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7851 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007852 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007853 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007854 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007855 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7856 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7857 if (NewSetCC.getNode())
7858 return NewSetCC;
7859 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007860
Chris Lattner481eebc2010-12-19 21:23:48 +00007861 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7862 // these.
7863 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007864 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007865 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7866 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007867
Chris Lattner481eebc2010-12-19 21:23:48 +00007868 // If the input is a setcc, then reuse the input setcc or use a new one with
7869 // the inverted condition.
7870 if (Op0.getOpcode() == X86ISD::SETCC) {
7871 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7872 bool Invert = (CC == ISD::SETNE) ^
7873 cast<ConstantSDNode>(Op1)->isNullValue();
7874 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007875
Evan Cheng2c755ba2010-02-27 07:36:59 +00007876 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007877 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7878 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7879 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007880 }
7881
Evan Chenge5b51ac2010-04-17 06:13:15 +00007882 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007883 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007884 if (X86CC == X86::COND_INVALID)
7885 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007886
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007887 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007888 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007889 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007890}
7891
Dan Gohmand858e902010-04-17 15:26:15 +00007892SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007893 SDValue Cond;
7894 SDValue Op0 = Op.getOperand(0);
7895 SDValue Op1 = Op.getOperand(1);
7896 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007897 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007898 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7899 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007900 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007901
7902 if (isFP) {
7903 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007904 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007905 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7906 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007907 bool Swap = false;
7908
7909 switch (SetCCOpcode) {
7910 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007911 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007912 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007913 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007914 case ISD::SETGT: Swap = true; // Fallthrough
7915 case ISD::SETLT:
7916 case ISD::SETOLT: SSECC = 1; break;
7917 case ISD::SETOGE:
7918 case ISD::SETGE: Swap = true; // Fallthrough
7919 case ISD::SETLE:
7920 case ISD::SETOLE: SSECC = 2; break;
7921 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007922 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007923 case ISD::SETNE: SSECC = 4; break;
7924 case ISD::SETULE: Swap = true;
7925 case ISD::SETUGE: SSECC = 5; break;
7926 case ISD::SETULT: Swap = true;
7927 case ISD::SETUGT: SSECC = 6; break;
7928 case ISD::SETO: SSECC = 7; break;
7929 }
7930 if (Swap)
7931 std::swap(Op0, Op1);
7932
Nate Begemanfb8ead02008-07-25 19:05:58 +00007933 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007934 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007935 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007936 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7938 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007939 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007940 }
7941 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007942 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007943 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7944 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007945 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007946 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007947 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007948 }
7949 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007950 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007951 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007952
Nate Begeman30a0de92008-07-17 16:51:19 +00007953 // We are handling one of the integer comparisons here. Since SSE only has
7954 // GT and EQ comparisons for integer, swapping operands and multiple
7955 // operations may be required for some comparisons.
7956 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7957 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007958
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007960 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007961 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007962 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7964 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007965 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007966
Nate Begeman30a0de92008-07-17 16:51:19 +00007967 switch (SetCCOpcode) {
7968 default: break;
7969 case ISD::SETNE: Invert = true;
7970 case ISD::SETEQ: Opc = EQOpc; break;
7971 case ISD::SETLT: Swap = true;
7972 case ISD::SETGT: Opc = GTOpc; break;
7973 case ISD::SETGE: Swap = true;
7974 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7975 case ISD::SETULT: Swap = true;
7976 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7977 case ISD::SETUGE: Swap = true;
7978 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7979 }
7980 if (Swap)
7981 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007982
Nate Begeman30a0de92008-07-17 16:51:19 +00007983 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7984 // bits of the inputs before performing those operations.
7985 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007986 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007987 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7988 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007989 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007990 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7991 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007992 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7993 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007994 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007995
Dale Johannesenace16102009-02-03 19:33:06 +00007996 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007997
7998 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007999 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008000 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008001
Nate Begeman30a0de92008-07-17 16:51:19 +00008002 return Result;
8003}
Evan Cheng0488db92007-09-25 01:57:46 +00008004
Evan Cheng370e5342008-12-03 08:38:43 +00008005// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008006static bool isX86LogicalCmp(SDValue Op) {
8007 unsigned Opc = Op.getNode()->getOpcode();
8008 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8009 return true;
8010 if (Op.getResNo() == 1 &&
8011 (Opc == X86ISD::ADD ||
8012 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008013 Opc == X86ISD::ADC ||
8014 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008015 Opc == X86ISD::SMUL ||
8016 Opc == X86ISD::UMUL ||
8017 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008018 Opc == X86ISD::DEC ||
8019 Opc == X86ISD::OR ||
8020 Opc == X86ISD::XOR ||
8021 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008022 return true;
8023
Chris Lattner9637d5b2010-12-05 07:49:54 +00008024 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8025 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008026
Dan Gohman076aee32009-03-04 19:44:21 +00008027 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008028}
8029
Chris Lattnera2b56002010-12-05 01:23:24 +00008030static bool isZero(SDValue V) {
8031 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8032 return C && C->isNullValue();
8033}
8034
Chris Lattner96908b12010-12-05 02:00:51 +00008035static bool isAllOnes(SDValue V) {
8036 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8037 return C && C->isAllOnesValue();
8038}
8039
Dan Gohmand858e902010-04-17 15:26:15 +00008040SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008041 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008042 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008043 SDValue Op1 = Op.getOperand(1);
8044 SDValue Op2 = Op.getOperand(2);
8045 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008046 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008047
Dan Gohman1a492952009-10-20 16:22:37 +00008048 if (Cond.getOpcode() == ISD::SETCC) {
8049 SDValue NewCond = LowerSETCC(Cond, DAG);
8050 if (NewCond.getNode())
8051 Cond = NewCond;
8052 }
Evan Cheng734503b2006-09-11 02:19:56 +00008053
Chris Lattnera2b56002010-12-05 01:23:24 +00008054 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008055 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008056 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008057 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008058 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008059 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8060 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008061 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008062
Chris Lattnera2b56002010-12-05 01:23:24 +00008063 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008064
8065 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008066 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8067 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008068
8069 SDValue CmpOp0 = Cmp.getOperand(0);
8070 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8071 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008072
Chris Lattner96908b12010-12-05 02:00:51 +00008073 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008074 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8075 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008076
Chris Lattner96908b12010-12-05 02:00:51 +00008077 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8078 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008079
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008080 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008081 if (N2C == 0 || !N2C->isNullValue())
8082 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8083 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008084 }
8085 }
8086
Chris Lattnera2b56002010-12-05 01:23:24 +00008087 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008088 if (Cond.getOpcode() == ISD::AND &&
8089 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8090 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008091 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008092 Cond = Cond.getOperand(0);
8093 }
8094
Evan Cheng3f41d662007-10-08 22:16:29 +00008095 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8096 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008097 if (Cond.getOpcode() == X86ISD::SETCC ||
8098 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008099 CC = Cond.getOperand(0);
8100
Dan Gohman475871a2008-07-27 21:46:04 +00008101 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008102 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008103 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008104
Evan Cheng3f41d662007-10-08 22:16:29 +00008105 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008106 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008107 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008108 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008109
Chris Lattnerd1980a52009-03-12 06:52:53 +00008110 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8111 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008112 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008113 addTest = false;
8114 }
8115 }
8116
8117 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008118 // Look pass the truncate.
8119 if (Cond.getOpcode() == ISD::TRUNCATE)
8120 Cond = Cond.getOperand(0);
8121
8122 // We know the result of AND is compared against zero. Try to match
8123 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008124 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008125 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008126 if (NewSetCC.getNode()) {
8127 CC = NewSetCC.getOperand(0);
8128 Cond = NewSetCC.getOperand(1);
8129 addTest = false;
8130 }
8131 }
8132 }
8133
8134 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008135 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008136 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008137 }
8138
Benjamin Kramere915ff32010-12-22 23:09:28 +00008139 // a < b ? -1 : 0 -> RES = ~setcc_carry
8140 // a < b ? 0 : -1 -> RES = setcc_carry
8141 // a >= b ? -1 : 0 -> RES = setcc_carry
8142 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8143 if (Cond.getOpcode() == X86ISD::CMP) {
8144 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8145
8146 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8147 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8148 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8149 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8150 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8151 return DAG.getNOT(DL, Res, Res.getValueType());
8152 return Res;
8153 }
8154 }
8155
Evan Cheng0488db92007-09-25 01:57:46 +00008156 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8157 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008158 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008159 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008160 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008161}
8162
Evan Cheng370e5342008-12-03 08:38:43 +00008163// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8164// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8165// from the AND / OR.
8166static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8167 Opc = Op.getOpcode();
8168 if (Opc != ISD::OR && Opc != ISD::AND)
8169 return false;
8170 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8171 Op.getOperand(0).hasOneUse() &&
8172 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8173 Op.getOperand(1).hasOneUse());
8174}
8175
Evan Cheng961d6d42009-02-02 08:19:07 +00008176// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8177// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008178static bool isXor1OfSetCC(SDValue Op) {
8179 if (Op.getOpcode() != ISD::XOR)
8180 return false;
8181 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8182 if (N1C && N1C->getAPIntValue() == 1) {
8183 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8184 Op.getOperand(0).hasOneUse();
8185 }
8186 return false;
8187}
8188
Dan Gohmand858e902010-04-17 15:26:15 +00008189SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008190 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008191 SDValue Chain = Op.getOperand(0);
8192 SDValue Cond = Op.getOperand(1);
8193 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008194 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008195 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008196
Dan Gohman1a492952009-10-20 16:22:37 +00008197 if (Cond.getOpcode() == ISD::SETCC) {
8198 SDValue NewCond = LowerSETCC(Cond, DAG);
8199 if (NewCond.getNode())
8200 Cond = NewCond;
8201 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008202#if 0
8203 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008204 else if (Cond.getOpcode() == X86ISD::ADD ||
8205 Cond.getOpcode() == X86ISD::SUB ||
8206 Cond.getOpcode() == X86ISD::SMUL ||
8207 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008208 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008209#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008210
Evan Chengad9c0a32009-12-15 00:53:42 +00008211 // Look pass (and (setcc_carry (cmp ...)), 1).
8212 if (Cond.getOpcode() == ISD::AND &&
8213 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8214 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008215 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008216 Cond = Cond.getOperand(0);
8217 }
8218
Evan Cheng3f41d662007-10-08 22:16:29 +00008219 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8220 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008221 if (Cond.getOpcode() == X86ISD::SETCC ||
8222 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008223 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008224
Dan Gohman475871a2008-07-27 21:46:04 +00008225 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008226 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008227 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008228 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008229 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008230 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008231 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008232 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008233 default: break;
8234 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008235 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008236 // These can only come from an arithmetic instruction with overflow,
8237 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008238 Cond = Cond.getNode()->getOperand(1);
8239 addTest = false;
8240 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008241 }
Evan Cheng0488db92007-09-25 01:57:46 +00008242 }
Evan Cheng370e5342008-12-03 08:38:43 +00008243 } else {
8244 unsigned CondOpc;
8245 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8246 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008247 if (CondOpc == ISD::OR) {
8248 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8249 // two branches instead of an explicit OR instruction with a
8250 // separate test.
8251 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008252 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008253 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008254 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008255 Chain, Dest, CC, Cmp);
8256 CC = Cond.getOperand(1).getOperand(0);
8257 Cond = Cmp;
8258 addTest = false;
8259 }
8260 } else { // ISD::AND
8261 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8262 // two branches instead of an explicit AND instruction with a
8263 // separate test. However, we only do this if this block doesn't
8264 // have a fall-through edge, because this requires an explicit
8265 // jmp when the condition is false.
8266 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008267 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008268 Op.getNode()->hasOneUse()) {
8269 X86::CondCode CCode =
8270 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8271 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008272 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008273 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008274 // Look for an unconditional branch following this conditional branch.
8275 // We need this because we need to reverse the successors in order
8276 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008277 if (User->getOpcode() == ISD::BR) {
8278 SDValue FalseBB = User->getOperand(1);
8279 SDNode *NewBR =
8280 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008281 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008282 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008283 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008284
Dale Johannesene4d209d2009-02-03 20:21:25 +00008285 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008286 Chain, Dest, CC, Cmp);
8287 X86::CondCode CCode =
8288 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8289 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008290 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008291 Cond = Cmp;
8292 addTest = false;
8293 }
8294 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008295 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008296 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8297 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8298 // It should be transformed during dag combiner except when the condition
8299 // is set by a arithmetics with overflow node.
8300 X86::CondCode CCode =
8301 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8302 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008303 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008304 Cond = Cond.getOperand(0).getOperand(1);
8305 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008306 }
Evan Cheng0488db92007-09-25 01:57:46 +00008307 }
8308
8309 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008310 // Look pass the truncate.
8311 if (Cond.getOpcode() == ISD::TRUNCATE)
8312 Cond = Cond.getOperand(0);
8313
8314 // We know the result of AND is compared against zero. Try to match
8315 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008316 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008317 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8318 if (NewSetCC.getNode()) {
8319 CC = NewSetCC.getOperand(0);
8320 Cond = NewSetCC.getOperand(1);
8321 addTest = false;
8322 }
8323 }
8324 }
8325
8326 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008327 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008328 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008329 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008330 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008331 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008332}
8333
Anton Korobeynikove060b532007-04-17 19:34:00 +00008334
8335// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8336// Calls to _alloca is needed to probe the stack when allocating more than 4k
8337// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8338// that the guard pages used by the OS virtual memory manager are allocated in
8339// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008340SDValue
8341X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008342 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008343 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008344 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008345 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008346 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008347
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008348 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008349 SDValue Chain = Op.getOperand(0);
8350 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008351 // FIXME: Ensure alignment here
8352
Dan Gohman475871a2008-07-27 21:46:04 +00008353 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008354
Owen Anderson825b72b2009-08-11 20:47:22 +00008355 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008356 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008357
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008358 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008359 Flag = Chain.getValue(1);
8360
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008361 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008362
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008363 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008364 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008365
Dale Johannesendd64c412009-02-04 00:33:20 +00008366 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008367
Dan Gohman475871a2008-07-27 21:46:04 +00008368 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008369 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008370}
8371
Dan Gohmand858e902010-04-17 15:26:15 +00008372SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008373 MachineFunction &MF = DAG.getMachineFunction();
8374 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8375
Dan Gohman69de1932008-02-06 22:27:42 +00008376 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008377 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008378
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008379 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008380 // vastart just stores the address of the VarArgsFrameIndex slot into the
8381 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008382 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8383 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008384 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8385 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008386 }
8387
8388 // __va_list_tag:
8389 // gp_offset (0 - 6 * 8)
8390 // fp_offset (48 - 48 + 8 * 16)
8391 // overflow_arg_area (point to parameters coming in memory).
8392 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008393 SmallVector<SDValue, 8> MemOps;
8394 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008395 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008396 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008397 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8398 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008399 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008400 MemOps.push_back(Store);
8401
8402 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008403 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008404 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008405 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008406 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8407 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008408 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008409 MemOps.push_back(Store);
8410
8411 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008412 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008413 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008414 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8415 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008416 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8417 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008418 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008419 MemOps.push_back(Store);
8420
8421 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008422 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008423 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008424 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8425 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008426 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8427 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008428 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008429 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008430 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008431}
8432
Dan Gohmand858e902010-04-17 15:26:15 +00008433SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008434 assert(Subtarget->is64Bit() &&
8435 "LowerVAARG only handles 64-bit va_arg!");
8436 assert((Subtarget->isTargetLinux() ||
8437 Subtarget->isTargetDarwin()) &&
8438 "Unhandled target in LowerVAARG");
8439 assert(Op.getNode()->getNumOperands() == 4);
8440 SDValue Chain = Op.getOperand(0);
8441 SDValue SrcPtr = Op.getOperand(1);
8442 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8443 unsigned Align = Op.getConstantOperandVal(3);
8444 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008445
Dan Gohman320afb82010-10-12 18:00:49 +00008446 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008447 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008448 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8449 uint8_t ArgMode;
8450
8451 // Decide which area this value should be read from.
8452 // TODO: Implement the AMD64 ABI in its entirety. This simple
8453 // selection mechanism works only for the basic types.
8454 if (ArgVT == MVT::f80) {
8455 llvm_unreachable("va_arg for f80 not yet implemented");
8456 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8457 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8458 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8459 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8460 } else {
8461 llvm_unreachable("Unhandled argument type in LowerVAARG");
8462 }
8463
8464 if (ArgMode == 2) {
8465 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008466 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008467 !(DAG.getMachineFunction()
8468 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008469 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008470 }
8471
8472 // Insert VAARG_64 node into the DAG
8473 // VAARG_64 returns two values: Variable Argument Address, Chain
8474 SmallVector<SDValue, 11> InstOps;
8475 InstOps.push_back(Chain);
8476 InstOps.push_back(SrcPtr);
8477 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8478 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8479 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8480 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8481 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8482 VTs, &InstOps[0], InstOps.size(),
8483 MVT::i64,
8484 MachinePointerInfo(SV),
8485 /*Align=*/0,
8486 /*Volatile=*/false,
8487 /*ReadMem=*/true,
8488 /*WriteMem=*/true);
8489 Chain = VAARG.getValue(1);
8490
8491 // Load the next argument and return it
8492 return DAG.getLoad(ArgVT, dl,
8493 Chain,
8494 VAARG,
8495 MachinePointerInfo(),
8496 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008497}
8498
Dan Gohmand858e902010-04-17 15:26:15 +00008499SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008500 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008501 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008502 SDValue Chain = Op.getOperand(0);
8503 SDValue DstPtr = Op.getOperand(1);
8504 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008505 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8506 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008507 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008508
Chris Lattnere72f2022010-09-21 05:40:29 +00008509 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008510 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008511 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008512 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008513}
8514
Dan Gohman475871a2008-07-27 21:46:04 +00008515SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008516X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008517 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008518 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008519 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008520 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008521 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008522 case Intrinsic::x86_sse_comieq_ss:
8523 case Intrinsic::x86_sse_comilt_ss:
8524 case Intrinsic::x86_sse_comile_ss:
8525 case Intrinsic::x86_sse_comigt_ss:
8526 case Intrinsic::x86_sse_comige_ss:
8527 case Intrinsic::x86_sse_comineq_ss:
8528 case Intrinsic::x86_sse_ucomieq_ss:
8529 case Intrinsic::x86_sse_ucomilt_ss:
8530 case Intrinsic::x86_sse_ucomile_ss:
8531 case Intrinsic::x86_sse_ucomigt_ss:
8532 case Intrinsic::x86_sse_ucomige_ss:
8533 case Intrinsic::x86_sse_ucomineq_ss:
8534 case Intrinsic::x86_sse2_comieq_sd:
8535 case Intrinsic::x86_sse2_comilt_sd:
8536 case Intrinsic::x86_sse2_comile_sd:
8537 case Intrinsic::x86_sse2_comigt_sd:
8538 case Intrinsic::x86_sse2_comige_sd:
8539 case Intrinsic::x86_sse2_comineq_sd:
8540 case Intrinsic::x86_sse2_ucomieq_sd:
8541 case Intrinsic::x86_sse2_ucomilt_sd:
8542 case Intrinsic::x86_sse2_ucomile_sd:
8543 case Intrinsic::x86_sse2_ucomigt_sd:
8544 case Intrinsic::x86_sse2_ucomige_sd:
8545 case Intrinsic::x86_sse2_ucomineq_sd: {
8546 unsigned Opc = 0;
8547 ISD::CondCode CC = ISD::SETCC_INVALID;
8548 switch (IntNo) {
8549 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008550 case Intrinsic::x86_sse_comieq_ss:
8551 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008552 Opc = X86ISD::COMI;
8553 CC = ISD::SETEQ;
8554 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008555 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008556 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008557 Opc = X86ISD::COMI;
8558 CC = ISD::SETLT;
8559 break;
8560 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008561 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008562 Opc = X86ISD::COMI;
8563 CC = ISD::SETLE;
8564 break;
8565 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008566 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008567 Opc = X86ISD::COMI;
8568 CC = ISD::SETGT;
8569 break;
8570 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008571 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008572 Opc = X86ISD::COMI;
8573 CC = ISD::SETGE;
8574 break;
8575 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008576 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008577 Opc = X86ISD::COMI;
8578 CC = ISD::SETNE;
8579 break;
8580 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008581 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008582 Opc = X86ISD::UCOMI;
8583 CC = ISD::SETEQ;
8584 break;
8585 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008586 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008587 Opc = X86ISD::UCOMI;
8588 CC = ISD::SETLT;
8589 break;
8590 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008591 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008592 Opc = X86ISD::UCOMI;
8593 CC = ISD::SETLE;
8594 break;
8595 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008596 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008597 Opc = X86ISD::UCOMI;
8598 CC = ISD::SETGT;
8599 break;
8600 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008601 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008602 Opc = X86ISD::UCOMI;
8603 CC = ISD::SETGE;
8604 break;
8605 case Intrinsic::x86_sse_ucomineq_ss:
8606 case Intrinsic::x86_sse2_ucomineq_sd:
8607 Opc = X86ISD::UCOMI;
8608 CC = ISD::SETNE;
8609 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008610 }
Evan Cheng734503b2006-09-11 02:19:56 +00008611
Dan Gohman475871a2008-07-27 21:46:04 +00008612 SDValue LHS = Op.getOperand(1);
8613 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008614 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008615 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008616 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8617 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8618 DAG.getConstant(X86CC, MVT::i8), Cond);
8619 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008620 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008621 // ptest and testp intrinsics. The intrinsic these come from are designed to
8622 // return an integer value, not just an instruction so lower it to the ptest
8623 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008624 case Intrinsic::x86_sse41_ptestz:
8625 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008626 case Intrinsic::x86_sse41_ptestnzc:
8627 case Intrinsic::x86_avx_ptestz_256:
8628 case Intrinsic::x86_avx_ptestc_256:
8629 case Intrinsic::x86_avx_ptestnzc_256:
8630 case Intrinsic::x86_avx_vtestz_ps:
8631 case Intrinsic::x86_avx_vtestc_ps:
8632 case Intrinsic::x86_avx_vtestnzc_ps:
8633 case Intrinsic::x86_avx_vtestz_pd:
8634 case Intrinsic::x86_avx_vtestc_pd:
8635 case Intrinsic::x86_avx_vtestnzc_pd:
8636 case Intrinsic::x86_avx_vtestz_ps_256:
8637 case Intrinsic::x86_avx_vtestc_ps_256:
8638 case Intrinsic::x86_avx_vtestnzc_ps_256:
8639 case Intrinsic::x86_avx_vtestz_pd_256:
8640 case Intrinsic::x86_avx_vtestc_pd_256:
8641 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8642 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008643 unsigned X86CC = 0;
8644 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008645 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008646 case Intrinsic::x86_avx_vtestz_ps:
8647 case Intrinsic::x86_avx_vtestz_pd:
8648 case Intrinsic::x86_avx_vtestz_ps_256:
8649 case Intrinsic::x86_avx_vtestz_pd_256:
8650 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008651 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008652 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008653 // ZF = 1
8654 X86CC = X86::COND_E;
8655 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008656 case Intrinsic::x86_avx_vtestc_ps:
8657 case Intrinsic::x86_avx_vtestc_pd:
8658 case Intrinsic::x86_avx_vtestc_ps_256:
8659 case Intrinsic::x86_avx_vtestc_pd_256:
8660 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008661 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008662 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008663 // CF = 1
8664 X86CC = X86::COND_B;
8665 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008666 case Intrinsic::x86_avx_vtestnzc_ps:
8667 case Intrinsic::x86_avx_vtestnzc_pd:
8668 case Intrinsic::x86_avx_vtestnzc_ps_256:
8669 case Intrinsic::x86_avx_vtestnzc_pd_256:
8670 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008671 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008672 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008673 // ZF and CF = 0
8674 X86CC = X86::COND_A;
8675 break;
8676 }
Eric Christopherfd179292009-08-27 18:07:15 +00008677
Eric Christopher71c67532009-07-29 00:28:05 +00008678 SDValue LHS = Op.getOperand(1);
8679 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008680 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8681 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008682 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8683 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8684 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008685 }
Evan Cheng5759f972008-05-04 09:15:50 +00008686
8687 // Fix vector shift instructions where the last operand is a non-immediate
8688 // i32 value.
8689 case Intrinsic::x86_sse2_pslli_w:
8690 case Intrinsic::x86_sse2_pslli_d:
8691 case Intrinsic::x86_sse2_pslli_q:
8692 case Intrinsic::x86_sse2_psrli_w:
8693 case Intrinsic::x86_sse2_psrli_d:
8694 case Intrinsic::x86_sse2_psrli_q:
8695 case Intrinsic::x86_sse2_psrai_w:
8696 case Intrinsic::x86_sse2_psrai_d:
8697 case Intrinsic::x86_mmx_pslli_w:
8698 case Intrinsic::x86_mmx_pslli_d:
8699 case Intrinsic::x86_mmx_pslli_q:
8700 case Intrinsic::x86_mmx_psrli_w:
8701 case Intrinsic::x86_mmx_psrli_d:
8702 case Intrinsic::x86_mmx_psrli_q:
8703 case Intrinsic::x86_mmx_psrai_w:
8704 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008705 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008706 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008707 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008708
8709 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008710 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008711 switch (IntNo) {
8712 case Intrinsic::x86_sse2_pslli_w:
8713 NewIntNo = Intrinsic::x86_sse2_psll_w;
8714 break;
8715 case Intrinsic::x86_sse2_pslli_d:
8716 NewIntNo = Intrinsic::x86_sse2_psll_d;
8717 break;
8718 case Intrinsic::x86_sse2_pslli_q:
8719 NewIntNo = Intrinsic::x86_sse2_psll_q;
8720 break;
8721 case Intrinsic::x86_sse2_psrli_w:
8722 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8723 break;
8724 case Intrinsic::x86_sse2_psrli_d:
8725 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8726 break;
8727 case Intrinsic::x86_sse2_psrli_q:
8728 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8729 break;
8730 case Intrinsic::x86_sse2_psrai_w:
8731 NewIntNo = Intrinsic::x86_sse2_psra_w;
8732 break;
8733 case Intrinsic::x86_sse2_psrai_d:
8734 NewIntNo = Intrinsic::x86_sse2_psra_d;
8735 break;
8736 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008737 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008738 switch (IntNo) {
8739 case Intrinsic::x86_mmx_pslli_w:
8740 NewIntNo = Intrinsic::x86_mmx_psll_w;
8741 break;
8742 case Intrinsic::x86_mmx_pslli_d:
8743 NewIntNo = Intrinsic::x86_mmx_psll_d;
8744 break;
8745 case Intrinsic::x86_mmx_pslli_q:
8746 NewIntNo = Intrinsic::x86_mmx_psll_q;
8747 break;
8748 case Intrinsic::x86_mmx_psrli_w:
8749 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8750 break;
8751 case Intrinsic::x86_mmx_psrli_d:
8752 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8753 break;
8754 case Intrinsic::x86_mmx_psrli_q:
8755 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8756 break;
8757 case Intrinsic::x86_mmx_psrai_w:
8758 NewIntNo = Intrinsic::x86_mmx_psra_w;
8759 break;
8760 case Intrinsic::x86_mmx_psrai_d:
8761 NewIntNo = Intrinsic::x86_mmx_psra_d;
8762 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008763 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008764 }
8765 break;
8766 }
8767 }
Mon P Wangefa42202009-09-03 19:56:25 +00008768
8769 // The vector shift intrinsics with scalars uses 32b shift amounts but
8770 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8771 // to be zero.
8772 SDValue ShOps[4];
8773 ShOps[0] = ShAmt;
8774 ShOps[1] = DAG.getConstant(0, MVT::i32);
8775 if (ShAmtVT == MVT::v4i32) {
8776 ShOps[2] = DAG.getUNDEF(MVT::i32);
8777 ShOps[3] = DAG.getUNDEF(MVT::i32);
8778 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8779 } else {
8780 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008781// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008782 }
8783
Owen Andersone50ed302009-08-10 22:56:29 +00008784 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008785 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008786 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008787 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008788 Op.getOperand(1), ShAmt);
8789 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008790 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008791}
Evan Cheng72261582005-12-20 06:22:03 +00008792
Dan Gohmand858e902010-04-17 15:26:15 +00008793SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8794 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008795 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8796 MFI->setReturnAddressIsTaken(true);
8797
Bill Wendling64e87322009-01-16 19:25:27 +00008798 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008799 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008800
8801 if (Depth > 0) {
8802 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8803 SDValue Offset =
8804 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008805 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008806 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008807 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008808 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008809 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008810 }
8811
8812 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008813 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008814 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008815 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008816}
8817
Dan Gohmand858e902010-04-17 15:26:15 +00008818SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008819 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8820 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008821
Owen Andersone50ed302009-08-10 22:56:29 +00008822 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008823 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008824 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8825 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008826 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008827 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008828 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8829 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008830 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008831 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008832}
8833
Dan Gohman475871a2008-07-27 21:46:04 +00008834SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008835 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008836 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008837}
8838
Dan Gohmand858e902010-04-17 15:26:15 +00008839SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008840 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008841 SDValue Chain = Op.getOperand(0);
8842 SDValue Offset = Op.getOperand(1);
8843 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008844 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008845
Dan Gohmand8816272010-08-11 18:14:00 +00008846 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8847 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8848 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008849 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008850
Dan Gohmand8816272010-08-11 18:14:00 +00008851 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8852 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008853 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008854 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8855 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008856 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008857 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008858
Dale Johannesene4d209d2009-02-03 20:21:25 +00008859 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008860 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008861 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008862}
8863
Dan Gohman475871a2008-07-27 21:46:04 +00008864SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008865 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008866 SDValue Root = Op.getOperand(0);
8867 SDValue Trmp = Op.getOperand(1); // trampoline
8868 SDValue FPtr = Op.getOperand(2); // nested function
8869 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008870 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008871
Dan Gohman69de1932008-02-06 22:27:42 +00008872 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008873
8874 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008875 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008876
8877 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008878 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8879 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008880
Evan Cheng0e6a0522011-07-18 20:57:22 +00008881 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
8882 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008883
8884 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8885
8886 // Load the pointer to the nested function into R11.
8887 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008888 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008889 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008890 Addr, MachinePointerInfo(TrmpAddr),
8891 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008892
Owen Anderson825b72b2009-08-11 20:47:22 +00008893 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8894 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008895 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8896 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008897 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008898
8899 // Load the 'nest' parameter value into R10.
8900 // R10 is specified in X86CallingConv.td
8901 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008902 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8903 DAG.getConstant(10, MVT::i64));
8904 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008905 Addr, MachinePointerInfo(TrmpAddr, 10),
8906 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008907
Owen Anderson825b72b2009-08-11 20:47:22 +00008908 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8909 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008910 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8911 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008912 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008913
8914 // Jump to the nested function.
8915 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008916 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8917 DAG.getConstant(20, MVT::i64));
8918 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008919 Addr, MachinePointerInfo(TrmpAddr, 20),
8920 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008921
8922 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008923 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8924 DAG.getConstant(22, MVT::i64));
8925 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008926 MachinePointerInfo(TrmpAddr, 22),
8927 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008928
Dan Gohman475871a2008-07-27 21:46:04 +00008929 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008930 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008931 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008932 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008933 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008934 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008935 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008936 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008937
8938 switch (CC) {
8939 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008940 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008941 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008942 case CallingConv::X86_StdCall: {
8943 // Pass 'nest' parameter in ECX.
8944 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008945 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008946
8947 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008948 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008949 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008950
Chris Lattner58d74912008-03-12 17:45:29 +00008951 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008952 unsigned InRegCount = 0;
8953 unsigned Idx = 1;
8954
8955 for (FunctionType::param_iterator I = FTy->param_begin(),
8956 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008957 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008958 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008959 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008960
8961 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008962 report_fatal_error("Nest register in use - reduce number of inreg"
8963 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008964 }
8965 }
8966 break;
8967 }
8968 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008969 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008970 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008971 // Pass 'nest' parameter in EAX.
8972 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008973 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008974 break;
8975 }
8976
Dan Gohman475871a2008-07-27 21:46:04 +00008977 SDValue OutChains[4];
8978 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008979
Owen Anderson825b72b2009-08-11 20:47:22 +00008980 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8981 DAG.getConstant(10, MVT::i32));
8982 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008983
Chris Lattnera62fe662010-02-05 19:20:30 +00008984 // This is storing the opcode for MOV32ri.
8985 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00008986 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008987 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008988 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008989 Trmp, MachinePointerInfo(TrmpAddr),
8990 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008991
Owen Anderson825b72b2009-08-11 20:47:22 +00008992 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8993 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008994 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8995 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008996 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008997
Chris Lattnera62fe662010-02-05 19:20:30 +00008998 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008999 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9000 DAG.getConstant(5, MVT::i32));
9001 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009002 MachinePointerInfo(TrmpAddr, 5),
9003 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009004
Owen Anderson825b72b2009-08-11 20:47:22 +00009005 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9006 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009007 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9008 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009009 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009010
Dan Gohman475871a2008-07-27 21:46:04 +00009011 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009012 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009013 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009014 }
9015}
9016
Dan Gohmand858e902010-04-17 15:26:15 +00009017SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9018 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009019 /*
9020 The rounding mode is in bits 11:10 of FPSR, and has the following
9021 settings:
9022 00 Round to nearest
9023 01 Round to -inf
9024 10 Round to +inf
9025 11 Round to 0
9026
9027 FLT_ROUNDS, on the other hand, expects the following:
9028 -1 Undefined
9029 0 Round to 0
9030 1 Round to nearest
9031 2 Round to +inf
9032 3 Round to -inf
9033
9034 To perform the conversion, we do:
9035 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9036 */
9037
9038 MachineFunction &MF = DAG.getMachineFunction();
9039 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009040 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009041 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009042 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009043 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009044
9045 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009046 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009047 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009048
Michael J. Spencerec38de22010-10-10 22:04:20 +00009049
Chris Lattner2156b792010-09-22 01:11:26 +00009050 MachineMemOperand *MMO =
9051 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9052 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009053
Chris Lattner2156b792010-09-22 01:11:26 +00009054 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9055 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9056 DAG.getVTList(MVT::Other),
9057 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009058
9059 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009060 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009061 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009062
9063 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009064 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009065 DAG.getNode(ISD::SRL, DL, MVT::i16,
9066 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009067 CWD, DAG.getConstant(0x800, MVT::i16)),
9068 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009069 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009070 DAG.getNode(ISD::SRL, DL, MVT::i16,
9071 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009072 CWD, DAG.getConstant(0x400, MVT::i16)),
9073 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009074
Dan Gohman475871a2008-07-27 21:46:04 +00009075 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009076 DAG.getNode(ISD::AND, DL, MVT::i16,
9077 DAG.getNode(ISD::ADD, DL, MVT::i16,
9078 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009079 DAG.getConstant(1, MVT::i16)),
9080 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009081
9082
Duncan Sands83ec4b62008-06-06 12:08:01 +00009083 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009084 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009085}
9086
Dan Gohmand858e902010-04-17 15:26:15 +00009087SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009088 EVT VT = Op.getValueType();
9089 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009090 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009091 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009092
9093 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009094 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009095 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009097 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009098 }
Evan Cheng18efe262007-12-14 02:13:44 +00009099
Evan Cheng152804e2007-12-14 08:30:15 +00009100 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009101 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009102 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009103
9104 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009105 SDValue Ops[] = {
9106 Op,
9107 DAG.getConstant(NumBits+NumBits-1, OpVT),
9108 DAG.getConstant(X86::COND_E, MVT::i8),
9109 Op.getValue(1)
9110 };
9111 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009112
9113 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009114 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009115
Owen Anderson825b72b2009-08-11 20:47:22 +00009116 if (VT == MVT::i8)
9117 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009118 return Op;
9119}
9120
Dan Gohmand858e902010-04-17 15:26:15 +00009121SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009122 EVT VT = Op.getValueType();
9123 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009124 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009125 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009126
9127 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009128 if (VT == MVT::i8) {
9129 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009130 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009131 }
Evan Cheng152804e2007-12-14 08:30:15 +00009132
9133 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009134 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009135 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009136
9137 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009138 SDValue Ops[] = {
9139 Op,
9140 DAG.getConstant(NumBits, OpVT),
9141 DAG.getConstant(X86::COND_E, MVT::i8),
9142 Op.getValue(1)
9143 };
9144 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009145
Owen Anderson825b72b2009-08-11 20:47:22 +00009146 if (VT == MVT::i8)
9147 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009148 return Op;
9149}
9150
Dan Gohmand858e902010-04-17 15:26:15 +00009151SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009152 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009153 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009154 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009155
Mon P Wangaf9b9522008-12-18 21:42:19 +00009156 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9157 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9158 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9159 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9160 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9161 //
9162 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9163 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9164 // return AloBlo + AloBhi + AhiBlo;
9165
9166 SDValue A = Op.getOperand(0);
9167 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009168
Dale Johannesene4d209d2009-02-03 20:21:25 +00009169 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009170 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9171 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009172 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009173 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9174 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009175 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009176 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009177 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009178 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009179 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009180 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009181 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009182 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009183 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009184 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009185 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9186 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009187 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009188 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9189 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009190 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9191 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009192 return Res;
9193}
9194
Nadav Rotem43012222011-05-11 08:12:09 +00009195SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9196
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009197 EVT VT = Op.getValueType();
9198 DebugLoc dl = Op.getDebugLoc();
9199 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009200 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009201
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009202 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009203
Nadav Rotem43012222011-05-11 08:12:09 +00009204 // Must have SSE2.
9205 if (!Subtarget->hasSSE2()) return SDValue();
Nate Begeman51409212010-07-28 00:21:48 +00009206
Nadav Rotem43012222011-05-11 08:12:09 +00009207 // Optimize shl/srl/sra with constant shift amount.
9208 if (isSplatVector(Amt.getNode())) {
9209 SDValue SclrAmt = Amt->getOperand(0);
9210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9211 uint64_t ShiftAmt = C->getZExtValue();
9212
9213 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9214 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9215 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9216 R, DAG.getConstant(ShiftAmt, MVT::i32));
9217
9218 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9219 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9220 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9221 R, DAG.getConstant(ShiftAmt, MVT::i32));
9222
9223 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9224 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9225 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9226 R, DAG.getConstant(ShiftAmt, MVT::i32));
9227
9228 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9229 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9230 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9231 R, DAG.getConstant(ShiftAmt, MVT::i32));
9232
9233 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9234 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9235 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9236 R, DAG.getConstant(ShiftAmt, MVT::i32));
9237
9238 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9239 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9240 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9241 R, DAG.getConstant(ShiftAmt, MVT::i32));
9242
9243 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9244 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9245 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9246 R, DAG.getConstant(ShiftAmt, MVT::i32));
9247
9248 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9249 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9250 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9251 R, DAG.getConstant(ShiftAmt, MVT::i32));
9252 }
9253 }
9254
9255 // Lower SHL with variable shift amount.
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009256 // Cannot lower SHL without SSE2 or later.
9257 if (!Subtarget->hasSSE2()) return SDValue();
Nadav Rotem43012222011-05-11 08:12:09 +00009258
9259 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009260 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9261 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9262 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9263
9264 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009265
Nate Begeman51409212010-07-28 00:21:48 +00009266 std::vector<Constant*> CV(4, CI);
9267 Constant *C = ConstantVector::get(CV);
9268 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9269 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009270 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009271 false, false, 16);
9272
9273 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009274 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009275 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9276 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9277 }
Nadav Rotem43012222011-05-11 08:12:09 +00009278 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009279 // a = a << 5;
9280 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9281 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9282 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9283
9284 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9285 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9286
9287 std::vector<Constant*> CVM1(16, CM1);
9288 std::vector<Constant*> CVM2(16, CM2);
9289 Constant *C = ConstantVector::get(CVM1);
9290 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9291 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009292 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009293 false, false, 16);
9294
9295 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9296 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9297 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9298 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9299 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009300 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009301 // a += a
9302 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009303
Nate Begeman51409212010-07-28 00:21:48 +00009304 C = ConstantVector::get(CVM2);
9305 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9306 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009307 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009308 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009309
Nate Begeman51409212010-07-28 00:21:48 +00009310 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9311 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9312 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9313 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9314 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009315 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009316 // a += a
9317 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009318
Nate Begeman51409212010-07-28 00:21:48 +00009319 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009320 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009321 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9322 return R;
9323 }
9324 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009325}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009326
Dan Gohmand858e902010-04-17 15:26:15 +00009327SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009328 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9329 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009330 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9331 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009332 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009333 SDValue LHS = N->getOperand(0);
9334 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009335 unsigned BaseOp = 0;
9336 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009337 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009338 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009339 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009340 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009341 // A subtract of one will be selected as a INC. Note that INC doesn't
9342 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009343 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9344 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009345 BaseOp = X86ISD::INC;
9346 Cond = X86::COND_O;
9347 break;
9348 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009349 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009350 Cond = X86::COND_O;
9351 break;
9352 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009353 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009354 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009355 break;
9356 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009357 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9358 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009359 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9360 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009361 BaseOp = X86ISD::DEC;
9362 Cond = X86::COND_O;
9363 break;
9364 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009365 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009366 Cond = X86::COND_O;
9367 break;
9368 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009369 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009370 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009371 break;
9372 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009373 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009374 Cond = X86::COND_O;
9375 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009376 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9377 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9378 MVT::i32);
9379 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009380
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009381 SDValue SetCC =
9382 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9383 DAG.getConstant(X86::COND_O, MVT::i32),
9384 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009385
Dan Gohman6e5fda22011-07-22 18:45:15 +00009386 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009387 }
Bill Wendling74c37652008-12-09 22:08:41 +00009388 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009389
Bill Wendling61edeb52008-12-02 01:06:39 +00009390 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009391 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009392 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009393
Bill Wendling61edeb52008-12-02 01:06:39 +00009394 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009395 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9396 DAG.getConstant(Cond, MVT::i32),
9397 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009398
Dan Gohman6e5fda22011-07-22 18:45:15 +00009399 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009400}
9401
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009402SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9403 DebugLoc dl = Op.getDebugLoc();
9404 SDNode* Node = Op.getNode();
9405 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9406 EVT VT = Node->getValueType(0);
9407
9408 if (Subtarget->hasSSE2() && VT.isVector()) {
9409 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9410 ExtraVT.getScalarType().getSizeInBits();
9411 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9412
9413 unsigned SHLIntrinsicsID = 0;
9414 unsigned SRAIntrinsicsID = 0;
9415 switch (VT.getSimpleVT().SimpleTy) {
9416 default:
9417 return SDValue();
9418 case MVT::v2i64: {
9419 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9420 SRAIntrinsicsID = 0;
9421 break;
9422 }
9423 case MVT::v4i32: {
9424 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9425 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9426 break;
9427 }
9428 case MVT::v8i16: {
9429 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9430 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9431 break;
9432 }
9433 }
9434
9435 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9436 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9437 Node->getOperand(0), ShAmt);
9438
9439 // In case of 1 bit sext, no need to shr
9440 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9441
9442 if (SRAIntrinsicsID) {
9443 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9444 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9445 Tmp1, ShAmt);
9446 }
9447 return Tmp1;
9448 }
9449
9450 return SDValue();
9451}
9452
9453
Eric Christopher9a9d2752010-07-22 02:48:34 +00009454SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9455 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009456
Eric Christopher77ed1352011-07-08 00:04:56 +00009457 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9458 // There isn't any reason to disable it if the target processor supports it.
9459 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009460 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009461 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009462 SDValue Ops[] = {
9463 DAG.getRegister(X86::ESP, MVT::i32), // Base
9464 DAG.getTargetConstant(1, MVT::i8), // Scale
9465 DAG.getRegister(0, MVT::i32), // Index
9466 DAG.getTargetConstant(0, MVT::i32), // Disp
9467 DAG.getRegister(0, MVT::i32), // Segment.
9468 Zero,
9469 Chain
9470 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009471 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009472 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9473 array_lengthof(Ops));
9474 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009475 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009476
Eric Christopher9a9d2752010-07-22 02:48:34 +00009477 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009478 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009479 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009480
Chris Lattner132929a2010-08-14 17:26:09 +00009481 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9482 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9483 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9484 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009485
Chris Lattner132929a2010-08-14 17:26:09 +00009486 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9487 if (!Op1 && !Op2 && !Op3 && Op4)
9488 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009489
Chris Lattner132929a2010-08-14 17:26:09 +00009490 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9491 if (Op1 && !Op2 && !Op3 && !Op4)
9492 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009493
9494 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009495 // (MFENCE)>;
9496 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009497}
9498
Eli Friedman14648462011-07-27 22:21:52 +00009499SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
9500 SelectionDAG &DAG) const {
9501 DebugLoc dl = Op.getDebugLoc();
9502 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
9503 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
9504 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
9505 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
9506
9507 // The only fence that needs an instruction is a sequentially-consistent
9508 // cross-thread fence.
9509 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
9510 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
9511 // no-sse2). There isn't any reason to disable it if the target processor
9512 // supports it.
9513 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
9514 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
9515
9516 SDValue Chain = Op.getOperand(0);
9517 SDValue Zero = DAG.getConstant(0, MVT::i32);
9518 SDValue Ops[] = {
9519 DAG.getRegister(X86::ESP, MVT::i32), // Base
9520 DAG.getTargetConstant(1, MVT::i8), // Scale
9521 DAG.getRegister(0, MVT::i32), // Index
9522 DAG.getTargetConstant(0, MVT::i32), // Disp
9523 DAG.getRegister(0, MVT::i32), // Segment.
9524 Zero,
9525 Chain
9526 };
9527 SDNode *Res =
9528 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9529 array_lengthof(Ops));
9530 return SDValue(Res, 0);
9531 }
9532
9533 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
9534 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
9535}
9536
9537
Dan Gohmand858e902010-04-17 15:26:15 +00009538SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009539 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009540 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009541 unsigned Reg = 0;
9542 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009544 default:
9545 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 case MVT::i8: Reg = X86::AL; size = 1; break;
9547 case MVT::i16: Reg = X86::AX; size = 2; break;
9548 case MVT::i32: Reg = X86::EAX; size = 4; break;
9549 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009550 assert(Subtarget->is64Bit() && "Node not type legal!");
9551 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009552 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009553 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009554 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009555 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009556 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009557 Op.getOperand(1),
9558 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009559 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009560 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009561 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009562 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9563 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9564 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009565 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009566 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009567 return cpOut;
9568}
9569
Duncan Sands1607f052008-12-01 11:39:25 +00009570SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009571 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009572 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009573 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009574 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009575 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009576 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009577 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9578 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009579 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009580 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9581 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009582 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009583 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009584 rdx.getValue(1)
9585 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009586 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009587}
9588
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009589SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009590 SelectionDAG &DAG) const {
9591 EVT SrcVT = Op.getOperand(0).getValueType();
9592 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009593 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9594 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009595 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009596 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009597 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009598 // i64 <=> MMX conversions are Legal.
9599 if (SrcVT==MVT::i64 && DstVT.isVector())
9600 return Op;
9601 if (DstVT==MVT::i64 && SrcVT.isVector())
9602 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009603 // MMX <=> MMX conversions are Legal.
9604 if (SrcVT.isVector() && DstVT.isVector())
9605 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009606 // All other conversions need to be expanded.
9607 return SDValue();
9608}
Chris Lattner5b856542010-12-20 00:59:46 +00009609
Dan Gohmand858e902010-04-17 15:26:15 +00009610SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009611 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009612 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009613 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009614 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009615 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009616 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009617 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009618 Node->getOperand(0),
9619 Node->getOperand(1), negOp,
9620 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +00009621 cast<AtomicSDNode>(Node)->getAlignment(),
9622 cast<AtomicSDNode>(Node)->getOrdering(),
9623 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +00009624}
9625
Chris Lattner5b856542010-12-20 00:59:46 +00009626static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9627 EVT VT = Op.getNode()->getValueType(0);
9628
9629 // Let legalize expand this if it isn't a legal type yet.
9630 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9631 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009632
Chris Lattner5b856542010-12-20 00:59:46 +00009633 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009634
Chris Lattner5b856542010-12-20 00:59:46 +00009635 unsigned Opc;
9636 bool ExtraOp = false;
9637 switch (Op.getOpcode()) {
9638 default: assert(0 && "Invalid code");
9639 case ISD::ADDC: Opc = X86ISD::ADD; break;
9640 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9641 case ISD::SUBC: Opc = X86ISD::SUB; break;
9642 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9643 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009644
Chris Lattner5b856542010-12-20 00:59:46 +00009645 if (!ExtraOp)
9646 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9647 Op.getOperand(1));
9648 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9649 Op.getOperand(1), Op.getOperand(2));
9650}
9651
Evan Cheng0db9fe62006-04-25 20:13:52 +00009652/// LowerOperation - Provide custom lowering hooks for some operations.
9653///
Dan Gohmand858e902010-04-17 15:26:15 +00009654SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009655 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009656 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009657 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009658 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +00009659 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009660 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9661 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009662 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009663 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009664 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9665 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9666 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009667 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009668 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009669 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9670 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9671 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009672 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009673 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009674 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009675 case ISD::SHL_PARTS:
9676 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009677 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009678 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009679 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009680 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009681 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009682 case ISD::FABS: return LowerFABS(Op, DAG);
9683 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009684 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009685 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009686 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009687 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009688 case ISD::SELECT: return LowerSELECT(Op, DAG);
9689 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009690 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009691 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009692 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009693 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009694 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009695 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9696 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009697 case ISD::FRAME_TO_ARGS_OFFSET:
9698 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009699 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009700 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009701 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009702 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009703 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9704 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009705 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009706 case ISD::SRA:
9707 case ISD::SRL:
9708 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009709 case ISD::SADDO:
9710 case ISD::UADDO:
9711 case ISD::SSUBO:
9712 case ISD::USUBO:
9713 case ISD::SMULO:
9714 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009715 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009716 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009717 case ISD::ADDC:
9718 case ISD::ADDE:
9719 case ISD::SUBC:
9720 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009721 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009722}
9723
Duncan Sands1607f052008-12-01 11:39:25 +00009724void X86TargetLowering::
9725ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009726 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009727 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009728 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009729 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009730
9731 SDValue Chain = Node->getOperand(0);
9732 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009733 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009734 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009735 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009736 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009737 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009738 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009739 SDValue Result =
9740 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9741 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009742 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009743 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009744 Results.push_back(Result.getValue(2));
9745}
9746
Duncan Sands126d9072008-07-04 11:47:58 +00009747/// ReplaceNodeResults - Replace a node with an illegal result type
9748/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009749void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9750 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009751 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009752 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009753 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009754 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009755 assert(false && "Do not know how to custom type legalize this operation!");
9756 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009757 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009758 case ISD::ADDC:
9759 case ISD::ADDE:
9760 case ISD::SUBC:
9761 case ISD::SUBE:
9762 // We don't want to expand or promote these.
9763 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009764 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009765 std::pair<SDValue,SDValue> Vals =
9766 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009767 SDValue FIST = Vals.first, StackSlot = Vals.second;
9768 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009769 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009770 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009771 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9772 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009773 }
9774 return;
9775 }
9776 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009777 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009778 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009779 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009780 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009781 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009782 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009783 eax.getValue(2));
9784 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9785 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009786 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009787 Results.push_back(edx.getValue(1));
9788 return;
9789 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009790 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009791 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009793 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009794 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9795 DAG.getConstant(0, MVT::i32));
9796 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9797 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009798 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9799 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009800 cpInL.getValue(1));
9801 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9803 DAG.getConstant(0, MVT::i32));
9804 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9805 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009806 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009807 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009808 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009809 swapInL.getValue(1));
9810 SDValue Ops[] = { swapInH.getValue(0),
9811 N->getOperand(1),
9812 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009813 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009814 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9815 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9816 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009817 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009818 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009819 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009820 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009821 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009822 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009823 Results.push_back(cpOutH.getValue(1));
9824 return;
9825 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009826 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009827 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9828 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009829 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009830 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9831 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009832 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009833 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9834 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009835 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009836 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9837 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009838 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009839 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9840 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009841 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009842 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9843 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009844 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009845 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9846 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009847 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009848}
9849
Evan Cheng72261582005-12-20 06:22:03 +00009850const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9851 switch (Opcode) {
9852 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009853 case X86ISD::BSF: return "X86ISD::BSF";
9854 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009855 case X86ISD::SHLD: return "X86ISD::SHLD";
9856 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009857 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009858 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009859 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009860 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009861 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009862 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009863 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9864 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9865 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009866 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009867 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009868 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009869 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009870 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009871 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009872 case X86ISD::COMI: return "X86ISD::COMI";
9873 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009874 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009875 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +00009876 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
9877 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +00009878 case X86ISD::CMOV: return "X86ISD::CMOV";
9879 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009880 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009881 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9882 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009883 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009884 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009885 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009886 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009887 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009888 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9889 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009890 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009891 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +00009892 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +00009893 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9894 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9895 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009896 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009897 case X86ISD::FMAX: return "X86ISD::FMAX";
9898 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009899 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9900 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009901 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009902 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009903 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009904 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009905 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009906 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9907 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009908 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9909 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9910 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9911 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9912 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9913 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009914 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9915 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009916 case X86ISD::VSHL: return "X86ISD::VSHL";
9917 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009918 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9919 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9920 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9921 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9922 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9923 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9924 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9925 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9926 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9927 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009928 case X86ISD::ADD: return "X86ISD::ADD";
9929 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009930 case X86ISD::ADC: return "X86ISD::ADC";
9931 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009932 case X86ISD::SMUL: return "X86ISD::SMUL";
9933 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009934 case X86ISD::INC: return "X86ISD::INC";
9935 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009936 case X86ISD::OR: return "X86ISD::OR";
9937 case X86ISD::XOR: return "X86ISD::XOR";
9938 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009939 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009940 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009941 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009942 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9943 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9944 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9945 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9946 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9947 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9948 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9949 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9950 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009951 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009952 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009953 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00009954 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
9955 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009956 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
9957 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
9958 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
9959 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
9960 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
9961 case X86ISD::MOVSD: return "X86ISD::MOVSD";
9962 case X86ISD::MOVSS: return "X86ISD::MOVSS";
9963 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
9964 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +00009965 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009966 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
9967 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
9968 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
9969 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
9970 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
9971 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
9972 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
9973 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
9974 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
9975 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00009976 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
9977 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
9978 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
9979 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Dan Gohmand6708ea2009-08-15 01:38:56 +00009980 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00009981 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009982 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +00009983 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +00009984 }
9985}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009986
Chris Lattnerc9addb72007-03-30 23:15:24 +00009987// isLegalAddressingMode - Return true if the addressing mode represented
9988// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00009989bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009990 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00009991 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009992 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00009993 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00009994
Chris Lattnerc9addb72007-03-30 23:15:24 +00009995 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00009996 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00009997 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009998
Chris Lattnerc9addb72007-03-30 23:15:24 +00009999 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010000 unsigned GVFlags =
10001 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010002
Chris Lattnerdfed4132009-07-10 07:38:24 +000010003 // If a reference to this global requires an extra load, we can't fold it.
10004 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010005 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010006
Chris Lattnerdfed4132009-07-10 07:38:24 +000010007 // If BaseGV requires a register for the PIC base, we cannot also have a
10008 // BaseReg specified.
10009 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010010 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010011
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010012 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010013 if ((M != CodeModel::Small || R != Reloc::Static) &&
10014 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010015 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010016 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010017
Chris Lattnerc9addb72007-03-30 23:15:24 +000010018 switch (AM.Scale) {
10019 case 0:
10020 case 1:
10021 case 2:
10022 case 4:
10023 case 8:
10024 // These scales always work.
10025 break;
10026 case 3:
10027 case 5:
10028 case 9:
10029 // These scales are formed with basereg+scalereg. Only accept if there is
10030 // no basereg yet.
10031 if (AM.HasBaseReg)
10032 return false;
10033 break;
10034 default: // Other stuff never works.
10035 return false;
10036 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010037
Chris Lattnerc9addb72007-03-30 23:15:24 +000010038 return true;
10039}
10040
10041
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010042bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010043 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010044 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010045 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10046 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010047 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010048 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010049 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010050}
10051
Owen Andersone50ed302009-08-10 22:56:29 +000010052bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010053 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010054 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010055 unsigned NumBits1 = VT1.getSizeInBits();
10056 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010057 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010058 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010059 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010060}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010061
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010062bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010063 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010064 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010065}
10066
Owen Andersone50ed302009-08-10 22:56:29 +000010067bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010068 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010069 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010070}
10071
Owen Andersone50ed302009-08-10 22:56:29 +000010072bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010073 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010074 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010075}
10076
Evan Cheng60c07e12006-07-05 22:17:51 +000010077/// isShuffleMaskLegal - Targets can use this to indicate that they only
10078/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10079/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10080/// are assumed to be legal.
10081bool
Eric Christopherfd179292009-08-27 18:07:15 +000010082X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010083 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010084 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010085 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010086 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010087
Nate Begemana09008b2009-10-19 02:17:23 +000010088 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010089 return (VT.getVectorNumElements() == 2 ||
10090 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10091 isMOVLMask(M, VT) ||
10092 isSHUFPMask(M, VT) ||
10093 isPSHUFDMask(M, VT) ||
10094 isPSHUFHWMask(M, VT) ||
10095 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010096 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010097 isUNPCKLMask(M, VT) ||
10098 isUNPCKHMask(M, VT) ||
10099 isUNPCKL_v_undef_Mask(M, VT) ||
10100 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010101}
10102
Dan Gohman7d8143f2008-04-09 20:09:42 +000010103bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010104X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010105 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010106 unsigned NumElts = VT.getVectorNumElements();
10107 // FIXME: This collection of masks seems suspect.
10108 if (NumElts == 2)
10109 return true;
10110 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10111 return (isMOVLMask(Mask, VT) ||
10112 isCommutedMOVLMask(Mask, VT, true) ||
10113 isSHUFPMask(Mask, VT) ||
10114 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010115 }
10116 return false;
10117}
10118
10119//===----------------------------------------------------------------------===//
10120// X86 Scheduler Hooks
10121//===----------------------------------------------------------------------===//
10122
Mon P Wang63307c32008-05-05 19:05:59 +000010123// private utility function
10124MachineBasicBlock *
10125X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10126 MachineBasicBlock *MBB,
10127 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010128 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010129 unsigned LoadOpc,
10130 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010131 unsigned notOpc,
10132 unsigned EAXreg,
10133 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010134 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010135 // For the atomic bitwise operator, we generate
10136 // thisMBB:
10137 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010138 // ld t1 = [bitinstr.addr]
10139 // op t2 = t1, [bitinstr.val]
10140 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010141 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10142 // bz newMBB
10143 // fallthrough -->nextMBB
10144 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10145 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010146 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010147 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010148
Mon P Wang63307c32008-05-05 19:05:59 +000010149 /// First build the CFG
10150 MachineFunction *F = MBB->getParent();
10151 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010152 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10153 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10154 F->insert(MBBIter, newMBB);
10155 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010156
Dan Gohman14152b42010-07-06 20:24:04 +000010157 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10158 nextMBB->splice(nextMBB->begin(), thisMBB,
10159 llvm::next(MachineBasicBlock::iterator(bInstr)),
10160 thisMBB->end());
10161 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010162
Mon P Wang63307c32008-05-05 19:05:59 +000010163 // Update thisMBB to fall through to newMBB
10164 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010165
Mon P Wang63307c32008-05-05 19:05:59 +000010166 // newMBB jumps to itself and fall through to nextMBB
10167 newMBB->addSuccessor(nextMBB);
10168 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010169
Mon P Wang63307c32008-05-05 19:05:59 +000010170 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010171 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010172 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010173 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010174 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010175 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010176 int numArgs = bInstr->getNumOperands() - 1;
10177 for (int i=0; i < numArgs; ++i)
10178 argOpers[i] = &bInstr->getOperand(i+1);
10179
10180 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010181 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010182 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010183
Dale Johannesen140be2d2008-08-19 18:47:28 +000010184 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010185 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010186 for (int i=0; i <= lastAddrIndx; ++i)
10187 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010188
Dale Johannesen140be2d2008-08-19 18:47:28 +000010189 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010190 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010191 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010192 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010193 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010194 tt = t1;
10195
Dale Johannesen140be2d2008-08-19 18:47:28 +000010196 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010197 assert((argOpers[valArgIndx]->isReg() ||
10198 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010199 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010200 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010201 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010202 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010203 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010204 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010205 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010206
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010207 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010208 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010209
Dale Johannesene4d209d2009-02-03 20:21:25 +000010210 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010211 for (int i=0; i <= lastAddrIndx; ++i)
10212 (*MIB).addOperand(*argOpers[i]);
10213 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010214 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010215 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10216 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010217
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010218 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010219 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010220
Mon P Wang63307c32008-05-05 19:05:59 +000010221 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010222 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010223
Dan Gohman14152b42010-07-06 20:24:04 +000010224 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010225 return nextMBB;
10226}
10227
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010228// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010229MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010230X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10231 MachineBasicBlock *MBB,
10232 unsigned regOpcL,
10233 unsigned regOpcH,
10234 unsigned immOpcL,
10235 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010236 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010237 // For the atomic bitwise operator, we generate
10238 // thisMBB (instructions are in pairs, except cmpxchg8b)
10239 // ld t1,t2 = [bitinstr.addr]
10240 // newMBB:
10241 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10242 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010243 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010244 // mov ECX, EBX <- t5, t6
10245 // mov EAX, EDX <- t1, t2
10246 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10247 // mov t3, t4 <- EAX, EDX
10248 // bz newMBB
10249 // result in out1, out2
10250 // fallthrough -->nextMBB
10251
10252 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10253 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010254 const unsigned NotOpc = X86::NOT32r;
10255 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10256 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10257 MachineFunction::iterator MBBIter = MBB;
10258 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010259
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010260 /// First build the CFG
10261 MachineFunction *F = MBB->getParent();
10262 MachineBasicBlock *thisMBB = MBB;
10263 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10264 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10265 F->insert(MBBIter, newMBB);
10266 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010267
Dan Gohman14152b42010-07-06 20:24:04 +000010268 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10269 nextMBB->splice(nextMBB->begin(), thisMBB,
10270 llvm::next(MachineBasicBlock::iterator(bInstr)),
10271 thisMBB->end());
10272 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010273
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010274 // Update thisMBB to fall through to newMBB
10275 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010276
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010277 // newMBB jumps to itself and fall through to nextMBB
10278 newMBB->addSuccessor(nextMBB);
10279 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010280
Dale Johannesene4d209d2009-02-03 20:21:25 +000010281 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010282 // Insert instructions into newMBB based on incoming instruction
10283 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010284 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010285 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010286 MachineOperand& dest1Oper = bInstr->getOperand(0);
10287 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010288 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10289 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010290 argOpers[i] = &bInstr->getOperand(i+2);
10291
Dan Gohman71ea4e52010-05-14 21:01:44 +000010292 // We use some of the operands multiple times, so conservatively just
10293 // clear any kill flags that might be present.
10294 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10295 argOpers[i]->setIsKill(false);
10296 }
10297
Evan Chengad5b52f2010-01-08 19:14:57 +000010298 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010299 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010300
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010301 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010302 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010303 for (int i=0; i <= lastAddrIndx; ++i)
10304 (*MIB).addOperand(*argOpers[i]);
10305 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010306 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010307 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010308 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010309 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010310 MachineOperand newOp3 = *(argOpers[3]);
10311 if (newOp3.isImm())
10312 newOp3.setImm(newOp3.getImm()+4);
10313 else
10314 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010315 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010316 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010317
10318 // t3/4 are defined later, at the bottom of the loop
10319 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10320 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010321 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010322 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010323 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010324 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10325
Evan Cheng306b4ca2010-01-08 23:41:50 +000010326 // The subsequent operations should be using the destination registers of
10327 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010328 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010329 t1 = F->getRegInfo().createVirtualRegister(RC);
10330 t2 = F->getRegInfo().createVirtualRegister(RC);
10331 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10332 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010333 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010334 t1 = dest1Oper.getReg();
10335 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010336 }
10337
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010338 int valArgIndx = lastAddrIndx + 1;
10339 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010340 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010341 "invalid operand");
10342 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10343 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010344 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010345 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010346 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010347 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010348 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010349 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010350 (*MIB).addOperand(*argOpers[valArgIndx]);
10351 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010352 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010353 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010354 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010355 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010356 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010357 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010358 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010359 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010360 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010361 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010362
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010363 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010364 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010365 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010366 MIB.addReg(t2);
10367
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010368 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010369 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010370 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010371 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010372
Dale Johannesene4d209d2009-02-03 20:21:25 +000010373 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010374 for (int i=0; i <= lastAddrIndx; ++i)
10375 (*MIB).addOperand(*argOpers[i]);
10376
10377 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010378 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10379 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010380
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010381 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010382 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010383 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010384 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010385
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010386 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010387 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010388
Dan Gohman14152b42010-07-06 20:24:04 +000010389 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010390 return nextMBB;
10391}
10392
10393// private utility function
10394MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010395X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10396 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010397 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010398 // For the atomic min/max operator, we generate
10399 // thisMBB:
10400 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010401 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010402 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010403 // cmp t1, t2
10404 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010405 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010406 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10407 // bz newMBB
10408 // fallthrough -->nextMBB
10409 //
10410 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10411 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010412 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010413 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010414
Mon P Wang63307c32008-05-05 19:05:59 +000010415 /// First build the CFG
10416 MachineFunction *F = MBB->getParent();
10417 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010418 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10419 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10420 F->insert(MBBIter, newMBB);
10421 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010422
Dan Gohman14152b42010-07-06 20:24:04 +000010423 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10424 nextMBB->splice(nextMBB->begin(), thisMBB,
10425 llvm::next(MachineBasicBlock::iterator(mInstr)),
10426 thisMBB->end());
10427 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010428
Mon P Wang63307c32008-05-05 19:05:59 +000010429 // Update thisMBB to fall through to newMBB
10430 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010431
Mon P Wang63307c32008-05-05 19:05:59 +000010432 // newMBB jumps to newMBB and fall through to nextMBB
10433 newMBB->addSuccessor(nextMBB);
10434 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010435
Dale Johannesene4d209d2009-02-03 20:21:25 +000010436 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010437 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010438 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010439 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010440 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010441 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010442 int numArgs = mInstr->getNumOperands() - 1;
10443 for (int i=0; i < numArgs; ++i)
10444 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010445
Mon P Wang63307c32008-05-05 19:05:59 +000010446 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010447 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010448 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010449
Mon P Wangab3e7472008-05-05 22:56:23 +000010450 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010451 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010452 for (int i=0; i <= lastAddrIndx; ++i)
10453 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010454
Mon P Wang63307c32008-05-05 19:05:59 +000010455 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010456 assert((argOpers[valArgIndx]->isReg() ||
10457 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010458 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010459
10460 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010461 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010462 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010463 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010464 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010465 (*MIB).addOperand(*argOpers[valArgIndx]);
10466
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010467 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010468 MIB.addReg(t1);
10469
Dale Johannesene4d209d2009-02-03 20:21:25 +000010470 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010471 MIB.addReg(t1);
10472 MIB.addReg(t2);
10473
10474 // Generate movc
10475 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010476 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010477 MIB.addReg(t2);
10478 MIB.addReg(t1);
10479
10480 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010481 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010482 for (int i=0; i <= lastAddrIndx; ++i)
10483 (*MIB).addOperand(*argOpers[i]);
10484 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010485 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010486 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10487 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010488
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010489 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010490 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010491
Mon P Wang63307c32008-05-05 19:05:59 +000010492 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010493 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010494
Dan Gohman14152b42010-07-06 20:24:04 +000010495 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010496 return nextMBB;
10497}
10498
Eric Christopherf83a5de2009-08-27 18:08:16 +000010499// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010500// or XMM0_V32I8 in AVX all of this code can be replaced with that
10501// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010502MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010503X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010504 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010505 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10506 "Target must have SSE4.2 or AVX features enabled");
10507
Eric Christopherb120ab42009-08-18 22:50:32 +000010508 DebugLoc dl = MI->getDebugLoc();
10509 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010510 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010511 if (!Subtarget->hasAVX()) {
10512 if (memArg)
10513 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10514 else
10515 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10516 } else {
10517 if (memArg)
10518 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10519 else
10520 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10521 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010522
Eric Christopher41c902f2010-11-30 08:20:21 +000010523 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010524 for (unsigned i = 0; i < numArgs; ++i) {
10525 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010526 if (!(Op.isReg() && Op.isImplicit()))
10527 MIB.addOperand(Op);
10528 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010529 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010530 .addReg(X86::XMM0);
10531
Dan Gohman14152b42010-07-06 20:24:04 +000010532 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010533 return BB;
10534}
10535
10536MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010537X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010538 DebugLoc dl = MI->getDebugLoc();
10539 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010540
Eric Christopher228232b2010-11-30 07:20:12 +000010541 // Address into RAX/EAX, other two args into ECX, EDX.
10542 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10543 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10544 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10545 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010546 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010547
Eric Christopher228232b2010-11-30 07:20:12 +000010548 unsigned ValOps = X86::AddrNumOperands;
10549 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10550 .addReg(MI->getOperand(ValOps).getReg());
10551 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10552 .addReg(MI->getOperand(ValOps+1).getReg());
10553
10554 // The instruction doesn't actually take any operands though.
10555 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010556
Eric Christopher228232b2010-11-30 07:20:12 +000010557 MI->eraseFromParent(); // The pseudo is gone now.
10558 return BB;
10559}
10560
10561MachineBasicBlock *
10562X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010563 DebugLoc dl = MI->getDebugLoc();
10564 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010565
Eric Christopher228232b2010-11-30 07:20:12 +000010566 // First arg in ECX, the second in EAX.
10567 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10568 .addReg(MI->getOperand(0).getReg());
10569 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10570 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010571
Eric Christopher228232b2010-11-30 07:20:12 +000010572 // The instruction doesn't actually take any operands though.
10573 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010574
Eric Christopher228232b2010-11-30 07:20:12 +000010575 MI->eraseFromParent(); // The pseudo is gone now.
10576 return BB;
10577}
10578
10579MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010580X86TargetLowering::EmitVAARG64WithCustomInserter(
10581 MachineInstr *MI,
10582 MachineBasicBlock *MBB) const {
10583 // Emit va_arg instruction on X86-64.
10584
10585 // Operands to this pseudo-instruction:
10586 // 0 ) Output : destination address (reg)
10587 // 1-5) Input : va_list address (addr, i64mem)
10588 // 6 ) ArgSize : Size (in bytes) of vararg type
10589 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10590 // 8 ) Align : Alignment of type
10591 // 9 ) EFLAGS (implicit-def)
10592
10593 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10594 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10595
10596 unsigned DestReg = MI->getOperand(0).getReg();
10597 MachineOperand &Base = MI->getOperand(1);
10598 MachineOperand &Scale = MI->getOperand(2);
10599 MachineOperand &Index = MI->getOperand(3);
10600 MachineOperand &Disp = MI->getOperand(4);
10601 MachineOperand &Segment = MI->getOperand(5);
10602 unsigned ArgSize = MI->getOperand(6).getImm();
10603 unsigned ArgMode = MI->getOperand(7).getImm();
10604 unsigned Align = MI->getOperand(8).getImm();
10605
10606 // Memory Reference
10607 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10608 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10609 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10610
10611 // Machine Information
10612 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10613 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10614 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10615 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10616 DebugLoc DL = MI->getDebugLoc();
10617
10618 // struct va_list {
10619 // i32 gp_offset
10620 // i32 fp_offset
10621 // i64 overflow_area (address)
10622 // i64 reg_save_area (address)
10623 // }
10624 // sizeof(va_list) = 24
10625 // alignment(va_list) = 8
10626
10627 unsigned TotalNumIntRegs = 6;
10628 unsigned TotalNumXMMRegs = 8;
10629 bool UseGPOffset = (ArgMode == 1);
10630 bool UseFPOffset = (ArgMode == 2);
10631 unsigned MaxOffset = TotalNumIntRegs * 8 +
10632 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10633
10634 /* Align ArgSize to a multiple of 8 */
10635 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10636 bool NeedsAlign = (Align > 8);
10637
10638 MachineBasicBlock *thisMBB = MBB;
10639 MachineBasicBlock *overflowMBB;
10640 MachineBasicBlock *offsetMBB;
10641 MachineBasicBlock *endMBB;
10642
10643 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10644 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10645 unsigned OffsetReg = 0;
10646
10647 if (!UseGPOffset && !UseFPOffset) {
10648 // If we only pull from the overflow region, we don't create a branch.
10649 // We don't need to alter control flow.
10650 OffsetDestReg = 0; // unused
10651 OverflowDestReg = DestReg;
10652
10653 offsetMBB = NULL;
10654 overflowMBB = thisMBB;
10655 endMBB = thisMBB;
10656 } else {
10657 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10658 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10659 // If not, pull from overflow_area. (branch to overflowMBB)
10660 //
10661 // thisMBB
10662 // | .
10663 // | .
10664 // offsetMBB overflowMBB
10665 // | .
10666 // | .
10667 // endMBB
10668
10669 // Registers for the PHI in endMBB
10670 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10671 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10672
10673 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10674 MachineFunction *MF = MBB->getParent();
10675 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10676 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10677 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10678
10679 MachineFunction::iterator MBBIter = MBB;
10680 ++MBBIter;
10681
10682 // Insert the new basic blocks
10683 MF->insert(MBBIter, offsetMBB);
10684 MF->insert(MBBIter, overflowMBB);
10685 MF->insert(MBBIter, endMBB);
10686
10687 // Transfer the remainder of MBB and its successor edges to endMBB.
10688 endMBB->splice(endMBB->begin(), thisMBB,
10689 llvm::next(MachineBasicBlock::iterator(MI)),
10690 thisMBB->end());
10691 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10692
10693 // Make offsetMBB and overflowMBB successors of thisMBB
10694 thisMBB->addSuccessor(offsetMBB);
10695 thisMBB->addSuccessor(overflowMBB);
10696
10697 // endMBB is a successor of both offsetMBB and overflowMBB
10698 offsetMBB->addSuccessor(endMBB);
10699 overflowMBB->addSuccessor(endMBB);
10700
10701 // Load the offset value into a register
10702 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10703 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10704 .addOperand(Base)
10705 .addOperand(Scale)
10706 .addOperand(Index)
10707 .addDisp(Disp, UseFPOffset ? 4 : 0)
10708 .addOperand(Segment)
10709 .setMemRefs(MMOBegin, MMOEnd);
10710
10711 // Check if there is enough room left to pull this argument.
10712 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10713 .addReg(OffsetReg)
10714 .addImm(MaxOffset + 8 - ArgSizeA8);
10715
10716 // Branch to "overflowMBB" if offset >= max
10717 // Fall through to "offsetMBB" otherwise
10718 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10719 .addMBB(overflowMBB);
10720 }
10721
10722 // In offsetMBB, emit code to use the reg_save_area.
10723 if (offsetMBB) {
10724 assert(OffsetReg != 0);
10725
10726 // Read the reg_save_area address.
10727 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10728 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10729 .addOperand(Base)
10730 .addOperand(Scale)
10731 .addOperand(Index)
10732 .addDisp(Disp, 16)
10733 .addOperand(Segment)
10734 .setMemRefs(MMOBegin, MMOEnd);
10735
10736 // Zero-extend the offset
10737 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10738 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10739 .addImm(0)
10740 .addReg(OffsetReg)
10741 .addImm(X86::sub_32bit);
10742
10743 // Add the offset to the reg_save_area to get the final address.
10744 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10745 .addReg(OffsetReg64)
10746 .addReg(RegSaveReg);
10747
10748 // Compute the offset for the next argument
10749 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10750 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10751 .addReg(OffsetReg)
10752 .addImm(UseFPOffset ? 16 : 8);
10753
10754 // Store it back into the va_list.
10755 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10756 .addOperand(Base)
10757 .addOperand(Scale)
10758 .addOperand(Index)
10759 .addDisp(Disp, UseFPOffset ? 4 : 0)
10760 .addOperand(Segment)
10761 .addReg(NextOffsetReg)
10762 .setMemRefs(MMOBegin, MMOEnd);
10763
10764 // Jump to endMBB
10765 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10766 .addMBB(endMBB);
10767 }
10768
10769 //
10770 // Emit code to use overflow area
10771 //
10772
10773 // Load the overflow_area address into a register.
10774 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10775 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10776 .addOperand(Base)
10777 .addOperand(Scale)
10778 .addOperand(Index)
10779 .addDisp(Disp, 8)
10780 .addOperand(Segment)
10781 .setMemRefs(MMOBegin, MMOEnd);
10782
10783 // If we need to align it, do so. Otherwise, just copy the address
10784 // to OverflowDestReg.
10785 if (NeedsAlign) {
10786 // Align the overflow address
10787 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10788 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10789
10790 // aligned_addr = (addr + (align-1)) & ~(align-1)
10791 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10792 .addReg(OverflowAddrReg)
10793 .addImm(Align-1);
10794
10795 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10796 .addReg(TmpReg)
10797 .addImm(~(uint64_t)(Align-1));
10798 } else {
10799 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10800 .addReg(OverflowAddrReg);
10801 }
10802
10803 // Compute the next overflow address after this argument.
10804 // (the overflow address should be kept 8-byte aligned)
10805 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10806 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10807 .addReg(OverflowDestReg)
10808 .addImm(ArgSizeA8);
10809
10810 // Store the new overflow address.
10811 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10812 .addOperand(Base)
10813 .addOperand(Scale)
10814 .addOperand(Index)
10815 .addDisp(Disp, 8)
10816 .addOperand(Segment)
10817 .addReg(NextAddrReg)
10818 .setMemRefs(MMOBegin, MMOEnd);
10819
10820 // If we branched, emit the PHI to the front of endMBB.
10821 if (offsetMBB) {
10822 BuildMI(*endMBB, endMBB->begin(), DL,
10823 TII->get(X86::PHI), DestReg)
10824 .addReg(OffsetDestReg).addMBB(offsetMBB)
10825 .addReg(OverflowDestReg).addMBB(overflowMBB);
10826 }
10827
10828 // Erase the pseudo instruction
10829 MI->eraseFromParent();
10830
10831 return endMBB;
10832}
10833
10834MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010835X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10836 MachineInstr *MI,
10837 MachineBasicBlock *MBB) const {
10838 // Emit code to save XMM registers to the stack. The ABI says that the
10839 // number of registers to save is given in %al, so it's theoretically
10840 // possible to do an indirect jump trick to avoid saving all of them,
10841 // however this code takes a simpler approach and just executes all
10842 // of the stores if %al is non-zero. It's less code, and it's probably
10843 // easier on the hardware branch predictor, and stores aren't all that
10844 // expensive anyway.
10845
10846 // Create the new basic blocks. One block contains all the XMM stores,
10847 // and one block is the final destination regardless of whether any
10848 // stores were performed.
10849 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10850 MachineFunction *F = MBB->getParent();
10851 MachineFunction::iterator MBBIter = MBB;
10852 ++MBBIter;
10853 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10854 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10855 F->insert(MBBIter, XMMSaveMBB);
10856 F->insert(MBBIter, EndMBB);
10857
Dan Gohman14152b42010-07-06 20:24:04 +000010858 // Transfer the remainder of MBB and its successor edges to EndMBB.
10859 EndMBB->splice(EndMBB->begin(), MBB,
10860 llvm::next(MachineBasicBlock::iterator(MI)),
10861 MBB->end());
10862 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10863
Dan Gohmand6708ea2009-08-15 01:38:56 +000010864 // The original block will now fall through to the XMM save block.
10865 MBB->addSuccessor(XMMSaveMBB);
10866 // The XMMSaveMBB will fall through to the end block.
10867 XMMSaveMBB->addSuccessor(EndMBB);
10868
10869 // Now add the instructions.
10870 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10871 DebugLoc DL = MI->getDebugLoc();
10872
10873 unsigned CountReg = MI->getOperand(0).getReg();
10874 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10875 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10876
10877 if (!Subtarget->isTargetWin64()) {
10878 // If %al is 0, branch around the XMM save block.
10879 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010880 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010881 MBB->addSuccessor(EndMBB);
10882 }
10883
10884 // In the XMM save block, save all the XMM argument registers.
10885 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10886 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010887 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010888 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010889 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010890 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010891 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010892 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10893 .addFrameIndex(RegSaveFrameIndex)
10894 .addImm(/*Scale=*/1)
10895 .addReg(/*IndexReg=*/0)
10896 .addImm(/*Disp=*/Offset)
10897 .addReg(/*Segment=*/0)
10898 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010899 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010900 }
10901
Dan Gohman14152b42010-07-06 20:24:04 +000010902 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010903
10904 return EndMBB;
10905}
Mon P Wang63307c32008-05-05 19:05:59 +000010906
Evan Cheng60c07e12006-07-05 22:17:51 +000010907MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010908X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010909 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010910 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10911 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010912
Chris Lattner52600972009-09-02 05:57:00 +000010913 // To "insert" a SELECT_CC instruction, we actually have to insert the
10914 // diamond control-flow pattern. The incoming instruction knows the
10915 // destination vreg to set, the condition code register to branch on, the
10916 // true/false values to select between, and a branch opcode to use.
10917 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10918 MachineFunction::iterator It = BB;
10919 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010920
Chris Lattner52600972009-09-02 05:57:00 +000010921 // thisMBB:
10922 // ...
10923 // TrueVal = ...
10924 // cmpTY ccX, r1, r2
10925 // bCC copy1MBB
10926 // fallthrough --> copy0MBB
10927 MachineBasicBlock *thisMBB = BB;
10928 MachineFunction *F = BB->getParent();
10929 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10930 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010931 F->insert(It, copy0MBB);
10932 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010933
Bill Wendling730c07e2010-06-25 20:48:10 +000010934 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10935 // live into the sink and copy blocks.
10936 const MachineFunction *MF = BB->getParent();
10937 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10938 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010939
Dan Gohman14152b42010-07-06 20:24:04 +000010940 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10941 const MachineOperand &MO = MI->getOperand(I);
10942 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010943 unsigned Reg = MO.getReg();
10944 if (Reg != X86::EFLAGS) continue;
10945 copy0MBB->addLiveIn(Reg);
10946 sinkMBB->addLiveIn(Reg);
10947 }
10948
Dan Gohman14152b42010-07-06 20:24:04 +000010949 // Transfer the remainder of BB and its successor edges to sinkMBB.
10950 sinkMBB->splice(sinkMBB->begin(), BB,
10951 llvm::next(MachineBasicBlock::iterator(MI)),
10952 BB->end());
10953 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
10954
10955 // Add the true and fallthrough blocks as its successors.
10956 BB->addSuccessor(copy0MBB);
10957 BB->addSuccessor(sinkMBB);
10958
10959 // Create the conditional branch instruction.
10960 unsigned Opc =
10961 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
10962 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
10963
Chris Lattner52600972009-09-02 05:57:00 +000010964 // copy0MBB:
10965 // %FalseValue = ...
10966 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000010967 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000010968
Chris Lattner52600972009-09-02 05:57:00 +000010969 // sinkMBB:
10970 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
10971 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000010972 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
10973 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000010974 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
10975 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
10976
Dan Gohman14152b42010-07-06 20:24:04 +000010977 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000010978 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000010979}
10980
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010981MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010982X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010983 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010984 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10985 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010986
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010987 assert(!Subtarget->isTargetEnvMacho());
10988
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010989 // The lowering is pretty easy: we're just emitting the call to _alloca. The
10990 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000010991
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000010992 if (Subtarget->isTargetWin64()) {
10993 if (Subtarget->isTargetCygMing()) {
10994 // ___chkstk(Mingw64):
10995 // Clobbers R10, R11, RAX and EFLAGS.
10996 // Updates RSP.
10997 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
10998 .addExternalSymbol("___chkstk")
10999 .addReg(X86::RAX, RegState::Implicit)
11000 .addReg(X86::RSP, RegState::Implicit)
11001 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11002 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11003 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11004 } else {
11005 // __chkstk(MSVCRT): does not update stack pointer.
11006 // Clobbers R10, R11 and EFLAGS.
11007 // FIXME: RAX(allocated size) might be reused and not killed.
11008 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11009 .addExternalSymbol("__chkstk")
11010 .addReg(X86::RAX, RegState::Implicit)
11011 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11012 // RAX has the offset to subtracted from RSP.
11013 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11014 .addReg(X86::RSP)
11015 .addReg(X86::RAX);
11016 }
11017 } else {
11018 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011019 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11020
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011021 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11022 .addExternalSymbol(StackProbeSymbol)
11023 .addReg(X86::EAX, RegState::Implicit)
11024 .addReg(X86::ESP, RegState::Implicit)
11025 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11026 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11027 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11028 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011029
Dan Gohman14152b42010-07-06 20:24:04 +000011030 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011031 return BB;
11032}
Chris Lattner52600972009-09-02 05:57:00 +000011033
11034MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011035X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11036 MachineBasicBlock *BB) const {
11037 // This is pretty easy. We're taking the value that we received from
11038 // our load from the relocation, sticking it in either RDI (x86-64)
11039 // or EAX and doing an indirect call. The return value will then
11040 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011041 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011042 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011043 DebugLoc DL = MI->getDebugLoc();
11044 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011045
11046 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011047 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011048
Eric Christopher30ef0e52010-06-03 04:07:48 +000011049 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011050 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11051 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011052 .addReg(X86::RIP)
11053 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011054 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011055 MI->getOperand(3).getTargetFlags())
11056 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011057 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011058 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011059 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011060 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11061 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011062 .addReg(0)
11063 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011064 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011065 MI->getOperand(3).getTargetFlags())
11066 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011067 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011068 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011069 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011070 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11071 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011072 .addReg(TII->getGlobalBaseReg(F))
11073 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011074 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011075 MI->getOperand(3).getTargetFlags())
11076 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011077 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011078 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011079 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011080
Dan Gohman14152b42010-07-06 20:24:04 +000011081 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011082 return BB;
11083}
11084
11085MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011086X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011087 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011088 switch (MI->getOpcode()) {
11089 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011090 case X86::TAILJMPd64:
11091 case X86::TAILJMPr64:
11092 case X86::TAILJMPm64:
11093 assert(!"TAILJMP64 would not be touched here.");
11094 case X86::TCRETURNdi64:
11095 case X86::TCRETURNri64:
11096 case X86::TCRETURNmi64:
11097 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11098 // On AMD64, additional defs should be added before register allocation.
11099 if (!Subtarget->isTargetWin64()) {
11100 MI->addRegisterDefined(X86::RSI);
11101 MI->addRegisterDefined(X86::RDI);
11102 MI->addRegisterDefined(X86::XMM6);
11103 MI->addRegisterDefined(X86::XMM7);
11104 MI->addRegisterDefined(X86::XMM8);
11105 MI->addRegisterDefined(X86::XMM9);
11106 MI->addRegisterDefined(X86::XMM10);
11107 MI->addRegisterDefined(X86::XMM11);
11108 MI->addRegisterDefined(X86::XMM12);
11109 MI->addRegisterDefined(X86::XMM13);
11110 MI->addRegisterDefined(X86::XMM14);
11111 MI->addRegisterDefined(X86::XMM15);
11112 }
11113 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011114 case X86::WIN_ALLOCA:
11115 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011116 case X86::TLSCall_32:
11117 case X86::TLSCall_64:
11118 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011119 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011120 case X86::CMOV_FR32:
11121 case X86::CMOV_FR64:
11122 case X86::CMOV_V4F32:
11123 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011124 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011125 case X86::CMOV_GR16:
11126 case X86::CMOV_GR32:
11127 case X86::CMOV_RFP32:
11128 case X86::CMOV_RFP64:
11129 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011130 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011131
Dale Johannesen849f2142007-07-03 00:53:03 +000011132 case X86::FP32_TO_INT16_IN_MEM:
11133 case X86::FP32_TO_INT32_IN_MEM:
11134 case X86::FP32_TO_INT64_IN_MEM:
11135 case X86::FP64_TO_INT16_IN_MEM:
11136 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011137 case X86::FP64_TO_INT64_IN_MEM:
11138 case X86::FP80_TO_INT16_IN_MEM:
11139 case X86::FP80_TO_INT32_IN_MEM:
11140 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011141 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11142 DebugLoc DL = MI->getDebugLoc();
11143
Evan Cheng60c07e12006-07-05 22:17:51 +000011144 // Change the floating point control register to use "round towards zero"
11145 // mode when truncating to an integer value.
11146 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011147 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011148 addFrameReference(BuildMI(*BB, MI, DL,
11149 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011150
11151 // Load the old value of the high byte of the control word...
11152 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011153 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011154 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011155 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011156
11157 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011158 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011159 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011160
11161 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011162 addFrameReference(BuildMI(*BB, MI, DL,
11163 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011164
11165 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011166 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011167 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011168
11169 // Get the X86 opcode to use.
11170 unsigned Opc;
11171 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011172 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011173 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11174 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11175 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11176 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11177 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11178 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011179 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11180 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11181 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011182 }
11183
11184 X86AddressMode AM;
11185 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011186 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011187 AM.BaseType = X86AddressMode::RegBase;
11188 AM.Base.Reg = Op.getReg();
11189 } else {
11190 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011191 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011192 }
11193 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011194 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011195 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011196 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011197 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011198 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011199 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011200 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011201 AM.GV = Op.getGlobal();
11202 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011203 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011204 }
Dan Gohman14152b42010-07-06 20:24:04 +000011205 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011206 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011207
11208 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011209 addFrameReference(BuildMI(*BB, MI, DL,
11210 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011211
Dan Gohman14152b42010-07-06 20:24:04 +000011212 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011213 return BB;
11214 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011215 // String/text processing lowering.
11216 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011217 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011218 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11219 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011220 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011221 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11222 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011223 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011224 return EmitPCMP(MI, BB, 5, false /* in mem */);
11225 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011226 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011227 return EmitPCMP(MI, BB, 5, true /* in mem */);
11228
Eric Christopher228232b2010-11-30 07:20:12 +000011229 // Thread synchronization.
11230 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011231 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011232 case X86::MWAIT:
11233 return EmitMwait(MI, BB);
11234
Eric Christopherb120ab42009-08-18 22:50:32 +000011235 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011236 case X86::ATOMAND32:
11237 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011238 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011239 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011240 X86::NOT32r, X86::EAX,
11241 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011242 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011243 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11244 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011245 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011246 X86::NOT32r, X86::EAX,
11247 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011248 case X86::ATOMXOR32:
11249 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011250 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011251 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011252 X86::NOT32r, X86::EAX,
11253 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011254 case X86::ATOMNAND32:
11255 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011256 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011257 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011258 X86::NOT32r, X86::EAX,
11259 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011260 case X86::ATOMMIN32:
11261 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11262 case X86::ATOMMAX32:
11263 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11264 case X86::ATOMUMIN32:
11265 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11266 case X86::ATOMUMAX32:
11267 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011268
11269 case X86::ATOMAND16:
11270 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11271 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011272 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011273 X86::NOT16r, X86::AX,
11274 X86::GR16RegisterClass);
11275 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011276 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011277 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011278 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011279 X86::NOT16r, X86::AX,
11280 X86::GR16RegisterClass);
11281 case X86::ATOMXOR16:
11282 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11283 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011284 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011285 X86::NOT16r, X86::AX,
11286 X86::GR16RegisterClass);
11287 case X86::ATOMNAND16:
11288 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11289 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011290 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011291 X86::NOT16r, X86::AX,
11292 X86::GR16RegisterClass, true);
11293 case X86::ATOMMIN16:
11294 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11295 case X86::ATOMMAX16:
11296 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11297 case X86::ATOMUMIN16:
11298 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11299 case X86::ATOMUMAX16:
11300 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11301
11302 case X86::ATOMAND8:
11303 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11304 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011305 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011306 X86::NOT8r, X86::AL,
11307 X86::GR8RegisterClass);
11308 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011309 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011310 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011311 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011312 X86::NOT8r, X86::AL,
11313 X86::GR8RegisterClass);
11314 case X86::ATOMXOR8:
11315 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11316 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011317 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011318 X86::NOT8r, X86::AL,
11319 X86::GR8RegisterClass);
11320 case X86::ATOMNAND8:
11321 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11322 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011323 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011324 X86::NOT8r, X86::AL,
11325 X86::GR8RegisterClass, true);
11326 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011327 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011328 case X86::ATOMAND64:
11329 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011330 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011331 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011332 X86::NOT64r, X86::RAX,
11333 X86::GR64RegisterClass);
11334 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011335 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11336 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011337 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011338 X86::NOT64r, X86::RAX,
11339 X86::GR64RegisterClass);
11340 case X86::ATOMXOR64:
11341 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011342 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011343 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011344 X86::NOT64r, X86::RAX,
11345 X86::GR64RegisterClass);
11346 case X86::ATOMNAND64:
11347 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11348 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011349 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011350 X86::NOT64r, X86::RAX,
11351 X86::GR64RegisterClass, true);
11352 case X86::ATOMMIN64:
11353 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11354 case X86::ATOMMAX64:
11355 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11356 case X86::ATOMUMIN64:
11357 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11358 case X86::ATOMUMAX64:
11359 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011360
11361 // This group does 64-bit operations on a 32-bit host.
11362 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011363 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 X86::AND32rr, X86::AND32rr,
11365 X86::AND32ri, X86::AND32ri,
11366 false);
11367 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011368 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011369 X86::OR32rr, X86::OR32rr,
11370 X86::OR32ri, X86::OR32ri,
11371 false);
11372 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011373 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011374 X86::XOR32rr, X86::XOR32rr,
11375 X86::XOR32ri, X86::XOR32ri,
11376 false);
11377 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011378 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011379 X86::AND32rr, X86::AND32rr,
11380 X86::AND32ri, X86::AND32ri,
11381 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011383 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011384 X86::ADD32rr, X86::ADC32rr,
11385 X86::ADD32ri, X86::ADC32ri,
11386 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011387 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011388 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011389 X86::SUB32rr, X86::SBB32rr,
11390 X86::SUB32ri, X86::SBB32ri,
11391 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011392 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011393 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011394 X86::MOV32rr, X86::MOV32rr,
11395 X86::MOV32ri, X86::MOV32ri,
11396 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011397 case X86::VASTART_SAVE_XMM_REGS:
11398 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011399
11400 case X86::VAARG_64:
11401 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011402 }
11403}
11404
11405//===----------------------------------------------------------------------===//
11406// X86 Optimization Hooks
11407//===----------------------------------------------------------------------===//
11408
Dan Gohman475871a2008-07-27 21:46:04 +000011409void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011410 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011411 APInt &KnownZero,
11412 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011413 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011414 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011415 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011416 assert((Opc >= ISD::BUILTIN_OP_END ||
11417 Opc == ISD::INTRINSIC_WO_CHAIN ||
11418 Opc == ISD::INTRINSIC_W_CHAIN ||
11419 Opc == ISD::INTRINSIC_VOID) &&
11420 "Should use MaskedValueIsZero if you don't know whether Op"
11421 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011422
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011423 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011424 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011425 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011426 case X86ISD::ADD:
11427 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011428 case X86ISD::ADC:
11429 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011430 case X86ISD::SMUL:
11431 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011432 case X86ISD::INC:
11433 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011434 case X86ISD::OR:
11435 case X86ISD::XOR:
11436 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011437 // These nodes' second result is a boolean.
11438 if (Op.getResNo() == 0)
11439 break;
11440 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011441 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011442 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11443 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011444 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011445 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011446}
Chris Lattner259e97c2006-01-31 19:43:35 +000011447
Owen Andersonbc146b02010-09-21 20:42:50 +000011448unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11449 unsigned Depth) const {
11450 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11451 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11452 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011453
Owen Andersonbc146b02010-09-21 20:42:50 +000011454 // Fallback case.
11455 return 1;
11456}
11457
Evan Cheng206ee9d2006-07-07 08:33:52 +000011458/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011459/// node is a GlobalAddress + offset.
11460bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011461 const GlobalValue* &GA,
11462 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011463 if (N->getOpcode() == X86ISD::Wrapper) {
11464 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011465 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011466 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011467 return true;
11468 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011469 }
Evan Chengad4196b2008-05-12 19:56:52 +000011470 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011471}
11472
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011473/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11474static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11475 TargetLowering::DAGCombinerInfo &DCI) {
11476 DebugLoc dl = N->getDebugLoc();
11477 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11478 SDValue V1 = SVOp->getOperand(0);
11479 SDValue V2 = SVOp->getOperand(1);
11480 EVT VT = SVOp->getValueType(0);
11481
11482 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11483 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11484 //
11485 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011486 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011487 // V UNDEF BUILD_VECTOR UNDEF
11488 // \ / \ /
11489 // CONCAT_VECTOR CONCAT_VECTOR
11490 // \ /
11491 // \ /
11492 // RESULT: V + zero extended
11493 //
11494 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11495 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11496 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11497 return SDValue();
11498
11499 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11500 return SDValue();
11501
11502 // To match the shuffle mask, the first half of the mask should
11503 // be exactly the first vector, and all the rest a splat with the
11504 // first element of the second one.
11505 int NumElems = VT.getVectorNumElements();
11506 for (int i = 0; i < NumElems/2; ++i)
11507 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11508 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11509 return SDValue();
11510
11511 // Emit a zeroed vector and insert the desired subvector on its
11512 // first half.
11513 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11514 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11515 DAG.getConstant(0, MVT::i32), DAG, dl);
11516 return DCI.CombineTo(N, InsV);
11517 }
11518
11519 return SDValue();
11520}
11521
11522/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011523static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011524 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011525 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011526 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011527
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011528 // Don't create instructions with illegal types after legalize types has run.
11529 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11530 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11531 return SDValue();
11532
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011533 // Only handle pure VECTOR_SHUFFLE nodes.
11534 if (VT.getSizeInBits() == 256 && N->getOpcode() == ISD::VECTOR_SHUFFLE)
11535 return PerformShuffleCombine256(N, DAG, DCI);
11536
11537 // Only handle 128 wide vector from here on.
11538 if (VT.getSizeInBits() != 128)
11539 return SDValue();
11540
11541 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11542 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11543 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011544 SmallVector<SDValue, 16> Elts;
11545 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011546 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011547
Nate Begemanfdea31a2010-03-24 20:49:50 +000011548 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011549}
Evan Chengd880b972008-05-09 21:53:03 +000011550
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011551/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11552/// generation and convert it from being a bunch of shuffles and extracts
11553/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011554static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11555 const TargetLowering &TLI) {
11556 SDValue InputVector = N->getOperand(0);
11557
11558 // Only operate on vectors of 4 elements, where the alternative shuffling
11559 // gets to be more expensive.
11560 if (InputVector.getValueType() != MVT::v4i32)
11561 return SDValue();
11562
11563 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11564 // single use which is a sign-extend or zero-extend, and all elements are
11565 // used.
11566 SmallVector<SDNode *, 4> Uses;
11567 unsigned ExtractedElements = 0;
11568 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11569 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11570 if (UI.getUse().getResNo() != InputVector.getResNo())
11571 return SDValue();
11572
11573 SDNode *Extract = *UI;
11574 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11575 return SDValue();
11576
11577 if (Extract->getValueType(0) != MVT::i32)
11578 return SDValue();
11579 if (!Extract->hasOneUse())
11580 return SDValue();
11581 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11582 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11583 return SDValue();
11584 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11585 return SDValue();
11586
11587 // Record which element was extracted.
11588 ExtractedElements |=
11589 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11590
11591 Uses.push_back(Extract);
11592 }
11593
11594 // If not all the elements were used, this may not be worthwhile.
11595 if (ExtractedElements != 15)
11596 return SDValue();
11597
11598 // Ok, we've now decided to do the transformation.
11599 DebugLoc dl = InputVector.getDebugLoc();
11600
11601 // Store the value to a temporary stack slot.
11602 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011603 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11604 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011605
11606 // Replace each use (extract) with a load of the appropriate element.
11607 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11608 UE = Uses.end(); UI != UE; ++UI) {
11609 SDNode *Extract = *UI;
11610
Nadav Rotem86694292011-05-17 08:31:57 +000011611 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011612 SDValue Idx = Extract->getOperand(1);
11613 unsigned EltSize =
11614 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11615 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11616 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11617
Nadav Rotem86694292011-05-17 08:31:57 +000011618 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011619 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011620
11621 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011622 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011623 ScalarAddr, MachinePointerInfo(),
11624 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011625
11626 // Replace the exact with the load.
11627 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11628 }
11629
11630 // The replacement was made in place; don't return anything.
11631 return SDValue();
11632}
11633
Chris Lattner83e6c992006-10-04 06:57:07 +000011634/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011635static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011636 const X86Subtarget *Subtarget) {
11637 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011638 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011639 // Get the LHS/RHS of the select.
11640 SDValue LHS = N->getOperand(1);
11641 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011642
Dan Gohman670e5392009-09-21 18:03:22 +000011643 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011644 // instructions match the semantics of the common C idiom x<y?x:y but not
11645 // x<=y?x:y, because of how they handle negative zero (which can be
11646 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011647 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011648 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011649 Cond.getOpcode() == ISD::SETCC) {
11650 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011651
Chris Lattner47b4ce82009-03-11 05:48:52 +000011652 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011653 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011654 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11655 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011656 switch (CC) {
11657 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011658 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011659 // Converting this to a min would handle NaNs incorrectly, and swapping
11660 // the operands would cause it to handle comparisons between positive
11661 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011662 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011663 if (!UnsafeFPMath &&
11664 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11665 break;
11666 std::swap(LHS, RHS);
11667 }
Dan Gohman670e5392009-09-21 18:03:22 +000011668 Opcode = X86ISD::FMIN;
11669 break;
11670 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011671 // Converting this to a min would handle comparisons between positive
11672 // and negative zero incorrectly.
11673 if (!UnsafeFPMath &&
11674 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11675 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011676 Opcode = X86ISD::FMIN;
11677 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011678 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011679 // Converting this to a min would handle both negative zeros and NaNs
11680 // incorrectly, but we can swap the operands to fix both.
11681 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011682 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011683 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011684 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011685 Opcode = X86ISD::FMIN;
11686 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011687
Dan Gohman670e5392009-09-21 18:03:22 +000011688 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011689 // Converting this to a max would handle comparisons between positive
11690 // and negative zero incorrectly.
11691 if (!UnsafeFPMath &&
11692 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
11693 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011694 Opcode = X86ISD::FMAX;
11695 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011696 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011697 // Converting this to a max would handle NaNs incorrectly, and swapping
11698 // the operands would cause it to handle comparisons between positive
11699 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011700 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011701 if (!UnsafeFPMath &&
11702 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11703 break;
11704 std::swap(LHS, RHS);
11705 }
Dan Gohman670e5392009-09-21 18:03:22 +000011706 Opcode = X86ISD::FMAX;
11707 break;
11708 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011709 // Converting this to a max would handle both negative zeros and NaNs
11710 // incorrectly, but we can swap the operands to fix both.
11711 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011712 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011713 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011714 case ISD::SETGE:
11715 Opcode = X86ISD::FMAX;
11716 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011717 }
Dan Gohman670e5392009-09-21 18:03:22 +000011718 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011719 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11720 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011721 switch (CC) {
11722 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011723 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011724 // Converting this to a min would handle comparisons between positive
11725 // and negative zero incorrectly, and swapping the operands would
11726 // cause it to handle NaNs incorrectly.
11727 if (!UnsafeFPMath &&
11728 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011729 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011730 break;
11731 std::swap(LHS, RHS);
11732 }
Dan Gohman670e5392009-09-21 18:03:22 +000011733 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011734 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011735 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011736 // Converting this to a min would handle NaNs incorrectly.
11737 if (!UnsafeFPMath &&
11738 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11739 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011740 Opcode = X86ISD::FMIN;
11741 break;
11742 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011743 // Converting this to a min would handle both negative zeros and NaNs
11744 // incorrectly, but we can swap the operands to fix both.
11745 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011746 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011747 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011748 case ISD::SETGE:
11749 Opcode = X86ISD::FMIN;
11750 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011751
Dan Gohman670e5392009-09-21 18:03:22 +000011752 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011753 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011754 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011755 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011756 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011757 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011758 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011759 // Converting this to a max would handle comparisons between positive
11760 // and negative zero incorrectly, and swapping the operands would
11761 // cause it to handle NaNs incorrectly.
11762 if (!UnsafeFPMath &&
11763 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011764 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011765 break;
11766 std::swap(LHS, RHS);
11767 }
Dan Gohman670e5392009-09-21 18:03:22 +000011768 Opcode = X86ISD::FMAX;
11769 break;
11770 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011771 // Converting this to a max would handle both negative zeros and NaNs
11772 // incorrectly, but we can swap the operands to fix both.
11773 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011774 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011775 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011776 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011777 Opcode = X86ISD::FMAX;
11778 break;
11779 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011780 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011781
Chris Lattner47b4ce82009-03-11 05:48:52 +000011782 if (Opcode)
11783 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011784 }
Eric Christopherfd179292009-08-27 18:07:15 +000011785
Chris Lattnerd1980a52009-03-12 06:52:53 +000011786 // If this is a select between two integer constants, try to do some
11787 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011788 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11789 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011790 // Don't do this for crazy integer types.
11791 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11792 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011793 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011794 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011795
Chris Lattnercee56e72009-03-13 05:53:31 +000011796 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011797 // Efficiently invertible.
11798 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11799 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11800 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11801 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011802 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011803 }
Eric Christopherfd179292009-08-27 18:07:15 +000011804
Chris Lattnerd1980a52009-03-12 06:52:53 +000011805 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011806 if (FalseC->getAPIntValue() == 0 &&
11807 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011808 if (NeedsCondInvert) // Invert the condition if needed.
11809 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11810 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011811
Chris Lattnerd1980a52009-03-12 06:52:53 +000011812 // Zero extend the condition if needed.
11813 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011814
Chris Lattnercee56e72009-03-13 05:53:31 +000011815 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011816 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011817 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011818 }
Eric Christopherfd179292009-08-27 18:07:15 +000011819
Chris Lattner97a29a52009-03-13 05:22:11 +000011820 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011821 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011822 if (NeedsCondInvert) // Invert the condition if needed.
11823 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11824 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011825
Chris Lattner97a29a52009-03-13 05:22:11 +000011826 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011827 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11828 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011829 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011830 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011831 }
Eric Christopherfd179292009-08-27 18:07:15 +000011832
Chris Lattnercee56e72009-03-13 05:53:31 +000011833 // Optimize cases that will turn into an LEA instruction. This requires
11834 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011835 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011836 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011837 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011838
Chris Lattnercee56e72009-03-13 05:53:31 +000011839 bool isFastMultiplier = false;
11840 if (Diff < 10) {
11841 switch ((unsigned char)Diff) {
11842 default: break;
11843 case 1: // result = add base, cond
11844 case 2: // result = lea base( , cond*2)
11845 case 3: // result = lea base(cond, cond*2)
11846 case 4: // result = lea base( , cond*4)
11847 case 5: // result = lea base(cond, cond*4)
11848 case 8: // result = lea base( , cond*8)
11849 case 9: // result = lea base(cond, cond*8)
11850 isFastMultiplier = true;
11851 break;
11852 }
11853 }
Eric Christopherfd179292009-08-27 18:07:15 +000011854
Chris Lattnercee56e72009-03-13 05:53:31 +000011855 if (isFastMultiplier) {
11856 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11857 if (NeedsCondInvert) // Invert the condition if needed.
11858 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11859 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011860
Chris Lattnercee56e72009-03-13 05:53:31 +000011861 // Zero extend the condition if needed.
11862 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11863 Cond);
11864 // Scale the condition by the difference.
11865 if (Diff != 1)
11866 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11867 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011868
Chris Lattnercee56e72009-03-13 05:53:31 +000011869 // Add the base if non-zero.
11870 if (FalseC->getAPIntValue() != 0)
11871 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11872 SDValue(FalseC, 0));
11873 return Cond;
11874 }
Eric Christopherfd179292009-08-27 18:07:15 +000011875 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011876 }
11877 }
Eric Christopherfd179292009-08-27 18:07:15 +000011878
Dan Gohman475871a2008-07-27 21:46:04 +000011879 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011880}
11881
Chris Lattnerd1980a52009-03-12 06:52:53 +000011882/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11883static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11884 TargetLowering::DAGCombinerInfo &DCI) {
11885 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011886
Chris Lattnerd1980a52009-03-12 06:52:53 +000011887 // If the flag operand isn't dead, don't touch this CMOV.
11888 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11889 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011890
Evan Chengb5a55d92011-05-24 01:48:22 +000011891 SDValue FalseOp = N->getOperand(0);
11892 SDValue TrueOp = N->getOperand(1);
11893 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
11894 SDValue Cond = N->getOperand(3);
11895 if (CC == X86::COND_E || CC == X86::COND_NE) {
11896 switch (Cond.getOpcode()) {
11897 default: break;
11898 case X86ISD::BSR:
11899 case X86ISD::BSF:
11900 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
11901 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
11902 return (CC == X86::COND_E) ? FalseOp : TrueOp;
11903 }
11904 }
11905
Chris Lattnerd1980a52009-03-12 06:52:53 +000011906 // If this is a select between two integer constants, try to do some
11907 // optimizations. Note that the operands are ordered the opposite of SELECT
11908 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000011909 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
11910 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011911 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11912 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000011913 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11914 CC = X86::GetOppositeBranchCondition(CC);
11915 std::swap(TrueC, FalseC);
11916 }
Eric Christopherfd179292009-08-27 18:07:15 +000011917
Chris Lattnerd1980a52009-03-12 06:52:53 +000011918 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011919 // This is efficient for any integer data type (including i8/i16) and
11920 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011921 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011922 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11923 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011924
Chris Lattnerd1980a52009-03-12 06:52:53 +000011925 // Zero extend the condition if needed.
11926 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011927
Chris Lattnerd1980a52009-03-12 06:52:53 +000011928 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11929 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011930 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011931 if (N->getNumValues() == 2) // Dead flag value?
11932 return DCI.CombineTo(N, Cond, SDValue());
11933 return Cond;
11934 }
Eric Christopherfd179292009-08-27 18:07:15 +000011935
Chris Lattnercee56e72009-03-13 05:53:31 +000011936 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11937 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011938 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011939 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11940 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011941
Chris Lattner97a29a52009-03-13 05:22:11 +000011942 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011943 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11944 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011945 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11946 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011947
Chris Lattner97a29a52009-03-13 05:22:11 +000011948 if (N->getNumValues() == 2) // Dead flag value?
11949 return DCI.CombineTo(N, Cond, SDValue());
11950 return Cond;
11951 }
Eric Christopherfd179292009-08-27 18:07:15 +000011952
Chris Lattnercee56e72009-03-13 05:53:31 +000011953 // Optimize cases that will turn into an LEA instruction. This requires
11954 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011955 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011956 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011957 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011958
Chris Lattnercee56e72009-03-13 05:53:31 +000011959 bool isFastMultiplier = false;
11960 if (Diff < 10) {
11961 switch ((unsigned char)Diff) {
11962 default: break;
11963 case 1: // result = add base, cond
11964 case 2: // result = lea base( , cond*2)
11965 case 3: // result = lea base(cond, cond*2)
11966 case 4: // result = lea base( , cond*4)
11967 case 5: // result = lea base(cond, cond*4)
11968 case 8: // result = lea base( , cond*8)
11969 case 9: // result = lea base(cond, cond*8)
11970 isFastMultiplier = true;
11971 break;
11972 }
11973 }
Eric Christopherfd179292009-08-27 18:07:15 +000011974
Chris Lattnercee56e72009-03-13 05:53:31 +000011975 if (isFastMultiplier) {
11976 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011977 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11978 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000011979 // Zero extend the condition if needed.
11980 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11981 Cond);
11982 // Scale the condition by the difference.
11983 if (Diff != 1)
11984 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11985 DAG.getConstant(Diff, Cond.getValueType()));
11986
11987 // Add the base if non-zero.
11988 if (FalseC->getAPIntValue() != 0)
11989 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11990 SDValue(FalseC, 0));
11991 if (N->getNumValues() == 2) // Dead flag value?
11992 return DCI.CombineTo(N, Cond, SDValue());
11993 return Cond;
11994 }
Eric Christopherfd179292009-08-27 18:07:15 +000011995 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011996 }
11997 }
11998 return SDValue();
11999}
12000
12001
Evan Cheng0b0cd912009-03-28 05:57:29 +000012002/// PerformMulCombine - Optimize a single multiply with constant into two
12003/// in order to implement it with two cheaper instructions, e.g.
12004/// LEA + SHL, LEA + LEA.
12005static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12006 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012007 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12008 return SDValue();
12009
Owen Andersone50ed302009-08-10 22:56:29 +000012010 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012011 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012012 return SDValue();
12013
12014 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12015 if (!C)
12016 return SDValue();
12017 uint64_t MulAmt = C->getZExtValue();
12018 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12019 return SDValue();
12020
12021 uint64_t MulAmt1 = 0;
12022 uint64_t MulAmt2 = 0;
12023 if ((MulAmt % 9) == 0) {
12024 MulAmt1 = 9;
12025 MulAmt2 = MulAmt / 9;
12026 } else if ((MulAmt % 5) == 0) {
12027 MulAmt1 = 5;
12028 MulAmt2 = MulAmt / 5;
12029 } else if ((MulAmt % 3) == 0) {
12030 MulAmt1 = 3;
12031 MulAmt2 = MulAmt / 3;
12032 }
12033 if (MulAmt2 &&
12034 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12035 DebugLoc DL = N->getDebugLoc();
12036
12037 if (isPowerOf2_64(MulAmt2) &&
12038 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12039 // If second multiplifer is pow2, issue it first. We want the multiply by
12040 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12041 // is an add.
12042 std::swap(MulAmt1, MulAmt2);
12043
12044 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012045 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012046 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012047 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012048 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012049 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012050 DAG.getConstant(MulAmt1, VT));
12051
Eric Christopherfd179292009-08-27 18:07:15 +000012052 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012053 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012054 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012055 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012056 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012057 DAG.getConstant(MulAmt2, VT));
12058
12059 // Do not add new nodes to DAG combiner worklist.
12060 DCI.CombineTo(N, NewMul, false);
12061 }
12062 return SDValue();
12063}
12064
Evan Chengad9c0a32009-12-15 00:53:42 +000012065static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12066 SDValue N0 = N->getOperand(0);
12067 SDValue N1 = N->getOperand(1);
12068 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12069 EVT VT = N0.getValueType();
12070
12071 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12072 // since the result of setcc_c is all zero's or all ones.
12073 if (N1C && N0.getOpcode() == ISD::AND &&
12074 N0.getOperand(1).getOpcode() == ISD::Constant) {
12075 SDValue N00 = N0.getOperand(0);
12076 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12077 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12078 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12079 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12080 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12081 APInt ShAmt = N1C->getAPIntValue();
12082 Mask = Mask.shl(ShAmt);
12083 if (Mask != 0)
12084 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12085 N00, DAG.getConstant(Mask, VT));
12086 }
12087 }
12088
12089 return SDValue();
12090}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012091
Nate Begeman740ab032009-01-26 00:52:55 +000012092/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12093/// when possible.
12094static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12095 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012096 EVT VT = N->getValueType(0);
12097 if (!VT.isVector() && VT.isInteger() &&
12098 N->getOpcode() == ISD::SHL)
12099 return PerformSHLCombine(N, DAG);
12100
Nate Begeman740ab032009-01-26 00:52:55 +000012101 // On X86 with SSE2 support, we can transform this to a vector shift if
12102 // all elements are shifted by the same amount. We can't do this in legalize
12103 // because the a constant vector is typically transformed to a constant pool
12104 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012105 if (!Subtarget->hasSSE2())
12106 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012107
Owen Anderson825b72b2009-08-11 20:47:22 +000012108 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012109 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012110
Mon P Wang3becd092009-01-28 08:12:05 +000012111 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012112 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012113 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012114 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012115 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12116 unsigned NumElts = VT.getVectorNumElements();
12117 unsigned i = 0;
12118 for (; i != NumElts; ++i) {
12119 SDValue Arg = ShAmtOp.getOperand(i);
12120 if (Arg.getOpcode() == ISD::UNDEF) continue;
12121 BaseShAmt = Arg;
12122 break;
12123 }
12124 for (; i != NumElts; ++i) {
12125 SDValue Arg = ShAmtOp.getOperand(i);
12126 if (Arg.getOpcode() == ISD::UNDEF) continue;
12127 if (Arg != BaseShAmt) {
12128 return SDValue();
12129 }
12130 }
12131 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012132 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012133 SDValue InVec = ShAmtOp.getOperand(0);
12134 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12135 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12136 unsigned i = 0;
12137 for (; i != NumElts; ++i) {
12138 SDValue Arg = InVec.getOperand(i);
12139 if (Arg.getOpcode() == ISD::UNDEF) continue;
12140 BaseShAmt = Arg;
12141 break;
12142 }
12143 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12144 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012145 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012146 if (C->getZExtValue() == SplatIdx)
12147 BaseShAmt = InVec.getOperand(1);
12148 }
12149 }
12150 if (BaseShAmt.getNode() == 0)
12151 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12152 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012153 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012154 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012155
Mon P Wangefa42202009-09-03 19:56:25 +000012156 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012157 if (EltVT.bitsGT(MVT::i32))
12158 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12159 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012160 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012161
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012162 // The shift amount is identical so we can do a vector shift.
12163 SDValue ValOp = N->getOperand(0);
12164 switch (N->getOpcode()) {
12165 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012166 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012167 break;
12168 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012169 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012170 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012171 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012172 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012173 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012174 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012175 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012176 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012177 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012178 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012179 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012180 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012181 break;
12182 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012183 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012184 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012185 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012186 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012187 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012188 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012189 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012190 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012191 break;
12192 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012193 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012194 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012195 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012196 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012197 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012198 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012199 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012200 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012201 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012202 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012203 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012204 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012205 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012206 }
12207 return SDValue();
12208}
12209
Nate Begemanb65c1752010-12-17 22:55:37 +000012210
Stuart Hastings865f0932011-06-03 23:53:54 +000012211// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12212// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12213// and friends. Likewise for OR -> CMPNEQSS.
12214static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12215 TargetLowering::DAGCombinerInfo &DCI,
12216 const X86Subtarget *Subtarget) {
12217 unsigned opcode;
12218
12219 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12220 // we're requiring SSE2 for both.
12221 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12222 SDValue N0 = N->getOperand(0);
12223 SDValue N1 = N->getOperand(1);
12224 SDValue CMP0 = N0->getOperand(1);
12225 SDValue CMP1 = N1->getOperand(1);
12226 DebugLoc DL = N->getDebugLoc();
12227
12228 // The SETCCs should both refer to the same CMP.
12229 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12230 return SDValue();
12231
12232 SDValue CMP00 = CMP0->getOperand(0);
12233 SDValue CMP01 = CMP0->getOperand(1);
12234 EVT VT = CMP00.getValueType();
12235
12236 if (VT == MVT::f32 || VT == MVT::f64) {
12237 bool ExpectingFlags = false;
12238 // Check for any users that want flags:
12239 for (SDNode::use_iterator UI = N->use_begin(),
12240 UE = N->use_end();
12241 !ExpectingFlags && UI != UE; ++UI)
12242 switch (UI->getOpcode()) {
12243 default:
12244 case ISD::BR_CC:
12245 case ISD::BRCOND:
12246 case ISD::SELECT:
12247 ExpectingFlags = true;
12248 break;
12249 case ISD::CopyToReg:
12250 case ISD::SIGN_EXTEND:
12251 case ISD::ZERO_EXTEND:
12252 case ISD::ANY_EXTEND:
12253 break;
12254 }
12255
12256 if (!ExpectingFlags) {
12257 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12258 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12259
12260 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12261 X86::CondCode tmp = cc0;
12262 cc0 = cc1;
12263 cc1 = tmp;
12264 }
12265
12266 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12267 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12268 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12269 X86ISD::NodeType NTOperator = is64BitFP ?
12270 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12271 // FIXME: need symbolic constants for these magic numbers.
12272 // See X86ATTInstPrinter.cpp:printSSECC().
12273 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12274 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12275 DAG.getConstant(x86cc, MVT::i8));
12276 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12277 OnesOrZeroesF);
12278 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12279 DAG.getConstant(1, MVT::i32));
12280 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12281 return OneBitOfTruth;
12282 }
12283 }
12284 }
12285 }
12286 return SDValue();
12287}
12288
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012289/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12290/// so it can be folded inside ANDNP.
12291static bool CanFoldXORWithAllOnes(const SDNode *N) {
12292 EVT VT = N->getValueType(0);
12293
12294 // Match direct AllOnes for 128 and 256-bit vectors
12295 if (ISD::isBuildVectorAllOnes(N))
12296 return true;
12297
12298 // Look through a bit convert.
12299 if (N->getOpcode() == ISD::BITCAST)
12300 N = N->getOperand(0).getNode();
12301
12302 // Sometimes the operand may come from a insert_subvector building a 256-bit
12303 // allones vector
12304 SDValue V1 = N->getOperand(0);
12305 SDValue V2 = N->getOperand(1);
12306
12307 if (VT.getSizeInBits() == 256 &&
12308 N->getOpcode() == ISD::INSERT_SUBVECTOR &&
12309 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12310 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12311 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12312 ISD::isBuildVectorAllOnes(V2.getNode()))
12313 return true;
12314
12315 return false;
12316}
12317
Nate Begemanb65c1752010-12-17 22:55:37 +000012318static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12319 TargetLowering::DAGCombinerInfo &DCI,
12320 const X86Subtarget *Subtarget) {
12321 if (DCI.isBeforeLegalizeOps())
12322 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012323
Stuart Hastings865f0932011-06-03 23:53:54 +000012324 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12325 if (R.getNode())
12326 return R;
12327
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012328 // Want to form ANDNP nodes:
12329 // 1) In the hopes of then easily combining them with OR and AND nodes
12330 // to form PBLEND/PSIGN.
12331 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012332 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012333 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012334 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012335
Nate Begemanb65c1752010-12-17 22:55:37 +000012336 SDValue N0 = N->getOperand(0);
12337 SDValue N1 = N->getOperand(1);
12338 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012339
Nate Begemanb65c1752010-12-17 22:55:37 +000012340 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012341 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012342 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12343 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012344 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012345
12346 // Check RHS for vnot
12347 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012348 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12349 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012350 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012351
Nate Begemanb65c1752010-12-17 22:55:37 +000012352 return SDValue();
12353}
12354
Evan Cheng760d1942010-01-04 21:22:48 +000012355static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012356 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012357 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012358 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012359 return SDValue();
12360
Stuart Hastings865f0932011-06-03 23:53:54 +000012361 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12362 if (R.getNode())
12363 return R;
12364
Evan Cheng760d1942010-01-04 21:22:48 +000012365 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012366 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012367 return SDValue();
12368
Evan Cheng760d1942010-01-04 21:22:48 +000012369 SDValue N0 = N->getOperand(0);
12370 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012371
Nate Begemanb65c1752010-12-17 22:55:37 +000012372 // look for psign/blend
12373 if (Subtarget->hasSSSE3()) {
12374 if (VT == MVT::v2i64) {
12375 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012376 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012377 std::swap(N0, N1);
12378 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012379 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012380 SDValue Mask = N1.getOperand(0);
12381 SDValue X = N1.getOperand(1);
12382 SDValue Y;
12383 if (N0.getOperand(0) == Mask)
12384 Y = N0.getOperand(1);
12385 if (N0.getOperand(1) == Mask)
12386 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012387
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012388 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012389 if (!Y.getNode())
12390 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012391
Nate Begemanb65c1752010-12-17 22:55:37 +000012392 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12393 if (Mask.getOpcode() != ISD::BITCAST ||
12394 X.getOpcode() != ISD::BITCAST ||
12395 Y.getOpcode() != ISD::BITCAST)
12396 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012397
Nate Begemanb65c1752010-12-17 22:55:37 +000012398 // Look through mask bitcast.
12399 Mask = Mask.getOperand(0);
12400 EVT MaskVT = Mask.getValueType();
12401
12402 // Validate that the Mask operand is a vector sra node. The sra node
12403 // will be an intrinsic.
12404 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12405 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012406
Nate Begemanb65c1752010-12-17 22:55:37 +000012407 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12408 // there is no psrai.b
12409 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12410 case Intrinsic::x86_sse2_psrai_w:
12411 case Intrinsic::x86_sse2_psrai_d:
12412 break;
12413 default: return SDValue();
12414 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012415
Nate Begemanb65c1752010-12-17 22:55:37 +000012416 // Check that the SRA is all signbits.
12417 SDValue SraC = Mask.getOperand(2);
12418 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12419 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12420 if ((SraAmt + 1) != EltBits)
12421 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012422
Nate Begemanb65c1752010-12-17 22:55:37 +000012423 DebugLoc DL = N->getDebugLoc();
12424
12425 // Now we know we at least have a plendvb with the mask val. See if
12426 // we can form a psignb/w/d.
12427 // psign = x.type == y.type == mask.type && y = sub(0, x);
12428 X = X.getOperand(0);
12429 Y = Y.getOperand(0);
12430 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12431 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12432 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12433 unsigned Opc = 0;
12434 switch (EltBits) {
12435 case 8: Opc = X86ISD::PSIGNB; break;
12436 case 16: Opc = X86ISD::PSIGNW; break;
12437 case 32: Opc = X86ISD::PSIGND; break;
12438 default: break;
12439 }
12440 if (Opc) {
12441 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12442 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12443 }
12444 }
12445 // PBLENDVB only available on SSE 4.1
12446 if (!Subtarget->hasSSE41())
12447 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012448
Nate Begemanb65c1752010-12-17 22:55:37 +000012449 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12450 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12451 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012452 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012453 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12454 }
12455 }
12456 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012457
Nate Begemanb65c1752010-12-17 22:55:37 +000012458 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012459 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12460 std::swap(N0, N1);
12461 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12462 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012463 if (!N0.hasOneUse() || !N1.hasOneUse())
12464 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012465
12466 SDValue ShAmt0 = N0.getOperand(1);
12467 if (ShAmt0.getValueType() != MVT::i8)
12468 return SDValue();
12469 SDValue ShAmt1 = N1.getOperand(1);
12470 if (ShAmt1.getValueType() != MVT::i8)
12471 return SDValue();
12472 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12473 ShAmt0 = ShAmt0.getOperand(0);
12474 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12475 ShAmt1 = ShAmt1.getOperand(0);
12476
12477 DebugLoc DL = N->getDebugLoc();
12478 unsigned Opc = X86ISD::SHLD;
12479 SDValue Op0 = N0.getOperand(0);
12480 SDValue Op1 = N1.getOperand(0);
12481 if (ShAmt0.getOpcode() == ISD::SUB) {
12482 Opc = X86ISD::SHRD;
12483 std::swap(Op0, Op1);
12484 std::swap(ShAmt0, ShAmt1);
12485 }
12486
Evan Cheng8b1190a2010-04-28 01:18:01 +000012487 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012488 if (ShAmt1.getOpcode() == ISD::SUB) {
12489 SDValue Sum = ShAmt1.getOperand(0);
12490 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012491 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12492 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12493 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12494 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012495 return DAG.getNode(Opc, DL, VT,
12496 Op0, Op1,
12497 DAG.getNode(ISD::TRUNCATE, DL,
12498 MVT::i8, ShAmt0));
12499 }
12500 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12501 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12502 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012503 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012504 return DAG.getNode(Opc, DL, VT,
12505 N0.getOperand(0), N1.getOperand(0),
12506 DAG.getNode(ISD::TRUNCATE, DL,
12507 MVT::i8, ShAmt0));
12508 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012509
Evan Cheng760d1942010-01-04 21:22:48 +000012510 return SDValue();
12511}
12512
Chris Lattner149a4e52008-02-22 02:09:43 +000012513/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012514static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012515 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000012516 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12517 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012518 // A preferable solution to the general problem is to figure out the right
12519 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012520
12521 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000012522 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000012523 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000012524 if (VT.getSizeInBits() != 64)
12525 return SDValue();
12526
Devang Patel578efa92009-06-05 21:57:13 +000012527 const Function *F = DAG.getMachineFunction().getFunction();
12528 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012529 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012530 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012531 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012532 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012533 isa<LoadSDNode>(St->getValue()) &&
12534 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12535 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012536 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012537 LoadSDNode *Ld = 0;
12538 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012539 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012540 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012541 // Must be a store of a load. We currently handle two cases: the load
12542 // is a direct child, and it's under an intervening TokenFactor. It is
12543 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012544 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012545 Ld = cast<LoadSDNode>(St->getChain());
12546 else if (St->getValue().hasOneUse() &&
12547 ChainVal->getOpcode() == ISD::TokenFactor) {
12548 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012549 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012550 TokenFactorIndex = i;
12551 Ld = cast<LoadSDNode>(St->getValue());
12552 } else
12553 Ops.push_back(ChainVal->getOperand(i));
12554 }
12555 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012556
Evan Cheng536e6672009-03-12 05:59:15 +000012557 if (!Ld || !ISD::isNormalLoad(Ld))
12558 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012559
Evan Cheng536e6672009-03-12 05:59:15 +000012560 // If this is not the MMX case, i.e. we are just turning i64 load/store
12561 // into f64 load/store, avoid the transformation if there are multiple
12562 // uses of the loaded value.
12563 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12564 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012565
Evan Cheng536e6672009-03-12 05:59:15 +000012566 DebugLoc LdDL = Ld->getDebugLoc();
12567 DebugLoc StDL = N->getDebugLoc();
12568 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12569 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12570 // pair instead.
12571 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012572 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012573 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12574 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012575 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012576 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012577 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012578 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012579 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012580 Ops.size());
12581 }
Evan Cheng536e6672009-03-12 05:59:15 +000012582 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012583 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012584 St->isVolatile(), St->isNonTemporal(),
12585 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012586 }
Evan Cheng536e6672009-03-12 05:59:15 +000012587
12588 // Otherwise, lower to two pairs of 32-bit loads / stores.
12589 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012590 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12591 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012592
Owen Anderson825b72b2009-08-11 20:47:22 +000012593 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012594 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012595 Ld->isVolatile(), Ld->isNonTemporal(),
12596 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012597 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012598 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012599 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012600 MinAlign(Ld->getAlignment(), 4));
12601
12602 SDValue NewChain = LoLd.getValue(1);
12603 if (TokenFactorIndex != -1) {
12604 Ops.push_back(LoLd);
12605 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012606 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012607 Ops.size());
12608 }
12609
12610 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012611 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12612 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012613
12614 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012615 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012616 St->isVolatile(), St->isNonTemporal(),
12617 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012618 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012619 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000012620 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012621 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012622 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000012623 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000012624 }
Dan Gohman475871a2008-07-27 21:46:04 +000012625 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000012626}
12627
Chris Lattner6cf73262008-01-25 06:14:17 +000012628/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
12629/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012630static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000012631 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
12632 // F[X]OR(0.0, x) -> x
12633 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000012634 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12635 if (C->getValueAPF().isPosZero())
12636 return N->getOperand(1);
12637 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12638 if (C->getValueAPF().isPosZero())
12639 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000012640 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012641}
12642
12643/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012644static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000012645 // FAND(0.0, x) -> 0.0
12646 // FAND(x, 0.0) -> 0.0
12647 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12648 if (C->getValueAPF().isPosZero())
12649 return N->getOperand(0);
12650 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12651 if (C->getValueAPF().isPosZero())
12652 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000012653 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012654}
12655
Dan Gohmane5af2d32009-01-29 01:59:02 +000012656static SDValue PerformBTCombine(SDNode *N,
12657 SelectionDAG &DAG,
12658 TargetLowering::DAGCombinerInfo &DCI) {
12659 // BT ignores high bits in the bit index operand.
12660 SDValue Op1 = N->getOperand(1);
12661 if (Op1.hasOneUse()) {
12662 unsigned BitWidth = Op1.getValueSizeInBits();
12663 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
12664 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012665 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
12666 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000012667 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000012668 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
12669 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
12670 DCI.CommitTargetLoweringOpt(TLO);
12671 }
12672 return SDValue();
12673}
Chris Lattner83e6c992006-10-04 06:57:07 +000012674
Eli Friedman7a5e5552009-06-07 06:52:44 +000012675static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12676 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012677 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012678 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012679 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000012680 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000012681 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000012682 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012683 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012684 }
12685 return SDValue();
12686}
12687
Evan Cheng2e489c42009-12-16 00:53:11 +000012688static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
12689 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
12690 // (and (i32 x86isd::setcc_carry), 1)
12691 // This eliminates the zext. This transformation is necessary because
12692 // ISD::SETCC is always legalized to i8.
12693 DebugLoc dl = N->getDebugLoc();
12694 SDValue N0 = N->getOperand(0);
12695 EVT VT = N->getValueType(0);
12696 if (N0.getOpcode() == ISD::AND &&
12697 N0.hasOneUse() &&
12698 N0.getOperand(0).hasOneUse()) {
12699 SDValue N00 = N0.getOperand(0);
12700 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12701 return SDValue();
12702 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12703 if (!C || C->getZExtValue() != 1)
12704 return SDValue();
12705 return DAG.getNode(ISD::AND, dl, VT,
12706 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12707 N00.getOperand(0), N00.getOperand(1)),
12708 DAG.getConstant(1, VT));
12709 }
12710
12711 return SDValue();
12712}
12713
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012714// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12715static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12716 unsigned X86CC = N->getConstantOperandVal(0);
12717 SDValue EFLAG = N->getOperand(1);
12718 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012719
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012720 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12721 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12722 // cases.
12723 if (X86CC == X86::COND_B)
12724 return DAG.getNode(ISD::AND, DL, MVT::i8,
12725 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12726 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12727 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012728
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012729 return SDValue();
12730}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012731
Benjamin Kramer1396c402011-06-18 11:09:41 +000012732static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
12733 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012734 SDValue Op0 = N->getOperand(0);
12735 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
12736 // a 32-bit target where SSE doesn't support i64->FP operations.
12737 if (Op0.getOpcode() == ISD::LOAD) {
12738 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
12739 EVT VT = Ld->getValueType(0);
12740 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
12741 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
12742 !XTLI->getSubtarget()->is64Bit() &&
12743 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000012744 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
12745 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012746 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
12747 return FILDChain;
12748 }
12749 }
12750 return SDValue();
12751}
12752
Chris Lattner23a01992010-12-20 01:37:09 +000012753// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12754static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12755 X86TargetLowering::DAGCombinerInfo &DCI) {
12756 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12757 // the result is either zero or one (depending on the input carry bit).
12758 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12759 if (X86::isZeroNode(N->getOperand(0)) &&
12760 X86::isZeroNode(N->getOperand(1)) &&
12761 // We don't have a good way to replace an EFLAGS use, so only do this when
12762 // dead right now.
12763 SDValue(N, 1).use_empty()) {
12764 DebugLoc DL = N->getDebugLoc();
12765 EVT VT = N->getValueType(0);
12766 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
12767 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
12768 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
12769 DAG.getConstant(X86::COND_B,MVT::i8),
12770 N->getOperand(2)),
12771 DAG.getConstant(1, VT));
12772 return DCI.CombineTo(N, Res1, CarryOut);
12773 }
12774
12775 return SDValue();
12776}
12777
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012778// fold (add Y, (sete X, 0)) -> adc 0, Y
12779// (add Y, (setne X, 0)) -> sbb -1, Y
12780// (sub (sete X, 0), Y) -> sbb 0, Y
12781// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012782static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012783 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012784
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012785 // Look through ZExts.
12786 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
12787 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
12788 return SDValue();
12789
12790 SDValue SetCC = Ext.getOperand(0);
12791 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
12792 return SDValue();
12793
12794 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
12795 if (CC != X86::COND_E && CC != X86::COND_NE)
12796 return SDValue();
12797
12798 SDValue Cmp = SetCC.getOperand(1);
12799 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000012800 !X86::isZeroNode(Cmp.getOperand(1)) ||
12801 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012802 return SDValue();
12803
12804 SDValue CmpOp0 = Cmp.getOperand(0);
12805 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
12806 DAG.getConstant(1, CmpOp0.getValueType()));
12807
12808 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
12809 if (CC == X86::COND_NE)
12810 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
12811 DL, OtherVal.getValueType(), OtherVal,
12812 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
12813 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
12814 DL, OtherVal.getValueType(), OtherVal,
12815 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
12816}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012817
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012818static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
12819 SDValue Op0 = N->getOperand(0);
12820 SDValue Op1 = N->getOperand(1);
12821
12822 // X86 can't encode an immediate LHS of a sub. See if we can push the
12823 // negation into a preceding instruction.
12824 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
12825 uint64_t Op0C = C->getSExtValue();
12826
12827 // If the RHS of the sub is a XOR with one use and a constant, invert the
12828 // immediate. Then add one to the LHS of the sub so we can turn
12829 // X-Y -> X+~Y+1, saving one register.
12830 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
12831 isa<ConstantSDNode>(Op1.getOperand(1))) {
12832 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
12833 EVT VT = Op0.getValueType();
12834 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
12835 Op1.getOperand(0),
12836 DAG.getConstant(~XorC, VT));
12837 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
12838 DAG.getConstant(Op0C+1, VT));
12839 }
12840 }
12841
12842 return OptimizeConditionalInDecrement(N, DAG);
12843}
12844
Dan Gohman475871a2008-07-27 21:46:04 +000012845SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000012846 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012847 SelectionDAG &DAG = DCI.DAG;
12848 switch (N->getOpcode()) {
12849 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012850 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012851 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000012852 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012853 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012854 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
12855 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000012856 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000012857 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000012858 case ISD::SHL:
12859 case ISD::SRA:
12860 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000012861 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000012862 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000012863 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012864 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000012865 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000012866 case X86ISD::FOR: return PerformFORCombine(N, DAG);
12867 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000012868 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012869 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000012870 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012871 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012872 case X86ISD::SHUFPS: // Handle all target specific shuffles
12873 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000012874 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012875 case X86ISD::PUNPCKHBW:
12876 case X86ISD::PUNPCKHWD:
12877 case X86ISD::PUNPCKHDQ:
12878 case X86ISD::PUNPCKHQDQ:
12879 case X86ISD::UNPCKHPS:
12880 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000012881 case X86ISD::VUNPCKHPSY:
12882 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012883 case X86ISD::PUNPCKLBW:
12884 case X86ISD::PUNPCKLWD:
12885 case X86ISD::PUNPCKLDQ:
12886 case X86ISD::PUNPCKLQDQ:
12887 case X86ISD::UNPCKLPS:
12888 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000012889 case X86ISD::VUNPCKLPSY:
12890 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012891 case X86ISD::MOVHLPS:
12892 case X86ISD::MOVLHPS:
12893 case X86ISD::PSHUFD:
12894 case X86ISD::PSHUFHW:
12895 case X86ISD::PSHUFLW:
12896 case X86ISD::MOVSS:
12897 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000012898 case X86ISD::VPERMILPS:
12899 case X86ISD::VPERMILPSY:
12900 case X86ISD::VPERMILPD:
12901 case X86ISD::VPERMILPDY:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012902 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012903 }
12904
Dan Gohman475871a2008-07-27 21:46:04 +000012905 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012906}
12907
Evan Chenge5b51ac2010-04-17 06:13:15 +000012908/// isTypeDesirableForOp - Return true if the target has native support for
12909/// the specified value type and it is 'desirable' to use the type for the
12910/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12911/// instruction encodings are longer and some i16 instructions are slow.
12912bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12913 if (!isTypeLegal(VT))
12914 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012915 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012916 return true;
12917
12918 switch (Opc) {
12919 default:
12920 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012921 case ISD::LOAD:
12922 case ISD::SIGN_EXTEND:
12923 case ISD::ZERO_EXTEND:
12924 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012925 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012926 case ISD::SRL:
12927 case ISD::SUB:
12928 case ISD::ADD:
12929 case ISD::MUL:
12930 case ISD::AND:
12931 case ISD::OR:
12932 case ISD::XOR:
12933 return false;
12934 }
12935}
12936
12937/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012938/// beneficial for dag combiner to promote the specified node. If true, it
12939/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012940bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012941 EVT VT = Op.getValueType();
12942 if (VT != MVT::i16)
12943 return false;
12944
Evan Cheng4c26e932010-04-19 19:29:22 +000012945 bool Promote = false;
12946 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012947 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012948 default: break;
12949 case ISD::LOAD: {
12950 LoadSDNode *LD = cast<LoadSDNode>(Op);
12951 // If the non-extending load has a single use and it's not live out, then it
12952 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012953 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
12954 Op.hasOneUse()*/) {
12955 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
12956 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
12957 // The only case where we'd want to promote LOAD (rather then it being
12958 // promoted as an operand is when it's only use is liveout.
12959 if (UI->getOpcode() != ISD::CopyToReg)
12960 return false;
12961 }
12962 }
Evan Cheng4c26e932010-04-19 19:29:22 +000012963 Promote = true;
12964 break;
12965 }
12966 case ISD::SIGN_EXTEND:
12967 case ISD::ZERO_EXTEND:
12968 case ISD::ANY_EXTEND:
12969 Promote = true;
12970 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012971 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012972 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000012973 SDValue N0 = Op.getOperand(0);
12974 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000012975 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000012976 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012977 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012978 break;
12979 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000012980 case ISD::ADD:
12981 case ISD::MUL:
12982 case ISD::AND:
12983 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000012984 case ISD::XOR:
12985 Commute = true;
12986 // fallthrough
12987 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012988 SDValue N0 = Op.getOperand(0);
12989 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000012990 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012991 return false;
12992 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000012993 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012994 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000012995 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000012996 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000012997 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012998 }
12999 }
13000
13001 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000013002 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013003}
13004
Evan Cheng60c07e12006-07-05 22:17:51 +000013005//===----------------------------------------------------------------------===//
13006// X86 Inline Assembly Support
13007//===----------------------------------------------------------------------===//
13008
Chris Lattnerb8105652009-07-20 17:51:36 +000013009bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
13010 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000013011
13012 std::string AsmStr = IA->getAsmString();
13013
13014 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000013015 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000013016 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000013017
13018 switch (AsmPieces.size()) {
13019 default: return false;
13020 case 1:
13021 AsmStr = AsmPieces[0];
13022 AsmPieces.clear();
13023 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
13024
Chris Lattner7a2bdde2011-04-15 05:18:47 +000013025 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000013026 // we will turn this bswap into something that will be lowered to logical ops
13027 // instead of emitting the bswap asm. For now, we don't support 486 or lower
13028 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000013029 // bswap $0
13030 if (AsmPieces.size() == 2 &&
13031 (AsmPieces[0] == "bswap" ||
13032 AsmPieces[0] == "bswapq" ||
13033 AsmPieces[0] == "bswapl") &&
13034 (AsmPieces[1] == "$0" ||
13035 AsmPieces[1] == "${0:q}")) {
13036 // No need to check constraints, nothing other than the equivalent of
13037 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013038 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013039 if (!Ty || Ty->getBitWidth() % 16 != 0)
13040 return false;
13041 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000013042 }
13043 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013044 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013045 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013046 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013047 AsmPieces[1] == "$$8," &&
13048 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013049 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13050 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013051 const std::string &ConstraintsStr = IA->getConstraintString();
13052 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000013053 std::sort(AsmPieces.begin(), AsmPieces.end());
13054 if (AsmPieces.size() == 4 &&
13055 AsmPieces[0] == "~{cc}" &&
13056 AsmPieces[1] == "~{dirflag}" &&
13057 AsmPieces[2] == "~{flags}" &&
13058 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013059 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013060 if (!Ty || Ty->getBitWidth() % 16 != 0)
13061 return false;
13062 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000013063 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013064 }
13065 break;
13066 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000013067 if (CI->getType()->isIntegerTy(32) &&
13068 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13069 SmallVector<StringRef, 4> Words;
13070 SplitString(AsmPieces[0], Words, " \t,");
13071 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13072 Words[2] == "${0:w}") {
13073 Words.clear();
13074 SplitString(AsmPieces[1], Words, " \t,");
13075 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
13076 Words[2] == "$0") {
13077 Words.clear();
13078 SplitString(AsmPieces[2], Words, " \t,");
13079 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13080 Words[2] == "${0:w}") {
13081 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013082 const std::string &ConstraintsStr = IA->getConstraintString();
13083 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000013084 std::sort(AsmPieces.begin(), AsmPieces.end());
13085 if (AsmPieces.size() == 4 &&
13086 AsmPieces[0] == "~{cc}" &&
13087 AsmPieces[1] == "~{dirflag}" &&
13088 AsmPieces[2] == "~{flags}" &&
13089 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013090 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013091 if (!Ty || Ty->getBitWidth() % 16 != 0)
13092 return false;
13093 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000013094 }
13095 }
13096 }
13097 }
13098 }
Evan Cheng55d42002011-01-08 01:24:27 +000013099
13100 if (CI->getType()->isIntegerTy(64)) {
13101 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13102 if (Constraints.size() >= 2 &&
13103 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13104 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13105 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13106 SmallVector<StringRef, 4> Words;
13107 SplitString(AsmPieces[0], Words, " \t");
13108 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013109 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013110 SplitString(AsmPieces[1], Words, " \t");
13111 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13112 Words.clear();
13113 SplitString(AsmPieces[2], Words, " \t,");
13114 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13115 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013116 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013117 if (!Ty || Ty->getBitWidth() % 16 != 0)
13118 return false;
13119 return IntrinsicLowering::LowerToByteSwap(CI);
13120 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013121 }
13122 }
13123 }
13124 }
13125 break;
13126 }
13127 return false;
13128}
13129
13130
13131
Chris Lattnerf4dff842006-07-11 02:54:03 +000013132/// getConstraintType - Given a constraint letter, return the type of
13133/// constraint it is for this target.
13134X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013135X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13136 if (Constraint.size() == 1) {
13137 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013138 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013139 case 'q':
13140 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013141 case 'f':
13142 case 't':
13143 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013144 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013145 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013146 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013147 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013148 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013149 case 'a':
13150 case 'b':
13151 case 'c':
13152 case 'd':
13153 case 'S':
13154 case 'D':
13155 case 'A':
13156 return C_Register;
13157 case 'I':
13158 case 'J':
13159 case 'K':
13160 case 'L':
13161 case 'M':
13162 case 'N':
13163 case 'G':
13164 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013165 case 'e':
13166 case 'Z':
13167 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013168 default:
13169 break;
13170 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013171 }
Chris Lattner4234f572007-03-25 02:14:49 +000013172 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013173}
13174
John Thompson44ab89e2010-10-29 17:29:13 +000013175/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013176/// This object must already have been set up with the operand type
13177/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013178TargetLowering::ConstraintWeight
13179 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013180 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013181 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013182 Value *CallOperandVal = info.CallOperandVal;
13183 // If we don't have a value, we can't do a match,
13184 // but allow it at the lowest weight.
13185 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013186 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013187 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013188 // Look at the constraint type.
13189 switch (*constraint) {
13190 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013191 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13192 case 'R':
13193 case 'q':
13194 case 'Q':
13195 case 'a':
13196 case 'b':
13197 case 'c':
13198 case 'd':
13199 case 'S':
13200 case 'D':
13201 case 'A':
13202 if (CallOperandVal->getType()->isIntegerTy())
13203 weight = CW_SpecificReg;
13204 break;
13205 case 'f':
13206 case 't':
13207 case 'u':
13208 if (type->isFloatingPointTy())
13209 weight = CW_SpecificReg;
13210 break;
13211 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013212 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013213 weight = CW_SpecificReg;
13214 break;
13215 case 'x':
13216 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013217 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013218 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013219 break;
13220 case 'I':
13221 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13222 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013223 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013224 }
13225 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013226 case 'J':
13227 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13228 if (C->getZExtValue() <= 63)
13229 weight = CW_Constant;
13230 }
13231 break;
13232 case 'K':
13233 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13234 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13235 weight = CW_Constant;
13236 }
13237 break;
13238 case 'L':
13239 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13240 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13241 weight = CW_Constant;
13242 }
13243 break;
13244 case 'M':
13245 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13246 if (C->getZExtValue() <= 3)
13247 weight = CW_Constant;
13248 }
13249 break;
13250 case 'N':
13251 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13252 if (C->getZExtValue() <= 0xff)
13253 weight = CW_Constant;
13254 }
13255 break;
13256 case 'G':
13257 case 'C':
13258 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13259 weight = CW_Constant;
13260 }
13261 break;
13262 case 'e':
13263 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13264 if ((C->getSExtValue() >= -0x80000000LL) &&
13265 (C->getSExtValue() <= 0x7fffffffLL))
13266 weight = CW_Constant;
13267 }
13268 break;
13269 case 'Z':
13270 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13271 if (C->getZExtValue() <= 0xffffffff)
13272 weight = CW_Constant;
13273 }
13274 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013275 }
13276 return weight;
13277}
13278
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013279/// LowerXConstraint - try to replace an X constraint, which matches anything,
13280/// with another that has more specific requirements based on the type of the
13281/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013282const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013283LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013284 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13285 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013286 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013287 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013288 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013289 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013290 return "x";
13291 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013292
Chris Lattner5e764232008-04-26 23:02:14 +000013293 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013294}
13295
Chris Lattner48884cd2007-08-25 00:47:38 +000013296/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13297/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013298void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013299 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013300 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013301 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013302 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013303
Eric Christopher100c8332011-06-02 23:16:42 +000013304 // Only support length 1 constraints for now.
13305 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013306
Eric Christopher100c8332011-06-02 23:16:42 +000013307 char ConstraintLetter = Constraint[0];
13308 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013309 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013310 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013312 if (C->getZExtValue() <= 31) {
13313 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013314 break;
13315 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013316 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013317 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013318 case 'J':
13319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013320 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013321 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13322 break;
13323 }
13324 }
13325 return;
13326 case 'K':
13327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013328 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013329 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13330 break;
13331 }
13332 }
13333 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013334 case 'N':
13335 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013336 if (C->getZExtValue() <= 255) {
13337 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013338 break;
13339 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013340 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013341 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013342 case 'e': {
13343 // 32-bit signed value
13344 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013345 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13346 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013347 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013348 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013349 break;
13350 }
13351 // FIXME gcc accepts some relocatable values here too, but only in certain
13352 // memory models; it's complicated.
13353 }
13354 return;
13355 }
13356 case 'Z': {
13357 // 32-bit unsigned value
13358 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013359 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13360 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013361 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13362 break;
13363 }
13364 }
13365 // FIXME gcc accepts some relocatable values here too, but only in certain
13366 // memory models; it's complicated.
13367 return;
13368 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013369 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013370 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013371 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013372 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013373 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013374 break;
13375 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013376
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013377 // In any sort of PIC mode addresses need to be computed at runtime by
13378 // adding in a register or some sort of table lookup. These can't
13379 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013380 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013381 return;
13382
Chris Lattnerdc43a882007-05-03 16:52:29 +000013383 // If we are in non-pic codegen mode, we allow the address of a global (with
13384 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013385 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013386 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013387
Chris Lattner49921962009-05-08 18:23:14 +000013388 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13389 while (1) {
13390 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13391 Offset += GA->getOffset();
13392 break;
13393 } else if (Op.getOpcode() == ISD::ADD) {
13394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13395 Offset += C->getZExtValue();
13396 Op = Op.getOperand(0);
13397 continue;
13398 }
13399 } else if (Op.getOpcode() == ISD::SUB) {
13400 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13401 Offset += -C->getZExtValue();
13402 Op = Op.getOperand(0);
13403 continue;
13404 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013405 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013406
Chris Lattner49921962009-05-08 18:23:14 +000013407 // Otherwise, this isn't something we can handle, reject it.
13408 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013409 }
Eric Christopherfd179292009-08-27 18:07:15 +000013410
Dan Gohman46510a72010-04-15 01:51:59 +000013411 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013412 // If we require an extra load to get this address, as in PIC mode, we
13413 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013414 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13415 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013416 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013417
Devang Patel0d881da2010-07-06 22:08:15 +000013418 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13419 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013420 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013421 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013422 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013423
Gabor Greifba36cb52008-08-28 21:40:38 +000013424 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013425 Ops.push_back(Result);
13426 return;
13427 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013428 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013429}
13430
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013431std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013432X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013433 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013434 // First, see if this is a constraint that directly corresponds to an LLVM
13435 // register class.
13436 if (Constraint.size() == 1) {
13437 // GCC Constraint Letters
13438 switch (Constraint[0]) {
13439 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013440 // TODO: Slight differences here in allocation order and leaving
13441 // RIP in the class. Do they matter any more here than they do
13442 // in the normal allocation?
13443 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13444 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013445 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013446 return std::make_pair(0U, X86::GR32RegisterClass);
13447 else if (VT == MVT::i16)
13448 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013449 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013450 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013451 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013452 return std::make_pair(0U, X86::GR64RegisterClass);
13453 break;
13454 }
13455 // 32-bit fallthrough
13456 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013457 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013458 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13459 else if (VT == MVT::i16)
13460 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013461 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013462 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13463 else if (VT == MVT::i64)
13464 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13465 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013466 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013467 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013468 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013469 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013470 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013471 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013472 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013473 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013474 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013475 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013476 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013477 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13478 if (VT == MVT::i16)
13479 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13480 if (VT == MVT::i32 || !Subtarget->is64Bit())
13481 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13482 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013483 case 'f': // FP Stack registers.
13484 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13485 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013486 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013487 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013489 return std::make_pair(0U, X86::RFP64RegisterClass);
13490 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013491 case 'y': // MMX_REGS if MMX allowed.
13492 if (!Subtarget->hasMMX()) break;
13493 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013494 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013495 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013496 // FALL THROUGH.
13497 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013498 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013499
Owen Anderson825b72b2009-08-11 20:47:22 +000013500 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013501 default: break;
13502 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013503 case MVT::f32:
13504 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013505 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013506 case MVT::f64:
13507 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013508 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013509 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013510 case MVT::v16i8:
13511 case MVT::v8i16:
13512 case MVT::v4i32:
13513 case MVT::v2i64:
13514 case MVT::v4f32:
13515 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013516 return std::make_pair(0U, X86::VR128RegisterClass);
13517 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013518 break;
13519 }
13520 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013521
Chris Lattnerf76d1802006-07-31 23:26:50 +000013522 // Use the default implementation in TargetLowering to convert the register
13523 // constraint into a member of a register class.
13524 std::pair<unsigned, const TargetRegisterClass*> Res;
13525 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013526
13527 // Not found as a standard register?
13528 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013529 // Map st(0) -> st(7) -> ST0
13530 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13531 tolower(Constraint[1]) == 's' &&
13532 tolower(Constraint[2]) == 't' &&
13533 Constraint[3] == '(' &&
13534 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13535 Constraint[5] == ')' &&
13536 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013537
Chris Lattner56d77c72009-09-13 22:41:48 +000013538 Res.first = X86::ST0+Constraint[4]-'0';
13539 Res.second = X86::RFP80RegisterClass;
13540 return Res;
13541 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013542
Chris Lattner56d77c72009-09-13 22:41:48 +000013543 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013544 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013545 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013546 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013547 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013548 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013549
13550 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013551 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013552 Res.first = X86::EFLAGS;
13553 Res.second = X86::CCRRegisterClass;
13554 return Res;
13555 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013556
Dale Johannesen330169f2008-11-13 21:52:36 +000013557 // 'A' means EAX + EDX.
13558 if (Constraint == "A") {
13559 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013560 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013561 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013562 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013563 return Res;
13564 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013565
Chris Lattnerf76d1802006-07-31 23:26:50 +000013566 // Otherwise, check to see if this is a register class of the wrong value
13567 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13568 // turn into {ax},{dx}.
13569 if (Res.second->hasType(VT))
13570 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013571
Chris Lattnerf76d1802006-07-31 23:26:50 +000013572 // All of the single-register GCC register classes map their values onto
13573 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13574 // really want an 8-bit or 32-bit register, map to the appropriate register
13575 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013576 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013577 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013578 unsigned DestReg = 0;
13579 switch (Res.first) {
13580 default: break;
13581 case X86::AX: DestReg = X86::AL; break;
13582 case X86::DX: DestReg = X86::DL; break;
13583 case X86::CX: DestReg = X86::CL; break;
13584 case X86::BX: DestReg = X86::BL; break;
13585 }
13586 if (DestReg) {
13587 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013588 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013589 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013590 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013591 unsigned DestReg = 0;
13592 switch (Res.first) {
13593 default: break;
13594 case X86::AX: DestReg = X86::EAX; break;
13595 case X86::DX: DestReg = X86::EDX; break;
13596 case X86::CX: DestReg = X86::ECX; break;
13597 case X86::BX: DestReg = X86::EBX; break;
13598 case X86::SI: DestReg = X86::ESI; break;
13599 case X86::DI: DestReg = X86::EDI; break;
13600 case X86::BP: DestReg = X86::EBP; break;
13601 case X86::SP: DestReg = X86::ESP; break;
13602 }
13603 if (DestReg) {
13604 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013605 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013606 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013607 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013608 unsigned DestReg = 0;
13609 switch (Res.first) {
13610 default: break;
13611 case X86::AX: DestReg = X86::RAX; break;
13612 case X86::DX: DestReg = X86::RDX; break;
13613 case X86::CX: DestReg = X86::RCX; break;
13614 case X86::BX: DestReg = X86::RBX; break;
13615 case X86::SI: DestReg = X86::RSI; break;
13616 case X86::DI: DestReg = X86::RDI; break;
13617 case X86::BP: DestReg = X86::RBP; break;
13618 case X86::SP: DestReg = X86::RSP; break;
13619 }
13620 if (DestReg) {
13621 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013622 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013623 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000013624 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000013625 } else if (Res.second == X86::FR32RegisterClass ||
13626 Res.second == X86::FR64RegisterClass ||
13627 Res.second == X86::VR128RegisterClass) {
13628 // Handle references to XMM physical registers that got mapped into the
13629 // wrong class. This can happen with constraints like {xmm0} where the
13630 // target independent register mapper will just pick the first match it can
13631 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000013632 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013633 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000013634 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013635 Res.second = X86::FR64RegisterClass;
13636 else if (X86::VR128RegisterClass->hasType(VT))
13637 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000013638 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013639
Chris Lattnerf76d1802006-07-31 23:26:50 +000013640 return Res;
13641}