blob: 71b23e2ccb0cf6fbf85262e4412450fd16a8f4af [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
172 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000886 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000925 if (Subtarget->hasSSE2() || Subtarget->hasAVX()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000929 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000930
931 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
932 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
933 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
934
935 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
936 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
937 }
938
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000939 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
David Greene9b9838d2009-06-29 16:47:10 +0000942 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000943 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
948 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000949
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
952 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000953
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
955 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
956 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
957 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
958 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
959 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
962 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
963 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
964 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
965 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
966 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000967
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000968 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
969 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000970 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000971
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000972 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
973 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
974 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
975 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
976 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
977 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
978
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000979 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
980 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
981 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
982 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
983
984 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
985 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
986 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
987 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
988
989 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
990 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
991
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +0000992 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
993 setOperationAction(ISD::VSETCC, MVT::v4i64, Custom);
994
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000995 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +0000996 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000997 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
998 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
999 EVT VT = SVT;
1000
1001 // Extract subvector is special because the value type
1002 // (result) is 128-bit but the source is 256-bit wide.
1003 if (VT.is128BitVector())
1004 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1005
1006 // Do not attempt to custom lower other non-256-bit vectors
1007 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001008 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001009
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001010 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1011 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1012 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1013 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001014 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001015 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001016 }
1017
David Greene54d8eba2011-01-27 22:38:56 +00001018 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001019 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1020 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1021 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001022
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001023 // Do not attempt to promote non-256-bit vectors
1024 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001025 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001026
1027 setOperationAction(ISD::AND, SVT, Promote);
1028 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1029 setOperationAction(ISD::OR, SVT, Promote);
1030 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1031 setOperationAction(ISD::XOR, SVT, Promote);
1032 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1033 setOperationAction(ISD::LOAD, SVT, Promote);
1034 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1035 setOperationAction(ISD::SELECT, SVT, Promote);
1036 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001037 }
David Greene9b9838d2009-06-29 16:47:10 +00001038 }
1039
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001040 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1041 // of this type with custom code.
1042 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1043 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1044 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1045 }
1046
Evan Cheng6be2c582006-04-05 23:38:46 +00001047 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001049
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001050
Eli Friedman962f5492010-06-02 19:35:46 +00001051 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1052 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001053 //
Eli Friedman962f5492010-06-02 19:35:46 +00001054 // FIXME: We really should do custom legalization for addition and
1055 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1056 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001057 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1058 // Add/Sub/Mul with overflow operations are custom lowered.
1059 MVT VT = IntVTs[i];
1060 setOperationAction(ISD::SADDO, VT, Custom);
1061 setOperationAction(ISD::UADDO, VT, Custom);
1062 setOperationAction(ISD::SSUBO, VT, Custom);
1063 setOperationAction(ISD::USUBO, VT, Custom);
1064 setOperationAction(ISD::SMULO, VT, Custom);
1065 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001066 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001067
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001068 // There are no 8-bit 3-address imul/mul instructions
1069 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1070 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001071
Evan Chengd54f2d52009-03-31 19:38:51 +00001072 if (!Subtarget->is64Bit()) {
1073 // These libcalls are not available in 32-bit.
1074 setLibcallName(RTLIB::SHL_I128, 0);
1075 setLibcallName(RTLIB::SRL_I128, 0);
1076 setLibcallName(RTLIB::SRA_I128, 0);
1077 }
1078
Evan Cheng206ee9d2006-07-07 08:33:52 +00001079 // We have target-specific dag combine patterns for the following nodes:
1080 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001081 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001082 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001083 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001084 setTargetDAGCombine(ISD::SHL);
1085 setTargetDAGCombine(ISD::SRA);
1086 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001087 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001088 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001089 setTargetDAGCombine(ISD::ADD);
1090 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001091 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001092 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001093 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001094 if (Subtarget->is64Bit())
1095 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001097 computeRegisterProperties();
1098
Evan Cheng05219282011-01-06 06:52:41 +00001099 // On Darwin, -Os means optimize for size without hurting performance,
1100 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001101 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001102 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001104 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1105 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1106 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001107 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001108 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001109
1110 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001111}
1112
Scott Michel5b8f82e2008-03-10 15:42:14 +00001113
Owen Anderson825b72b2009-08-11 20:47:22 +00001114MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1115 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001116}
1117
1118
Evan Cheng29286502008-01-23 23:17:41 +00001119/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1120/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001121static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001122 if (MaxAlign == 16)
1123 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001124 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001125 if (VTy->getBitWidth() == 128)
1126 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001127 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001128 unsigned EltAlign = 0;
1129 getMaxByValAlign(ATy->getElementType(), EltAlign);
1130 if (EltAlign > MaxAlign)
1131 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001132 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001133 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1134 unsigned EltAlign = 0;
1135 getMaxByValAlign(STy->getElementType(i), EltAlign);
1136 if (EltAlign > MaxAlign)
1137 MaxAlign = EltAlign;
1138 if (MaxAlign == 16)
1139 break;
1140 }
1141 }
1142 return;
1143}
1144
1145/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1146/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001147/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1148/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001149unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001150 if (Subtarget->is64Bit()) {
1151 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001152 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001153 if (TyAlign > 8)
1154 return TyAlign;
1155 return 8;
1156 }
1157
Evan Cheng29286502008-01-23 23:17:41 +00001158 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001159 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001160 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001161 return Align;
1162}
Chris Lattner2b02a442007-02-25 08:29:00 +00001163
Evan Chengf0df0312008-05-15 08:39:06 +00001164/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001165/// and store operations as a result of memset, memcpy, and memmove
1166/// lowering. If DstAlign is zero that means it's safe to destination
1167/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1168/// means there isn't a need to check it against alignment requirement,
1169/// probably because the source does not need to be loaded. If
1170/// 'NonScalarIntSafe' is true, that means it's safe to return a
1171/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1172/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1173/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001174/// It returns EVT::Other if the type should be determined using generic
1175/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001176EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001177X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1178 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001179 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001180 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001181 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001182 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1183 // linux. This is because the stack realignment code can't handle certain
1184 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001185 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001186 if (NonScalarIntSafe &&
1187 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001188 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001189 (Subtarget->isUnalignedMemAccessFast() ||
1190 ((DstAlign == 0 || DstAlign >= 16) &&
1191 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001192 Subtarget->getStackAlignment() >= 16) {
1193 if (Subtarget->hasSSE2())
1194 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001195 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001196 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001197 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001198 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001199 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001200 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001201 // Do not use f64 to lower memcpy if source is string constant. It's
1202 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001203 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001204 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001205 }
Evan Chengf0df0312008-05-15 08:39:06 +00001206 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001207 return MVT::i64;
1208 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001209}
1210
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001211/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1212/// current function. The returned value is a member of the
1213/// MachineJumpTableInfo::JTEntryKind enum.
1214unsigned X86TargetLowering::getJumpTableEncoding() const {
1215 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1216 // symbol.
1217 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1218 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001219 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001220
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001221 // Otherwise, use the normal jump table encoding heuristics.
1222 return TargetLowering::getJumpTableEncoding();
1223}
1224
Chris Lattnerc64daab2010-01-26 05:02:42 +00001225const MCExpr *
1226X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1227 const MachineBasicBlock *MBB,
1228 unsigned uid,MCContext &Ctx) const{
1229 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1230 Subtarget->isPICStyleGOT());
1231 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1232 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001233 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1234 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001235}
1236
Evan Chengcc415862007-11-09 01:32:10 +00001237/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1238/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001239SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001240 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001241 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001242 // This doesn't have DebugLoc associated with it, but is not really the
1243 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001244 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001245 return Table;
1246}
1247
Chris Lattner589c6f62010-01-26 06:28:43 +00001248/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1249/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1250/// MCExpr.
1251const MCExpr *X86TargetLowering::
1252getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1253 MCContext &Ctx) const {
1254 // X86-64 uses RIP relative addressing based on the jump table label.
1255 if (Subtarget->isPICStyleRIPRel())
1256 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1257
1258 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001259 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001260}
1261
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001262// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001263std::pair<const TargetRegisterClass*, uint8_t>
1264X86TargetLowering::findRepresentativeClass(EVT VT) const{
1265 const TargetRegisterClass *RRC = 0;
1266 uint8_t Cost = 1;
1267 switch (VT.getSimpleVT().SimpleTy) {
1268 default:
1269 return TargetLowering::findRepresentativeClass(VT);
1270 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1271 RRC = (Subtarget->is64Bit()
1272 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1273 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001274 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001275 RRC = X86::VR64RegisterClass;
1276 break;
1277 case MVT::f32: case MVT::f64:
1278 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1279 case MVT::v4f32: case MVT::v2f64:
1280 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1281 case MVT::v4f64:
1282 RRC = X86::VR128RegisterClass;
1283 break;
1284 }
1285 return std::make_pair(RRC, Cost);
1286}
1287
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001288bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1289 unsigned &Offset) const {
1290 if (!Subtarget->isTargetLinux())
1291 return false;
1292
1293 if (Subtarget->is64Bit()) {
1294 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1295 Offset = 0x28;
1296 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1297 AddressSpace = 256;
1298 else
1299 AddressSpace = 257;
1300 } else {
1301 // %gs:0x14 on i386
1302 Offset = 0x14;
1303 AddressSpace = 256;
1304 }
1305 return true;
1306}
1307
1308
Chris Lattner2b02a442007-02-25 08:29:00 +00001309//===----------------------------------------------------------------------===//
1310// Return Value Calling Convention Implementation
1311//===----------------------------------------------------------------------===//
1312
Chris Lattner59ed56b2007-02-28 04:55:35 +00001313#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001314
Michael J. Spencerec38de22010-10-10 22:04:20 +00001315bool
Eric Christopher471e4222011-06-08 23:55:35 +00001316X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1317 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001318 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001319 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001320 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001321 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001322 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001323 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001324}
1325
Dan Gohman98ca4f22009-08-05 01:29:28 +00001326SDValue
1327X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001328 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001329 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001330 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001331 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001332 MachineFunction &MF = DAG.getMachineFunction();
1333 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001334
Chris Lattner9774c912007-02-27 05:28:59 +00001335 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001336 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 RVLocs, *DAG.getContext());
1338 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001339
Evan Chengdcea1632010-02-04 02:40:39 +00001340 // Add the regs to the liveout set for the function.
1341 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1342 for (unsigned i = 0; i != RVLocs.size(); ++i)
1343 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1344 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman475871a2008-07-27 21:46:04 +00001346 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001347
Dan Gohman475871a2008-07-27 21:46:04 +00001348 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001349 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1350 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001351 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1352 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001353
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001354 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001355 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1356 CCValAssign &VA = RVLocs[i];
1357 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001358 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001359 EVT ValVT = ValToCopy.getValueType();
1360
Dale Johannesenc4510512010-09-24 19:05:48 +00001361 // If this is x86-64, and we disabled SSE, we can't return FP values,
1362 // or SSE or MMX vectors.
1363 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1364 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001365 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001366 report_fatal_error("SSE register return with SSE disabled");
1367 }
1368 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1369 // llvm-gcc has never done it right and no one has noticed, so this
1370 // should be OK for now.
1371 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001372 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001373 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Chris Lattner447ff682008-03-11 03:23:40 +00001375 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1376 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001377 if (VA.getLocReg() == X86::ST0 ||
1378 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001379 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1380 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001381 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001383 RetOps.push_back(ValToCopy);
1384 // Don't emit a copytoreg.
1385 continue;
1386 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001387
Evan Cheng242b38b2009-02-23 09:03:22 +00001388 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1389 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001390 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001391 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001392 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001393 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001394 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1395 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001396 // If we don't have SSE2 available, convert to v4f32 so the generated
1397 // register is legal.
1398 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001399 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001400 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001401 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001402 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001403
Dale Johannesendd64c412009-02-04 00:33:20 +00001404 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001405 Flag = Chain.getValue(1);
1406 }
Dan Gohman61a92132008-04-21 23:59:07 +00001407
1408 // The x86-64 ABI for returning structs by value requires that we copy
1409 // the sret argument into %rax for the return. We saved the argument into
1410 // a virtual register in the entry block, so now we copy the value out
1411 // and into %rax.
1412 if (Subtarget->is64Bit() &&
1413 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1414 MachineFunction &MF = DAG.getMachineFunction();
1415 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1416 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001417 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001418 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001419 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001420
Dale Johannesendd64c412009-02-04 00:33:20 +00001421 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001422 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001423
1424 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001425 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001426 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001427
Chris Lattner447ff682008-03-11 03:23:40 +00001428 RetOps[0] = Chain; // Update chain.
1429
1430 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001431 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001432 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001433
1434 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001435 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001436}
1437
Evan Cheng3d2125c2010-11-30 23:55:39 +00001438bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1439 if (N->getNumValues() != 1)
1440 return false;
1441 if (!N->hasNUsesOfValue(1, 0))
1442 return false;
1443
1444 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001445 if (Copy->getOpcode() != ISD::CopyToReg &&
1446 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001447 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001448
1449 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001450 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001451 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001452 if (UI->getOpcode() != X86ISD::RET_FLAG)
1453 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001454 HasRet = true;
1455 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001456
Evan Cheng1bf891a2010-12-01 22:59:46 +00001457 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001458}
1459
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001460EVT
1461X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001462 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001463 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001464 // TODO: Is this also valid on 32-bit?
1465 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001466 ReturnMVT = MVT::i8;
1467 else
1468 ReturnMVT = MVT::i32;
1469
1470 EVT MinVT = getRegisterType(Context, ReturnMVT);
1471 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001472}
1473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474/// LowerCallResult - Lower the result values of a call into the
1475/// appropriate copies out of appropriate physical registers.
1476///
1477SDValue
1478X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::InputArg> &Ins,
1481 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001483
Chris Lattnere32bbf62007-02-28 07:09:55 +00001484 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001485 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001486 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001487 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1488 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Chris Lattner3085e152007-02-25 08:59:22 +00001491 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001492 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001493 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001494 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Torok Edwin3f142c32009-02-01 18:15:56 +00001496 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001498 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001499 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001500 }
1501
Evan Cheng79fb3b42009-02-20 20:43:02 +00001502 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001503
1504 // If this is a call to a function that returns an fp value on the floating
1505 // point stack, we must guarantee the the value is popped from the stack, so
1506 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001507 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001508 // instead.
1509 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1510 // If we prefer to use the value in xmm registers, copy it out as f80 and
1511 // use a truncate to move it from fp stack reg to xmm reg.
1512 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001513 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001514 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1515 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001516 Val = Chain.getValue(0);
1517
1518 // Round the f80 to the right size, which also moves it to the appropriate
1519 // xmm register.
1520 if (CopyVT != VA.getValVT())
1521 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1522 // This truncation won't change the value.
1523 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001524 } else {
1525 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1526 CopyVT, InFlag).getValue(1);
1527 Val = Chain.getValue(0);
1528 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001529 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001530 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001531 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001532
Dan Gohman98ca4f22009-08-05 01:29:28 +00001533 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001534}
1535
1536
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001537//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001538// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001539//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001540// StdCall calling convention seems to be standard for many Windows' API
1541// routines and around. It differs from C calling convention just a little:
1542// callee should clean up the stack, not caller. Symbols should be also
1543// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001544// For info on fast calling convention see Fast Calling Convention (tail call)
1545// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001546
Dan Gohman98ca4f22009-08-05 01:29:28 +00001547/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001548/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1550 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001551 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001552
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001554}
1555
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001556/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001557/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001558static bool
1559ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1560 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001561 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001562
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001564}
1565
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001566/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1567/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001568/// the specific parameter attribute. The copy will be passed as a byval
1569/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001570static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001571CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001572 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1573 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001574 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001575
Dale Johannesendd64c412009-02-04 00:33:20 +00001576 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001577 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001578 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001579}
1580
Chris Lattner29689432010-03-11 00:22:57 +00001581/// IsTailCallConvention - Return true if the calling convention is one that
1582/// supports tail call optimization.
1583static bool IsTailCallConvention(CallingConv::ID CC) {
1584 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1585}
1586
Evan Cheng485fafc2011-03-21 01:19:09 +00001587bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1588 if (!CI->isTailCall())
1589 return false;
1590
1591 CallSite CS(CI);
1592 CallingConv::ID CalleeCC = CS.getCallingConv();
1593 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1594 return false;
1595
1596 return true;
1597}
1598
Evan Cheng0c439eb2010-01-27 00:07:07 +00001599/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1600/// a tailcall target by changing its ABI.
1601static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001602 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001603}
1604
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605SDValue
1606X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001607 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608 const SmallVectorImpl<ISD::InputArg> &Ins,
1609 DebugLoc dl, SelectionDAG &DAG,
1610 const CCValAssign &VA,
1611 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001612 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001613 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001615 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001616 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001617 EVT ValVT;
1618
1619 // If value is passed by pointer we have address passed instead of the value
1620 // itself.
1621 if (VA.getLocInfo() == CCValAssign::Indirect)
1622 ValVT = VA.getLocVT();
1623 else
1624 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001625
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001626 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001627 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001628 // In case of tail call optimization mark all arguments mutable. Since they
1629 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001630 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001631 unsigned Bytes = Flags.getByValSize();
1632 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1633 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001634 return DAG.getFrameIndex(FI, getPointerTy());
1635 } else {
1636 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001637 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001638 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1639 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001640 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001641 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001642 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001643}
1644
Dan Gohman475871a2008-07-27 21:46:04 +00001645SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001646X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001647 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648 bool isVarArg,
1649 const SmallVectorImpl<ISD::InputArg> &Ins,
1650 DebugLoc dl,
1651 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001652 SmallVectorImpl<SDValue> &InVals)
1653 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001654 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001655 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001656
Gordon Henriksen86737662008-01-05 16:56:59 +00001657 const Function* Fn = MF.getFunction();
1658 if (Fn->hasExternalLinkage() &&
1659 Subtarget->isTargetCygMing() &&
1660 Fn->getName() == "main")
1661 FuncInfo->setForceFramePointer(true);
1662
Evan Cheng1bc78042006-04-26 01:20:17 +00001663 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001664 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001665 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001666
Chris Lattner29689432010-03-11 00:22:57 +00001667 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1668 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001669
Chris Lattner638402b2007-02-28 07:00:42 +00001670 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001671 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001672 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001674
1675 // Allocate shadow area for Win64
1676 if (IsWin64) {
1677 CCInfo.AllocateStack(32, 8);
1678 }
1679
Duncan Sands45907662010-10-31 13:21:44 +00001680 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001681
Chris Lattnerf39f7712007-02-28 05:46:49 +00001682 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001683 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1685 CCValAssign &VA = ArgLocs[i];
1686 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1687 // places.
1688 assert(VA.getValNo() != LastVal &&
1689 "Don't support value assigned to multiple locs yet");
1690 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001691
Chris Lattnerf39f7712007-02-28 05:46:49 +00001692 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001693 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001694 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001696 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001700 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001703 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1704 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001705 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001706 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001707 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001708 RC = X86::VR64RegisterClass;
1709 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001710 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001711
Devang Patel68e6bee2011-02-21 23:21:26 +00001712 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001714
Chris Lattnerf39f7712007-02-28 05:46:49 +00001715 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1716 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1717 // right size.
1718 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001719 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001720 DAG.getValueType(VA.getValVT()));
1721 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001722 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001723 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001724 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001725 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001726
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001727 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001728 // Handle MMX values passed in XMM regs.
1729 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001730 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1731 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001732 } else
1733 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001734 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001735 } else {
1736 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001738 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001739
1740 // If value is passed via pointer - do a load.
1741 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001742 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1743 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001744
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001746 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001747
Dan Gohman61a92132008-04-21 23:59:07 +00001748 // The x86-64 ABI for returning structs by value requires that we copy
1749 // the sret argument into %rax for the return. Save the argument into
1750 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001751 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001752 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1753 unsigned Reg = FuncInfo->getSRetReturnReg();
1754 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001756 FuncInfo->setSRetReturnReg(Reg);
1757 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001760 }
1761
Chris Lattnerf39f7712007-02-28 05:46:49 +00001762 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001763 // Align stack specially for tail calls.
1764 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001765 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001766
Evan Cheng1bc78042006-04-26 01:20:17 +00001767 // If the function takes variable number of arguments, make a frame index for
1768 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001769 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001770 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1771 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001772 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001773 }
1774 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001775 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1776
1777 // FIXME: We should really autogenerate these arrays
1778 static const unsigned GPR64ArgRegsWin64[] = {
1779 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001780 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001781 static const unsigned GPR64ArgRegs64Bit[] = {
1782 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1783 };
1784 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1786 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1787 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001788 const unsigned *GPR64ArgRegs;
1789 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001790
1791 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001792 // The XMM registers which might contain var arg parameters are shadowed
1793 // in their paired GPR. So we only need to save the GPR to their home
1794 // slots.
1795 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001796 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001797 } else {
1798 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1799 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001800
1801 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001802 }
1803 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1804 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001805
Devang Patel578efa92009-06-05 21:57:13 +00001806 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001807 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001808 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001809 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001810 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001811 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001812 // Kernel mode asks for SSE to be disabled, so don't push them
1813 // on the stack.
1814 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001815
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001816 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001817 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001818 // Get to the caller-allocated home save location. Add 8 to account
1819 // for the return address.
1820 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001821 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001822 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001823 // Fixup to set vararg frame on shadow area (4 x i64).
1824 if (NumIntRegs < 4)
1825 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001826 } else {
1827 // For X86-64, if there are vararg parameters that are passed via
1828 // registers, then we must store them to their spots on the stack so they
1829 // may be loaded by deferencing the result of va_next.
1830 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1831 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1832 FuncInfo->setRegSaveFrameIndex(
1833 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001834 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001835 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001836
Gordon Henriksen86737662008-01-05 16:56:59 +00001837 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001838 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001839 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1840 getPointerTy());
1841 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001842 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001843 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1844 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001845 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001846 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001849 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001850 MachinePointerInfo::getFixedStack(
1851 FuncInfo->getRegSaveFrameIndex(), Offset),
1852 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001854 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001856
Dan Gohmanface41a2009-08-16 21:24:25 +00001857 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1858 // Now store the XMM (fp + vector) parameter registers.
1859 SmallVector<SDValue, 11> SaveXMMOps;
1860 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001861
Devang Patel68e6bee2011-02-21 23:21:26 +00001862 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001863 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1864 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001865
Dan Gohman1e93df62010-04-17 14:41:14 +00001866 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1867 FuncInfo->getRegSaveFrameIndex()));
1868 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1869 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001870
Dan Gohmanface41a2009-08-16 21:24:25 +00001871 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001872 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001873 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001874 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1875 SaveXMMOps.push_back(Val);
1876 }
1877 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1878 MVT::Other,
1879 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001880 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001881
1882 if (!MemOps.empty())
1883 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1884 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001886 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001887
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001889 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001890 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001891 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001892 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001893 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001894 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001895 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001896 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001897
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001899 // RegSaveFrameIndex is X86-64 only.
1900 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001901 if (CallConv == CallingConv::X86_FastCall ||
1902 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001903 // fastcc functions can't have varargs.
1904 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001905 }
Evan Cheng25caf632006-05-23 21:06:34 +00001906
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001908}
1909
Dan Gohman475871a2008-07-27 21:46:04 +00001910SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1912 SDValue StackPtr, SDValue Arg,
1913 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001914 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001915 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001916 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001918 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001919 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001920 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001921
1922 return DAG.getStore(Chain, dl, Arg, PtrOff,
1923 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001924 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001925}
1926
Bill Wendling64e87322009-01-16 19:25:27 +00001927/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001928/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001929SDValue
1930X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001931 SDValue &OutRetAddr, SDValue Chain,
1932 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001933 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001934 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001935 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001936 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001937
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001938 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001939 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1940 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001941 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001942}
1943
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001944/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001945/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001946static SDValue
1947EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001948 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001949 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001950 // Store the return address to the appropriate stack slot.
1951 if (!FPDiff) return Chain;
1952 // Calculate the new stack slot for the return address.
1953 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001954 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001955 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001958 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001959 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001960 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001961 return Chain;
1962}
1963
Dan Gohman98ca4f22009-08-05 01:29:28 +00001964SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001965X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001966 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001967 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001969 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 const SmallVectorImpl<ISD::InputArg> &Ins,
1971 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001972 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 MachineFunction &MF = DAG.getMachineFunction();
1974 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001975 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001977 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978
Evan Cheng5f941932010-02-05 02:21:12 +00001979 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001980 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001981 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1982 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001983 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001984
1985 // Sibcalls are automatically detected tailcalls which do not require
1986 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001987 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001988 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001989
1990 if (isTailCall)
1991 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001992 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001993
Chris Lattner29689432010-03-11 00:22:57 +00001994 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1995 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001996
Chris Lattner638402b2007-02-28 07:00:42 +00001997 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001998 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001999 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002000 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002001
2002 // Allocate shadow area for Win64
2003 if (IsWin64) {
2004 CCInfo.AllocateStack(32, 8);
2005 }
2006
Duncan Sands45907662010-10-31 13:21:44 +00002007 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002008
Chris Lattner423c5f42007-02-28 05:31:48 +00002009 // Get a count of how many bytes are to be pushed on the stack.
2010 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002011 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002012 // This is a sibcall. The memory operands are available in caller's
2013 // own caller's stack.
2014 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002015 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002016 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002017
Gordon Henriksen86737662008-01-05 16:56:59 +00002018 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002019 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002021 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2023 FPDiff = NumBytesCallerPushed - NumBytes;
2024
2025 // Set the delta of movement of the returnaddr stackslot.
2026 // But only set if delta is greater than previous delta.
2027 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2028 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2029 }
2030
Evan Chengf22f9b32010-02-06 03:28:46 +00002031 if (!IsSibcall)
2032 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002033
Dan Gohman475871a2008-07-27 21:46:04 +00002034 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002035 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002036 if (isTailCall && FPDiff)
2037 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2038 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002039
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2041 SmallVector<SDValue, 8> MemOpChains;
2042 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002043
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 // Walk the register/memloc assignments, inserting copies/loads. In the case
2045 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002046 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2047 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002048 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002049 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002050 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002051 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002052
Chris Lattner423c5f42007-02-28 05:31:48 +00002053 // Promote the value if needed.
2054 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002055 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002056 case CCValAssign::Full: break;
2057 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002058 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002059 break;
2060 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002061 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002062 break;
2063 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002064 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2065 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002066 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2068 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002069 } else
2070 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2071 break;
2072 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002073 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002074 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002075 case CCValAssign::Indirect: {
2076 // Store the argument.
2077 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002078 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002079 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002080 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002081 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002082 Arg = SpillSlot;
2083 break;
2084 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002086
Chris Lattner423c5f42007-02-28 05:31:48 +00002087 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002088 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2089 if (isVarArg && IsWin64) {
2090 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2091 // shadow reg if callee is a varargs function.
2092 unsigned ShadowReg = 0;
2093 switch (VA.getLocReg()) {
2094 case X86::XMM0: ShadowReg = X86::RCX; break;
2095 case X86::XMM1: ShadowReg = X86::RDX; break;
2096 case X86::XMM2: ShadowReg = X86::R8; break;
2097 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002098 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002099 if (ShadowReg)
2100 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002101 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002102 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002103 assert(VA.isMemLoc());
2104 if (StackPtr.getNode() == 0)
2105 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2106 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2107 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002108 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002110
Evan Cheng32fe1032006-05-25 00:59:30 +00002111 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002113 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002114
Evan Cheng347d5f72006-04-28 21:29:37 +00002115 // Build a sequence of copy-to-reg nodes chained together with token chain
2116 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 // Tail call byval lowering might overwrite argument registers so in case of
2119 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002123 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002124 InFlag = Chain.getValue(1);
2125 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002126
Chris Lattner88e1fd52009-07-09 04:24:46 +00002127 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002128 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2129 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002131 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2132 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002133 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002134 InFlag);
2135 InFlag = Chain.getValue(1);
2136 } else {
2137 // If we are tail calling and generating PIC/GOT style code load the
2138 // address of the callee into ECX. The value in ecx is used as target of
2139 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2140 // for tail calls on PIC/GOT architectures. Normally we would just put the
2141 // address of GOT into ebx and then call target@PLT. But for tail calls
2142 // ebx would be restored (since ebx is callee saved) before jumping to the
2143 // target@PLT.
2144
2145 // Note: The actual moving to ECX is done further down.
2146 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2147 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2148 !G->getGlobal()->hasProtectedVisibility())
2149 Callee = LowerGlobalAddress(Callee, DAG);
2150 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002151 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002152 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002153 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002155 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002156 // From AMD64 ABI document:
2157 // For calls that may call functions that use varargs or stdargs
2158 // (prototype-less calls or calls to functions containing ellipsis (...) in
2159 // the declaration) %al is used as hidden argument to specify the number
2160 // of SSE registers used. The contents of %al do not need to match exactly
2161 // the number of registers, but must be an ubound on the number of SSE
2162 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002163
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 // Count the number of XMM registers allocated.
2165 static const unsigned XMMArgRegs[] = {
2166 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2167 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2168 };
2169 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002170 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002171 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002172
Dale Johannesendd64c412009-02-04 00:33:20 +00002173 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002175 InFlag = Chain.getValue(1);
2176 }
2177
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002178
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002179 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 if (isTailCall) {
2181 // Force all the incoming stack arguments to be loaded from the stack
2182 // before any new outgoing arguments are stored to the stack, because the
2183 // outgoing stack slots may alias the incoming argument stack slots, and
2184 // the alias isn't otherwise explicit. This is slightly more conservative
2185 // than necessary, because it means that each store effectively depends
2186 // on every argument instead of just those arguments it would clobber.
2187 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2188
Dan Gohman475871a2008-07-27 21:46:04 +00002189 SmallVector<SDValue, 8> MemOpChains2;
2190 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002192 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002193 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002194 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002195 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2196 CCValAssign &VA = ArgLocs[i];
2197 if (VA.isRegLoc())
2198 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002199 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002200 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002202 // Create frame index.
2203 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002204 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002205 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002206 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002207
Duncan Sands276dcbd2008-03-21 09:14:45 +00002208 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002209 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002211 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002212 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002213 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002214 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002215
Dan Gohman98ca4f22009-08-05 01:29:28 +00002216 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2217 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002218 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002219 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002220 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002221 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002223 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002224 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002226 }
2227 }
2228
2229 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002231 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002232
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002233 // Copy arguments to their registers.
2234 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002236 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 InFlag = Chain.getValue(1);
2238 }
Dan Gohman475871a2008-07-27 21:46:04 +00002239 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002240
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002242 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002243 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002244 }
2245
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002246 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2247 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2248 // In the 64-bit large code model, we have to make all calls
2249 // through a register, since the call instruction's 32-bit
2250 // pc-relative offset may not be large enough to hold the whole
2251 // address.
2252 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002253 // If the callee is a GlobalAddress node (quite common, every direct call
2254 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2255 // it.
2256
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002257 // We should use extra load for direct calls to dllimported functions in
2258 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002259 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002260 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002261 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002262 bool ExtraLoad = false;
2263 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002264
Chris Lattner48a7d022009-07-09 05:02:21 +00002265 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2266 // external symbols most go through the PLT in PIC mode. If the symbol
2267 // has hidden or protected visibility, or if it is static or local, then
2268 // we don't need to use the PLT - we can directly call it.
2269 if (Subtarget->isTargetELF() &&
2270 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002271 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002272 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002273 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002274 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002275 (!Subtarget->getTargetTriple().isMacOSX() ||
2276 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002277 // PC-relative references to external symbols should go through $stub,
2278 // unless we're building with the leopard linker or later, which
2279 // automatically synthesizes these stubs.
2280 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002281 } else if (Subtarget->isPICStyleRIPRel() &&
2282 isa<Function>(GV) &&
2283 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2284 // If the function is marked as non-lazy, generate an indirect call
2285 // which loads from the GOT directly. This avoids runtime overhead
2286 // at the cost of eager binding (and one extra byte of encoding).
2287 OpFlags = X86II::MO_GOTPCREL;
2288 WrapperKind = X86ISD::WrapperRIP;
2289 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002290 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002291
Devang Patel0d881da2010-07-06 22:08:15 +00002292 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002293 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002294
2295 // Add a wrapper if needed.
2296 if (WrapperKind != ISD::DELETED_NODE)
2297 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2298 // Add extra indirection if needed.
2299 if (ExtraLoad)
2300 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2301 MachinePointerInfo::getGOT(),
2302 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002303 }
Bill Wendling056292f2008-09-16 21:48:12 +00002304 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002305 unsigned char OpFlags = 0;
2306
Evan Cheng1bf891a2010-12-01 22:59:46 +00002307 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2308 // external symbols should go through the PLT.
2309 if (Subtarget->isTargetELF() &&
2310 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2311 OpFlags = X86II::MO_PLT;
2312 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002313 (!Subtarget->getTargetTriple().isMacOSX() ||
2314 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002315 // PC-relative references to external symbols should go through $stub,
2316 // unless we're building with the leopard linker or later, which
2317 // automatically synthesizes these stubs.
2318 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002319 }
Eric Christopherfd179292009-08-27 18:07:15 +00002320
Chris Lattner48a7d022009-07-09 05:02:21 +00002321 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2322 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002323 }
2324
Chris Lattnerd96d0722007-02-25 06:40:16 +00002325 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002326 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002327 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002328
Evan Chengf22f9b32010-02-06 03:28:46 +00002329 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002330 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2331 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002332 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002334
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002335 Ops.push_back(Chain);
2336 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002337
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002340
Gordon Henriksen86737662008-01-05 16:56:59 +00002341 // Add argument registers to the end of the list so that they are known live
2342 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002343 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2344 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2345 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002346
Evan Cheng586ccac2008-03-18 23:36:35 +00002347 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002349 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2350
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002351 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002352 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002354
Gabor Greifba36cb52008-08-28 21:40:38 +00002355 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002356 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002357
Dan Gohman98ca4f22009-08-05 01:29:28 +00002358 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002359 // We used to do:
2360 //// If this is the first return lowered for this function, add the regs
2361 //// to the liveout set for the function.
2362 // This isn't right, although it's probably harmless on x86; liveouts
2363 // should be computed from returns not tail calls. Consider a void
2364 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 return DAG.getNode(X86ISD::TC_RETURN, dl,
2366 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 }
2368
Dale Johannesenace16102009-02-03 19:33:06 +00002369 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002370 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002371
Chris Lattner2d297092006-05-23 18:50:38 +00002372 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002373 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002374 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002375 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002376 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002377 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002378 // pops the hidden struct pointer, so we have to push it back.
2379 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002380 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002381 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002382 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002383
Gordon Henriksenae636f82008-01-03 16:47:34 +00002384 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002385 if (!IsSibcall) {
2386 Chain = DAG.getCALLSEQ_END(Chain,
2387 DAG.getIntPtrConstant(NumBytes, true),
2388 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2389 true),
2390 InFlag);
2391 InFlag = Chain.getValue(1);
2392 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002393
Chris Lattner3085e152007-02-25 08:59:22 +00002394 // Handle result values, copying them out of physregs into vregs that we
2395 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002396 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2397 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002398}
2399
Evan Cheng25ab6902006-09-08 06:48:29 +00002400
2401//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002402// Fast Calling Convention (tail call) implementation
2403//===----------------------------------------------------------------------===//
2404
2405// Like std call, callee cleans arguments, convention except that ECX is
2406// reserved for storing the tail called function address. Only 2 registers are
2407// free for argument passing (inreg). Tail call optimization is performed
2408// provided:
2409// * tailcallopt is enabled
2410// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002411// On X86_64 architecture with GOT-style position independent code only local
2412// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002413// To keep the stack aligned according to platform abi the function
2414// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2415// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002416// If a tail called function callee has more arguments than the caller the
2417// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002418// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002419// original REtADDR, but before the saved framepointer or the spilled registers
2420// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2421// stack layout:
2422// arg1
2423// arg2
2424// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002425// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002426// move area ]
2427// (possible EBP)
2428// ESI
2429// EDI
2430// local1 ..
2431
2432/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2433/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002434unsigned
2435X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2436 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002437 MachineFunction &MF = DAG.getMachineFunction();
2438 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002439 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002440 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002441 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002442 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002443 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002444 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2445 // Number smaller than 12 so just add the difference.
2446 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2447 } else {
2448 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002449 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002450 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002451 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002452 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002453}
2454
Evan Cheng5f941932010-02-05 02:21:12 +00002455/// MatchingStackOffset - Return true if the given stack call argument is
2456/// already available in the same position (relatively) of the caller's
2457/// incoming argument stack.
2458static
2459bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2460 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2461 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002462 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2463 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002464 if (Arg.getOpcode() == ISD::CopyFromReg) {
2465 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002466 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002467 return false;
2468 MachineInstr *Def = MRI->getVRegDef(VR);
2469 if (!Def)
2470 return false;
2471 if (!Flags.isByVal()) {
2472 if (!TII->isLoadFromStackSlot(Def, FI))
2473 return false;
2474 } else {
2475 unsigned Opcode = Def->getOpcode();
2476 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2477 Def->getOperand(1).isFI()) {
2478 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002479 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002480 } else
2481 return false;
2482 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002483 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2484 if (Flags.isByVal())
2485 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002486 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002487 // define @foo(%struct.X* %A) {
2488 // tail call @bar(%struct.X* byval %A)
2489 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002490 return false;
2491 SDValue Ptr = Ld->getBasePtr();
2492 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2493 if (!FINode)
2494 return false;
2495 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002496 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002497 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002498 FI = FINode->getIndex();
2499 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002500 } else
2501 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002502
Evan Cheng4cae1332010-03-05 08:38:04 +00002503 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002504 if (!MFI->isFixedObjectIndex(FI))
2505 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002506 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002507}
2508
Dan Gohman98ca4f22009-08-05 01:29:28 +00002509/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2510/// for tail call optimization. Targets which want to do tail call
2511/// optimization should implement this function.
2512bool
2513X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002514 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002515 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002516 bool isCalleeStructRet,
2517 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002518 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002519 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002520 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002521 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002522 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002523 CalleeCC != CallingConv::C)
2524 return false;
2525
Evan Cheng7096ae42010-01-29 06:45:59 +00002526 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002527 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002528 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002529 CallingConv::ID CallerCC = CallerF->getCallingConv();
2530 bool CCMatch = CallerCC == CalleeCC;
2531
Dan Gohman1797ed52010-02-08 20:27:50 +00002532 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002533 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002534 return true;
2535 return false;
2536 }
2537
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002538 // Look for obvious safe cases to perform tail call optimization that do not
2539 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002540
Evan Cheng2c12cb42010-03-26 16:26:03 +00002541 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2542 // emit a special epilogue.
2543 if (RegInfo->needsStackRealignment(MF))
2544 return false;
2545
Evan Chenga375d472010-03-15 18:54:48 +00002546 // Also avoid sibcall optimization if either caller or callee uses struct
2547 // return semantics.
2548 if (isCalleeStructRet || isCallerStructRet)
2549 return false;
2550
Chad Rosier2416da32011-06-24 21:15:36 +00002551 // An stdcall caller is expected to clean up its arguments; the callee
2552 // isn't going to do that.
2553 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2554 return false;
2555
Chad Rosier871f6642011-05-18 19:59:50 +00002556 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002557 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002558 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002559
2560 // Optimizing for varargs on Win64 is unlikely to be safe without
2561 // additional testing.
2562 if (Subtarget->isTargetWin64())
2563 return false;
2564
Chad Rosier871f6642011-05-18 19:59:50 +00002565 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002566 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2567 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002568
Chad Rosier871f6642011-05-18 19:59:50 +00002569 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2570 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2571 if (!ArgLocs[i].isRegLoc())
2572 return false;
2573 }
2574
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002575 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2576 // Therefore if it's not used by the call it is not safe to optimize this into
2577 // a sibcall.
2578 bool Unused = false;
2579 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2580 if (!Ins[i].Used) {
2581 Unused = true;
2582 break;
2583 }
2584 }
2585 if (Unused) {
2586 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002587 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2588 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002589 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002590 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002591 CCValAssign &VA = RVLocs[i];
2592 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2593 return false;
2594 }
2595 }
2596
Evan Cheng13617962010-04-30 01:12:32 +00002597 // If the calling conventions do not match, then we'd better make sure the
2598 // results are returned in the same way as what the caller expects.
2599 if (!CCMatch) {
2600 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002601 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2602 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002603 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2604
2605 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002606 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2607 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002608 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2609
2610 if (RVLocs1.size() != RVLocs2.size())
2611 return false;
2612 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2613 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2614 return false;
2615 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2616 return false;
2617 if (RVLocs1[i].isRegLoc()) {
2618 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2619 return false;
2620 } else {
2621 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2622 return false;
2623 }
2624 }
2625 }
2626
Evan Chenga6bff982010-01-30 01:22:00 +00002627 // If the callee takes no arguments then go on to check the results of the
2628 // call.
2629 if (!Outs.empty()) {
2630 // Check if stack adjustment is needed. For now, do not do this if any
2631 // argument is passed on the stack.
2632 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002633 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2634 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002635
2636 // Allocate shadow area for Win64
2637 if (Subtarget->isTargetWin64()) {
2638 CCInfo.AllocateStack(32, 8);
2639 }
2640
Duncan Sands45907662010-10-31 13:21:44 +00002641 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002642 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002643 MachineFunction &MF = DAG.getMachineFunction();
2644 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2645 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002646
2647 // Check if the arguments are already laid out in the right way as
2648 // the caller's fixed stack objects.
2649 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002650 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2651 const X86InstrInfo *TII =
2652 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002653 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2654 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002655 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002656 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002657 if (VA.getLocInfo() == CCValAssign::Indirect)
2658 return false;
2659 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002660 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2661 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002662 return false;
2663 }
2664 }
2665 }
Evan Cheng9c044672010-05-29 01:35:22 +00002666
2667 // If the tailcall address may be in a register, then make sure it's
2668 // possible to register allocate for it. In 32-bit, the call address can
2669 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002670 // callee-saved registers are restored. These happen to be the same
2671 // registers used to pass 'inreg' arguments so watch out for those.
2672 if (!Subtarget->is64Bit() &&
2673 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002674 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002675 unsigned NumInRegs = 0;
2676 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2677 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002678 if (!VA.isRegLoc())
2679 continue;
2680 unsigned Reg = VA.getLocReg();
2681 switch (Reg) {
2682 default: break;
2683 case X86::EAX: case X86::EDX: case X86::ECX:
2684 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002685 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002686 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002687 }
2688 }
2689 }
Evan Chenga6bff982010-01-30 01:22:00 +00002690 }
Evan Chengb1712452010-01-27 06:25:16 +00002691
Evan Cheng86809cc2010-02-03 03:28:02 +00002692 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002693}
2694
Dan Gohman3df24e62008-09-03 23:12:08 +00002695FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002696X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2697 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002698}
2699
2700
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002701//===----------------------------------------------------------------------===//
2702// Other Lowering Hooks
2703//===----------------------------------------------------------------------===//
2704
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002705static bool MayFoldLoad(SDValue Op) {
2706 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2707}
2708
2709static bool MayFoldIntoStore(SDValue Op) {
2710 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2711}
2712
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002713static bool isTargetShuffle(unsigned Opcode) {
2714 switch(Opcode) {
2715 default: return false;
2716 case X86ISD::PSHUFD:
2717 case X86ISD::PSHUFHW:
2718 case X86ISD::PSHUFLW:
2719 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002720 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002721 case X86ISD::SHUFPS:
2722 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002723 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002724 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002725 case X86ISD::MOVLPS:
2726 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002727 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002728 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002729 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002730 case X86ISD::MOVSS:
2731 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002732 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002733 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002734 case X86ISD::VUNPCKLPSY:
2735 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002736 case X86ISD::PUNPCKLWD:
2737 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002738 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002739 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002740 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002741 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002742 case X86ISD::VUNPCKHPSY:
2743 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002744 case X86ISD::PUNPCKHWD:
2745 case X86ISD::PUNPCKHBW:
2746 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002747 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002748 case X86ISD::VPERMILPS:
2749 case X86ISD::VPERMILPSY:
2750 case X86ISD::VPERMILPD:
2751 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002752 return true;
2753 }
2754 return false;
2755}
2756
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002757static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002758 SDValue V1, SelectionDAG &DAG) {
2759 switch(Opc) {
2760 default: llvm_unreachable("Unknown x86 shuffle node");
2761 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002762 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002763 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002764 return DAG.getNode(Opc, dl, VT, V1);
2765 }
2766
2767 return SDValue();
2768}
2769
2770static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002771 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002772 switch(Opc) {
2773 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002774 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002775 case X86ISD::PSHUFHW:
2776 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002777 case X86ISD::VPERMILPS:
2778 case X86ISD::VPERMILPSY:
2779 case X86ISD::VPERMILPD:
2780 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002781 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2782 }
2783
2784 return SDValue();
2785}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002786
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002787static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2788 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2789 switch(Opc) {
2790 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002791 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002792 case X86ISD::SHUFPD:
2793 case X86ISD::SHUFPS:
2794 return DAG.getNode(Opc, dl, VT, V1, V2,
2795 DAG.getConstant(TargetMask, MVT::i8));
2796 }
2797 return SDValue();
2798}
2799
2800static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2801 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2802 switch(Opc) {
2803 default: llvm_unreachable("Unknown x86 shuffle node");
2804 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002805 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002806 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002807 case X86ISD::MOVLPS:
2808 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002809 case X86ISD::MOVSS:
2810 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002811 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002812 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002813 case X86ISD::VUNPCKLPSY:
2814 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002815 case X86ISD::PUNPCKLWD:
2816 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002817 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002818 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002819 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002820 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002821 case X86ISD::VUNPCKHPSY:
2822 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002823 case X86ISD::PUNPCKHWD:
2824 case X86ISD::PUNPCKHBW:
2825 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002826 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002827 return DAG.getNode(Opc, dl, VT, V1, V2);
2828 }
2829 return SDValue();
2830}
2831
Dan Gohmand858e902010-04-17 15:26:15 +00002832SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002833 MachineFunction &MF = DAG.getMachineFunction();
2834 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2835 int ReturnAddrIndex = FuncInfo->getRAIndex();
2836
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002837 if (ReturnAddrIndex == 0) {
2838 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002839 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002840 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002841 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002842 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002843 }
2844
Evan Cheng25ab6902006-09-08 06:48:29 +00002845 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002846}
2847
2848
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002849bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2850 bool hasSymbolicDisplacement) {
2851 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002852 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002853 return false;
2854
2855 // If we don't have a symbolic displacement - we don't have any extra
2856 // restrictions.
2857 if (!hasSymbolicDisplacement)
2858 return true;
2859
2860 // FIXME: Some tweaks might be needed for medium code model.
2861 if (M != CodeModel::Small && M != CodeModel::Kernel)
2862 return false;
2863
2864 // For small code model we assume that latest object is 16MB before end of 31
2865 // bits boundary. We may also accept pretty large negative constants knowing
2866 // that all objects are in the positive half of address space.
2867 if (M == CodeModel::Small && Offset < 16*1024*1024)
2868 return true;
2869
2870 // For kernel code model we know that all object resist in the negative half
2871 // of 32bits address space. We may not accept negative offsets, since they may
2872 // be just off and we may accept pretty large positive ones.
2873 if (M == CodeModel::Kernel && Offset > 0)
2874 return true;
2875
2876 return false;
2877}
2878
Evan Chengef41ff62011-06-23 17:54:54 +00002879/// isCalleePop - Determines whether the callee is required to pop its
2880/// own arguments. Callee pop is necessary to support tail calls.
2881bool X86::isCalleePop(CallingConv::ID CallingConv,
2882 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2883 if (IsVarArg)
2884 return false;
2885
2886 switch (CallingConv) {
2887 default:
2888 return false;
2889 case CallingConv::X86_StdCall:
2890 return !is64Bit;
2891 case CallingConv::X86_FastCall:
2892 return !is64Bit;
2893 case CallingConv::X86_ThisCall:
2894 return !is64Bit;
2895 case CallingConv::Fast:
2896 return TailCallOpt;
2897 case CallingConv::GHC:
2898 return TailCallOpt;
2899 }
2900}
2901
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002902/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2903/// specific condition code, returning the condition code and the LHS/RHS of the
2904/// comparison to make.
2905static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2906 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002907 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002908 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2909 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2910 // X > -1 -> X == 0, jump !sign.
2911 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002912 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002913 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2914 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002915 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002916 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002917 // X < 1 -> X <= 0
2918 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002919 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002920 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002921 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002922
Evan Chengd9558e02006-01-06 00:43:03 +00002923 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002924 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002925 case ISD::SETEQ: return X86::COND_E;
2926 case ISD::SETGT: return X86::COND_G;
2927 case ISD::SETGE: return X86::COND_GE;
2928 case ISD::SETLT: return X86::COND_L;
2929 case ISD::SETLE: return X86::COND_LE;
2930 case ISD::SETNE: return X86::COND_NE;
2931 case ISD::SETULT: return X86::COND_B;
2932 case ISD::SETUGT: return X86::COND_A;
2933 case ISD::SETULE: return X86::COND_BE;
2934 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002935 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002936 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002937
Chris Lattner4c78e022008-12-23 23:42:27 +00002938 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002939
Chris Lattner4c78e022008-12-23 23:42:27 +00002940 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002941 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2942 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002943 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2944 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002945 }
2946
Chris Lattner4c78e022008-12-23 23:42:27 +00002947 switch (SetCCOpcode) {
2948 default: break;
2949 case ISD::SETOLT:
2950 case ISD::SETOLE:
2951 case ISD::SETUGT:
2952 case ISD::SETUGE:
2953 std::swap(LHS, RHS);
2954 break;
2955 }
2956
2957 // On a floating point condition, the flags are set as follows:
2958 // ZF PF CF op
2959 // 0 | 0 | 0 | X > Y
2960 // 0 | 0 | 1 | X < Y
2961 // 1 | 0 | 0 | X == Y
2962 // 1 | 1 | 1 | unordered
2963 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002964 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002965 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002966 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002967 case ISD::SETOLT: // flipped
2968 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002969 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002970 case ISD::SETOLE: // flipped
2971 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002972 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002973 case ISD::SETUGT: // flipped
2974 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002975 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002976 case ISD::SETUGE: // flipped
2977 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002978 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002979 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002980 case ISD::SETNE: return X86::COND_NE;
2981 case ISD::SETUO: return X86::COND_P;
2982 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002983 case ISD::SETOEQ:
2984 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002985 }
Evan Chengd9558e02006-01-06 00:43:03 +00002986}
2987
Evan Cheng4a460802006-01-11 00:33:36 +00002988/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2989/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002990/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002991static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002992 switch (X86CC) {
2993 default:
2994 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002995 case X86::COND_B:
2996 case X86::COND_BE:
2997 case X86::COND_E:
2998 case X86::COND_P:
2999 case X86::COND_A:
3000 case X86::COND_AE:
3001 case X86::COND_NE:
3002 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003003 return true;
3004 }
3005}
3006
Evan Chengeb2f9692009-10-27 19:56:55 +00003007/// isFPImmLegal - Returns true if the target can instruction select the
3008/// specified FP immediate natively. If false, the legalizer will
3009/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003010bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003011 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3012 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3013 return true;
3014 }
3015 return false;
3016}
3017
Nate Begeman9008ca62009-04-27 18:41:29 +00003018/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3019/// the specified range (L, H].
3020static bool isUndefOrInRange(int Val, int Low, int Hi) {
3021 return (Val < 0) || (Val >= Low && Val < Hi);
3022}
3023
3024/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3025/// specified value.
3026static bool isUndefOrEqual(int Val, int CmpVal) {
3027 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003028 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003030}
3031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3033/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3034/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003035static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003036 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 return (Mask[0] < 2 && Mask[1] < 2);
3040 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003041}
3042
Nate Begeman9008ca62009-04-27 18:41:29 +00003043bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003044 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 N->getMask(M);
3046 return ::isPSHUFDMask(M, N->getValueType(0));
3047}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003048
Nate Begeman9008ca62009-04-27 18:41:29 +00003049/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3050/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003051static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003053 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003054
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 // Lower quadword copied in order or undef.
3056 for (int i = 0; i != 4; ++i)
3057 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003058 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003059
Evan Cheng506d3df2006-03-29 23:07:14 +00003060 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 for (int i = 4; i != 8; ++i)
3062 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003063 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003064
Evan Cheng506d3df2006-03-29 23:07:14 +00003065 return true;
3066}
3067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003069 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 N->getMask(M);
3071 return ::isPSHUFHWMask(M, N->getValueType(0));
3072}
Evan Cheng506d3df2006-03-29 23:07:14 +00003073
Nate Begeman9008ca62009-04-27 18:41:29 +00003074/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3075/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003076static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003077 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003078 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003079
Rafael Espindola15684b22009-04-24 12:40:33 +00003080 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 for (int i = 4; i != 8; ++i)
3082 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003083 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003084
Rafael Espindola15684b22009-04-24 12:40:33 +00003085 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 for (int i = 0; i != 4; ++i)
3087 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003088 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003089
Rafael Espindola15684b22009-04-24 12:40:33 +00003090 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003091}
3092
Nate Begeman9008ca62009-04-27 18:41:29 +00003093bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003094 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 N->getMask(M);
3096 return ::isPSHUFLWMask(M, N->getValueType(0));
3097}
3098
Nate Begemana09008b2009-10-19 02:17:23 +00003099/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3100/// is suitable for input to PALIGNR.
3101static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3102 bool hasSSSE3) {
3103 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003104 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3105 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003106
Nate Begemana09008b2009-10-19 02:17:23 +00003107 // Do not handle v2i64 / v2f64 shuffles with palignr.
3108 if (e < 4 || !hasSSSE3)
3109 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003110
Nate Begemana09008b2009-10-19 02:17:23 +00003111 for (i = 0; i != e; ++i)
3112 if (Mask[i] >= 0)
3113 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003114
Nate Begemana09008b2009-10-19 02:17:23 +00003115 // All undef, not a palignr.
3116 if (i == e)
3117 return false;
3118
Eli Friedman63f8dde2011-07-25 21:36:45 +00003119 // Make sure we're shifting in the right direction.
3120 if (Mask[i] <= i)
3121 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003122
3123 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003124
Nate Begemana09008b2009-10-19 02:17:23 +00003125 // Check the rest of the elements to see if they are consecutive.
3126 for (++i; i != e; ++i) {
3127 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003128 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003129 return false;
3130 }
3131 return true;
3132}
3133
Evan Cheng14aed5e2006-03-24 01:18:28 +00003134/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3135/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003136static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 int NumElems = VT.getVectorNumElements();
3138 if (NumElems != 2 && NumElems != 4)
3139 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003140
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 int Half = NumElems / 2;
3142 for (int i = 0; i < Half; ++i)
3143 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003144 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 for (int i = Half; i < NumElems; ++i)
3146 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003147 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003148
Evan Cheng14aed5e2006-03-24 01:18:28 +00003149 return true;
3150}
3151
Nate Begeman9008ca62009-04-27 18:41:29 +00003152bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3153 SmallVector<int, 8> M;
3154 N->getMask(M);
3155 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003156}
3157
Evan Cheng213d2cf2007-05-17 18:45:50 +00003158/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003159/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3160/// half elements to come from vector 1 (which would equal the dest.) and
3161/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003162static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003164
3165 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003167
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 int Half = NumElems / 2;
3169 for (int i = 0; i < Half; ++i)
3170 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003171 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 for (int i = Half; i < NumElems; ++i)
3173 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003174 return false;
3175 return true;
3176}
3177
Nate Begeman9008ca62009-04-27 18:41:29 +00003178static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3179 SmallVector<int, 8> M;
3180 N->getMask(M);
3181 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003182}
3183
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003184/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3185/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003187 EVT VT = N->getValueType(0);
3188 unsigned NumElems = VT.getVectorNumElements();
3189
3190 if (VT.getSizeInBits() != 128)
3191 return false;
3192
3193 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003194 return false;
3195
Evan Cheng2064a2b2006-03-28 06:50:32 +00003196 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3198 isUndefOrEqual(N->getMaskElt(1), 7) &&
3199 isUndefOrEqual(N->getMaskElt(2), 2) &&
3200 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003201}
3202
Nate Begeman0b10b912009-11-07 23:17:15 +00003203/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3204/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3205/// <2, 3, 2, 3>
3206bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003207 EVT VT = N->getValueType(0);
3208 unsigned NumElems = VT.getVectorNumElements();
3209
3210 if (VT.getSizeInBits() != 128)
3211 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003212
Nate Begeman0b10b912009-11-07 23:17:15 +00003213 if (NumElems != 4)
3214 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003215
Nate Begeman0b10b912009-11-07 23:17:15 +00003216 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003217 isUndefOrEqual(N->getMaskElt(1), 3) &&
3218 isUndefOrEqual(N->getMaskElt(2), 2) &&
3219 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003220}
3221
Evan Cheng5ced1d82006-04-06 23:23:56 +00003222/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3223/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003224bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3225 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003226
Evan Cheng5ced1d82006-04-06 23:23:56 +00003227 if (NumElems != 2 && NumElems != 4)
3228 return false;
3229
Evan Chengc5cdff22006-04-07 21:53:05 +00003230 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003231 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003232 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003233
Evan Chengc5cdff22006-04-07 21:53:05 +00003234 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003236 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003237
3238 return true;
3239}
3240
Nate Begeman0b10b912009-11-07 23:17:15 +00003241/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3242/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3243bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003245
David Greenea20244d2011-03-02 17:23:43 +00003246 if ((NumElems != 2 && NumElems != 4)
3247 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003248 return false;
3249
Evan Chengc5cdff22006-04-07 21:53:05 +00003250 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003252 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003253
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 for (unsigned i = 0; i < NumElems/2; ++i)
3255 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003256 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003257
3258 return true;
3259}
3260
Evan Cheng0038e592006-03-28 00:39:58 +00003261/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3262/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003263static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003264 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003266
3267 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3268 "Unsupported vector type for unpckh");
3269
3270 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003271 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003272
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003273 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3274 // independently on 128-bit lanes.
3275 unsigned NumLanes = VT.getSizeInBits()/128;
3276 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003277
3278 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003279 unsigned End = NumLaneElts;
3280 for (unsigned s = 0; s < NumLanes; ++s) {
3281 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003282 i != End;
3283 i += 2, ++j) {
3284 int BitI = Mask[i];
3285 int BitI1 = Mask[i+1];
3286 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003287 return false;
David Greenea20244d2011-03-02 17:23:43 +00003288 if (V2IsSplat) {
3289 if (!isUndefOrEqual(BitI1, NumElts))
3290 return false;
3291 } else {
3292 if (!isUndefOrEqual(BitI1, j + NumElts))
3293 return false;
3294 }
Evan Cheng39623da2006-04-20 08:58:49 +00003295 }
David Greenea20244d2011-03-02 17:23:43 +00003296 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003297 Start += NumLaneElts;
3298 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003299 }
David Greenea20244d2011-03-02 17:23:43 +00003300
Evan Cheng0038e592006-03-28 00:39:58 +00003301 return true;
3302}
3303
Nate Begeman9008ca62009-04-27 18:41:29 +00003304bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3305 SmallVector<int, 8> M;
3306 N->getMask(M);
3307 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003308}
3309
Evan Cheng4fcb9222006-03-28 02:43:26 +00003310/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3311/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003312static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003313 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003315
3316 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3317 "Unsupported vector type for unpckh");
3318
3319 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003320 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003321
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003322 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3323 // independently on 128-bit lanes.
3324 unsigned NumLanes = VT.getSizeInBits()/128;
3325 unsigned NumLaneElts = NumElts/NumLanes;
3326
3327 unsigned Start = 0;
3328 unsigned End = NumLaneElts;
3329 for (unsigned l = 0; l != NumLanes; ++l) {
3330 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3331 i != End; i += 2, ++j) {
3332 int BitI = Mask[i];
3333 int BitI1 = Mask[i+1];
3334 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003335 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003336 if (V2IsSplat) {
3337 if (isUndefOrEqual(BitI1, NumElts))
3338 return false;
3339 } else {
3340 if (!isUndefOrEqual(BitI1, j+NumElts))
3341 return false;
3342 }
Evan Cheng39623da2006-04-20 08:58:49 +00003343 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003344 // Process the next 128 bits.
3345 Start += NumLaneElts;
3346 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003347 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003348 return true;
3349}
3350
Nate Begeman9008ca62009-04-27 18:41:29 +00003351bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3352 SmallVector<int, 8> M;
3353 N->getMask(M);
3354 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003355}
3356
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003357/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3358/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3359/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003360static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003362 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003363 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003364
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003365 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3366 // independently on 128-bit lanes.
3367 unsigned NumLanes = VT.getSizeInBits() / 128;
3368 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003369
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003370 for (unsigned s = 0; s < NumLanes; ++s) {
3371 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3372 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003373 i += 2, ++j) {
3374 int BitI = Mask[i];
3375 int BitI1 = Mask[i+1];
3376
3377 if (!isUndefOrEqual(BitI, j))
3378 return false;
3379 if (!isUndefOrEqual(BitI1, j))
3380 return false;
3381 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003382 }
David Greenea20244d2011-03-02 17:23:43 +00003383
Rafael Espindola15684b22009-04-24 12:40:33 +00003384 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003385}
3386
Nate Begeman9008ca62009-04-27 18:41:29 +00003387bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3388 SmallVector<int, 8> M;
3389 N->getMask(M);
3390 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3391}
3392
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003393/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3394/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3395/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003396static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003398 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3399 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3402 int BitI = Mask[i];
3403 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003404 if (!isUndefOrEqual(BitI, j))
3405 return false;
3406 if (!isUndefOrEqual(BitI1, j))
3407 return false;
3408 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003409 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003410}
3411
Nate Begeman9008ca62009-04-27 18:41:29 +00003412bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3413 SmallVector<int, 8> M;
3414 N->getMask(M);
3415 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3416}
3417
Evan Cheng017dcc62006-04-21 01:05:10 +00003418/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3419/// specifies a shuffle of elements that is suitable for input to MOVSS,
3420/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003421static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003422 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003423 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003424
3425 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003426
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003428 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003429
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 for (int i = 1; i < NumElts; ++i)
3431 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003432 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003433
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003434 return true;
3435}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003436
Nate Begeman9008ca62009-04-27 18:41:29 +00003437bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3438 SmallVector<int, 8> M;
3439 N->getMask(M);
3440 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003441}
3442
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003443/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3444/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3445/// Note that VPERMIL mask matching is different depending whether theunderlying
3446/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3447/// to the same elements of the low, but to the higher half of the source.
3448/// In VPERMILPD the two lanes could be shuffled independently of each other
3449/// with the same restriction that lanes can't be crossed.
3450static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3451 const X86Subtarget *Subtarget) {
3452 int NumElts = VT.getVectorNumElements();
3453 int NumLanes = VT.getSizeInBits()/128;
3454
3455 if (!Subtarget->hasAVX())
3456 return false;
3457
3458 // Match any permutation of 128-bit vector with 64-bit types
3459 if (NumLanes == 1 && NumElts != 2)
3460 return false;
3461
3462 // Only match 256-bit with 32 types
3463 if (VT.getSizeInBits() == 256 && NumElts != 4)
3464 return false;
3465
3466 // The mask on the high lane is independent of the low. Both can match
3467 // any element in inside its own lane, but can't cross.
3468 int LaneSize = NumElts/NumLanes;
3469 for (int l = 0; l < NumLanes; ++l)
3470 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3471 int LaneStart = l*LaneSize;
3472 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3473 return false;
3474 }
3475
3476 return true;
3477}
3478
3479/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3480/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3481/// Note that VPERMIL mask matching is different depending whether theunderlying
3482/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3483/// to the same elements of the low, but to the higher half of the source.
3484/// In VPERMILPD the two lanes could be shuffled independently of each other
3485/// with the same restriction that lanes can't be crossed.
3486static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3487 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003488 unsigned NumElts = VT.getVectorNumElements();
3489 unsigned NumLanes = VT.getSizeInBits()/128;
3490
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003491 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003492 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003493
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003494 // Match any permutation of 128-bit vector with 32-bit types
3495 if (NumLanes == 1 && NumElts != 4)
3496 return false;
3497
3498 // Only match 256-bit with 32 types
3499 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003500 return false;
3501
3502 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003503 // they can differ if any of the corresponding index in a lane is undef
3504 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003505 int LaneSize = NumElts/NumLanes;
3506 for (int i = 0; i < LaneSize; ++i) {
3507 int HighElt = i+LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003508 if (Mask[i] < 0 && (isUndefOrInRange(Mask[HighElt], LaneSize, NumElts)))
3509 continue;
3510 if (Mask[HighElt] < 0 && (isUndefOrInRange(Mask[i], 0, LaneSize)))
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003511 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003512 if (Mask[HighElt]-Mask[i] != LaneSize)
3513 return false;
3514 }
3515
3516 return true;
3517}
3518
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003519/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3520/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3521static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003522 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3523 EVT VT = SVOp->getValueType(0);
3524
3525 int NumElts = VT.getVectorNumElements();
3526 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003527 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003528
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003529 // Although the mask is equal for both lanes do it twice to get the cases
3530 // where a mask will match because the same mask element is undef on the
3531 // first half but valid on the second. This would get pathological cases
3532 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003533 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003534 for (int l = 0; l < NumLanes; ++l) {
3535 for (int i = 0; i < LaneSize; ++i) {
3536 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3537 if (MaskElt < 0)
3538 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003539 if (MaskElt >= LaneSize)
3540 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003541 Mask |= MaskElt << (i*2);
3542 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003543 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003544
3545 return Mask;
3546}
3547
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003548/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3549/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3550static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3551 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3552 EVT VT = SVOp->getValueType(0);
3553
3554 int NumElts = VT.getVectorNumElements();
3555 int NumLanes = VT.getSizeInBits()/128;
3556
3557 unsigned Mask = 0;
3558 int LaneSize = NumElts/NumLanes;
3559 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003560 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3561 int MaskElt = SVOp->getMaskElt(i);
3562 if (MaskElt < 0)
3563 continue;
3564 Mask |= (MaskElt-l*LaneSize) << i;
3565 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003566
3567 return Mask;
3568}
3569
Evan Cheng017dcc62006-04-21 01:05:10 +00003570/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3571/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003572/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003573static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003574 bool V2IsSplat = false, bool V2IsUndef = false) {
3575 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003576 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003577 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003578
Nate Begeman9008ca62009-04-27 18:41:29 +00003579 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003580 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003581
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 for (int i = 1; i < NumOps; ++i)
3583 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3584 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3585 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003587
Evan Cheng39623da2006-04-20 08:58:49 +00003588 return true;
3589}
3590
Nate Begeman9008ca62009-04-27 18:41:29 +00003591static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003592 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 SmallVector<int, 8> M;
3594 N->getMask(M);
3595 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003596}
3597
Evan Chengd9539472006-04-14 21:59:03 +00003598/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3599/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003600/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3601bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3602 const X86Subtarget *Subtarget) {
3603 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003604 return false;
3605
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003606 // The second vector must be undef
3607 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3608 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003609
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003610 EVT VT = N->getValueType(0);
3611 unsigned NumElems = VT.getVectorNumElements();
3612
3613 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3614 (VT.getSizeInBits() == 256 && NumElems != 8))
3615 return false;
3616
3617 // "i+1" is the value the indexed mask element must have
3618 for (unsigned i = 0; i < NumElems; i += 2)
3619 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3620 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003622
3623 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003624}
3625
3626/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3627/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003628/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3629bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3630 const X86Subtarget *Subtarget) {
3631 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003632 return false;
3633
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003634 // The second vector must be undef
3635 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3636 return false;
3637
3638 EVT VT = N->getValueType(0);
3639 unsigned NumElems = VT.getVectorNumElements();
3640
3641 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3642 (VT.getSizeInBits() == 256 && NumElems != 8))
3643 return false;
3644
3645 // "i" is the value the indexed mask element must have
3646 for (unsigned i = 0; i < NumElems; i += 2)
3647 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3648 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003649 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003650
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003651 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003652}
3653
Evan Cheng0b457f02008-09-25 20:50:48 +00003654/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3655/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003656bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3657 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003658
Nate Begeman9008ca62009-04-27 18:41:29 +00003659 for (int i = 0; i < e; ++i)
3660 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003661 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 for (int i = 0; i < e; ++i)
3663 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003664 return false;
3665 return true;
3666}
3667
David Greenec38a03e2011-02-03 15:50:00 +00003668/// isVEXTRACTF128Index - Return true if the specified
3669/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3670/// suitable for input to VEXTRACTF128.
3671bool X86::isVEXTRACTF128Index(SDNode *N) {
3672 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3673 return false;
3674
3675 // The index should be aligned on a 128-bit boundary.
3676 uint64_t Index =
3677 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3678
3679 unsigned VL = N->getValueType(0).getVectorNumElements();
3680 unsigned VBits = N->getValueType(0).getSizeInBits();
3681 unsigned ElSize = VBits / VL;
3682 bool Result = (Index * ElSize) % 128 == 0;
3683
3684 return Result;
3685}
3686
David Greeneccacdc12011-02-04 16:08:29 +00003687/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3688/// operand specifies a subvector insert that is suitable for input to
3689/// VINSERTF128.
3690bool X86::isVINSERTF128Index(SDNode *N) {
3691 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3692 return false;
3693
3694 // The index should be aligned on a 128-bit boundary.
3695 uint64_t Index =
3696 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3697
3698 unsigned VL = N->getValueType(0).getVectorNumElements();
3699 unsigned VBits = N->getValueType(0).getSizeInBits();
3700 unsigned ElSize = VBits / VL;
3701 bool Result = (Index * ElSize) % 128 == 0;
3702
3703 return Result;
3704}
3705
Evan Cheng63d33002006-03-22 08:01:21 +00003706/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003707/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003708unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003709 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3710 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3711
Evan Chengb9df0ca2006-03-22 02:53:00 +00003712 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3713 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003714 for (int i = 0; i < NumOperands; ++i) {
3715 int Val = SVOp->getMaskElt(NumOperands-i-1);
3716 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003717 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003718 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003719 if (i != NumOperands - 1)
3720 Mask <<= Shift;
3721 }
Evan Cheng63d33002006-03-22 08:01:21 +00003722 return Mask;
3723}
3724
Evan Cheng506d3df2006-03-29 23:07:14 +00003725/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003726/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003727unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003728 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003729 unsigned Mask = 0;
3730 // 8 nodes, but we only care about the last 4.
3731 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003732 int Val = SVOp->getMaskElt(i);
3733 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003734 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003735 if (i != 4)
3736 Mask <<= 2;
3737 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003738 return Mask;
3739}
3740
3741/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003742/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003743unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003744 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003745 unsigned Mask = 0;
3746 // 8 nodes, but we only care about the first 4.
3747 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 int Val = SVOp->getMaskElt(i);
3749 if (Val >= 0)
3750 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003751 if (i != 0)
3752 Mask <<= 2;
3753 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003754 return Mask;
3755}
3756
Nate Begemana09008b2009-10-19 02:17:23 +00003757/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3758/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3759unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3760 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3761 EVT VVT = N->getValueType(0);
3762 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3763 int Val = 0;
3764
3765 unsigned i, e;
3766 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3767 Val = SVOp->getMaskElt(i);
3768 if (Val >= 0)
3769 break;
3770 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003771 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003772 return (Val - i) * EltSize;
3773}
3774
David Greenec38a03e2011-02-03 15:50:00 +00003775/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3776/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3777/// instructions.
3778unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3779 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3780 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3781
3782 uint64_t Index =
3783 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3784
3785 EVT VecVT = N->getOperand(0).getValueType();
3786 EVT ElVT = VecVT.getVectorElementType();
3787
3788 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003789 return Index / NumElemsPerChunk;
3790}
3791
David Greeneccacdc12011-02-04 16:08:29 +00003792/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3793/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3794/// instructions.
3795unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3796 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3797 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3798
3799 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003800 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003801
3802 EVT VecVT = N->getValueType(0);
3803 EVT ElVT = VecVT.getVectorElementType();
3804
3805 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003806 return Index / NumElemsPerChunk;
3807}
3808
Evan Cheng37b73872009-07-30 08:33:02 +00003809/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3810/// constant +0.0.
3811bool X86::isZeroNode(SDValue Elt) {
3812 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003813 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003814 (isa<ConstantFPSDNode>(Elt) &&
3815 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3816}
3817
Nate Begeman9008ca62009-04-27 18:41:29 +00003818/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3819/// their permute mask.
3820static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3821 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003822 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003823 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003825
Nate Begeman5a5ca152009-04-29 05:20:52 +00003826 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 int idx = SVOp->getMaskElt(i);
3828 if (idx < 0)
3829 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003830 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003832 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003834 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3836 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003837}
3838
Evan Cheng779ccea2007-12-07 21:30:01 +00003839/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3840/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003841static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003842 unsigned NumElems = VT.getVectorNumElements();
3843 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 int idx = Mask[i];
3845 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003846 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003847 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003849 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003851 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003852}
3853
Evan Cheng533a0aa2006-04-19 20:35:22 +00003854/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3855/// match movhlps. The lower half elements should come from upper half of
3856/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003857/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003858static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3859 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003860 return false;
3861 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003862 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003863 return false;
3864 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003865 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003866 return false;
3867 return true;
3868}
3869
Evan Cheng5ced1d82006-04-06 23:23:56 +00003870/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003871/// is promoted to a vector. It also returns the LoadSDNode by reference if
3872/// required.
3873static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003874 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3875 return false;
3876 N = N->getOperand(0).getNode();
3877 if (!ISD::isNON_EXTLoad(N))
3878 return false;
3879 if (LD)
3880 *LD = cast<LoadSDNode>(N);
3881 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003882}
3883
Evan Cheng533a0aa2006-04-19 20:35:22 +00003884/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3885/// match movlp{s|d}. The lower half elements should come from lower half of
3886/// V1 (and in order), and the upper half elements should come from the upper
3887/// half of V2 (and in order). And since V1 will become the source of the
3888/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003889static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3890 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003891 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003892 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003893 // Is V2 is a vector load, don't do this transformation. We will try to use
3894 // load folding shufps op.
3895 if (ISD::isNON_EXTLoad(V2))
3896 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003897
Nate Begeman5a5ca152009-04-29 05:20:52 +00003898 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003899
Evan Cheng533a0aa2006-04-19 20:35:22 +00003900 if (NumElems != 2 && NumElems != 4)
3901 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003902 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003904 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003905 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003906 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003907 return false;
3908 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003909}
3910
Evan Cheng39623da2006-04-20 08:58:49 +00003911/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3912/// all the same.
3913static bool isSplatVector(SDNode *N) {
3914 if (N->getOpcode() != ISD::BUILD_VECTOR)
3915 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003916
Dan Gohman475871a2008-07-27 21:46:04 +00003917 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003918 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3919 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003920 return false;
3921 return true;
3922}
3923
Evan Cheng213d2cf2007-05-17 18:45:50 +00003924/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003925/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003926/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003927static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003928 SDValue V1 = N->getOperand(0);
3929 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003930 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3931 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003933 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003935 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3936 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003937 if (Opc != ISD::BUILD_VECTOR ||
3938 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 return false;
3940 } else if (Idx >= 0) {
3941 unsigned Opc = V1.getOpcode();
3942 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3943 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003944 if (Opc != ISD::BUILD_VECTOR ||
3945 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003946 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003947 }
3948 }
3949 return true;
3950}
3951
3952/// getZeroVector - Returns a vector of specified type with all zero elements.
3953///
Owen Andersone50ed302009-08-10 22:56:29 +00003954static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003955 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003956 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003957
Dale Johannesen0488fb62010-09-30 23:57:10 +00003958 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003959 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003960 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003961 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003962 if (HasSSE2) { // SSE2
3963 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3964 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3965 } else { // SSE1
3966 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3967 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3968 }
3969 } else if (VT.getSizeInBits() == 256) { // AVX
3970 // 256-bit logic and arithmetic instructions in AVX are
3971 // all floating-point, no support for integer ops. Default
3972 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003974 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3975 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003976 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003977 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003978}
3979
Chris Lattner8a594482007-11-25 00:24:49 +00003980/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003981/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
3982/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
3983/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00003984static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003985 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003986 assert((VT.is128BitVector() || VT.is256BitVector())
3987 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003988
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003990 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
3991 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003992
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00003993 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00003994 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
3995 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
3996 Vec = Insert128BitVector(InsV, Vec,
3997 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
3998 }
3999
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004000 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004001}
4002
Evan Cheng39623da2006-04-20 08:58:49 +00004003/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4004/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004005static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004006 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004007 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004008
Evan Cheng39623da2006-04-20 08:58:49 +00004009 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 SmallVector<int, 8> MaskVec;
4011 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004012
Nate Begeman5a5ca152009-04-29 05:20:52 +00004013 for (unsigned i = 0; i != NumElems; ++i) {
4014 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 MaskVec[i] = NumElems;
4016 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004017 }
Evan Cheng39623da2006-04-20 08:58:49 +00004018 }
Evan Cheng39623da2006-04-20 08:58:49 +00004019 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4021 SVOp->getOperand(1), &MaskVec[0]);
4022 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004023}
4024
Evan Cheng017dcc62006-04-21 01:05:10 +00004025/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4026/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004027static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 SDValue V2) {
4029 unsigned NumElems = VT.getVectorNumElements();
4030 SmallVector<int, 8> Mask;
4031 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004032 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 Mask.push_back(i);
4034 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004035}
4036
Nate Begeman9008ca62009-04-27 18:41:29 +00004037/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004038static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 SDValue V2) {
4040 unsigned NumElems = VT.getVectorNumElements();
4041 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004042 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 Mask.push_back(i);
4044 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004045 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004047}
4048
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004049/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004050static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 SDValue V2) {
4052 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004053 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004055 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 Mask.push_back(i + Half);
4057 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004058 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004060}
4061
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004062// PromoteSplatv8v16 - All i16 and i8 vector types can't be used directly by
4063// a generic shuffle instruction because the target has no such instructions.
4064// Generate shuffles which repeat i16 and i8 several times until they can be
4065// represented by v4f32 and then be manipulated by target suported shuffles.
4066static SDValue PromoteSplatv8v16(SDValue V, SelectionDAG &DAG, int &EltNo) {
4067 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004069 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004070
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 while (NumElems > 4) {
4072 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004073 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004075 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 EltNo -= NumElems/2;
4077 }
4078 NumElems >>= 1;
4079 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004080 return V;
4081}
Eric Christopherfd179292009-08-27 18:07:15 +00004082
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004083/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4084static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4085 EVT VT = V.getValueType();
4086 DebugLoc dl = V.getDebugLoc();
4087 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4088 && "Vector size not supported");
4089
4090 bool Is128 = VT.getSizeInBits() == 128;
4091 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4092 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4093
4094 if (Is128) {
4095 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4096 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4097 } else {
4098 // The second half of indicies refer to the higher part, which is a
4099 // duplication of the lower one. This makes this shuffle a perfect match
4100 // for the VPERM instruction.
4101 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4102 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4103 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4104 }
4105
4106 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4107}
4108
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00004109/// PromoteVectorToScalarSplat - Since there's no native support for
4110/// scalar_to_vector for 256-bit AVX, a 128-bit scalar_to_vector +
4111/// INSERT_SUBVECTOR is generated. Recognize this idiom and do the
4112/// shuffle before the insertion, this yields less instructions in the end.
4113static SDValue PromoteVectorToScalarSplat(ShuffleVectorSDNode *SV,
4114 SelectionDAG &DAG) {
4115 EVT SrcVT = SV->getValueType(0);
4116 SDValue V1 = SV->getOperand(0);
4117 DebugLoc dl = SV->getDebugLoc();
4118 int NumElems = SrcVT.getVectorNumElements();
4119
4120 assert(SrcVT.is256BitVector() && "unknown howto handle vector type");
4121
4122 SmallVector<int, 4> Mask;
4123 for (int i = 0; i < NumElems/2; ++i)
4124 Mask.push_back(SV->getMaskElt(i));
4125
4126 EVT SVT = EVT::getVectorVT(*DAG.getContext(), SrcVT.getVectorElementType(),
4127 NumElems/2);
4128 SDValue SV1 = DAG.getVectorShuffle(SVT, dl, V1.getOperand(1),
4129 DAG.getUNDEF(SVT), &Mask[0]);
4130 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), SV1,
4131 DAG.getConstant(0, MVT::i32), DAG, dl);
4132
4133 return Insert128BitVector(InsV, SV1,
4134 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4135}
4136
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004137/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4138/// v8i32, v16i16 or v32i8 to v8f32.
4139static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4140 EVT SrcVT = SV->getValueType(0);
4141 SDValue V1 = SV->getOperand(0);
4142 DebugLoc dl = SV->getDebugLoc();
4143
4144 int EltNo = SV->getSplatIndex();
4145 int NumElems = SrcVT.getVectorNumElements();
4146 unsigned Size = SrcVT.getSizeInBits();
4147
4148 // Extract the 128-bit part containing the splat element and update
4149 // the splat element index when it refers to the higher register.
4150 if (Size == 256) {
4151 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4152 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4153 if (Idx > 0)
4154 EltNo -= NumElems/2;
4155 }
4156
4157 // Make this 128-bit vector duplicate i8 and i16 elements
4158 if (NumElems > 4)
4159 V1 = PromoteSplatv8v16(V1, DAG, EltNo);
4160
4161 // Recreate the 256-bit vector and place the same 128-bit vector
4162 // into the low and high part. This is necessary because we want
4163 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4164 // inside each separate v4f32 lane.
4165 if (Size == 256) {
4166 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4167 DAG.getConstant(0, MVT::i32), DAG, dl);
4168 V1 = Insert128BitVector(InsV, V1,
4169 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4170 }
4171
4172 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004173}
4174
Evan Chengba05f722006-04-21 23:03:30 +00004175/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004176/// vector of zero or undef vector. This produces a shuffle where the low
4177/// element of V2 is swizzled into the zero/undef vector, landing at element
4178/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004179static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004180 bool isZero, bool HasSSE2,
4181 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004182 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004183 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4185 unsigned NumElems = VT.getVectorNumElements();
4186 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004187 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 // If this is the insertion idx, put the low elt of V2 here.
4189 MaskVec.push_back(i == Idx ? NumElems : i);
4190 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004191}
4192
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004193/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4194/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004195static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4196 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004197 if (Depth == 6)
4198 return SDValue(); // Limit search depth.
4199
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004200 SDValue V = SDValue(N, 0);
4201 EVT VT = V.getValueType();
4202 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004203
4204 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4205 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4206 Index = SV->getMaskElt(Index);
4207
4208 if (Index < 0)
4209 return DAG.getUNDEF(VT.getVectorElementType());
4210
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004211 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004212 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004213 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004214 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004215
4216 // Recurse into target specific vector shuffles to find scalars.
4217 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004218 int NumElems = VT.getVectorNumElements();
4219 SmallVector<unsigned, 16> ShuffleMask;
4220 SDValue ImmN;
4221
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004222 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004223 case X86ISD::SHUFPS:
4224 case X86ISD::SHUFPD:
4225 ImmN = N->getOperand(N->getNumOperands()-1);
4226 DecodeSHUFPSMask(NumElems,
4227 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4228 ShuffleMask);
4229 break;
4230 case X86ISD::PUNPCKHBW:
4231 case X86ISD::PUNPCKHWD:
4232 case X86ISD::PUNPCKHDQ:
4233 case X86ISD::PUNPCKHQDQ:
4234 DecodePUNPCKHMask(NumElems, ShuffleMask);
4235 break;
4236 case X86ISD::UNPCKHPS:
4237 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004238 case X86ISD::VUNPCKHPSY:
4239 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004240 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4241 break;
4242 case X86ISD::PUNPCKLBW:
4243 case X86ISD::PUNPCKLWD:
4244 case X86ISD::PUNPCKLDQ:
4245 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004246 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004247 break;
4248 case X86ISD::UNPCKLPS:
4249 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004250 case X86ISD::VUNPCKLPSY:
4251 case X86ISD::VUNPCKLPDY:
4252 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004253 break;
4254 case X86ISD::MOVHLPS:
4255 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4256 break;
4257 case X86ISD::MOVLHPS:
4258 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4259 break;
4260 case X86ISD::PSHUFD:
4261 ImmN = N->getOperand(N->getNumOperands()-1);
4262 DecodePSHUFMask(NumElems,
4263 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4264 ShuffleMask);
4265 break;
4266 case X86ISD::PSHUFHW:
4267 ImmN = N->getOperand(N->getNumOperands()-1);
4268 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4269 ShuffleMask);
4270 break;
4271 case X86ISD::PSHUFLW:
4272 ImmN = N->getOperand(N->getNumOperands()-1);
4273 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4274 ShuffleMask);
4275 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004276 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004277 case X86ISD::MOVSD: {
4278 // The index 0 always comes from the first element of the second source,
4279 // this is why MOVSS and MOVSD are used in the first place. The other
4280 // elements come from the other positions of the first source vector.
4281 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004282 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4283 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004284 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004285 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004286 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004287 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004288 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004289 break;
4290 case X86ISD::VPERMILPSY:
4291 ImmN = N->getOperand(N->getNumOperands()-1);
4292 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4293 ShuffleMask);
4294 break;
4295 case X86ISD::VPERMILPD:
4296 ImmN = N->getOperand(N->getNumOperands()-1);
4297 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4298 ShuffleMask);
4299 break;
4300 case X86ISD::VPERMILPDY:
4301 ImmN = N->getOperand(N->getNumOperands()-1);
4302 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4303 ShuffleMask);
4304 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004305 default:
4306 assert("not implemented for target shuffle node");
4307 return SDValue();
4308 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004309
4310 Index = ShuffleMask[Index];
4311 if (Index < 0)
4312 return DAG.getUNDEF(VT.getVectorElementType());
4313
4314 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4315 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4316 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004317 }
4318
4319 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004320 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004321 V = V.getOperand(0);
4322 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004323 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004324
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004325 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004326 return SDValue();
4327 }
4328
4329 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4330 return (Index == 0) ? V.getOperand(0)
4331 : DAG.getUNDEF(VT.getVectorElementType());
4332
4333 if (V.getOpcode() == ISD::BUILD_VECTOR)
4334 return V.getOperand(Index);
4335
4336 return SDValue();
4337}
4338
4339/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4340/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004341/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004342static
4343unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4344 bool ZerosFromLeft, SelectionDAG &DAG) {
4345 int i = 0;
4346
4347 while (i < NumElems) {
4348 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004349 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004350 if (!(Elt.getNode() &&
4351 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4352 break;
4353 ++i;
4354 }
4355
4356 return i;
4357}
4358
4359/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4360/// MaskE correspond consecutively to elements from one of the vector operands,
4361/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4362static
4363bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4364 int OpIdx, int NumElems, unsigned &OpNum) {
4365 bool SeenV1 = false;
4366 bool SeenV2 = false;
4367
4368 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4369 int Idx = SVOp->getMaskElt(i);
4370 // Ignore undef indicies
4371 if (Idx < 0)
4372 continue;
4373
4374 if (Idx < NumElems)
4375 SeenV1 = true;
4376 else
4377 SeenV2 = true;
4378
4379 // Only accept consecutive elements from the same vector
4380 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4381 return false;
4382 }
4383
4384 OpNum = SeenV1 ? 0 : 1;
4385 return true;
4386}
4387
4388/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4389/// logical left shift of a vector.
4390static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4391 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4392 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4393 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4394 false /* check zeros from right */, DAG);
4395 unsigned OpSrc;
4396
4397 if (!NumZeros)
4398 return false;
4399
4400 // Considering the elements in the mask that are not consecutive zeros,
4401 // check if they consecutively come from only one of the source vectors.
4402 //
4403 // V1 = {X, A, B, C} 0
4404 // \ \ \ /
4405 // vector_shuffle V1, V2 <1, 2, 3, X>
4406 //
4407 if (!isShuffleMaskConsecutive(SVOp,
4408 0, // Mask Start Index
4409 NumElems-NumZeros-1, // Mask End Index
4410 NumZeros, // Where to start looking in the src vector
4411 NumElems, // Number of elements in vector
4412 OpSrc)) // Which source operand ?
4413 return false;
4414
4415 isLeft = false;
4416 ShAmt = NumZeros;
4417 ShVal = SVOp->getOperand(OpSrc);
4418 return true;
4419}
4420
4421/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4422/// logical left shift of a vector.
4423static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4424 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4425 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4426 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4427 true /* check zeros from left */, DAG);
4428 unsigned OpSrc;
4429
4430 if (!NumZeros)
4431 return false;
4432
4433 // Considering the elements in the mask that are not consecutive zeros,
4434 // check if they consecutively come from only one of the source vectors.
4435 //
4436 // 0 { A, B, X, X } = V2
4437 // / \ / /
4438 // vector_shuffle V1, V2 <X, X, 4, 5>
4439 //
4440 if (!isShuffleMaskConsecutive(SVOp,
4441 NumZeros, // Mask Start Index
4442 NumElems-1, // Mask End Index
4443 0, // Where to start looking in the src vector
4444 NumElems, // Number of elements in vector
4445 OpSrc)) // Which source operand ?
4446 return false;
4447
4448 isLeft = true;
4449 ShAmt = NumZeros;
4450 ShVal = SVOp->getOperand(OpSrc);
4451 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004452}
4453
4454/// isVectorShift - Returns true if the shuffle can be implemented as a
4455/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004456static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004457 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004458 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4459 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4460 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004461
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004463}
4464
Evan Chengc78d3b42006-04-24 18:01:45 +00004465/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4466///
Dan Gohman475871a2008-07-27 21:46:04 +00004467static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004468 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004469 SelectionDAG &DAG,
4470 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004471 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004472 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004473
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004474 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004475 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004476 bool First = true;
4477 for (unsigned i = 0; i < 16; ++i) {
4478 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4479 if (ThisIsNonZero && First) {
4480 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004482 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004484 First = false;
4485 }
4486
4487 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004488 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004489 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4490 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004491 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004492 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004493 }
4494 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4496 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4497 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004498 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004500 } else
4501 ThisElt = LastElt;
4502
Gabor Greifba36cb52008-08-28 21:40:38 +00004503 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004505 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004506 }
4507 }
4508
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004509 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004510}
4511
Bill Wendlinga348c562007-03-22 18:42:45 +00004512/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004513///
Dan Gohman475871a2008-07-27 21:46:04 +00004514static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004515 unsigned NumNonZero, unsigned NumZero,
4516 SelectionDAG &DAG,
4517 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004518 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004519 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004520
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004521 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004522 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004523 bool First = true;
4524 for (unsigned i = 0; i < 8; ++i) {
4525 bool isNonZero = (NonZeros & (1 << i)) != 0;
4526 if (isNonZero) {
4527 if (First) {
4528 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004530 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004532 First = false;
4533 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004534 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004536 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004537 }
4538 }
4539
4540 return V;
4541}
4542
Evan Chengf26ffe92008-05-29 08:22:04 +00004543/// getVShift - Return a vector logical shift node.
4544///
Owen Andersone50ed302009-08-10 22:56:29 +00004545static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 unsigned NumBits, SelectionDAG &DAG,
4547 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004548 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004549 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004550 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4551 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004552 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004553 DAG.getConstant(NumBits,
4554 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004555}
4556
Dan Gohman475871a2008-07-27 21:46:04 +00004557SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004558X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004559 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004560
Evan Chengc3630942009-12-09 21:00:30 +00004561 // Check if the scalar load can be widened into a vector load. And if
4562 // the address is "base + cst" see if the cst can be "absorbed" into
4563 // the shuffle mask.
4564 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4565 SDValue Ptr = LD->getBasePtr();
4566 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4567 return SDValue();
4568 EVT PVT = LD->getValueType(0);
4569 if (PVT != MVT::i32 && PVT != MVT::f32)
4570 return SDValue();
4571
4572 int FI = -1;
4573 int64_t Offset = 0;
4574 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4575 FI = FINode->getIndex();
4576 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004577 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004578 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4579 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4580 Offset = Ptr.getConstantOperandVal(1);
4581 Ptr = Ptr.getOperand(0);
4582 } else {
4583 return SDValue();
4584 }
4585
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004586 // FIXME: 256-bit vector instructions don't require a strict alignment,
4587 // improve this code to support it better.
4588 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004589 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004590 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004591 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004592 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004593 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004594 // Can't change the alignment. FIXME: It's possible to compute
4595 // the exact stack offset and reference FI + adjust offset instead.
4596 // If someone *really* cares about this. That's the way to implement it.
4597 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004598 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004599 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004600 }
4601 }
4602
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004603 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004604 // Ptr + (Offset & ~15).
4605 if (Offset < 0)
4606 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004607 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004608 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004609 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004610 if (StartOffset)
4611 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4612 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4613
4614 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004615 int NumElems = VT.getVectorNumElements();
4616
4617 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4618 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4619 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004620 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004621 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004622
4623 // Canonicalize it to a v4i32 or v8i32 shuffle.
4624 SmallVector<int, 8> Mask;
4625 for (int i = 0; i < NumElems; ++i)
4626 Mask.push_back(EltNo);
4627
4628 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4629 return DAG.getNode(ISD::BITCAST, dl, NVT,
4630 DAG.getVectorShuffle(CanonVT, dl, V1,
4631 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004632 }
4633
4634 return SDValue();
4635}
4636
Michael J. Spencerec38de22010-10-10 22:04:20 +00004637/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4638/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004639/// load which has the same value as a build_vector whose operands are 'elts'.
4640///
4641/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004642///
Nate Begeman1449f292010-03-24 22:19:06 +00004643/// FIXME: we'd also like to handle the case where the last elements are zero
4644/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4645/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004646static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004647 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004648 EVT EltVT = VT.getVectorElementType();
4649 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004650
Nate Begemanfdea31a2010-03-24 20:49:50 +00004651 LoadSDNode *LDBase = NULL;
4652 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004653
Nate Begeman1449f292010-03-24 22:19:06 +00004654 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004655 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004656 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004657 for (unsigned i = 0; i < NumElems; ++i) {
4658 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004659
Nate Begemanfdea31a2010-03-24 20:49:50 +00004660 if (!Elt.getNode() ||
4661 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4662 return SDValue();
4663 if (!LDBase) {
4664 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4665 return SDValue();
4666 LDBase = cast<LoadSDNode>(Elt.getNode());
4667 LastLoadedElt = i;
4668 continue;
4669 }
4670 if (Elt.getOpcode() == ISD::UNDEF)
4671 continue;
4672
4673 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4674 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4675 return SDValue();
4676 LastLoadedElt = i;
4677 }
Nate Begeman1449f292010-03-24 22:19:06 +00004678
4679 // If we have found an entire vector of loads and undefs, then return a large
4680 // load of the entire vector width starting at the base pointer. If we found
4681 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004682 if (LastLoadedElt == NumElems - 1) {
4683 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004684 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004685 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004686 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004687 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004688 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004689 LDBase->isVolatile(), LDBase->isNonTemporal(),
4690 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004691 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4692 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004693 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4694 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004695 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4696 Ops, 2, MVT::i32,
4697 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004698 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004699 }
4700 return SDValue();
4701}
4702
Evan Chengc3630942009-12-09 21:00:30 +00004703SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004704X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004705 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004706
David Greenef125a292011-02-08 19:04:41 +00004707 EVT VT = Op.getValueType();
4708 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004709 unsigned NumElems = Op.getNumOperands();
4710
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004711 // Vectors containing all zeros can be matched by pxor and xorps later
4712 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4713 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4714 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004715 if (Op.getValueType() == MVT::v4i32 ||
4716 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004717 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004718
Dale Johannesenace16102009-02-03 19:33:06 +00004719 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004720 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004722 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
4723 // vectors or broken into v4i32 operations on 256-bit vectors.
4724 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
4725 if (Op.getValueType() == MVT::v4i32)
4726 return Op;
4727
4728 return getOnesVector(Op.getValueType(), DAG, dl);
4729 }
4730
Owen Andersone50ed302009-08-10 22:56:29 +00004731 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004732
Evan Cheng0db9fe62006-04-25 20:13:52 +00004733 unsigned NumZero = 0;
4734 unsigned NumNonZero = 0;
4735 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004736 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004738 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004739 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004740 if (Elt.getOpcode() == ISD::UNDEF)
4741 continue;
4742 Values.insert(Elt);
4743 if (Elt.getOpcode() != ISD::Constant &&
4744 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004745 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004746 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004747 NumZero++;
4748 else {
4749 NonZeros |= (1 << i);
4750 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004751 }
4752 }
4753
Chris Lattner97a2a562010-08-26 05:24:29 +00004754 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4755 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004756 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004757
Chris Lattner67f453a2008-03-09 05:42:06 +00004758 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004759 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004760 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004761 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004762
Chris Lattner62098042008-03-09 01:05:04 +00004763 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4764 // the value are obviously zero, truncate the value to i32 and do the
4765 // insertion that way. Only do this if the value is non-constant or if the
4766 // value is a constant being inserted into element 0. It is cheaper to do
4767 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004769 (!IsAllConstants || Idx == 0)) {
4770 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004771 // Handle SSE only.
4772 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4773 EVT VecVT = MVT::v4i32;
4774 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004775
Chris Lattner62098042008-03-09 01:05:04 +00004776 // Truncate the value (which may itself be a constant) to i32, and
4777 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004779 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004780 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4781 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004782
Chris Lattner62098042008-03-09 01:05:04 +00004783 // Now we have our 32-bit value zero extended in the low element of
4784 // a vector. If Idx != 0, swizzle it into place.
4785 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004786 SmallVector<int, 4> Mask;
4787 Mask.push_back(Idx);
4788 for (unsigned i = 1; i != VecElts; ++i)
4789 Mask.push_back(i);
4790 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004791 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004792 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004793 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004794 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004795 }
4796 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004797
Chris Lattner19f79692008-03-08 22:59:52 +00004798 // If we have a constant or non-constant insertion into the low element of
4799 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4800 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004801 // depending on what the source datatype is.
4802 if (Idx == 0) {
4803 if (NumZero == 0) {
4804 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4806 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004807 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4808 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4809 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4810 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4812 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004813 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4814 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004815 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4816 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4817 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004818 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004819 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004820 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004821
4822 // Is it a vector logical left shift?
4823 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004824 X86::isZeroNode(Op.getOperand(0)) &&
4825 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004826 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004827 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004828 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004829 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004830 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004831 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004832
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004833 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004834 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835
Chris Lattner19f79692008-03-08 22:59:52 +00004836 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4837 // is a non-constant being inserted into an element other than the low one,
4838 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4839 // movd/movss) to move this into the low element, then shuffle it into
4840 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004842 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004843
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004845 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4846 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004847 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004849 MaskVec.push_back(i == Idx ? 0 : 1);
4850 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851 }
4852 }
4853
Chris Lattner67f453a2008-03-09 05:42:06 +00004854 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004855 if (Values.size() == 1) {
4856 if (EVTBits == 32) {
4857 // Instead of a shuffle like this:
4858 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4859 // Check if it's possible to issue this instead.
4860 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4861 unsigned Idx = CountTrailingZeros_32(NonZeros);
4862 SDValue Item = Op.getOperand(Idx);
4863 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4864 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4865 }
Dan Gohman475871a2008-07-27 21:46:04 +00004866 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004867 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004868
Dan Gohmana3941172007-07-24 22:55:08 +00004869 // A vector full of immediates; various special cases are already
4870 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004871 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004872 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004873
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004874 // For AVX-length vectors, build the individual 128-bit pieces and use
4875 // shuffles to put them in place.
4876 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4877 SmallVector<SDValue, 32> V;
4878 for (unsigned i = 0; i < NumElems; ++i)
4879 V.push_back(Op.getOperand(i));
4880
4881 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4882
4883 // Build both the lower and upper subvector.
4884 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4885 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4886 NumElems/2);
4887
4888 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00004889 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
4890 DAG.getConstant(0, MVT::i32), DAG, dl);
4891 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004892 DAG, dl);
4893 }
4894
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004895 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004896 if (EVTBits == 64) {
4897 if (NumNonZero == 1) {
4898 // One half is zero or undef.
4899 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004900 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004901 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004902 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4903 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004904 }
Dan Gohman475871a2008-07-27 21:46:04 +00004905 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004906 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004907
4908 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004909 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004910 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004911 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004912 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004913 }
4914
Bill Wendling826f36f2007-03-28 00:57:11 +00004915 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004916 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004917 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004918 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004919 }
4920
4921 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004922 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004923 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004924 if (NumElems == 4 && NumZero > 0) {
4925 for (unsigned i = 0; i < 4; ++i) {
4926 bool isZero = !(NonZeros & (1 << i));
4927 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004928 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004929 else
Dale Johannesenace16102009-02-03 19:33:06 +00004930 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004931 }
4932
4933 for (unsigned i = 0; i < 2; ++i) {
4934 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4935 default: break;
4936 case 0:
4937 V[i] = V[i*2]; // Must be a zero vector.
4938 break;
4939 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004941 break;
4942 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944 break;
4945 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004947 break;
4948 }
4949 }
4950
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004952 bool Reverse = (NonZeros & 0x3) == 2;
4953 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004954 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004955 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4956 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004957 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4958 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004959 }
4960
Nate Begemanfdea31a2010-03-24 20:49:50 +00004961 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4962 // Check for a build vector of consecutive loads.
4963 for (unsigned i = 0; i < NumElems; ++i)
4964 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004965
Nate Begemanfdea31a2010-03-24 20:49:50 +00004966 // Check for elements which are consecutive loads.
4967 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4968 if (LD.getNode())
4969 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004970
4971 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004972 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004973 SDValue Result;
4974 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4975 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4976 else
4977 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004978
Chris Lattner24faf612010-08-28 17:59:08 +00004979 for (unsigned i = 1; i < NumElems; ++i) {
4980 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4981 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004982 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004983 }
4984 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004985 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004986
Chris Lattner6e80e442010-08-28 17:15:43 +00004987 // Otherwise, expand into a number of unpckl*, start by extending each of
4988 // our (non-undef) elements to the full vector width with the element in the
4989 // bottom slot of the vector (which generates no code for SSE).
4990 for (unsigned i = 0; i < NumElems; ++i) {
4991 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4992 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4993 else
4994 V[i] = DAG.getUNDEF(VT);
4995 }
4996
4997 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004998 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4999 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5000 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005001 unsigned EltStride = NumElems >> 1;
5002 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005003 for (unsigned i = 0; i < EltStride; ++i) {
5004 // If V[i+EltStride] is undef and this is the first round of mixing,
5005 // then it is safe to just drop this shuffle: V[i] is already in the
5006 // right place, the one element (since it's the first round) being
5007 // inserted as undef can be dropped. This isn't safe for successive
5008 // rounds because they will permute elements within both vectors.
5009 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5010 EltStride == NumElems/2)
5011 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005012
Chris Lattner6e80e442010-08-28 17:15:43 +00005013 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005014 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005015 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016 }
5017 return V[0];
5018 }
Dan Gohman475871a2008-07-27 21:46:04 +00005019 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005020}
5021
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005022// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5023// them in a MMX register. This is better than doing a stack convert.
5024static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005025 DebugLoc dl = Op.getDebugLoc();
5026 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005027
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005028 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5029 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5030 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005031 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005032 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5033 InVec = Op.getOperand(1);
5034 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5035 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005036 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005037 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5038 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5039 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005040 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005041 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5042 Mask[0] = 0; Mask[1] = 2;
5043 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5044 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005045 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005046}
5047
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005048// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5049// to create 256-bit vectors from two other 128-bit ones.
5050static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5051 DebugLoc dl = Op.getDebugLoc();
5052 EVT ResVT = Op.getValueType();
5053
5054 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5055
5056 SDValue V1 = Op.getOperand(0);
5057 SDValue V2 = Op.getOperand(1);
5058 unsigned NumElems = ResVT.getVectorNumElements();
5059
5060 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5061 DAG.getConstant(0, MVT::i32), DAG, dl);
5062 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5063 DAG, dl);
5064}
5065
5066SDValue
5067X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005068 EVT ResVT = Op.getValueType();
5069
5070 assert(Op.getNumOperands() == 2);
5071 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5072 "Unsupported CONCAT_VECTORS for value type");
5073
5074 // We support concatenate two MMX registers and place them in a MMX register.
5075 // This is better than doing a stack convert.
5076 if (ResVT.is128BitVector())
5077 return LowerMMXCONCAT_VECTORS(Op, DAG);
5078
5079 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5080 // from two other 128-bit ones.
5081 return LowerAVXCONCAT_VECTORS(Op, DAG);
5082}
5083
Nate Begemanb9a47b82009-02-23 08:49:38 +00005084// v8i16 shuffles - Prefer shuffles in the following order:
5085// 1. [all] pshuflw, pshufhw, optional move
5086// 2. [ssse3] 1 x pshufb
5087// 3. [ssse3] 2 x pshufb + 1 x por
5088// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005089SDValue
5090X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5091 SelectionDAG &DAG) const {
5092 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005093 SDValue V1 = SVOp->getOperand(0);
5094 SDValue V2 = SVOp->getOperand(1);
5095 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005096 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005097
Nate Begemanb9a47b82009-02-23 08:49:38 +00005098 // Determine if more than 1 of the words in each of the low and high quadwords
5099 // of the result come from the same quadword of one of the two inputs. Undef
5100 // mask values count as coming from any quadword, for better codegen.
5101 SmallVector<unsigned, 4> LoQuad(4);
5102 SmallVector<unsigned, 4> HiQuad(4);
5103 BitVector InputQuads(4);
5104 for (unsigned i = 0; i < 8; ++i) {
5105 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005106 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005107 MaskVals.push_back(EltIdx);
5108 if (EltIdx < 0) {
5109 ++Quad[0];
5110 ++Quad[1];
5111 ++Quad[2];
5112 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005113 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005114 }
5115 ++Quad[EltIdx / 4];
5116 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005117 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005118
Nate Begemanb9a47b82009-02-23 08:49:38 +00005119 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005120 unsigned MaxQuad = 1;
5121 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005122 if (LoQuad[i] > MaxQuad) {
5123 BestLoQuad = i;
5124 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005125 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005126 }
5127
Nate Begemanb9a47b82009-02-23 08:49:38 +00005128 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005129 MaxQuad = 1;
5130 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005131 if (HiQuad[i] > MaxQuad) {
5132 BestHiQuad = i;
5133 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005134 }
5135 }
5136
Nate Begemanb9a47b82009-02-23 08:49:38 +00005137 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005138 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005139 // single pshufb instruction is necessary. If There are more than 2 input
5140 // quads, disable the next transformation since it does not help SSSE3.
5141 bool V1Used = InputQuads[0] || InputQuads[1];
5142 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005143 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005144 if (InputQuads.count() == 2 && V1Used && V2Used) {
5145 BestLoQuad = InputQuads.find_first();
5146 BestHiQuad = InputQuads.find_next(BestLoQuad);
5147 }
5148 if (InputQuads.count() > 2) {
5149 BestLoQuad = -1;
5150 BestHiQuad = -1;
5151 }
5152 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005153
Nate Begemanb9a47b82009-02-23 08:49:38 +00005154 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5155 // the shuffle mask. If a quad is scored as -1, that means that it contains
5156 // words from all 4 input quadwords.
5157 SDValue NewV;
5158 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005159 SmallVector<int, 8> MaskV;
5160 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5161 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005162 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005163 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5164 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5165 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005166
Nate Begemanb9a47b82009-02-23 08:49:38 +00005167 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5168 // source words for the shuffle, to aid later transformations.
5169 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005170 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005171 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005172 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005173 if (idx != (int)i)
5174 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005175 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005176 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005177 AllWordsInNewV = false;
5178 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005179 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005180
Nate Begemanb9a47b82009-02-23 08:49:38 +00005181 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5182 if (AllWordsInNewV) {
5183 for (int i = 0; i != 8; ++i) {
5184 int idx = MaskVals[i];
5185 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005186 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005187 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005188 if ((idx != i) && idx < 4)
5189 pshufhw = false;
5190 if ((idx != i) && idx > 3)
5191 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005192 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005193 V1 = NewV;
5194 V2Used = false;
5195 BestLoQuad = 0;
5196 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005197 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005198
Nate Begemanb9a47b82009-02-23 08:49:38 +00005199 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5200 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005201 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005202 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5203 unsigned TargetMask = 0;
5204 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005205 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005206 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5207 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5208 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005209 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005210 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005211 }
Eric Christopherfd179292009-08-27 18:07:15 +00005212
Nate Begemanb9a47b82009-02-23 08:49:38 +00005213 // If we have SSSE3, and all words of the result are from 1 input vector,
5214 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5215 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005216 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005217 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005218
Nate Begemanb9a47b82009-02-23 08:49:38 +00005219 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005220 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005221 // mask, and elements that come from V1 in the V2 mask, so that the two
5222 // results can be OR'd together.
5223 bool TwoInputs = V1Used && V2Used;
5224 for (unsigned i = 0; i != 8; ++i) {
5225 int EltIdx = MaskVals[i] * 2;
5226 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5228 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005229 continue;
5230 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5232 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005233 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005234 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005235 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005236 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005237 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005238 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005239 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005240
Nate Begemanb9a47b82009-02-23 08:49:38 +00005241 // Calculate the shuffle mask for the second input, shuffle it, and
5242 // OR it with the first shuffled input.
5243 pshufbMask.clear();
5244 for (unsigned i = 0; i != 8; ++i) {
5245 int EltIdx = MaskVals[i] * 2;
5246 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5248 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005249 continue;
5250 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5252 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005253 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005254 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005255 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005256 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 MVT::v16i8, &pshufbMask[0], 16));
5258 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005259 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005260 }
5261
5262 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5263 // and update MaskVals with new element order.
5264 BitVector InOrder(8);
5265 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005266 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005267 for (int i = 0; i != 4; ++i) {
5268 int idx = MaskVals[i];
5269 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005270 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005271 InOrder.set(i);
5272 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005273 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005274 InOrder.set(i);
5275 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005276 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005277 }
5278 }
5279 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005282 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005283
5284 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5285 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5286 NewV.getOperand(0),
5287 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5288 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005289 }
Eric Christopherfd179292009-08-27 18:07:15 +00005290
Nate Begemanb9a47b82009-02-23 08:49:38 +00005291 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5292 // and update MaskVals with the new element order.
5293 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005294 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005295 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005296 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005297 for (unsigned i = 4; i != 8; ++i) {
5298 int idx = MaskVals[i];
5299 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005300 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005301 InOrder.set(i);
5302 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005303 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005304 InOrder.set(i);
5305 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005307 }
5308 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005311
5312 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5313 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5314 NewV.getOperand(0),
5315 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5316 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005317 }
Eric Christopherfd179292009-08-27 18:07:15 +00005318
Nate Begemanb9a47b82009-02-23 08:49:38 +00005319 // In case BestHi & BestLo were both -1, which means each quadword has a word
5320 // from each of the four input quadwords, calculate the InOrder bitvector now
5321 // before falling through to the insert/extract cleanup.
5322 if (BestLoQuad == -1 && BestHiQuad == -1) {
5323 NewV = V1;
5324 for (int i = 0; i != 8; ++i)
5325 if (MaskVals[i] < 0 || MaskVals[i] == i)
5326 InOrder.set(i);
5327 }
Eric Christopherfd179292009-08-27 18:07:15 +00005328
Nate Begemanb9a47b82009-02-23 08:49:38 +00005329 // The other elements are put in the right place using pextrw and pinsrw.
5330 for (unsigned i = 0; i != 8; ++i) {
5331 if (InOrder[i])
5332 continue;
5333 int EltIdx = MaskVals[i];
5334 if (EltIdx < 0)
5335 continue;
5336 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005338 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005339 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005340 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005342 DAG.getIntPtrConstant(i));
5343 }
5344 return NewV;
5345}
5346
5347// v16i8 shuffles - Prefer shuffles in the following order:
5348// 1. [ssse3] 1 x pshufb
5349// 2. [ssse3] 2 x pshufb + 1 x por
5350// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5351static
Nate Begeman9008ca62009-04-27 18:41:29 +00005352SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005353 SelectionDAG &DAG,
5354 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005355 SDValue V1 = SVOp->getOperand(0);
5356 SDValue V2 = SVOp->getOperand(1);
5357 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005358 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005359 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005360
Nate Begemanb9a47b82009-02-23 08:49:38 +00005361 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005362 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005363 // present, fall back to case 3.
5364 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5365 bool V1Only = true;
5366 bool V2Only = true;
5367 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005368 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005369 if (EltIdx < 0)
5370 continue;
5371 if (EltIdx < 16)
5372 V2Only = false;
5373 else
5374 V1Only = false;
5375 }
Eric Christopherfd179292009-08-27 18:07:15 +00005376
Nate Begemanb9a47b82009-02-23 08:49:38 +00005377 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5378 if (TLI.getSubtarget()->hasSSSE3()) {
5379 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005380
Nate Begemanb9a47b82009-02-23 08:49:38 +00005381 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005382 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005383 //
5384 // Otherwise, we have elements from both input vectors, and must zero out
5385 // elements that come from V2 in the first mask, and V1 in the second mask
5386 // so that we can OR them together.
5387 bool TwoInputs = !(V1Only || V2Only);
5388 for (unsigned i = 0; i != 16; ++i) {
5389 int EltIdx = MaskVals[i];
5390 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005392 continue;
5393 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005395 }
5396 // If all the elements are from V2, assign it to V1 and return after
5397 // building the first pshufb.
5398 if (V2Only)
5399 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005401 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005403 if (!TwoInputs)
5404 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005405
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406 // Calculate the shuffle mask for the second input, shuffle it, and
5407 // OR it with the first shuffled input.
5408 pshufbMask.clear();
5409 for (unsigned i = 0; i != 16; ++i) {
5410 int EltIdx = MaskVals[i];
5411 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005413 continue;
5414 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005416 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005418 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 MVT::v16i8, &pshufbMask[0], 16));
5420 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005421 }
Eric Christopherfd179292009-08-27 18:07:15 +00005422
Nate Begemanb9a47b82009-02-23 08:49:38 +00005423 // No SSSE3 - Calculate in place words and then fix all out of place words
5424 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5425 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005426 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5427 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005428 SDValue NewV = V2Only ? V2 : V1;
5429 for (int i = 0; i != 8; ++i) {
5430 int Elt0 = MaskVals[i*2];
5431 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005432
Nate Begemanb9a47b82009-02-23 08:49:38 +00005433 // This word of the result is all undef, skip it.
5434 if (Elt0 < 0 && Elt1 < 0)
5435 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005436
Nate Begemanb9a47b82009-02-23 08:49:38 +00005437 // This word of the result is already in the correct place, skip it.
5438 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5439 continue;
5440 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5441 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005442
Nate Begemanb9a47b82009-02-23 08:49:38 +00005443 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5444 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5445 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005446
5447 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5448 // using a single extract together, load it and store it.
5449 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005451 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005453 DAG.getIntPtrConstant(i));
5454 continue;
5455 }
5456
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005458 // source byte is not also odd, shift the extracted word left 8 bits
5459 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005460 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005462 DAG.getIntPtrConstant(Elt1 / 2));
5463 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005465 DAG.getConstant(8,
5466 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005467 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5469 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 }
5471 // If Elt0 is defined, extract it from the appropriate source. If the
5472 // source byte is not also even, shift the extracted word right 8 bits. If
5473 // Elt1 was also defined, OR the extracted values together before
5474 // inserting them in the result.
5475 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5478 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005480 DAG.getConstant(8,
5481 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005482 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5484 DAG.getConstant(0x00FF, MVT::i16));
5485 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 : InsElt0;
5487 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 DAG.getIntPtrConstant(i));
5490 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005491 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005492}
5493
Evan Cheng7a831ce2007-12-15 03:00:47 +00005494/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005495/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005496/// done when every pair / quad of shuffle mask elements point to elements in
5497/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005498/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005499static
Nate Begeman9008ca62009-04-27 18:41:29 +00005500SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005501 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005502 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005503 SDValue V1 = SVOp->getOperand(0);
5504 SDValue V2 = SVOp->getOperand(1);
5505 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005506 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005507 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005509 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 case MVT::v4f32: NewVT = MVT::v2f64; break;
5511 case MVT::v4i32: NewVT = MVT::v2i64; break;
5512 case MVT::v8i16: NewVT = MVT::v4i32; break;
5513 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005514 }
5515
Nate Begeman9008ca62009-04-27 18:41:29 +00005516 int Scale = NumElems / NewWidth;
5517 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005518 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005519 int StartIdx = -1;
5520 for (int j = 0; j < Scale; ++j) {
5521 int EltIdx = SVOp->getMaskElt(i+j);
5522 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005523 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005525 StartIdx = EltIdx - (EltIdx % Scale);
5526 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005527 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005528 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005529 if (StartIdx == -1)
5530 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005531 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005532 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005533 }
5534
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005535 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5536 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005537 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005538}
5539
Evan Chengd880b972008-05-09 21:53:03 +00005540/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005541///
Owen Andersone50ed302009-08-10 22:56:29 +00005542static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005543 SDValue SrcOp, SelectionDAG &DAG,
5544 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005546 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005547 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005548 LD = dyn_cast<LoadSDNode>(SrcOp);
5549 if (!LD) {
5550 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5551 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005552 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005553 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005554 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005555 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005556 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005557 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005559 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005560 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5561 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5562 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005563 SrcOp.getOperand(0)
5564 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005565 }
5566 }
5567 }
5568
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005569 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005570 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005571 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005572 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005573}
5574
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005575/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5576/// which could not be matched by any known target speficic shuffle
5577static SDValue
5578LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
5579 return SDValue();
5580}
5581
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005582/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5583/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005584static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005585LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005586 SDValue V1 = SVOp->getOperand(0);
5587 SDValue V2 = SVOp->getOperand(1);
5588 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005589 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005590
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005591 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5592
Evan Chengace3c172008-07-22 21:13:36 +00005593 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005594 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005595 SmallVector<int, 8> Mask1(4U, -1);
5596 SmallVector<int, 8> PermMask;
5597 SVOp->getMask(PermMask);
5598
Evan Chengace3c172008-07-22 21:13:36 +00005599 unsigned NumHi = 0;
5600 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005601 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005602 int Idx = PermMask[i];
5603 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005604 Locs[i] = std::make_pair(-1, -1);
5605 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005606 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5607 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005608 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005609 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005610 NumLo++;
5611 } else {
5612 Locs[i] = std::make_pair(1, NumHi);
5613 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005614 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005615 NumHi++;
5616 }
5617 }
5618 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005619
Evan Chengace3c172008-07-22 21:13:36 +00005620 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005621 // If no more than two elements come from either vector. This can be
5622 // implemented with two shuffles. First shuffle gather the elements.
5623 // The second shuffle, which takes the first shuffle as both of its
5624 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005625 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005626
Nate Begeman9008ca62009-04-27 18:41:29 +00005627 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005628
Evan Chengace3c172008-07-22 21:13:36 +00005629 for (unsigned i = 0; i != 4; ++i) {
5630 if (Locs[i].first == -1)
5631 continue;
5632 else {
5633 unsigned Idx = (i < 2) ? 0 : 4;
5634 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005635 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005636 }
5637 }
5638
Nate Begeman9008ca62009-04-27 18:41:29 +00005639 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005640 } else if (NumLo == 3 || NumHi == 3) {
5641 // Otherwise, we must have three elements from one vector, call it X, and
5642 // one element from the other, call it Y. First, use a shufps to build an
5643 // intermediate vector with the one element from Y and the element from X
5644 // that will be in the same half in the final destination (the indexes don't
5645 // matter). Then, use a shufps to build the final vector, taking the half
5646 // containing the element from Y from the intermediate, and the other half
5647 // from X.
5648 if (NumHi == 3) {
5649 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005651 std::swap(V1, V2);
5652 }
5653
5654 // Find the element from V2.
5655 unsigned HiIndex;
5656 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005657 int Val = PermMask[HiIndex];
5658 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005659 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005660 if (Val >= 4)
5661 break;
5662 }
5663
Nate Begeman9008ca62009-04-27 18:41:29 +00005664 Mask1[0] = PermMask[HiIndex];
5665 Mask1[1] = -1;
5666 Mask1[2] = PermMask[HiIndex^1];
5667 Mask1[3] = -1;
5668 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005669
5670 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005671 Mask1[0] = PermMask[0];
5672 Mask1[1] = PermMask[1];
5673 Mask1[2] = HiIndex & 1 ? 6 : 4;
5674 Mask1[3] = HiIndex & 1 ? 4 : 6;
5675 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005676 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005677 Mask1[0] = HiIndex & 1 ? 2 : 0;
5678 Mask1[1] = HiIndex & 1 ? 0 : 2;
5679 Mask1[2] = PermMask[2];
5680 Mask1[3] = PermMask[3];
5681 if (Mask1[2] >= 0)
5682 Mask1[2] += 4;
5683 if (Mask1[3] >= 0)
5684 Mask1[3] += 4;
5685 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005686 }
Evan Chengace3c172008-07-22 21:13:36 +00005687 }
5688
5689 // Break it into (shuffle shuffle_hi, shuffle_lo).
5690 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005691 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005692 SmallVector<int,8> LoMask(4U, -1);
5693 SmallVector<int,8> HiMask(4U, -1);
5694
5695 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005696 unsigned MaskIdx = 0;
5697 unsigned LoIdx = 0;
5698 unsigned HiIdx = 2;
5699 for (unsigned i = 0; i != 4; ++i) {
5700 if (i == 2) {
5701 MaskPtr = &HiMask;
5702 MaskIdx = 1;
5703 LoIdx = 0;
5704 HiIdx = 2;
5705 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005706 int Idx = PermMask[i];
5707 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005708 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005710 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005711 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005712 LoIdx++;
5713 } else {
5714 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005715 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005716 HiIdx++;
5717 }
5718 }
5719
Nate Begeman9008ca62009-04-27 18:41:29 +00005720 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5721 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5722 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005723 for (unsigned i = 0; i != 4; ++i) {
5724 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005726 } else {
5727 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005729 }
5730 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005731 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005732}
5733
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005734static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005735 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005736 V = V.getOperand(0);
5737 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5738 V = V.getOperand(0);
5739 if (MayFoldLoad(V))
5740 return true;
5741 return false;
5742}
5743
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005744// FIXME: the version above should always be used. Since there's
5745// a bug where several vector shuffles can't be folded because the
5746// DAG is not updated during lowering and a node claims to have two
5747// uses while it only has one, use this version, and let isel match
5748// another instruction if the load really happens to have more than
5749// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005750// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005751static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005752 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005753 V = V.getOperand(0);
5754 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5755 V = V.getOperand(0);
5756 if (ISD::isNormalLoad(V.getNode()))
5757 return true;
5758 return false;
5759}
5760
5761/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5762/// a vector extract, and if both can be later optimized into a single load.
5763/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5764/// here because otherwise a target specific shuffle node is going to be
5765/// emitted for this shuffle, and the optimization not done.
5766/// FIXME: This is probably not the best approach, but fix the problem
5767/// until the right path is decided.
5768static
5769bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5770 const TargetLowering &TLI) {
5771 EVT VT = V.getValueType();
5772 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5773
5774 // Be sure that the vector shuffle is present in a pattern like this:
5775 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5776 if (!V.hasOneUse())
5777 return false;
5778
5779 SDNode *N = *V.getNode()->use_begin();
5780 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5781 return false;
5782
5783 SDValue EltNo = N->getOperand(1);
5784 if (!isa<ConstantSDNode>(EltNo))
5785 return false;
5786
5787 // If the bit convert changed the number of elements, it is unsafe
5788 // to examine the mask.
5789 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005790 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005791 EVT SrcVT = V.getOperand(0).getValueType();
5792 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5793 return false;
5794 V = V.getOperand(0);
5795 HasShuffleIntoBitcast = true;
5796 }
5797
5798 // Select the input vector, guarding against out of range extract vector.
5799 unsigned NumElems = VT.getVectorNumElements();
5800 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5801 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5802 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5803
5804 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005805 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005806 V = V.getOperand(0);
5807
5808 if (ISD::isNormalLoad(V.getNode())) {
5809 // Is the original load suitable?
5810 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5811
5812 // FIXME: avoid the multi-use bug that is preventing lots of
5813 // of foldings to be detected, this is still wrong of course, but
5814 // give the temporary desired behavior, and if it happens that
5815 // the load has real more uses, during isel it will not fold, and
5816 // will generate poor code.
5817 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5818 return false;
5819
5820 if (!HasShuffleIntoBitcast)
5821 return true;
5822
5823 // If there's a bitcast before the shuffle, check if the load type and
5824 // alignment is valid.
5825 unsigned Align = LN0->getAlignment();
5826 unsigned NewAlign =
5827 TLI.getTargetData()->getABITypeAlignment(
5828 VT.getTypeForEVT(*DAG.getContext()));
5829
5830 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5831 return false;
5832 }
5833
5834 return true;
5835}
5836
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005837static
Evan Cheng835580f2010-10-07 20:50:20 +00005838SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5839 EVT VT = Op.getValueType();
5840
5841 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005842 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5843 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005844 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5845 V1, DAG));
5846}
5847
5848static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005849SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5850 bool HasSSE2) {
5851 SDValue V1 = Op.getOperand(0);
5852 SDValue V2 = Op.getOperand(1);
5853 EVT VT = Op.getValueType();
5854
5855 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5856
5857 if (HasSSE2 && VT == MVT::v2f64)
5858 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5859
5860 // v4f32 or v4i32
5861 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5862}
5863
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005864static
5865SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5866 SDValue V1 = Op.getOperand(0);
5867 SDValue V2 = Op.getOperand(1);
5868 EVT VT = Op.getValueType();
5869
5870 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5871 "unsupported shuffle type");
5872
5873 if (V2.getOpcode() == ISD::UNDEF)
5874 V2 = V1;
5875
5876 // v4i32 or v4f32
5877 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5878}
5879
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005880static
5881SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5882 SDValue V1 = Op.getOperand(0);
5883 SDValue V2 = Op.getOperand(1);
5884 EVT VT = Op.getValueType();
5885 unsigned NumElems = VT.getVectorNumElements();
5886
5887 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5888 // operand of these instructions is only memory, so check if there's a
5889 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5890 // same masks.
5891 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005892
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005893 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005894 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005895 CanFoldLoad = true;
5896
5897 // When V1 is a load, it can be folded later into a store in isel, example:
5898 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5899 // turns into:
5900 // (MOVLPSmr addr:$src1, VR128:$src2)
5901 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005902 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005903 CanFoldLoad = true;
5904
Eric Christopher893a8822011-02-20 05:04:42 +00005905 // Both of them can't be memory operations though.
5906 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
5907 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00005908
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005909 if (CanFoldLoad) {
5910 if (HasSSE2 && NumElems == 2)
5911 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5912
5913 if (NumElems == 4)
5914 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5915 }
5916
5917 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5918 // movl and movlp will both match v2i64, but v2i64 is never matched by
5919 // movl earlier because we make it strict to avoid messing with the movlp load
5920 // folding logic (see the code above getMOVLP call). Match it here then,
5921 // this is horrible, but will stay like this until we move all shuffle
5922 // matching to x86 specific nodes. Note that for the 1st condition all
5923 // types are matched with movsd.
5924 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5925 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5926 else if (HasSSE2)
5927 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5928
5929
5930 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5931
5932 // Invert the operand order and use SHUFPS to match it.
5933 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5934 X86::getShuffleSHUFImmediate(SVOp), DAG);
5935}
5936
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00005937static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005938 switch(VT.getSimpleVT().SimpleTy) {
5939 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5940 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005941 case MVT::v4f32: return X86ISD::UNPCKLPS;
5942 case MVT::v2f64: return X86ISD::UNPCKLPD;
David Greenec4db4e52011-02-28 19:06:56 +00005943 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
5944 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005945 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5946 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5947 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005948 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005949 }
5950 return 0;
5951}
5952
5953static inline unsigned getUNPCKHOpcode(EVT VT) {
5954 switch(VT.getSimpleVT().SimpleTy) {
5955 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5956 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5957 case MVT::v4f32: return X86ISD::UNPCKHPS;
5958 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00005959 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
5960 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005961 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5962 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5963 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00005964 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005965 }
5966 return 0;
5967}
5968
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00005969static inline unsigned getVPERMILOpcode(EVT VT) {
5970 switch(VT.getSimpleVT().SimpleTy) {
5971 case MVT::v4i32:
5972 case MVT::v4f32: return X86ISD::VPERMILPS;
5973 case MVT::v2i64:
5974 case MVT::v2f64: return X86ISD::VPERMILPD;
5975 case MVT::v8i32:
5976 case MVT::v8f32: return X86ISD::VPERMILPSY;
5977 case MVT::v4i64:
5978 case MVT::v4f64: return X86ISD::VPERMILPDY;
5979 default:
5980 llvm_unreachable("Unknown type for vpermil");
5981 }
5982 return 0;
5983}
5984
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005985static
5986SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005987 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005988 const X86Subtarget *Subtarget) {
5989 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5990 EVT VT = Op.getValueType();
5991 DebugLoc dl = Op.getDebugLoc();
5992 SDValue V1 = Op.getOperand(0);
5993 SDValue V2 = Op.getOperand(1);
5994
5995 if (isZeroShuffle(SVOp))
5996 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5997
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005998 // Handle splat operations
5999 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006000 unsigned NumElem = VT.getVectorNumElements();
6001 // Special case, this is the only place now where it's allowed to return
6002 // a vector_shuffle operation without using a target specific node, because
6003 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6004 // this be moved to DAGCombine instead?
6005 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006006 return Op;
6007
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006008 // Since there's no native support for scalar_to_vector for 256-bit AVX, a
6009 // 128-bit scalar_to_vector + INSERT_SUBVECTOR is generated. Recognize this
6010 // idiom and do the shuffle before the insertion, this yields less
6011 // instructions in the end.
6012 if (VT.is256BitVector() &&
6013 V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
6014 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
6015 V1.getOperand(1).getOpcode() == ISD::SCALAR_TO_VECTOR)
6016 return PromoteVectorToScalarSplat(SVOp, DAG);
6017
6018 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006019 if ((VT.is128BitVector() && NumElem <= 4) ||
6020 (VT.is256BitVector() && NumElem <= 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006021 return SDValue();
6022
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006023 // All i16 and i8 vector types can't be used directly by a generic shuffle
6024 // instruction because the target has no such instruction. Generate shuffles
6025 // which repeat i16 and i8 several times until they fit in i32, and then can
6026 // be manipulated by target suported shuffles. After the insertion of the
6027 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006028 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006029 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006030
6031 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6032 // do it!
6033 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6034 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6035 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006036 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006037 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6038 // FIXME: Figure out a cleaner way to do this.
6039 // Try to make use of movq to zero out the top part.
6040 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6041 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6042 if (NewOp.getNode()) {
6043 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6044 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6045 DAG, Subtarget, dl);
6046 }
6047 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6048 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6049 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6050 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6051 DAG, Subtarget, dl);
6052 }
6053 }
6054 return SDValue();
6055}
6056
Dan Gohman475871a2008-07-27 21:46:04 +00006057SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006058X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006060 SDValue V1 = Op.getOperand(0);
6061 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006062 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006063 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006065 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006066 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6067 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006068 bool V1IsSplat = false;
6069 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006070 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006071 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006072 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006073 MachineFunction &MF = DAG.getMachineFunction();
6074 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006075
Dale Johannesen0488fb62010-09-30 23:57:10 +00006076 // Shuffle operations on MMX not supported.
6077 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006078 return Op;
6079
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006080 // Vector shuffle lowering takes 3 steps:
6081 //
6082 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6083 // narrowing and commutation of operands should be handled.
6084 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6085 // shuffle nodes.
6086 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6087 // so the shuffle can be broken into other shuffles and the legalizer can
6088 // try the lowering again.
6089 //
6090 // The general ideia is that no vector_shuffle operation should be left to
6091 // be matched during isel, all of them must be converted to a target specific
6092 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006093
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006094 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6095 // narrowing and commutation of operands should be handled. The actual code
6096 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006097 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006098 if (NewOp.getNode())
6099 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006100
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006101 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6102 // unpckh_undef). Only use pshufd if speed is more important than size.
6103 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006104 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006105 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006106 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006107
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006108 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006109 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006110 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006111
Dale Johannesen0488fb62010-09-30 23:57:10 +00006112 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006113 return getMOVHighToLow(Op, dl, DAG);
6114
6115 // Use to match splats
6116 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6117 (VT == MVT::v2f64 || VT == MVT::v2i64))
6118 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6119
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006120 if (X86::isPSHUFDMask(SVOp)) {
6121 // The actual implementation will match the mask in the if above and then
6122 // during isel it can match several different instructions, not only pshufd
6123 // as its name says, sad but true, emulate the behavior for now...
6124 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6125 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6126
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006127 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6128
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006129 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006130 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6131
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006132 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006133 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6134 TargetMask, DAG);
6135
6136 if (VT == MVT::v4f32)
6137 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6138 TargetMask, DAG);
6139 }
Eric Christopherfd179292009-08-27 18:07:15 +00006140
Evan Chengf26ffe92008-05-29 08:22:04 +00006141 // Check if this can be converted into a logical shift.
6142 bool isLeft = false;
6143 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006144 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006145 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006146 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006147 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006148 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006149 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006150 EVT EltVT = VT.getVectorElementType();
6151 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006152 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006153 }
Eric Christopherfd179292009-08-27 18:07:15 +00006154
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006156 if (V1IsUndef)
6157 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006158 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006159 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006160 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006161 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006162 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6163
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006164 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006165 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6166 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006167 }
Eric Christopherfd179292009-08-27 18:07:15 +00006168
Nate Begeman9008ca62009-04-27 18:41:29 +00006169 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006170 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6171 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006172
Dale Johannesen0488fb62010-09-30 23:57:10 +00006173 if (X86::isMOVHLPSMask(SVOp))
6174 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006175
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006176 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006177 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006178
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006179 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006180 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006181
Dale Johannesen0488fb62010-09-30 23:57:10 +00006182 if (X86::isMOVLPMask(SVOp))
6183 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006184
Nate Begeman9008ca62009-04-27 18:41:29 +00006185 if (ShouldXformToMOVHLPS(SVOp) ||
6186 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6187 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006188
Evan Chengf26ffe92008-05-29 08:22:04 +00006189 if (isShift) {
6190 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006191 EVT EltVT = VT.getVectorElementType();
6192 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006193 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006194 }
Eric Christopherfd179292009-08-27 18:07:15 +00006195
Evan Cheng9eca5e82006-10-25 21:49:50 +00006196 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006197 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6198 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006199 V1IsSplat = isSplatVector(V1.getNode());
6200 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006201
Chris Lattner8a594482007-11-25 00:24:49 +00006202 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006203 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006204 Op = CommuteVectorShuffle(SVOp, DAG);
6205 SVOp = cast<ShuffleVectorSDNode>(Op);
6206 V1 = SVOp->getOperand(0);
6207 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006208 std::swap(V1IsSplat, V2IsSplat);
6209 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006210 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006211 }
6212
Nate Begeman9008ca62009-04-27 18:41:29 +00006213 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6214 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006215 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006216 return V1;
6217 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6218 // the instruction selector will not match, so get a canonical MOVL with
6219 // swapped operands to undo the commute.
6220 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006221 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006222
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006223 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006224 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006225
6226 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006227 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006228
Evan Cheng9bbbb982006-10-25 20:48:19 +00006229 if (V2IsSplat) {
6230 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006231 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006232 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006233 SDValue NewMask = NormalizeMask(SVOp, DAG);
6234 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6235 if (NSVOp != SVOp) {
6236 if (X86::isUNPCKLMask(NSVOp, true)) {
6237 return NewMask;
6238 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6239 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006240 }
6241 }
6242 }
6243
Evan Cheng9eca5e82006-10-25 21:49:50 +00006244 if (Commuted) {
6245 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006246 // FIXME: this seems wrong.
6247 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6248 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006249
6250 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006251 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006252
6253 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006254 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006255 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006256
Nate Begeman9008ca62009-04-27 18:41:29 +00006257 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006258 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006259 return CommuteVectorShuffle(SVOp, DAG);
6260
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006261 // The checks below are all present in isShuffleMaskLegal, but they are
6262 // inlined here right now to enable us to directly emit target specific
6263 // nodes, and remove one by one until they don't return Op anymore.
6264 SmallVector<int, 16> M;
6265 SVOp->getMask(M);
6266
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006267 if (isPALIGNRMask(M, VT, HasSSSE3))
6268 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6269 X86::getShufflePALIGNRImmediate(SVOp),
6270 DAG);
6271
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006272 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6273 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006274 if (VT == MVT::v2f64)
6275 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006276 if (VT == MVT::v2i64)
6277 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6278 }
6279
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006280 if (isPSHUFHWMask(M, VT))
6281 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6282 X86::getShufflePSHUFHWImmediate(SVOp),
6283 DAG);
6284
6285 if (isPSHUFLWMask(M, VT))
6286 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6287 X86::getShufflePSHUFLWImmediate(SVOp),
6288 DAG);
6289
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006290 if (isSHUFPMask(M, VT)) {
6291 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6292 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6293 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6294 TargetMask, DAG);
6295 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6296 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6297 TargetMask, DAG);
6298 }
6299
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006300 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006301 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006302 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006303 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006304
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006305 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006306 // Generate target specific nodes for 128 or 256-bit shuffles only
6307 // supported in the AVX instruction set.
6308 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006309
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006310 // Handle VPERMILPS* permutations
6311 if (isVPERMILPSMask(M, VT, Subtarget))
6312 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6313 getShuffleVPERMILPSImmediate(SVOp), DAG);
6314
6315 // Handle VPERMILPD* permutations
6316 if (isVPERMILPDMask(M, VT, Subtarget))
6317 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6318 getShuffleVPERMILPDImmediate(SVOp), DAG);
6319
6320 //===--------------------------------------------------------------------===//
6321 // Since no target specific shuffle was selected for this generic one,
6322 // lower it into other known shuffles. FIXME: this isn't true yet, but
6323 // this is the plan.
6324 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006325
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006326 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6327 if (VT == MVT::v8i16) {
6328 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6329 if (NewOp.getNode())
6330 return NewOp;
6331 }
6332
6333 if (VT == MVT::v16i8) {
6334 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6335 if (NewOp.getNode())
6336 return NewOp;
6337 }
6338
6339 // Handle all 128-bit wide vectors with 4 elements, and match them with
6340 // several different shuffle types.
6341 if (NumElems == 4 && VT.getSizeInBits() == 128)
6342 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6343
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006344 // Handle general 256-bit shuffles
6345 if (VT.is256BitVector())
6346 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6347
Dan Gohman475871a2008-07-27 21:46:04 +00006348 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006349}
6350
Dan Gohman475871a2008-07-27 21:46:04 +00006351SDValue
6352X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006353 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006354 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006355 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006356
6357 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6358 return SDValue();
6359
Duncan Sands83ec4b62008-06-06 12:08:01 +00006360 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006362 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006363 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006364 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006365 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006366 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006367 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6368 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6369 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006370 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6371 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006372 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006373 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006374 Op.getOperand(0)),
6375 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006376 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006377 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006378 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006379 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006380 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006381 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006382 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6383 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006384 // result has a single use which is a store or a bitcast to i32. And in
6385 // the case of a store, it's not worth it if the index is a constant 0,
6386 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006387 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006388 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006389 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006390 if ((User->getOpcode() != ISD::STORE ||
6391 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6392 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006393 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006395 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006397 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006398 Op.getOperand(0)),
6399 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006400 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006401 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006402 // ExtractPS works with constant index.
6403 if (isa<ConstantSDNode>(Op.getOperand(1)))
6404 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006405 }
Dan Gohman475871a2008-07-27 21:46:04 +00006406 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006407}
6408
6409
Dan Gohman475871a2008-07-27 21:46:04 +00006410SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006411X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6412 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006413 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006414 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006415
David Greene74a579d2011-02-10 16:57:36 +00006416 SDValue Vec = Op.getOperand(0);
6417 EVT VecVT = Vec.getValueType();
6418
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006419 // If this is a 256-bit vector result, first extract the 128-bit vector and
6420 // then extract the element from the 128-bit vector.
6421 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006422 DebugLoc dl = Op.getNode()->getDebugLoc();
6423 unsigned NumElems = VecVT.getVectorNumElements();
6424 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006425 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6426
6427 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006428 bool Upper = IdxVal >= NumElems/2;
6429 Vec = Extract128BitVector(Vec,
6430 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006431
David Greene74a579d2011-02-10 16:57:36 +00006432 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006433 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006434 }
6435
6436 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6437
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006438 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006439 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006440 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006441 return Res;
6442 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006443
Owen Andersone50ed302009-08-10 22:56:29 +00006444 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006445 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006446 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006447 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006448 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006449 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006450 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6452 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006453 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006455 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006456 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006457 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006458 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006459 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006460 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006461 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006462 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006463 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006464 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006465 if (Idx == 0)
6466 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006467
Evan Cheng0db9fe62006-04-25 20:13:52 +00006468 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006469 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006470 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006471 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006472 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006473 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006474 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006475 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006476 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6477 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6478 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006479 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006480 if (Idx == 0)
6481 return Op;
6482
6483 // UNPCKHPD the element to the lowest double word, then movsd.
6484 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6485 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006486 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006487 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006488 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006489 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006490 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006491 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006492 }
6493
Dan Gohman475871a2008-07-27 21:46:04 +00006494 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495}
6496
Dan Gohman475871a2008-07-27 21:46:04 +00006497SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006498X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6499 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006500 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006501 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006502 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006503
Dan Gohman475871a2008-07-27 21:46:04 +00006504 SDValue N0 = Op.getOperand(0);
6505 SDValue N1 = Op.getOperand(1);
6506 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006507
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006508 if (VT.getSizeInBits() == 256)
6509 return SDValue();
6510
Dan Gohman8a55ce42009-09-23 21:02:20 +00006511 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006512 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006513 unsigned Opc;
6514 if (VT == MVT::v8i16)
6515 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006516 else if (VT == MVT::v16i8)
6517 Opc = X86ISD::PINSRB;
6518 else
6519 Opc = X86ISD::PINSRB;
6520
Nate Begeman14d12ca2008-02-11 04:19:36 +00006521 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6522 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 if (N1.getValueType() != MVT::i32)
6524 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6525 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006526 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006527 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006528 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006529 // Bits [7:6] of the constant are the source select. This will always be
6530 // zero here. The DAG Combiner may combine an extract_elt index into these
6531 // bits. For example (insert (extract, 3), 2) could be matched by putting
6532 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006533 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006534 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006535 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006536 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006537 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006538 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006539 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006540 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006541 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006542 // PINSR* works with constant index.
6543 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006544 }
Dan Gohman475871a2008-07-27 21:46:04 +00006545 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006546}
6547
Dan Gohman475871a2008-07-27 21:46:04 +00006548SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006549X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006550 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006551 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006552
David Greene6b381262011-02-09 15:32:06 +00006553 DebugLoc dl = Op.getDebugLoc();
6554 SDValue N0 = Op.getOperand(0);
6555 SDValue N1 = Op.getOperand(1);
6556 SDValue N2 = Op.getOperand(2);
6557
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006558 // If this is a 256-bit vector result, first extract the 128-bit vector,
6559 // insert the element into the extracted half and then place it back.
6560 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006561 if (!isa<ConstantSDNode>(N2))
6562 return SDValue();
6563
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006564 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006565 unsigned NumElems = VT.getVectorNumElements();
6566 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006567 bool Upper = IdxVal >= NumElems/2;
6568 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6569 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006570
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006571 // Insert the element into the desired half.
6572 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6573 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006574
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006575 // Insert the changed part back to the 256-bit vector
6576 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006577 }
6578
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006579 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006580 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6581
Dan Gohman8a55ce42009-09-23 21:02:20 +00006582 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006583 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006584
Dan Gohman8a55ce42009-09-23 21:02:20 +00006585 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006586 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6587 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 if (N1.getValueType() != MVT::i32)
6589 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6590 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006591 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006592 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593 }
Dan Gohman475871a2008-07-27 21:46:04 +00006594 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006595}
6596
Dan Gohman475871a2008-07-27 21:46:04 +00006597SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006598X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006599 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006600 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006601 EVT OpVT = Op.getValueType();
6602
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006603 // If this is a 256-bit vector result, first insert into a 128-bit
6604 // vector and then insert into the 256-bit vector.
6605 if (OpVT.getSizeInBits() > 128) {
6606 // Insert into a 128-bit vector.
6607 EVT VT128 = EVT::getVectorVT(*Context,
6608 OpVT.getVectorElementType(),
6609 OpVT.getVectorNumElements() / 2);
6610
6611 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6612
6613 // Insert the 128-bit vector.
6614 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6615 DAG.getConstant(0, MVT::i32),
6616 DAG, dl);
6617 }
6618
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006619 if (Op.getValueType() == MVT::v1i64 &&
6620 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006622
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006624 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6625 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006626 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006627 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006628}
6629
David Greene91585092011-01-26 15:38:49 +00006630// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6631// a simple subregister reference or explicit instructions to grab
6632// upper bits of a vector.
6633SDValue
6634X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6635 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006636 DebugLoc dl = Op.getNode()->getDebugLoc();
6637 SDValue Vec = Op.getNode()->getOperand(0);
6638 SDValue Idx = Op.getNode()->getOperand(1);
6639
6640 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6641 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6642 return Extract128BitVector(Vec, Idx, DAG, dl);
6643 }
David Greene91585092011-01-26 15:38:49 +00006644 }
6645 return SDValue();
6646}
6647
David Greenecfe33c42011-01-26 19:13:22 +00006648// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6649// simple superregister reference or explicit instructions to insert
6650// the upper bits of a vector.
6651SDValue
6652X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6653 if (Subtarget->hasAVX()) {
6654 DebugLoc dl = Op.getNode()->getDebugLoc();
6655 SDValue Vec = Op.getNode()->getOperand(0);
6656 SDValue SubVec = Op.getNode()->getOperand(1);
6657 SDValue Idx = Op.getNode()->getOperand(2);
6658
6659 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6660 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006661 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006662 }
6663 }
6664 return SDValue();
6665}
6666
Bill Wendling056292f2008-09-16 21:48:12 +00006667// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6668// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6669// one of the above mentioned nodes. It has to be wrapped because otherwise
6670// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6671// be used to form addressing mode. These wrapped nodes will be selected
6672// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006673SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006674X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006676
Chris Lattner41621a22009-06-26 19:22:52 +00006677 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6678 // global base reg.
6679 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006680 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006681 CodeModel::Model M = getTargetMachine().getCodeModel();
6682
Chris Lattner4f066492009-07-11 20:29:19 +00006683 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006684 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006685 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006686 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006687 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006688 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006689 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006690
Evan Cheng1606e8e2009-03-13 07:51:59 +00006691 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006692 CP->getAlignment(),
6693 CP->getOffset(), OpFlag);
6694 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006695 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006696 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006697 if (OpFlag) {
6698 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006699 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006700 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006701 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702 }
6703
6704 return Result;
6705}
6706
Dan Gohmand858e902010-04-17 15:26:15 +00006707SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006708 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006709
Chris Lattner18c59872009-06-27 04:16:01 +00006710 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6711 // global base reg.
6712 unsigned char OpFlag = 0;
6713 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006714 CodeModel::Model M = getTargetMachine().getCodeModel();
6715
Chris Lattner4f066492009-07-11 20:29:19 +00006716 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006717 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006718 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006719 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006720 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006721 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006722 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006723
Chris Lattner18c59872009-06-27 04:16:01 +00006724 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6725 OpFlag);
6726 DebugLoc DL = JT->getDebugLoc();
6727 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006728
Chris Lattner18c59872009-06-27 04:16:01 +00006729 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006730 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006731 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6732 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006733 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006734 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006735
Chris Lattner18c59872009-06-27 04:16:01 +00006736 return Result;
6737}
6738
6739SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006740X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006741 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006742
Chris Lattner18c59872009-06-27 04:16:01 +00006743 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6744 // global base reg.
6745 unsigned char OpFlag = 0;
6746 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006747 CodeModel::Model M = getTargetMachine().getCodeModel();
6748
Chris Lattner4f066492009-07-11 20:29:19 +00006749 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006750 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006751 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006752 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006753 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006754 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006755 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006756
Chris Lattner18c59872009-06-27 04:16:01 +00006757 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006758
Chris Lattner18c59872009-06-27 04:16:01 +00006759 DebugLoc DL = Op.getDebugLoc();
6760 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006761
6762
Chris Lattner18c59872009-06-27 04:16:01 +00006763 // With PIC, the address is actually $g + Offset.
6764 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006765 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006766 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6767 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006768 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006769 Result);
6770 }
Eric Christopherfd179292009-08-27 18:07:15 +00006771
Chris Lattner18c59872009-06-27 04:16:01 +00006772 return Result;
6773}
6774
Dan Gohman475871a2008-07-27 21:46:04 +00006775SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006776X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006777 // Create the TargetBlockAddressAddress node.
6778 unsigned char OpFlags =
6779 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006780 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006781 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006782 DebugLoc dl = Op.getDebugLoc();
6783 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6784 /*isTarget=*/true, OpFlags);
6785
Dan Gohmanf705adb2009-10-30 01:28:02 +00006786 if (Subtarget->isPICStyleRIPRel() &&
6787 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006788 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6789 else
6790 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006791
Dan Gohman29cbade2009-11-20 23:18:13 +00006792 // With PIC, the address is actually $g + Offset.
6793 if (isGlobalRelativeToPICBase(OpFlags)) {
6794 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6795 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6796 Result);
6797 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006798
6799 return Result;
6800}
6801
6802SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006803X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006804 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006805 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006806 // Create the TargetGlobalAddress node, folding in the constant
6807 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006808 unsigned char OpFlags =
6809 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006810 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006811 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006812 if (OpFlags == X86II::MO_NO_FLAG &&
6813 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006814 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006815 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006816 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006817 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006818 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006819 }
Eric Christopherfd179292009-08-27 18:07:15 +00006820
Chris Lattner4f066492009-07-11 20:29:19 +00006821 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006822 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006823 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6824 else
6825 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006826
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006827 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006828 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006829 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6830 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006831 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006833
Chris Lattner36c25012009-07-10 07:34:39 +00006834 // For globals that require a load from a stub to get the address, emit the
6835 // load.
6836 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006837 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006838 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839
Dan Gohman6520e202008-10-18 02:06:02 +00006840 // If there was a non-zero offset that we didn't fold, create an explicit
6841 // addition for it.
6842 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006843 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006844 DAG.getConstant(Offset, getPointerTy()));
6845
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846 return Result;
6847}
6848
Evan Chengda43bcf2008-09-24 00:05:32 +00006849SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006850X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006851 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006852 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006853 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006854}
6855
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006856static SDValue
6857GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006858 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006859 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006860 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006861 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006862 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006863 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006864 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006865 GA->getOffset(),
6866 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006867 if (InFlag) {
6868 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006869 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006870 } else {
6871 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006872 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006873 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006874
6875 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006876 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006877
Rafael Espindola15f1b662009-04-24 12:59:40 +00006878 SDValue Flag = Chain.getValue(1);
6879 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006880}
6881
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006882// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006883static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006884LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006885 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006886 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006887 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6888 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006889 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006890 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006891 InFlag = Chain.getValue(1);
6892
Chris Lattnerb903bed2009-06-26 21:20:29 +00006893 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006894}
6895
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006896// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006897static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006898LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006899 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006900 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6901 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006902}
6903
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006904// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6905// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006906static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006907 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006908 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006909 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006910
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006911 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6912 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6913 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006914
Michael J. Spencerec38de22010-10-10 22:04:20 +00006915 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006916 DAG.getIntPtrConstant(0),
6917 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006918
Chris Lattnerb903bed2009-06-26 21:20:29 +00006919 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006920 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6921 // initialexec.
6922 unsigned WrapperKind = X86ISD::Wrapper;
6923 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006924 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006925 } else if (is64Bit) {
6926 assert(model == TLSModel::InitialExec);
6927 OperandFlags = X86II::MO_GOTTPOFF;
6928 WrapperKind = X86ISD::WrapperRIP;
6929 } else {
6930 assert(model == TLSModel::InitialExec);
6931 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006932 }
Eric Christopherfd179292009-08-27 18:07:15 +00006933
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006934 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6935 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006936 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006937 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006938 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006939 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006940
Rafael Espindola9a580232009-02-27 13:37:18 +00006941 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006942 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006943 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006944
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006945 // The address of the thread local variable is the add of the thread
6946 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006947 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006948}
6949
Dan Gohman475871a2008-07-27 21:46:04 +00006950SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006951X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006952
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006953 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006954 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006955
Eric Christopher30ef0e52010-06-03 04:07:48 +00006956 if (Subtarget->isTargetELF()) {
6957 // TODO: implement the "local dynamic" model
6958 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006959
Eric Christopher30ef0e52010-06-03 04:07:48 +00006960 // If GV is an alias then use the aliasee for determining
6961 // thread-localness.
6962 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6963 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006964
6965 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006966 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006967
Eric Christopher30ef0e52010-06-03 04:07:48 +00006968 switch (model) {
6969 case TLSModel::GeneralDynamic:
6970 case TLSModel::LocalDynamic: // not implemented
6971 if (Subtarget->is64Bit())
6972 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6973 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006974
Eric Christopher30ef0e52010-06-03 04:07:48 +00006975 case TLSModel::InitialExec:
6976 case TLSModel::LocalExec:
6977 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6978 Subtarget->is64Bit());
6979 }
6980 } else if (Subtarget->isTargetDarwin()) {
6981 // Darwin only has one model of TLS. Lower to that.
6982 unsigned char OpFlag = 0;
6983 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6984 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006985
Eric Christopher30ef0e52010-06-03 04:07:48 +00006986 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6987 // global base reg.
6988 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6989 !Subtarget->is64Bit();
6990 if (PIC32)
6991 OpFlag = X86II::MO_TLVP_PIC_BASE;
6992 else
6993 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006994 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006995 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00006996 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00006997 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006998 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006999
Eric Christopher30ef0e52010-06-03 04:07:48 +00007000 // With PIC32, the address is actually $g + Offset.
7001 if (PIC32)
7002 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7003 DAG.getNode(X86ISD::GlobalBaseReg,
7004 DebugLoc(), getPointerTy()),
7005 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007006
Eric Christopher30ef0e52010-06-03 04:07:48 +00007007 // Lowering the machine isd will make sure everything is in the right
7008 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007009 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007010 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007011 SDValue Args[] = { Chain, Offset };
7012 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007013
Eric Christopher30ef0e52010-06-03 04:07:48 +00007014 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7015 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7016 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007017
Eric Christopher30ef0e52010-06-03 04:07:48 +00007018 // And our return value (tls address) is in the standard call return value
7019 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007020 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7021 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007022 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007023
Eric Christopher30ef0e52010-06-03 04:07:48 +00007024 assert(false &&
7025 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007026
Torok Edwinc23197a2009-07-14 16:55:14 +00007027 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007028 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007029}
7030
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031
Nadav Rotem43012222011-05-11 08:12:09 +00007032/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007033/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007034SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007035 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007036 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007037 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007038 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007039 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007040 SDValue ShOpLo = Op.getOperand(0);
7041 SDValue ShOpHi = Op.getOperand(1);
7042 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007043 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007045 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007046
Dan Gohman475871a2008-07-27 21:46:04 +00007047 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007048 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007049 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7050 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007051 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007052 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7053 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007054 }
Evan Chenge3413162006-01-09 18:33:28 +00007055
Owen Anderson825b72b2009-08-11 20:47:22 +00007056 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7057 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007058 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007060
Dan Gohman475871a2008-07-27 21:46:04 +00007061 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007063 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7064 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007065
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007066 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007067 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7068 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007069 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007070 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7071 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007072 }
7073
Dan Gohman475871a2008-07-27 21:46:04 +00007074 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007075 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007076}
Evan Chenga3195e82006-01-12 22:54:21 +00007077
Dan Gohmand858e902010-04-17 15:26:15 +00007078SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7079 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007080 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007081
Dale Johannesen0488fb62010-09-30 23:57:10 +00007082 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007083 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007084
Owen Anderson825b72b2009-08-11 20:47:22 +00007085 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007086 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007087
Eli Friedman36df4992009-05-27 00:47:34 +00007088 // These are really Legal; return the operand so the caller accepts it as
7089 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007091 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007092 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007093 Subtarget->is64Bit()) {
7094 return Op;
7095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007096
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007097 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007098 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007099 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007100 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007101 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007102 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007103 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007104 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007105 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007106 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7107}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007108
Owen Andersone50ed302009-08-10 22:56:29 +00007109SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007110 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007111 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007112 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007113 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007114 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007115 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007116 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007117 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007118 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007120
Chris Lattner492a43e2010-09-22 01:28:21 +00007121 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007122
Stuart Hastings84be9582011-06-02 15:57:11 +00007123 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7124 MachineMemOperand *MMO;
7125 if (FI) {
7126 int SSFI = FI->getIndex();
7127 MMO =
7128 DAG.getMachineFunction()
7129 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7130 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7131 } else {
7132 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7133 StackSlot = StackSlot.getOperand(1);
7134 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007135 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007136 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7137 X86ISD::FILD, DL,
7138 Tys, Ops, array_lengthof(Ops),
7139 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007140
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007141 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007142 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007143 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007144
7145 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7146 // shouldn't be necessary except that RFP cannot be live across
7147 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007148 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007149 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7150 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007151 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007153 SDValue Ops[] = {
7154 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7155 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007156 MachineMemOperand *MMO =
7157 DAG.getMachineFunction()
7158 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007159 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007160
Chris Lattner492a43e2010-09-22 01:28:21 +00007161 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7162 Ops, array_lengthof(Ops),
7163 Op.getValueType(), MMO);
7164 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007165 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007166 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007167 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007168
Evan Cheng0db9fe62006-04-25 20:13:52 +00007169 return Result;
7170}
7171
Bill Wendling8b8a6362009-01-17 03:56:04 +00007172// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007173SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7174 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007175 // This algorithm is not obvious. Here it is in C code, more or less:
7176 /*
7177 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7178 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7179 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007180
Bill Wendling8b8a6362009-01-17 03:56:04 +00007181 // Copy ints to xmm registers.
7182 __m128i xh = _mm_cvtsi32_si128( hi );
7183 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007184
Bill Wendling8b8a6362009-01-17 03:56:04 +00007185 // Combine into low half of a single xmm register.
7186 __m128i x = _mm_unpacklo_epi32( xh, xl );
7187 __m128d d;
7188 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007189
Bill Wendling8b8a6362009-01-17 03:56:04 +00007190 // Merge in appropriate exponents to give the integer bits the right
7191 // magnitude.
7192 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007193
Bill Wendling8b8a6362009-01-17 03:56:04 +00007194 // Subtract away the biases to deal with the IEEE-754 double precision
7195 // implicit 1.
7196 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007197
Bill Wendling8b8a6362009-01-17 03:56:04 +00007198 // All conversions up to here are exact. The correctly rounded result is
7199 // calculated using the current rounding mode using the following
7200 // horizontal add.
7201 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7202 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7203 // store doesn't really need to be here (except
7204 // maybe to zero the other double)
7205 return sd;
7206 }
7207 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007208
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007209 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007210 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007211
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007212 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007213 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007214 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7215 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7216 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7217 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007218 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007219 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007220
Bill Wendling8b8a6362009-01-17 03:56:04 +00007221 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007222 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007223 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007224 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007225 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007226 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007227 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007228
Owen Anderson825b72b2009-08-11 20:47:22 +00007229 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7230 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007231 Op.getOperand(0),
7232 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7234 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007235 Op.getOperand(0),
7236 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7238 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007239 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007240 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007242 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007243 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007244 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007245 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007246 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007247
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007248 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007249 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7251 DAG.getUNDEF(MVT::v2f64), ShufMask);
7252 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7253 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007254 DAG.getIntPtrConstant(0));
7255}
7256
Bill Wendling8b8a6362009-01-17 03:56:04 +00007257// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007258SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7259 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007260 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007261 // FP constant to bias correct the final result.
7262 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007264
7265 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007267 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007268
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007270 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007271 DAG.getIntPtrConstant(0));
7272
7273 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007274 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007275 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007276 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007278 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007279 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 MVT::v2f64, Bias)));
7281 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007282 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007283 DAG.getIntPtrConstant(0));
7284
7285 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007287
7288 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007289 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007290
Owen Anderson825b72b2009-08-11 20:47:22 +00007291 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007292 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007293 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007294 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007295 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007296 }
7297
7298 // Handle final rounding.
7299 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007300}
7301
Dan Gohmand858e902010-04-17 15:26:15 +00007302SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7303 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007304 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007305 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007306
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007307 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007308 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7309 // the optimization here.
7310 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007311 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007312
Owen Andersone50ed302009-08-10 22:56:29 +00007313 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007314 EVT DstVT = Op.getValueType();
7315 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007316 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007317 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007318 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007319
7320 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007321 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007322 if (SrcVT == MVT::i32) {
7323 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7324 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7325 getPointerTy(), StackSlot, WordOff);
7326 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007327 StackSlot, MachinePointerInfo(),
7328 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007329 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007330 OffsetSlot, MachinePointerInfo(),
7331 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007332 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7333 return Fild;
7334 }
7335
7336 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7337 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007338 StackSlot, MachinePointerInfo(),
7339 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007340 // For i64 source, we need to add the appropriate power of 2 if the input
7341 // was negative. This is the same as the optimization in
7342 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7343 // we must be careful to do the computation in x87 extended precision, not
7344 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007345 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7346 MachineMemOperand *MMO =
7347 DAG.getMachineFunction()
7348 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7349 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007350
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007351 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7352 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007353 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7354 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007355
7356 APInt FF(32, 0x5F800000ULL);
7357
7358 // Check whether the sign bit is set.
7359 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7360 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7361 ISD::SETLT);
7362
7363 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7364 SDValue FudgePtr = DAG.getConstantPool(
7365 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7366 getPointerTy());
7367
7368 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7369 SDValue Zero = DAG.getIntPtrConstant(0);
7370 SDValue Four = DAG.getIntPtrConstant(4);
7371 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7372 Zero, Four);
7373 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7374
7375 // Load the value out, extending it from f32 to f80.
7376 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007377 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007378 FudgePtr, MachinePointerInfo::getConstantPool(),
7379 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007380 // Extend everything to 80 bits to force it to be done on x87.
7381 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7382 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007383}
7384
Dan Gohman475871a2008-07-27 21:46:04 +00007385std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007386FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007387 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007388
Owen Andersone50ed302009-08-10 22:56:29 +00007389 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007390
7391 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7393 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007394 }
7395
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7397 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007398 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007399
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007400 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007402 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007403 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007404 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007406 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007407 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007408
Evan Cheng87c89352007-10-15 20:11:21 +00007409 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7410 // stack slot.
7411 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007412 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007413 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007414 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007415
Michael J. Spencerec38de22010-10-10 22:04:20 +00007416
7417
Evan Cheng0db9fe62006-04-25 20:13:52 +00007418 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007420 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7422 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7423 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007424 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007425
Dan Gohman475871a2008-07-27 21:46:04 +00007426 SDValue Chain = DAG.getEntryNode();
7427 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007428 EVT TheVT = Op.getOperand(0).getValueType();
7429 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007431 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007432 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007433 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007435 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007436 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007437 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007438
Chris Lattner492a43e2010-09-22 01:28:21 +00007439 MachineMemOperand *MMO =
7440 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7441 MachineMemOperand::MOLoad, MemSize, MemSize);
7442 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7443 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007444 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007445 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7447 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007448
Chris Lattner07290932010-09-22 01:05:16 +00007449 MachineMemOperand *MMO =
7450 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7451 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007452
Evan Cheng0db9fe62006-04-25 20:13:52 +00007453 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007454 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007455 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7456 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007457
Chris Lattner27a6c732007-11-24 07:07:01 +00007458 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459}
7460
Dan Gohmand858e902010-04-17 15:26:15 +00007461SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7462 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007463 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007464 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007465
Eli Friedman948e95a2009-05-23 09:59:16 +00007466 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007467 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007468 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7469 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007470
Chris Lattner27a6c732007-11-24 07:07:01 +00007471 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007472 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007473 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007474}
7475
Dan Gohmand858e902010-04-17 15:26:15 +00007476SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7477 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007478 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7479 SDValue FIST = Vals.first, StackSlot = Vals.second;
7480 assert(FIST.getNode() && "Unexpected failure");
7481
7482 // Load the result.
7483 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007484 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007485}
7486
Dan Gohmand858e902010-04-17 15:26:15 +00007487SDValue X86TargetLowering::LowerFABS(SDValue Op,
7488 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007489 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007490 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007491 EVT VT = Op.getValueType();
7492 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007493 if (VT.isVector())
7494 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007495 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007496 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007497 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007498 CV.push_back(C);
7499 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007500 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007501 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007502 CV.push_back(C);
7503 CV.push_back(C);
7504 CV.push_back(C);
7505 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007506 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007507 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007508 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007509 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007510 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007511 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007512 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007513}
7514
Dan Gohmand858e902010-04-17 15:26:15 +00007515SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007516 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007517 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007518 EVT VT = Op.getValueType();
7519 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007520 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007521 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007522 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007523 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007524 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007525 CV.push_back(C);
7526 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007528 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007529 CV.push_back(C);
7530 CV.push_back(C);
7531 CV.push_back(C);
7532 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007533 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007534 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007535 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007536 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007537 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007538 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007539 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007540 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007541 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007542 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007543 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007544 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007545 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007546 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007547 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007548}
7549
Dan Gohmand858e902010-04-17 15:26:15 +00007550SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007551 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007552 SDValue Op0 = Op.getOperand(0);
7553 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007554 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007555 EVT VT = Op.getValueType();
7556 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007557
7558 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007559 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007560 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007561 SrcVT = VT;
7562 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007563 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007564 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007565 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007566 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007567 }
7568
7569 // At this point the operands and the result should have the same
7570 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007571
Evan Cheng68c47cb2007-01-05 07:55:56 +00007572 // First get the sign bit of second operand.
7573 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007574 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007575 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7576 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007577 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007578 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7579 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7580 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7581 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007582 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007583 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007584 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007585 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007586 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007587 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007588 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007589
7590 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007591 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 // Op0 is MVT::f32, Op1 is MVT::f64.
7593 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7594 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7595 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007596 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007598 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007599 }
7600
Evan Cheng73d6cf12007-01-05 21:37:56 +00007601 // Clear first operand sign bit.
7602 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007604 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7605 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007606 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007607 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7608 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7609 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7610 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007611 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007612 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007613 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007614 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007615 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007616 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007617 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007618
7619 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007620 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007621}
7622
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007623SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7624 SDValue N0 = Op.getOperand(0);
7625 DebugLoc dl = Op.getDebugLoc();
7626 EVT VT = Op.getValueType();
7627
7628 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7629 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7630 DAG.getConstant(1, VT));
7631 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7632}
7633
Dan Gohman076aee32009-03-04 19:44:21 +00007634/// Emit nodes that will be selected as "test Op0,Op0", or something
7635/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007636SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007637 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007638 DebugLoc dl = Op.getDebugLoc();
7639
Dan Gohman31125812009-03-07 01:58:32 +00007640 // CF and OF aren't always set the way we want. Determine which
7641 // of these we need.
7642 bool NeedCF = false;
7643 bool NeedOF = false;
7644 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007645 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007646 case X86::COND_A: case X86::COND_AE:
7647 case X86::COND_B: case X86::COND_BE:
7648 NeedCF = true;
7649 break;
7650 case X86::COND_G: case X86::COND_GE:
7651 case X86::COND_L: case X86::COND_LE:
7652 case X86::COND_O: case X86::COND_NO:
7653 NeedOF = true;
7654 break;
Dan Gohman31125812009-03-07 01:58:32 +00007655 }
7656
Dan Gohman076aee32009-03-04 19:44:21 +00007657 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007658 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7659 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007660 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7661 // Emit a CMP with 0, which is the TEST pattern.
7662 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7663 DAG.getConstant(0, Op.getValueType()));
7664
7665 unsigned Opcode = 0;
7666 unsigned NumOperands = 0;
7667 switch (Op.getNode()->getOpcode()) {
7668 case ISD::ADD:
7669 // Due to an isel shortcoming, be conservative if this add is likely to be
7670 // selected as part of a load-modify-store instruction. When the root node
7671 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7672 // uses of other nodes in the match, such as the ADD in this case. This
7673 // leads to the ADD being left around and reselected, with the result being
7674 // two adds in the output. Alas, even if none our users are stores, that
7675 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7676 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7677 // climbing the DAG back to the root, and it doesn't seem to be worth the
7678 // effort.
7679 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007680 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007681 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7682 goto default_case;
7683
7684 if (ConstantSDNode *C =
7685 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7686 // An add of one will be selected as an INC.
7687 if (C->getAPIntValue() == 1) {
7688 Opcode = X86ISD::INC;
7689 NumOperands = 1;
7690 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007691 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007692
7693 // An add of negative one (subtract of one) will be selected as a DEC.
7694 if (C->getAPIntValue().isAllOnesValue()) {
7695 Opcode = X86ISD::DEC;
7696 NumOperands = 1;
7697 break;
7698 }
Dan Gohman076aee32009-03-04 19:44:21 +00007699 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007700
7701 // Otherwise use a regular EFLAGS-setting add.
7702 Opcode = X86ISD::ADD;
7703 NumOperands = 2;
7704 break;
7705 case ISD::AND: {
7706 // If the primary and result isn't used, don't bother using X86ISD::AND,
7707 // because a TEST instruction will be better.
7708 bool NonFlagUse = false;
7709 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7710 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7711 SDNode *User = *UI;
7712 unsigned UOpNo = UI.getOperandNo();
7713 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7714 // Look pass truncate.
7715 UOpNo = User->use_begin().getOperandNo();
7716 User = *User->use_begin();
7717 }
7718
7719 if (User->getOpcode() != ISD::BRCOND &&
7720 User->getOpcode() != ISD::SETCC &&
7721 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7722 NonFlagUse = true;
7723 break;
7724 }
Dan Gohman076aee32009-03-04 19:44:21 +00007725 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007726
7727 if (!NonFlagUse)
7728 break;
7729 }
7730 // FALL THROUGH
7731 case ISD::SUB:
7732 case ISD::OR:
7733 case ISD::XOR:
7734 // Due to the ISEL shortcoming noted above, be conservative if this op is
7735 // likely to be selected as part of a load-modify-store instruction.
7736 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7737 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7738 if (UI->getOpcode() == ISD::STORE)
7739 goto default_case;
7740
7741 // Otherwise use a regular EFLAGS-setting instruction.
7742 switch (Op.getNode()->getOpcode()) {
7743 default: llvm_unreachable("unexpected operator!");
7744 case ISD::SUB: Opcode = X86ISD::SUB; break;
7745 case ISD::OR: Opcode = X86ISD::OR; break;
7746 case ISD::XOR: Opcode = X86ISD::XOR; break;
7747 case ISD::AND: Opcode = X86ISD::AND; break;
7748 }
7749
7750 NumOperands = 2;
7751 break;
7752 case X86ISD::ADD:
7753 case X86ISD::SUB:
7754 case X86ISD::INC:
7755 case X86ISD::DEC:
7756 case X86ISD::OR:
7757 case X86ISD::XOR:
7758 case X86ISD::AND:
7759 return SDValue(Op.getNode(), 1);
7760 default:
7761 default_case:
7762 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007763 }
7764
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007765 if (Opcode == 0)
7766 // Emit a CMP with 0, which is the TEST pattern.
7767 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7768 DAG.getConstant(0, Op.getValueType()));
7769
7770 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7771 SmallVector<SDValue, 4> Ops;
7772 for (unsigned i = 0; i != NumOperands; ++i)
7773 Ops.push_back(Op.getOperand(i));
7774
7775 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7776 DAG.ReplaceAllUsesWith(Op, New);
7777 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007778}
7779
7780/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7781/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007782SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007783 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007784 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7785 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007786 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007787
7788 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007790}
7791
Evan Chengd40d03e2010-01-06 19:38:29 +00007792/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7793/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007794SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7795 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007796 SDValue Op0 = And.getOperand(0);
7797 SDValue Op1 = And.getOperand(1);
7798 if (Op0.getOpcode() == ISD::TRUNCATE)
7799 Op0 = Op0.getOperand(0);
7800 if (Op1.getOpcode() == ISD::TRUNCATE)
7801 Op1 = Op1.getOperand(0);
7802
Evan Chengd40d03e2010-01-06 19:38:29 +00007803 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007804 if (Op1.getOpcode() == ISD::SHL)
7805 std::swap(Op0, Op1);
7806 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007807 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7808 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007809 // If we looked past a truncate, check that it's only truncating away
7810 // known zeros.
7811 unsigned BitWidth = Op0.getValueSizeInBits();
7812 unsigned AndBitWidth = And.getValueSizeInBits();
7813 if (BitWidth > AndBitWidth) {
7814 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7815 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7816 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7817 return SDValue();
7818 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007819 LHS = Op1;
7820 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007821 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007822 } else if (Op1.getOpcode() == ISD::Constant) {
7823 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7824 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007825 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7826 LHS = AndLHS.getOperand(0);
7827 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007828 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007829 }
Evan Cheng0488db92007-09-25 01:57:46 +00007830
Evan Chengd40d03e2010-01-06 19:38:29 +00007831 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007832 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007833 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007834 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007835 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007836 // Also promote i16 to i32 for performance / code size reason.
7837 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007838 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007839 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007840
Evan Chengd40d03e2010-01-06 19:38:29 +00007841 // If the operand types disagree, extend the shift amount to match. Since
7842 // BT ignores high bits (like shifts) we can use anyextend.
7843 if (LHS.getValueType() != RHS.getValueType())
7844 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007845
Evan Chengd40d03e2010-01-06 19:38:29 +00007846 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7847 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7848 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7849 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007850 }
7851
Evan Cheng54de3ea2010-01-05 06:52:31 +00007852 return SDValue();
7853}
7854
Dan Gohmand858e902010-04-17 15:26:15 +00007855SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007856 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7857 SDValue Op0 = Op.getOperand(0);
7858 SDValue Op1 = Op.getOperand(1);
7859 DebugLoc dl = Op.getDebugLoc();
7860 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7861
7862 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007863 // Lower (X & (1 << N)) == 0 to BT(X, N).
7864 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7865 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00007866 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007867 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007868 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007869 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7870 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7871 if (NewSetCC.getNode())
7872 return NewSetCC;
7873 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007874
Chris Lattner481eebc2010-12-19 21:23:48 +00007875 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
7876 // these.
7877 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00007878 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00007879 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7880 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007881
Chris Lattner481eebc2010-12-19 21:23:48 +00007882 // If the input is a setcc, then reuse the input setcc or use a new one with
7883 // the inverted condition.
7884 if (Op0.getOpcode() == X86ISD::SETCC) {
7885 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7886 bool Invert = (CC == ISD::SETNE) ^
7887 cast<ConstantSDNode>(Op1)->isNullValue();
7888 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007889
Evan Cheng2c755ba2010-02-27 07:36:59 +00007890 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00007891 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7892 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7893 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007894 }
7895
Evan Chenge5b51ac2010-04-17 06:13:15 +00007896 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007897 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007898 if (X86CC == X86::COND_INVALID)
7899 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007900
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007901 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00007902 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00007903 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00007904}
7905
Dan Gohmand858e902010-04-17 15:26:15 +00007906SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007907 SDValue Cond;
7908 SDValue Op0 = Op.getOperand(0);
7909 SDValue Op1 = Op.getOperand(1);
7910 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007911 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007912 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7913 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007914 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007915
7916 if (isFP) {
7917 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00007918 EVT EltVT = Op0.getValueType().getVectorElementType();
7919 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
7920
7921 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007922 bool Swap = false;
7923
7924 switch (SetCCOpcode) {
7925 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007926 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007927 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007928 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007929 case ISD::SETGT: Swap = true; // Fallthrough
7930 case ISD::SETLT:
7931 case ISD::SETOLT: SSECC = 1; break;
7932 case ISD::SETOGE:
7933 case ISD::SETGE: Swap = true; // Fallthrough
7934 case ISD::SETLE:
7935 case ISD::SETOLE: SSECC = 2; break;
7936 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007937 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007938 case ISD::SETNE: SSECC = 4; break;
7939 case ISD::SETULE: Swap = true;
7940 case ISD::SETUGE: SSECC = 5; break;
7941 case ISD::SETULT: Swap = true;
7942 case ISD::SETUGT: SSECC = 6; break;
7943 case ISD::SETO: SSECC = 7; break;
7944 }
7945 if (Swap)
7946 std::swap(Op0, Op1);
7947
Nate Begemanfb8ead02008-07-25 19:05:58 +00007948 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007949 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007950 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007951 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007952 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7953 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007954 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007955 }
7956 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007957 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007958 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7959 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007960 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007961 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007962 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007963 }
7964 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007965 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007967
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00007968 if (!isFP && VT.getSizeInBits() == 256)
7969 return SDValue();
7970
Nate Begeman30a0de92008-07-17 16:51:19 +00007971 // We are handling one of the integer comparisons here. Since SSE only has
7972 // GT and EQ comparisons for integer, swapping operands and multiple
7973 // operations may be required for some comparisons.
7974 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7975 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007976
Owen Anderson825b72b2009-08-11 20:47:22 +00007977 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007978 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007979 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007981 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7982 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007983 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007984
Nate Begeman30a0de92008-07-17 16:51:19 +00007985 switch (SetCCOpcode) {
7986 default: break;
7987 case ISD::SETNE: Invert = true;
7988 case ISD::SETEQ: Opc = EQOpc; break;
7989 case ISD::SETLT: Swap = true;
7990 case ISD::SETGT: Opc = GTOpc; break;
7991 case ISD::SETGE: Swap = true;
7992 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7993 case ISD::SETULT: Swap = true;
7994 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7995 case ISD::SETUGE: Swap = true;
7996 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7997 }
7998 if (Swap)
7999 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008000
Nate Begeman30a0de92008-07-17 16:51:19 +00008001 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8002 // bits of the inputs before performing those operations.
8003 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008004 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008005 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8006 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008007 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008008 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8009 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008010 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8011 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008012 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008013
Dale Johannesenace16102009-02-03 19:33:06 +00008014 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008015
8016 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008017 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008018 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008019
Nate Begeman30a0de92008-07-17 16:51:19 +00008020 return Result;
8021}
Evan Cheng0488db92007-09-25 01:57:46 +00008022
Evan Cheng370e5342008-12-03 08:38:43 +00008023// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008024static bool isX86LogicalCmp(SDValue Op) {
8025 unsigned Opc = Op.getNode()->getOpcode();
8026 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8027 return true;
8028 if (Op.getResNo() == 1 &&
8029 (Opc == X86ISD::ADD ||
8030 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008031 Opc == X86ISD::ADC ||
8032 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008033 Opc == X86ISD::SMUL ||
8034 Opc == X86ISD::UMUL ||
8035 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008036 Opc == X86ISD::DEC ||
8037 Opc == X86ISD::OR ||
8038 Opc == X86ISD::XOR ||
8039 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008040 return true;
8041
Chris Lattner9637d5b2010-12-05 07:49:54 +00008042 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8043 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008044
Dan Gohman076aee32009-03-04 19:44:21 +00008045 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008046}
8047
Chris Lattnera2b56002010-12-05 01:23:24 +00008048static bool isZero(SDValue V) {
8049 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8050 return C && C->isNullValue();
8051}
8052
Chris Lattner96908b12010-12-05 02:00:51 +00008053static bool isAllOnes(SDValue V) {
8054 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8055 return C && C->isAllOnesValue();
8056}
8057
Dan Gohmand858e902010-04-17 15:26:15 +00008058SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008059 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008060 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008061 SDValue Op1 = Op.getOperand(1);
8062 SDValue Op2 = Op.getOperand(2);
8063 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008064 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008065
Dan Gohman1a492952009-10-20 16:22:37 +00008066 if (Cond.getOpcode() == ISD::SETCC) {
8067 SDValue NewCond = LowerSETCC(Cond, DAG);
8068 if (NewCond.getNode())
8069 Cond = NewCond;
8070 }
Evan Cheng734503b2006-09-11 02:19:56 +00008071
Chris Lattnera2b56002010-12-05 01:23:24 +00008072 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008073 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008074 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008075 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008076 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008077 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8078 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008079 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008080
Chris Lattnera2b56002010-12-05 01:23:24 +00008081 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008082
8083 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008084 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8085 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008086
8087 SDValue CmpOp0 = Cmp.getOperand(0);
8088 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8089 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008090
Chris Lattner96908b12010-12-05 02:00:51 +00008091 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008092 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8093 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008094
Chris Lattner96908b12010-12-05 02:00:51 +00008095 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8096 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008097
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008098 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008099 if (N2C == 0 || !N2C->isNullValue())
8100 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8101 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008102 }
8103 }
8104
Chris Lattnera2b56002010-12-05 01:23:24 +00008105 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008106 if (Cond.getOpcode() == ISD::AND &&
8107 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8108 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008109 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008110 Cond = Cond.getOperand(0);
8111 }
8112
Evan Cheng3f41d662007-10-08 22:16:29 +00008113 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8114 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008115 if (Cond.getOpcode() == X86ISD::SETCC ||
8116 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008117 CC = Cond.getOperand(0);
8118
Dan Gohman475871a2008-07-27 21:46:04 +00008119 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008120 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008121 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
Evan Cheng3f41d662007-10-08 22:16:29 +00008123 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008124 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008125 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008126 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008127
Chris Lattnerd1980a52009-03-12 06:52:53 +00008128 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8129 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008130 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008131 addTest = false;
8132 }
8133 }
8134
8135 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008136 // Look pass the truncate.
8137 if (Cond.getOpcode() == ISD::TRUNCATE)
8138 Cond = Cond.getOperand(0);
8139
8140 // We know the result of AND is compared against zero. Try to match
8141 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008142 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008143 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008144 if (NewSetCC.getNode()) {
8145 CC = NewSetCC.getOperand(0);
8146 Cond = NewSetCC.getOperand(1);
8147 addTest = false;
8148 }
8149 }
8150 }
8151
8152 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008153 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008154 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008155 }
8156
Benjamin Kramere915ff32010-12-22 23:09:28 +00008157 // a < b ? -1 : 0 -> RES = ~setcc_carry
8158 // a < b ? 0 : -1 -> RES = setcc_carry
8159 // a >= b ? -1 : 0 -> RES = setcc_carry
8160 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8161 if (Cond.getOpcode() == X86ISD::CMP) {
8162 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8163
8164 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8165 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8166 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8167 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8168 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8169 return DAG.getNOT(DL, Res, Res.getValueType());
8170 return Res;
8171 }
8172 }
8173
Evan Cheng0488db92007-09-25 01:57:46 +00008174 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8175 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008176 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008177 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008178 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008179}
8180
Evan Cheng370e5342008-12-03 08:38:43 +00008181// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8182// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8183// from the AND / OR.
8184static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8185 Opc = Op.getOpcode();
8186 if (Opc != ISD::OR && Opc != ISD::AND)
8187 return false;
8188 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8189 Op.getOperand(0).hasOneUse() &&
8190 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8191 Op.getOperand(1).hasOneUse());
8192}
8193
Evan Cheng961d6d42009-02-02 08:19:07 +00008194// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8195// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008196static bool isXor1OfSetCC(SDValue Op) {
8197 if (Op.getOpcode() != ISD::XOR)
8198 return false;
8199 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8200 if (N1C && N1C->getAPIntValue() == 1) {
8201 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8202 Op.getOperand(0).hasOneUse();
8203 }
8204 return false;
8205}
8206
Dan Gohmand858e902010-04-17 15:26:15 +00008207SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008208 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008209 SDValue Chain = Op.getOperand(0);
8210 SDValue Cond = Op.getOperand(1);
8211 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008212 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008213 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008214
Dan Gohman1a492952009-10-20 16:22:37 +00008215 if (Cond.getOpcode() == ISD::SETCC) {
8216 SDValue NewCond = LowerSETCC(Cond, DAG);
8217 if (NewCond.getNode())
8218 Cond = NewCond;
8219 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008220#if 0
8221 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008222 else if (Cond.getOpcode() == X86ISD::ADD ||
8223 Cond.getOpcode() == X86ISD::SUB ||
8224 Cond.getOpcode() == X86ISD::SMUL ||
8225 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008226 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008227#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008228
Evan Chengad9c0a32009-12-15 00:53:42 +00008229 // Look pass (and (setcc_carry (cmp ...)), 1).
8230 if (Cond.getOpcode() == ISD::AND &&
8231 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8232 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008233 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008234 Cond = Cond.getOperand(0);
8235 }
8236
Evan Cheng3f41d662007-10-08 22:16:29 +00008237 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8238 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008239 if (Cond.getOpcode() == X86ISD::SETCC ||
8240 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008241 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008242
Dan Gohman475871a2008-07-27 21:46:04 +00008243 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008244 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008245 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008246 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008247 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008248 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008249 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008250 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008251 default: break;
8252 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008253 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008254 // These can only come from an arithmetic instruction with overflow,
8255 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008256 Cond = Cond.getNode()->getOperand(1);
8257 addTest = false;
8258 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008259 }
Evan Cheng0488db92007-09-25 01:57:46 +00008260 }
Evan Cheng370e5342008-12-03 08:38:43 +00008261 } else {
8262 unsigned CondOpc;
8263 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8264 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008265 if (CondOpc == ISD::OR) {
8266 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8267 // two branches instead of an explicit OR instruction with a
8268 // separate test.
8269 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008270 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008271 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008272 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008273 Chain, Dest, CC, Cmp);
8274 CC = Cond.getOperand(1).getOperand(0);
8275 Cond = Cmp;
8276 addTest = false;
8277 }
8278 } else { // ISD::AND
8279 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8280 // two branches instead of an explicit AND instruction with a
8281 // separate test. However, we only do this if this block doesn't
8282 // have a fall-through edge, because this requires an explicit
8283 // jmp when the condition is false.
8284 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008285 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008286 Op.getNode()->hasOneUse()) {
8287 X86::CondCode CCode =
8288 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8289 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008290 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008291 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008292 // Look for an unconditional branch following this conditional branch.
8293 // We need this because we need to reverse the successors in order
8294 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008295 if (User->getOpcode() == ISD::BR) {
8296 SDValue FalseBB = User->getOperand(1);
8297 SDNode *NewBR =
8298 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008299 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008300 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008301 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008302
Dale Johannesene4d209d2009-02-03 20:21:25 +00008303 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008304 Chain, Dest, CC, Cmp);
8305 X86::CondCode CCode =
8306 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8307 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008308 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008309 Cond = Cmp;
8310 addTest = false;
8311 }
8312 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008313 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008314 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8315 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8316 // It should be transformed during dag combiner except when the condition
8317 // is set by a arithmetics with overflow node.
8318 X86::CondCode CCode =
8319 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8320 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008321 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008322 Cond = Cond.getOperand(0).getOperand(1);
8323 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008324 }
Evan Cheng0488db92007-09-25 01:57:46 +00008325 }
8326
8327 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008328 // Look pass the truncate.
8329 if (Cond.getOpcode() == ISD::TRUNCATE)
8330 Cond = Cond.getOperand(0);
8331
8332 // We know the result of AND is compared against zero. Try to match
8333 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008334 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008335 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8336 if (NewSetCC.getNode()) {
8337 CC = NewSetCC.getOperand(0);
8338 Cond = NewSetCC.getOperand(1);
8339 addTest = false;
8340 }
8341 }
8342 }
8343
8344 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008345 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008346 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008347 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008348 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008349 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008350}
8351
Anton Korobeynikove060b532007-04-17 19:34:00 +00008352
8353// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8354// Calls to _alloca is needed to probe the stack when allocating more than 4k
8355// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8356// that the guard pages used by the OS virtual memory manager are allocated in
8357// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008358SDValue
8359X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008360 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008361 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008362 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008363 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008364 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008365
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008366 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008367 SDValue Chain = Op.getOperand(0);
8368 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008369 // FIXME: Ensure alignment here
8370
Dan Gohman475871a2008-07-27 21:46:04 +00008371 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008372
Owen Anderson825b72b2009-08-11 20:47:22 +00008373 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008374 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008375
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008376 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008377 Flag = Chain.getValue(1);
8378
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008379 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008380
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008381 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008382 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008383
Dale Johannesendd64c412009-02-04 00:33:20 +00008384 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008385
Dan Gohman475871a2008-07-27 21:46:04 +00008386 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008387 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008388}
8389
Dan Gohmand858e902010-04-17 15:26:15 +00008390SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008391 MachineFunction &MF = DAG.getMachineFunction();
8392 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8393
Dan Gohman69de1932008-02-06 22:27:42 +00008394 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008395 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008396
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008397 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008398 // vastart just stores the address of the VarArgsFrameIndex slot into the
8399 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008400 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8401 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008402 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8403 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008404 }
8405
8406 // __va_list_tag:
8407 // gp_offset (0 - 6 * 8)
8408 // fp_offset (48 - 48 + 8 * 16)
8409 // overflow_arg_area (point to parameters coming in memory).
8410 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008411 SmallVector<SDValue, 8> MemOps;
8412 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008413 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008414 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008415 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8416 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008417 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008418 MemOps.push_back(Store);
8419
8420 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008421 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008422 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008423 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008424 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8425 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008426 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008427 MemOps.push_back(Store);
8428
8429 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008430 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008431 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008432 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8433 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008434 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8435 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008436 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008437 MemOps.push_back(Store);
8438
8439 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008440 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008441 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008442 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8443 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008444 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8445 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008446 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008447 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008448 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008449}
8450
Dan Gohmand858e902010-04-17 15:26:15 +00008451SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008452 assert(Subtarget->is64Bit() &&
8453 "LowerVAARG only handles 64-bit va_arg!");
8454 assert((Subtarget->isTargetLinux() ||
8455 Subtarget->isTargetDarwin()) &&
8456 "Unhandled target in LowerVAARG");
8457 assert(Op.getNode()->getNumOperands() == 4);
8458 SDValue Chain = Op.getOperand(0);
8459 SDValue SrcPtr = Op.getOperand(1);
8460 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8461 unsigned Align = Op.getConstantOperandVal(3);
8462 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008463
Dan Gohman320afb82010-10-12 18:00:49 +00008464 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008465 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008466 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8467 uint8_t ArgMode;
8468
8469 // Decide which area this value should be read from.
8470 // TODO: Implement the AMD64 ABI in its entirety. This simple
8471 // selection mechanism works only for the basic types.
8472 if (ArgVT == MVT::f80) {
8473 llvm_unreachable("va_arg for f80 not yet implemented");
8474 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8475 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8476 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8477 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8478 } else {
8479 llvm_unreachable("Unhandled argument type in LowerVAARG");
8480 }
8481
8482 if (ArgMode == 2) {
8483 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008484 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008485 !(DAG.getMachineFunction()
8486 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008487 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008488 }
8489
8490 // Insert VAARG_64 node into the DAG
8491 // VAARG_64 returns two values: Variable Argument Address, Chain
8492 SmallVector<SDValue, 11> InstOps;
8493 InstOps.push_back(Chain);
8494 InstOps.push_back(SrcPtr);
8495 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8496 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8497 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8498 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8499 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8500 VTs, &InstOps[0], InstOps.size(),
8501 MVT::i64,
8502 MachinePointerInfo(SV),
8503 /*Align=*/0,
8504 /*Volatile=*/false,
8505 /*ReadMem=*/true,
8506 /*WriteMem=*/true);
8507 Chain = VAARG.getValue(1);
8508
8509 // Load the next argument and return it
8510 return DAG.getLoad(ArgVT, dl,
8511 Chain,
8512 VAARG,
8513 MachinePointerInfo(),
8514 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008515}
8516
Dan Gohmand858e902010-04-17 15:26:15 +00008517SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008518 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008519 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008520 SDValue Chain = Op.getOperand(0);
8521 SDValue DstPtr = Op.getOperand(1);
8522 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008523 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8524 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008525 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008526
Chris Lattnere72f2022010-09-21 05:40:29 +00008527 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008528 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008529 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008530 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008531}
8532
Dan Gohman475871a2008-07-27 21:46:04 +00008533SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008534X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008535 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008536 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008537 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008538 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008539 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008540 case Intrinsic::x86_sse_comieq_ss:
8541 case Intrinsic::x86_sse_comilt_ss:
8542 case Intrinsic::x86_sse_comile_ss:
8543 case Intrinsic::x86_sse_comigt_ss:
8544 case Intrinsic::x86_sse_comige_ss:
8545 case Intrinsic::x86_sse_comineq_ss:
8546 case Intrinsic::x86_sse_ucomieq_ss:
8547 case Intrinsic::x86_sse_ucomilt_ss:
8548 case Intrinsic::x86_sse_ucomile_ss:
8549 case Intrinsic::x86_sse_ucomigt_ss:
8550 case Intrinsic::x86_sse_ucomige_ss:
8551 case Intrinsic::x86_sse_ucomineq_ss:
8552 case Intrinsic::x86_sse2_comieq_sd:
8553 case Intrinsic::x86_sse2_comilt_sd:
8554 case Intrinsic::x86_sse2_comile_sd:
8555 case Intrinsic::x86_sse2_comigt_sd:
8556 case Intrinsic::x86_sse2_comige_sd:
8557 case Intrinsic::x86_sse2_comineq_sd:
8558 case Intrinsic::x86_sse2_ucomieq_sd:
8559 case Intrinsic::x86_sse2_ucomilt_sd:
8560 case Intrinsic::x86_sse2_ucomile_sd:
8561 case Intrinsic::x86_sse2_ucomigt_sd:
8562 case Intrinsic::x86_sse2_ucomige_sd:
8563 case Intrinsic::x86_sse2_ucomineq_sd: {
8564 unsigned Opc = 0;
8565 ISD::CondCode CC = ISD::SETCC_INVALID;
8566 switch (IntNo) {
8567 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008568 case Intrinsic::x86_sse_comieq_ss:
8569 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008570 Opc = X86ISD::COMI;
8571 CC = ISD::SETEQ;
8572 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008573 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008574 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008575 Opc = X86ISD::COMI;
8576 CC = ISD::SETLT;
8577 break;
8578 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008579 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008580 Opc = X86ISD::COMI;
8581 CC = ISD::SETLE;
8582 break;
8583 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008584 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008585 Opc = X86ISD::COMI;
8586 CC = ISD::SETGT;
8587 break;
8588 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008589 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008590 Opc = X86ISD::COMI;
8591 CC = ISD::SETGE;
8592 break;
8593 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008594 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008595 Opc = X86ISD::COMI;
8596 CC = ISD::SETNE;
8597 break;
8598 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008599 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008600 Opc = X86ISD::UCOMI;
8601 CC = ISD::SETEQ;
8602 break;
8603 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008604 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008605 Opc = X86ISD::UCOMI;
8606 CC = ISD::SETLT;
8607 break;
8608 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008609 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008610 Opc = X86ISD::UCOMI;
8611 CC = ISD::SETLE;
8612 break;
8613 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008614 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008615 Opc = X86ISD::UCOMI;
8616 CC = ISD::SETGT;
8617 break;
8618 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008619 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008620 Opc = X86ISD::UCOMI;
8621 CC = ISD::SETGE;
8622 break;
8623 case Intrinsic::x86_sse_ucomineq_ss:
8624 case Intrinsic::x86_sse2_ucomineq_sd:
8625 Opc = X86ISD::UCOMI;
8626 CC = ISD::SETNE;
8627 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008628 }
Evan Cheng734503b2006-09-11 02:19:56 +00008629
Dan Gohman475871a2008-07-27 21:46:04 +00008630 SDValue LHS = Op.getOperand(1);
8631 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008632 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008633 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008634 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8635 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8636 DAG.getConstant(X86CC, MVT::i8), Cond);
8637 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008638 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008639 // ptest and testp intrinsics. The intrinsic these come from are designed to
8640 // return an integer value, not just an instruction so lower it to the ptest
8641 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008642 case Intrinsic::x86_sse41_ptestz:
8643 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008644 case Intrinsic::x86_sse41_ptestnzc:
8645 case Intrinsic::x86_avx_ptestz_256:
8646 case Intrinsic::x86_avx_ptestc_256:
8647 case Intrinsic::x86_avx_ptestnzc_256:
8648 case Intrinsic::x86_avx_vtestz_ps:
8649 case Intrinsic::x86_avx_vtestc_ps:
8650 case Intrinsic::x86_avx_vtestnzc_ps:
8651 case Intrinsic::x86_avx_vtestz_pd:
8652 case Intrinsic::x86_avx_vtestc_pd:
8653 case Intrinsic::x86_avx_vtestnzc_pd:
8654 case Intrinsic::x86_avx_vtestz_ps_256:
8655 case Intrinsic::x86_avx_vtestc_ps_256:
8656 case Intrinsic::x86_avx_vtestnzc_ps_256:
8657 case Intrinsic::x86_avx_vtestz_pd_256:
8658 case Intrinsic::x86_avx_vtestc_pd_256:
8659 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8660 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008661 unsigned X86CC = 0;
8662 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008663 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008664 case Intrinsic::x86_avx_vtestz_ps:
8665 case Intrinsic::x86_avx_vtestz_pd:
8666 case Intrinsic::x86_avx_vtestz_ps_256:
8667 case Intrinsic::x86_avx_vtestz_pd_256:
8668 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008669 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008670 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008671 // ZF = 1
8672 X86CC = X86::COND_E;
8673 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008674 case Intrinsic::x86_avx_vtestc_ps:
8675 case Intrinsic::x86_avx_vtestc_pd:
8676 case Intrinsic::x86_avx_vtestc_ps_256:
8677 case Intrinsic::x86_avx_vtestc_pd_256:
8678 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008679 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008680 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008681 // CF = 1
8682 X86CC = X86::COND_B;
8683 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008684 case Intrinsic::x86_avx_vtestnzc_ps:
8685 case Intrinsic::x86_avx_vtestnzc_pd:
8686 case Intrinsic::x86_avx_vtestnzc_ps_256:
8687 case Intrinsic::x86_avx_vtestnzc_pd_256:
8688 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008689 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008690 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008691 // ZF and CF = 0
8692 X86CC = X86::COND_A;
8693 break;
8694 }
Eric Christopherfd179292009-08-27 18:07:15 +00008695
Eric Christopher71c67532009-07-29 00:28:05 +00008696 SDValue LHS = Op.getOperand(1);
8697 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008698 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8699 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008700 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8701 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8702 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008703 }
Evan Cheng5759f972008-05-04 09:15:50 +00008704
8705 // Fix vector shift instructions where the last operand is a non-immediate
8706 // i32 value.
8707 case Intrinsic::x86_sse2_pslli_w:
8708 case Intrinsic::x86_sse2_pslli_d:
8709 case Intrinsic::x86_sse2_pslli_q:
8710 case Intrinsic::x86_sse2_psrli_w:
8711 case Intrinsic::x86_sse2_psrli_d:
8712 case Intrinsic::x86_sse2_psrli_q:
8713 case Intrinsic::x86_sse2_psrai_w:
8714 case Intrinsic::x86_sse2_psrai_d:
8715 case Intrinsic::x86_mmx_pslli_w:
8716 case Intrinsic::x86_mmx_pslli_d:
8717 case Intrinsic::x86_mmx_pslli_q:
8718 case Intrinsic::x86_mmx_psrli_w:
8719 case Intrinsic::x86_mmx_psrli_d:
8720 case Intrinsic::x86_mmx_psrli_q:
8721 case Intrinsic::x86_mmx_psrai_w:
8722 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008723 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008724 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008725 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008726
8727 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008728 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008729 switch (IntNo) {
8730 case Intrinsic::x86_sse2_pslli_w:
8731 NewIntNo = Intrinsic::x86_sse2_psll_w;
8732 break;
8733 case Intrinsic::x86_sse2_pslli_d:
8734 NewIntNo = Intrinsic::x86_sse2_psll_d;
8735 break;
8736 case Intrinsic::x86_sse2_pslli_q:
8737 NewIntNo = Intrinsic::x86_sse2_psll_q;
8738 break;
8739 case Intrinsic::x86_sse2_psrli_w:
8740 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8741 break;
8742 case Intrinsic::x86_sse2_psrli_d:
8743 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8744 break;
8745 case Intrinsic::x86_sse2_psrli_q:
8746 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8747 break;
8748 case Intrinsic::x86_sse2_psrai_w:
8749 NewIntNo = Intrinsic::x86_sse2_psra_w;
8750 break;
8751 case Intrinsic::x86_sse2_psrai_d:
8752 NewIntNo = Intrinsic::x86_sse2_psra_d;
8753 break;
8754 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008755 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008756 switch (IntNo) {
8757 case Intrinsic::x86_mmx_pslli_w:
8758 NewIntNo = Intrinsic::x86_mmx_psll_w;
8759 break;
8760 case Intrinsic::x86_mmx_pslli_d:
8761 NewIntNo = Intrinsic::x86_mmx_psll_d;
8762 break;
8763 case Intrinsic::x86_mmx_pslli_q:
8764 NewIntNo = Intrinsic::x86_mmx_psll_q;
8765 break;
8766 case Intrinsic::x86_mmx_psrli_w:
8767 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8768 break;
8769 case Intrinsic::x86_mmx_psrli_d:
8770 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8771 break;
8772 case Intrinsic::x86_mmx_psrli_q:
8773 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8774 break;
8775 case Intrinsic::x86_mmx_psrai_w:
8776 NewIntNo = Intrinsic::x86_mmx_psra_w;
8777 break;
8778 case Intrinsic::x86_mmx_psrai_d:
8779 NewIntNo = Intrinsic::x86_mmx_psra_d;
8780 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008781 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008782 }
8783 break;
8784 }
8785 }
Mon P Wangefa42202009-09-03 19:56:25 +00008786
8787 // The vector shift intrinsics with scalars uses 32b shift amounts but
8788 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8789 // to be zero.
8790 SDValue ShOps[4];
8791 ShOps[0] = ShAmt;
8792 ShOps[1] = DAG.getConstant(0, MVT::i32);
8793 if (ShAmtVT == MVT::v4i32) {
8794 ShOps[2] = DAG.getUNDEF(MVT::i32);
8795 ShOps[3] = DAG.getUNDEF(MVT::i32);
8796 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8797 } else {
8798 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008799// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008800 }
8801
Owen Andersone50ed302009-08-10 22:56:29 +00008802 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008803 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008804 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008805 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008806 Op.getOperand(1), ShAmt);
8807 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008808 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008809}
Evan Cheng72261582005-12-20 06:22:03 +00008810
Dan Gohmand858e902010-04-17 15:26:15 +00008811SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8812 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008813 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8814 MFI->setReturnAddressIsTaken(true);
8815
Bill Wendling64e87322009-01-16 19:25:27 +00008816 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008817 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008818
8819 if (Depth > 0) {
8820 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8821 SDValue Offset =
8822 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008823 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008824 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008825 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008826 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008827 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008828 }
8829
8830 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00008831 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008832 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008833 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008834}
8835
Dan Gohmand858e902010-04-17 15:26:15 +00008836SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00008837 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8838 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00008839
Owen Andersone50ed302009-08-10 22:56:29 +00008840 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008841 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00008842 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8843 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00008844 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00008845 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00008846 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
8847 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00008848 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00008849 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00008850}
8851
Dan Gohman475871a2008-07-27 21:46:04 +00008852SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008853 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008854 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008855}
8856
Dan Gohmand858e902010-04-17 15:26:15 +00008857SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008858 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00008859 SDValue Chain = Op.getOperand(0);
8860 SDValue Offset = Op.getOperand(1);
8861 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008862 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008863
Dan Gohmand8816272010-08-11 18:14:00 +00008864 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
8865 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
8866 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008867 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008868
Dan Gohmand8816272010-08-11 18:14:00 +00008869 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
8870 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008871 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008872 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8873 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008874 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008875 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008876
Dale Johannesene4d209d2009-02-03 20:21:25 +00008877 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008878 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008879 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008880}
8881
Dan Gohman475871a2008-07-27 21:46:04 +00008882SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008883 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008884 SDValue Root = Op.getOperand(0);
8885 SDValue Trmp = Op.getOperand(1); // trampoline
8886 SDValue FPtr = Op.getOperand(2); // nested function
8887 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008888 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008889
Dan Gohman69de1932008-02-06 22:27:42 +00008890 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008891
8892 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008893 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008894
8895 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008896 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8897 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008898
Evan Cheng0e6a0522011-07-18 20:57:22 +00008899 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
8900 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008901
8902 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8903
8904 // Load the pointer to the nested function into R11.
8905 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008906 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008907 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008908 Addr, MachinePointerInfo(TrmpAddr),
8909 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008910
Owen Anderson825b72b2009-08-11 20:47:22 +00008911 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8912 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008913 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8914 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008915 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008916
8917 // Load the 'nest' parameter value into R10.
8918 // R10 is specified in X86CallingConv.td
8919 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008920 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8921 DAG.getConstant(10, MVT::i64));
8922 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008923 Addr, MachinePointerInfo(TrmpAddr, 10),
8924 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008925
Owen Anderson825b72b2009-08-11 20:47:22 +00008926 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8927 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008928 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8929 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008930 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008931
8932 // Jump to the nested function.
8933 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008934 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8935 DAG.getConstant(20, MVT::i64));
8936 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008937 Addr, MachinePointerInfo(TrmpAddr, 20),
8938 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008939
8940 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008941 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8942 DAG.getConstant(22, MVT::i64));
8943 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008944 MachinePointerInfo(TrmpAddr, 22),
8945 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008946
Dan Gohman475871a2008-07-27 21:46:04 +00008947 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008948 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008949 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008950 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008951 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008952 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008953 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008954 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008955
8956 switch (CC) {
8957 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008958 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008959 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008960 case CallingConv::X86_StdCall: {
8961 // Pass 'nest' parameter in ECX.
8962 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008963 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008964
8965 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008966 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008967 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008968
Chris Lattner58d74912008-03-12 17:45:29 +00008969 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008970 unsigned InRegCount = 0;
8971 unsigned Idx = 1;
8972
8973 for (FunctionType::param_iterator I = FTy->param_begin(),
8974 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008975 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008976 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008977 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008978
8979 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008980 report_fatal_error("Nest register in use - reduce number of inreg"
8981 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008982 }
8983 }
8984 break;
8985 }
8986 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008987 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008988 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008989 // Pass 'nest' parameter in EAX.
8990 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008991 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008992 break;
8993 }
8994
Dan Gohman475871a2008-07-27 21:46:04 +00008995 SDValue OutChains[4];
8996 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008997
Owen Anderson825b72b2009-08-11 20:47:22 +00008998 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8999 DAG.getConstant(10, MVT::i32));
9000 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009001
Chris Lattnera62fe662010-02-05 19:20:30 +00009002 // This is storing the opcode for MOV32ri.
9003 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009004 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009005 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009006 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009007 Trmp, MachinePointerInfo(TrmpAddr),
9008 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009009
Owen Anderson825b72b2009-08-11 20:47:22 +00009010 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9011 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009012 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9013 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009014 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009015
Chris Lattnera62fe662010-02-05 19:20:30 +00009016 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009017 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9018 DAG.getConstant(5, MVT::i32));
9019 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009020 MachinePointerInfo(TrmpAddr, 5),
9021 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009022
Owen Anderson825b72b2009-08-11 20:47:22 +00009023 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9024 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009025 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9026 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009027 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009028
Dan Gohman475871a2008-07-27 21:46:04 +00009029 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009030 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009031 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009032 }
9033}
9034
Dan Gohmand858e902010-04-17 15:26:15 +00009035SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9036 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009037 /*
9038 The rounding mode is in bits 11:10 of FPSR, and has the following
9039 settings:
9040 00 Round to nearest
9041 01 Round to -inf
9042 10 Round to +inf
9043 11 Round to 0
9044
9045 FLT_ROUNDS, on the other hand, expects the following:
9046 -1 Undefined
9047 0 Round to 0
9048 1 Round to nearest
9049 2 Round to +inf
9050 3 Round to -inf
9051
9052 To perform the conversion, we do:
9053 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9054 */
9055
9056 MachineFunction &MF = DAG.getMachineFunction();
9057 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009058 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009059 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009060 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009061 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009062
9063 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009064 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009065 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009066
Michael J. Spencerec38de22010-10-10 22:04:20 +00009067
Chris Lattner2156b792010-09-22 01:11:26 +00009068 MachineMemOperand *MMO =
9069 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9070 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009071
Chris Lattner2156b792010-09-22 01:11:26 +00009072 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9073 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9074 DAG.getVTList(MVT::Other),
9075 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009076
9077 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009078 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009079 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009080
9081 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009082 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009083 DAG.getNode(ISD::SRL, DL, MVT::i16,
9084 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 CWD, DAG.getConstant(0x800, MVT::i16)),
9086 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009087 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009088 DAG.getNode(ISD::SRL, DL, MVT::i16,
9089 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009090 CWD, DAG.getConstant(0x400, MVT::i16)),
9091 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009092
Dan Gohman475871a2008-07-27 21:46:04 +00009093 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009094 DAG.getNode(ISD::AND, DL, MVT::i16,
9095 DAG.getNode(ISD::ADD, DL, MVT::i16,
9096 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009097 DAG.getConstant(1, MVT::i16)),
9098 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009099
9100
Duncan Sands83ec4b62008-06-06 12:08:01 +00009101 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009102 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009103}
9104
Dan Gohmand858e902010-04-17 15:26:15 +00009105SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009106 EVT VT = Op.getValueType();
9107 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009108 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009109 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009110
9111 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009113 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009115 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009116 }
Evan Cheng18efe262007-12-14 02:13:44 +00009117
Evan Cheng152804e2007-12-14 08:30:15 +00009118 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009120 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009121
9122 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009123 SDValue Ops[] = {
9124 Op,
9125 DAG.getConstant(NumBits+NumBits-1, OpVT),
9126 DAG.getConstant(X86::COND_E, MVT::i8),
9127 Op.getValue(1)
9128 };
9129 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009130
9131 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009132 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009133
Owen Anderson825b72b2009-08-11 20:47:22 +00009134 if (VT == MVT::i8)
9135 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009136 return Op;
9137}
9138
Dan Gohmand858e902010-04-17 15:26:15 +00009139SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009140 EVT VT = Op.getValueType();
9141 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009142 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009143 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009144
9145 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009146 if (VT == MVT::i8) {
9147 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009148 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009149 }
Evan Cheng152804e2007-12-14 08:30:15 +00009150
9151 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009152 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009153 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009154
9155 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009156 SDValue Ops[] = {
9157 Op,
9158 DAG.getConstant(NumBits, OpVT),
9159 DAG.getConstant(X86::COND_E, MVT::i8),
9160 Op.getValue(1)
9161 };
9162 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009163
Owen Anderson825b72b2009-08-11 20:47:22 +00009164 if (VT == MVT::i8)
9165 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009166 return Op;
9167}
9168
Dan Gohmand858e902010-04-17 15:26:15 +00009169SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009170 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009171 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009172 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009173
Mon P Wangaf9b9522008-12-18 21:42:19 +00009174 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9175 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9176 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9177 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9178 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9179 //
9180 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9181 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9182 // return AloBlo + AloBhi + AhiBlo;
9183
9184 SDValue A = Op.getOperand(0);
9185 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009186
Dale Johannesene4d209d2009-02-03 20:21:25 +00009187 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009188 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9189 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009190 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009191 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9192 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009193 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009194 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009195 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009196 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009197 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009198 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009199 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009200 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009201 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009202 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009203 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9204 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009205 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009206 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9207 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009208 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9209 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009210 return Res;
9211}
9212
Nadav Rotem43012222011-05-11 08:12:09 +00009213SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9214
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009215 EVT VT = Op.getValueType();
9216 DebugLoc dl = Op.getDebugLoc();
9217 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009218 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009219 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009220
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009221 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
9222 return SDValue();
9223
9224 // Decompose 256-bit shifts into smaller 128-bit shifts.
9225 if (VT.getSizeInBits() == 256) {
9226 int NumElems = VT.getVectorNumElements();
9227 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9228 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9229
9230 // Extract the two vectors
9231 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9232 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9233 DAG, dl);
9234
9235 // Recreate the shift amount vectors
9236 SmallVector<SDValue, 4> Amt1Csts;
9237 SmallVector<SDValue, 4> Amt2Csts;
9238 for (int i = 0; i < NumElems/2; ++i)
9239 Amt1Csts.push_back(Amt->getOperand(i));
9240 for (int i = NumElems/2; i < NumElems; ++i)
9241 Amt2Csts.push_back(Amt->getOperand(i));
9242
9243 SDValue Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9244 &Amt1Csts[0], NumElems/2);
9245 SDValue Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9246 &Amt2Csts[0], NumElems/2);
9247
9248 // Issue new vector shifts for the smaller types
9249 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9250 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9251
9252 // Concatenate the result back
9253 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9254 }
Nate Begeman51409212010-07-28 00:21:48 +00009255
Nadav Rotem43012222011-05-11 08:12:09 +00009256 // Optimize shl/srl/sra with constant shift amount.
9257 if (isSplatVector(Amt.getNode())) {
9258 SDValue SclrAmt = Amt->getOperand(0);
9259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9260 uint64_t ShiftAmt = C->getZExtValue();
9261
9262 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9263 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9264 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9265 R, DAG.getConstant(ShiftAmt, MVT::i32));
9266
9267 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9268 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9269 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9270 R, DAG.getConstant(ShiftAmt, MVT::i32));
9271
9272 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9273 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9274 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9275 R, DAG.getConstant(ShiftAmt, MVT::i32));
9276
9277 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9278 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9279 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9280 R, DAG.getConstant(ShiftAmt, MVT::i32));
9281
9282 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9283 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9284 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9285 R, DAG.getConstant(ShiftAmt, MVT::i32));
9286
9287 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9288 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9289 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9290 R, DAG.getConstant(ShiftAmt, MVT::i32));
9291
9292 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9293 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9294 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9295 R, DAG.getConstant(ShiftAmt, MVT::i32));
9296
9297 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9298 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9299 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9300 R, DAG.getConstant(ShiftAmt, MVT::i32));
9301 }
9302 }
9303
9304 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009305 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009306 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9307 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9308 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9309
9310 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009311
Nate Begeman51409212010-07-28 00:21:48 +00009312 std::vector<Constant*> CV(4, CI);
9313 Constant *C = ConstantVector::get(CV);
9314 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9315 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009316 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009317 false, false, 16);
9318
9319 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009320 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009321 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9322 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9323 }
Nadav Rotem43012222011-05-11 08:12:09 +00009324 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009325 // a = a << 5;
9326 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9327 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9328 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9329
9330 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9331 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9332
9333 std::vector<Constant*> CVM1(16, CM1);
9334 std::vector<Constant*> CVM2(16, CM2);
9335 Constant *C = ConstantVector::get(CVM1);
9336 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9337 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009338 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009339 false, false, 16);
9340
9341 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9342 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9343 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9344 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9345 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009346 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009347 // a += a
9348 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009349
Nate Begeman51409212010-07-28 00:21:48 +00009350 C = ConstantVector::get(CVM2);
9351 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9352 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009353 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009354 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009355
Nate Begeman51409212010-07-28 00:21:48 +00009356 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9357 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9358 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9359 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9360 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009361 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009362 // a += a
9363 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009364
Nate Begeman51409212010-07-28 00:21:48 +00009365 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009366 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009367 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9368 return R;
9369 }
9370 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009371}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009372
Dan Gohmand858e902010-04-17 15:26:15 +00009373SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009374 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9375 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009376 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9377 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009378 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009379 SDValue LHS = N->getOperand(0);
9380 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009381 unsigned BaseOp = 0;
9382 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009383 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009384 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009385 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009386 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009387 // A subtract of one will be selected as a INC. Note that INC doesn't
9388 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009389 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9390 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009391 BaseOp = X86ISD::INC;
9392 Cond = X86::COND_O;
9393 break;
9394 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009395 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009396 Cond = X86::COND_O;
9397 break;
9398 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009399 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009400 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009401 break;
9402 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009403 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9404 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009405 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9406 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009407 BaseOp = X86ISD::DEC;
9408 Cond = X86::COND_O;
9409 break;
9410 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009411 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009412 Cond = X86::COND_O;
9413 break;
9414 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009415 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009416 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009417 break;
9418 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009419 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009420 Cond = X86::COND_O;
9421 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009422 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9423 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9424 MVT::i32);
9425 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009426
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009427 SDValue SetCC =
9428 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9429 DAG.getConstant(X86::COND_O, MVT::i32),
9430 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009431
Dan Gohman6e5fda22011-07-22 18:45:15 +00009432 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009433 }
Bill Wendling74c37652008-12-09 22:08:41 +00009434 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009435
Bill Wendling61edeb52008-12-02 01:06:39 +00009436 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009438 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009439
Bill Wendling61edeb52008-12-02 01:06:39 +00009440 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009441 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9442 DAG.getConstant(Cond, MVT::i32),
9443 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009444
Dan Gohman6e5fda22011-07-22 18:45:15 +00009445 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009446}
9447
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009448SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9449 DebugLoc dl = Op.getDebugLoc();
9450 SDNode* Node = Op.getNode();
9451 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9452 EVT VT = Node->getValueType(0);
9453
9454 if (Subtarget->hasSSE2() && VT.isVector()) {
9455 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9456 ExtraVT.getScalarType().getSizeInBits();
9457 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9458
9459 unsigned SHLIntrinsicsID = 0;
9460 unsigned SRAIntrinsicsID = 0;
9461 switch (VT.getSimpleVT().SimpleTy) {
9462 default:
9463 return SDValue();
9464 case MVT::v2i64: {
9465 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9466 SRAIntrinsicsID = 0;
9467 break;
9468 }
9469 case MVT::v4i32: {
9470 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9471 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9472 break;
9473 }
9474 case MVT::v8i16: {
9475 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9476 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9477 break;
9478 }
9479 }
9480
9481 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9482 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9483 Node->getOperand(0), ShAmt);
9484
9485 // In case of 1 bit sext, no need to shr
9486 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9487
9488 if (SRAIntrinsicsID) {
9489 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9490 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9491 Tmp1, ShAmt);
9492 }
9493 return Tmp1;
9494 }
9495
9496 return SDValue();
9497}
9498
9499
Eric Christopher9a9d2752010-07-22 02:48:34 +00009500SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9501 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009502
Eric Christopher77ed1352011-07-08 00:04:56 +00009503 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9504 // There isn't any reason to disable it if the target processor supports it.
9505 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009506 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009507 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009508 SDValue Ops[] = {
9509 DAG.getRegister(X86::ESP, MVT::i32), // Base
9510 DAG.getTargetConstant(1, MVT::i8), // Scale
9511 DAG.getRegister(0, MVT::i32), // Index
9512 DAG.getTargetConstant(0, MVT::i32), // Disp
9513 DAG.getRegister(0, MVT::i32), // Segment.
9514 Zero,
9515 Chain
9516 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009517 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009518 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9519 array_lengthof(Ops));
9520 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009521 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009522
Eric Christopher9a9d2752010-07-22 02:48:34 +00009523 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009524 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009525 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009526
Chris Lattner132929a2010-08-14 17:26:09 +00009527 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9528 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9529 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9530 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009531
Chris Lattner132929a2010-08-14 17:26:09 +00009532 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9533 if (!Op1 && !Op2 && !Op3 && Op4)
9534 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009535
Chris Lattner132929a2010-08-14 17:26:09 +00009536 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9537 if (Op1 && !Op2 && !Op3 && !Op4)
9538 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009539
9540 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009541 // (MFENCE)>;
9542 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009543}
9544
Eli Friedman14648462011-07-27 22:21:52 +00009545SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
9546 SelectionDAG &DAG) const {
9547 DebugLoc dl = Op.getDebugLoc();
9548 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
9549 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
9550 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
9551 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
9552
9553 // The only fence that needs an instruction is a sequentially-consistent
9554 // cross-thread fence.
9555 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
9556 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
9557 // no-sse2). There isn't any reason to disable it if the target processor
9558 // supports it.
9559 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
9560 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
9561
9562 SDValue Chain = Op.getOperand(0);
9563 SDValue Zero = DAG.getConstant(0, MVT::i32);
9564 SDValue Ops[] = {
9565 DAG.getRegister(X86::ESP, MVT::i32), // Base
9566 DAG.getTargetConstant(1, MVT::i8), // Scale
9567 DAG.getRegister(0, MVT::i32), // Index
9568 DAG.getTargetConstant(0, MVT::i32), // Disp
9569 DAG.getRegister(0, MVT::i32), // Segment.
9570 Zero,
9571 Chain
9572 };
9573 SDNode *Res =
9574 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9575 array_lengthof(Ops));
9576 return SDValue(Res, 0);
9577 }
9578
9579 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
9580 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
9581}
9582
9583
Dan Gohmand858e902010-04-17 15:26:15 +00009584SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009585 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009586 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009587 unsigned Reg = 0;
9588 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009590 default:
9591 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009592 case MVT::i8: Reg = X86::AL; size = 1; break;
9593 case MVT::i16: Reg = X86::AX; size = 2; break;
9594 case MVT::i32: Reg = X86::EAX; size = 4; break;
9595 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009596 assert(Subtarget->is64Bit() && "Node not type legal!");
9597 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009598 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009599 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009600 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009601 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009602 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009603 Op.getOperand(1),
9604 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009606 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009607 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009608 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9609 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9610 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009611 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009612 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009613 return cpOut;
9614}
9615
Duncan Sands1607f052008-12-01 11:39:25 +00009616SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009617 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009618 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009619 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009620 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009621 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009622 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9624 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009625 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009626 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9627 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009628 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009629 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009630 rdx.getValue(1)
9631 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009632 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009633}
9634
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009635SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009636 SelectionDAG &DAG) const {
9637 EVT SrcVT = Op.getOperand(0).getValueType();
9638 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009639 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9640 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009641 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009642 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009643 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009644 // i64 <=> MMX conversions are Legal.
9645 if (SrcVT==MVT::i64 && DstVT.isVector())
9646 return Op;
9647 if (DstVT==MVT::i64 && SrcVT.isVector())
9648 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009649 // MMX <=> MMX conversions are Legal.
9650 if (SrcVT.isVector() && DstVT.isVector())
9651 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009652 // All other conversions need to be expanded.
9653 return SDValue();
9654}
Chris Lattner5b856542010-12-20 00:59:46 +00009655
Dan Gohmand858e902010-04-17 15:26:15 +00009656SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009657 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009658 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009659 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009660 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009661 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009662 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009663 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009664 Node->getOperand(0),
9665 Node->getOperand(1), negOp,
9666 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +00009667 cast<AtomicSDNode>(Node)->getAlignment(),
9668 cast<AtomicSDNode>(Node)->getOrdering(),
9669 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +00009670}
9671
Chris Lattner5b856542010-12-20 00:59:46 +00009672static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9673 EVT VT = Op.getNode()->getValueType(0);
9674
9675 // Let legalize expand this if it isn't a legal type yet.
9676 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9677 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009678
Chris Lattner5b856542010-12-20 00:59:46 +00009679 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009680
Chris Lattner5b856542010-12-20 00:59:46 +00009681 unsigned Opc;
9682 bool ExtraOp = false;
9683 switch (Op.getOpcode()) {
9684 default: assert(0 && "Invalid code");
9685 case ISD::ADDC: Opc = X86ISD::ADD; break;
9686 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9687 case ISD::SUBC: Opc = X86ISD::SUB; break;
9688 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9689 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009690
Chris Lattner5b856542010-12-20 00:59:46 +00009691 if (!ExtraOp)
9692 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9693 Op.getOperand(1));
9694 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9695 Op.getOperand(1), Op.getOperand(2));
9696}
9697
Evan Cheng0db9fe62006-04-25 20:13:52 +00009698/// LowerOperation - Provide custom lowering hooks for some operations.
9699///
Dan Gohmand858e902010-04-17 15:26:15 +00009700SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009701 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009702 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009703 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009704 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +00009705 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009706 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9707 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009708 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009709 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009710 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9711 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9712 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009713 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009714 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009715 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9716 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9717 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009718 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009719 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009720 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009721 case ISD::SHL_PARTS:
9722 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009723 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009724 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009725 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009726 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009727 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009728 case ISD::FABS: return LowerFABS(Op, DAG);
9729 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009730 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009731 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009732 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009733 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009734 case ISD::SELECT: return LowerSELECT(Op, DAG);
9735 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009736 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009737 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009738 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009739 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009740 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009741 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9742 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009743 case ISD::FRAME_TO_ARGS_OFFSET:
9744 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009745 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009746 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009747 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009748 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009749 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9750 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009751 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009752 case ISD::SRA:
9753 case ISD::SRL:
9754 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009755 case ISD::SADDO:
9756 case ISD::UADDO:
9757 case ISD::SSUBO:
9758 case ISD::USUBO:
9759 case ISD::SMULO:
9760 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009761 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009762 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009763 case ISD::ADDC:
9764 case ISD::ADDE:
9765 case ISD::SUBC:
9766 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009767 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009768}
9769
Duncan Sands1607f052008-12-01 11:39:25 +00009770void X86TargetLowering::
9771ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009772 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009773 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009774 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009776
9777 SDValue Chain = Node->getOperand(0);
9778 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009779 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009780 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009781 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009782 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009783 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009784 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009785 SDValue Result =
9786 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9787 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009788 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009789 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009790 Results.push_back(Result.getValue(2));
9791}
9792
Duncan Sands126d9072008-07-04 11:47:58 +00009793/// ReplaceNodeResults - Replace a node with an illegal result type
9794/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009795void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9796 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009797 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009798 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009799 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009800 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009801 assert(false && "Do not know how to custom type legalize this operation!");
9802 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009803 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009804 case ISD::ADDC:
9805 case ISD::ADDE:
9806 case ISD::SUBC:
9807 case ISD::SUBE:
9808 // We don't want to expand or promote these.
9809 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009810 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009811 std::pair<SDValue,SDValue> Vals =
9812 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009813 SDValue FIST = Vals.first, StackSlot = Vals.second;
9814 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009815 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009816 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009817 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9818 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009819 }
9820 return;
9821 }
9822 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009823 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009824 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009825 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009827 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009828 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009829 eax.getValue(2));
9830 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
9831 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009833 Results.push_back(edx.getValue(1));
9834 return;
9835 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009836 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00009837 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00009839 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009840 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9841 DAG.getConstant(0, MVT::i32));
9842 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
9843 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009844 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
9845 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009846 cpInL.getValue(1));
9847 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00009848 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9849 DAG.getConstant(0, MVT::i32));
9850 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
9851 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00009852 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00009853 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009854 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00009855 swapInL.getValue(1));
9856 SDValue Ops[] = { swapInH.getValue(0),
9857 N->getOperand(1),
9858 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009859 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00009860 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
9861 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
9862 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00009863 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009864 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00009865 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00009866 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00009867 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009868 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009869 Results.push_back(cpOutH.getValue(1));
9870 return;
9871 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009872 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00009873 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
9874 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009875 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00009876 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
9877 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009878 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00009879 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
9880 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009881 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00009882 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
9883 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009884 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00009885 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
9886 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009887 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00009888 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
9889 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009890 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00009891 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
9892 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00009893 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00009894}
9895
Evan Cheng72261582005-12-20 06:22:03 +00009896const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
9897 switch (Opcode) {
9898 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00009899 case X86ISD::BSF: return "X86ISD::BSF";
9900 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00009901 case X86ISD::SHLD: return "X86ISD::SHLD";
9902 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00009903 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009904 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00009905 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00009906 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00009907 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00009908 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00009909 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
9910 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
9911 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00009912 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00009913 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00009914 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00009915 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00009916 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00009917 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00009918 case X86ISD::COMI: return "X86ISD::COMI";
9919 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00009920 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00009921 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +00009922 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
9923 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +00009924 case X86ISD::CMOV: return "X86ISD::CMOV";
9925 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00009926 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00009927 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
9928 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00009929 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00009930 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00009931 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009932 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00009933 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00009934 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
9935 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00009936 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00009937 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +00009938 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +00009939 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
9940 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
9941 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +00009942 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +00009943 case X86ISD::FMAX: return "X86ISD::FMAX";
9944 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00009945 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
9946 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009947 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00009948 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009949 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00009950 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009951 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00009952 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
9953 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009954 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
9955 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
9956 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
9957 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
9958 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
9959 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00009960 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
9961 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00009962 case X86ISD::VSHL: return "X86ISD::VSHL";
9963 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00009964 case X86ISD::CMPPD: return "X86ISD::CMPPD";
9965 case X86ISD::CMPPS: return "X86ISD::CMPPS";
9966 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
9967 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
9968 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
9969 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
9970 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
9971 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
9972 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
9973 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009974 case X86ISD::ADD: return "X86ISD::ADD";
9975 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +00009976 case X86ISD::ADC: return "X86ISD::ADC";
9977 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +00009978 case X86ISD::SMUL: return "X86ISD::SMUL";
9979 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00009980 case X86ISD::INC: return "X86ISD::INC";
9981 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00009982 case X86ISD::OR: return "X86ISD::OR";
9983 case X86ISD::XOR: return "X86ISD::XOR";
9984 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00009985 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00009986 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009987 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009988 case X86ISD::PALIGN: return "X86ISD::PALIGN";
9989 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
9990 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
9991 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
9992 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
9993 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
9994 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
9995 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
9996 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009997 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00009998 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00009999 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010000 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10001 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010002 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10003 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10004 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10005 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10006 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10007 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10008 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10009 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10010 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010011 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010012 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10013 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10014 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10015 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10016 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10017 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10018 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10019 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10020 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10021 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010022 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10023 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10024 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10025 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010026 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010027 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010028 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010029 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +000010030 }
10031}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010032
Chris Lattnerc9addb72007-03-30 23:15:24 +000010033// isLegalAddressingMode - Return true if the addressing mode represented
10034// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010035bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010036 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010037 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010038 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010039 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010040
Chris Lattnerc9addb72007-03-30 23:15:24 +000010041 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010042 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010043 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010044
Chris Lattnerc9addb72007-03-30 23:15:24 +000010045 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010046 unsigned GVFlags =
10047 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010048
Chris Lattnerdfed4132009-07-10 07:38:24 +000010049 // If a reference to this global requires an extra load, we can't fold it.
10050 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010051 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010052
Chris Lattnerdfed4132009-07-10 07:38:24 +000010053 // If BaseGV requires a register for the PIC base, we cannot also have a
10054 // BaseReg specified.
10055 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010056 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010057
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010058 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010059 if ((M != CodeModel::Small || R != Reloc::Static) &&
10060 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010061 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010062 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010063
Chris Lattnerc9addb72007-03-30 23:15:24 +000010064 switch (AM.Scale) {
10065 case 0:
10066 case 1:
10067 case 2:
10068 case 4:
10069 case 8:
10070 // These scales always work.
10071 break;
10072 case 3:
10073 case 5:
10074 case 9:
10075 // These scales are formed with basereg+scalereg. Only accept if there is
10076 // no basereg yet.
10077 if (AM.HasBaseReg)
10078 return false;
10079 break;
10080 default: // Other stuff never works.
10081 return false;
10082 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010083
Chris Lattnerc9addb72007-03-30 23:15:24 +000010084 return true;
10085}
10086
10087
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010088bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010089 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010090 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010091 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10092 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010093 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010094 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010095 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010096}
10097
Owen Andersone50ed302009-08-10 22:56:29 +000010098bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010099 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010100 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010101 unsigned NumBits1 = VT1.getSizeInBits();
10102 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010103 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010104 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010105 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010106}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010107
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010108bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010109 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010110 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010111}
10112
Owen Andersone50ed302009-08-10 22:56:29 +000010113bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010114 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010115 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010116}
10117
Owen Andersone50ed302009-08-10 22:56:29 +000010118bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010119 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010120 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010121}
10122
Evan Cheng60c07e12006-07-05 22:17:51 +000010123/// isShuffleMaskLegal - Targets can use this to indicate that they only
10124/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10125/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10126/// are assumed to be legal.
10127bool
Eric Christopherfd179292009-08-27 18:07:15 +000010128X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010129 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010130 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010131 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010132 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010133
Nate Begemana09008b2009-10-19 02:17:23 +000010134 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010135 return (VT.getVectorNumElements() == 2 ||
10136 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10137 isMOVLMask(M, VT) ||
10138 isSHUFPMask(M, VT) ||
10139 isPSHUFDMask(M, VT) ||
10140 isPSHUFHWMask(M, VT) ||
10141 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010142 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010143 isUNPCKLMask(M, VT) ||
10144 isUNPCKHMask(M, VT) ||
10145 isUNPCKL_v_undef_Mask(M, VT) ||
10146 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010147}
10148
Dan Gohman7d8143f2008-04-09 20:09:42 +000010149bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010150X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010151 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010152 unsigned NumElts = VT.getVectorNumElements();
10153 // FIXME: This collection of masks seems suspect.
10154 if (NumElts == 2)
10155 return true;
10156 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10157 return (isMOVLMask(Mask, VT) ||
10158 isCommutedMOVLMask(Mask, VT, true) ||
10159 isSHUFPMask(Mask, VT) ||
10160 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010161 }
10162 return false;
10163}
10164
10165//===----------------------------------------------------------------------===//
10166// X86 Scheduler Hooks
10167//===----------------------------------------------------------------------===//
10168
Mon P Wang63307c32008-05-05 19:05:59 +000010169// private utility function
10170MachineBasicBlock *
10171X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10172 MachineBasicBlock *MBB,
10173 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010174 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010175 unsigned LoadOpc,
10176 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010177 unsigned notOpc,
10178 unsigned EAXreg,
10179 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010180 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010181 // For the atomic bitwise operator, we generate
10182 // thisMBB:
10183 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010184 // ld t1 = [bitinstr.addr]
10185 // op t2 = t1, [bitinstr.val]
10186 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010187 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10188 // bz newMBB
10189 // fallthrough -->nextMBB
10190 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10191 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010192 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010193 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010194
Mon P Wang63307c32008-05-05 19:05:59 +000010195 /// First build the CFG
10196 MachineFunction *F = MBB->getParent();
10197 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010198 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10199 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10200 F->insert(MBBIter, newMBB);
10201 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010202
Dan Gohman14152b42010-07-06 20:24:04 +000010203 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10204 nextMBB->splice(nextMBB->begin(), thisMBB,
10205 llvm::next(MachineBasicBlock::iterator(bInstr)),
10206 thisMBB->end());
10207 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010208
Mon P Wang63307c32008-05-05 19:05:59 +000010209 // Update thisMBB to fall through to newMBB
10210 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010211
Mon P Wang63307c32008-05-05 19:05:59 +000010212 // newMBB jumps to itself and fall through to nextMBB
10213 newMBB->addSuccessor(nextMBB);
10214 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010215
Mon P Wang63307c32008-05-05 19:05:59 +000010216 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010217 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010218 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010219 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010220 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010221 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010222 int numArgs = bInstr->getNumOperands() - 1;
10223 for (int i=0; i < numArgs; ++i)
10224 argOpers[i] = &bInstr->getOperand(i+1);
10225
10226 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010227 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010228 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010229
Dale Johannesen140be2d2008-08-19 18:47:28 +000010230 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010231 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010232 for (int i=0; i <= lastAddrIndx; ++i)
10233 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010234
Dale Johannesen140be2d2008-08-19 18:47:28 +000010235 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010236 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010237 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010238 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010239 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010240 tt = t1;
10241
Dale Johannesen140be2d2008-08-19 18:47:28 +000010242 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010243 assert((argOpers[valArgIndx]->isReg() ||
10244 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010245 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010246 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010247 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010248 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010249 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010250 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010251 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010252
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010253 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010254 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010255
Dale Johannesene4d209d2009-02-03 20:21:25 +000010256 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010257 for (int i=0; i <= lastAddrIndx; ++i)
10258 (*MIB).addOperand(*argOpers[i]);
10259 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010260 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010261 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10262 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010263
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010264 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010265 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010266
Mon P Wang63307c32008-05-05 19:05:59 +000010267 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010268 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010269
Dan Gohman14152b42010-07-06 20:24:04 +000010270 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010271 return nextMBB;
10272}
10273
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010274// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010275MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010276X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10277 MachineBasicBlock *MBB,
10278 unsigned regOpcL,
10279 unsigned regOpcH,
10280 unsigned immOpcL,
10281 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010282 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010283 // For the atomic bitwise operator, we generate
10284 // thisMBB (instructions are in pairs, except cmpxchg8b)
10285 // ld t1,t2 = [bitinstr.addr]
10286 // newMBB:
10287 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10288 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010289 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010290 // mov ECX, EBX <- t5, t6
10291 // mov EAX, EDX <- t1, t2
10292 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10293 // mov t3, t4 <- EAX, EDX
10294 // bz newMBB
10295 // result in out1, out2
10296 // fallthrough -->nextMBB
10297
10298 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10299 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010300 const unsigned NotOpc = X86::NOT32r;
10301 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10302 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10303 MachineFunction::iterator MBBIter = MBB;
10304 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010305
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010306 /// First build the CFG
10307 MachineFunction *F = MBB->getParent();
10308 MachineBasicBlock *thisMBB = MBB;
10309 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10310 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10311 F->insert(MBBIter, newMBB);
10312 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010313
Dan Gohman14152b42010-07-06 20:24:04 +000010314 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10315 nextMBB->splice(nextMBB->begin(), thisMBB,
10316 llvm::next(MachineBasicBlock::iterator(bInstr)),
10317 thisMBB->end());
10318 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010319
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010320 // Update thisMBB to fall through to newMBB
10321 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010322
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010323 // newMBB jumps to itself and fall through to nextMBB
10324 newMBB->addSuccessor(nextMBB);
10325 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010326
Dale Johannesene4d209d2009-02-03 20:21:25 +000010327 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010328 // Insert instructions into newMBB based on incoming instruction
10329 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010330 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010331 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010332 MachineOperand& dest1Oper = bInstr->getOperand(0);
10333 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010334 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10335 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010336 argOpers[i] = &bInstr->getOperand(i+2);
10337
Dan Gohman71ea4e52010-05-14 21:01:44 +000010338 // We use some of the operands multiple times, so conservatively just
10339 // clear any kill flags that might be present.
10340 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10341 argOpers[i]->setIsKill(false);
10342 }
10343
Evan Chengad5b52f2010-01-08 19:14:57 +000010344 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010345 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010346
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010347 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010348 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010349 for (int i=0; i <= lastAddrIndx; ++i)
10350 (*MIB).addOperand(*argOpers[i]);
10351 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010352 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010353 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010354 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010355 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010356 MachineOperand newOp3 = *(argOpers[3]);
10357 if (newOp3.isImm())
10358 newOp3.setImm(newOp3.getImm()+4);
10359 else
10360 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010361 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010362 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010363
10364 // t3/4 are defined later, at the bottom of the loop
10365 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10366 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010367 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010368 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010369 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010370 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10371
Evan Cheng306b4ca2010-01-08 23:41:50 +000010372 // The subsequent operations should be using the destination registers of
10373 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010374 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010375 t1 = F->getRegInfo().createVirtualRegister(RC);
10376 t2 = F->getRegInfo().createVirtualRegister(RC);
10377 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10378 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010379 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010380 t1 = dest1Oper.getReg();
10381 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010382 }
10383
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010384 int valArgIndx = lastAddrIndx + 1;
10385 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010386 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010387 "invalid operand");
10388 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10389 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010390 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010391 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010392 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010393 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010394 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010395 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010396 (*MIB).addOperand(*argOpers[valArgIndx]);
10397 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010398 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010399 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010400 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010401 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010402 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010403 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010404 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010405 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010406 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010407 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010408
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010409 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010410 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010411 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010412 MIB.addReg(t2);
10413
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010414 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010415 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010416 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010417 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010418
Dale Johannesene4d209d2009-02-03 20:21:25 +000010419 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010420 for (int i=0; i <= lastAddrIndx; ++i)
10421 (*MIB).addOperand(*argOpers[i]);
10422
10423 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010424 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10425 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010426
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010427 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010428 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010429 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010430 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010431
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010432 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010433 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010434
Dan Gohman14152b42010-07-06 20:24:04 +000010435 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010436 return nextMBB;
10437}
10438
10439// private utility function
10440MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010441X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10442 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010443 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010444 // For the atomic min/max operator, we generate
10445 // thisMBB:
10446 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010447 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010448 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010449 // cmp t1, t2
10450 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010451 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010452 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10453 // bz newMBB
10454 // fallthrough -->nextMBB
10455 //
10456 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10457 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010458 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010459 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010460
Mon P Wang63307c32008-05-05 19:05:59 +000010461 /// First build the CFG
10462 MachineFunction *F = MBB->getParent();
10463 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010464 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10465 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10466 F->insert(MBBIter, newMBB);
10467 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010468
Dan Gohman14152b42010-07-06 20:24:04 +000010469 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10470 nextMBB->splice(nextMBB->begin(), thisMBB,
10471 llvm::next(MachineBasicBlock::iterator(mInstr)),
10472 thisMBB->end());
10473 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010474
Mon P Wang63307c32008-05-05 19:05:59 +000010475 // Update thisMBB to fall through to newMBB
10476 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010477
Mon P Wang63307c32008-05-05 19:05:59 +000010478 // newMBB jumps to newMBB and fall through to nextMBB
10479 newMBB->addSuccessor(nextMBB);
10480 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010481
Dale Johannesene4d209d2009-02-03 20:21:25 +000010482 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010483 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010484 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010485 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010486 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010487 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010488 int numArgs = mInstr->getNumOperands() - 1;
10489 for (int i=0; i < numArgs; ++i)
10490 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010491
Mon P Wang63307c32008-05-05 19:05:59 +000010492 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010493 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010494 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010495
Mon P Wangab3e7472008-05-05 22:56:23 +000010496 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010497 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010498 for (int i=0; i <= lastAddrIndx; ++i)
10499 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010500
Mon P Wang63307c32008-05-05 19:05:59 +000010501 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010502 assert((argOpers[valArgIndx]->isReg() ||
10503 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010504 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010505
10506 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010507 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010508 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010509 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010510 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010511 (*MIB).addOperand(*argOpers[valArgIndx]);
10512
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010513 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010514 MIB.addReg(t1);
10515
Dale Johannesene4d209d2009-02-03 20:21:25 +000010516 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010517 MIB.addReg(t1);
10518 MIB.addReg(t2);
10519
10520 // Generate movc
10521 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010522 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010523 MIB.addReg(t2);
10524 MIB.addReg(t1);
10525
10526 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010527 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010528 for (int i=0; i <= lastAddrIndx; ++i)
10529 (*MIB).addOperand(*argOpers[i]);
10530 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010531 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010532 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10533 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010534
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010535 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010536 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010537
Mon P Wang63307c32008-05-05 19:05:59 +000010538 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010539 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010540
Dan Gohman14152b42010-07-06 20:24:04 +000010541 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010542 return nextMBB;
10543}
10544
Eric Christopherf83a5de2009-08-27 18:08:16 +000010545// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010546// or XMM0_V32I8 in AVX all of this code can be replaced with that
10547// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010548MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010549X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010550 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010551 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10552 "Target must have SSE4.2 or AVX features enabled");
10553
Eric Christopherb120ab42009-08-18 22:50:32 +000010554 DebugLoc dl = MI->getDebugLoc();
10555 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010556 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010557 if (!Subtarget->hasAVX()) {
10558 if (memArg)
10559 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10560 else
10561 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10562 } else {
10563 if (memArg)
10564 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10565 else
10566 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10567 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010568
Eric Christopher41c902f2010-11-30 08:20:21 +000010569 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010570 for (unsigned i = 0; i < numArgs; ++i) {
10571 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010572 if (!(Op.isReg() && Op.isImplicit()))
10573 MIB.addOperand(Op);
10574 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010575 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010576 .addReg(X86::XMM0);
10577
Dan Gohman14152b42010-07-06 20:24:04 +000010578 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010579 return BB;
10580}
10581
10582MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010583X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010584 DebugLoc dl = MI->getDebugLoc();
10585 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010586
Eric Christopher228232b2010-11-30 07:20:12 +000010587 // Address into RAX/EAX, other two args into ECX, EDX.
10588 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10589 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10590 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10591 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010592 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010593
Eric Christopher228232b2010-11-30 07:20:12 +000010594 unsigned ValOps = X86::AddrNumOperands;
10595 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10596 .addReg(MI->getOperand(ValOps).getReg());
10597 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10598 .addReg(MI->getOperand(ValOps+1).getReg());
10599
10600 // The instruction doesn't actually take any operands though.
10601 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010602
Eric Christopher228232b2010-11-30 07:20:12 +000010603 MI->eraseFromParent(); // The pseudo is gone now.
10604 return BB;
10605}
10606
10607MachineBasicBlock *
10608X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010609 DebugLoc dl = MI->getDebugLoc();
10610 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010611
Eric Christopher228232b2010-11-30 07:20:12 +000010612 // First arg in ECX, the second in EAX.
10613 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10614 .addReg(MI->getOperand(0).getReg());
10615 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10616 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010617
Eric Christopher228232b2010-11-30 07:20:12 +000010618 // The instruction doesn't actually take any operands though.
10619 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010620
Eric Christopher228232b2010-11-30 07:20:12 +000010621 MI->eraseFromParent(); // The pseudo is gone now.
10622 return BB;
10623}
10624
10625MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010626X86TargetLowering::EmitVAARG64WithCustomInserter(
10627 MachineInstr *MI,
10628 MachineBasicBlock *MBB) const {
10629 // Emit va_arg instruction on X86-64.
10630
10631 // Operands to this pseudo-instruction:
10632 // 0 ) Output : destination address (reg)
10633 // 1-5) Input : va_list address (addr, i64mem)
10634 // 6 ) ArgSize : Size (in bytes) of vararg type
10635 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10636 // 8 ) Align : Alignment of type
10637 // 9 ) EFLAGS (implicit-def)
10638
10639 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10640 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10641
10642 unsigned DestReg = MI->getOperand(0).getReg();
10643 MachineOperand &Base = MI->getOperand(1);
10644 MachineOperand &Scale = MI->getOperand(2);
10645 MachineOperand &Index = MI->getOperand(3);
10646 MachineOperand &Disp = MI->getOperand(4);
10647 MachineOperand &Segment = MI->getOperand(5);
10648 unsigned ArgSize = MI->getOperand(6).getImm();
10649 unsigned ArgMode = MI->getOperand(7).getImm();
10650 unsigned Align = MI->getOperand(8).getImm();
10651
10652 // Memory Reference
10653 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10654 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10655 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10656
10657 // Machine Information
10658 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10659 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10660 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10661 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10662 DebugLoc DL = MI->getDebugLoc();
10663
10664 // struct va_list {
10665 // i32 gp_offset
10666 // i32 fp_offset
10667 // i64 overflow_area (address)
10668 // i64 reg_save_area (address)
10669 // }
10670 // sizeof(va_list) = 24
10671 // alignment(va_list) = 8
10672
10673 unsigned TotalNumIntRegs = 6;
10674 unsigned TotalNumXMMRegs = 8;
10675 bool UseGPOffset = (ArgMode == 1);
10676 bool UseFPOffset = (ArgMode == 2);
10677 unsigned MaxOffset = TotalNumIntRegs * 8 +
10678 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10679
10680 /* Align ArgSize to a multiple of 8 */
10681 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10682 bool NeedsAlign = (Align > 8);
10683
10684 MachineBasicBlock *thisMBB = MBB;
10685 MachineBasicBlock *overflowMBB;
10686 MachineBasicBlock *offsetMBB;
10687 MachineBasicBlock *endMBB;
10688
10689 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10690 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10691 unsigned OffsetReg = 0;
10692
10693 if (!UseGPOffset && !UseFPOffset) {
10694 // If we only pull from the overflow region, we don't create a branch.
10695 // We don't need to alter control flow.
10696 OffsetDestReg = 0; // unused
10697 OverflowDestReg = DestReg;
10698
10699 offsetMBB = NULL;
10700 overflowMBB = thisMBB;
10701 endMBB = thisMBB;
10702 } else {
10703 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10704 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10705 // If not, pull from overflow_area. (branch to overflowMBB)
10706 //
10707 // thisMBB
10708 // | .
10709 // | .
10710 // offsetMBB overflowMBB
10711 // | .
10712 // | .
10713 // endMBB
10714
10715 // Registers for the PHI in endMBB
10716 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10717 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10718
10719 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10720 MachineFunction *MF = MBB->getParent();
10721 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10722 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10723 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10724
10725 MachineFunction::iterator MBBIter = MBB;
10726 ++MBBIter;
10727
10728 // Insert the new basic blocks
10729 MF->insert(MBBIter, offsetMBB);
10730 MF->insert(MBBIter, overflowMBB);
10731 MF->insert(MBBIter, endMBB);
10732
10733 // Transfer the remainder of MBB and its successor edges to endMBB.
10734 endMBB->splice(endMBB->begin(), thisMBB,
10735 llvm::next(MachineBasicBlock::iterator(MI)),
10736 thisMBB->end());
10737 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10738
10739 // Make offsetMBB and overflowMBB successors of thisMBB
10740 thisMBB->addSuccessor(offsetMBB);
10741 thisMBB->addSuccessor(overflowMBB);
10742
10743 // endMBB is a successor of both offsetMBB and overflowMBB
10744 offsetMBB->addSuccessor(endMBB);
10745 overflowMBB->addSuccessor(endMBB);
10746
10747 // Load the offset value into a register
10748 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10749 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10750 .addOperand(Base)
10751 .addOperand(Scale)
10752 .addOperand(Index)
10753 .addDisp(Disp, UseFPOffset ? 4 : 0)
10754 .addOperand(Segment)
10755 .setMemRefs(MMOBegin, MMOEnd);
10756
10757 // Check if there is enough room left to pull this argument.
10758 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10759 .addReg(OffsetReg)
10760 .addImm(MaxOffset + 8 - ArgSizeA8);
10761
10762 // Branch to "overflowMBB" if offset >= max
10763 // Fall through to "offsetMBB" otherwise
10764 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10765 .addMBB(overflowMBB);
10766 }
10767
10768 // In offsetMBB, emit code to use the reg_save_area.
10769 if (offsetMBB) {
10770 assert(OffsetReg != 0);
10771
10772 // Read the reg_save_area address.
10773 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10774 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10775 .addOperand(Base)
10776 .addOperand(Scale)
10777 .addOperand(Index)
10778 .addDisp(Disp, 16)
10779 .addOperand(Segment)
10780 .setMemRefs(MMOBegin, MMOEnd);
10781
10782 // Zero-extend the offset
10783 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10784 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10785 .addImm(0)
10786 .addReg(OffsetReg)
10787 .addImm(X86::sub_32bit);
10788
10789 // Add the offset to the reg_save_area to get the final address.
10790 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10791 .addReg(OffsetReg64)
10792 .addReg(RegSaveReg);
10793
10794 // Compute the offset for the next argument
10795 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10796 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10797 .addReg(OffsetReg)
10798 .addImm(UseFPOffset ? 16 : 8);
10799
10800 // Store it back into the va_list.
10801 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10802 .addOperand(Base)
10803 .addOperand(Scale)
10804 .addOperand(Index)
10805 .addDisp(Disp, UseFPOffset ? 4 : 0)
10806 .addOperand(Segment)
10807 .addReg(NextOffsetReg)
10808 .setMemRefs(MMOBegin, MMOEnd);
10809
10810 // Jump to endMBB
10811 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10812 .addMBB(endMBB);
10813 }
10814
10815 //
10816 // Emit code to use overflow area
10817 //
10818
10819 // Load the overflow_area address into a register.
10820 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10821 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10822 .addOperand(Base)
10823 .addOperand(Scale)
10824 .addOperand(Index)
10825 .addDisp(Disp, 8)
10826 .addOperand(Segment)
10827 .setMemRefs(MMOBegin, MMOEnd);
10828
10829 // If we need to align it, do so. Otherwise, just copy the address
10830 // to OverflowDestReg.
10831 if (NeedsAlign) {
10832 // Align the overflow address
10833 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
10834 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
10835
10836 // aligned_addr = (addr + (align-1)) & ~(align-1)
10837 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
10838 .addReg(OverflowAddrReg)
10839 .addImm(Align-1);
10840
10841 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
10842 .addReg(TmpReg)
10843 .addImm(~(uint64_t)(Align-1));
10844 } else {
10845 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
10846 .addReg(OverflowAddrReg);
10847 }
10848
10849 // Compute the next overflow address after this argument.
10850 // (the overflow address should be kept 8-byte aligned)
10851 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
10852 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
10853 .addReg(OverflowDestReg)
10854 .addImm(ArgSizeA8);
10855
10856 // Store the new overflow address.
10857 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
10858 .addOperand(Base)
10859 .addOperand(Scale)
10860 .addOperand(Index)
10861 .addDisp(Disp, 8)
10862 .addOperand(Segment)
10863 .addReg(NextAddrReg)
10864 .setMemRefs(MMOBegin, MMOEnd);
10865
10866 // If we branched, emit the PHI to the front of endMBB.
10867 if (offsetMBB) {
10868 BuildMI(*endMBB, endMBB->begin(), DL,
10869 TII->get(X86::PHI), DestReg)
10870 .addReg(OffsetDestReg).addMBB(offsetMBB)
10871 .addReg(OverflowDestReg).addMBB(overflowMBB);
10872 }
10873
10874 // Erase the pseudo instruction
10875 MI->eraseFromParent();
10876
10877 return endMBB;
10878}
10879
10880MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000010881X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
10882 MachineInstr *MI,
10883 MachineBasicBlock *MBB) const {
10884 // Emit code to save XMM registers to the stack. The ABI says that the
10885 // number of registers to save is given in %al, so it's theoretically
10886 // possible to do an indirect jump trick to avoid saving all of them,
10887 // however this code takes a simpler approach and just executes all
10888 // of the stores if %al is non-zero. It's less code, and it's probably
10889 // easier on the hardware branch predictor, and stores aren't all that
10890 // expensive anyway.
10891
10892 // Create the new basic blocks. One block contains all the XMM stores,
10893 // and one block is the final destination regardless of whether any
10894 // stores were performed.
10895 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10896 MachineFunction *F = MBB->getParent();
10897 MachineFunction::iterator MBBIter = MBB;
10898 ++MBBIter;
10899 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
10900 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
10901 F->insert(MBBIter, XMMSaveMBB);
10902 F->insert(MBBIter, EndMBB);
10903
Dan Gohman14152b42010-07-06 20:24:04 +000010904 // Transfer the remainder of MBB and its successor edges to EndMBB.
10905 EndMBB->splice(EndMBB->begin(), MBB,
10906 llvm::next(MachineBasicBlock::iterator(MI)),
10907 MBB->end());
10908 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
10909
Dan Gohmand6708ea2009-08-15 01:38:56 +000010910 // The original block will now fall through to the XMM save block.
10911 MBB->addSuccessor(XMMSaveMBB);
10912 // The XMMSaveMBB will fall through to the end block.
10913 XMMSaveMBB->addSuccessor(EndMBB);
10914
10915 // Now add the instructions.
10916 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10917 DebugLoc DL = MI->getDebugLoc();
10918
10919 unsigned CountReg = MI->getOperand(0).getReg();
10920 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
10921 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
10922
10923 if (!Subtarget->isTargetWin64()) {
10924 // If %al is 0, branch around the XMM save block.
10925 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010926 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010927 MBB->addSuccessor(EndMBB);
10928 }
10929
10930 // In the XMM save block, save all the XMM argument registers.
10931 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
10932 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000010933 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000010934 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000010935 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000010936 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000010937 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010938 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
10939 .addFrameIndex(RegSaveFrameIndex)
10940 .addImm(/*Scale=*/1)
10941 .addReg(/*IndexReg=*/0)
10942 .addImm(/*Disp=*/Offset)
10943 .addReg(/*Segment=*/0)
10944 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000010945 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010946 }
10947
Dan Gohman14152b42010-07-06 20:24:04 +000010948 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010949
10950 return EndMBB;
10951}
Mon P Wang63307c32008-05-05 19:05:59 +000010952
Evan Cheng60c07e12006-07-05 22:17:51 +000010953MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000010954X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000010955 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000010956 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10957 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000010958
Chris Lattner52600972009-09-02 05:57:00 +000010959 // To "insert" a SELECT_CC instruction, we actually have to insert the
10960 // diamond control-flow pattern. The incoming instruction knows the
10961 // destination vreg to set, the condition code register to branch on, the
10962 // true/false values to select between, and a branch opcode to use.
10963 const BasicBlock *LLVM_BB = BB->getBasicBlock();
10964 MachineFunction::iterator It = BB;
10965 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000010966
Chris Lattner52600972009-09-02 05:57:00 +000010967 // thisMBB:
10968 // ...
10969 // TrueVal = ...
10970 // cmpTY ccX, r1, r2
10971 // bCC copy1MBB
10972 // fallthrough --> copy0MBB
10973 MachineBasicBlock *thisMBB = BB;
10974 MachineFunction *F = BB->getParent();
10975 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
10976 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000010977 F->insert(It, copy0MBB);
10978 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000010979
Bill Wendling730c07e2010-06-25 20:48:10 +000010980 // If the EFLAGS register isn't dead in the terminator, then claim that it's
10981 // live into the sink and copy blocks.
10982 const MachineFunction *MF = BB->getParent();
10983 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
10984 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000010985
Dan Gohman14152b42010-07-06 20:24:04 +000010986 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
10987 const MachineOperand &MO = MI->getOperand(I);
10988 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000010989 unsigned Reg = MO.getReg();
10990 if (Reg != X86::EFLAGS) continue;
10991 copy0MBB->addLiveIn(Reg);
10992 sinkMBB->addLiveIn(Reg);
10993 }
10994
Dan Gohman14152b42010-07-06 20:24:04 +000010995 // Transfer the remainder of BB and its successor edges to sinkMBB.
10996 sinkMBB->splice(sinkMBB->begin(), BB,
10997 llvm::next(MachineBasicBlock::iterator(MI)),
10998 BB->end());
10999 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11000
11001 // Add the true and fallthrough blocks as its successors.
11002 BB->addSuccessor(copy0MBB);
11003 BB->addSuccessor(sinkMBB);
11004
11005 // Create the conditional branch instruction.
11006 unsigned Opc =
11007 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11008 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11009
Chris Lattner52600972009-09-02 05:57:00 +000011010 // copy0MBB:
11011 // %FalseValue = ...
11012 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011013 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011014
Chris Lattner52600972009-09-02 05:57:00 +000011015 // sinkMBB:
11016 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11017 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011018 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11019 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011020 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11021 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11022
Dan Gohman14152b42010-07-06 20:24:04 +000011023 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011024 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011025}
11026
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011027MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011028X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011029 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011030 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11031 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011032
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011033 assert(!Subtarget->isTargetEnvMacho());
11034
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011035 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11036 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011037
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011038 if (Subtarget->isTargetWin64()) {
11039 if (Subtarget->isTargetCygMing()) {
11040 // ___chkstk(Mingw64):
11041 // Clobbers R10, R11, RAX and EFLAGS.
11042 // Updates RSP.
11043 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11044 .addExternalSymbol("___chkstk")
11045 .addReg(X86::RAX, RegState::Implicit)
11046 .addReg(X86::RSP, RegState::Implicit)
11047 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11048 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11049 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11050 } else {
11051 // __chkstk(MSVCRT): does not update stack pointer.
11052 // Clobbers R10, R11 and EFLAGS.
11053 // FIXME: RAX(allocated size) might be reused and not killed.
11054 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11055 .addExternalSymbol("__chkstk")
11056 .addReg(X86::RAX, RegState::Implicit)
11057 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11058 // RAX has the offset to subtracted from RSP.
11059 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11060 .addReg(X86::RSP)
11061 .addReg(X86::RAX);
11062 }
11063 } else {
11064 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011065 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11066
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011067 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11068 .addExternalSymbol(StackProbeSymbol)
11069 .addReg(X86::EAX, RegState::Implicit)
11070 .addReg(X86::ESP, RegState::Implicit)
11071 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11072 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11073 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11074 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011075
Dan Gohman14152b42010-07-06 20:24:04 +000011076 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011077 return BB;
11078}
Chris Lattner52600972009-09-02 05:57:00 +000011079
11080MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011081X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11082 MachineBasicBlock *BB) const {
11083 // This is pretty easy. We're taking the value that we received from
11084 // our load from the relocation, sticking it in either RDI (x86-64)
11085 // or EAX and doing an indirect call. The return value will then
11086 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011087 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011088 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011089 DebugLoc DL = MI->getDebugLoc();
11090 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011091
11092 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011093 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011094
Eric Christopher30ef0e52010-06-03 04:07:48 +000011095 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011096 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11097 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011098 .addReg(X86::RIP)
11099 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011100 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011101 MI->getOperand(3).getTargetFlags())
11102 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011103 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011104 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011105 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011106 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11107 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011108 .addReg(0)
11109 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011110 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011111 MI->getOperand(3).getTargetFlags())
11112 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011113 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011114 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011115 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011116 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11117 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011118 .addReg(TII->getGlobalBaseReg(F))
11119 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011120 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011121 MI->getOperand(3).getTargetFlags())
11122 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011123 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011124 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011125 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011126
Dan Gohman14152b42010-07-06 20:24:04 +000011127 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011128 return BB;
11129}
11130
11131MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011132X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011133 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011134 switch (MI->getOpcode()) {
11135 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011136 case X86::TAILJMPd64:
11137 case X86::TAILJMPr64:
11138 case X86::TAILJMPm64:
11139 assert(!"TAILJMP64 would not be touched here.");
11140 case X86::TCRETURNdi64:
11141 case X86::TCRETURNri64:
11142 case X86::TCRETURNmi64:
11143 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11144 // On AMD64, additional defs should be added before register allocation.
11145 if (!Subtarget->isTargetWin64()) {
11146 MI->addRegisterDefined(X86::RSI);
11147 MI->addRegisterDefined(X86::RDI);
11148 MI->addRegisterDefined(X86::XMM6);
11149 MI->addRegisterDefined(X86::XMM7);
11150 MI->addRegisterDefined(X86::XMM8);
11151 MI->addRegisterDefined(X86::XMM9);
11152 MI->addRegisterDefined(X86::XMM10);
11153 MI->addRegisterDefined(X86::XMM11);
11154 MI->addRegisterDefined(X86::XMM12);
11155 MI->addRegisterDefined(X86::XMM13);
11156 MI->addRegisterDefined(X86::XMM14);
11157 MI->addRegisterDefined(X86::XMM15);
11158 }
11159 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011160 case X86::WIN_ALLOCA:
11161 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011162 case X86::TLSCall_32:
11163 case X86::TLSCall_64:
11164 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011165 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011166 case X86::CMOV_FR32:
11167 case X86::CMOV_FR64:
11168 case X86::CMOV_V4F32:
11169 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011170 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011171 case X86::CMOV_GR16:
11172 case X86::CMOV_GR32:
11173 case X86::CMOV_RFP32:
11174 case X86::CMOV_RFP64:
11175 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011176 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011177
Dale Johannesen849f2142007-07-03 00:53:03 +000011178 case X86::FP32_TO_INT16_IN_MEM:
11179 case X86::FP32_TO_INT32_IN_MEM:
11180 case X86::FP32_TO_INT64_IN_MEM:
11181 case X86::FP64_TO_INT16_IN_MEM:
11182 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011183 case X86::FP64_TO_INT64_IN_MEM:
11184 case X86::FP80_TO_INT16_IN_MEM:
11185 case X86::FP80_TO_INT32_IN_MEM:
11186 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011187 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11188 DebugLoc DL = MI->getDebugLoc();
11189
Evan Cheng60c07e12006-07-05 22:17:51 +000011190 // Change the floating point control register to use "round towards zero"
11191 // mode when truncating to an integer value.
11192 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011193 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011194 addFrameReference(BuildMI(*BB, MI, DL,
11195 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011196
11197 // Load the old value of the high byte of the control word...
11198 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011199 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011200 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011201 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011202
11203 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011204 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011205 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011206
11207 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011208 addFrameReference(BuildMI(*BB, MI, DL,
11209 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011210
11211 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011212 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011213 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011214
11215 // Get the X86 opcode to use.
11216 unsigned Opc;
11217 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011218 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011219 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11220 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11221 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11222 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11223 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11224 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011225 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11226 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11227 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011228 }
11229
11230 X86AddressMode AM;
11231 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011232 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011233 AM.BaseType = X86AddressMode::RegBase;
11234 AM.Base.Reg = Op.getReg();
11235 } else {
11236 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011237 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011238 }
11239 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011240 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011241 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011242 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011243 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011244 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011245 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011246 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011247 AM.GV = Op.getGlobal();
11248 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011249 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011250 }
Dan Gohman14152b42010-07-06 20:24:04 +000011251 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011252 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011253
11254 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011255 addFrameReference(BuildMI(*BB, MI, DL,
11256 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011257
Dan Gohman14152b42010-07-06 20:24:04 +000011258 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011259 return BB;
11260 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011261 // String/text processing lowering.
11262 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011263 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011264 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11265 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011266 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011267 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11268 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011269 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011270 return EmitPCMP(MI, BB, 5, false /* in mem */);
11271 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011272 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011273 return EmitPCMP(MI, BB, 5, true /* in mem */);
11274
Eric Christopher228232b2010-11-30 07:20:12 +000011275 // Thread synchronization.
11276 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011277 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011278 case X86::MWAIT:
11279 return EmitMwait(MI, BB);
11280
Eric Christopherb120ab42009-08-18 22:50:32 +000011281 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011282 case X86::ATOMAND32:
11283 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011284 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011285 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011286 X86::NOT32r, X86::EAX,
11287 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011288 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011289 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11290 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011291 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011292 X86::NOT32r, X86::EAX,
11293 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011294 case X86::ATOMXOR32:
11295 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011296 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011297 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011298 X86::NOT32r, X86::EAX,
11299 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011300 case X86::ATOMNAND32:
11301 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011302 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011303 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011304 X86::NOT32r, X86::EAX,
11305 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011306 case X86::ATOMMIN32:
11307 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11308 case X86::ATOMMAX32:
11309 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11310 case X86::ATOMUMIN32:
11311 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11312 case X86::ATOMUMAX32:
11313 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011314
11315 case X86::ATOMAND16:
11316 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11317 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011318 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011319 X86::NOT16r, X86::AX,
11320 X86::GR16RegisterClass);
11321 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011322 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011323 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011324 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011325 X86::NOT16r, X86::AX,
11326 X86::GR16RegisterClass);
11327 case X86::ATOMXOR16:
11328 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11329 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011330 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011331 X86::NOT16r, X86::AX,
11332 X86::GR16RegisterClass);
11333 case X86::ATOMNAND16:
11334 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11335 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011336 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011337 X86::NOT16r, X86::AX,
11338 X86::GR16RegisterClass, true);
11339 case X86::ATOMMIN16:
11340 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11341 case X86::ATOMMAX16:
11342 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11343 case X86::ATOMUMIN16:
11344 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11345 case X86::ATOMUMAX16:
11346 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11347
11348 case X86::ATOMAND8:
11349 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11350 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011351 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011352 X86::NOT8r, X86::AL,
11353 X86::GR8RegisterClass);
11354 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011355 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011356 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011357 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011358 X86::NOT8r, X86::AL,
11359 X86::GR8RegisterClass);
11360 case X86::ATOMXOR8:
11361 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11362 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011363 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011364 X86::NOT8r, X86::AL,
11365 X86::GR8RegisterClass);
11366 case X86::ATOMNAND8:
11367 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11368 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011369 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011370 X86::NOT8r, X86::AL,
11371 X86::GR8RegisterClass, true);
11372 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011373 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011374 case X86::ATOMAND64:
11375 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011376 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011377 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011378 X86::NOT64r, X86::RAX,
11379 X86::GR64RegisterClass);
11380 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011381 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11382 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011383 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011384 X86::NOT64r, X86::RAX,
11385 X86::GR64RegisterClass);
11386 case X86::ATOMXOR64:
11387 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011388 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011389 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011390 X86::NOT64r, X86::RAX,
11391 X86::GR64RegisterClass);
11392 case X86::ATOMNAND64:
11393 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11394 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011395 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011396 X86::NOT64r, X86::RAX,
11397 X86::GR64RegisterClass, true);
11398 case X86::ATOMMIN64:
11399 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11400 case X86::ATOMMAX64:
11401 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11402 case X86::ATOMUMIN64:
11403 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11404 case X86::ATOMUMAX64:
11405 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011406
11407 // This group does 64-bit operations on a 32-bit host.
11408 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011409 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011410 X86::AND32rr, X86::AND32rr,
11411 X86::AND32ri, X86::AND32ri,
11412 false);
11413 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011414 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 X86::OR32rr, X86::OR32rr,
11416 X86::OR32ri, X86::OR32ri,
11417 false);
11418 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011419 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 X86::XOR32rr, X86::XOR32rr,
11421 X86::XOR32ri, X86::XOR32ri,
11422 false);
11423 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011424 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011425 X86::AND32rr, X86::AND32rr,
11426 X86::AND32ri, X86::AND32ri,
11427 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011429 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430 X86::ADD32rr, X86::ADC32rr,
11431 X86::ADD32ri, X86::ADC32ri,
11432 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011433 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011434 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435 X86::SUB32rr, X86::SBB32rr,
11436 X86::SUB32ri, X86::SBB32ri,
11437 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011438 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011439 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011440 X86::MOV32rr, X86::MOV32rr,
11441 X86::MOV32ri, X86::MOV32ri,
11442 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011443 case X86::VASTART_SAVE_XMM_REGS:
11444 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011445
11446 case X86::VAARG_64:
11447 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011448 }
11449}
11450
11451//===----------------------------------------------------------------------===//
11452// X86 Optimization Hooks
11453//===----------------------------------------------------------------------===//
11454
Dan Gohman475871a2008-07-27 21:46:04 +000011455void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011456 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011457 APInt &KnownZero,
11458 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011459 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011460 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011461 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011462 assert((Opc >= ISD::BUILTIN_OP_END ||
11463 Opc == ISD::INTRINSIC_WO_CHAIN ||
11464 Opc == ISD::INTRINSIC_W_CHAIN ||
11465 Opc == ISD::INTRINSIC_VOID) &&
11466 "Should use MaskedValueIsZero if you don't know whether Op"
11467 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011468
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011469 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011470 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011471 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011472 case X86ISD::ADD:
11473 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011474 case X86ISD::ADC:
11475 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011476 case X86ISD::SMUL:
11477 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011478 case X86ISD::INC:
11479 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011480 case X86ISD::OR:
11481 case X86ISD::XOR:
11482 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011483 // These nodes' second result is a boolean.
11484 if (Op.getResNo() == 0)
11485 break;
11486 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011487 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011488 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11489 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011490 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011491 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011492}
Chris Lattner259e97c2006-01-31 19:43:35 +000011493
Owen Andersonbc146b02010-09-21 20:42:50 +000011494unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11495 unsigned Depth) const {
11496 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11497 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11498 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011499
Owen Andersonbc146b02010-09-21 20:42:50 +000011500 // Fallback case.
11501 return 1;
11502}
11503
Evan Cheng206ee9d2006-07-07 08:33:52 +000011504/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011505/// node is a GlobalAddress + offset.
11506bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011507 const GlobalValue* &GA,
11508 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011509 if (N->getOpcode() == X86ISD::Wrapper) {
11510 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011511 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011512 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011513 return true;
11514 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011515 }
Evan Chengad4196b2008-05-12 19:56:52 +000011516 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011517}
11518
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011519/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11520static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11521 TargetLowering::DAGCombinerInfo &DCI) {
11522 DebugLoc dl = N->getDebugLoc();
11523 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11524 SDValue V1 = SVOp->getOperand(0);
11525 SDValue V2 = SVOp->getOperand(1);
11526 EVT VT = SVOp->getValueType(0);
11527
11528 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11529 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11530 //
11531 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011532 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011533 // V UNDEF BUILD_VECTOR UNDEF
11534 // \ / \ /
11535 // CONCAT_VECTOR CONCAT_VECTOR
11536 // \ /
11537 // \ /
11538 // RESULT: V + zero extended
11539 //
11540 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11541 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11542 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11543 return SDValue();
11544
11545 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11546 return SDValue();
11547
11548 // To match the shuffle mask, the first half of the mask should
11549 // be exactly the first vector, and all the rest a splat with the
11550 // first element of the second one.
11551 int NumElems = VT.getVectorNumElements();
11552 for (int i = 0; i < NumElems/2; ++i)
11553 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11554 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11555 return SDValue();
11556
11557 // Emit a zeroed vector and insert the desired subvector on its
11558 // first half.
11559 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11560 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11561 DAG.getConstant(0, MVT::i32), DAG, dl);
11562 return DCI.CombineTo(N, InsV);
11563 }
11564
11565 return SDValue();
11566}
11567
11568/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011569static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011570 TargetLowering::DAGCombinerInfo &DCI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011571 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011572 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011573
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011574 // Don't create instructions with illegal types after legalize types has run.
11575 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11576 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11577 return SDValue();
11578
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011579 // Only handle pure VECTOR_SHUFFLE nodes.
11580 if (VT.getSizeInBits() == 256 && N->getOpcode() == ISD::VECTOR_SHUFFLE)
11581 return PerformShuffleCombine256(N, DAG, DCI);
11582
11583 // Only handle 128 wide vector from here on.
11584 if (VT.getSizeInBits() != 128)
11585 return SDValue();
11586
11587 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11588 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11589 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011590 SmallVector<SDValue, 16> Elts;
11591 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011592 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011593
Nate Begemanfdea31a2010-03-24 20:49:50 +000011594 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011595}
Evan Chengd880b972008-05-09 21:53:03 +000011596
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011597/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11598/// generation and convert it from being a bunch of shuffles and extracts
11599/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011600static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11601 const TargetLowering &TLI) {
11602 SDValue InputVector = N->getOperand(0);
11603
11604 // Only operate on vectors of 4 elements, where the alternative shuffling
11605 // gets to be more expensive.
11606 if (InputVector.getValueType() != MVT::v4i32)
11607 return SDValue();
11608
11609 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11610 // single use which is a sign-extend or zero-extend, and all elements are
11611 // used.
11612 SmallVector<SDNode *, 4> Uses;
11613 unsigned ExtractedElements = 0;
11614 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11615 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11616 if (UI.getUse().getResNo() != InputVector.getResNo())
11617 return SDValue();
11618
11619 SDNode *Extract = *UI;
11620 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11621 return SDValue();
11622
11623 if (Extract->getValueType(0) != MVT::i32)
11624 return SDValue();
11625 if (!Extract->hasOneUse())
11626 return SDValue();
11627 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11628 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11629 return SDValue();
11630 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11631 return SDValue();
11632
11633 // Record which element was extracted.
11634 ExtractedElements |=
11635 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11636
11637 Uses.push_back(Extract);
11638 }
11639
11640 // If not all the elements were used, this may not be worthwhile.
11641 if (ExtractedElements != 15)
11642 return SDValue();
11643
11644 // Ok, we've now decided to do the transformation.
11645 DebugLoc dl = InputVector.getDebugLoc();
11646
11647 // Store the value to a temporary stack slot.
11648 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011649 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11650 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011651
11652 // Replace each use (extract) with a load of the appropriate element.
11653 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11654 UE = Uses.end(); UI != UE; ++UI) {
11655 SDNode *Extract = *UI;
11656
Nadav Rotem86694292011-05-17 08:31:57 +000011657 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011658 SDValue Idx = Extract->getOperand(1);
11659 unsigned EltSize =
11660 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11661 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11662 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11663
Nadav Rotem86694292011-05-17 08:31:57 +000011664 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011665 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011666
11667 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011668 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011669 ScalarAddr, MachinePointerInfo(),
11670 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011671
11672 // Replace the exact with the load.
11673 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11674 }
11675
11676 // The replacement was made in place; don't return anything.
11677 return SDValue();
11678}
11679
Chris Lattner83e6c992006-10-04 06:57:07 +000011680/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011681static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011682 const X86Subtarget *Subtarget) {
11683 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011684 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011685 // Get the LHS/RHS of the select.
11686 SDValue LHS = N->getOperand(1);
11687 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011688
Dan Gohman670e5392009-09-21 18:03:22 +000011689 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011690 // instructions match the semantics of the common C idiom x<y?x:y but not
11691 // x<=y?x:y, because of how they handle negative zero (which can be
11692 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011693 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011694 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011695 Cond.getOpcode() == ISD::SETCC) {
11696 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011697
Chris Lattner47b4ce82009-03-11 05:48:52 +000011698 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011699 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011700 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11701 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011702 switch (CC) {
11703 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011704 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011705 // Converting this to a min would handle NaNs incorrectly, and swapping
11706 // the operands would cause it to handle comparisons between positive
11707 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011708 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011709 if (!UnsafeFPMath &&
11710 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11711 break;
11712 std::swap(LHS, RHS);
11713 }
Dan Gohman670e5392009-09-21 18:03:22 +000011714 Opcode = X86ISD::FMIN;
11715 break;
11716 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011717 // Converting this to a min would handle comparisons between positive
11718 // and negative zero incorrectly.
11719 if (!UnsafeFPMath &&
11720 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11721 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011722 Opcode = X86ISD::FMIN;
11723 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011724 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011725 // Converting this to a min would handle both negative zeros and NaNs
11726 // incorrectly, but we can swap the operands to fix both.
11727 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011728 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011729 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011730 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011731 Opcode = X86ISD::FMIN;
11732 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011733
Dan Gohman670e5392009-09-21 18:03:22 +000011734 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011735 // Converting this to a max would handle comparisons between positive
11736 // and negative zero incorrectly.
11737 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000011738 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011739 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011740 Opcode = X86ISD::FMAX;
11741 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011742 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011743 // Converting this to a max would handle NaNs incorrectly, and swapping
11744 // the operands would cause it to handle comparisons between positive
11745 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011746 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011747 if (!UnsafeFPMath &&
11748 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11749 break;
11750 std::swap(LHS, RHS);
11751 }
Dan Gohman670e5392009-09-21 18:03:22 +000011752 Opcode = X86ISD::FMAX;
11753 break;
11754 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011755 // Converting this to a max would handle both negative zeros and NaNs
11756 // incorrectly, but we can swap the operands to fix both.
11757 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011758 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011759 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011760 case ISD::SETGE:
11761 Opcode = X86ISD::FMAX;
11762 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011763 }
Dan Gohman670e5392009-09-21 18:03:22 +000011764 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011765 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11766 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011767 switch (CC) {
11768 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011769 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011770 // Converting this to a min would handle comparisons between positive
11771 // and negative zero incorrectly, and swapping the operands would
11772 // cause it to handle NaNs incorrectly.
11773 if (!UnsafeFPMath &&
11774 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000011775 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011776 break;
11777 std::swap(LHS, RHS);
11778 }
Dan Gohman670e5392009-09-21 18:03:22 +000011779 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000011780 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011781 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011782 // Converting this to a min would handle NaNs incorrectly.
11783 if (!UnsafeFPMath &&
11784 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
11785 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011786 Opcode = X86ISD::FMIN;
11787 break;
11788 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011789 // Converting this to a min would handle both negative zeros and NaNs
11790 // incorrectly, but we can swap the operands to fix both.
11791 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011792 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011793 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011794 case ISD::SETGE:
11795 Opcode = X86ISD::FMIN;
11796 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011797
Dan Gohman670e5392009-09-21 18:03:22 +000011798 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011799 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011800 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011801 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011802 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000011803 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011804 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011805 // Converting this to a max would handle comparisons between positive
11806 // and negative zero incorrectly, and swapping the operands would
11807 // cause it to handle NaNs incorrectly.
11808 if (!UnsafeFPMath &&
11809 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000011810 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011811 break;
11812 std::swap(LHS, RHS);
11813 }
Dan Gohman670e5392009-09-21 18:03:22 +000011814 Opcode = X86ISD::FMAX;
11815 break;
11816 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011817 // Converting this to a max would handle both negative zeros and NaNs
11818 // incorrectly, but we can swap the operands to fix both.
11819 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011820 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011821 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011822 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011823 Opcode = X86ISD::FMAX;
11824 break;
11825 }
Chris Lattner83e6c992006-10-04 06:57:07 +000011826 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011827
Chris Lattner47b4ce82009-03-11 05:48:52 +000011828 if (Opcode)
11829 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000011830 }
Eric Christopherfd179292009-08-27 18:07:15 +000011831
Chris Lattnerd1980a52009-03-12 06:52:53 +000011832 // If this is a select between two integer constants, try to do some
11833 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000011834 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
11835 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000011836 // Don't do this for crazy integer types.
11837 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
11838 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000011839 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011840 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000011841
Chris Lattnercee56e72009-03-13 05:53:31 +000011842 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000011843 // Efficiently invertible.
11844 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
11845 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
11846 isa<ConstantSDNode>(Cond.getOperand(1))))) {
11847 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000011848 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011849 }
Eric Christopherfd179292009-08-27 18:07:15 +000011850
Chris Lattnerd1980a52009-03-12 06:52:53 +000011851 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011852 if (FalseC->getAPIntValue() == 0 &&
11853 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011854 if (NeedsCondInvert) // Invert the condition if needed.
11855 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11856 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011857
Chris Lattnerd1980a52009-03-12 06:52:53 +000011858 // Zero extend the condition if needed.
11859 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011860
Chris Lattnercee56e72009-03-13 05:53:31 +000011861 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000011862 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011863 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011864 }
Eric Christopherfd179292009-08-27 18:07:15 +000011865
Chris Lattner97a29a52009-03-13 05:22:11 +000011866 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000011867 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000011868 if (NeedsCondInvert) // Invert the condition if needed.
11869 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11870 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011871
Chris Lattner97a29a52009-03-13 05:22:11 +000011872 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011873 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11874 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011875 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000011876 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000011877 }
Eric Christopherfd179292009-08-27 18:07:15 +000011878
Chris Lattnercee56e72009-03-13 05:53:31 +000011879 // Optimize cases that will turn into an LEA instruction. This requires
11880 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000011881 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000011882 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000011883 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000011884
Chris Lattnercee56e72009-03-13 05:53:31 +000011885 bool isFastMultiplier = false;
11886 if (Diff < 10) {
11887 switch ((unsigned char)Diff) {
11888 default: break;
11889 case 1: // result = add base, cond
11890 case 2: // result = lea base( , cond*2)
11891 case 3: // result = lea base(cond, cond*2)
11892 case 4: // result = lea base( , cond*4)
11893 case 5: // result = lea base(cond, cond*4)
11894 case 8: // result = lea base( , cond*8)
11895 case 9: // result = lea base(cond, cond*8)
11896 isFastMultiplier = true;
11897 break;
11898 }
11899 }
Eric Christopherfd179292009-08-27 18:07:15 +000011900
Chris Lattnercee56e72009-03-13 05:53:31 +000011901 if (isFastMultiplier) {
11902 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
11903 if (NeedsCondInvert) // Invert the condition if needed.
11904 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
11905 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011906
Chris Lattnercee56e72009-03-13 05:53:31 +000011907 // Zero extend the condition if needed.
11908 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
11909 Cond);
11910 // Scale the condition by the difference.
11911 if (Diff != 1)
11912 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
11913 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000011914
Chris Lattnercee56e72009-03-13 05:53:31 +000011915 // Add the base if non-zero.
11916 if (FalseC->getAPIntValue() != 0)
11917 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11918 SDValue(FalseC, 0));
11919 return Cond;
11920 }
Eric Christopherfd179292009-08-27 18:07:15 +000011921 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000011922 }
11923 }
Eric Christopherfd179292009-08-27 18:07:15 +000011924
Dan Gohman475871a2008-07-27 21:46:04 +000011925 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000011926}
11927
Chris Lattnerd1980a52009-03-12 06:52:53 +000011928/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
11929static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
11930 TargetLowering::DAGCombinerInfo &DCI) {
11931 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000011932
Chris Lattnerd1980a52009-03-12 06:52:53 +000011933 // If the flag operand isn't dead, don't touch this CMOV.
11934 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
11935 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000011936
Evan Chengb5a55d92011-05-24 01:48:22 +000011937 SDValue FalseOp = N->getOperand(0);
11938 SDValue TrueOp = N->getOperand(1);
11939 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
11940 SDValue Cond = N->getOperand(3);
11941 if (CC == X86::COND_E || CC == X86::COND_NE) {
11942 switch (Cond.getOpcode()) {
11943 default: break;
11944 case X86ISD::BSR:
11945 case X86ISD::BSF:
11946 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
11947 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
11948 return (CC == X86::COND_E) ? FalseOp : TrueOp;
11949 }
11950 }
11951
Chris Lattnerd1980a52009-03-12 06:52:53 +000011952 // If this is a select between two integer constants, try to do some
11953 // optimizations. Note that the operands are ordered the opposite of SELECT
11954 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000011955 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
11956 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000011957 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
11958 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000011959 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
11960 CC = X86::GetOppositeBranchCondition(CC);
11961 std::swap(TrueC, FalseC);
11962 }
Eric Christopherfd179292009-08-27 18:07:15 +000011963
Chris Lattnerd1980a52009-03-12 06:52:53 +000011964 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000011965 // This is efficient for any integer data type (including i8/i16) and
11966 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000011967 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011968 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11969 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011970
Chris Lattnerd1980a52009-03-12 06:52:53 +000011971 // Zero extend the condition if needed.
11972 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011973
Chris Lattnerd1980a52009-03-12 06:52:53 +000011974 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
11975 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000011976 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000011977 if (N->getNumValues() == 2) // Dead flag value?
11978 return DCI.CombineTo(N, Cond, SDValue());
11979 return Cond;
11980 }
Eric Christopherfd179292009-08-27 18:07:15 +000011981
Chris Lattnercee56e72009-03-13 05:53:31 +000011982 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
11983 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000011984 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011985 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11986 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000011987
Chris Lattner97a29a52009-03-13 05:22:11 +000011988 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000011989 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
11990 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000011991 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
11992 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000011993
Chris Lattner97a29a52009-03-13 05:22:11 +000011994 if (N->getNumValues() == 2) // Dead flag value?
11995 return DCI.CombineTo(N, Cond, SDValue());
11996 return Cond;
11997 }
Eric Christopherfd179292009-08-27 18:07:15 +000011998
Chris Lattnercee56e72009-03-13 05:53:31 +000011999 // Optimize cases that will turn into an LEA instruction. This requires
12000 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012001 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012002 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012003 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012004
Chris Lattnercee56e72009-03-13 05:53:31 +000012005 bool isFastMultiplier = false;
12006 if (Diff < 10) {
12007 switch ((unsigned char)Diff) {
12008 default: break;
12009 case 1: // result = add base, cond
12010 case 2: // result = lea base( , cond*2)
12011 case 3: // result = lea base(cond, cond*2)
12012 case 4: // result = lea base( , cond*4)
12013 case 5: // result = lea base(cond, cond*4)
12014 case 8: // result = lea base( , cond*8)
12015 case 9: // result = lea base(cond, cond*8)
12016 isFastMultiplier = true;
12017 break;
12018 }
12019 }
Eric Christopherfd179292009-08-27 18:07:15 +000012020
Chris Lattnercee56e72009-03-13 05:53:31 +000012021 if (isFastMultiplier) {
12022 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012023 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12024 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012025 // Zero extend the condition if needed.
12026 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12027 Cond);
12028 // Scale the condition by the difference.
12029 if (Diff != 1)
12030 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12031 DAG.getConstant(Diff, Cond.getValueType()));
12032
12033 // Add the base if non-zero.
12034 if (FalseC->getAPIntValue() != 0)
12035 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12036 SDValue(FalseC, 0));
12037 if (N->getNumValues() == 2) // Dead flag value?
12038 return DCI.CombineTo(N, Cond, SDValue());
12039 return Cond;
12040 }
Eric Christopherfd179292009-08-27 18:07:15 +000012041 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012042 }
12043 }
12044 return SDValue();
12045}
12046
12047
Evan Cheng0b0cd912009-03-28 05:57:29 +000012048/// PerformMulCombine - Optimize a single multiply with constant into two
12049/// in order to implement it with two cheaper instructions, e.g.
12050/// LEA + SHL, LEA + LEA.
12051static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12052 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012053 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12054 return SDValue();
12055
Owen Andersone50ed302009-08-10 22:56:29 +000012056 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012057 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012058 return SDValue();
12059
12060 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12061 if (!C)
12062 return SDValue();
12063 uint64_t MulAmt = C->getZExtValue();
12064 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12065 return SDValue();
12066
12067 uint64_t MulAmt1 = 0;
12068 uint64_t MulAmt2 = 0;
12069 if ((MulAmt % 9) == 0) {
12070 MulAmt1 = 9;
12071 MulAmt2 = MulAmt / 9;
12072 } else if ((MulAmt % 5) == 0) {
12073 MulAmt1 = 5;
12074 MulAmt2 = MulAmt / 5;
12075 } else if ((MulAmt % 3) == 0) {
12076 MulAmt1 = 3;
12077 MulAmt2 = MulAmt / 3;
12078 }
12079 if (MulAmt2 &&
12080 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12081 DebugLoc DL = N->getDebugLoc();
12082
12083 if (isPowerOf2_64(MulAmt2) &&
12084 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12085 // If second multiplifer is pow2, issue it first. We want the multiply by
12086 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12087 // is an add.
12088 std::swap(MulAmt1, MulAmt2);
12089
12090 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012091 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012092 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012093 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012094 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012095 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012096 DAG.getConstant(MulAmt1, VT));
12097
Eric Christopherfd179292009-08-27 18:07:15 +000012098 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012099 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012100 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012101 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012102 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012103 DAG.getConstant(MulAmt2, VT));
12104
12105 // Do not add new nodes to DAG combiner worklist.
12106 DCI.CombineTo(N, NewMul, false);
12107 }
12108 return SDValue();
12109}
12110
Evan Chengad9c0a32009-12-15 00:53:42 +000012111static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12112 SDValue N0 = N->getOperand(0);
12113 SDValue N1 = N->getOperand(1);
12114 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12115 EVT VT = N0.getValueType();
12116
12117 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12118 // since the result of setcc_c is all zero's or all ones.
12119 if (N1C && N0.getOpcode() == ISD::AND &&
12120 N0.getOperand(1).getOpcode() == ISD::Constant) {
12121 SDValue N00 = N0.getOperand(0);
12122 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12123 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12124 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12125 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12126 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12127 APInt ShAmt = N1C->getAPIntValue();
12128 Mask = Mask.shl(ShAmt);
12129 if (Mask != 0)
12130 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12131 N00, DAG.getConstant(Mask, VT));
12132 }
12133 }
12134
12135 return SDValue();
12136}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012137
Nate Begeman740ab032009-01-26 00:52:55 +000012138/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12139/// when possible.
12140static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12141 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012142 EVT VT = N->getValueType(0);
12143 if (!VT.isVector() && VT.isInteger() &&
12144 N->getOpcode() == ISD::SHL)
12145 return PerformSHLCombine(N, DAG);
12146
Nate Begeman740ab032009-01-26 00:52:55 +000012147 // On X86 with SSE2 support, we can transform this to a vector shift if
12148 // all elements are shifted by the same amount. We can't do this in legalize
12149 // because the a constant vector is typically transformed to a constant pool
12150 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000012151 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012152 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012153
Owen Anderson825b72b2009-08-11 20:47:22 +000012154 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012155 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012156
Mon P Wang3becd092009-01-28 08:12:05 +000012157 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012158 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012159 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012160 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012161 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12162 unsigned NumElts = VT.getVectorNumElements();
12163 unsigned i = 0;
12164 for (; i != NumElts; ++i) {
12165 SDValue Arg = ShAmtOp.getOperand(i);
12166 if (Arg.getOpcode() == ISD::UNDEF) continue;
12167 BaseShAmt = Arg;
12168 break;
12169 }
12170 for (; i != NumElts; ++i) {
12171 SDValue Arg = ShAmtOp.getOperand(i);
12172 if (Arg.getOpcode() == ISD::UNDEF) continue;
12173 if (Arg != BaseShAmt) {
12174 return SDValue();
12175 }
12176 }
12177 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012178 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012179 SDValue InVec = ShAmtOp.getOperand(0);
12180 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12181 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12182 unsigned i = 0;
12183 for (; i != NumElts; ++i) {
12184 SDValue Arg = InVec.getOperand(i);
12185 if (Arg.getOpcode() == ISD::UNDEF) continue;
12186 BaseShAmt = Arg;
12187 break;
12188 }
12189 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12190 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012191 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012192 if (C->getZExtValue() == SplatIdx)
12193 BaseShAmt = InVec.getOperand(1);
12194 }
12195 }
12196 if (BaseShAmt.getNode() == 0)
12197 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12198 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012199 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012200 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012201
Mon P Wangefa42202009-09-03 19:56:25 +000012202 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012203 if (EltVT.bitsGT(MVT::i32))
12204 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12205 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012206 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012207
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012208 // The shift amount is identical so we can do a vector shift.
12209 SDValue ValOp = N->getOperand(0);
12210 switch (N->getOpcode()) {
12211 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012212 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012213 break;
12214 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012215 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012216 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012217 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012218 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012219 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012220 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012221 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012222 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012223 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012224 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012225 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012226 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012227 break;
12228 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012229 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012230 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012231 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012232 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012233 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012234 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012235 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012236 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012237 break;
12238 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012239 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012240 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012241 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012242 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012243 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012244 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012245 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012246 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012247 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012248 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012249 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012250 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012251 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012252 }
12253 return SDValue();
12254}
12255
Nate Begemanb65c1752010-12-17 22:55:37 +000012256
Stuart Hastings865f0932011-06-03 23:53:54 +000012257// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12258// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12259// and friends. Likewise for OR -> CMPNEQSS.
12260static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12261 TargetLowering::DAGCombinerInfo &DCI,
12262 const X86Subtarget *Subtarget) {
12263 unsigned opcode;
12264
12265 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12266 // we're requiring SSE2 for both.
12267 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12268 SDValue N0 = N->getOperand(0);
12269 SDValue N1 = N->getOperand(1);
12270 SDValue CMP0 = N0->getOperand(1);
12271 SDValue CMP1 = N1->getOperand(1);
12272 DebugLoc DL = N->getDebugLoc();
12273
12274 // The SETCCs should both refer to the same CMP.
12275 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12276 return SDValue();
12277
12278 SDValue CMP00 = CMP0->getOperand(0);
12279 SDValue CMP01 = CMP0->getOperand(1);
12280 EVT VT = CMP00.getValueType();
12281
12282 if (VT == MVT::f32 || VT == MVT::f64) {
12283 bool ExpectingFlags = false;
12284 // Check for any users that want flags:
12285 for (SDNode::use_iterator UI = N->use_begin(),
12286 UE = N->use_end();
12287 !ExpectingFlags && UI != UE; ++UI)
12288 switch (UI->getOpcode()) {
12289 default:
12290 case ISD::BR_CC:
12291 case ISD::BRCOND:
12292 case ISD::SELECT:
12293 ExpectingFlags = true;
12294 break;
12295 case ISD::CopyToReg:
12296 case ISD::SIGN_EXTEND:
12297 case ISD::ZERO_EXTEND:
12298 case ISD::ANY_EXTEND:
12299 break;
12300 }
12301
12302 if (!ExpectingFlags) {
12303 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12304 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12305
12306 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12307 X86::CondCode tmp = cc0;
12308 cc0 = cc1;
12309 cc1 = tmp;
12310 }
12311
12312 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12313 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12314 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12315 X86ISD::NodeType NTOperator = is64BitFP ?
12316 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12317 // FIXME: need symbolic constants for these magic numbers.
12318 // See X86ATTInstPrinter.cpp:printSSECC().
12319 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12320 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12321 DAG.getConstant(x86cc, MVT::i8));
12322 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12323 OnesOrZeroesF);
12324 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12325 DAG.getConstant(1, MVT::i32));
12326 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12327 return OneBitOfTruth;
12328 }
12329 }
12330 }
12331 }
12332 return SDValue();
12333}
12334
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012335/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12336/// so it can be folded inside ANDNP.
12337static bool CanFoldXORWithAllOnes(const SDNode *N) {
12338 EVT VT = N->getValueType(0);
12339
12340 // Match direct AllOnes for 128 and 256-bit vectors
12341 if (ISD::isBuildVectorAllOnes(N))
12342 return true;
12343
12344 // Look through a bit convert.
12345 if (N->getOpcode() == ISD::BITCAST)
12346 N = N->getOperand(0).getNode();
12347
12348 // Sometimes the operand may come from a insert_subvector building a 256-bit
12349 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012350 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000012351 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
12352 SDValue V1 = N->getOperand(0);
12353 SDValue V2 = N->getOperand(1);
12354
12355 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12356 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12357 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12358 ISD::isBuildVectorAllOnes(V2.getNode()))
12359 return true;
12360 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012361
12362 return false;
12363}
12364
Nate Begemanb65c1752010-12-17 22:55:37 +000012365static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12366 TargetLowering::DAGCombinerInfo &DCI,
12367 const X86Subtarget *Subtarget) {
12368 if (DCI.isBeforeLegalizeOps())
12369 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012370
Stuart Hastings865f0932011-06-03 23:53:54 +000012371 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12372 if (R.getNode())
12373 return R;
12374
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012375 // Want to form ANDNP nodes:
12376 // 1) In the hopes of then easily combining them with OR and AND nodes
12377 // to form PBLEND/PSIGN.
12378 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012379 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012380 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012381 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012382
Nate Begemanb65c1752010-12-17 22:55:37 +000012383 SDValue N0 = N->getOperand(0);
12384 SDValue N1 = N->getOperand(1);
12385 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012386
Nate Begemanb65c1752010-12-17 22:55:37 +000012387 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012388 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012389 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12390 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012391 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012392
12393 // Check RHS for vnot
12394 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012395 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12396 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012397 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012398
Nate Begemanb65c1752010-12-17 22:55:37 +000012399 return SDValue();
12400}
12401
Evan Cheng760d1942010-01-04 21:22:48 +000012402static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012403 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012404 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012405 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012406 return SDValue();
12407
Stuart Hastings865f0932011-06-03 23:53:54 +000012408 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12409 if (R.getNode())
12410 return R;
12411
Evan Cheng760d1942010-01-04 21:22:48 +000012412 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012413 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012414 return SDValue();
12415
Evan Cheng760d1942010-01-04 21:22:48 +000012416 SDValue N0 = N->getOperand(0);
12417 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012418
Nate Begemanb65c1752010-12-17 22:55:37 +000012419 // look for psign/blend
12420 if (Subtarget->hasSSSE3()) {
12421 if (VT == MVT::v2i64) {
12422 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012423 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012424 std::swap(N0, N1);
12425 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012426 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012427 SDValue Mask = N1.getOperand(0);
12428 SDValue X = N1.getOperand(1);
12429 SDValue Y;
12430 if (N0.getOperand(0) == Mask)
12431 Y = N0.getOperand(1);
12432 if (N0.getOperand(1) == Mask)
12433 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012434
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012435 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012436 if (!Y.getNode())
12437 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012438
Nate Begemanb65c1752010-12-17 22:55:37 +000012439 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12440 if (Mask.getOpcode() != ISD::BITCAST ||
12441 X.getOpcode() != ISD::BITCAST ||
12442 Y.getOpcode() != ISD::BITCAST)
12443 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012444
Nate Begemanb65c1752010-12-17 22:55:37 +000012445 // Look through mask bitcast.
12446 Mask = Mask.getOperand(0);
12447 EVT MaskVT = Mask.getValueType();
12448
12449 // Validate that the Mask operand is a vector sra node. The sra node
12450 // will be an intrinsic.
12451 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12452 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012453
Nate Begemanb65c1752010-12-17 22:55:37 +000012454 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12455 // there is no psrai.b
12456 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12457 case Intrinsic::x86_sse2_psrai_w:
12458 case Intrinsic::x86_sse2_psrai_d:
12459 break;
12460 default: return SDValue();
12461 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012462
Nate Begemanb65c1752010-12-17 22:55:37 +000012463 // Check that the SRA is all signbits.
12464 SDValue SraC = Mask.getOperand(2);
12465 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12466 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12467 if ((SraAmt + 1) != EltBits)
12468 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012469
Nate Begemanb65c1752010-12-17 22:55:37 +000012470 DebugLoc DL = N->getDebugLoc();
12471
12472 // Now we know we at least have a plendvb with the mask val. See if
12473 // we can form a psignb/w/d.
12474 // psign = x.type == y.type == mask.type && y = sub(0, x);
12475 X = X.getOperand(0);
12476 Y = Y.getOperand(0);
12477 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12478 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12479 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12480 unsigned Opc = 0;
12481 switch (EltBits) {
12482 case 8: Opc = X86ISD::PSIGNB; break;
12483 case 16: Opc = X86ISD::PSIGNW; break;
12484 case 32: Opc = X86ISD::PSIGND; break;
12485 default: break;
12486 }
12487 if (Opc) {
12488 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12489 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12490 }
12491 }
12492 // PBLENDVB only available on SSE 4.1
12493 if (!Subtarget->hasSSE41())
12494 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012495
Nate Begemanb65c1752010-12-17 22:55:37 +000012496 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12497 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12498 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012499 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012500 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12501 }
12502 }
12503 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012504
Nate Begemanb65c1752010-12-17 22:55:37 +000012505 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012506 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12507 std::swap(N0, N1);
12508 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12509 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012510 if (!N0.hasOneUse() || !N1.hasOneUse())
12511 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012512
12513 SDValue ShAmt0 = N0.getOperand(1);
12514 if (ShAmt0.getValueType() != MVT::i8)
12515 return SDValue();
12516 SDValue ShAmt1 = N1.getOperand(1);
12517 if (ShAmt1.getValueType() != MVT::i8)
12518 return SDValue();
12519 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12520 ShAmt0 = ShAmt0.getOperand(0);
12521 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12522 ShAmt1 = ShAmt1.getOperand(0);
12523
12524 DebugLoc DL = N->getDebugLoc();
12525 unsigned Opc = X86ISD::SHLD;
12526 SDValue Op0 = N0.getOperand(0);
12527 SDValue Op1 = N1.getOperand(0);
12528 if (ShAmt0.getOpcode() == ISD::SUB) {
12529 Opc = X86ISD::SHRD;
12530 std::swap(Op0, Op1);
12531 std::swap(ShAmt0, ShAmt1);
12532 }
12533
Evan Cheng8b1190a2010-04-28 01:18:01 +000012534 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012535 if (ShAmt1.getOpcode() == ISD::SUB) {
12536 SDValue Sum = ShAmt1.getOperand(0);
12537 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012538 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12539 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12540 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12541 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012542 return DAG.getNode(Opc, DL, VT,
12543 Op0, Op1,
12544 DAG.getNode(ISD::TRUNCATE, DL,
12545 MVT::i8, ShAmt0));
12546 }
12547 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12548 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12549 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012550 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012551 return DAG.getNode(Opc, DL, VT,
12552 N0.getOperand(0), N1.getOperand(0),
12553 DAG.getNode(ISD::TRUNCATE, DL,
12554 MVT::i8, ShAmt0));
12555 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012556
Evan Cheng760d1942010-01-04 21:22:48 +000012557 return SDValue();
12558}
12559
Chris Lattner149a4e52008-02-22 02:09:43 +000012560/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012561static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012562 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000012563 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12564 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012565 // A preferable solution to the general problem is to figure out the right
12566 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012567
12568 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000012569 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000012570 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000012571 if (VT.getSizeInBits() != 64)
12572 return SDValue();
12573
Devang Patel578efa92009-06-05 21:57:13 +000012574 const Function *F = DAG.getMachineFunction().getFunction();
12575 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012576 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012577 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012578 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012579 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012580 isa<LoadSDNode>(St->getValue()) &&
12581 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12582 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012583 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012584 LoadSDNode *Ld = 0;
12585 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012586 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012587 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012588 // Must be a store of a load. We currently handle two cases: the load
12589 // is a direct child, and it's under an intervening TokenFactor. It is
12590 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012591 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012592 Ld = cast<LoadSDNode>(St->getChain());
12593 else if (St->getValue().hasOneUse() &&
12594 ChainVal->getOpcode() == ISD::TokenFactor) {
12595 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012596 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012597 TokenFactorIndex = i;
12598 Ld = cast<LoadSDNode>(St->getValue());
12599 } else
12600 Ops.push_back(ChainVal->getOperand(i));
12601 }
12602 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012603
Evan Cheng536e6672009-03-12 05:59:15 +000012604 if (!Ld || !ISD::isNormalLoad(Ld))
12605 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012606
Evan Cheng536e6672009-03-12 05:59:15 +000012607 // If this is not the MMX case, i.e. we are just turning i64 load/store
12608 // into f64 load/store, avoid the transformation if there are multiple
12609 // uses of the loaded value.
12610 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12611 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012612
Evan Cheng536e6672009-03-12 05:59:15 +000012613 DebugLoc LdDL = Ld->getDebugLoc();
12614 DebugLoc StDL = N->getDebugLoc();
12615 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12616 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12617 // pair instead.
12618 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012619 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012620 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12621 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012622 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012623 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012624 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012625 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012626 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012627 Ops.size());
12628 }
Evan Cheng536e6672009-03-12 05:59:15 +000012629 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012630 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012631 St->isVolatile(), St->isNonTemporal(),
12632 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012633 }
Evan Cheng536e6672009-03-12 05:59:15 +000012634
12635 // Otherwise, lower to two pairs of 32-bit loads / stores.
12636 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012637 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12638 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012639
Owen Anderson825b72b2009-08-11 20:47:22 +000012640 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012641 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012642 Ld->isVolatile(), Ld->isNonTemporal(),
12643 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012644 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012645 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012646 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012647 MinAlign(Ld->getAlignment(), 4));
12648
12649 SDValue NewChain = LoLd.getValue(1);
12650 if (TokenFactorIndex != -1) {
12651 Ops.push_back(LoLd);
12652 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012653 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012654 Ops.size());
12655 }
12656
12657 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012658 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12659 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012660
12661 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012662 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012663 St->isVolatile(), St->isNonTemporal(),
12664 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012665 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012666 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000012667 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012668 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012669 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000012670 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000012671 }
Dan Gohman475871a2008-07-27 21:46:04 +000012672 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000012673}
12674
Chris Lattner6cf73262008-01-25 06:14:17 +000012675/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
12676/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012677static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000012678 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
12679 // F[X]OR(0.0, x) -> x
12680 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000012681 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12682 if (C->getValueAPF().isPosZero())
12683 return N->getOperand(1);
12684 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12685 if (C->getValueAPF().isPosZero())
12686 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000012687 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012688}
12689
12690/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012691static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000012692 // FAND(0.0, x) -> 0.0
12693 // FAND(x, 0.0) -> 0.0
12694 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
12695 if (C->getValueAPF().isPosZero())
12696 return N->getOperand(0);
12697 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
12698 if (C->getValueAPF().isPosZero())
12699 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000012700 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000012701}
12702
Dan Gohmane5af2d32009-01-29 01:59:02 +000012703static SDValue PerformBTCombine(SDNode *N,
12704 SelectionDAG &DAG,
12705 TargetLowering::DAGCombinerInfo &DCI) {
12706 // BT ignores high bits in the bit index operand.
12707 SDValue Op1 = N->getOperand(1);
12708 if (Op1.hasOneUse()) {
12709 unsigned BitWidth = Op1.getValueSizeInBits();
12710 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
12711 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000012712 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
12713 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000012714 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000012715 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
12716 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
12717 DCI.CommitTargetLoweringOpt(TLO);
12718 }
12719 return SDValue();
12720}
Chris Lattner83e6c992006-10-04 06:57:07 +000012721
Eli Friedman7a5e5552009-06-07 06:52:44 +000012722static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
12723 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012724 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000012725 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000012726 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000012727 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000012728 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000012729 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012730 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012731 }
12732 return SDValue();
12733}
12734
Evan Cheng2e489c42009-12-16 00:53:11 +000012735static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
12736 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
12737 // (and (i32 x86isd::setcc_carry), 1)
12738 // This eliminates the zext. This transformation is necessary because
12739 // ISD::SETCC is always legalized to i8.
12740 DebugLoc dl = N->getDebugLoc();
12741 SDValue N0 = N->getOperand(0);
12742 EVT VT = N->getValueType(0);
12743 if (N0.getOpcode() == ISD::AND &&
12744 N0.hasOneUse() &&
12745 N0.getOperand(0).hasOneUse()) {
12746 SDValue N00 = N0.getOperand(0);
12747 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
12748 return SDValue();
12749 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
12750 if (!C || C->getZExtValue() != 1)
12751 return SDValue();
12752 return DAG.getNode(ISD::AND, dl, VT,
12753 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
12754 N00.getOperand(0), N00.getOperand(1)),
12755 DAG.getConstant(1, VT));
12756 }
12757
12758 return SDValue();
12759}
12760
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012761// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
12762static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
12763 unsigned X86CC = N->getConstantOperandVal(0);
12764 SDValue EFLAG = N->getOperand(1);
12765 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012766
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012767 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
12768 // a zext and produces an all-ones bit which is more useful than 0/1 in some
12769 // cases.
12770 if (X86CC == X86::COND_B)
12771 return DAG.getNode(ISD::AND, DL, MVT::i8,
12772 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
12773 DAG.getConstant(X86CC, MVT::i8), EFLAG),
12774 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012775
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012776 return SDValue();
12777}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012778
Benjamin Kramer1396c402011-06-18 11:09:41 +000012779static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
12780 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012781 SDValue Op0 = N->getOperand(0);
12782 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
12783 // a 32-bit target where SSE doesn't support i64->FP operations.
12784 if (Op0.getOpcode() == ISD::LOAD) {
12785 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
12786 EVT VT = Ld->getValueType(0);
12787 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
12788 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
12789 !XTLI->getSubtarget()->is64Bit() &&
12790 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000012791 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
12792 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012793 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
12794 return FILDChain;
12795 }
12796 }
12797 return SDValue();
12798}
12799
Chris Lattner23a01992010-12-20 01:37:09 +000012800// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
12801static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
12802 X86TargetLowering::DAGCombinerInfo &DCI) {
12803 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
12804 // the result is either zero or one (depending on the input carry bit).
12805 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
12806 if (X86::isZeroNode(N->getOperand(0)) &&
12807 X86::isZeroNode(N->getOperand(1)) &&
12808 // We don't have a good way to replace an EFLAGS use, so only do this when
12809 // dead right now.
12810 SDValue(N, 1).use_empty()) {
12811 DebugLoc DL = N->getDebugLoc();
12812 EVT VT = N->getValueType(0);
12813 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
12814 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
12815 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
12816 DAG.getConstant(X86::COND_B,MVT::i8),
12817 N->getOperand(2)),
12818 DAG.getConstant(1, VT));
12819 return DCI.CombineTo(N, Res1, CarryOut);
12820 }
12821
12822 return SDValue();
12823}
12824
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012825// fold (add Y, (sete X, 0)) -> adc 0, Y
12826// (add Y, (setne X, 0)) -> sbb -1, Y
12827// (sub (sete X, 0), Y) -> sbb 0, Y
12828// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012829static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012830 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012831
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012832 // Look through ZExts.
12833 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
12834 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
12835 return SDValue();
12836
12837 SDValue SetCC = Ext.getOperand(0);
12838 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
12839 return SDValue();
12840
12841 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
12842 if (CC != X86::COND_E && CC != X86::COND_NE)
12843 return SDValue();
12844
12845 SDValue Cmp = SetCC.getOperand(1);
12846 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000012847 !X86::isZeroNode(Cmp.getOperand(1)) ||
12848 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000012849 return SDValue();
12850
12851 SDValue CmpOp0 = Cmp.getOperand(0);
12852 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
12853 DAG.getConstant(1, CmpOp0.getValueType()));
12854
12855 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
12856 if (CC == X86::COND_NE)
12857 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
12858 DL, OtherVal.getValueType(), OtherVal,
12859 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
12860 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
12861 DL, OtherVal.getValueType(), OtherVal,
12862 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
12863}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012864
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012865static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
12866 SDValue Op0 = N->getOperand(0);
12867 SDValue Op1 = N->getOperand(1);
12868
12869 // X86 can't encode an immediate LHS of a sub. See if we can push the
12870 // negation into a preceding instruction.
12871 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
12872 uint64_t Op0C = C->getSExtValue();
12873
12874 // If the RHS of the sub is a XOR with one use and a constant, invert the
12875 // immediate. Then add one to the LHS of the sub so we can turn
12876 // X-Y -> X+~Y+1, saving one register.
12877 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
12878 isa<ConstantSDNode>(Op1.getOperand(1))) {
12879 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
12880 EVT VT = Op0.getValueType();
12881 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
12882 Op1.getOperand(0),
12883 DAG.getConstant(~XorC, VT));
12884 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
12885 DAG.getConstant(Op0C+1, VT));
12886 }
12887 }
12888
12889 return OptimizeConditionalInDecrement(N, DAG);
12890}
12891
Dan Gohman475871a2008-07-27 21:46:04 +000012892SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000012893 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012894 SelectionDAG &DAG = DCI.DAG;
12895 switch (N->getOpcode()) {
12896 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012897 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012898 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000012899 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012900 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000012901 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
12902 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000012903 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000012904 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000012905 case ISD::SHL:
12906 case ISD::SRA:
12907 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000012908 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000012909 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000012910 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000012911 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000012912 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000012913 case X86ISD::FOR: return PerformFORCombine(N, DAG);
12914 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000012915 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000012916 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000012917 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000012918 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012919 case X86ISD::SHUFPS: // Handle all target specific shuffles
12920 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000012921 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012922 case X86ISD::PUNPCKHBW:
12923 case X86ISD::PUNPCKHWD:
12924 case X86ISD::PUNPCKHDQ:
12925 case X86ISD::PUNPCKHQDQ:
12926 case X86ISD::UNPCKHPS:
12927 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000012928 case X86ISD::VUNPCKHPSY:
12929 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012930 case X86ISD::PUNPCKLBW:
12931 case X86ISD::PUNPCKLWD:
12932 case X86ISD::PUNPCKLDQ:
12933 case X86ISD::PUNPCKLQDQ:
12934 case X86ISD::UNPCKLPS:
12935 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000012936 case X86ISD::VUNPCKLPSY:
12937 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012938 case X86ISD::MOVHLPS:
12939 case X86ISD::MOVLHPS:
12940 case X86ISD::PSHUFD:
12941 case X86ISD::PSHUFHW:
12942 case X86ISD::PSHUFLW:
12943 case X86ISD::MOVSS:
12944 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000012945 case X86ISD::VPERMILPS:
12946 case X86ISD::VPERMILPSY:
12947 case X86ISD::VPERMILPD:
12948 case X86ISD::VPERMILPDY:
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012949 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012950 }
12951
Dan Gohman475871a2008-07-27 21:46:04 +000012952 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012953}
12954
Evan Chenge5b51ac2010-04-17 06:13:15 +000012955/// isTypeDesirableForOp - Return true if the target has native support for
12956/// the specified value type and it is 'desirable' to use the type for the
12957/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
12958/// instruction encodings are longer and some i16 instructions are slow.
12959bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
12960 if (!isTypeLegal(VT))
12961 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000012962 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000012963 return true;
12964
12965 switch (Opc) {
12966 default:
12967 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000012968 case ISD::LOAD:
12969 case ISD::SIGN_EXTEND:
12970 case ISD::ZERO_EXTEND:
12971 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012972 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000012973 case ISD::SRL:
12974 case ISD::SUB:
12975 case ISD::ADD:
12976 case ISD::MUL:
12977 case ISD::AND:
12978 case ISD::OR:
12979 case ISD::XOR:
12980 return false;
12981 }
12982}
12983
12984/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000012985/// beneficial for dag combiner to promote the specified node. If true, it
12986/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000012987bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000012988 EVT VT = Op.getValueType();
12989 if (VT != MVT::i16)
12990 return false;
12991
Evan Cheng4c26e932010-04-19 19:29:22 +000012992 bool Promote = false;
12993 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000012994 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000012995 default: break;
12996 case ISD::LOAD: {
12997 LoadSDNode *LD = cast<LoadSDNode>(Op);
12998 // If the non-extending load has a single use and it's not live out, then it
12999 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013000 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
13001 Op.hasOneUse()*/) {
13002 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
13003 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
13004 // The only case where we'd want to promote LOAD (rather then it being
13005 // promoted as an operand is when it's only use is liveout.
13006 if (UI->getOpcode() != ISD::CopyToReg)
13007 return false;
13008 }
13009 }
Evan Cheng4c26e932010-04-19 19:29:22 +000013010 Promote = true;
13011 break;
13012 }
13013 case ISD::SIGN_EXTEND:
13014 case ISD::ZERO_EXTEND:
13015 case ISD::ANY_EXTEND:
13016 Promote = true;
13017 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013018 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013019 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000013020 SDValue N0 = Op.getOperand(0);
13021 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000013022 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000013023 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013024 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013025 break;
13026 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000013027 case ISD::ADD:
13028 case ISD::MUL:
13029 case ISD::AND:
13030 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000013031 case ISD::XOR:
13032 Commute = true;
13033 // fallthrough
13034 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013035 SDValue N0 = Op.getOperand(0);
13036 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000013037 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013038 return false;
13039 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000013040 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013041 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000013042 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013043 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013044 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013045 }
13046 }
13047
13048 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000013049 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013050}
13051
Evan Cheng60c07e12006-07-05 22:17:51 +000013052//===----------------------------------------------------------------------===//
13053// X86 Inline Assembly Support
13054//===----------------------------------------------------------------------===//
13055
Chris Lattnerb8105652009-07-20 17:51:36 +000013056bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
13057 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000013058
13059 std::string AsmStr = IA->getAsmString();
13060
13061 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000013062 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000013063 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000013064
13065 switch (AsmPieces.size()) {
13066 default: return false;
13067 case 1:
13068 AsmStr = AsmPieces[0];
13069 AsmPieces.clear();
13070 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
13071
Chris Lattner7a2bdde2011-04-15 05:18:47 +000013072 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000013073 // we will turn this bswap into something that will be lowered to logical ops
13074 // instead of emitting the bswap asm. For now, we don't support 486 or lower
13075 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000013076 // bswap $0
13077 if (AsmPieces.size() == 2 &&
13078 (AsmPieces[0] == "bswap" ||
13079 AsmPieces[0] == "bswapq" ||
13080 AsmPieces[0] == "bswapl") &&
13081 (AsmPieces[1] == "$0" ||
13082 AsmPieces[1] == "${0:q}")) {
13083 // No need to check constraints, nothing other than the equivalent of
13084 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013085 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013086 if (!Ty || Ty->getBitWidth() % 16 != 0)
13087 return false;
13088 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000013089 }
13090 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013091 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013092 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013093 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013094 AsmPieces[1] == "$$8," &&
13095 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013096 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13097 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013098 const std::string &ConstraintsStr = IA->getConstraintString();
13099 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000013100 std::sort(AsmPieces.begin(), AsmPieces.end());
13101 if (AsmPieces.size() == 4 &&
13102 AsmPieces[0] == "~{cc}" &&
13103 AsmPieces[1] == "~{dirflag}" &&
13104 AsmPieces[2] == "~{flags}" &&
13105 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013106 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013107 if (!Ty || Ty->getBitWidth() % 16 != 0)
13108 return false;
13109 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000013110 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013111 }
13112 break;
13113 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000013114 if (CI->getType()->isIntegerTy(32) &&
13115 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13116 SmallVector<StringRef, 4> Words;
13117 SplitString(AsmPieces[0], Words, " \t,");
13118 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13119 Words[2] == "${0:w}") {
13120 Words.clear();
13121 SplitString(AsmPieces[1], Words, " \t,");
13122 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
13123 Words[2] == "$0") {
13124 Words.clear();
13125 SplitString(AsmPieces[2], Words, " \t,");
13126 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13127 Words[2] == "${0:w}") {
13128 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013129 const std::string &ConstraintsStr = IA->getConstraintString();
13130 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000013131 std::sort(AsmPieces.begin(), AsmPieces.end());
13132 if (AsmPieces.size() == 4 &&
13133 AsmPieces[0] == "~{cc}" &&
13134 AsmPieces[1] == "~{dirflag}" &&
13135 AsmPieces[2] == "~{flags}" &&
13136 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013137 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013138 if (!Ty || Ty->getBitWidth() % 16 != 0)
13139 return false;
13140 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000013141 }
13142 }
13143 }
13144 }
13145 }
Evan Cheng55d42002011-01-08 01:24:27 +000013146
13147 if (CI->getType()->isIntegerTy(64)) {
13148 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13149 if (Constraints.size() >= 2 &&
13150 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13151 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13152 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13153 SmallVector<StringRef, 4> Words;
13154 SplitString(AsmPieces[0], Words, " \t");
13155 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013156 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013157 SplitString(AsmPieces[1], Words, " \t");
13158 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13159 Words.clear();
13160 SplitString(AsmPieces[2], Words, " \t,");
13161 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13162 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013163 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013164 if (!Ty || Ty->getBitWidth() % 16 != 0)
13165 return false;
13166 return IntrinsicLowering::LowerToByteSwap(CI);
13167 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013168 }
13169 }
13170 }
13171 }
13172 break;
13173 }
13174 return false;
13175}
13176
13177
13178
Chris Lattnerf4dff842006-07-11 02:54:03 +000013179/// getConstraintType - Given a constraint letter, return the type of
13180/// constraint it is for this target.
13181X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013182X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13183 if (Constraint.size() == 1) {
13184 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013185 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013186 case 'q':
13187 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013188 case 'f':
13189 case 't':
13190 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013191 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013192 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013193 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013194 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013195 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013196 case 'a':
13197 case 'b':
13198 case 'c':
13199 case 'd':
13200 case 'S':
13201 case 'D':
13202 case 'A':
13203 return C_Register;
13204 case 'I':
13205 case 'J':
13206 case 'K':
13207 case 'L':
13208 case 'M':
13209 case 'N':
13210 case 'G':
13211 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013212 case 'e':
13213 case 'Z':
13214 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013215 default:
13216 break;
13217 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013218 }
Chris Lattner4234f572007-03-25 02:14:49 +000013219 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013220}
13221
John Thompson44ab89e2010-10-29 17:29:13 +000013222/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013223/// This object must already have been set up with the operand type
13224/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013225TargetLowering::ConstraintWeight
13226 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013227 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013228 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013229 Value *CallOperandVal = info.CallOperandVal;
13230 // If we don't have a value, we can't do a match,
13231 // but allow it at the lowest weight.
13232 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013233 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013234 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013235 // Look at the constraint type.
13236 switch (*constraint) {
13237 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013238 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13239 case 'R':
13240 case 'q':
13241 case 'Q':
13242 case 'a':
13243 case 'b':
13244 case 'c':
13245 case 'd':
13246 case 'S':
13247 case 'D':
13248 case 'A':
13249 if (CallOperandVal->getType()->isIntegerTy())
13250 weight = CW_SpecificReg;
13251 break;
13252 case 'f':
13253 case 't':
13254 case 'u':
13255 if (type->isFloatingPointTy())
13256 weight = CW_SpecificReg;
13257 break;
13258 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013259 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013260 weight = CW_SpecificReg;
13261 break;
13262 case 'x':
13263 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013264 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013265 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013266 break;
13267 case 'I':
13268 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13269 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013270 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013271 }
13272 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013273 case 'J':
13274 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13275 if (C->getZExtValue() <= 63)
13276 weight = CW_Constant;
13277 }
13278 break;
13279 case 'K':
13280 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13281 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13282 weight = CW_Constant;
13283 }
13284 break;
13285 case 'L':
13286 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13287 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13288 weight = CW_Constant;
13289 }
13290 break;
13291 case 'M':
13292 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13293 if (C->getZExtValue() <= 3)
13294 weight = CW_Constant;
13295 }
13296 break;
13297 case 'N':
13298 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13299 if (C->getZExtValue() <= 0xff)
13300 weight = CW_Constant;
13301 }
13302 break;
13303 case 'G':
13304 case 'C':
13305 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13306 weight = CW_Constant;
13307 }
13308 break;
13309 case 'e':
13310 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13311 if ((C->getSExtValue() >= -0x80000000LL) &&
13312 (C->getSExtValue() <= 0x7fffffffLL))
13313 weight = CW_Constant;
13314 }
13315 break;
13316 case 'Z':
13317 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13318 if (C->getZExtValue() <= 0xffffffff)
13319 weight = CW_Constant;
13320 }
13321 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013322 }
13323 return weight;
13324}
13325
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013326/// LowerXConstraint - try to replace an X constraint, which matches anything,
13327/// with another that has more specific requirements based on the type of the
13328/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013329const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013330LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013331 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13332 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013333 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013334 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013335 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013336 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013337 return "x";
13338 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013339
Chris Lattner5e764232008-04-26 23:02:14 +000013340 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013341}
13342
Chris Lattner48884cd2007-08-25 00:47:38 +000013343/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13344/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013345void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013346 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013347 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013348 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013349 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013350
Eric Christopher100c8332011-06-02 23:16:42 +000013351 // Only support length 1 constraints for now.
13352 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013353
Eric Christopher100c8332011-06-02 23:16:42 +000013354 char ConstraintLetter = Constraint[0];
13355 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013356 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013357 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013358 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013359 if (C->getZExtValue() <= 31) {
13360 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013361 break;
13362 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013363 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013364 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013365 case 'J':
13366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013367 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013368 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13369 break;
13370 }
13371 }
13372 return;
13373 case 'K':
13374 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013375 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013376 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13377 break;
13378 }
13379 }
13380 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013381 case 'N':
13382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013383 if (C->getZExtValue() <= 255) {
13384 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013385 break;
13386 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013387 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013388 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013389 case 'e': {
13390 // 32-bit signed value
13391 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013392 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13393 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013394 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013395 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013396 break;
13397 }
13398 // FIXME gcc accepts some relocatable values here too, but only in certain
13399 // memory models; it's complicated.
13400 }
13401 return;
13402 }
13403 case 'Z': {
13404 // 32-bit unsigned value
13405 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013406 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13407 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013408 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13409 break;
13410 }
13411 }
13412 // FIXME gcc accepts some relocatable values here too, but only in certain
13413 // memory models; it's complicated.
13414 return;
13415 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013416 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013417 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013418 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013419 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013420 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013421 break;
13422 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013423
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013424 // In any sort of PIC mode addresses need to be computed at runtime by
13425 // adding in a register or some sort of table lookup. These can't
13426 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013427 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013428 return;
13429
Chris Lattnerdc43a882007-05-03 16:52:29 +000013430 // If we are in non-pic codegen mode, we allow the address of a global (with
13431 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013432 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013433 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013434
Chris Lattner49921962009-05-08 18:23:14 +000013435 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13436 while (1) {
13437 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13438 Offset += GA->getOffset();
13439 break;
13440 } else if (Op.getOpcode() == ISD::ADD) {
13441 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13442 Offset += C->getZExtValue();
13443 Op = Op.getOperand(0);
13444 continue;
13445 }
13446 } else if (Op.getOpcode() == ISD::SUB) {
13447 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13448 Offset += -C->getZExtValue();
13449 Op = Op.getOperand(0);
13450 continue;
13451 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013452 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013453
Chris Lattner49921962009-05-08 18:23:14 +000013454 // Otherwise, this isn't something we can handle, reject it.
13455 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013456 }
Eric Christopherfd179292009-08-27 18:07:15 +000013457
Dan Gohman46510a72010-04-15 01:51:59 +000013458 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013459 // If we require an extra load to get this address, as in PIC mode, we
13460 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013461 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13462 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013463 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013464
Devang Patel0d881da2010-07-06 22:08:15 +000013465 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13466 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013467 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013468 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013469 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013470
Gabor Greifba36cb52008-08-28 21:40:38 +000013471 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013472 Ops.push_back(Result);
13473 return;
13474 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013475 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013476}
13477
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013478std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013479X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013480 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013481 // First, see if this is a constraint that directly corresponds to an LLVM
13482 // register class.
13483 if (Constraint.size() == 1) {
13484 // GCC Constraint Letters
13485 switch (Constraint[0]) {
13486 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013487 // TODO: Slight differences here in allocation order and leaving
13488 // RIP in the class. Do they matter any more here than they do
13489 // in the normal allocation?
13490 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13491 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013492 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013493 return std::make_pair(0U, X86::GR32RegisterClass);
13494 else if (VT == MVT::i16)
13495 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013496 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013497 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013498 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013499 return std::make_pair(0U, X86::GR64RegisterClass);
13500 break;
13501 }
13502 // 32-bit fallthrough
13503 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013504 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013505 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13506 else if (VT == MVT::i16)
13507 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013508 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013509 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13510 else if (VT == MVT::i64)
13511 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13512 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013513 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013514 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013515 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013516 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013517 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013518 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013519 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013520 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013521 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013522 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013523 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013524 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13525 if (VT == MVT::i16)
13526 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13527 if (VT == MVT::i32 || !Subtarget->is64Bit())
13528 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13529 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013530 case 'f': // FP Stack registers.
13531 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13532 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013533 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013534 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013535 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013536 return std::make_pair(0U, X86::RFP64RegisterClass);
13537 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013538 case 'y': // MMX_REGS if MMX allowed.
13539 if (!Subtarget->hasMMX()) break;
13540 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013541 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013542 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013543 // FALL THROUGH.
13544 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013545 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013546
Owen Anderson825b72b2009-08-11 20:47:22 +000013547 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013548 default: break;
13549 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013550 case MVT::f32:
13551 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013552 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013553 case MVT::f64:
13554 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013555 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013556 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013557 case MVT::v16i8:
13558 case MVT::v8i16:
13559 case MVT::v4i32:
13560 case MVT::v2i64:
13561 case MVT::v4f32:
13562 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013563 return std::make_pair(0U, X86::VR128RegisterClass);
13564 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013565 break;
13566 }
13567 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013568
Chris Lattnerf76d1802006-07-31 23:26:50 +000013569 // Use the default implementation in TargetLowering to convert the register
13570 // constraint into a member of a register class.
13571 std::pair<unsigned, const TargetRegisterClass*> Res;
13572 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013573
13574 // Not found as a standard register?
13575 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013576 // Map st(0) -> st(7) -> ST0
13577 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13578 tolower(Constraint[1]) == 's' &&
13579 tolower(Constraint[2]) == 't' &&
13580 Constraint[3] == '(' &&
13581 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13582 Constraint[5] == ')' &&
13583 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013584
Chris Lattner56d77c72009-09-13 22:41:48 +000013585 Res.first = X86::ST0+Constraint[4]-'0';
13586 Res.second = X86::RFP80RegisterClass;
13587 return Res;
13588 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013589
Chris Lattner56d77c72009-09-13 22:41:48 +000013590 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013591 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013592 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013593 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013594 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013595 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013596
13597 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013598 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013599 Res.first = X86::EFLAGS;
13600 Res.second = X86::CCRRegisterClass;
13601 return Res;
13602 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013603
Dale Johannesen330169f2008-11-13 21:52:36 +000013604 // 'A' means EAX + EDX.
13605 if (Constraint == "A") {
13606 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013607 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013608 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013609 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013610 return Res;
13611 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013612
Chris Lattnerf76d1802006-07-31 23:26:50 +000013613 // Otherwise, check to see if this is a register class of the wrong value
13614 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13615 // turn into {ax},{dx}.
13616 if (Res.second->hasType(VT))
13617 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013618
Chris Lattnerf76d1802006-07-31 23:26:50 +000013619 // All of the single-register GCC register classes map their values onto
13620 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13621 // really want an 8-bit or 32-bit register, map to the appropriate register
13622 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013623 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013624 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013625 unsigned DestReg = 0;
13626 switch (Res.first) {
13627 default: break;
13628 case X86::AX: DestReg = X86::AL; break;
13629 case X86::DX: DestReg = X86::DL; break;
13630 case X86::CX: DestReg = X86::CL; break;
13631 case X86::BX: DestReg = X86::BL; break;
13632 }
13633 if (DestReg) {
13634 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013635 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013636 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013637 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013638 unsigned DestReg = 0;
13639 switch (Res.first) {
13640 default: break;
13641 case X86::AX: DestReg = X86::EAX; break;
13642 case X86::DX: DestReg = X86::EDX; break;
13643 case X86::CX: DestReg = X86::ECX; break;
13644 case X86::BX: DestReg = X86::EBX; break;
13645 case X86::SI: DestReg = X86::ESI; break;
13646 case X86::DI: DestReg = X86::EDI; break;
13647 case X86::BP: DestReg = X86::EBP; break;
13648 case X86::SP: DestReg = X86::ESP; break;
13649 }
13650 if (DestReg) {
13651 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013652 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013653 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013654 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013655 unsigned DestReg = 0;
13656 switch (Res.first) {
13657 default: break;
13658 case X86::AX: DestReg = X86::RAX; break;
13659 case X86::DX: DestReg = X86::RDX; break;
13660 case X86::CX: DestReg = X86::RCX; break;
13661 case X86::BX: DestReg = X86::RBX; break;
13662 case X86::SI: DestReg = X86::RSI; break;
13663 case X86::DI: DestReg = X86::RDI; break;
13664 case X86::BP: DestReg = X86::RBP; break;
13665 case X86::SP: DestReg = X86::RSP; break;
13666 }
13667 if (DestReg) {
13668 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013669 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013670 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000013671 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000013672 } else if (Res.second == X86::FR32RegisterClass ||
13673 Res.second == X86::FR64RegisterClass ||
13674 Res.second == X86::VR128RegisterClass) {
13675 // Handle references to XMM physical registers that got mapped into the
13676 // wrong class. This can happen with constraints like {xmm0} where the
13677 // target independent register mapper will just pick the first match it can
13678 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000013679 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013680 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000013681 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000013682 Res.second = X86::FR64RegisterClass;
13683 else if (X86::VR128RegisterClass->hasType(VT))
13684 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000013685 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013686
Chris Lattnerf76d1802006-07-31 23:26:50 +000013687 return Res;
13688}