blob: 443062faff5ee017ec912a43bc42b61c65803adc [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200309static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 u32 reg = PIPESTAT(pipe);
313 u32 pipestat = I915_READ(reg) & 0x7fff0000;
314
315 assert_spin_locked(&dev_priv->irq_lock);
316
317 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
318 POSTING_READ(reg);
319}
320
Paulo Zanoni86642812013-04-12 17:57:57 -0300321static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
322 enum pipe pipe, bool enable)
323{
324 struct drm_i915_private *dev_priv = dev->dev_private;
325 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
326 DE_PIPEB_FIFO_UNDERRUN;
327
328 if (enable)
329 ironlake_enable_display_irq(dev_priv, bit);
330 else
331 ironlake_disable_display_irq(dev_priv, bit);
332}
333
334static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200335 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300336{
337 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300338 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200339 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
340
Paulo Zanoni86642812013-04-12 17:57:57 -0300341 if (!ivb_can_enable_err_int(dev))
342 return;
343
Paulo Zanoni86642812013-04-12 17:57:57 -0300344 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
345 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200346 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
347
348 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300349 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200350
351 if (!was_enabled &&
352 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300353 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
354 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200355 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300356 }
357}
358
Daniel Vetter38d83c962013-11-07 11:05:46 +0100359static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
360 enum pipe pipe, bool enable)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
363
364 assert_spin_locked(&dev_priv->irq_lock);
365
366 if (enable)
367 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
368 else
369 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
370 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
371 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
372}
373
Daniel Vetterfee884e2013-07-04 23:35:21 +0200374/**
375 * ibx_display_interrupt_update - update SDEIMR
376 * @dev_priv: driver private
377 * @interrupt_mask: mask of interrupt bits to update
378 * @enabled_irq_mask: mask of interrupt bits to enable
379 */
380static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
381 uint32_t interrupt_mask,
382 uint32_t enabled_irq_mask)
383{
384 uint32_t sdeimr = I915_READ(SDEIMR);
385 sdeimr &= ~interrupt_mask;
386 sdeimr |= (~enabled_irq_mask & interrupt_mask);
387
388 assert_spin_locked(&dev_priv->irq_lock);
389
Paulo Zanoni730488b2014-03-07 20:12:32 -0300390 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300391 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300392
Daniel Vetterfee884e2013-07-04 23:35:21 +0200393 I915_WRITE(SDEIMR, sdeimr);
394 POSTING_READ(SDEIMR);
395}
396#define ibx_enable_display_interrupt(dev_priv, bits) \
397 ibx_display_interrupt_update((dev_priv), (bits), (bits))
398#define ibx_disable_display_interrupt(dev_priv, bits) \
399 ibx_display_interrupt_update((dev_priv), (bits), 0)
400
Daniel Vetterde280752013-07-04 23:35:24 +0200401static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
402 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300403 bool enable)
404{
Paulo Zanoni86642812013-04-12 17:57:57 -0300405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200406 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
407 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300408
409 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200410 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300411 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200412 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300413}
414
415static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
416 enum transcoder pch_transcoder,
417 bool enable)
418{
419 struct drm_i915_private *dev_priv = dev->dev_private;
420
421 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200422 I915_WRITE(SERR_INT,
423 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
424
Paulo Zanoni86642812013-04-12 17:57:57 -0300425 if (!cpt_can_enable_serr_int(dev))
426 return;
427
Daniel Vetterfee884e2013-07-04 23:35:21 +0200428 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200430 uint32_t tmp = I915_READ(SERR_INT);
431 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
432
433 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200434 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200435
436 if (!was_enabled &&
437 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300438 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
439 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200440 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300441 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300442}
443
444/**
445 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
446 * @dev: drm device
447 * @pipe: pipe
448 * @enable: true if we want to report FIFO underrun errors, false otherwise
449 *
450 * This function makes us disable or enable CPU fifo underruns for a specific
451 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
452 * reporting for one pipe may also disable all the other CPU error interruts for
453 * the other pipes, due to the fact that there's just one interrupt mask/enable
454 * bit for all the pipes.
455 *
456 * Returns the previous state of underrun reporting.
457 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200458bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
459 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300460{
461 struct drm_i915_private *dev_priv = dev->dev_private;
462 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300464 bool ret;
465
Imre Deak77961eb2014-03-05 16:20:56 +0200466 assert_spin_locked(&dev_priv->irq_lock);
467
Paulo Zanoni86642812013-04-12 17:57:57 -0300468 ret = !intel_crtc->cpu_fifo_underrun_disabled;
469
470 if (enable == ret)
471 goto done;
472
473 intel_crtc->cpu_fifo_underrun_disabled = !enable;
474
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200475 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
476 i9xx_clear_fifo_underrun(dev, pipe);
477 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300478 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
479 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200480 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100481 else if (IS_GEN8(dev))
482 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300483
484done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200485 return ret;
486}
487
488bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
489 enum pipe pipe, bool enable)
490{
491 struct drm_i915_private *dev_priv = dev->dev_private;
492 unsigned long flags;
493 bool ret;
494
495 spin_lock_irqsave(&dev_priv->irq_lock, flags);
496 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300497 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200498
Paulo Zanoni86642812013-04-12 17:57:57 -0300499 return ret;
500}
501
Imre Deak91d181d2014-02-10 18:42:49 +0200502static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
503 enum pipe pipe)
504{
505 struct drm_i915_private *dev_priv = dev->dev_private;
506 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
508
509 return !intel_crtc->cpu_fifo_underrun_disabled;
510}
511
Paulo Zanoni86642812013-04-12 17:57:57 -0300512/**
513 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
514 * @dev: drm device
515 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
516 * @enable: true if we want to report FIFO underrun errors, false otherwise
517 *
518 * This function makes us disable or enable PCH fifo underruns for a specific
519 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
520 * underrun reporting for one transcoder may also disable all the other PCH
521 * error interruts for the other transcoders, due to the fact that there's just
522 * one interrupt mask/enable bit for all the transcoders.
523 *
524 * Returns the previous state of underrun reporting.
525 */
526bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
527 enum transcoder pch_transcoder,
528 bool enable)
529{
530 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200531 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300533 unsigned long flags;
534 bool ret;
535
Daniel Vetterde280752013-07-04 23:35:24 +0200536 /*
537 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
538 * has only one pch transcoder A that all pipes can use. To avoid racy
539 * pch transcoder -> pipe lookups from interrupt code simply store the
540 * underrun statistics in crtc A. Since we never expose this anywhere
541 * nor use it outside of the fifo underrun code here using the "wrong"
542 * crtc on LPT won't cause issues.
543 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300544
545 spin_lock_irqsave(&dev_priv->irq_lock, flags);
546
547 ret = !intel_crtc->pch_fifo_underrun_disabled;
548
549 if (enable == ret)
550 goto done;
551
552 intel_crtc->pch_fifo_underrun_disabled = !enable;
553
554 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200555 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300556 else
557 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
558
559done:
560 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
561 return ret;
562}
563
564
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100565static void
Imre Deak755e9012014-02-10 18:42:47 +0200566__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
567 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800568{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200569 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200570 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800571
Daniel Vetterb79480b2013-06-27 17:52:10 +0200572 assert_spin_locked(&dev_priv->irq_lock);
573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200578 return;
579
580 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
584
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200585 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200586 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200587 I915_WRITE(reg, pipestat);
588 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800589}
590
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100591static void
Imre Deak755e9012014-02-10 18:42:47 +0200592__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
593 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800594{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200595 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200596 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800597
Daniel Vetterb79480b2013-06-27 17:52:10 +0200598 assert_spin_locked(&dev_priv->irq_lock);
599
Ville Syrjälä04feced2014-04-03 13:28:33 +0300600 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
601 status_mask & ~PIPESTAT_INT_STATUS_MASK,
602 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
603 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 return;
605
Imre Deak755e9012014-02-10 18:42:47 +0200606 if ((pipestat & enable_mask) == 0)
607 return;
608
Imre Deak91d181d2014-02-10 18:42:49 +0200609 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
610
Imre Deak755e9012014-02-10 18:42:47 +0200611 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200612 I915_WRITE(reg, pipestat);
613 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800614}
615
Imre Deak10c59c52014-02-10 18:42:48 +0200616static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
617{
618 u32 enable_mask = status_mask << 16;
619
620 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300621 * On pipe A we don't support the PSR interrupt yet,
622 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200623 */
624 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
625 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300626 /*
627 * On pipe B and C we don't support the PSR interrupt yet, on pipe
628 * A the same bit is for perf counters which we don't use either.
629 */
630 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
631 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200632
633 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
634 SPRITE0_FLIP_DONE_INT_EN_VLV |
635 SPRITE1_FLIP_DONE_INT_EN_VLV);
636 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
637 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
638 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
639 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
640
641 return enable_mask;
642}
643
Imre Deak755e9012014-02-10 18:42:47 +0200644void
645i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
646 u32 status_mask)
647{
648 u32 enable_mask;
649
Imre Deak10c59c52014-02-10 18:42:48 +0200650 if (IS_VALLEYVIEW(dev_priv->dev))
651 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
652 status_mask);
653 else
654 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200655 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
656}
657
658void
659i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
660 u32 status_mask)
661{
662 u32 enable_mask;
663
Imre Deak10c59c52014-02-10 18:42:48 +0200664 if (IS_VALLEYVIEW(dev_priv->dev))
665 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
666 status_mask);
667 else
668 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200669 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
670}
671
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000672/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300673 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000674 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300675static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000676{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000678 unsigned long irqflags;
679
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300680 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
681 return;
682
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000684
Imre Deak755e9012014-02-10 18:42:47 +0200685 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300686 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200687 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200688 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000689
690 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000691}
692
693/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694 * i915_pipe_enabled - check if a pipe is enabled
695 * @dev: DRM device
696 * @pipe: pipe to check
697 *
698 * Reading certain registers when the pipe is disabled can hang the chip.
699 * Use this routine to make sure the PLL is running and the pipe is active
700 * before reading such registers if unsure.
701 */
702static int
703i915_pipe_enabled(struct drm_device *dev, int pipe)
704{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200706
Daniel Vettera01025a2013-05-22 00:50:23 +0200707 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
708 /* Locking is horribly broken here, but whatever. */
709 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300711
Daniel Vettera01025a2013-05-22 00:50:23 +0200712 return intel_crtc->active;
713 } else {
714 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
715 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700716}
717
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300718static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
719{
720 /* Gen2 doesn't have a hardware frame counter */
721 return 0;
722}
723
Keith Packard42f52ef2008-10-18 19:39:29 -0700724/* Called from drm generic code, passed a 'crtc', which
725 * we use as a pipe index
726 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700727static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700728{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300729 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700730 unsigned long high_frame;
731 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300732 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700733
734 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800735 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800736 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700737 return 0;
738 }
739
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300740 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
741 struct intel_crtc *intel_crtc =
742 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
743 const struct drm_display_mode *mode =
744 &intel_crtc->config.adjusted_mode;
745
746 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
747 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100748 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300749 u32 htotal;
750
751 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
752 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
753
754 vbl_start *= htotal;
755 }
756
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800757 high_frame = PIPEFRAME(pipe);
758 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100759
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700760 /*
761 * High & low register fields aren't synchronized, so make sure
762 * we get a low value that's stable across two reads of the high
763 * register.
764 */
765 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100766 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300767 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100768 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700769 } while (high1 != high2);
770
Chris Wilson5eddb702010-09-11 13:48:45 +0100771 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300772 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100773 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300774
775 /*
776 * The frame counter increments at beginning of active.
777 * Cook up a vblank counter by also checking the pixel
778 * counter against vblank start.
779 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200780 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700781}
782
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700783static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800784{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300785 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800786 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800787
788 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800789 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800790 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800791 return 0;
792 }
793
794 return I915_READ(reg);
795}
796
Mario Kleinerad3543e2013-10-30 05:13:08 +0100797/* raw reads, only for fast reads of display block, no need for forcewake etc. */
798#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100799
Ville Syrjäläa225f072014-04-29 13:35:45 +0300800static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
801{
802 struct drm_device *dev = crtc->base.dev;
803 struct drm_i915_private *dev_priv = dev->dev_private;
804 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
805 enum pipe pipe = crtc->pipe;
806 int vtotal = mode->crtc_vtotal;
807 int position;
808
809 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
810 vtotal /= 2;
811
812 if (IS_GEN2(dev))
813 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
814 else
815 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
816
817 /*
818 * Scanline counter increments at leading edge of hsync, and
819 * it starts counting from vtotal-1 on the first active line.
820 * That means the scanline counter value is always one less
821 * than what we would expect. Ie. just after start of vblank,
822 * which also occurs at start of hsync (on the last active line),
823 * the scanline counter will read vblank_start-1.
824 */
825 return (position + 1) % vtotal;
826}
827
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700828static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
830 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100831{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300832 struct drm_i915_private *dev_priv = dev->dev_private;
833 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
835 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300842 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300875 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100885 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
893 * Start of vblank interrupt is triggered at start of hsync,
894 * just prior to the first active line of vblank. However we
895 * consider lines to start at the leading edge of horizontal
896 * active. So, should we get here before we've crossed into
897 * the horizontal active of the first line in vblank, we would
898 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
899 * always add htotal-hsync_start to the current pixel position.
900 */
901 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300902 }
903
Mario Kleinerad3543e2013-10-30 05:13:08 +0100904 /* Get optional system timestamp after query. */
905 if (etime)
906 *etime = ktime_get();
907
908 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
909
910 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
911
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 in_vbl = position >= vbl_start && position < vbl_end;
913
914 /*
915 * While in vblank, position will be negative
916 * counting up towards 0 at vbl_end. And outside
917 * vblank, position will be positive counting
918 * up since vbl_end.
919 */
920 if (position >= vbl_start)
921 position -= vbl_end;
922 else
923 position += vtotal - vbl_end;
924
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300925 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300926 *vpos = position;
927 *hpos = 0;
928 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 *vpos = position / htotal;
930 *hpos = position - (*vpos * htotal);
931 }
932
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100933 /* In vblank? */
934 if (in_vbl)
935 ret |= DRM_SCANOUTPOS_INVBL;
936
937 return ret;
938}
939
Ville Syrjäläa225f072014-04-29 13:35:45 +0300940int intel_get_crtc_scanline(struct intel_crtc *crtc)
941{
942 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
943 unsigned long irqflags;
944 int position;
945
946 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
947 position = __intel_get_crtc_scanline(crtc);
948 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
949
950 return position;
951}
952
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700953static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100954 int *max_error,
955 struct timeval *vblank_time,
956 unsigned flags)
957{
Chris Wilson4041b852011-01-22 10:07:56 +0000958 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100959
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700960 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000961 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962 return -EINVAL;
963 }
964
965 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000966 crtc = intel_get_crtc_for_pipe(dev, pipe);
967 if (crtc == NULL) {
968 DRM_ERROR("Invalid crtc %d\n", pipe);
969 return -EINVAL;
970 }
971
972 if (!crtc->enabled) {
973 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
974 return -EBUSY;
975 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100976
977 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000978 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
979 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300980 crtc,
981 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100982}
983
Jani Nikula67c347f2013-09-17 14:26:34 +0300984static bool intel_hpd_irq_event(struct drm_device *dev,
985 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200986{
987 enum drm_connector_status old_status;
988
989 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
990 old_status = connector->status;
991
992 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300993 if (old_status == connector->status)
994 return false;
995
996 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200997 connector->base.id,
998 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300999 drm_get_connector_status_name(old_status),
1000 drm_get_connector_status_name(connector->status));
1001
1002 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001003}
1004
Jesse Barnes5ca58282009-03-31 14:11:15 -07001005/*
1006 * Handle hotplug events outside the interrupt handler proper.
1007 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001008#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1009
Jesse Barnes5ca58282009-03-31 14:11:15 -07001010static void i915_hotplug_work_func(struct work_struct *work)
1011{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001012 struct drm_i915_private *dev_priv =
1013 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001014 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001015 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001016 struct intel_connector *intel_connector;
1017 struct intel_encoder *intel_encoder;
1018 struct drm_connector *connector;
1019 unsigned long irqflags;
1020 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001021 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001022 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001023
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001024 /* HPD irq before everything is fully set up. */
1025 if (!dev_priv->enable_hotplug_processing)
1026 return;
1027
Keith Packarda65e34c2011-07-25 10:04:56 -07001028 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001029 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1030
Egbert Eichcd569ae2013-04-16 13:36:57 +02001031 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001032
1033 hpd_event_bits = dev_priv->hpd_event_bits;
1034 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001035 list_for_each_entry(connector, &mode_config->connector_list, head) {
1036 intel_connector = to_intel_connector(connector);
1037 intel_encoder = intel_connector->encoder;
1038 if (intel_encoder->hpd_pin > HPD_NONE &&
1039 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1040 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1041 DRM_INFO("HPD interrupt storm detected on connector %s: "
1042 "switching from hotplug detection to polling\n",
1043 drm_get_connector_name(connector));
1044 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1045 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1046 | DRM_CONNECTOR_POLL_DISCONNECT;
1047 hpd_disabled = true;
1048 }
Egbert Eich142e2392013-04-11 15:57:57 +02001049 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1050 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1051 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1052 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001053 }
1054 /* if there were no outputs to poll, poll was disabled,
1055 * therefore make sure it's enabled when disabling HPD on
1056 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001057 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001058 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001059 mod_timer(&dev_priv->hotplug_reenable_timer,
1060 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1061 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001062
1063 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1064
Egbert Eich321a1b32013-04-11 16:00:26 +02001065 list_for_each_entry(connector, &mode_config->connector_list, head) {
1066 intel_connector = to_intel_connector(connector);
1067 intel_encoder = intel_connector->encoder;
1068 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1069 if (intel_encoder->hot_plug)
1070 intel_encoder->hot_plug(intel_encoder);
1071 if (intel_hpd_irq_event(dev, connector))
1072 changed = true;
1073 }
1074 }
Keith Packard40ee3382011-07-28 15:31:19 -07001075 mutex_unlock(&mode_config->mutex);
1076
Egbert Eich321a1b32013-04-11 16:00:26 +02001077 if (changed)
1078 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001079}
1080
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001081static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1082{
1083 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1084}
1085
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001086static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001087{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001088 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001089 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001090 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001091
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001092 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001093
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001094 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1095
Daniel Vetter20e4d402012-08-08 23:35:39 +02001096 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001097
Jesse Barnes7648fa92010-05-20 14:28:11 -07001098 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001099 busy_up = I915_READ(RCPREVBSYTUPAVG);
1100 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001101 max_avg = I915_READ(RCBMAXAVG);
1102 min_avg = I915_READ(RCBMINAVG);
1103
1104 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001105 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001106 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1107 new_delay = dev_priv->ips.cur_delay - 1;
1108 if (new_delay < dev_priv->ips.max_delay)
1109 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001110 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001111 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1112 new_delay = dev_priv->ips.cur_delay + 1;
1113 if (new_delay > dev_priv->ips.min_delay)
1114 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001115 }
1116
Jesse Barnes7648fa92010-05-20 14:28:11 -07001117 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001118 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001119
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001120 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001121
Jesse Barnesf97108d2010-01-29 11:27:07 -08001122 return;
1123}
1124
Chris Wilson549f7362010-10-19 11:19:32 +01001125static void notify_ring(struct drm_device *dev,
1126 struct intel_ring_buffer *ring)
1127{
Chris Wilson475553d2011-01-20 09:52:56 +00001128 if (ring->obj == NULL)
1129 return;
1130
Chris Wilson814e9b52013-09-23 17:33:19 -03001131 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001132
Chris Wilson549f7362010-10-19 11:19:32 +01001133 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001134 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001135}
1136
Ben Widawsky4912d042011-04-25 11:25:20 -07001137static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001139 struct drm_i915_private *dev_priv =
1140 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001141 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143
Daniel Vetter59cdb632013-07-04 23:35:28 +02001144 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001145 pm_iir = dev_priv->rps.pm_iir;
1146 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001147 if (IS_BROADWELL(dev_priv->dev))
1148 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1149 else {
1150 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1151 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1152 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001153 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001154
Paulo Zanoni60611c12013-08-15 11:50:01 -03001155 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301156 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001157
Deepak Sa6706b42014-03-15 20:23:22 +05301158 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001159 return;
1160
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001161 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001162
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001163 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001164 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001165 if (adj > 0)
1166 adj *= 2;
1167 else
1168 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001169 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001170
1171 /*
1172 * For better performance, jump directly
1173 * to RPe if we're below it.
1174 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001175 if (new_delay < dev_priv->rps.efficient_freq)
1176 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001177 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001178 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1179 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001180 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001181 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001182 adj = 0;
1183 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1184 if (adj < 0)
1185 adj *= 2;
1186 else
1187 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001188 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001189 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001190 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001191 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001192
Ben Widawsky79249632012-09-07 19:43:42 -07001193 /* sysfs frequency interfaces may have snuck in while servicing the
1194 * interrupt
1195 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001196 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001197 dev_priv->rps.min_freq_softlimit,
1198 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301199
Ben Widawskyb39fb292014-03-19 18:31:11 -07001200 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001201
1202 if (IS_VALLEYVIEW(dev_priv->dev))
1203 valleyview_set_rps(dev_priv->dev, new_delay);
1204 else
1205 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001206
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001207 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001208}
1209
Ben Widawskye3689192012-05-25 16:56:22 -07001210
1211/**
1212 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1213 * occurred.
1214 * @work: workqueue struct
1215 *
1216 * Doesn't actually do anything except notify userspace. As a consequence of
1217 * this event, userspace should try to remap the bad rows since statistically
1218 * it is likely the same row is more likely to go bad again.
1219 */
1220static void ivybridge_parity_work(struct work_struct *work)
1221{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001222 struct drm_i915_private *dev_priv =
1223 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001224 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001225 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001226 uint32_t misccpctl;
1227 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001229
1230 /* We must turn off DOP level clock gating to access the L3 registers.
1231 * In order to prevent a get/put style interface, acquire struct mutex
1232 * any time we access those registers.
1233 */
1234 mutex_lock(&dev_priv->dev->struct_mutex);
1235
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001236 /* If we've screwed up tracking, just let the interrupt fire again */
1237 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1238 goto out;
1239
Ben Widawskye3689192012-05-25 16:56:22 -07001240 misccpctl = I915_READ(GEN7_MISCCPCTL);
1241 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1242 POSTING_READ(GEN7_MISCCPCTL);
1243
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001244 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1245 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001246
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247 slice--;
1248 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1249 break;
1250
1251 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1252
1253 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1254
1255 error_status = I915_READ(reg);
1256 row = GEN7_PARITY_ERROR_ROW(error_status);
1257 bank = GEN7_PARITY_ERROR_BANK(error_status);
1258 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1259
1260 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1261 POSTING_READ(reg);
1262
1263 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1264 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1265 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1266 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1267 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1268 parity_event[5] = NULL;
1269
Dave Airlie5bdebb12013-10-11 14:07:25 +10001270 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 KOBJ_CHANGE, parity_event);
1272
1273 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1274 slice, row, bank, subbank);
1275
1276 kfree(parity_event[4]);
1277 kfree(parity_event[3]);
1278 kfree(parity_event[2]);
1279 kfree(parity_event[1]);
1280 }
Ben Widawskye3689192012-05-25 16:56:22 -07001281
1282 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1283
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001284out:
1285 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001286 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001288 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1289
1290 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001291}
1292
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001293static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001294{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001295 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001296
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001297 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001298 return;
1299
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001300 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001301 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001302 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001303
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001304 iir &= GT_PARITY_ERROR(dev);
1305 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1306 dev_priv->l3_parity.which_slice |= 1 << 1;
1307
1308 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1309 dev_priv->l3_parity.which_slice |= 1 << 0;
1310
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001311 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001312}
1313
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001314static void ilk_gt_irq_handler(struct drm_device *dev,
1315 struct drm_i915_private *dev_priv,
1316 u32 gt_iir)
1317{
1318 if (gt_iir &
1319 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1320 notify_ring(dev, &dev_priv->ring[RCS]);
1321 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1322 notify_ring(dev, &dev_priv->ring[VCS]);
1323}
1324
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001325static void snb_gt_irq_handler(struct drm_device *dev,
1326 struct drm_i915_private *dev_priv,
1327 u32 gt_iir)
1328{
1329
Ben Widawskycc609d52013-05-28 19:22:29 -07001330 if (gt_iir &
1331 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001332 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001333 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001334 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001335 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001336 notify_ring(dev, &dev_priv->ring[BCS]);
1337
Ben Widawskycc609d52013-05-28 19:22:29 -07001338 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1339 GT_BSD_CS_ERROR_INTERRUPT |
1340 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001341 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1342 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001343 }
Ben Widawskye3689192012-05-25 16:56:22 -07001344
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001345 if (gt_iir & GT_PARITY_ERROR(dev))
1346 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001347}
1348
Ben Widawsky09610212014-05-15 20:58:08 +03001349static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1350{
1351 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1352 return;
1353
1354 spin_lock(&dev_priv->irq_lock);
1355 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1356 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1357 spin_unlock(&dev_priv->irq_lock);
1358
1359 queue_work(dev_priv->wq, &dev_priv->rps.work);
1360}
1361
Ben Widawskyabd58f02013-11-02 21:07:09 -07001362static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1363 struct drm_i915_private *dev_priv,
1364 u32 master_ctl)
1365{
1366 u32 rcs, bcs, vcs;
1367 uint32_t tmp = 0;
1368 irqreturn_t ret = IRQ_NONE;
1369
1370 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1371 tmp = I915_READ(GEN8_GT_IIR(0));
1372 if (tmp) {
1373 ret = IRQ_HANDLED;
1374 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1375 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1376 if (rcs & GT_RENDER_USER_INTERRUPT)
1377 notify_ring(dev, &dev_priv->ring[RCS]);
1378 if (bcs & GT_RENDER_USER_INTERRUPT)
1379 notify_ring(dev, &dev_priv->ring[BCS]);
1380 I915_WRITE(GEN8_GT_IIR(0), tmp);
1381 } else
1382 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1383 }
1384
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001385 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001386 tmp = I915_READ(GEN8_GT_IIR(1));
1387 if (tmp) {
1388 ret = IRQ_HANDLED;
1389 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1390 if (vcs & GT_RENDER_USER_INTERRUPT)
1391 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001392 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1393 if (vcs & GT_RENDER_USER_INTERRUPT)
1394 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001395 I915_WRITE(GEN8_GT_IIR(1), tmp);
1396 } else
1397 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1398 }
1399
Ben Widawsky09610212014-05-15 20:58:08 +03001400 if (master_ctl & GEN8_GT_PM_IRQ) {
1401 tmp = I915_READ(GEN8_GT_IIR(2));
1402 if (tmp & dev_priv->pm_rps_events) {
1403 ret = IRQ_HANDLED;
1404 gen8_rps_irq_handler(dev_priv, tmp);
1405 I915_WRITE(GEN8_GT_IIR(2),
1406 tmp & dev_priv->pm_rps_events);
1407 } else
1408 DRM_ERROR("The master control interrupt lied (PM)!\n");
1409 }
1410
Ben Widawskyabd58f02013-11-02 21:07:09 -07001411 if (master_ctl & GEN8_GT_VECS_IRQ) {
1412 tmp = I915_READ(GEN8_GT_IIR(3));
1413 if (tmp) {
1414 ret = IRQ_HANDLED;
1415 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1416 if (vcs & GT_RENDER_USER_INTERRUPT)
1417 notify_ring(dev, &dev_priv->ring[VECS]);
1418 I915_WRITE(GEN8_GT_IIR(3), tmp);
1419 } else
1420 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1421 }
1422
1423 return ret;
1424}
1425
Egbert Eichb543fb02013-04-16 13:36:54 +02001426#define HPD_STORM_DETECT_PERIOD 1000
1427#define HPD_STORM_THRESHOLD 5
1428
Daniel Vetter10a504d2013-06-27 17:52:12 +02001429static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001430 u32 hotplug_trigger,
1431 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001432{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001433 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001434 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001435 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001436
Daniel Vetter91d131d2013-06-27 17:52:14 +02001437 if (!hotplug_trigger)
1438 return;
1439
Imre Deakcc9bd492014-01-16 19:56:54 +02001440 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1441 hotplug_trigger);
1442
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001443 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001444 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001445
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001446 if (hpd[i] & hotplug_trigger &&
1447 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1448 /*
1449 * On GMCH platforms the interrupt mask bits only
1450 * prevent irq generation, not the setting of the
1451 * hotplug bits itself. So only WARN about unexpected
1452 * interrupts on saner platforms.
1453 */
1454 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1455 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1456 hotplug_trigger, i, hpd[i]);
1457
1458 continue;
1459 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001460
Egbert Eichb543fb02013-04-16 13:36:54 +02001461 if (!(hpd[i] & hotplug_trigger) ||
1462 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1463 continue;
1464
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001465 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001466 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1467 dev_priv->hpd_stats[i].hpd_last_jiffies
1468 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1469 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1470 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001471 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001472 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1473 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001474 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001475 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001476 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001477 } else {
1478 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001479 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1480 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001481 }
1482 }
1483
Daniel Vetter10a504d2013-06-27 17:52:12 +02001484 if (storm_detected)
1485 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001486 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001487
Daniel Vetter645416f2013-09-02 16:22:25 +02001488 /*
1489 * Our hotplug handler can grab modeset locks (by calling down into the
1490 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1491 * queue for otherwise the flush_work in the pageflip code will
1492 * deadlock.
1493 */
1494 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001495}
1496
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001497static void gmbus_irq_handler(struct drm_device *dev)
1498{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001499 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001500
Daniel Vetter28c70f12012-12-01 13:53:45 +01001501 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001502}
1503
Daniel Vetterce99c252012-12-01 13:53:47 +01001504static void dp_aux_irq_handler(struct drm_device *dev)
1505{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001507
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001508 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001509}
1510
Shuang He8bf1e9f2013-10-15 18:55:27 +01001511#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001512static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1513 uint32_t crc0, uint32_t crc1,
1514 uint32_t crc2, uint32_t crc3,
1515 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1519 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001520 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001521
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001522 spin_lock(&pipe_crc->lock);
1523
Damien Lespiau0c912c72013-10-15 18:55:37 +01001524 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001525 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001526 DRM_ERROR("spurious interrupt\n");
1527 return;
1528 }
1529
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001530 head = pipe_crc->head;
1531 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001532
1533 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001534 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001535 DRM_ERROR("CRC buffer overflowing\n");
1536 return;
1537 }
1538
1539 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001540
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001541 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001542 entry->crc[0] = crc0;
1543 entry->crc[1] = crc1;
1544 entry->crc[2] = crc2;
1545 entry->crc[3] = crc3;
1546 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001547
1548 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001549 pipe_crc->head = head;
1550
1551 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001552
1553 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001554}
Daniel Vetter277de952013-10-18 16:37:07 +02001555#else
1556static inline void
1557display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1558 uint32_t crc0, uint32_t crc1,
1559 uint32_t crc2, uint32_t crc3,
1560 uint32_t crc4) {}
1561#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001562
Daniel Vetter277de952013-10-18 16:37:07 +02001563
1564static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001565{
1566 struct drm_i915_private *dev_priv = dev->dev_private;
1567
Daniel Vetter277de952013-10-18 16:37:07 +02001568 display_pipe_crc_irq_handler(dev, pipe,
1569 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1570 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001571}
1572
Daniel Vetter277de952013-10-18 16:37:07 +02001573static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001574{
1575 struct drm_i915_private *dev_priv = dev->dev_private;
1576
Daniel Vetter277de952013-10-18 16:37:07 +02001577 display_pipe_crc_irq_handler(dev, pipe,
1578 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1579 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1580 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1581 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1582 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001583}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001584
Daniel Vetter277de952013-10-18 16:37:07 +02001585static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001588 uint32_t res1, res2;
1589
1590 if (INTEL_INFO(dev)->gen >= 3)
1591 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1592 else
1593 res1 = 0;
1594
1595 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1596 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1597 else
1598 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001599
Daniel Vetter277de952013-10-18 16:37:07 +02001600 display_pipe_crc_irq_handler(dev, pipe,
1601 I915_READ(PIPE_CRC_RES_RED(pipe)),
1602 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1603 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1604 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001605}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001606
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001607/* The RPS events need forcewake, so we add them to a work queue and mask their
1608 * IMR bits until the work is done. Other interrupts can be processed without
1609 * the work queue. */
1610static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001611{
Deepak Sa6706b42014-03-15 20:23:22 +05301612 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001613 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301614 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1615 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001616 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001617
1618 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001619 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001620
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001621 if (HAS_VEBOX(dev_priv->dev)) {
1622 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1623 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001624
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001625 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001626 i915_handle_error(dev_priv->dev, false,
1627 "VEBOX CS error interrupt 0x%08x",
1628 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001629 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001630 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001631}
1632
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001633static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1634{
1635 struct intel_crtc *crtc;
1636
1637 if (!drm_handle_vblank(dev, pipe))
1638 return false;
1639
1640 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1641 wake_up(&crtc->vbl_wait);
1642
1643 return true;
1644}
1645
Imre Deakc1874ed2014-02-04 21:35:46 +02001646static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1647{
1648 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001649 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001650 int pipe;
1651
Imre Deak58ead0d2014-02-04 21:35:47 +02001652 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001653 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001654 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001655 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001656
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001657 /*
1658 * PIPESTAT bits get signalled even when the interrupt is
1659 * disabled with the mask bits, and some of the status bits do
1660 * not generate interrupts at all (like the underrun bit). Hence
1661 * we need to be careful that we only handle what we want to
1662 * handle.
1663 */
1664 mask = 0;
1665 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1666 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1667
1668 switch (pipe) {
1669 case PIPE_A:
1670 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1671 break;
1672 case PIPE_B:
1673 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1674 break;
1675 }
1676 if (iir & iir_bit)
1677 mask |= dev_priv->pipestat_irq_mask[pipe];
1678
1679 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001680 continue;
1681
1682 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001683 mask |= PIPESTAT_INT_ENABLE_MASK;
1684 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001685
1686 /*
1687 * Clear the PIPE*STAT regs before the IIR
1688 */
Imre Deak91d181d2014-02-10 18:42:49 +02001689 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1690 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001691 I915_WRITE(reg, pipe_stats[pipe]);
1692 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001693 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001694
1695 for_each_pipe(pipe) {
1696 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001697 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001698
Imre Deak579a9b02014-02-04 21:35:48 +02001699 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001700 intel_prepare_page_flip(dev, pipe);
1701 intel_finish_page_flip(dev, pipe);
1702 }
1703
1704 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1705 i9xx_pipe_crc_irq_handler(dev, pipe);
1706
1707 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1708 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1709 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1710 }
1711
1712 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1713 gmbus_irq_handler(dev);
1714}
1715
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001716static void i9xx_hpd_irq_handler(struct drm_device *dev)
1717{
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1720
1721 if (IS_G4X(dev)) {
1722 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1723
1724 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1725 } else {
1726 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1727
1728 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1729 }
1730
1731 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1732 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1733 dp_aux_irq_handler(dev);
1734
1735 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1736 /*
1737 * Make sure hotplug status is cleared before we clear IIR, or else we
1738 * may miss hotplug events.
1739 */
1740 POSTING_READ(PORT_HOTPLUG_STAT);
1741}
1742
Daniel Vetterff1f5252012-10-02 15:10:55 +02001743static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001744{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001745 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001746 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001747 u32 iir, gt_iir, pm_iir;
1748 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001749
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001750 while (true) {
1751 iir = I915_READ(VLV_IIR);
1752 gt_iir = I915_READ(GTIIR);
1753 pm_iir = I915_READ(GEN6_PMIIR);
1754
1755 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1756 goto out;
1757
1758 ret = IRQ_HANDLED;
1759
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001760 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001761
Imre Deakc1874ed2014-02-04 21:35:46 +02001762 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001763
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001764 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001765 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1766 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001767
Paulo Zanoni60611c12013-08-15 11:50:01 -03001768 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001769 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001770
1771 I915_WRITE(GTIIR, gt_iir);
1772 I915_WRITE(GEN6_PMIIR, pm_iir);
1773 I915_WRITE(VLV_IIR, iir);
1774 }
1775
1776out:
1777 return ret;
1778}
1779
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001780static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1781{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001782 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001783 struct drm_i915_private *dev_priv = dev->dev_private;
1784 u32 master_ctl, iir;
1785 irqreturn_t ret = IRQ_NONE;
1786 unsigned int pipes = 0;
1787
1788 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1789
1790 I915_WRITE(GEN8_MASTER_IRQ, 0);
1791
1792 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1793
1794 iir = I915_READ(VLV_IIR);
1795
1796 if (iir & (I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT))
1797 pipes |= 1 << 0;
1798 if (iir & (I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT))
1799 pipes |= 1 << 1;
1800 if (iir & (I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_C_EVENT_INTERRUPT))
1801 pipes |= 1 << 2;
1802
1803 if (pipes) {
1804 u32 pipe_stats[I915_MAX_PIPES] = {};
1805 unsigned long irqflags;
1806 int pipe;
1807
1808 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1809 for_each_pipe(pipe) {
1810 unsigned int reg;
1811
1812 if (!(pipes & (1 << pipe)))
1813 continue;
1814
1815 reg = PIPESTAT(pipe);
1816 pipe_stats[pipe] = I915_READ(reg);
1817
1818 /*
1819 * Clear the PIPE*STAT regs before the IIR
1820 */
1821 if (pipe_stats[pipe] & 0x8000ffff) {
1822 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1823 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1824 pipe_name(pipe));
1825 I915_WRITE(reg, pipe_stats[pipe]);
1826 }
1827 }
1828 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1829
1830 for_each_pipe(pipe) {
1831 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1832 drm_handle_vblank(dev, pipe);
1833
1834 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1835 intel_prepare_page_flip(dev, pipe);
1836 intel_finish_page_flip(dev, pipe);
1837 }
1838 }
1839
1840 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1841 gmbus_irq_handler(dev);
1842
1843 ret = IRQ_HANDLED;
1844 }
1845
1846 /* Consume port. Then clear IIR or we'll miss events */
1847 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1848 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1849
1850 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1851
1852 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1853 hotplug_status);
1854 if (hotplug_status & HOTPLUG_INT_STATUS_I915)
1855 queue_work(dev_priv->wq,
1856 &dev_priv->hotplug_work);
1857
1858 ret = IRQ_HANDLED;
1859 }
1860
1861 I915_WRITE(VLV_IIR, iir);
1862
1863 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1864 POSTING_READ(GEN8_MASTER_IRQ);
1865
1866 return ret;
1867}
1868
Adam Jackson23e81d62012-06-06 15:45:44 -04001869static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001870{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001871 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001872 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001873 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001874
Daniel Vetter91d131d2013-06-27 17:52:14 +02001875 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1876
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001877 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1878 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1879 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001880 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001881 port_name(port));
1882 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001883
Daniel Vetterce99c252012-12-01 13:53:47 +01001884 if (pch_iir & SDE_AUX_MASK)
1885 dp_aux_irq_handler(dev);
1886
Jesse Barnes776ad802011-01-04 15:09:39 -08001887 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001888 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001889
1890 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1891 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1892
1893 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1894 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1895
1896 if (pch_iir & SDE_POISON)
1897 DRM_ERROR("PCH poison interrupt\n");
1898
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001899 if (pch_iir & SDE_FDI_MASK)
1900 for_each_pipe(pipe)
1901 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1902 pipe_name(pipe),
1903 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001904
1905 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1906 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1907
1908 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1909 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1910
Jesse Barnes776ad802011-01-04 15:09:39 -08001911 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001912 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1913 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001914 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001915
1916 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1917 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1918 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001919 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001920}
1921
1922static void ivb_err_int_handler(struct drm_device *dev)
1923{
1924 struct drm_i915_private *dev_priv = dev->dev_private;
1925 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001926 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001927
Paulo Zanonide032bf2013-04-12 17:57:58 -03001928 if (err_int & ERR_INT_POISON)
1929 DRM_ERROR("Poison interrupt\n");
1930
Daniel Vetter5a69b892013-10-16 22:55:52 +02001931 for_each_pipe(pipe) {
1932 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1933 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1934 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001935 DRM_ERROR("Pipe %c FIFO underrun\n",
1936 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001937 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001938
Daniel Vetter5a69b892013-10-16 22:55:52 +02001939 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1940 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001941 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001942 else
Daniel Vetter277de952013-10-18 16:37:07 +02001943 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001944 }
1945 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001946
Paulo Zanoni86642812013-04-12 17:57:57 -03001947 I915_WRITE(GEN7_ERR_INT, err_int);
1948}
1949
1950static void cpt_serr_int_handler(struct drm_device *dev)
1951{
1952 struct drm_i915_private *dev_priv = dev->dev_private;
1953 u32 serr_int = I915_READ(SERR_INT);
1954
Paulo Zanonide032bf2013-04-12 17:57:58 -03001955 if (serr_int & SERR_INT_POISON)
1956 DRM_ERROR("PCH poison interrupt\n");
1957
Paulo Zanoni86642812013-04-12 17:57:57 -03001958 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1959 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1960 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001961 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001962
1963 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1964 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1965 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001966 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001967
1968 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1969 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1970 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001971 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001972
1973 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001974}
1975
Adam Jackson23e81d62012-06-06 15:45:44 -04001976static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1977{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001978 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001979 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001980 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001981
Daniel Vetter91d131d2013-06-27 17:52:14 +02001982 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1983
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001984 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1985 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1986 SDE_AUDIO_POWER_SHIFT_CPT);
1987 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1988 port_name(port));
1989 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001990
1991 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001992 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001993
1994 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001995 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001996
1997 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1998 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1999
2000 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2001 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2002
2003 if (pch_iir & SDE_FDI_MASK_CPT)
2004 for_each_pipe(pipe)
2005 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2006 pipe_name(pipe),
2007 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002008
2009 if (pch_iir & SDE_ERROR_CPT)
2010 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002011}
2012
Paulo Zanonic008bc62013-07-12 16:35:10 -03002013static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2014{
2015 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002016 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002017
2018 if (de_iir & DE_AUX_CHANNEL_A)
2019 dp_aux_irq_handler(dev);
2020
2021 if (de_iir & DE_GSE)
2022 intel_opregion_asle_intr(dev);
2023
Paulo Zanonic008bc62013-07-12 16:35:10 -03002024 if (de_iir & DE_POISON)
2025 DRM_ERROR("Poison interrupt\n");
2026
Daniel Vetter40da17c2013-10-21 18:04:36 +02002027 for_each_pipe(pipe) {
2028 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002029 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002030
Daniel Vetter40da17c2013-10-21 18:04:36 +02002031 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2032 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002033 DRM_ERROR("Pipe %c FIFO underrun\n",
2034 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002035
Daniel Vetter40da17c2013-10-21 18:04:36 +02002036 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2037 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002038
Daniel Vetter40da17c2013-10-21 18:04:36 +02002039 /* plane/pipes map 1:1 on ilk+ */
2040 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2041 intel_prepare_page_flip(dev, pipe);
2042 intel_finish_page_flip_plane(dev, pipe);
2043 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002044 }
2045
2046 /* check event from PCH */
2047 if (de_iir & DE_PCH_EVENT) {
2048 u32 pch_iir = I915_READ(SDEIIR);
2049
2050 if (HAS_PCH_CPT(dev))
2051 cpt_irq_handler(dev, pch_iir);
2052 else
2053 ibx_irq_handler(dev, pch_iir);
2054
2055 /* should clear PCH hotplug event before clear CPU irq */
2056 I915_WRITE(SDEIIR, pch_iir);
2057 }
2058
2059 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2060 ironlake_rps_change_irq_handler(dev);
2061}
2062
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002063static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2064{
2065 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002066 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002067
2068 if (de_iir & DE_ERR_INT_IVB)
2069 ivb_err_int_handler(dev);
2070
2071 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2072 dp_aux_irq_handler(dev);
2073
2074 if (de_iir & DE_GSE_IVB)
2075 intel_opregion_asle_intr(dev);
2076
Damien Lespiau07d27e22014-03-03 17:31:46 +00002077 for_each_pipe(pipe) {
2078 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002079 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002080
2081 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002082 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2083 intel_prepare_page_flip(dev, pipe);
2084 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002085 }
2086 }
2087
2088 /* check event from PCH */
2089 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2090 u32 pch_iir = I915_READ(SDEIIR);
2091
2092 cpt_irq_handler(dev, pch_iir);
2093
2094 /* clear PCH hotplug event before clear CPU irq */
2095 I915_WRITE(SDEIIR, pch_iir);
2096 }
2097}
2098
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002099static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002100{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002101 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002102 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002103 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002104 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002105
Paulo Zanoni86642812013-04-12 17:57:57 -03002106 /* We get interrupts on unclaimed registers, so check for this before we
2107 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002108 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002109
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002110 /* disable master interrupt before clearing iir */
2111 de_ier = I915_READ(DEIER);
2112 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002113 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002114
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002115 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2116 * interrupts will will be stored on its back queue, and then we'll be
2117 * able to process them after we restore SDEIER (as soon as we restore
2118 * it, we'll get an interrupt if SDEIIR still has something to process
2119 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002120 if (!HAS_PCH_NOP(dev)) {
2121 sde_ier = I915_READ(SDEIER);
2122 I915_WRITE(SDEIER, 0);
2123 POSTING_READ(SDEIER);
2124 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002125
Chris Wilson0e434062012-05-09 21:45:44 +01002126 gt_iir = I915_READ(GTIIR);
2127 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002128 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002129 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002130 else
2131 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002132 I915_WRITE(GTIIR, gt_iir);
2133 ret = IRQ_HANDLED;
2134 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002135
2136 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002137 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002138 if (INTEL_INFO(dev)->gen >= 7)
2139 ivb_display_irq_handler(dev, de_iir);
2140 else
2141 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002142 I915_WRITE(DEIIR, de_iir);
2143 ret = IRQ_HANDLED;
2144 }
2145
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002146 if (INTEL_INFO(dev)->gen >= 6) {
2147 u32 pm_iir = I915_READ(GEN6_PMIIR);
2148 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002149 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002150 I915_WRITE(GEN6_PMIIR, pm_iir);
2151 ret = IRQ_HANDLED;
2152 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002153 }
2154
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002155 I915_WRITE(DEIER, de_ier);
2156 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002157 if (!HAS_PCH_NOP(dev)) {
2158 I915_WRITE(SDEIER, sde_ier);
2159 POSTING_READ(SDEIER);
2160 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002161
2162 return ret;
2163}
2164
Ben Widawskyabd58f02013-11-02 21:07:09 -07002165static irqreturn_t gen8_irq_handler(int irq, void *arg)
2166{
2167 struct drm_device *dev = arg;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 u32 master_ctl;
2170 irqreturn_t ret = IRQ_NONE;
2171 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002172 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002173
Ben Widawskyabd58f02013-11-02 21:07:09 -07002174 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2175 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2176 if (!master_ctl)
2177 return IRQ_NONE;
2178
2179 I915_WRITE(GEN8_MASTER_IRQ, 0);
2180 POSTING_READ(GEN8_MASTER_IRQ);
2181
2182 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2183
2184 if (master_ctl & GEN8_DE_MISC_IRQ) {
2185 tmp = I915_READ(GEN8_DE_MISC_IIR);
2186 if (tmp & GEN8_DE_MISC_GSE)
2187 intel_opregion_asle_intr(dev);
2188 else if (tmp)
2189 DRM_ERROR("Unexpected DE Misc interrupt\n");
2190 else
2191 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2192
2193 if (tmp) {
2194 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2195 ret = IRQ_HANDLED;
2196 }
2197 }
2198
Daniel Vetter6d766f02013-11-07 14:49:55 +01002199 if (master_ctl & GEN8_DE_PORT_IRQ) {
2200 tmp = I915_READ(GEN8_DE_PORT_IIR);
2201 if (tmp & GEN8_AUX_CHANNEL_A)
2202 dp_aux_irq_handler(dev);
2203 else if (tmp)
2204 DRM_ERROR("Unexpected DE Port interrupt\n");
2205 else
2206 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2207
2208 if (tmp) {
2209 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2210 ret = IRQ_HANDLED;
2211 }
2212 }
2213
Daniel Vetterc42664c2013-11-07 11:05:40 +01002214 for_each_pipe(pipe) {
2215 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002216
Daniel Vetterc42664c2013-11-07 11:05:40 +01002217 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2218 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002219
Daniel Vetterc42664c2013-11-07 11:05:40 +01002220 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2221 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002222 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002223
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002224 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002225 intel_prepare_page_flip(dev, pipe);
2226 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002227 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002228
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002229 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2230 hsw_pipe_crc_irq_handler(dev, pipe);
2231
Daniel Vetter38d83c962013-11-07 11:05:46 +01002232 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2233 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2234 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002235 DRM_ERROR("Pipe %c FIFO underrun\n",
2236 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002237 }
2238
Daniel Vetter30100f22013-11-07 14:49:24 +01002239 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2240 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2241 pipe_name(pipe),
2242 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2243 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002244
2245 if (pipe_iir) {
2246 ret = IRQ_HANDLED;
2247 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2248 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002249 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2250 }
2251
Daniel Vetter92d03a82013-11-07 11:05:43 +01002252 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2253 /*
2254 * FIXME(BDW): Assume for now that the new interrupt handling
2255 * scheme also closed the SDE interrupt handling race we've seen
2256 * on older pch-split platforms. But this needs testing.
2257 */
2258 u32 pch_iir = I915_READ(SDEIIR);
2259
2260 cpt_irq_handler(dev, pch_iir);
2261
2262 if (pch_iir) {
2263 I915_WRITE(SDEIIR, pch_iir);
2264 ret = IRQ_HANDLED;
2265 }
2266 }
2267
Ben Widawskyabd58f02013-11-02 21:07:09 -07002268 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2269 POSTING_READ(GEN8_MASTER_IRQ);
2270
2271 return ret;
2272}
2273
Daniel Vetter17e1df02013-09-08 21:57:13 +02002274static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2275 bool reset_completed)
2276{
2277 struct intel_ring_buffer *ring;
2278 int i;
2279
2280 /*
2281 * Notify all waiters for GPU completion events that reset state has
2282 * been changed, and that they need to restart their wait after
2283 * checking for potential errors (and bail out to drop locks if there is
2284 * a gpu reset pending so that i915_error_work_func can acquire them).
2285 */
2286
2287 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2288 for_each_ring(ring, dev_priv, i)
2289 wake_up_all(&ring->irq_queue);
2290
2291 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2292 wake_up_all(&dev_priv->pending_flip_queue);
2293
2294 /*
2295 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2296 * reset state is cleared.
2297 */
2298 if (reset_completed)
2299 wake_up_all(&dev_priv->gpu_error.reset_queue);
2300}
2301
Jesse Barnes8a905232009-07-11 16:48:03 -04002302/**
2303 * i915_error_work_func - do process context error handling work
2304 * @work: work struct
2305 *
2306 * Fire an error uevent so userspace can see that a hang or error
2307 * was detected.
2308 */
2309static void i915_error_work_func(struct work_struct *work)
2310{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002311 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2312 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002313 struct drm_i915_private *dev_priv =
2314 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002315 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002316 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2317 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2318 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002319 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002320
Dave Airlie5bdebb12013-10-11 14:07:25 +10002321 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002322
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002323 /*
2324 * Note that there's only one work item which does gpu resets, so we
2325 * need not worry about concurrent gpu resets potentially incrementing
2326 * error->reset_counter twice. We only need to take care of another
2327 * racing irq/hangcheck declaring the gpu dead for a second time. A
2328 * quick check for that is good enough: schedule_work ensures the
2329 * correct ordering between hang detection and this work item, and since
2330 * the reset in-progress bit is only ever set by code outside of this
2331 * work we don't need to worry about any other races.
2332 */
2333 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002334 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002335 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002336 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002337
Daniel Vetter17e1df02013-09-08 21:57:13 +02002338 /*
Imre Deakf454c692014-04-23 01:09:04 +03002339 * In most cases it's guaranteed that we get here with an RPM
2340 * reference held, for example because there is a pending GPU
2341 * request that won't finish until the reset is done. This
2342 * isn't the case at least when we get here by doing a
2343 * simulated reset via debugs, so get an RPM reference.
2344 */
2345 intel_runtime_pm_get(dev_priv);
2346 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002347 * All state reset _must_ be completed before we update the
2348 * reset counter, for otherwise waiters might miss the reset
2349 * pending state and not properly drop locks, resulting in
2350 * deadlocks with the reset work.
2351 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002352 ret = i915_reset(dev);
2353
Daniel Vetter17e1df02013-09-08 21:57:13 +02002354 intel_display_handle_reset(dev);
2355
Imre Deakf454c692014-04-23 01:09:04 +03002356 intel_runtime_pm_put(dev_priv);
2357
Daniel Vetterf69061b2012-12-06 09:01:42 +01002358 if (ret == 0) {
2359 /*
2360 * After all the gem state is reset, increment the reset
2361 * counter and wake up everyone waiting for the reset to
2362 * complete.
2363 *
2364 * Since unlock operations are a one-sided barrier only,
2365 * we need to insert a barrier here to order any seqno
2366 * updates before
2367 * the counter increment.
2368 */
2369 smp_mb__before_atomic_inc();
2370 atomic_inc(&dev_priv->gpu_error.reset_counter);
2371
Dave Airlie5bdebb12013-10-11 14:07:25 +10002372 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002373 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002374 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002375 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002376 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002377
Daniel Vetter17e1df02013-09-08 21:57:13 +02002378 /*
2379 * Note: The wake_up also serves as a memory barrier so that
2380 * waiters see the update value of the reset counter atomic_t.
2381 */
2382 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002383 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002384}
2385
Chris Wilson35aed2e2010-05-27 13:18:12 +01002386static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002387{
2388 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002389 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002390 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002391 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002392
Chris Wilson35aed2e2010-05-27 13:18:12 +01002393 if (!eir)
2394 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002395
Joe Perchesa70491c2012-03-18 13:00:11 -07002396 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002397
Ben Widawskybd9854f2012-08-23 15:18:09 -07002398 i915_get_extra_instdone(dev, instdone);
2399
Jesse Barnes8a905232009-07-11 16:48:03 -04002400 if (IS_G4X(dev)) {
2401 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2402 u32 ipeir = I915_READ(IPEIR_I965);
2403
Joe Perchesa70491c2012-03-18 13:00:11 -07002404 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2405 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002406 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2407 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002408 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002409 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002410 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002411 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002412 }
2413 if (eir & GM45_ERROR_PAGE_TABLE) {
2414 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002415 pr_err("page table error\n");
2416 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002417 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002418 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002419 }
2420 }
2421
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002422 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002423 if (eir & I915_ERROR_PAGE_TABLE) {
2424 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002425 pr_err("page table error\n");
2426 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002427 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002428 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002429 }
2430 }
2431
2432 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002433 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002434 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002435 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002436 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002437 /* pipestat has already been acked */
2438 }
2439 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002440 pr_err("instruction error\n");
2441 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002442 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2443 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002444 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002445 u32 ipeir = I915_READ(IPEIR);
2446
Joe Perchesa70491c2012-03-18 13:00:11 -07002447 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2448 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002449 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002450 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002451 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002452 } else {
2453 u32 ipeir = I915_READ(IPEIR_I965);
2454
Joe Perchesa70491c2012-03-18 13:00:11 -07002455 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2456 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002457 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002458 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002459 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002460 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002461 }
2462 }
2463
2464 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002465 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002466 eir = I915_READ(EIR);
2467 if (eir) {
2468 /*
2469 * some errors might have become stuck,
2470 * mask them.
2471 */
2472 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2473 I915_WRITE(EMR, I915_READ(EMR) | eir);
2474 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2475 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002476}
2477
2478/**
2479 * i915_handle_error - handle an error interrupt
2480 * @dev: drm device
2481 *
2482 * Do some basic checking of regsiter state at error interrupt time and
2483 * dump it to the syslog. Also call i915_capture_error_state() to make
2484 * sure we get a record and make it available in debugfs. Fire a uevent
2485 * so userspace knows something bad happened (should trigger collection
2486 * of a ring dump etc.).
2487 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002488void i915_handle_error(struct drm_device *dev, bool wedged,
2489 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002490{
2491 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002492 va_list args;
2493 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002494
Mika Kuoppala58174462014-02-25 17:11:26 +02002495 va_start(args, fmt);
2496 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2497 va_end(args);
2498
2499 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002500 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002501
Ben Gamariba1234d2009-09-14 17:48:47 -04002502 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002503 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2504 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002505
Ben Gamari11ed50e2009-09-14 17:48:45 -04002506 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002507 * Wakeup waiting processes so that the reset work function
2508 * i915_error_work_func doesn't deadlock trying to grab various
2509 * locks. By bumping the reset counter first, the woken
2510 * processes will see a reset in progress and back off,
2511 * releasing their locks and then wait for the reset completion.
2512 * We must do this for _all_ gpu waiters that might hold locks
2513 * that the reset work needs to acquire.
2514 *
2515 * Note: The wake_up serves as the required memory barrier to
2516 * ensure that the waiters see the updated value of the reset
2517 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002518 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002519 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002520 }
2521
Daniel Vetter122f46b2013-09-04 17:36:14 +02002522 /*
2523 * Our reset work can grab modeset locks (since it needs to reset the
2524 * state of outstanding pagelips). Hence it must not be run on our own
2525 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2526 * code will deadlock.
2527 */
2528 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002529}
2530
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002531static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002532{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002533 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002534 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002536 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002537 struct intel_unpin_work *work;
2538 unsigned long flags;
2539 bool stall_detected;
2540
2541 /* Ignore early vblank irqs */
2542 if (intel_crtc == NULL)
2543 return;
2544
2545 spin_lock_irqsave(&dev->event_lock, flags);
2546 work = intel_crtc->unpin_work;
2547
Chris Wilsone7d841c2012-12-03 11:36:30 +00002548 if (work == NULL ||
2549 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2550 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002551 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2552 spin_unlock_irqrestore(&dev->event_lock, flags);
2553 return;
2554 }
2555
2556 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002557 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002558 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002559 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002560 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002561 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002562 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002563 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002564 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002565 crtc->y * crtc->primary->fb->pitches[0] +
2566 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002567 }
2568
2569 spin_unlock_irqrestore(&dev->event_lock, flags);
2570
2571 if (stall_detected) {
2572 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2573 intel_prepare_page_flip(dev, intel_crtc->plane);
2574 }
2575}
2576
Keith Packard42f52ef2008-10-18 19:39:29 -07002577/* Called from drm generic code, passed 'crtc' which
2578 * we use as a pipe index
2579 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002580static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002581{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002582 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002583 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002584
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002586 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002587
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002588 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002589 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002590 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002591 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002592 else
Keith Packard7c463582008-11-04 02:03:27 -08002593 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002594 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002595
2596 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002597 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002598 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002599 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002600
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002601 return 0;
2602}
2603
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002604static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002605{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002606 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002607 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002608 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002609 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002610
2611 if (!i915_pipe_enabled(dev, pipe))
2612 return -EINVAL;
2613
2614 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002615 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2617
2618 return 0;
2619}
2620
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002621static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2622{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002624 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002625
2626 if (!i915_pipe_enabled(dev, pipe))
2627 return -EINVAL;
2628
2629 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002630 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002631 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002632 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2633
2634 return 0;
2635}
2636
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2638{
2639 struct drm_i915_private *dev_priv = dev->dev_private;
2640 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002641
2642 if (!i915_pipe_enabled(dev, pipe))
2643 return -EINVAL;
2644
2645 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002646 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2647 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2648 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002649 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2650 return 0;
2651}
2652
Keith Packard42f52ef2008-10-18 19:39:29 -07002653/* Called from drm generic code, passed 'crtc' which
2654 * we use as a pipe index
2655 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002656static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002657{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002659 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002660
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002661 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002662 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002663 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002664
Jesse Barnesf796cf82011-04-07 13:58:17 -07002665 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002666 PIPE_VBLANK_INTERRUPT_STATUS |
2667 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002668 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2669}
2670
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002671static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002672{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002674 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002675 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002676 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002677
2678 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002679 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002680 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2681}
2682
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002683static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2684{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002685 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002686 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002687
2688 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002689 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002690 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002691 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2692}
2693
Ben Widawskyabd58f02013-11-02 21:07:09 -07002694static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2695{
2696 struct drm_i915_private *dev_priv = dev->dev_private;
2697 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002698
2699 if (!i915_pipe_enabled(dev, pipe))
2700 return;
2701
2702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002703 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2704 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2705 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002706 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2707}
2708
Chris Wilson893eead2010-10-27 14:44:35 +01002709static u32
2710ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002711{
Chris Wilson893eead2010-10-27 14:44:35 +01002712 return list_entry(ring->request_list.prev,
2713 struct drm_i915_gem_request, list)->seqno;
2714}
2715
Chris Wilson9107e9d2013-06-10 11:20:20 +01002716static bool
2717ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002718{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002719 return (list_empty(&ring->request_list) ||
2720 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002721}
2722
Daniel Vettera028c4b2014-03-15 00:08:56 +01002723static bool
2724ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2725{
2726 if (INTEL_INFO(dev)->gen >= 8) {
2727 /*
2728 * FIXME: gen8 semaphore support - currently we don't emit
2729 * semaphores on bdw anyway, but this needs to be addressed when
2730 * we merge that code.
2731 */
2732 return false;
2733 } else {
2734 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2735 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2736 MI_SEMAPHORE_REGISTER);
2737 }
2738}
2739
Chris Wilson6274f212013-06-10 11:20:21 +01002740static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002741semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2742{
2743 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2744 struct intel_ring_buffer *signaller;
2745 int i;
2746
2747 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2748 /*
2749 * FIXME: gen8 semaphore support - currently we don't emit
2750 * semaphores on bdw anyway, but this needs to be addressed when
2751 * we merge that code.
2752 */
2753 return NULL;
2754 } else {
2755 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2756
2757 for_each_ring(signaller, dev_priv, i) {
2758 if(ring == signaller)
2759 continue;
2760
Ben Widawskyebc348b2014-04-29 14:52:28 -07002761 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002762 return signaller;
2763 }
2764 }
2765
2766 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2767 ring->id, ipehr);
2768
2769 return NULL;
2770}
2771
Chris Wilson6274f212013-06-10 11:20:21 +01002772static struct intel_ring_buffer *
2773semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002774{
2775 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002776 u32 cmd, ipehr, head;
2777 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002778
2779 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002780 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002781 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002782
Daniel Vetter88fe4292014-03-15 00:08:55 +01002783 /*
2784 * HEAD is likely pointing to the dword after the actual command,
2785 * so scan backwards until we find the MBOX. But limit it to just 3
2786 * dwords. Note that we don't care about ACTHD here since that might
2787 * point at at batch, and semaphores are always emitted into the
2788 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002789 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002790 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2791
2792 for (i = 4; i; --i) {
2793 /*
2794 * Be paranoid and presume the hw has gone off into the wild -
2795 * our ring is smaller than what the hardware (and hence
2796 * HEAD_ADDR) allows. Also handles wrap-around.
2797 */
2798 head &= ring->size - 1;
2799
2800 /* This here seems to blow up */
2801 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002802 if (cmd == ipehr)
2803 break;
2804
Daniel Vetter88fe4292014-03-15 00:08:55 +01002805 head -= 4;
2806 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002807
Daniel Vetter88fe4292014-03-15 00:08:55 +01002808 if (!i)
2809 return NULL;
2810
2811 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002812 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002813}
2814
Chris Wilson6274f212013-06-10 11:20:21 +01002815static int semaphore_passed(struct intel_ring_buffer *ring)
2816{
2817 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2818 struct intel_ring_buffer *signaller;
2819 u32 seqno, ctl;
2820
2821 ring->hangcheck.deadlock = true;
2822
2823 signaller = semaphore_waits_for(ring, &seqno);
2824 if (signaller == NULL || signaller->hangcheck.deadlock)
2825 return -1;
2826
2827 /* cursory check for an unkickable deadlock */
2828 ctl = I915_READ_CTL(signaller);
2829 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2830 return -1;
2831
2832 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2833}
2834
2835static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2836{
2837 struct intel_ring_buffer *ring;
2838 int i;
2839
2840 for_each_ring(ring, dev_priv, i)
2841 ring->hangcheck.deadlock = false;
2842}
2843
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002844static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002845ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002846{
2847 struct drm_device *dev = ring->dev;
2848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002849 u32 tmp;
2850
Chris Wilson6274f212013-06-10 11:20:21 +01002851 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002852 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002853
Chris Wilson9107e9d2013-06-10 11:20:20 +01002854 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002855 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002856
2857 /* Is the chip hanging on a WAIT_FOR_EVENT?
2858 * If so we can simply poke the RB_WAIT bit
2859 * and break the hang. This should work on
2860 * all but the second generation chipsets.
2861 */
2862 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002863 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002864 i915_handle_error(dev, false,
2865 "Kicking stuck wait on %s",
2866 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002867 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002868 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002869 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002870
Chris Wilson6274f212013-06-10 11:20:21 +01002871 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2872 switch (semaphore_passed(ring)) {
2873 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002874 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002875 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002876 i915_handle_error(dev, false,
2877 "Kicking stuck semaphore on %s",
2878 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002879 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002880 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002881 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002882 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002883 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002884 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002885
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002886 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002887}
2888
Ben Gamarif65d9422009-09-14 17:48:44 -04002889/**
2890 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002891 * batchbuffers in a long time. We keep track per ring seqno progress and
2892 * if there are no progress, hangcheck score for that ring is increased.
2893 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2894 * we kick the ring. If we see no progress on three subsequent calls
2895 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002896 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002897static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002898{
2899 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002901 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002902 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002903 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002904 bool stuck[I915_NUM_RINGS] = { 0 };
2905#define BUSY 1
2906#define KICK 5
2907#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002908
Jani Nikulad330a952014-01-21 11:24:25 +02002909 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002910 return;
2911
Chris Wilsonb4519512012-05-11 14:29:30 +01002912 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002913 u64 acthd;
2914 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002915 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002916
Chris Wilson6274f212013-06-10 11:20:21 +01002917 semaphore_clear_deadlocks(dev_priv);
2918
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002919 seqno = ring->get_seqno(ring, false);
2920 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002921
Chris Wilson9107e9d2013-06-10 11:20:20 +01002922 if (ring->hangcheck.seqno == seqno) {
2923 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002924 ring->hangcheck.action = HANGCHECK_IDLE;
2925
Chris Wilson9107e9d2013-06-10 11:20:20 +01002926 if (waitqueue_active(&ring->irq_queue)) {
2927 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002928 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002929 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2930 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2931 ring->name);
2932 else
2933 DRM_INFO("Fake missed irq on %s\n",
2934 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002935 wake_up_all(&ring->irq_queue);
2936 }
2937 /* Safeguard against driver failure */
2938 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002939 } else
2940 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002941 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002942 /* We always increment the hangcheck score
2943 * if the ring is busy and still processing
2944 * the same request, so that no single request
2945 * can run indefinitely (such as a chain of
2946 * batches). The only time we do not increment
2947 * the hangcheck score on this ring, if this
2948 * ring is in a legitimate wait for another
2949 * ring. In that case the waiting ring is a
2950 * victim and we want to be sure we catch the
2951 * right culprit. Then every time we do kick
2952 * the ring, add a small increment to the
2953 * score so that we can catch a batch that is
2954 * being repeatedly kicked and so responsible
2955 * for stalling the machine.
2956 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002957 ring->hangcheck.action = ring_stuck(ring,
2958 acthd);
2959
2960 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002961 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002962 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002963 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002964 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002965 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002966 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002967 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002968 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002969 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002970 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002971 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002972 stuck[i] = true;
2973 break;
2974 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002975 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002976 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002977 ring->hangcheck.action = HANGCHECK_ACTIVE;
2978
Chris Wilson9107e9d2013-06-10 11:20:20 +01002979 /* Gradually reduce the count so that we catch DoS
2980 * attempts across multiple batches.
2981 */
2982 if (ring->hangcheck.score > 0)
2983 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002984 }
2985
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002986 ring->hangcheck.seqno = seqno;
2987 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002988 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002989 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002990
Mika Kuoppala92cab732013-05-24 17:16:07 +03002991 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002992 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002993 DRM_INFO("%s on %s\n",
2994 stuck[i] ? "stuck" : "no progress",
2995 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002996 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002997 }
2998 }
2999
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003000 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003001 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003002
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003003 if (busy_count)
3004 /* Reset timer case chip hangs without another request
3005 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003006 i915_queue_hangcheck(dev);
3007}
3008
3009void i915_queue_hangcheck(struct drm_device *dev)
3010{
3011 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003012 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003013 return;
3014
3015 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3016 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003017}
3018
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003019static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003020{
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022
3023 if (HAS_PCH_NOP(dev))
3024 return;
3025
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003026 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003027
3028 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3029 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003030}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003031
Paulo Zanoni622364b2014-04-01 15:37:22 -03003032/*
3033 * SDEIER is also touched by the interrupt handler to work around missed PCH
3034 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3035 * instead we unconditionally enable all PCH interrupt sources here, but then
3036 * only unmask them as needed with SDEIMR.
3037 *
3038 * This function needs to be called before interrupts are enabled.
3039 */
3040static void ibx_irq_pre_postinstall(struct drm_device *dev)
3041{
3042 struct drm_i915_private *dev_priv = dev->dev_private;
3043
3044 if (HAS_PCH_NOP(dev))
3045 return;
3046
3047 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003048 I915_WRITE(SDEIER, 0xffffffff);
3049 POSTING_READ(SDEIER);
3050}
3051
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003052static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003053{
3054 struct drm_i915_private *dev_priv = dev->dev_private;
3055
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003056 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003057 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003058 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003059}
3060
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061/* drm_dma.h hooks
3062*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003063static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003064{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003065 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003066
Paulo Zanoni0c841212014-04-01 15:37:27 -03003067 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003068
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003069 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003070 if (IS_GEN7(dev))
3071 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003072
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003073 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003074
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003075 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003076}
3077
Paulo Zanonibe30b292014-04-01 15:37:25 -03003078static void ironlake_irq_preinstall(struct drm_device *dev)
3079{
Paulo Zanonibe30b292014-04-01 15:37:25 -03003080 ironlake_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003081}
3082
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003083static void valleyview_irq_preinstall(struct drm_device *dev)
3084{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003085 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003086 int pipe;
3087
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003088 /* VLV magic */
3089 I915_WRITE(VLV_IMR, 0);
3090 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3091 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3092 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3093
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003094 /* and GT */
3095 I915_WRITE(GTIIR, I915_READ(GTIIR));
3096 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003097
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003098 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003099
3100 I915_WRITE(DPINVGTT, 0xff);
3101
3102 I915_WRITE(PORT_HOTPLUG_EN, 0);
3103 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3104 for_each_pipe(pipe)
3105 I915_WRITE(PIPESTAT(pipe), 0xffff);
3106 I915_WRITE(VLV_IIR, 0xffffffff);
3107 I915_WRITE(VLV_IMR, 0xffffffff);
3108 I915_WRITE(VLV_IER, 0x0);
3109 POSTING_READ(VLV_IER);
3110}
3111
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003112static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003113{
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 int pipe;
3116
Ben Widawskyabd58f02013-11-02 21:07:09 -07003117 I915_WRITE(GEN8_MASTER_IRQ, 0);
3118 POSTING_READ(GEN8_MASTER_IRQ);
3119
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003120 GEN8_IRQ_RESET_NDX(GT, 0);
3121 GEN8_IRQ_RESET_NDX(GT, 1);
3122 GEN8_IRQ_RESET_NDX(GT, 2);
3123 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003124
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003125 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003126 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003127
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003128 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3129 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3130 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003131
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003132 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003133}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003134
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003135static void gen8_irq_preinstall(struct drm_device *dev)
3136{
3137 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003138}
3139
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003140static void cherryview_irq_preinstall(struct drm_device *dev)
3141{
3142 struct drm_i915_private *dev_priv = dev->dev_private;
3143 int pipe;
3144
3145 I915_WRITE(GEN8_MASTER_IRQ, 0);
3146 POSTING_READ(GEN8_MASTER_IRQ);
3147
3148 GEN8_IRQ_RESET_NDX(GT, 0);
3149 GEN8_IRQ_RESET_NDX(GT, 1);
3150 GEN8_IRQ_RESET_NDX(GT, 2);
3151 GEN8_IRQ_RESET_NDX(GT, 3);
3152
3153 GEN5_IRQ_RESET(GEN8_PCU_);
3154
3155 POSTING_READ(GEN8_PCU_IIR);
3156
3157 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3158
3159 I915_WRITE(PORT_HOTPLUG_EN, 0);
3160 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3161
3162 for_each_pipe(pipe)
3163 I915_WRITE(PIPESTAT(pipe), 0xffff);
3164
3165 I915_WRITE(VLV_IMR, 0xffffffff);
3166 I915_WRITE(VLV_IER, 0x0);
3167 I915_WRITE(VLV_IIR, 0xffffffff);
3168 POSTING_READ(VLV_IIR);
3169}
3170
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003171static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003172{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003173 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003174 struct drm_mode_config *mode_config = &dev->mode_config;
3175 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003176 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003177
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003178 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003179 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003180 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003181 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003182 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003183 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003184 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003185 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003186 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003187 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003188 }
3189
Daniel Vetterfee884e2013-07-04 23:35:21 +02003190 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003191
3192 /*
3193 * Enable digital hotplug on the PCH, and configure the DP short pulse
3194 * duration to 2ms (which is the minimum in the Display Port spec)
3195 *
3196 * This register is the same on all known PCH chips.
3197 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003198 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3199 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3200 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3201 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3202 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3203 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3204}
3205
Paulo Zanonid46da432013-02-08 17:35:15 -02003206static void ibx_irq_postinstall(struct drm_device *dev)
3207{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003208 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003209 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003210
Daniel Vetter692a04c2013-05-29 21:43:05 +02003211 if (HAS_PCH_NOP(dev))
3212 return;
3213
Paulo Zanoni105b1222014-04-01 15:37:17 -03003214 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003215 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003216 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003217 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003218
Paulo Zanoni337ba012014-04-01 15:37:16 -03003219 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003220 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003221}
3222
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003223static void gen5_gt_irq_postinstall(struct drm_device *dev)
3224{
3225 struct drm_i915_private *dev_priv = dev->dev_private;
3226 u32 pm_irqs, gt_irqs;
3227
3228 pm_irqs = gt_irqs = 0;
3229
3230 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003231 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003232 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003233 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3234 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003235 }
3236
3237 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3238 if (IS_GEN5(dev)) {
3239 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3240 ILK_BSD_USER_INTERRUPT;
3241 } else {
3242 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3243 }
3244
Paulo Zanoni35079892014-04-01 15:37:15 -03003245 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003246
3247 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303248 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003249
3250 if (HAS_VEBOX(dev))
3251 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3252
Paulo Zanoni605cd252013-08-06 18:57:15 -03003253 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003254 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003255 }
3256}
3257
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003258static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003259{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003260 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003261 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003262 u32 display_mask, extra_mask;
3263
3264 if (INTEL_INFO(dev)->gen >= 7) {
3265 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3266 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3267 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003268 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003269 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003270 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003271 } else {
3272 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3273 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003274 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003275 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3276 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003277 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3278 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003279 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003280
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003281 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003282
Paulo Zanoni0c841212014-04-01 15:37:27 -03003283 I915_WRITE(HWSTAM, 0xeffe);
3284
Paulo Zanoni622364b2014-04-01 15:37:22 -03003285 ibx_irq_pre_postinstall(dev);
3286
Paulo Zanoni35079892014-04-01 15:37:15 -03003287 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003288
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003289 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003290
Paulo Zanonid46da432013-02-08 17:35:15 -02003291 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003292
Jesse Barnesf97108d2010-01-29 11:27:07 -08003293 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003294 /* Enable PCU event interrupts
3295 *
3296 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003297 * setup is guaranteed to run in single-threaded context. But we
3298 * need it to make the assert_spin_locked happy. */
3299 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003300 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003301 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003302 }
3303
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003304 return 0;
3305}
3306
Imre Deakf8b79e52014-03-04 19:23:07 +02003307static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3308{
3309 u32 pipestat_mask;
3310 u32 iir_mask;
3311
3312 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3313 PIPE_FIFO_UNDERRUN_STATUS;
3314
3315 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3316 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3317 POSTING_READ(PIPESTAT(PIPE_A));
3318
3319 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3320 PIPE_CRC_DONE_INTERRUPT_STATUS;
3321
3322 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3323 PIPE_GMBUS_INTERRUPT_STATUS);
3324 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3325
3326 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3327 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3328 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3329 dev_priv->irq_mask &= ~iir_mask;
3330
3331 I915_WRITE(VLV_IIR, iir_mask);
3332 I915_WRITE(VLV_IIR, iir_mask);
3333 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3334 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3335 POSTING_READ(VLV_IER);
3336}
3337
3338static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3339{
3340 u32 pipestat_mask;
3341 u32 iir_mask;
3342
3343 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3344 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003345 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003346
3347 dev_priv->irq_mask |= iir_mask;
3348 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3349 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3350 I915_WRITE(VLV_IIR, iir_mask);
3351 I915_WRITE(VLV_IIR, iir_mask);
3352 POSTING_READ(VLV_IIR);
3353
3354 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3355 PIPE_CRC_DONE_INTERRUPT_STATUS;
3356
3357 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3358 PIPE_GMBUS_INTERRUPT_STATUS);
3359 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3360
3361 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3362 PIPE_FIFO_UNDERRUN_STATUS;
3363 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3364 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3365 POSTING_READ(PIPESTAT(PIPE_A));
3366}
3367
3368void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3369{
3370 assert_spin_locked(&dev_priv->irq_lock);
3371
3372 if (dev_priv->display_irqs_enabled)
3373 return;
3374
3375 dev_priv->display_irqs_enabled = true;
3376
3377 if (dev_priv->dev->irq_enabled)
3378 valleyview_display_irqs_install(dev_priv);
3379}
3380
3381void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3382{
3383 assert_spin_locked(&dev_priv->irq_lock);
3384
3385 if (!dev_priv->display_irqs_enabled)
3386 return;
3387
3388 dev_priv->display_irqs_enabled = false;
3389
3390 if (dev_priv->dev->irq_enabled)
3391 valleyview_display_irqs_uninstall(dev_priv);
3392}
3393
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003394static int valleyview_irq_postinstall(struct drm_device *dev)
3395{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003396 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003397 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003398
Imre Deakf8b79e52014-03-04 19:23:07 +02003399 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400
Daniel Vetter20afbda2012-12-11 14:05:07 +01003401 I915_WRITE(PORT_HOTPLUG_EN, 0);
3402 POSTING_READ(PORT_HOTPLUG_EN);
3403
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003404 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003405 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003406 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003407 POSTING_READ(VLV_IER);
3408
Daniel Vetterb79480b2013-06-27 17:52:10 +02003409 /* Interrupt setup is already guaranteed to be single-threaded, this is
3410 * just to make the assert_spin_locked check happy. */
3411 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003412 if (dev_priv->display_irqs_enabled)
3413 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003414 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003415
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003416 I915_WRITE(VLV_IIR, 0xffffffff);
3417 I915_WRITE(VLV_IIR, 0xffffffff);
3418
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003419 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003420
3421 /* ack & enable invalid PTE error interrupts */
3422#if 0 /* FIXME: add support to irq handler for checking these bits */
3423 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3424 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3425#endif
3426
3427 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003428
3429 return 0;
3430}
3431
Ben Widawskyabd58f02013-11-02 21:07:09 -07003432static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3433{
3434 int i;
3435
3436 /* These are interrupts we'll toggle with the ring mask register */
3437 uint32_t gt_interrupts[] = {
3438 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3439 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3440 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3441 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3442 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3443 0,
3444 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3445 };
3446
Paulo Zanoni337ba012014-04-01 15:37:16 -03003447 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003448 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003449
3450 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003451}
3452
3453static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3454{
3455 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003456 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003457 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003458 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003459 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3460 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003461 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003462 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3463 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3464 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465
Paulo Zanoni337ba012014-04-01 15:37:16 -03003466 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003467 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3468 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003469
Paulo Zanoni35079892014-04-01 15:37:15 -03003470 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003471}
3472
3473static int gen8_irq_postinstall(struct drm_device *dev)
3474{
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476
Paulo Zanoni622364b2014-04-01 15:37:22 -03003477 ibx_irq_pre_postinstall(dev);
3478
Ben Widawskyabd58f02013-11-02 21:07:09 -07003479 gen8_gt_irq_postinstall(dev_priv);
3480 gen8_de_irq_postinstall(dev_priv);
3481
3482 ibx_irq_postinstall(dev);
3483
3484 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3485 POSTING_READ(GEN8_MASTER_IRQ);
3486
3487 return 0;
3488}
3489
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003490static int cherryview_irq_postinstall(struct drm_device *dev)
3491{
3492 struct drm_i915_private *dev_priv = dev->dev_private;
3493 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3494 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3495 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3496 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3497 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3498 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3499 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3500 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
3501 unsigned long irqflags;
3502 int pipe;
3503
3504 /*
3505 * Leave vblank interrupts masked initially. enable/disable will
3506 * toggle them based on usage.
3507 */
3508 dev_priv->irq_mask = ~enable_mask |
3509 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
3510 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT |
3511 I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT;
3512
3513 for_each_pipe(pipe)
3514 I915_WRITE(PIPESTAT(pipe), 0xffff);
3515
3516 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3517 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3518 for_each_pipe(pipe)
3519 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3520 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3521
3522 I915_WRITE(VLV_IIR, 0xffffffff);
3523 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3524 I915_WRITE(VLV_IER, enable_mask);
3525
3526 gen8_gt_irq_postinstall(dev_priv);
3527
3528 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3529 POSTING_READ(GEN8_MASTER_IRQ);
3530
3531 return 0;
3532}
3533
Ben Widawskyabd58f02013-11-02 21:07:09 -07003534static void gen8_irq_uninstall(struct drm_device *dev)
3535{
3536 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003537
3538 if (!dev_priv)
3539 return;
3540
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003541 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003542
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003543 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003544}
3545
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003546static void valleyview_irq_uninstall(struct drm_device *dev)
3547{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003548 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003549 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003550 int pipe;
3551
3552 if (!dev_priv)
3553 return;
3554
Imre Deak843d0e72014-04-14 20:24:23 +03003555 I915_WRITE(VLV_MASTER_IER, 0);
3556
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003557 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003558
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003559 for_each_pipe(pipe)
3560 I915_WRITE(PIPESTAT(pipe), 0xffff);
3561
3562 I915_WRITE(HWSTAM, 0xffffffff);
3563 I915_WRITE(PORT_HOTPLUG_EN, 0);
3564 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003565
3566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3567 if (dev_priv->display_irqs_enabled)
3568 valleyview_display_irqs_uninstall(dev_priv);
3569 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3570
3571 dev_priv->irq_mask = 0;
3572
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003573 I915_WRITE(VLV_IIR, 0xffffffff);
3574 I915_WRITE(VLV_IMR, 0xffffffff);
3575 I915_WRITE(VLV_IER, 0x0);
3576 POSTING_READ(VLV_IER);
3577}
3578
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003579static void cherryview_irq_uninstall(struct drm_device *dev)
3580{
3581 struct drm_i915_private *dev_priv = dev->dev_private;
3582 int pipe;
3583
3584 if (!dev_priv)
3585 return;
3586
3587 I915_WRITE(GEN8_MASTER_IRQ, 0);
3588 POSTING_READ(GEN8_MASTER_IRQ);
3589
3590#define GEN8_IRQ_FINI_NDX(type, which) \
3591do { \
3592 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3593 I915_WRITE(GEN8_##type##_IER(which), 0); \
3594 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3595 POSTING_READ(GEN8_##type##_IIR(which)); \
3596 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3597} while (0)
3598
3599#define GEN8_IRQ_FINI(type) \
3600do { \
3601 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3602 I915_WRITE(GEN8_##type##_IER, 0); \
3603 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3604 POSTING_READ(GEN8_##type##_IIR); \
3605 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3606} while (0)
3607
3608 GEN8_IRQ_FINI_NDX(GT, 0);
3609 GEN8_IRQ_FINI_NDX(GT, 1);
3610 GEN8_IRQ_FINI_NDX(GT, 2);
3611 GEN8_IRQ_FINI_NDX(GT, 3);
3612
3613 GEN8_IRQ_FINI(PCU);
3614
3615#undef GEN8_IRQ_FINI
3616#undef GEN8_IRQ_FINI_NDX
3617
3618 I915_WRITE(PORT_HOTPLUG_EN, 0);
3619 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3620
3621 for_each_pipe(pipe)
3622 I915_WRITE(PIPESTAT(pipe), 0xffff);
3623
3624 I915_WRITE(VLV_IMR, 0xffffffff);
3625 I915_WRITE(VLV_IER, 0x0);
3626 I915_WRITE(VLV_IIR, 0xffffffff);
3627 POSTING_READ(VLV_IIR);
3628}
3629
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003630static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003631{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003633
3634 if (!dev_priv)
3635 return;
3636
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003637 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003638
Paulo Zanonibe30b292014-04-01 15:37:25 -03003639 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003640}
3641
Chris Wilsonc2798b12012-04-22 21:13:57 +01003642static void i8xx_irq_preinstall(struct drm_device * dev)
3643{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003644 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003645 int pipe;
3646
Chris Wilsonc2798b12012-04-22 21:13:57 +01003647 for_each_pipe(pipe)
3648 I915_WRITE(PIPESTAT(pipe), 0);
3649 I915_WRITE16(IMR, 0xffff);
3650 I915_WRITE16(IER, 0x0);
3651 POSTING_READ16(IER);
3652}
3653
3654static int i8xx_irq_postinstall(struct drm_device *dev)
3655{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003656 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003657 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003658
Chris Wilsonc2798b12012-04-22 21:13:57 +01003659 I915_WRITE16(EMR,
3660 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3661
3662 /* Unmask the interrupts that we always want on. */
3663 dev_priv->irq_mask =
3664 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3665 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3666 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3667 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3668 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3669 I915_WRITE16(IMR, dev_priv->irq_mask);
3670
3671 I915_WRITE16(IER,
3672 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3673 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3674 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3675 I915_USER_INTERRUPT);
3676 POSTING_READ16(IER);
3677
Daniel Vetter379ef822013-10-16 22:55:56 +02003678 /* Interrupt setup is already guaranteed to be single-threaded, this is
3679 * just to make the assert_spin_locked check happy. */
3680 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003681 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3682 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003683 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3684
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685 return 0;
3686}
3687
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003688/*
3689 * Returns true when a page flip has completed.
3690 */
3691static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003692 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003693{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003694 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003695 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003696
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003697 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003698 return false;
3699
3700 if ((iir & flip_pending) == 0)
3701 return false;
3702
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003703 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003704
3705 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3706 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3707 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3708 * the flip is completed (no longer pending). Since this doesn't raise
3709 * an interrupt per se, we watch for the change at vblank.
3710 */
3711 if (I915_READ16(ISR) & flip_pending)
3712 return false;
3713
3714 intel_finish_page_flip(dev, pipe);
3715
3716 return true;
3717}
3718
Daniel Vetterff1f5252012-10-02 15:10:55 +02003719static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003720{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003721 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003722 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003723 u16 iir, new_iir;
3724 u32 pipe_stats[2];
3725 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003726 int pipe;
3727 u16 flip_mask =
3728 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3729 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3730
Chris Wilsonc2798b12012-04-22 21:13:57 +01003731 iir = I915_READ16(IIR);
3732 if (iir == 0)
3733 return IRQ_NONE;
3734
3735 while (iir & ~flip_mask) {
3736 /* Can't rely on pipestat interrupt bit in iir as it might
3737 * have been cleared after the pipestat interrupt was received.
3738 * It doesn't set the bit in iir again, but it still produces
3739 * interrupts (for non-MSI).
3740 */
3741 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3742 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003743 i915_handle_error(dev, false,
3744 "Command parser error, iir 0x%08x",
3745 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003746
3747 for_each_pipe(pipe) {
3748 int reg = PIPESTAT(pipe);
3749 pipe_stats[pipe] = I915_READ(reg);
3750
3751 /*
3752 * Clear the PIPE*STAT regs before the IIR
3753 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003754 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003755 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003756 }
3757 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3758
3759 I915_WRITE16(IIR, iir & ~flip_mask);
3760 new_iir = I915_READ16(IIR); /* Flush posted writes */
3761
Daniel Vetterd05c6172012-04-26 23:28:09 +02003762 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003763
3764 if (iir & I915_USER_INTERRUPT)
3765 notify_ring(dev, &dev_priv->ring[RCS]);
3766
Daniel Vetter4356d582013-10-16 22:55:55 +02003767 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003768 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003769 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003770 plane = !plane;
3771
Daniel Vetter4356d582013-10-16 22:55:55 +02003772 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003773 i8xx_handle_vblank(dev, plane, pipe, iir))
3774 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003775
Daniel Vetter4356d582013-10-16 22:55:55 +02003776 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003777 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003778
3779 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3780 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003781 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003782 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003783
3784 iir = new_iir;
3785 }
3786
3787 return IRQ_HANDLED;
3788}
3789
3790static void i8xx_irq_uninstall(struct drm_device * dev)
3791{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003792 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003793 int pipe;
3794
Chris Wilsonc2798b12012-04-22 21:13:57 +01003795 for_each_pipe(pipe) {
3796 /* Clear enable bits; then clear status bits */
3797 I915_WRITE(PIPESTAT(pipe), 0);
3798 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3799 }
3800 I915_WRITE16(IMR, 0xffff);
3801 I915_WRITE16(IER, 0x0);
3802 I915_WRITE16(IIR, I915_READ16(IIR));
3803}
3804
Chris Wilsona266c7d2012-04-24 22:59:44 +01003805static void i915_irq_preinstall(struct drm_device * dev)
3806{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003807 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003808 int pipe;
3809
Chris Wilsona266c7d2012-04-24 22:59:44 +01003810 if (I915_HAS_HOTPLUG(dev)) {
3811 I915_WRITE(PORT_HOTPLUG_EN, 0);
3812 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3813 }
3814
Chris Wilson00d98eb2012-04-24 22:59:48 +01003815 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003816 for_each_pipe(pipe)
3817 I915_WRITE(PIPESTAT(pipe), 0);
3818 I915_WRITE(IMR, 0xffffffff);
3819 I915_WRITE(IER, 0x0);
3820 POSTING_READ(IER);
3821}
3822
3823static int i915_irq_postinstall(struct drm_device *dev)
3824{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003825 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003826 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003827 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003828
Chris Wilson38bde182012-04-24 22:59:50 +01003829 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3830
3831 /* Unmask the interrupts that we always want on. */
3832 dev_priv->irq_mask =
3833 ~(I915_ASLE_INTERRUPT |
3834 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3835 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3836 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3837 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3838 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3839
3840 enable_mask =
3841 I915_ASLE_INTERRUPT |
3842 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3843 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3844 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3845 I915_USER_INTERRUPT;
3846
Chris Wilsona266c7d2012-04-24 22:59:44 +01003847 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003848 I915_WRITE(PORT_HOTPLUG_EN, 0);
3849 POSTING_READ(PORT_HOTPLUG_EN);
3850
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851 /* Enable in IER... */
3852 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3853 /* and unmask in IMR */
3854 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3855 }
3856
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857 I915_WRITE(IMR, dev_priv->irq_mask);
3858 I915_WRITE(IER, enable_mask);
3859 POSTING_READ(IER);
3860
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003861 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003862
Daniel Vetter379ef822013-10-16 22:55:56 +02003863 /* Interrupt setup is already guaranteed to be single-threaded, this is
3864 * just to make the assert_spin_locked check happy. */
3865 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003866 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3867 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003868 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3869
Daniel Vetter20afbda2012-12-11 14:05:07 +01003870 return 0;
3871}
3872
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003873/*
3874 * Returns true when a page flip has completed.
3875 */
3876static bool i915_handle_vblank(struct drm_device *dev,
3877 int plane, int pipe, u32 iir)
3878{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003879 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003880 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3881
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003882 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003883 return false;
3884
3885 if ((iir & flip_pending) == 0)
3886 return false;
3887
3888 intel_prepare_page_flip(dev, plane);
3889
3890 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3891 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3892 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3893 * the flip is completed (no longer pending). Since this doesn't raise
3894 * an interrupt per se, we watch for the change at vblank.
3895 */
3896 if (I915_READ(ISR) & flip_pending)
3897 return false;
3898
3899 intel_finish_page_flip(dev, pipe);
3900
3901 return true;
3902}
3903
Daniel Vetterff1f5252012-10-02 15:10:55 +02003904static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003906 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003907 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003908 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003910 u32 flip_mask =
3911 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3912 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003913 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003916 do {
3917 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003918 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003919
3920 /* Can't rely on pipestat interrupt bit in iir as it might
3921 * have been cleared after the pipestat interrupt was received.
3922 * It doesn't set the bit in iir again, but it still produces
3923 * interrupts (for non-MSI).
3924 */
3925 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3926 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003927 i915_handle_error(dev, false,
3928 "Command parser error, iir 0x%08x",
3929 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930
3931 for_each_pipe(pipe) {
3932 int reg = PIPESTAT(pipe);
3933 pipe_stats[pipe] = I915_READ(reg);
3934
Chris Wilson38bde182012-04-24 22:59:50 +01003935 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003938 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939 }
3940 }
3941 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3942
3943 if (!irq_received)
3944 break;
3945
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003947 if (I915_HAS_HOTPLUG(dev) &&
3948 iir & I915_DISPLAY_PORT_INTERRUPT)
3949 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950
Chris Wilson38bde182012-04-24 22:59:50 +01003951 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952 new_iir = I915_READ(IIR); /* Flush posted writes */
3953
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 if (iir & I915_USER_INTERRUPT)
3955 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956
Chris Wilsona266c7d2012-04-24 22:59:44 +01003957 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003958 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003959 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003960 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003961
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003962 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3963 i915_handle_vblank(dev, plane, pipe, iir))
3964 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003965
3966 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3967 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003968
3969 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003970 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003971
3972 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3973 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003974 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975 }
3976
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3978 intel_opregion_asle_intr(dev);
3979
3980 /* With MSI, interrupts are only generated when iir
3981 * transitions from zero to nonzero. If another bit got
3982 * set while we were handling the existing iir bits, then
3983 * we would never get another interrupt.
3984 *
3985 * This is fine on non-MSI as well, as if we hit this path
3986 * we avoid exiting the interrupt handler only to generate
3987 * another one.
3988 *
3989 * Note that for MSI this could cause a stray interrupt report
3990 * if an interrupt landed in the time between writing IIR and
3991 * the posting read. This should be rare enough to never
3992 * trigger the 99% of 100,000 interrupts test for disabling
3993 * stray interrupts.
3994 */
Chris Wilson38bde182012-04-24 22:59:50 +01003995 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003997 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998
Daniel Vetterd05c6172012-04-26 23:28:09 +02003999 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004000
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001 return ret;
4002}
4003
4004static void i915_irq_uninstall(struct drm_device * dev)
4005{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004006 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007 int pipe;
4008
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004009 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004010
Chris Wilsona266c7d2012-04-24 22:59:44 +01004011 if (I915_HAS_HOTPLUG(dev)) {
4012 I915_WRITE(PORT_HOTPLUG_EN, 0);
4013 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4014 }
4015
Chris Wilson00d98eb2012-04-24 22:59:48 +01004016 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004017 for_each_pipe(pipe) {
4018 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004020 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4021 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004022 I915_WRITE(IMR, 0xffffffff);
4023 I915_WRITE(IER, 0x0);
4024
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 I915_WRITE(IIR, I915_READ(IIR));
4026}
4027
4028static void i965_irq_preinstall(struct drm_device * dev)
4029{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004030 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031 int pipe;
4032
Chris Wilsonadca4732012-05-11 18:01:31 +01004033 I915_WRITE(PORT_HOTPLUG_EN, 0);
4034 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035
4036 I915_WRITE(HWSTAM, 0xeffe);
4037 for_each_pipe(pipe)
4038 I915_WRITE(PIPESTAT(pipe), 0);
4039 I915_WRITE(IMR, 0xffffffff);
4040 I915_WRITE(IER, 0x0);
4041 POSTING_READ(IER);
4042}
4043
4044static int i965_irq_postinstall(struct drm_device *dev)
4045{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004046 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004047 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004048 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004049 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004050
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004052 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004053 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004054 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4055 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4056 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4057 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4058 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4059
4060 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004061 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4062 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004063 enable_mask |= I915_USER_INTERRUPT;
4064
4065 if (IS_G4X(dev))
4066 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067
Daniel Vetterb79480b2013-06-27 17:52:10 +02004068 /* Interrupt setup is already guaranteed to be single-threaded, this is
4069 * just to make the assert_spin_locked check happy. */
4070 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004071 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4072 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4073 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004074 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 /*
4077 * Enable some error detection, note the instruction error mask
4078 * bit is reserved, so we leave it masked.
4079 */
4080 if (IS_G4X(dev)) {
4081 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4082 GM45_ERROR_MEM_PRIV |
4083 GM45_ERROR_CP_PRIV |
4084 I915_ERROR_MEMORY_REFRESH);
4085 } else {
4086 error_mask = ~(I915_ERROR_PAGE_TABLE |
4087 I915_ERROR_MEMORY_REFRESH);
4088 }
4089 I915_WRITE(EMR, error_mask);
4090
4091 I915_WRITE(IMR, dev_priv->irq_mask);
4092 I915_WRITE(IER, enable_mask);
4093 POSTING_READ(IER);
4094
Daniel Vetter20afbda2012-12-11 14:05:07 +01004095 I915_WRITE(PORT_HOTPLUG_EN, 0);
4096 POSTING_READ(PORT_HOTPLUG_EN);
4097
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004098 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004099
4100 return 0;
4101}
4102
Egbert Eichbac56d52013-02-25 12:06:51 -05004103static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004104{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004105 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004106 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004107 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004108 u32 hotplug_en;
4109
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004110 assert_spin_locked(&dev_priv->irq_lock);
4111
Egbert Eichbac56d52013-02-25 12:06:51 -05004112 if (I915_HAS_HOTPLUG(dev)) {
4113 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4114 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4115 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004116 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004117 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4118 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4119 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004120 /* Programming the CRT detection parameters tends
4121 to generate a spurious hotplug event about three
4122 seconds later. So just do it once.
4123 */
4124 if (IS_G4X(dev))
4125 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004126 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004127 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128
Egbert Eichbac56d52013-02-25 12:06:51 -05004129 /* Ignore TV since it's buggy */
4130 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4131 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132}
4133
Daniel Vetterff1f5252012-10-02 15:10:55 +02004134static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004136 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004137 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138 u32 iir, new_iir;
4139 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004141 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004142 u32 flip_mask =
4143 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4144 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145
Chris Wilsona266c7d2012-04-24 22:59:44 +01004146 iir = I915_READ(IIR);
4147
Chris Wilsona266c7d2012-04-24 22:59:44 +01004148 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004149 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004150 bool blc_event = false;
4151
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152 /* Can't rely on pipestat interrupt bit in iir as it might
4153 * have been cleared after the pipestat interrupt was received.
4154 * It doesn't set the bit in iir again, but it still produces
4155 * interrupts (for non-MSI).
4156 */
4157 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4158 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004159 i915_handle_error(dev, false,
4160 "Command parser error, iir 0x%08x",
4161 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162
4163 for_each_pipe(pipe) {
4164 int reg = PIPESTAT(pipe);
4165 pipe_stats[pipe] = I915_READ(reg);
4166
4167 /*
4168 * Clear the PIPE*STAT regs before the IIR
4169 */
4170 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004172 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 }
4174 }
4175 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4176
4177 if (!irq_received)
4178 break;
4179
4180 ret = IRQ_HANDLED;
4181
4182 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004183 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4184 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004186 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 new_iir = I915_READ(IIR); /* Flush posted writes */
4188
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189 if (iir & I915_USER_INTERRUPT)
4190 notify_ring(dev, &dev_priv->ring[RCS]);
4191 if (iir & I915_BSD_USER_INTERRUPT)
4192 notify_ring(dev, &dev_priv->ring[VCS]);
4193
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004195 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004196 i915_handle_vblank(dev, pipe, pipe, iir))
4197 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004198
4199 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4200 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004201
4202 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004203 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004204
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004205 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4206 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004207 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004208 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004209
4210 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4211 intel_opregion_asle_intr(dev);
4212
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004213 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4214 gmbus_irq_handler(dev);
4215
Chris Wilsona266c7d2012-04-24 22:59:44 +01004216 /* With MSI, interrupts are only generated when iir
4217 * transitions from zero to nonzero. If another bit got
4218 * set while we were handling the existing iir bits, then
4219 * we would never get another interrupt.
4220 *
4221 * This is fine on non-MSI as well, as if we hit this path
4222 * we avoid exiting the interrupt handler only to generate
4223 * another one.
4224 *
4225 * Note that for MSI this could cause a stray interrupt report
4226 * if an interrupt landed in the time between writing IIR and
4227 * the posting read. This should be rare enough to never
4228 * trigger the 99% of 100,000 interrupts test for disabling
4229 * stray interrupts.
4230 */
4231 iir = new_iir;
4232 }
4233
Daniel Vetterd05c6172012-04-26 23:28:09 +02004234 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004235
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 return ret;
4237}
4238
4239static void i965_irq_uninstall(struct drm_device * dev)
4240{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004241 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242 int pipe;
4243
4244 if (!dev_priv)
4245 return;
4246
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004247 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004248
Chris Wilsonadca4732012-05-11 18:01:31 +01004249 I915_WRITE(PORT_HOTPLUG_EN, 0);
4250 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251
4252 I915_WRITE(HWSTAM, 0xffffffff);
4253 for_each_pipe(pipe)
4254 I915_WRITE(PIPESTAT(pipe), 0);
4255 I915_WRITE(IMR, 0xffffffff);
4256 I915_WRITE(IER, 0x0);
4257
4258 for_each_pipe(pipe)
4259 I915_WRITE(PIPESTAT(pipe),
4260 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4261 I915_WRITE(IIR, I915_READ(IIR));
4262}
4263
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004264static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004265{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004266 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004267 struct drm_device *dev = dev_priv->dev;
4268 struct drm_mode_config *mode_config = &dev->mode_config;
4269 unsigned long irqflags;
4270 int i;
4271
4272 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4273 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4274 struct drm_connector *connector;
4275
4276 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4277 continue;
4278
4279 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4280
4281 list_for_each_entry(connector, &mode_config->connector_list, head) {
4282 struct intel_connector *intel_connector = to_intel_connector(connector);
4283
4284 if (intel_connector->encoder->hpd_pin == i) {
4285 if (connector->polled != intel_connector->polled)
4286 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4287 drm_get_connector_name(connector));
4288 connector->polled = intel_connector->polled;
4289 if (!connector->polled)
4290 connector->polled = DRM_CONNECTOR_POLL_HPD;
4291 }
4292 }
4293 }
4294 if (dev_priv->display.hpd_irq_setup)
4295 dev_priv->display.hpd_irq_setup(dev);
4296 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4297}
4298
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004299void intel_irq_init(struct drm_device *dev)
4300{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004301 struct drm_i915_private *dev_priv = dev->dev_private;
4302
4303 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004304 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004305 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004306 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004307
Deepak Sa6706b42014-03-15 20:23:22 +05304308 /* Let's track the enabled rps events */
4309 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4310
Daniel Vetter99584db2012-11-14 17:14:04 +01004311 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4312 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004313 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004314 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004315 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004316
Tomas Janousek97a19a22012-12-08 13:48:13 +01004317 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004318
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004319 if (IS_GEN2(dev)) {
4320 dev->max_vblank_count = 0;
4321 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4322 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004323 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4324 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004325 } else {
4326 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4327 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004328 }
4329
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004330 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004331 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004332 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4333 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004334
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004335 if (IS_CHERRYVIEW(dev)) {
4336 dev->driver->irq_handler = cherryview_irq_handler;
4337 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4338 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4339 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4340 dev->driver->enable_vblank = valleyview_enable_vblank;
4341 dev->driver->disable_vblank = valleyview_disable_vblank;
4342 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4343 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004344 dev->driver->irq_handler = valleyview_irq_handler;
4345 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4346 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4347 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4348 dev->driver->enable_vblank = valleyview_enable_vblank;
4349 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004350 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004351 } else if (IS_GEN8(dev)) {
4352 dev->driver->irq_handler = gen8_irq_handler;
4353 dev->driver->irq_preinstall = gen8_irq_preinstall;
4354 dev->driver->irq_postinstall = gen8_irq_postinstall;
4355 dev->driver->irq_uninstall = gen8_irq_uninstall;
4356 dev->driver->enable_vblank = gen8_enable_vblank;
4357 dev->driver->disable_vblank = gen8_disable_vblank;
4358 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004359 } else if (HAS_PCH_SPLIT(dev)) {
4360 dev->driver->irq_handler = ironlake_irq_handler;
4361 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4362 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4363 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4364 dev->driver->enable_vblank = ironlake_enable_vblank;
4365 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004366 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004367 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004368 if (INTEL_INFO(dev)->gen == 2) {
4369 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4370 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4371 dev->driver->irq_handler = i8xx_irq_handler;
4372 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004373 } else if (INTEL_INFO(dev)->gen == 3) {
4374 dev->driver->irq_preinstall = i915_irq_preinstall;
4375 dev->driver->irq_postinstall = i915_irq_postinstall;
4376 dev->driver->irq_uninstall = i915_irq_uninstall;
4377 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004378 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004379 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004380 dev->driver->irq_preinstall = i965_irq_preinstall;
4381 dev->driver->irq_postinstall = i965_irq_postinstall;
4382 dev->driver->irq_uninstall = i965_irq_uninstall;
4383 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004384 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004385 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004386 dev->driver->enable_vblank = i915_enable_vblank;
4387 dev->driver->disable_vblank = i915_disable_vblank;
4388 }
4389}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004390
4391void intel_hpd_init(struct drm_device *dev)
4392{
4393 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004394 struct drm_mode_config *mode_config = &dev->mode_config;
4395 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004396 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004397 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004398
Egbert Eich821450c2013-04-16 13:36:55 +02004399 for (i = 1; i < HPD_NUM_PINS; i++) {
4400 dev_priv->hpd_stats[i].hpd_cnt = 0;
4401 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4402 }
4403 list_for_each_entry(connector, &mode_config->connector_list, head) {
4404 struct intel_connector *intel_connector = to_intel_connector(connector);
4405 connector->polled = intel_connector->polled;
4406 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4407 connector->polled = DRM_CONNECTOR_POLL_HPD;
4408 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004409
4410 /* Interrupt setup is already guaranteed to be single-threaded, this is
4411 * just to make the assert_spin_locked checks happy. */
4412 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004413 if (dev_priv->display.hpd_irq_setup)
4414 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004415 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004416}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004417
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004418/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004419void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004420{
4421 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004422
Paulo Zanoni730488b2014-03-07 20:12:32 -03004423 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004424 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004425}
4426
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004427/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004428void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004429{
4430 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004431
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004432 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004433 dev->driver->irq_preinstall(dev);
4434 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004435}