blob: 88d47d531bf04d0ffac7a52bfb5aa70a0e1d1926 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020061static void intel_dp_set_m_n(struct intel_crtc *crtc);
62static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
63static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020064static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
65 struct intel_link_m_n *m_n);
66static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020067static void haswell_set_pipeconf(struct drm_crtc *crtc);
68static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +020069static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +010070
Jesse Barnes79e53942008-11-07 14:24:08 -080071typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080073} intel_range_t;
74
75typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040076 int dot_limit;
77 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080078} intel_p2_t;
79
Ma Lingd4906092009-03-18 20:13:27 +080080typedef struct intel_limit intel_limit_t;
81struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040082 intel_range_t dot, vco, n, m, m1, m2, p, p1;
83 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080084};
Jesse Barnes79e53942008-11-07 14:24:08 -080085
Daniel Vetterd2acd212012-10-20 20:57:43 +020086int
87intel_pch_rawclk(struct drm_device *dev)
88{
89 struct drm_i915_private *dev_priv = dev->dev_private;
90
91 WARN_ON(!HAS_PCH_SPLIT(dev));
92
93 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
94}
95
Chris Wilson021357a2010-09-07 20:54:59 +010096static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
Chris Wilson8b99e682010-10-13 09:59:17 +010099 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100104}
105
Daniel Vetter5d536e22013-07-06 12:52:06 +0200106static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200108 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200109 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700117};
118
Daniel Vetter5d536e22013-07-06 12:52:06 +0200119static const intel_limit_t intel_limits_i8xx_dvo = {
120 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200121 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200122 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 4 },
130};
131
Keith Packarde4b36692009-06-05 19:22:17 -0700132static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200134 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200135 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400136 .m = { .min = 96, .max = 140 },
137 .m1 = { .min = 18, .max = 26 },
138 .m2 = { .min = 6, .max = 16 },
139 .p = { .min = 4, .max = 128 },
140 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .p2 = { .dot_limit = 165000,
142 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700143};
Eric Anholt273e27c2011-03-30 13:01:10 -0700144
Keith Packarde4b36692009-06-05 19:22:17 -0700145static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 20000, .max = 400000 },
147 .vco = { .min = 1400000, .max = 2800000 },
148 .n = { .min = 1, .max = 6 },
149 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100150 .m1 = { .min = 8, .max = 18 },
151 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .p = { .min = 5, .max = 80 },
153 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 200000,
155 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100163 .m1 = { .min = 8, .max = 18 },
164 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700169};
170
Eric Anholt273e27c2011-03-30 13:01:10 -0700171
Keith Packarde4b36692009-06-05 19:22:17 -0700172static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 25000, .max = 270000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 17, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 10, .max = 30 },
180 .p1 = { .min = 1, .max = 3},
181 .p2 = { .dot_limit = 270000,
182 .p2_slow = 10,
183 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800184 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
186
187static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700188 .dot = { .min = 22000, .max = 400000 },
189 .vco = { .min = 1750000, .max = 3500000},
190 .n = { .min = 1, .max = 4 },
191 .m = { .min = 104, .max = 138 },
192 .m1 = { .min = 16, .max = 23 },
193 .m2 = { .min = 5, .max = 11 },
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8},
196 .p2 = { .dot_limit = 165000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 20000, .max = 115000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 28, .max = 112 },
208 .p1 = { .min = 2, .max = 8 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000},
230 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .m1 = { .min = 0, .max = 0 },
236 .m2 = { .min = 0, .max = 254 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2 = { .dot_limit = 200000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000 },
245 .vco = { .min = 1700000, .max = 3500000 },
246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
248 .m1 = { .min = 0, .max = 0 },
249 .m2 = { .min = 0, .max = 254 },
250 .p = { .min = 7, .max = 112 },
251 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700252 .p2 = { .dot_limit = 112000,
253 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
Eric Anholt273e27c2011-03-30 13:01:10 -0700256/* Ironlake / Sandybridge
257 *
258 * We calculate clock using (register_value + 2) for N/M1/M2, so here
259 * the range value for them is (actual_value - 2).
260 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800261static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700262 .dot = { .min = 25000, .max = 350000 },
263 .vco = { .min = 1760000, .max = 3510000 },
264 .n = { .min = 1, .max = 5 },
265 .m = { .min = 79, .max = 127 },
266 .m1 = { .min = 12, .max = 22 },
267 .m2 = { .min = 5, .max = 9 },
268 .p = { .min = 5, .max = 80 },
269 .p1 = { .min = 1, .max = 8 },
270 .p2 = { .dot_limit = 225000,
271 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
273
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 3 },
278 .m = { .min = 79, .max = 118 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 28, .max = 112 },
282 .p1 = { .min = 2, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285};
286
287static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 127 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 14, .max = 56 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 2 },
305 .m = { .min = 79, .max = 126 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800312};
313
314static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800325};
326
Ville Syrjälädc730512013-09-24 21:26:30 +0300327static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300328 /*
329 * These are the data rate limits (measured in fast clocks)
330 * since those are the strictest limits we have. The fast
331 * clock and actual rate limits are more relaxed, so checking
332 * them would make no difference.
333 */
334 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200335 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700336 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700337 .m1 = { .min = 2, .max = 3 },
338 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300339 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300340 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700341};
342
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300343static const intel_limit_t intel_limits_chv = {
344 /*
345 * These are the data rate limits (measured in fast clocks)
346 * since those are the strictest limits we have. The fast
347 * clock and actual rate limits are more relaxed, so checking
348 * them would make no difference.
349 */
350 .dot = { .min = 25000 * 5, .max = 540000 * 5},
351 .vco = { .min = 4860000, .max = 6700000 },
352 .n = { .min = 1, .max = 1 },
353 .m1 = { .min = 2, .max = 2 },
354 .m2 = { .min = 24 << 22, .max = 175 << 22 },
355 .p1 = { .min = 2, .max = 4 },
356 .p2 = { .p2_slow = 1, .p2_fast = 14 },
357};
358
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300359static void vlv_clock(int refclk, intel_clock_t *clock)
360{
361 clock->m = clock->m1 * clock->m2;
362 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200363 if (WARN_ON(clock->n == 0 || clock->p == 0))
364 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300365 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
366 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300367}
368
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300369/**
370 * Returns whether any output on the specified pipe is of the specified type
371 */
372static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
373{
374 struct drm_device *dev = crtc->dev;
375 struct intel_encoder *encoder;
376
377 for_each_encoder_on_crtc(dev, crtc, encoder)
378 if (encoder->type == type)
379 return true;
380
381 return false;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
385 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800387 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800388 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389
390 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100391 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000392 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800393 limit = &intel_limits_ironlake_dual_lvds_100m;
394 else
395 limit = &intel_limits_ironlake_dual_lvds;
396 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000397 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800398 limit = &intel_limits_ironlake_single_lvds_100m;
399 else
400 limit = &intel_limits_ironlake_single_lvds;
401 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200402 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800404
405 return limit;
406}
407
Ma Ling044c7c42009-03-18 20:13:23 +0800408static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
409{
410 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800411 const intel_limit_t *limit;
412
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100414 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800416 else
Keith Packarde4b36692009-06-05 19:22:17 -0700417 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
419 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700420 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800421 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700422 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800423 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800425
426 return limit;
427}
428
Chris Wilson1b894b52010-12-14 20:04:54 +0000429static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
431 struct drm_device *dev = crtc->dev;
432 const intel_limit_t *limit;
433
Eric Anholtbad720f2009-10-22 16:11:14 -0700434 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000435 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800436 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800437 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500438 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500440 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800441 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300443 } else if (IS_CHERRYVIEW(dev)) {
444 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700445 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300446 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100447 } else if (!IS_GEN2(dev)) {
448 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
449 limit = &intel_limits_i9xx_lvds;
450 else
451 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 } else {
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200455 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700456 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200457 else
458 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 }
460 return limit;
461}
462
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500463/* m1 is reserved as 0 in Pineview, n is a ring counter */
464static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Shaohua Li21778322009-02-23 15:19:16 +0800466 clock->m = clock->m2 + 2;
467 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200468 if (WARN_ON(clock->n == 0 || clock->p == 0))
469 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300470 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
471 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800472}
473
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200474static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
475{
476 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
477}
478
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200479static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800480{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200481 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200483 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
484 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300485 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
486 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800487}
488
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300489static void chv_clock(int refclk, intel_clock_t *clock)
490{
491 clock->m = clock->m1 * clock->m2;
492 clock->p = clock->p1 * clock->p2;
493 if (WARN_ON(clock->n == 0 || clock->p == 0))
494 return;
495 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
496 clock->n << 22);
497 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
498}
499
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800500#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501/**
502 * Returns whether the given set of divisors are valid for a given refclk with
503 * the given connectors.
504 */
505
Chris Wilson1b894b52010-12-14 20:04:54 +0000506static bool intel_PLL_is_valid(struct drm_device *dev,
507 const intel_limit_t *limit,
508 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300510 if (clock->n < limit->n.min || limit->n.max < clock->n)
511 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400513 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400515 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300518
519 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
520 if (clock->m1 <= clock->m2)
521 INTELPllInvalid("m1 <= m2\n");
522
523 if (!IS_VALLEYVIEW(dev)) {
524 if (clock->p < limit->p.min || limit->p.max < clock->p)
525 INTELPllInvalid("p out of range\n");
526 if (clock->m < limit->m.min || limit->m.max < clock->m)
527 INTELPllInvalid("m out of range\n");
528 }
529
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400531 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
533 * connector, etc., rather than just a single range.
534 */
535 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400536 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
538 return true;
539}
540
Ma Lingd4906092009-03-18 20:13:27 +0800541static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200542i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800543 int target, int refclk, intel_clock_t *match_clock,
544 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
546 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 int err = target;
549
Daniel Vettera210b022012-11-26 17:22:08 +0100550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100552 * For LVDS just rely on its current settings for dual-channel.
553 * We haven't figured out how to reliably set up different
554 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100556 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 clock.p2 = limit->p2.p2_fast;
558 else
559 clock.p2 = limit->p2.p2_slow;
560 } else {
561 if (target < limit->p2.dot_limit)
562 clock.p2 = limit->p2.p2_slow;
563 else
564 clock.p2 = limit->p2.p2_fast;
565 }
566
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800568
Zhao Yakui42158662009-11-20 11:24:18 +0800569 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
570 clock.m1++) {
571 for (clock.m2 = limit->m2.min;
572 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200573 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800574 break;
575 for (clock.n = limit->n.min;
576 clock.n <= limit->n.max; clock.n++) {
577 for (clock.p1 = limit->p1.min;
578 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800579 int this_err;
580
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200581 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000582 if (!intel_PLL_is_valid(dev, limit,
583 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800585 if (match_clock &&
586 clock.p != match_clock->p)
587 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588
589 this_err = abs(clock.dot - target);
590 if (this_err < err) {
591 *best_clock = clock;
592 err = this_err;
593 }
594 }
595 }
596 }
597 }
598
599 return (err != target);
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200603pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200606{
607 struct drm_device *dev = crtc->dev;
608 intel_clock_t clock;
609 int err = target;
610
611 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
612 /*
613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
616 */
617 if (intel_is_dual_link_lvds(dev))
618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
628 memset(best_clock, 0, sizeof(*best_clock));
629
630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
638 int this_err;
639
640 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
643 continue;
644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200662g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800665{
666 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800667 intel_clock_t clock;
668 int max_n;
669 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400670 /* approximately equals target * 0.00585 */
671 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800672 found = false;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100675 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800676 clock.p2 = limit->p2.p2_fast;
677 else
678 clock.p2 = limit->p2.p2_slow;
679 } else {
680 if (target < limit->p2.dot_limit)
681 clock.p2 = limit->p2.p2_slow;
682 else
683 clock.p2 = limit->p2.p2_fast;
684 }
685
686 memset(best_clock, 0, sizeof(*best_clock));
687 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200688 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800689 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200690 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800691 for (clock.m1 = limit->m1.max;
692 clock.m1 >= limit->m1.min; clock.m1--) {
693 for (clock.m2 = limit->m2.max;
694 clock.m2 >= limit->m2.min; clock.m2--) {
695 for (clock.p1 = limit->p1.max;
696 clock.p1 >= limit->p1.min; clock.p1--) {
697 int this_err;
698
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200699 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800702 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000703
704 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800705 if (this_err < err_most) {
706 *best_clock = clock;
707 err_most = this_err;
708 max_n = clock.n;
709 found = true;
710 }
711 }
712 }
713 }
714 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800715 return found;
716}
Ma Lingd4906092009-03-18 20:13:27 +0800717
Zhenyu Wang2c072452009-06-05 15:38:42 +0800718static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200719vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300723 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300724 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300725 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 /* min update 19.2 MHz */
727 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 target *= 5; /* fast clock */
731
732 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700733
734 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300736 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300737 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300738 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300739 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700740 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300741 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300742 unsigned int ppm, diff;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
745 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300746
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300747 vlv_clock(refclk, &clock);
748
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 continue;
752
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300753 diff = abs(clock.dot - target);
754 ppm = div_u64(1000000ULL * diff, target);
755
756 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300757 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300758 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300759 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300760 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300761
Ville Syrjäläc6861222013-09-24 21:26:21 +0300762 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300763 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300764 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300765 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766 }
767 }
768 }
769 }
770 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700771
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300772 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300775static bool
776chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
779{
780 struct drm_device *dev = crtc->dev;
781 intel_clock_t clock;
782 uint64_t m2;
783 int found = false;
784
785 memset(best_clock, 0, sizeof(*best_clock));
786
787 /*
788 * Based on hardware doc, the n always set to 1, and m1 always
789 * set to 2. If requires to support 200Mhz refclk, we need to
790 * revisit this because n may not 1 anymore.
791 */
792 clock.n = 1, clock.m1 = 2;
793 target *= 5; /* fast clock */
794
795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
796 for (clock.p2 = limit->p2.p2_fast;
797 clock.p2 >= limit->p2.p2_slow;
798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
799
800 clock.p = clock.p1 * clock.p2;
801
802 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
803 clock.n) << 22, refclk * clock.m1);
804
805 if (m2 > INT_MAX/clock.m1)
806 continue;
807
808 clock.m2 = m2;
809
810 chv_clock(refclk, &clock);
811
812 if (!intel_PLL_is_valid(dev, limit, &clock))
813 continue;
814
815 /* based on hardware requirement, prefer bigger p
816 */
817 if (clock.p > best_clock->p) {
818 *best_clock = clock;
819 found = true;
820 }
821 }
822 }
823
824 return found;
825}
826
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300827bool intel_crtc_active(struct drm_crtc *crtc)
828{
829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
830
831 /* Be paranoid as we can arrive here with only partial
832 * state retrieved from the hardware during setup.
833 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100834 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300835 * as Haswell has gained clock readout/fastboot support.
836 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000837 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300838 * properly reconstruct framebuffers.
839 */
Matt Roperf4510a22014-04-01 15:22:40 -0700840 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100841 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300842}
843
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200844enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
845 enum pipe pipe)
846{
847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
849
Daniel Vetter3b117c82013-04-17 20:15:07 +0200850 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200851}
852
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200853static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300854{
855 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200856 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300857
858 frame = I915_READ(frame_reg);
859
860 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700861 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300862}
863
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700864/**
865 * intel_wait_for_vblank - wait for vblank on a given pipe
866 * @dev: drm device
867 * @pipe: pipe to wait for
868 *
869 * Wait for vblank to occur on a given pipe. Needed for various bits of
870 * mode setting code.
871 */
872void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800873{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700874 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700876
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200877 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
878 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300879 return;
880 }
881
Chris Wilson300387c2010-09-05 20:25:43 +0100882 /* Clear existing vblank status. Note this will clear any other
883 * sticky status fields as well.
884 *
885 * This races with i915_driver_irq_handler() with the result
886 * that either function could miss a vblank event. Here it is not
887 * fatal, as we will either wait upon the next vblank interrupt or
888 * timeout. Generally speaking intel_wait_for_vblank() is only
889 * called during modeset at which time the GPU should be idle and
890 * should *not* be performing page flips and thus not waiting on
891 * vblanks...
892 * Currently, the result of us stealing a vblank from the irq
893 * handler is that a single frame will be skipped during swapbuffers.
894 */
895 I915_WRITE(pipestat_reg,
896 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
897
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700898 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100899 if (wait_for(I915_READ(pipestat_reg) &
900 PIPE_VBLANK_INTERRUPT_STATUS,
901 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700902 DRM_DEBUG_KMS("vblank wait timed out\n");
903}
904
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300905static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
906{
907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 reg = PIPEDSL(pipe);
909 u32 line1, line2;
910 u32 line_mask;
911
912 if (IS_GEN2(dev))
913 line_mask = DSL_LINEMASK_GEN2;
914 else
915 line_mask = DSL_LINEMASK_GEN3;
916
917 line1 = I915_READ(reg) & line_mask;
918 mdelay(5);
919 line2 = I915_READ(reg) & line_mask;
920
921 return line1 == line2;
922}
923
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924/*
925 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700926 * @dev: drm device
927 * @pipe: pipe to wait for
928 *
929 * After disabling a pipe, we can't wait for vblank in the usual way,
930 * spinning on the vblank interrupt status bit, since we won't actually
931 * see an interrupt when the pipe is disabled.
932 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700933 * On Gen4 and above:
934 * wait for the pipe register state bit to turn off
935 *
936 * Otherwise:
937 * wait for the display line value to settle (it usually
938 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100939 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100941void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700942{
943 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200944 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
945 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946
Keith Packardab7ad7f2010-10-03 00:33:06 -0700947 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200948 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949
Keith Packardab7ad7f2010-10-03 00:33:06 -0700950 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100951 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
952 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200953 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300956 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200957 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800959}
960
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000961/*
962 * ibx_digital_port_connected - is the specified port connected?
963 * @dev_priv: i915 private structure
964 * @port: the port to test
965 *
966 * Returns true if @port is connected, false otherwise.
967 */
968bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
969 struct intel_digital_port *port)
970{
971 u32 bit;
972
Damien Lespiauc36346e2012-12-13 16:09:03 +0000973 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200974 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000975 case PORT_B:
976 bit = SDE_PORTB_HOTPLUG;
977 break;
978 case PORT_C:
979 bit = SDE_PORTC_HOTPLUG;
980 break;
981 case PORT_D:
982 bit = SDE_PORTD_HOTPLUG;
983 break;
984 default:
985 return true;
986 }
987 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200988 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000989 case PORT_B:
990 bit = SDE_PORTB_HOTPLUG_CPT;
991 break;
992 case PORT_C:
993 bit = SDE_PORTC_HOTPLUG_CPT;
994 break;
995 case PORT_D:
996 bit = SDE_PORTD_HOTPLUG_CPT;
997 break;
998 default:
999 return true;
1000 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001001 }
1002
1003 return I915_READ(SDEISR) & bit;
1004}
1005
Jesse Barnesb24e7172011-01-04 15:09:30 -08001006static const char *state_string(bool enabled)
1007{
1008 return enabled ? "on" : "off";
1009}
1010
1011/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001012void assert_pll(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
1019 reg = DPLL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & DPLL_VCO_ENABLE);
1022 WARN(cur_state != state,
1023 "PLL state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001026
Jani Nikula23538ef2013-08-27 15:12:22 +03001027/* XXX: the dsi pll is shared between MIPI DSI ports */
1028static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1029{
1030 u32 val;
1031 bool cur_state;
1032
1033 mutex_lock(&dev_priv->dpio_lock);
1034 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1035 mutex_unlock(&dev_priv->dpio_lock);
1036
1037 cur_state = val & DSI_PLL_VCO_EN;
1038 WARN(cur_state != state,
1039 "DSI PLL state assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
1041}
1042#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1043#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001046intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
Daniel Vettere2b78262013-06-07 23:10:03 +02001048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1049
Daniel Vettera43f6e02013-06-07 23:10:32 +02001050 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001051 return NULL;
1052
Daniel Vettera43f6e02013-06-07 23:10:32 +02001053 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001054}
1055
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001057void assert_shared_dpll(struct drm_i915_private *dev_priv,
1058 struct intel_shared_dpll *pll,
1059 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001060{
Jesse Barnes040484a2011-01-03 12:14:26 -08001061 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001062 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001063
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001064 if (HAS_PCH_LPT(dev_priv->dev)) {
1065 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1066 return;
1067 }
1068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
1158{
1159 int pp_reg, lvds_reg;
1160 u32 val;
1161 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001162 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163
1164 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1165 pp_reg = PCH_PP_CONTROL;
1166 lvds_reg = PCH_LVDS;
1167 } else {
1168 pp_reg = PP_CONTROL;
1169 lvds_reg = LVDS;
1170 }
1171
1172 val = I915_READ(pp_reg);
1173 if (!(val & PANEL_POWER_ON) ||
1174 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1175 locked = false;
1176
1177 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179
1180 WARN(panel_pipe == pipe && locked,
1181 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001183}
1184
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185static void assert_cursor(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 struct drm_device *dev = dev_priv->dev;
1189 bool cur_state;
1190
Paulo Zanonid9d82082014-02-27 16:30:56 -03001191 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001192 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001193 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001194 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001195 else
1196 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001197
1198 WARN(cur_state != state,
1199 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1200 pipe_name(pipe), state_string(state), state_string(cur_state));
1201}
1202#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1203#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1204
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001205void assert_pipe(struct drm_i915_private *dev_priv,
1206 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207{
1208 int reg;
1209 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001210 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001211 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1212 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213
Daniel Vetter8e636782012-01-22 01:36:48 +01001214 /* if we need the pipe A quirk it must be always on */
1215 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1216 state = true;
1217
Imre Deakda7e29b2014-02-18 00:02:02 +02001218 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001219 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001220 cur_state = false;
1221 } else {
1222 reg = PIPECONF(cpu_transcoder);
1223 val = I915_READ(reg);
1224 cur_state = !!(val & PIPECONF_ENABLE);
1225 }
1226
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001227 WARN(cur_state != state,
1228 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230}
1231
Chris Wilson931872f2012-01-16 23:01:13 +00001232static void assert_plane(struct drm_i915_private *dev_priv,
1233 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001237 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238
1239 reg = DSPCNTR(plane);
1240 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001241 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1242 WARN(cur_state != state,
1243 "plane %c assertion failure (expected %s, current %s)\n",
1244 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1248#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1249
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001253 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254 int reg, i;
1255 u32 val;
1256 int cur_pipe;
1257
Ville Syrjälä653e1022013-06-04 13:49:05 +03001258 /* Primary planes are fixed to pipes on gen4+ */
1259 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001260 reg = DSPCNTR(pipe);
1261 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001262 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001263 "plane %c assertion failure, should be disabled but not\n",
1264 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001265 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001266 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001267
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001269 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001270 reg = DSPCNTR(i);
1271 val = I915_READ(reg);
1272 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1273 DISPPLANE_SEL_PIPE_SHIFT;
1274 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001275 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1276 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001277 }
1278}
1279
Jesse Barnes19332d72013-03-28 09:55:38 -07001280static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
1282{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001284 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 u32 val;
1286
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001287 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001288 for_each_sprite(pipe, sprite) {
1289 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001290 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001291 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001292 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001293 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001294 }
1295 } else if (INTEL_INFO(dev)->gen >= 7) {
1296 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001298 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001299 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001300 plane_name(pipe), pipe_name(pipe));
1301 } else if (INTEL_INFO(dev)->gen >= 5) {
1302 reg = DVSCNTR(pipe);
1303 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001304 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001305 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1306 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001307 }
1308}
1309
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001310static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001311{
1312 u32 val;
1313 bool enabled;
1314
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001315 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001316
Jesse Barnes92f25842011-01-04 15:09:34 -08001317 val = I915_READ(PCH_DREF_CONTROL);
1318 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1319 DREF_SUPERSPREAD_SOURCE_MASK));
1320 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1321}
1322
Daniel Vetterab9412b2013-05-03 11:49:46 +02001323static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001325{
1326 int reg;
1327 u32 val;
1328 bool enabled;
1329
Daniel Vetterab9412b2013-05-03 11:49:46 +02001330 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001331 val = I915_READ(reg);
1332 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001333 WARN(enabled,
1334 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1335 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001336}
1337
Keith Packard4e634382011-08-06 10:39:45 -07001338static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001340{
1341 if ((val & DP_PORT_EN) == 0)
1342 return false;
1343
1344 if (HAS_PCH_CPT(dev_priv->dev)) {
1345 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1346 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1347 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1348 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001349 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1350 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1351 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001352 } else {
1353 if ((val & DP_PIPE_MASK) != (pipe << 30))
1354 return false;
1355 }
1356 return true;
1357}
1358
Keith Packard1519b992011-08-06 10:35:34 -07001359static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe, u32 val)
1361{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001362 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001363 return false;
1364
1365 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001366 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001367 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001368 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1369 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1370 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001371 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001372 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001373 return false;
1374 }
1375 return true;
1376}
1377
1378static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1379 enum pipe pipe, u32 val)
1380{
1381 if ((val & LVDS_PORT_EN) == 0)
1382 return false;
1383
1384 if (HAS_PCH_CPT(dev_priv->dev)) {
1385 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1386 return false;
1387 } else {
1388 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1389 return false;
1390 }
1391 return true;
1392}
1393
1394static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
1397 if ((val & ADPA_DAC_ENABLE) == 0)
1398 return false;
1399 if (HAS_PCH_CPT(dev_priv->dev)) {
1400 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1401 return false;
1402 } else {
1403 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1404 return false;
1405 }
1406 return true;
1407}
1408
Jesse Barnes291906f2011-02-02 12:28:03 -08001409static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001410 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001413 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001414 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1418 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, int reg)
1424{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001425 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001426 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001427 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001428 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001429
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001430 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001431 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001432 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001433}
1434
1435static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1436 enum pipe pipe)
1437{
1438 int reg;
1439 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001440
Keith Packardf0575e92011-07-25 22:12:43 -07001441 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1442 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1443 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001444
1445 reg = PCH_ADPA;
1446 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001447 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001450
1451 reg = PCH_LVDS;
1452 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001453 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001454 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001455 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001456
Paulo Zanonie2debe92013-02-18 19:00:27 -03001457 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1458 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1459 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001460}
1461
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001462static void intel_init_dpio(struct drm_device *dev)
1463{
1464 struct drm_i915_private *dev_priv = dev->dev_private;
1465
1466 if (!IS_VALLEYVIEW(dev))
1467 return;
1468
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001469 /*
1470 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1471 * CHV x1 PHY (DP/HDMI D)
1472 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1473 */
1474 if (IS_CHERRYVIEW(dev)) {
1475 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1476 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1477 } else {
1478 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1479 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001480}
1481
1482static void intel_reset_dpio(struct drm_device *dev)
1483{
1484 struct drm_i915_private *dev_priv = dev->dev_private;
1485
1486 if (!IS_VALLEYVIEW(dev))
1487 return;
1488
Imre Deake5cbfbf2014-01-09 17:08:16 +02001489 /*
1490 * Enable the CRI clock source so we can get at the display and the
1491 * reference clock for VGA hotplug / manual detection.
1492 */
Imre Deak404faab2014-01-09 17:08:15 +02001493 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001494 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001495 DPLL_INTEGRATED_CRI_CLK_VLV);
1496
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001497 if (IS_CHERRYVIEW(dev)) {
1498 enum dpio_phy phy;
1499 u32 val;
1500
1501 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1502 /* Poll for phypwrgood signal */
1503 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1504 PHY_POWERGOOD(phy), 1))
1505 DRM_ERROR("Display PHY %d is not power up\n", phy);
1506
1507 /*
1508 * Deassert common lane reset for PHY.
1509 *
1510 * This should only be done on init and resume from S3
1511 * with both PLLs disabled, or we risk losing DPIO and
1512 * PLL synchronization.
1513 */
1514 val = I915_READ(DISPLAY_PHY_CONTROL);
1515 I915_WRITE(DISPLAY_PHY_CONTROL,
1516 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1517 }
1518
1519 } else {
1520 /*
1521 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1522 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1523 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1524 * b. The other bits such as sfr settings / modesel may all
1525 * be set to 0.
1526 *
1527 * This should only be done on init and resume from S3 with
1528 * both PLLs disabled, or we risk losing DPIO and PLL
1529 * synchronization.
1530 */
1531 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1532 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001533}
1534
Daniel Vetter426115c2013-07-11 22:13:42 +02001535static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001536{
Daniel Vetter426115c2013-07-11 22:13:42 +02001537 struct drm_device *dev = crtc->base.dev;
1538 struct drm_i915_private *dev_priv = dev->dev_private;
1539 int reg = DPLL(crtc->pipe);
1540 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001541
Daniel Vetter426115c2013-07-11 22:13:42 +02001542 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001543
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001544 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1546
1547 /* PLL is protected by panel, make sure we can write it */
1548 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001549 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001550
Daniel Vetter426115c2013-07-11 22:13:42 +02001551 I915_WRITE(reg, dpll);
1552 POSTING_READ(reg);
1553 udelay(150);
1554
1555 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1556 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1557
1558 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1559 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001560
1561 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001562 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001563 POSTING_READ(reg);
1564 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001565 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001566 POSTING_READ(reg);
1567 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001568 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001569 POSTING_READ(reg);
1570 udelay(150); /* wait for warmup */
1571}
1572
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573static void chv_enable_pll(struct intel_crtc *crtc)
1574{
1575 struct drm_device *dev = crtc->base.dev;
1576 struct drm_i915_private *dev_priv = dev->dev_private;
1577 int pipe = crtc->pipe;
1578 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1579 int dpll = DPLL(crtc->pipe);
1580 u32 tmp;
1581
1582 assert_pipe_disabled(dev_priv, crtc->pipe);
1583
1584 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1585
1586 mutex_lock(&dev_priv->dpio_lock);
1587
1588 /* Enable back the 10bit clock to display controller */
1589 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1590 tmp |= DPIO_DCLKP_EN;
1591 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1592
1593 /*
1594 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1595 */
1596 udelay(1);
1597
1598 /* Enable PLL */
1599 tmp = I915_READ(dpll);
1600 tmp |= DPLL_VCO_ENABLE;
1601 I915_WRITE(dpll, tmp);
1602
1603 /* Check PLL is locked */
1604 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1605 DRM_ERROR("PLL %d failed to lock\n", pipe);
1606
1607 /* Deassert soft data lane reset*/
1608 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1609 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1610 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1611
1612
1613 mutex_unlock(&dev_priv->dpio_lock);
1614}
1615
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001616static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001617{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001618 struct drm_device *dev = crtc->base.dev;
1619 struct drm_i915_private *dev_priv = dev->dev_private;
1620 int reg = DPLL(crtc->pipe);
1621 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001624
1625 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001626 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001627
1628 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001629 if (IS_MOBILE(dev) && !IS_I830(dev))
1630 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001631
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001632 I915_WRITE(reg, dpll);
1633
1634 /* Wait for the clocks to stabilize. */
1635 POSTING_READ(reg);
1636 udelay(150);
1637
1638 if (INTEL_INFO(dev)->gen >= 4) {
1639 I915_WRITE(DPLL_MD(crtc->pipe),
1640 crtc->config.dpll_hw_state.dpll_md);
1641 } else {
1642 /* The pixel multiplier can only be updated once the
1643 * DPLL is enabled and the clocks are stable.
1644 *
1645 * So write it again.
1646 */
1647 I915_WRITE(reg, dpll);
1648 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649
1650 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 POSTING_READ(reg);
1656 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 POSTING_READ(reg);
1659 udelay(150); /* wait for warmup */
1660}
1661
1662/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001663 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 * @dev_priv: i915 private structure
1665 * @pipe: pipe PLL to disable
1666 *
1667 * Disable the PLL for @pipe, making sure the pipe is off first.
1668 *
1669 * Note! This is for pre-ILK only.
1670 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001672{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673 /* Don't disable pipe A or pipe A PLLs if needed */
1674 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1675 return;
1676
1677 /* Make sure the pipe isn't still relying on us */
1678 assert_pipe_disabled(dev_priv, pipe);
1679
Daniel Vetter50b44a42013-06-05 13:34:33 +02001680 I915_WRITE(DPLL(pipe), 0);
1681 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682}
1683
Jesse Barnesf6071162013-10-01 10:41:38 -07001684static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1685{
1686 u32 val = 0;
1687
1688 /* Make sure the pipe isn't still relying on us */
1689 assert_pipe_disabled(dev_priv, pipe);
1690
Imre Deake5cbfbf2014-01-09 17:08:16 +02001691 /*
1692 * Leave integrated clock source and reference clock enabled for pipe B.
1693 * The latter is needed for VGA hotplug / manual detection.
1694 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001695 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001696 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001697 I915_WRITE(DPLL(pipe), val);
1698 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001699
1700}
1701
1702static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1703{
1704 int dpll = DPLL(pipe);
1705 u32 val;
1706
1707 /* Set PLL en = 0 */
1708 val = I915_READ(dpll);
1709 val &= ~DPLL_VCO_ENABLE;
1710 I915_WRITE(dpll, val);
1711
Jesse Barnesf6071162013-10-01 10:41:38 -07001712}
1713
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001714void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1715 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001716{
1717 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001718 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001719
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001720 switch (dport->port) {
1721 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001722 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001723 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001724 break;
1725 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001726 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001727 dpll_reg = DPLL(0);
1728 break;
1729 case PORT_D:
1730 port_mask = DPLL_PORTD_READY_MASK;
1731 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001732 break;
1733 default:
1734 BUG();
1735 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001736
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001737 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001738 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001739 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001740}
1741
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001743 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001744 * @dev_priv: i915 private structure
1745 * @pipe: pipe PLL to enable
1746 *
1747 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1748 * drives the transcoder clock.
1749 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001750static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001751{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001752 struct drm_device *dev = crtc->base.dev;
1753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001754 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001755
Chris Wilson48da64a2012-05-13 20:16:12 +01001756 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001757 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001758 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001759 return;
1760
1761 if (WARN_ON(pll->refcount == 0))
1762 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001763
Daniel Vetter46edb022013-06-05 13:34:12 +02001764 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1765 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001766 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001767
Daniel Vettercdbd2312013-06-05 13:34:03 +02001768 if (pll->active++) {
1769 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001770 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001771 return;
1772 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001773 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001774
Daniel Vetter46edb022013-06-05 13:34:12 +02001775 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001776 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001777 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001778}
1779
Daniel Vettere2b78262013-06-07 23:10:03 +02001780static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001781{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001782 struct drm_device *dev = crtc->base.dev;
1783 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001784 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001785
Jesse Barnes92f25842011-01-04 15:09:34 -08001786 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001787 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001788 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001789 return;
1790
Chris Wilson48da64a2012-05-13 20:16:12 +01001791 if (WARN_ON(pll->refcount == 0))
1792 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001793
Daniel Vetter46edb022013-06-05 13:34:12 +02001794 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1795 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001796 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797
Chris Wilson48da64a2012-05-13 20:16:12 +01001798 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001799 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001800 return;
1801 }
1802
Daniel Vettere9d69442013-06-05 13:34:15 +02001803 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001804 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001805 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001806 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001807
Daniel Vetter46edb022013-06-05 13:34:12 +02001808 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001809 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001810 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001811}
1812
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001813static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1814 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001815{
Daniel Vetter23670b322012-11-01 09:15:30 +01001816 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001817 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001819 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001820
1821 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001822 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823
1824 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001825 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001826 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001827
1828 /* FDI must be feeding us bits for PCH ports */
1829 assert_fdi_tx_enabled(dev_priv, pipe);
1830 assert_fdi_rx_enabled(dev_priv, pipe);
1831
Daniel Vetter23670b322012-11-01 09:15:30 +01001832 if (HAS_PCH_CPT(dev)) {
1833 /* Workaround: Set the timing override bit before enabling the
1834 * pch transcoder. */
1835 reg = TRANS_CHICKEN2(pipe);
1836 val = I915_READ(reg);
1837 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1838 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001839 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001840
Daniel Vetterab9412b2013-05-03 11:49:46 +02001841 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001843 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001844
1845 if (HAS_PCH_IBX(dev_priv->dev)) {
1846 /*
1847 * make the BPC in transcoder be consistent with
1848 * that in pipeconf reg.
1849 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001850 val &= ~PIPECONF_BPC_MASK;
1851 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001852 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001853
1854 val &= ~TRANS_INTERLACE_MASK;
1855 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001856 if (HAS_PCH_IBX(dev_priv->dev) &&
1857 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1858 val |= TRANS_LEGACY_INTERLACED_ILK;
1859 else
1860 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001861 else
1862 val |= TRANS_PROGRESSIVE;
1863
Jesse Barnes040484a2011-01-03 12:14:26 -08001864 I915_WRITE(reg, val | TRANS_ENABLE);
1865 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001866 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001867}
1868
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001869static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001870 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001871{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001872 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001873
1874 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001875 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001877 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001878 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001879 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001880
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001881 /* Workaround: set timing override bit. */
1882 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001883 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001884 I915_WRITE(_TRANSA_CHICKEN2, val);
1885
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001886 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001887 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001888
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001889 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1890 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001891 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001892 else
1893 val |= TRANS_PROGRESSIVE;
1894
Daniel Vetterab9412b2013-05-03 11:49:46 +02001895 I915_WRITE(LPT_TRANSCONF, val);
1896 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001897 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898}
1899
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001900static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1901 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001902{
Daniel Vetter23670b322012-11-01 09:15:30 +01001903 struct drm_device *dev = dev_priv->dev;
1904 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001905
1906 /* FDI relies on the transcoder */
1907 assert_fdi_tx_disabled(dev_priv, pipe);
1908 assert_fdi_rx_disabled(dev_priv, pipe);
1909
Jesse Barnes291906f2011-02-02 12:28:03 -08001910 /* Ports must be off as well */
1911 assert_pch_ports_disabled(dev_priv, pipe);
1912
Daniel Vetterab9412b2013-05-03 11:49:46 +02001913 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001914 val = I915_READ(reg);
1915 val &= ~TRANS_ENABLE;
1916 I915_WRITE(reg, val);
1917 /* wait for PCH transcoder off, transcoder state */
1918 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001919 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001920
1921 if (!HAS_PCH_IBX(dev)) {
1922 /* Workaround: Clear the timing override chicken bit again. */
1923 reg = TRANS_CHICKEN2(pipe);
1924 val = I915_READ(reg);
1925 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1926 I915_WRITE(reg, val);
1927 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001928}
1929
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001930static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 u32 val;
1933
Daniel Vetterab9412b2013-05-03 11:49:46 +02001934 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001936 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001939 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001940
1941 /* Workaround: clear timing override bit. */
1942 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001943 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001944 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001945}
1946
1947/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001948 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001949 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001950 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001951 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001954static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955{
Paulo Zanoni03722642014-01-17 13:51:09 -02001956 struct drm_device *dev = crtc->base.dev;
1957 struct drm_i915_private *dev_priv = dev->dev_private;
1958 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001959 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1960 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001961 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001962 int reg;
1963 u32 val;
1964
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001965 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001966 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001967 assert_sprites_disabled(dev_priv, pipe);
1968
Paulo Zanoni681e5812012-12-06 11:12:38 -02001969 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001970 pch_transcoder = TRANSCODER_A;
1971 else
1972 pch_transcoder = pipe;
1973
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974 /*
1975 * A pipe without a PLL won't actually be able to drive bits from
1976 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1977 * need the check.
1978 */
1979 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001980 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001981 assert_dsi_pll_enabled(dev_priv);
1982 else
1983 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001984 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001985 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001987 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001988 assert_fdi_tx_pll_enabled(dev_priv,
1989 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001990 }
1991 /* FIXME: assert CPU port conditions for SNB+ */
1992 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001993
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001994 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001996 if (val & PIPECONF_ENABLE) {
1997 WARN_ON(!(pipe == PIPE_A &&
1998 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001999 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002000 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002001
2002 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002003 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004}
2005
2006/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002007 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 * @dev_priv: i915 private structure
2009 * @pipe: pipe to disable
2010 *
2011 * Disable @pipe, making sure that various hardware specific requirements
2012 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2013 *
2014 * @pipe should be %PIPE_A or %PIPE_B.
2015 *
2016 * Will wait until the pipe has shut down before returning.
2017 */
2018static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2019 enum pipe pipe)
2020{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2022 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023 int reg;
2024 u32 val;
2025
2026 /*
2027 * Make sure planes won't keep trying to pump pixels to us,
2028 * or we might hang the display.
2029 */
2030 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002031 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002032 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033
2034 /* Don't disable pipe A or pipe A PLLs if needed */
2035 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2036 return;
2037
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002038 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002040 if ((val & PIPECONF_ENABLE) == 0)
2041 return;
2042
2043 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002044 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2045}
2046
Keith Packardd74362c2011-07-28 14:47:14 -07002047/*
2048 * Plane regs are double buffered, going from enabled->disabled needs a
2049 * trigger in order to latch. The display address reg provides this.
2050 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002051void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2052 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002053{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002054 struct drm_device *dev = dev_priv->dev;
2055 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002056
2057 I915_WRITE(reg, I915_READ(reg));
2058 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002059}
2060
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002062 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 * @dev_priv: i915 private structure
2064 * @plane: plane to enable
2065 * @pipe: pipe being fed
2066 *
2067 * Enable @plane on @pipe, making sure that @pipe is running first.
2068 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002069static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2070 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002072 struct intel_crtc *intel_crtc =
2073 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002074 int reg;
2075 u32 val;
2076
2077 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2078 assert_pipe_enabled(dev_priv, pipe);
2079
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002080 if (intel_crtc->primary_enabled)
2081 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002082
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002083 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002084
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 reg = DSPCNTR(plane);
2086 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002087 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002088
2089 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002090 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 intel_wait_for_vblank(dev_priv->dev, pipe);
2092}
2093
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002095 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 * @dev_priv: i915 private structure
2097 * @plane: plane to disable
2098 * @pipe: pipe consuming the data
2099 *
2100 * Disable @plane; should be an independent operation.
2101 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002102static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2103 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002105 struct intel_crtc *intel_crtc =
2106 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 int reg;
2108 u32 val;
2109
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002110 if (!intel_crtc->primary_enabled)
2111 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002112
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002113 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002114
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115 reg = DSPCNTR(plane);
2116 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002117 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002118
2119 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002120 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 intel_wait_for_vblank(dev_priv->dev, pipe);
2122}
2123
Chris Wilson693db182013-03-05 14:52:39 +00002124static bool need_vtd_wa(struct drm_device *dev)
2125{
2126#ifdef CONFIG_INTEL_IOMMU
2127 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2128 return true;
2129#endif
2130 return false;
2131}
2132
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002133static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2134{
2135 int tile_height;
2136
2137 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2138 return ALIGN(height, tile_height);
2139}
2140
Chris Wilson127bd2a2010-07-23 23:32:05 +01002141int
Chris Wilson48b956c2010-09-14 12:50:34 +01002142intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002143 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002144 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002145{
Chris Wilsonce453d82011-02-21 14:43:56 +00002146 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002147 u32 alignment;
2148 int ret;
2149
Chris Wilson05394f32010-11-08 19:18:58 +00002150 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002151 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002152 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2153 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002154 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002155 alignment = 4 * 1024;
2156 else
2157 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002158 break;
2159 case I915_TILING_X:
2160 /* pin() will align the object as required by fence */
2161 alignment = 0;
2162 break;
2163 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002164 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002165 return -EINVAL;
2166 default:
2167 BUG();
2168 }
2169
Chris Wilson693db182013-03-05 14:52:39 +00002170 /* Note that the w/a also requires 64 PTE of padding following the
2171 * bo. We currently fill all unused PTE with the shadow page and so
2172 * we should always have valid PTE following the scanout preventing
2173 * the VT-d warning.
2174 */
2175 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2176 alignment = 256 * 1024;
2177
Chris Wilsonce453d82011-02-21 14:43:56 +00002178 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002179 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002180 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002181 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
2183 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2184 * fence, whereas 965+ only requires a fence if using
2185 * framebuffer compression. For simplicity, we always install
2186 * a fence as the cost is not that onerous.
2187 */
Chris Wilson06d98132012-04-17 15:31:24 +01002188 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002189 if (ret)
2190 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002191
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002192 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193
Chris Wilsonce453d82011-02-21 14:43:56 +00002194 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002196
2197err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002198 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002199err_interruptible:
2200 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002201 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202}
2203
Chris Wilson1690e1e2011-12-14 13:57:08 +01002204void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2205{
2206 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002207 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002208}
2209
Daniel Vetterc2c75132012-07-05 12:17:30 +02002210/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2211 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002212unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2213 unsigned int tiling_mode,
2214 unsigned int cpp,
2215 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002216{
Chris Wilsonbc752862013-02-21 20:04:31 +00002217 if (tiling_mode != I915_TILING_NONE) {
2218 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002219
Chris Wilsonbc752862013-02-21 20:04:31 +00002220 tile_rows = *y / 8;
2221 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002222
Chris Wilsonbc752862013-02-21 20:04:31 +00002223 tiles = *x / (512/cpp);
2224 *x %= 512/cpp;
2225
2226 return tile_rows * pitch * 8 + tiles * 4096;
2227 } else {
2228 unsigned int offset;
2229
2230 offset = *y * pitch + *x * cpp;
2231 *y = 0;
2232 *x = (offset & 4095) / cpp;
2233 return offset & -4096;
2234 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002235}
2236
Jesse Barnes46f297f2014-03-07 08:57:48 -08002237int intel_format_to_fourcc(int format)
2238{
2239 switch (format) {
2240 case DISPPLANE_8BPP:
2241 return DRM_FORMAT_C8;
2242 case DISPPLANE_BGRX555:
2243 return DRM_FORMAT_XRGB1555;
2244 case DISPPLANE_BGRX565:
2245 return DRM_FORMAT_RGB565;
2246 default:
2247 case DISPPLANE_BGRX888:
2248 return DRM_FORMAT_XRGB8888;
2249 case DISPPLANE_RGBX888:
2250 return DRM_FORMAT_XBGR8888;
2251 case DISPPLANE_BGRX101010:
2252 return DRM_FORMAT_XRGB2101010;
2253 case DISPPLANE_RGBX101010:
2254 return DRM_FORMAT_XBGR2101010;
2255 }
2256}
2257
Jesse Barnes484b41d2014-03-07 08:57:55 -08002258static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002259 struct intel_plane_config *plane_config)
2260{
2261 struct drm_device *dev = crtc->base.dev;
2262 struct drm_i915_gem_object *obj = NULL;
2263 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2264 u32 base = plane_config->base;
2265
Chris Wilsonff2652e2014-03-10 08:07:02 +00002266 if (plane_config->size == 0)
2267 return false;
2268
Jesse Barnes46f297f2014-03-07 08:57:48 -08002269 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2270 plane_config->size);
2271 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002272 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002273
2274 if (plane_config->tiled) {
2275 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002276 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002277 }
2278
Dave Airlie66e514c2014-04-03 07:51:54 +10002279 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2280 mode_cmd.width = crtc->base.primary->fb->width;
2281 mode_cmd.height = crtc->base.primary->fb->height;
2282 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002283
2284 mutex_lock(&dev->struct_mutex);
2285
Dave Airlie66e514c2014-04-03 07:51:54 +10002286 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002287 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002288 DRM_DEBUG_KMS("intel fb init failed\n");
2289 goto out_unref_obj;
2290 }
2291
2292 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002293
2294 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2295 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002296
2297out_unref_obj:
2298 drm_gem_object_unreference(&obj->base);
2299 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002300 return false;
2301}
2302
2303static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2304 struct intel_plane_config *plane_config)
2305{
2306 struct drm_device *dev = intel_crtc->base.dev;
2307 struct drm_crtc *c;
2308 struct intel_crtc *i;
2309 struct intel_framebuffer *fb;
2310
Dave Airlie66e514c2014-04-03 07:51:54 +10002311 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002312 return;
2313
2314 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2315 return;
2316
Dave Airlie66e514c2014-04-03 07:51:54 +10002317 kfree(intel_crtc->base.primary->fb);
2318 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002319
2320 /*
2321 * Failed to alloc the obj, check to see if we should share
2322 * an fb with another CRTC instead
2323 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002324 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 i = to_intel_crtc(c);
2326
2327 if (c == &intel_crtc->base)
2328 continue;
2329
Dave Airlie66e514c2014-04-03 07:51:54 +10002330 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002331 continue;
2332
Dave Airlie66e514c2014-04-03 07:51:54 +10002333 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002334 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002335 drm_framebuffer_reference(c->primary->fb);
2336 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002337 break;
2338 }
2339 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340}
2341
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002342static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2343 struct drm_framebuffer *fb,
2344 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002345{
2346 struct drm_device *dev = crtc->dev;
2347 struct drm_i915_private *dev_priv = dev->dev_private;
2348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2349 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002350 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002351 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002352 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002353 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002355
Jesse Barnes81255562010-08-02 12:07:50 -07002356 intel_fb = to_intel_framebuffer(fb);
2357 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002358
Chris Wilson5eddb702010-09-11 13:48:45 +01002359 reg = DSPCNTR(plane);
2360 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002361 /* Mask out pixel format bits in case we change it */
2362 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002363 switch (fb->pixel_format) {
2364 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002365 dspcntr |= DISPPLANE_8BPP;
2366 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002367 case DRM_FORMAT_XRGB1555:
2368 case DRM_FORMAT_ARGB1555:
2369 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002370 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002371 case DRM_FORMAT_RGB565:
2372 dspcntr |= DISPPLANE_BGRX565;
2373 break;
2374 case DRM_FORMAT_XRGB8888:
2375 case DRM_FORMAT_ARGB8888:
2376 dspcntr |= DISPPLANE_BGRX888;
2377 break;
2378 case DRM_FORMAT_XBGR8888:
2379 case DRM_FORMAT_ABGR8888:
2380 dspcntr |= DISPPLANE_RGBX888;
2381 break;
2382 case DRM_FORMAT_XRGB2101010:
2383 case DRM_FORMAT_ARGB2101010:
2384 dspcntr |= DISPPLANE_BGRX101010;
2385 break;
2386 case DRM_FORMAT_XBGR2101010:
2387 case DRM_FORMAT_ABGR2101010:
2388 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002389 break;
2390 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002391 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002392 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002393
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002394 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002395 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002396 dspcntr |= DISPPLANE_TILED;
2397 else
2398 dspcntr &= ~DISPPLANE_TILED;
2399 }
2400
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002401 if (IS_G4X(dev))
2402 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2403
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002405
Daniel Vettere506a0c2012-07-05 12:17:29 +02002406 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002407
Daniel Vetterc2c75132012-07-05 12:17:30 +02002408 if (INTEL_INFO(dev)->gen >= 4) {
2409 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002410 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2411 fb->bits_per_pixel / 8,
2412 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002413 linear_offset -= intel_crtc->dspaddr_offset;
2414 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002415 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002416 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002418 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2419 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2420 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002421 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002422 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002423 I915_WRITE(DSPSURF(plane),
2424 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002426 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002428 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002430}
2431
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002432static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2433 struct drm_framebuffer *fb,
2434 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002435{
2436 struct drm_device *dev = crtc->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2439 struct intel_framebuffer *intel_fb;
2440 struct drm_i915_gem_object *obj;
2441 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002442 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002443 u32 dspcntr;
2444 u32 reg;
2445
Jesse Barnes17638cd2011-06-24 12:19:23 -07002446 intel_fb = to_intel_framebuffer(fb);
2447 obj = intel_fb->obj;
2448
2449 reg = DSPCNTR(plane);
2450 dspcntr = I915_READ(reg);
2451 /* Mask out pixel format bits in case we change it */
2452 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002453 switch (fb->pixel_format) {
2454 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002455 dspcntr |= DISPPLANE_8BPP;
2456 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002457 case DRM_FORMAT_RGB565:
2458 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002459 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002460 case DRM_FORMAT_XRGB8888:
2461 case DRM_FORMAT_ARGB8888:
2462 dspcntr |= DISPPLANE_BGRX888;
2463 break;
2464 case DRM_FORMAT_XBGR8888:
2465 case DRM_FORMAT_ABGR8888:
2466 dspcntr |= DISPPLANE_RGBX888;
2467 break;
2468 case DRM_FORMAT_XRGB2101010:
2469 case DRM_FORMAT_ARGB2101010:
2470 dspcntr |= DISPPLANE_BGRX101010;
2471 break;
2472 case DRM_FORMAT_XBGR2101010:
2473 case DRM_FORMAT_ABGR2101010:
2474 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002475 break;
2476 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002477 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002478 }
2479
2480 if (obj->tiling_mode != I915_TILING_NONE)
2481 dspcntr |= DISPPLANE_TILED;
2482 else
2483 dspcntr &= ~DISPPLANE_TILED;
2484
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002485 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002486 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2487 else
2488 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002489
2490 I915_WRITE(reg, dspcntr);
2491
Daniel Vettere506a0c2012-07-05 12:17:29 +02002492 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002493 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002494 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2495 fb->bits_per_pixel / 8,
2496 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002497 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002498
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002499 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2500 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2501 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002502 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002503 I915_WRITE(DSPSURF(plane),
2504 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002505 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002506 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2507 } else {
2508 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2509 I915_WRITE(DSPLINOFF(plane), linear_offset);
2510 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002511 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002512}
2513
2514/* Assume fb object is pinned & idle & fenced and just update base pointers */
2515static int
2516intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2517 int x, int y, enum mode_set_atomic state)
2518{
2519 struct drm_device *dev = crtc->dev;
2520 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002521
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002522 if (dev_priv->display.disable_fbc)
2523 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002524 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002525
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002526 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2527
2528 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002529}
2530
Ville Syrjälä96a02912013-02-18 19:08:49 +02002531void intel_display_handle_reset(struct drm_device *dev)
2532{
2533 struct drm_i915_private *dev_priv = dev->dev_private;
2534 struct drm_crtc *crtc;
2535
2536 /*
2537 * Flips in the rings have been nuked by the reset,
2538 * so complete all pending flips so that user space
2539 * will get its events and not get stuck.
2540 *
2541 * Also update the base address of all primary
2542 * planes to the the last fb to make sure we're
2543 * showing the correct fb after a reset.
2544 *
2545 * Need to make two loops over the crtcs so that we
2546 * don't try to grab a crtc mutex before the
2547 * pending_flip_queue really got woken up.
2548 */
2549
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002550 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2552 enum plane plane = intel_crtc->plane;
2553
2554 intel_prepare_page_flip(dev, plane);
2555 intel_finish_page_flip_plane(dev, plane);
2556 }
2557
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002558 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2560
2561 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002562 /*
2563 * FIXME: Once we have proper support for primary planes (and
2564 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002565 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002566 */
Matt Roperf4510a22014-04-01 15:22:40 -07002567 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002568 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002569 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002570 crtc->x,
2571 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002572 mutex_unlock(&crtc->mutex);
2573 }
2574}
2575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002576static int
Chris Wilson14667a42012-04-03 17:58:35 +01002577intel_finish_fb(struct drm_framebuffer *old_fb)
2578{
2579 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2580 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2581 bool was_interruptible = dev_priv->mm.interruptible;
2582 int ret;
2583
Chris Wilson14667a42012-04-03 17:58:35 +01002584 /* Big Hammer, we also need to ensure that any pending
2585 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2586 * current scanout is retired before unpinning the old
2587 * framebuffer.
2588 *
2589 * This should only fail upon a hung GPU, in which case we
2590 * can safely continue.
2591 */
2592 dev_priv->mm.interruptible = false;
2593 ret = i915_gem_object_finish_gpu(obj);
2594 dev_priv->mm.interruptible = was_interruptible;
2595
2596 return ret;
2597}
2598
Chris Wilson7d5e3792014-03-04 13:15:08 +00002599static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2600{
2601 struct drm_device *dev = crtc->dev;
2602 struct drm_i915_private *dev_priv = dev->dev_private;
2603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2604 unsigned long flags;
2605 bool pending;
2606
2607 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2608 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2609 return false;
2610
2611 spin_lock_irqsave(&dev->event_lock, flags);
2612 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2613 spin_unlock_irqrestore(&dev->event_lock, flags);
2614
2615 return pending;
2616}
2617
Chris Wilson14667a42012-04-03 17:58:35 +01002618static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002619intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002620 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002621{
2622 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002625 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002626 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002627
Chris Wilson7d5e3792014-03-04 13:15:08 +00002628 if (intel_crtc_has_pending_flip(crtc)) {
2629 DRM_ERROR("pipe is still busy with an old pageflip\n");
2630 return -EBUSY;
2631 }
2632
Jesse Barnes79e53942008-11-07 14:24:08 -08002633 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002634 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002635 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002636 return 0;
2637 }
2638
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002639 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002640 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2641 plane_name(intel_crtc->plane),
2642 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002643 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002644 }
2645
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002646 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002647 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002648 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002649 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002650 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002651 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002652 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002653 return ret;
2654 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002655
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002656 /*
2657 * Update pipe size and adjust fitter if needed: the reason for this is
2658 * that in compute_mode_changes we check the native mode (not the pfit
2659 * mode) to see if we can flip rather than do a full mode set. In the
2660 * fastboot case, we'll flip, but if we don't update the pipesrc and
2661 * pfit state, we'll end up with a big fb scanned out into the wrong
2662 * sized surface.
2663 *
2664 * To fix this properly, we need to hoist the checks up into
2665 * compute_mode_changes (or above), check the actual pfit state and
2666 * whether the platform allows pfit disable with pipe active, and only
2667 * then update the pipesrc and pfit state, even on the flip path.
2668 */
Jani Nikulad330a952014-01-21 11:24:25 +02002669 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002670 const struct drm_display_mode *adjusted_mode =
2671 &intel_crtc->config.adjusted_mode;
2672
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002673 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002674 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2675 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002676 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002677 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2678 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2679 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2680 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2681 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2682 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002683 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2684 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002685 }
2686
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002687 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002688
Matt Roperf4510a22014-04-01 15:22:40 -07002689 old_fb = crtc->primary->fb;
2690 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002691 crtc->x = x;
2692 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002693
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002694 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002695 if (intel_crtc->active && old_fb != fb)
2696 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002697 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002698 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002699 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002700 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002701
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002702 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002703 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002704 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002705 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002706
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002707 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002708}
2709
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002710static void intel_fdi_normal_train(struct drm_crtc *crtc)
2711{
2712 struct drm_device *dev = crtc->dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
2714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* enable normal train */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002721 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2723 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002724 } else {
2725 temp &= ~FDI_LINK_TRAIN_NONE;
2726 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002727 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002728 I915_WRITE(reg, temp);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_NONE;
2738 }
2739 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2740
2741 /* wait one idle pattern time */
2742 POSTING_READ(reg);
2743 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002744
2745 /* IVB wants error correction enabled */
2746 if (IS_IVYBRIDGE(dev))
2747 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2748 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002749}
2750
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002751static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002752{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002753 return crtc->base.enabled && crtc->active &&
2754 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002755}
2756
Daniel Vetter01a415f2012-10-27 15:58:40 +02002757static void ivb_modeset_global_resources(struct drm_device *dev)
2758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *pipe_B_crtc =
2761 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2762 struct intel_crtc *pipe_C_crtc =
2763 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2764 uint32_t temp;
2765
Daniel Vetter1e833f42013-02-19 22:31:57 +01002766 /*
2767 * When everything is off disable fdi C so that we could enable fdi B
2768 * with all lanes. Note that we don't care about enabled pipes without
2769 * an enabled pch encoder.
2770 */
2771 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2772 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002773 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2774 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2775
2776 temp = I915_READ(SOUTH_CHICKEN1);
2777 temp &= ~FDI_BC_BIFURCATION_SELECT;
2778 DRM_DEBUG_KMS("disabling fdi C rx\n");
2779 I915_WRITE(SOUTH_CHICKEN1, temp);
2780 }
2781}
2782
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002783/* The FDI link training functions for ILK/Ibexpeak. */
2784static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002790 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002791
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002792 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002793 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002794
Adam Jacksone1a44742010-06-25 15:32:14 -04002795 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2796 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_RX_IMR(pipe);
2798 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002799 temp &= ~FDI_RX_SYMBOL_LOCK;
2800 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 I915_WRITE(reg, temp);
2802 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002803 udelay(150);
2804
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002808 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2809 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002810 temp &= ~FDI_LINK_TRAIN_NONE;
2811 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002813
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002816 temp &= ~FDI_LINK_TRAIN_NONE;
2817 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2819
2820 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002821 udelay(150);
2822
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002823 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002824 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2825 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2826 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002827
Chris Wilson5eddb702010-09-11 13:48:45 +01002828 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002829 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002831 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2832
2833 if ((temp & FDI_RX_BIT_LOCK)) {
2834 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002835 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 break;
2837 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002838 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002839 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002841
2842 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 reg = FDI_TX_CTL(pipe);
2844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002848
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 I915_WRITE(reg, temp);
2854
2855 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 udelay(150);
2857
Chris Wilson5eddb702010-09-11 13:48:45 +01002858 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002859 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002861 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2862
2863 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865 DRM_DEBUG_KMS("FDI train 2 done.\n");
2866 break;
2867 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002869 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871
2872 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002873
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002874}
2875
Akshay Joshi0206e352011-08-16 15:34:10 -04002876static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002877 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2878 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2879 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2880 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2881};
2882
2883/* The FDI link training functions for SNB/Cougarpoint. */
2884static void gen6_fdi_link_train(struct drm_crtc *crtc)
2885{
2886 struct drm_device *dev = crtc->dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2889 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002890 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002891
Adam Jacksone1a44742010-06-25 15:32:14 -04002892 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2893 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 reg = FDI_RX_IMR(pipe);
2895 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002896 temp &= ~FDI_RX_SYMBOL_LOCK;
2897 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 I915_WRITE(reg, temp);
2899
2900 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002901 udelay(150);
2902
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002906 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2907 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002908 temp &= ~FDI_LINK_TRAIN_NONE;
2909 temp |= FDI_LINK_TRAIN_PATTERN_1;
2910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2911 /* SNB-B */
2912 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002913 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002914
Daniel Vetterd74cf322012-10-26 10:58:13 +02002915 I915_WRITE(FDI_RX_MISC(pipe),
2916 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2917
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 reg = FDI_RX_CTL(pipe);
2919 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 if (HAS_PCH_CPT(dev)) {
2921 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2922 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2923 } else {
2924 temp &= ~FDI_LINK_TRAIN_NONE;
2925 temp |= FDI_LINK_TRAIN_PATTERN_1;
2926 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2928
2929 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930 udelay(150);
2931
Akshay Joshi0206e352011-08-16 15:34:10 -04002932 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002935 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2936 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002937 I915_WRITE(reg, temp);
2938
2939 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002940 udelay(500);
2941
Sean Paulfa37d392012-03-02 12:53:39 -05002942 for (retry = 0; retry < 5; retry++) {
2943 reg = FDI_RX_IIR(pipe);
2944 temp = I915_READ(reg);
2945 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2946 if (temp & FDI_RX_BIT_LOCK) {
2947 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2948 DRM_DEBUG_KMS("FDI train 1 done.\n");
2949 break;
2950 }
2951 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952 }
Sean Paulfa37d392012-03-02 12:53:39 -05002953 if (retry < 5)
2954 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002955 }
2956 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002958
2959 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 reg = FDI_TX_CTL(pipe);
2961 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 temp &= ~FDI_LINK_TRAIN_NONE;
2963 temp |= FDI_LINK_TRAIN_PATTERN_2;
2964 if (IS_GEN6(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2966 /* SNB-B */
2967 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2968 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002970
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 reg = FDI_RX_CTL(pipe);
2972 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973 if (HAS_PCH_CPT(dev)) {
2974 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2975 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2976 } else {
2977 temp &= ~FDI_LINK_TRAIN_NONE;
2978 temp |= FDI_LINK_TRAIN_PATTERN_2;
2979 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002983 udelay(150);
2984
Akshay Joshi0206e352011-08-16 15:34:10 -04002985 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002988 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2989 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 I915_WRITE(reg, temp);
2991
2992 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002993 udelay(500);
2994
Sean Paulfa37d392012-03-02 12:53:39 -05002995 for (retry = 0; retry < 5; retry++) {
2996 reg = FDI_RX_IIR(pipe);
2997 temp = I915_READ(reg);
2998 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2999 if (temp & FDI_RX_SYMBOL_LOCK) {
3000 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3001 DRM_DEBUG_KMS("FDI train 2 done.\n");
3002 break;
3003 }
3004 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005 }
Sean Paulfa37d392012-03-02 12:53:39 -05003006 if (retry < 5)
3007 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008 }
3009 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011
3012 DRM_DEBUG_KMS("FDI train done.\n");
3013}
3014
Jesse Barnes357555c2011-04-28 15:09:55 -07003015/* Manual link training for Ivy Bridge A0 parts */
3016static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3017{
3018 struct drm_device *dev = crtc->dev;
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003022 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003023
3024 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3025 for train result */
3026 reg = FDI_RX_IMR(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~FDI_RX_SYMBOL_LOCK;
3029 temp &= ~FDI_RX_BIT_LOCK;
3030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
3033 udelay(150);
3034
Daniel Vetter01a415f2012-10-27 15:58:40 +02003035 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3036 I915_READ(FDI_RX_IIR(pipe)));
3037
Jesse Barnes139ccd32013-08-19 11:04:55 -07003038 /* Try each vswing and preemphasis setting twice before moving on */
3039 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3040 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003043 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3044 temp &= ~FDI_TX_ENABLE;
3045 I915_WRITE(reg, temp);
3046
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 temp &= ~FDI_LINK_TRAIN_AUTO;
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp &= ~FDI_RX_ENABLE;
3052 I915_WRITE(reg, temp);
3053
3054 /* enable CPU FDI TX and PCH FDI RX */
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3059 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003061 temp |= snb_b_fdi_train_param[j/2];
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3064
3065 I915_WRITE(FDI_RX_MISC(pipe),
3066 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3067
3068 reg = FDI_RX_CTL(pipe);
3069 temp = I915_READ(reg);
3070 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3071 temp |= FDI_COMPOSITE_SYNC;
3072 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3073
3074 POSTING_READ(reg);
3075 udelay(1); /* should be 0.5us */
3076
3077 for (i = 0; i < 4; i++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if (temp & FDI_RX_BIT_LOCK ||
3083 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3085 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3086 i);
3087 break;
3088 }
3089 udelay(1); /* should be 0.5us */
3090 }
3091 if (i == 4) {
3092 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3093 continue;
3094 }
3095
3096 /* Train 2 */
3097 reg = FDI_TX_CTL(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3101 I915_WRITE(reg, temp);
3102
3103 reg = FDI_RX_CTL(pipe);
3104 temp = I915_READ(reg);
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003107 I915_WRITE(reg, temp);
3108
3109 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003110 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003111
Jesse Barnes139ccd32013-08-19 11:04:55 -07003112 for (i = 0; i < 4; i++) {
3113 reg = FDI_RX_IIR(pipe);
3114 temp = I915_READ(reg);
3115 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003116
Jesse Barnes139ccd32013-08-19 11:04:55 -07003117 if (temp & FDI_RX_SYMBOL_LOCK ||
3118 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3119 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3120 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3121 i);
3122 goto train_done;
3123 }
3124 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003125 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003126 if (i == 4)
3127 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003128 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003129
Jesse Barnes139ccd32013-08-19 11:04:55 -07003130train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003131 DRM_DEBUG_KMS("FDI train done.\n");
3132}
3133
Daniel Vetter88cefb62012-08-12 19:27:14 +02003134static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003135{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003136 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003138 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003140
Jesse Barnesc64e3112010-09-10 11:27:03 -07003141
Jesse Barnes0e23b992010-09-10 11:10:00 -07003142 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_CTL(pipe);
3144 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003145 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3146 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003147 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3149
3150 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003151 udelay(200);
3152
3153 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 temp = I915_READ(reg);
3155 I915_WRITE(reg, temp | FDI_PCDCLK);
3156
3157 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003158 udelay(200);
3159
Paulo Zanoni20749732012-11-23 15:30:38 -02003160 /* Enable CPU FDI TX PLL, always on for Ironlake */
3161 reg = FDI_TX_CTL(pipe);
3162 temp = I915_READ(reg);
3163 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3164 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003165
Paulo Zanoni20749732012-11-23 15:30:38 -02003166 POSTING_READ(reg);
3167 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003168 }
3169}
3170
Daniel Vetter88cefb62012-08-12 19:27:14 +02003171static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3172{
3173 struct drm_device *dev = intel_crtc->base.dev;
3174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 int pipe = intel_crtc->pipe;
3176 u32 reg, temp;
3177
3178 /* Switch from PCDclk to Rawclk */
3179 reg = FDI_RX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3182
3183 /* Disable CPU FDI TX PLL */
3184 reg = FDI_TX_CTL(pipe);
3185 temp = I915_READ(reg);
3186 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3187
3188 POSTING_READ(reg);
3189 udelay(100);
3190
3191 reg = FDI_RX_CTL(pipe);
3192 temp = I915_READ(reg);
3193 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3194
3195 /* Wait for the clocks to turn off. */
3196 POSTING_READ(reg);
3197 udelay(100);
3198}
3199
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003200static void ironlake_fdi_disable(struct drm_crtc *crtc)
3201{
3202 struct drm_device *dev = crtc->dev;
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3205 int pipe = intel_crtc->pipe;
3206 u32 reg, temp;
3207
3208 /* disable CPU FDI tx and PCH FDI rx */
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3212 POSTING_READ(reg);
3213
3214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
3216 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3219
3220 POSTING_READ(reg);
3221 udelay(100);
3222
3223 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003224 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003226
3227 /* still set train pattern 1 */
3228 reg = FDI_TX_CTL(pipe);
3229 temp = I915_READ(reg);
3230 temp &= ~FDI_LINK_TRAIN_NONE;
3231 temp |= FDI_LINK_TRAIN_PATTERN_1;
3232 I915_WRITE(reg, temp);
3233
3234 reg = FDI_RX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 if (HAS_PCH_CPT(dev)) {
3237 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3238 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3239 } else {
3240 temp &= ~FDI_LINK_TRAIN_NONE;
3241 temp |= FDI_LINK_TRAIN_PATTERN_1;
3242 }
3243 /* BPC in FDI rx is consistent with that in PIPECONF */
3244 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003245 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003246 I915_WRITE(reg, temp);
3247
3248 POSTING_READ(reg);
3249 udelay(100);
3250}
3251
Chris Wilson5dce5b932014-01-20 10:17:36 +00003252bool intel_has_pending_fb_unpin(struct drm_device *dev)
3253{
3254 struct intel_crtc *crtc;
3255
3256 /* Note that we don't need to be called with mode_config.lock here
3257 * as our list of CRTC objects is static for the lifetime of the
3258 * device and so cannot disappear as we iterate. Similarly, we can
3259 * happily treat the predicates as racy, atomic checks as userspace
3260 * cannot claim and pin a new fb without at least acquring the
3261 * struct_mutex and so serialising with us.
3262 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003263 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003264 if (atomic_read(&crtc->unpin_work_count) == 0)
3265 continue;
3266
3267 if (crtc->unpin_work)
3268 intel_wait_for_vblank(dev, crtc->pipe);
3269
3270 return true;
3271 }
3272
3273 return false;
3274}
3275
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003276static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3277{
Chris Wilson0f911282012-04-17 10:05:38 +01003278 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003279 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003280
Matt Roperf4510a22014-04-01 15:22:40 -07003281 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003282 return;
3283
Daniel Vetter2c10d572012-12-20 21:24:07 +01003284 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3285
Daniel Vettereed6d672014-05-19 16:09:35 +02003286 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3287 !intel_crtc_has_pending_flip(crtc),
3288 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003289
Chris Wilson0f911282012-04-17 10:05:38 +01003290 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003291 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003292 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003293}
3294
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003295/* Program iCLKIP clock to the desired frequency */
3296static void lpt_program_iclkip(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003300 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003301 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3302 u32 temp;
3303
Daniel Vetter09153002012-12-12 14:06:44 +01003304 mutex_lock(&dev_priv->dpio_lock);
3305
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003306 /* It is necessary to ungate the pixclk gate prior to programming
3307 * the divisors, and gate it back when it is done.
3308 */
3309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3310
3311 /* Disable SSCCTL */
3312 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003313 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3314 SBI_SSCCTL_DISABLE,
3315 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003316
3317 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003318 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003319 auxdiv = 1;
3320 divsel = 0x41;
3321 phaseinc = 0x20;
3322 } else {
3323 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003324 * but the adjusted_mode->crtc_clock in in KHz. To get the
3325 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003326 * convert the virtual clock precision to KHz here for higher
3327 * precision.
3328 */
3329 u32 iclk_virtual_root_freq = 172800 * 1000;
3330 u32 iclk_pi_range = 64;
3331 u32 desired_divisor, msb_divisor_value, pi_value;
3332
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003333 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003334 msb_divisor_value = desired_divisor / iclk_pi_range;
3335 pi_value = desired_divisor % iclk_pi_range;
3336
3337 auxdiv = 0;
3338 divsel = msb_divisor_value - 2;
3339 phaseinc = pi_value;
3340 }
3341
3342 /* This should not happen with any sane values */
3343 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3344 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3345 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3346 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3347
3348 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003349 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003350 auxdiv,
3351 divsel,
3352 phasedir,
3353 phaseinc);
3354
3355 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003356 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003357 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3358 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3359 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3360 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3361 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3362 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003364
3365 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003366 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003367 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3368 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003369 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003370
3371 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003373 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003374 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003375
3376 /* Wait for initialization time */
3377 udelay(24);
3378
3379 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003380
3381 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003382}
3383
Daniel Vetter275f01b22013-05-03 11:49:47 +02003384static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3385 enum pipe pch_transcoder)
3386{
3387 struct drm_device *dev = crtc->base.dev;
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3390
3391 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3392 I915_READ(HTOTAL(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3394 I915_READ(HBLANK(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3396 I915_READ(HSYNC(cpu_transcoder)));
3397
3398 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3399 I915_READ(VTOTAL(cpu_transcoder)));
3400 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3401 I915_READ(VBLANK(cpu_transcoder)));
3402 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3403 I915_READ(VSYNC(cpu_transcoder)));
3404 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3405 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3406}
3407
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003408static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 uint32_t temp;
3412
3413 temp = I915_READ(SOUTH_CHICKEN1);
3414 if (temp & FDI_BC_BIFURCATION_SELECT)
3415 return;
3416
3417 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3419
3420 temp |= FDI_BC_BIFURCATION_SELECT;
3421 DRM_DEBUG_KMS("enabling fdi C rx\n");
3422 I915_WRITE(SOUTH_CHICKEN1, temp);
3423 POSTING_READ(SOUTH_CHICKEN1);
3424}
3425
3426static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3427{
3428 struct drm_device *dev = intel_crtc->base.dev;
3429 struct drm_i915_private *dev_priv = dev->dev_private;
3430
3431 switch (intel_crtc->pipe) {
3432 case PIPE_A:
3433 break;
3434 case PIPE_B:
3435 if (intel_crtc->config.fdi_lanes > 2)
3436 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3437 else
3438 cpt_enable_fdi_bc_bifurcation(dev);
3439
3440 break;
3441 case PIPE_C:
3442 cpt_enable_fdi_bc_bifurcation(dev);
3443
3444 break;
3445 default:
3446 BUG();
3447 }
3448}
3449
Jesse Barnesf67a5592011-01-05 10:31:48 -08003450/*
3451 * Enable PCH resources required for PCH ports:
3452 * - PCH PLLs
3453 * - FDI training & RX/TX
3454 * - update transcoder timings
3455 * - DP transcoding bits
3456 * - transcoder
3457 */
3458static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003459{
3460 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3463 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Daniel Vetterab9412b2013-05-03 11:49:46 +02003466 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003467
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003468 if (IS_IVYBRIDGE(dev))
3469 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3470
Daniel Vettercd986ab2012-10-26 10:58:12 +02003471 /* Write the TU size bits before fdi link training, so that error
3472 * detection works. */
3473 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3474 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3475
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003476 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003477 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003478
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003479 /* We need to program the right clock selection before writing the pixel
3480 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003481 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003482 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003483
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003484 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003485 temp |= TRANS_DPLL_ENABLE(pipe);
3486 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003487 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003488 temp |= sel;
3489 else
3490 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003491 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003492 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003493
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003494 /* XXX: pch pll's can be enabled any time before we enable the PCH
3495 * transcoder, and we actually should do this to not upset any PCH
3496 * transcoder that already use the clock when we share it.
3497 *
3498 * Note that enable_shared_dpll tries to do the right thing, but
3499 * get_shared_dpll unconditionally resets the pll - we need that to have
3500 * the right LVDS enable sequence. */
3501 ironlake_enable_shared_dpll(intel_crtc);
3502
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003503 /* set transcoder timing, panel must allow it */
3504 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003505 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003506
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003507 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003508
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003509 /* For PCH DP, enable TRANS_DP_CTL */
3510 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003513 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = TRANS_DP_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003517 TRANS_DP_SYNC_MASK |
3518 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 temp |= (TRANS_DP_OUTPUT_ENABLE |
3520 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003521 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003522
3523 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003527
3528 switch (intel_trans_dp_port_sel(crtc)) {
3529 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 break;
3532 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 break;
3535 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003537 break;
3538 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003539 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003540 }
3541
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 }
3544
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003545 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003546}
3547
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003548static void lpt_pch_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003553 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003554
Daniel Vetterab9412b2013-05-03 11:49:46 +02003555 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003556
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003557 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003558
Paulo Zanoni0540e482012-10-31 18:12:40 -02003559 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003560 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003561
Paulo Zanoni937bb612012-10-31 18:12:47 -02003562 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003563}
3564
Daniel Vettere2b78262013-06-07 23:10:03 +02003565static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003566{
Daniel Vettere2b78262013-06-07 23:10:03 +02003567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003568
3569 if (pll == NULL)
3570 return;
3571
3572 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003573 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003574 return;
3575 }
3576
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003577 if (--pll->refcount == 0) {
3578 WARN_ON(pll->on);
3579 WARN_ON(pll->active);
3580 }
3581
Daniel Vettera43f6e02013-06-07 23:10:32 +02003582 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003583}
3584
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003585static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003586{
Daniel Vettere2b78262013-06-07 23:10:03 +02003587 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3588 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3589 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003590
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003591 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003592 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3593 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003594 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003595 }
3596
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003597 if (HAS_PCH_IBX(dev_priv->dev)) {
3598 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003599 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003600 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003601
Daniel Vetter46edb022013-06-05 13:34:12 +02003602 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3603 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003604
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003605 WARN_ON(pll->refcount);
3606
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003607 goto found;
3608 }
3609
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003610 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3611 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003612
3613 /* Only want to check enabled timings first */
3614 if (pll->refcount == 0)
3615 continue;
3616
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003617 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3618 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003619 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003620 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003621 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003622
3623 goto found;
3624 }
3625 }
3626
3627 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003628 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3629 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003630 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003631 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3632 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003633 goto found;
3634 }
3635 }
3636
3637 return NULL;
3638
3639found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003640 if (pll->refcount == 0)
3641 pll->hw_state = crtc->config.dpll_hw_state;
3642
Daniel Vettera43f6e02013-06-07 23:10:32 +02003643 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003644 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3645 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003646
Daniel Vettercdbd2312013-06-05 13:34:03 +02003647 if (pll->active == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003648 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003649 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003650 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003651
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003652 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003653 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003655
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003656 return pll;
3657}
3658
Daniel Vettera1520312013-05-03 11:49:50 +02003659static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003660{
3661 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003662 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003663 u32 temp;
3664
3665 temp = I915_READ(dslreg);
3666 udelay(500);
3667 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003668 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003669 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003670 }
3671}
3672
Jesse Barnesb074cec2013-04-25 12:55:02 -07003673static void ironlake_pfit_enable(struct intel_crtc *crtc)
3674{
3675 struct drm_device *dev = crtc->base.dev;
3676 struct drm_i915_private *dev_priv = dev->dev_private;
3677 int pipe = crtc->pipe;
3678
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003679 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003680 /* Force use of hard-coded filter coefficients
3681 * as some pre-programmed values are broken,
3682 * e.g. x201.
3683 */
3684 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3685 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3686 PF_PIPE_SEL_IVB(pipe));
3687 else
3688 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3689 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3690 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003691 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003692}
3693
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003694static void intel_enable_planes(struct drm_crtc *crtc)
3695{
3696 struct drm_device *dev = crtc->dev;
3697 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003698 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003699 struct intel_plane *intel_plane;
3700
Matt Roperaf2b6532014-04-01 15:22:32 -07003701 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3702 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003703 if (intel_plane->pipe == pipe)
3704 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003705 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003706}
3707
3708static void intel_disable_planes(struct drm_crtc *crtc)
3709{
3710 struct drm_device *dev = crtc->dev;
3711 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003712 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003713 struct intel_plane *intel_plane;
3714
Matt Roperaf2b6532014-04-01 15:22:32 -07003715 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3716 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003717 if (intel_plane->pipe == pipe)
3718 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003719 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003720}
3721
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003722void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003723{
3724 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3725
3726 if (!crtc->config.ips_enabled)
3727 return;
3728
3729 /* We can only enable IPS after we enable a plane and wait for a vblank.
3730 * We guarantee that the plane is enabled by calling intel_enable_ips
3731 * only after intel_enable_plane. And intel_enable_plane already waits
3732 * for a vblank, so all we need to do here is to enable the IPS bit. */
3733 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003734 if (IS_BROADWELL(crtc->base.dev)) {
3735 mutex_lock(&dev_priv->rps.hw_lock);
3736 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3737 mutex_unlock(&dev_priv->rps.hw_lock);
3738 /* Quoting Art Runyan: "its not safe to expect any particular
3739 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003740 * mailbox." Moreover, the mailbox may return a bogus state,
3741 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003742 */
3743 } else {
3744 I915_WRITE(IPS_CTL, IPS_ENABLE);
3745 /* The bit only becomes 1 in the next vblank, so this wait here
3746 * is essentially intel_wait_for_vblank. If we don't have this
3747 * and don't wait for vblanks until the end of crtc_enable, then
3748 * the HW state readout code will complain that the expected
3749 * IPS_CTL value is not the one we read. */
3750 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3751 DRM_ERROR("Timed out waiting for IPS enable\n");
3752 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003753}
3754
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003755void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003756{
3757 struct drm_device *dev = crtc->base.dev;
3758 struct drm_i915_private *dev_priv = dev->dev_private;
3759
3760 if (!crtc->config.ips_enabled)
3761 return;
3762
3763 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003764 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003765 mutex_lock(&dev_priv->rps.hw_lock);
3766 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3767 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003768 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3769 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3770 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003771 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003772 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003773 POSTING_READ(IPS_CTL);
3774 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003775
3776 /* We need to wait for a vblank before we can disable the plane. */
3777 intel_wait_for_vblank(dev, crtc->pipe);
3778}
3779
3780/** Loads the palette/gamma unit for the CRTC with the prepared values */
3781static void intel_crtc_load_lut(struct drm_crtc *crtc)
3782{
3783 struct drm_device *dev = crtc->dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3786 enum pipe pipe = intel_crtc->pipe;
3787 int palreg = PALETTE(pipe);
3788 int i;
3789 bool reenable_ips = false;
3790
3791 /* The clocks have to be on to load the palette. */
3792 if (!crtc->enabled || !intel_crtc->active)
3793 return;
3794
3795 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3796 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3797 assert_dsi_pll_enabled(dev_priv);
3798 else
3799 assert_pll_enabled(dev_priv, pipe);
3800 }
3801
3802 /* use legacy palette for Ironlake */
3803 if (HAS_PCH_SPLIT(dev))
3804 palreg = LGC_PALETTE(pipe);
3805
3806 /* Workaround : Do not read or write the pipe palette/gamma data while
3807 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3808 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003809 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003810 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3811 GAMMA_MODE_MODE_SPLIT)) {
3812 hsw_disable_ips(intel_crtc);
3813 reenable_ips = true;
3814 }
3815
3816 for (i = 0; i < 256; i++) {
3817 I915_WRITE(palreg + 4 * i,
3818 (intel_crtc->lut_r[i] << 16) |
3819 (intel_crtc->lut_g[i] << 8) |
3820 intel_crtc->lut_b[i]);
3821 }
3822
3823 if (reenable_ips)
3824 hsw_enable_ips(intel_crtc);
3825}
3826
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003827static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3828{
3829 if (!enable && intel_crtc->overlay) {
3830 struct drm_device *dev = intel_crtc->base.dev;
3831 struct drm_i915_private *dev_priv = dev->dev_private;
3832
3833 mutex_lock(&dev->struct_mutex);
3834 dev_priv->mm.interruptible = false;
3835 (void) intel_overlay_switch_off(intel_crtc->overlay);
3836 dev_priv->mm.interruptible = true;
3837 mutex_unlock(&dev->struct_mutex);
3838 }
3839
3840 /* Let userspace switch the overlay on again. In most cases userspace
3841 * has to recompute where to put it anyway.
3842 */
3843}
3844
3845/**
3846 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3847 * cursor plane briefly if not already running after enabling the display
3848 * plane.
3849 * This workaround avoids occasional blank screens when self refresh is
3850 * enabled.
3851 */
3852static void
3853g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3854{
3855 u32 cntl = I915_READ(CURCNTR(pipe));
3856
3857 if ((cntl & CURSOR_MODE) == 0) {
3858 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3859
3860 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3861 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3862 intel_wait_for_vblank(dev_priv->dev, pipe);
3863 I915_WRITE(CURCNTR(pipe), cntl);
3864 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3865 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3866 }
3867}
3868
3869static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003870{
3871 struct drm_device *dev = crtc->dev;
3872 struct drm_i915_private *dev_priv = dev->dev_private;
3873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3874 int pipe = intel_crtc->pipe;
3875 int plane = intel_crtc->plane;
3876
3877 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3878 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003879 /* The fixup needs to happen before cursor is enabled */
3880 if (IS_G4X(dev))
3881 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003882 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003883 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003884
3885 hsw_enable_ips(intel_crtc);
3886
3887 mutex_lock(&dev->struct_mutex);
3888 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02003889 intel_edp_psr_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003890 mutex_unlock(&dev->struct_mutex);
3891}
3892
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003893static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003894{
3895 struct drm_device *dev = crtc->dev;
3896 struct drm_i915_private *dev_priv = dev->dev_private;
3897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3898 int pipe = intel_crtc->pipe;
3899 int plane = intel_crtc->plane;
3900
3901 intel_crtc_wait_for_pending_flips(crtc);
3902 drm_vblank_off(dev, pipe);
3903
3904 if (dev_priv->fbc.plane == plane)
3905 intel_disable_fbc(dev);
3906
3907 hsw_disable_ips(intel_crtc);
3908
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003909 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003910 intel_crtc_update_cursor(crtc, false);
3911 intel_disable_planes(crtc);
3912 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3913}
3914
Jesse Barnesf67a5592011-01-05 10:31:48 -08003915static void ironlake_crtc_enable(struct drm_crtc *crtc)
3916{
3917 struct drm_device *dev = crtc->dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
3919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003920 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003921 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003922 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003923
Daniel Vetter08a48462012-07-02 11:43:47 +02003924 WARN_ON(!crtc->enabled);
3925
Jesse Barnesf67a5592011-01-05 10:31:48 -08003926 if (intel_crtc->active)
3927 return;
3928
Daniel Vetter29407aa2014-04-24 23:55:08 +02003929 if (intel_crtc->config.has_dp_encoder)
3930 intel_dp_set_m_n(intel_crtc);
3931
3932 intel_set_pipe_timings(intel_crtc);
3933
3934 if (intel_crtc->config.has_pch_encoder) {
3935 intel_cpu_transcoder_set_m_n(intel_crtc,
3936 &intel_crtc->config.fdi_m_n);
3937 }
3938
3939 ironlake_set_pipeconf(crtc);
3940
3941 /* Set up the display plane register */
3942 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3943 POSTING_READ(DSPCNTR(plane));
3944
3945 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3946 crtc->x, crtc->y);
3947
Jesse Barnesf67a5592011-01-05 10:31:48 -08003948 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003949
3950 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3951 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3952
Daniel Vetterf6736a12013-06-05 13:34:30 +02003953 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003954 if (encoder->pre_enable)
3955 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003956
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003957 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003958 /* Note: FDI PLL enabling _must_ be done before we enable the
3959 * cpu pipes, hence this is separate from all the other fdi/pch
3960 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003961 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003962 } else {
3963 assert_fdi_tx_disabled(dev_priv, pipe);
3964 assert_fdi_rx_disabled(dev_priv, pipe);
3965 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003966
Jesse Barnesb074cec2013-04-25 12:55:02 -07003967 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003968
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003969 /*
3970 * On ILK+ LUT must be loaded before the pipe is running but with
3971 * clocks enabled
3972 */
3973 intel_crtc_load_lut(crtc);
3974
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003975 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003976 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003977
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003978 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003979 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003980
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003981 for_each_encoder_on_crtc(dev, crtc, encoder)
3982 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003983
3984 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003985 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003986
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003987 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003988
Daniel Vetter6ce94102012-10-04 19:20:03 +02003989 /*
3990 * There seems to be a race in PCH platform hw (at least on some
3991 * outputs) where an enabled pipe still completes any pageflip right
3992 * away (as if the pipe is off) instead of waiting for vblank. As soon
3993 * as the first vblank happend, everything works as expected. Hence just
3994 * wait for one vblank before returning to avoid strange things
3995 * happening.
3996 */
3997 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003998}
3999
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004000/* IPS only exists on ULT machines and is tied to pipe A. */
4001static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4002{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004003 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004004}
4005
Paulo Zanonie4916942013-09-20 16:21:19 -03004006/*
4007 * This implements the workaround described in the "notes" section of the mode
4008 * set sequence documentation. When going from no pipes or single pipe to
4009 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4010 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4011 */
4012static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->base.dev;
4015 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4016
4017 /* We want to get the other_active_crtc only if there's only 1 other
4018 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004019 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004020 if (!crtc_it->active || crtc_it == crtc)
4021 continue;
4022
4023 if (other_active_crtc)
4024 return;
4025
4026 other_active_crtc = crtc_it;
4027 }
4028 if (!other_active_crtc)
4029 return;
4030
4031 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4032 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4033}
4034
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004035static void haswell_crtc_enable(struct drm_crtc *crtc)
4036{
4037 struct drm_device *dev = crtc->dev;
4038 struct drm_i915_private *dev_priv = dev->dev_private;
4039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4040 struct intel_encoder *encoder;
4041 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004042 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004043
4044 WARN_ON(!crtc->enabled);
4045
4046 if (intel_crtc->active)
4047 return;
4048
Daniel Vetter229fca92014-04-24 23:55:09 +02004049 if (intel_crtc->config.has_dp_encoder)
4050 intel_dp_set_m_n(intel_crtc);
4051
4052 intel_set_pipe_timings(intel_crtc);
4053
4054 if (intel_crtc->config.has_pch_encoder) {
4055 intel_cpu_transcoder_set_m_n(intel_crtc,
4056 &intel_crtc->config.fdi_m_n);
4057 }
4058
4059 haswell_set_pipeconf(crtc);
4060
4061 intel_set_pipe_csc(crtc);
4062
4063 /* Set up the display plane register */
4064 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4065 POSTING_READ(DSPCNTR(plane));
4066
4067 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4068 crtc->x, crtc->y);
4069
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004070 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004071
4072 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4073 if (intel_crtc->config.has_pch_encoder)
4074 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4075
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004076 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004077 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004078
4079 for_each_encoder_on_crtc(dev, crtc, encoder)
4080 if (encoder->pre_enable)
4081 encoder->pre_enable(encoder);
4082
Paulo Zanoni1f544382012-10-24 11:32:00 -02004083 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004084
Jesse Barnesb074cec2013-04-25 12:55:02 -07004085 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004086
4087 /*
4088 * On ILK+ LUT must be loaded before the pipe is running but with
4089 * clocks enabled
4090 */
4091 intel_crtc_load_lut(crtc);
4092
Paulo Zanoni1f544382012-10-24 11:32:00 -02004093 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004094 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004095
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004096 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004097 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004098
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004099 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004100 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004101
Jani Nikula8807e552013-08-30 19:40:32 +03004102 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004103 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004104 intel_opregion_notify_encoder(encoder, true);
4105 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004106
Paulo Zanonie4916942013-09-20 16:21:19 -03004107 /* If we change the relative order between pipe/planes enabling, we need
4108 * to change the workaround. */
4109 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004110 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004111}
4112
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004113static void ironlake_pfit_disable(struct intel_crtc *crtc)
4114{
4115 struct drm_device *dev = crtc->base.dev;
4116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 int pipe = crtc->pipe;
4118
4119 /* To avoid upsetting the power well on haswell only disable the pfit if
4120 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004121 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004122 I915_WRITE(PF_CTL(pipe), 0);
4123 I915_WRITE(PF_WIN_POS(pipe), 0);
4124 I915_WRITE(PF_WIN_SZ(pipe), 0);
4125 }
4126}
4127
Jesse Barnes6be4a602010-09-10 10:26:01 -07004128static void ironlake_crtc_disable(struct drm_crtc *crtc)
4129{
4130 struct drm_device *dev = crtc->dev;
4131 struct drm_i915_private *dev_priv = dev->dev_private;
4132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004133 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004134 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004135 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004136
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004137 if (!intel_crtc->active)
4138 return;
4139
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004140 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004141
Daniel Vetterea9d7582012-07-10 10:42:52 +02004142 for_each_encoder_on_crtc(dev, crtc, encoder)
4143 encoder->disable(encoder);
4144
Daniel Vetterd925c592013-06-05 13:34:04 +02004145 if (intel_crtc->config.has_pch_encoder)
4146 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4147
Jesse Barnesb24e7172011-01-04 15:09:30 -08004148 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004149
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004150 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004151
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004152 for_each_encoder_on_crtc(dev, crtc, encoder)
4153 if (encoder->post_disable)
4154 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004155
Daniel Vetterd925c592013-06-05 13:34:04 +02004156 if (intel_crtc->config.has_pch_encoder) {
4157 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004158
Daniel Vetterd925c592013-06-05 13:34:04 +02004159 ironlake_disable_pch_transcoder(dev_priv, pipe);
4160 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004161
Daniel Vetterd925c592013-06-05 13:34:04 +02004162 if (HAS_PCH_CPT(dev)) {
4163 /* disable TRANS_DP_CTL */
4164 reg = TRANS_DP_CTL(pipe);
4165 temp = I915_READ(reg);
4166 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4167 TRANS_DP_PORT_SEL_MASK);
4168 temp |= TRANS_DP_PORT_SEL_NONE;
4169 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004170
Daniel Vetterd925c592013-06-05 13:34:04 +02004171 /* disable DPLL_SEL */
4172 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004173 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004174 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004175 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004176
4177 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004178 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004179
4180 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004181 }
4182
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004183 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004184 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004185
4186 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004187 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004188 intel_edp_psr_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004189 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004190}
4191
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004192static void haswell_crtc_disable(struct drm_crtc *crtc)
4193{
4194 struct drm_device *dev = crtc->dev;
4195 struct drm_i915_private *dev_priv = dev->dev_private;
4196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 struct intel_encoder *encoder;
4198 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004199 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004200
4201 if (!intel_crtc->active)
4202 return;
4203
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004204 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004205
Jani Nikula8807e552013-08-30 19:40:32 +03004206 for_each_encoder_on_crtc(dev, crtc, encoder) {
4207 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004208 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004209 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004210
Paulo Zanoni86642812013-04-12 17:57:57 -03004211 if (intel_crtc->config.has_pch_encoder)
4212 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004213 intel_disable_pipe(dev_priv, pipe);
4214
Paulo Zanoniad80a812012-10-24 16:06:19 -02004215 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004216
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004217 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004218
Paulo Zanoni1f544382012-10-24 11:32:00 -02004219 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004220
4221 for_each_encoder_on_crtc(dev, crtc, encoder)
4222 if (encoder->post_disable)
4223 encoder->post_disable(encoder);
4224
Daniel Vetter88adfff2013-03-28 10:42:01 +01004225 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004226 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004227 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004228 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004229 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004230
4231 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004232 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004233
4234 mutex_lock(&dev->struct_mutex);
4235 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004236 intel_edp_psr_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004237 mutex_unlock(&dev->struct_mutex);
4238}
4239
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240static void ironlake_crtc_off(struct drm_crtc *crtc)
4241{
4242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004243 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004244}
4245
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004246static void haswell_crtc_off(struct drm_crtc *crtc)
4247{
4248 intel_ddi_put_crtc_pll(crtc);
4249}
4250
Jesse Barnes2dd24552013-04-25 12:55:01 -07004251static void i9xx_pfit_enable(struct intel_crtc *crtc)
4252{
4253 struct drm_device *dev = crtc->base.dev;
4254 struct drm_i915_private *dev_priv = dev->dev_private;
4255 struct intel_crtc_config *pipe_config = &crtc->config;
4256
Daniel Vetter328d8e82013-05-08 10:36:31 +02004257 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004258 return;
4259
Daniel Vetterc0b03412013-05-28 12:05:54 +02004260 /*
4261 * The panel fitter should only be adjusted whilst the pipe is disabled,
4262 * according to register description and PRM.
4263 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004264 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4265 assert_pipe_disabled(dev_priv, crtc->pipe);
4266
Jesse Barnesb074cec2013-04-25 12:55:02 -07004267 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4268 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004269
4270 /* Border color in case we don't scale up to the full screen. Black by
4271 * default, change to something else for debugging. */
4272 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004273}
4274
Imre Deak77d22dc2014-03-05 16:20:52 +02004275#define for_each_power_domain(domain, mask) \
4276 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4277 if ((1 << (domain)) & (mask))
4278
Imre Deak319be8a2014-03-04 19:22:57 +02004279enum intel_display_power_domain
4280intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004281{
Imre Deak319be8a2014-03-04 19:22:57 +02004282 struct drm_device *dev = intel_encoder->base.dev;
4283 struct intel_digital_port *intel_dig_port;
4284
4285 switch (intel_encoder->type) {
4286 case INTEL_OUTPUT_UNKNOWN:
4287 /* Only DDI platforms should ever use this output type */
4288 WARN_ON_ONCE(!HAS_DDI(dev));
4289 case INTEL_OUTPUT_DISPLAYPORT:
4290 case INTEL_OUTPUT_HDMI:
4291 case INTEL_OUTPUT_EDP:
4292 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4293 switch (intel_dig_port->port) {
4294 case PORT_A:
4295 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4296 case PORT_B:
4297 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4298 case PORT_C:
4299 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4300 case PORT_D:
4301 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4302 default:
4303 WARN_ON_ONCE(1);
4304 return POWER_DOMAIN_PORT_OTHER;
4305 }
4306 case INTEL_OUTPUT_ANALOG:
4307 return POWER_DOMAIN_PORT_CRT;
4308 case INTEL_OUTPUT_DSI:
4309 return POWER_DOMAIN_PORT_DSI;
4310 default:
4311 return POWER_DOMAIN_PORT_OTHER;
4312 }
4313}
4314
4315static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4316{
4317 struct drm_device *dev = crtc->dev;
4318 struct intel_encoder *intel_encoder;
4319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4320 enum pipe pipe = intel_crtc->pipe;
4321 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004322 unsigned long mask;
4323 enum transcoder transcoder;
4324
4325 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4326
4327 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4328 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4329 if (pfit_enabled)
4330 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4331
Imre Deak319be8a2014-03-04 19:22:57 +02004332 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4333 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4334
Imre Deak77d22dc2014-03-05 16:20:52 +02004335 return mask;
4336}
4337
4338void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4339 bool enable)
4340{
4341 if (dev_priv->power_domains.init_power_on == enable)
4342 return;
4343
4344 if (enable)
4345 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4346 else
4347 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4348
4349 dev_priv->power_domains.init_power_on = enable;
4350}
4351
4352static void modeset_update_crtc_power_domains(struct drm_device *dev)
4353{
4354 struct drm_i915_private *dev_priv = dev->dev_private;
4355 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4356 struct intel_crtc *crtc;
4357
4358 /*
4359 * First get all needed power domains, then put all unneeded, to avoid
4360 * any unnecessary toggling of the power wells.
4361 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004362 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004363 enum intel_display_power_domain domain;
4364
4365 if (!crtc->base.enabled)
4366 continue;
4367
Imre Deak319be8a2014-03-04 19:22:57 +02004368 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004369
4370 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4371 intel_display_power_get(dev_priv, domain);
4372 }
4373
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004374 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004375 enum intel_display_power_domain domain;
4376
4377 for_each_power_domain(domain, crtc->enabled_power_domains)
4378 intel_display_power_put(dev_priv, domain);
4379
4380 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4381 }
4382
4383 intel_display_set_init_power(dev_priv, false);
4384}
4385
Jesse Barnes586f49d2013-11-04 16:06:59 -08004386int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004387{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004388 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004389
Jesse Barnes586f49d2013-11-04 16:06:59 -08004390 /* Obtain SKU information */
4391 mutex_lock(&dev_priv->dpio_lock);
4392 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4393 CCK_FUSE_HPLL_FREQ_MASK;
4394 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004395
Jesse Barnes586f49d2013-11-04 16:06:59 -08004396 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004397}
4398
4399/* Adjust CDclk dividers to allow high res or save power if possible */
4400static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4401{
4402 struct drm_i915_private *dev_priv = dev->dev_private;
4403 u32 val, cmd;
4404
Imre Deakd60c4472014-03-27 17:45:10 +02004405 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4406 dev_priv->vlv_cdclk_freq = cdclk;
4407
Jesse Barnes30a970c2013-11-04 13:48:12 -08004408 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4409 cmd = 2;
4410 else if (cdclk == 266)
4411 cmd = 1;
4412 else
4413 cmd = 0;
4414
4415 mutex_lock(&dev_priv->rps.hw_lock);
4416 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4417 val &= ~DSPFREQGUAR_MASK;
4418 val |= (cmd << DSPFREQGUAR_SHIFT);
4419 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4420 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4421 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4422 50)) {
4423 DRM_ERROR("timed out waiting for CDclk change\n");
4424 }
4425 mutex_unlock(&dev_priv->rps.hw_lock);
4426
4427 if (cdclk == 400) {
4428 u32 divider, vco;
4429
4430 vco = valleyview_get_vco(dev_priv);
4431 divider = ((vco << 1) / cdclk) - 1;
4432
4433 mutex_lock(&dev_priv->dpio_lock);
4434 /* adjust cdclk divider */
4435 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4436 val &= ~0xf;
4437 val |= divider;
4438 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4439 mutex_unlock(&dev_priv->dpio_lock);
4440 }
4441
4442 mutex_lock(&dev_priv->dpio_lock);
4443 /* adjust self-refresh exit latency value */
4444 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4445 val &= ~0x7f;
4446
4447 /*
4448 * For high bandwidth configs, we set a higher latency in the bunit
4449 * so that the core display fetch happens in time to avoid underruns.
4450 */
4451 if (cdclk == 400)
4452 val |= 4500 / 250; /* 4.5 usec */
4453 else
4454 val |= 3000 / 250; /* 3.0 usec */
4455 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4456 mutex_unlock(&dev_priv->dpio_lock);
4457
4458 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4459 intel_i2c_reset(dev);
4460}
4461
Imre Deakd60c4472014-03-27 17:45:10 +02004462int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004463{
4464 int cur_cdclk, vco;
4465 int divider;
4466
4467 vco = valleyview_get_vco(dev_priv);
4468
4469 mutex_lock(&dev_priv->dpio_lock);
4470 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4471 mutex_unlock(&dev_priv->dpio_lock);
4472
4473 divider &= 0xf;
4474
4475 cur_cdclk = (vco << 1) / (divider + 1);
4476
4477 return cur_cdclk;
4478}
4479
4480static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4481 int max_pixclk)
4482{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004483 /*
4484 * Really only a few cases to deal with, as only 4 CDclks are supported:
4485 * 200MHz
4486 * 267MHz
4487 * 320MHz
4488 * 400MHz
4489 * So we check to see whether we're above 90% of the lower bin and
4490 * adjust if needed.
4491 */
4492 if (max_pixclk > 288000) {
4493 return 400;
4494 } else if (max_pixclk > 240000) {
4495 return 320;
4496 } else
4497 return 266;
4498 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4499}
4500
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004501/* compute the max pixel clock for new configuration */
4502static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004503{
4504 struct drm_device *dev = dev_priv->dev;
4505 struct intel_crtc *intel_crtc;
4506 int max_pixclk = 0;
4507
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004508 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004509 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004510 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004511 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004512 }
4513
4514 return max_pixclk;
4515}
4516
4517static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004518 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004519{
4520 struct drm_i915_private *dev_priv = dev->dev_private;
4521 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004522 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004523
Imre Deakd60c4472014-03-27 17:45:10 +02004524 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4525 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004526 return;
4527
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004528 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004529 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004530 if (intel_crtc->base.enabled)
4531 *prepare_pipes |= (1 << intel_crtc->pipe);
4532}
4533
4534static void valleyview_modeset_global_resources(struct drm_device *dev)
4535{
4536 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004537 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004538 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4539
Imre Deakd60c4472014-03-27 17:45:10 +02004540 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004541 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004542 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004543}
4544
Jesse Barnes89b667f2013-04-18 14:51:36 -07004545static void valleyview_crtc_enable(struct drm_crtc *crtc)
4546{
4547 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004548 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4550 struct intel_encoder *encoder;
4551 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004552 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004553 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004554 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004555
4556 WARN_ON(!crtc->enabled);
4557
4558 if (intel_crtc->active)
4559 return;
4560
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004561 vlv_prepare_pll(intel_crtc);
4562
Daniel Vetter5b18e572014-04-24 23:55:06 +02004563 /* Set up the display plane register */
4564 dspcntr = DISPPLANE_GAMMA_ENABLE;
4565
4566 if (intel_crtc->config.has_dp_encoder)
4567 intel_dp_set_m_n(intel_crtc);
4568
4569 intel_set_pipe_timings(intel_crtc);
4570
4571 /* pipesrc and dspsize control the size that is scaled from,
4572 * which should always be the user's requested size.
4573 */
4574 I915_WRITE(DSPSIZE(plane),
4575 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4576 (intel_crtc->config.pipe_src_w - 1));
4577 I915_WRITE(DSPPOS(plane), 0);
4578
4579 i9xx_set_pipeconf(intel_crtc);
4580
4581 I915_WRITE(DSPCNTR(plane), dspcntr);
4582 POSTING_READ(DSPCNTR(plane));
4583
4584 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4585 crtc->x, crtc->y);
4586
Jesse Barnes89b667f2013-04-18 14:51:36 -07004587 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004588
Jesse Barnes89b667f2013-04-18 14:51:36 -07004589 for_each_encoder_on_crtc(dev, crtc, encoder)
4590 if (encoder->pre_pll_enable)
4591 encoder->pre_pll_enable(encoder);
4592
Jani Nikula23538ef2013-08-27 15:12:22 +03004593 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4594
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004595 if (!is_dsi) {
4596 if (IS_CHERRYVIEW(dev))
4597 chv_enable_pll(intel_crtc);
4598 else
4599 vlv_enable_pll(intel_crtc);
4600 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004601
4602 for_each_encoder_on_crtc(dev, crtc, encoder)
4603 if (encoder->pre_enable)
4604 encoder->pre_enable(encoder);
4605
Jesse Barnes2dd24552013-04-25 12:55:01 -07004606 i9xx_pfit_enable(intel_crtc);
4607
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004608 intel_crtc_load_lut(crtc);
4609
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004610 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004611 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004612 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004613
Jani Nikula50049452013-07-30 12:20:32 +03004614 for_each_encoder_on_crtc(dev, crtc, encoder)
4615 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004616
4617 intel_crtc_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004618}
4619
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004620static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4621{
4622 struct drm_device *dev = crtc->base.dev;
4623 struct drm_i915_private *dev_priv = dev->dev_private;
4624
4625 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4626 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4627}
4628
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004629static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004630{
4631 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004634 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004635 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004636 int plane = intel_crtc->plane;
4637 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004638
Daniel Vetter08a48462012-07-02 11:43:47 +02004639 WARN_ON(!crtc->enabled);
4640
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004641 if (intel_crtc->active)
4642 return;
4643
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004644 i9xx_set_pll_dividers(intel_crtc);
4645
Daniel Vetter5b18e572014-04-24 23:55:06 +02004646 /* Set up the display plane register */
4647 dspcntr = DISPPLANE_GAMMA_ENABLE;
4648
4649 if (pipe == 0)
4650 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4651 else
4652 dspcntr |= DISPPLANE_SEL_PIPE_B;
4653
4654 if (intel_crtc->config.has_dp_encoder)
4655 intel_dp_set_m_n(intel_crtc);
4656
4657 intel_set_pipe_timings(intel_crtc);
4658
4659 /* pipesrc and dspsize control the size that is scaled from,
4660 * which should always be the user's requested size.
4661 */
4662 I915_WRITE(DSPSIZE(plane),
4663 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4664 (intel_crtc->config.pipe_src_w - 1));
4665 I915_WRITE(DSPPOS(plane), 0);
4666
4667 i9xx_set_pipeconf(intel_crtc);
4668
4669 I915_WRITE(DSPCNTR(plane), dspcntr);
4670 POSTING_READ(DSPCNTR(plane));
4671
4672 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4673 crtc->x, crtc->y);
4674
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004675 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004676
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004677 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004678 if (encoder->pre_enable)
4679 encoder->pre_enable(encoder);
4680
Daniel Vetterf6736a12013-06-05 13:34:30 +02004681 i9xx_enable_pll(intel_crtc);
4682
Jesse Barnes2dd24552013-04-25 12:55:01 -07004683 i9xx_pfit_enable(intel_crtc);
4684
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004685 intel_crtc_load_lut(crtc);
4686
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004687 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004688 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004689 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004690
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004691 for_each_encoder_on_crtc(dev, crtc, encoder)
4692 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004693
4694 intel_crtc_enable_planes(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004695}
4696
Daniel Vetter87476d62013-04-11 16:29:06 +02004697static void i9xx_pfit_disable(struct intel_crtc *crtc)
4698{
4699 struct drm_device *dev = crtc->base.dev;
4700 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004701
4702 if (!crtc->config.gmch_pfit.control)
4703 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004704
4705 assert_pipe_disabled(dev_priv, crtc->pipe);
4706
Daniel Vetter328d8e82013-05-08 10:36:31 +02004707 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4708 I915_READ(PFIT_CONTROL));
4709 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004710}
4711
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004712static void i9xx_crtc_disable(struct drm_crtc *crtc)
4713{
4714 struct drm_device *dev = crtc->dev;
4715 struct drm_i915_private *dev_priv = dev->dev_private;
4716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004717 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004718 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004719
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004720 if (!intel_crtc->active)
4721 return;
4722
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004723 intel_crtc_disable_planes(crtc);
4724
Daniel Vetterea9d7582012-07-10 10:42:52 +02004725 for_each_encoder_on_crtc(dev, crtc, encoder)
4726 encoder->disable(encoder);
4727
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004728 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004729 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004730
Daniel Vetter87476d62013-04-11 16:29:06 +02004731 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004732
Jesse Barnes89b667f2013-04-18 14:51:36 -07004733 for_each_encoder_on_crtc(dev, crtc, encoder)
4734 if (encoder->post_disable)
4735 encoder->post_disable(encoder);
4736
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004737 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4738 if (IS_CHERRYVIEW(dev))
4739 chv_disable_pll(dev_priv, pipe);
4740 else if (IS_VALLEYVIEW(dev))
4741 vlv_disable_pll(dev_priv, pipe);
4742 else
4743 i9xx_disable_pll(dev_priv, pipe);
4744 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004745
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004746 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004747 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004748
Daniel Vetterefa96242014-04-24 23:55:02 +02004749 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004750 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004751 intel_edp_psr_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004752 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004753}
4754
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004755static void i9xx_crtc_off(struct drm_crtc *crtc)
4756{
4757}
4758
Daniel Vetter976f8a22012-07-08 22:34:21 +02004759static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4760 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004761{
4762 struct drm_device *dev = crtc->dev;
4763 struct drm_i915_master_private *master_priv;
4764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4765 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004766
4767 if (!dev->primary->master)
4768 return;
4769
4770 master_priv = dev->primary->master->driver_priv;
4771 if (!master_priv->sarea_priv)
4772 return;
4773
Jesse Barnes79e53942008-11-07 14:24:08 -08004774 switch (pipe) {
4775 case 0:
4776 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4777 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4778 break;
4779 case 1:
4780 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4781 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4782 break;
4783 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004784 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004785 break;
4786 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004787}
4788
Daniel Vetter976f8a22012-07-08 22:34:21 +02004789/**
4790 * Sets the power management mode of the pipe and plane.
4791 */
4792void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004793{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004794 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004795 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004796 struct intel_encoder *intel_encoder;
4797 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004798
Daniel Vetter976f8a22012-07-08 22:34:21 +02004799 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4800 enable |= intel_encoder->connectors_active;
4801
4802 if (enable)
4803 dev_priv->display.crtc_enable(crtc);
4804 else
4805 dev_priv->display.crtc_disable(crtc);
4806
4807 intel_crtc_update_sarea(crtc, enable);
4808}
4809
Daniel Vetter976f8a22012-07-08 22:34:21 +02004810static void intel_crtc_disable(struct drm_crtc *crtc)
4811{
4812 struct drm_device *dev = crtc->dev;
4813 struct drm_connector *connector;
4814 struct drm_i915_private *dev_priv = dev->dev_private;
4815
4816 /* crtc should still be enabled when we disable it. */
4817 WARN_ON(!crtc->enabled);
4818
4819 dev_priv->display.crtc_disable(crtc);
4820 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004821 dev_priv->display.off(crtc);
4822
Chris Wilson931872f2012-01-16 23:01:13 +00004823 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004824 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004825 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004826
Matt Roperf4510a22014-04-01 15:22:40 -07004827 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004828 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004829 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004830 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004831 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004832 }
4833
4834 /* Update computed state. */
4835 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4836 if (!connector->encoder || !connector->encoder->crtc)
4837 continue;
4838
4839 if (connector->encoder->crtc != crtc)
4840 continue;
4841
4842 connector->dpms = DRM_MODE_DPMS_OFF;
4843 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004844 }
4845}
4846
Chris Wilsonea5b2132010-08-04 13:50:23 +01004847void intel_encoder_destroy(struct drm_encoder *encoder)
4848{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004849 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004850
Chris Wilsonea5b2132010-08-04 13:50:23 +01004851 drm_encoder_cleanup(encoder);
4852 kfree(intel_encoder);
4853}
4854
Damien Lespiau92373292013-08-08 22:28:57 +01004855/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004856 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4857 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004858static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004859{
4860 if (mode == DRM_MODE_DPMS_ON) {
4861 encoder->connectors_active = true;
4862
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004863 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004864 } else {
4865 encoder->connectors_active = false;
4866
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004867 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004868 }
4869}
4870
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004871/* Cross check the actual hw state with our own modeset state tracking (and it's
4872 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004873static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004874{
4875 if (connector->get_hw_state(connector)) {
4876 struct intel_encoder *encoder = connector->encoder;
4877 struct drm_crtc *crtc;
4878 bool encoder_enabled;
4879 enum pipe pipe;
4880
4881 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4882 connector->base.base.id,
4883 drm_get_connector_name(&connector->base));
4884
4885 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4886 "wrong connector dpms state\n");
4887 WARN(connector->base.encoder != &encoder->base,
4888 "active connector not linked to encoder\n");
4889 WARN(!encoder->connectors_active,
4890 "encoder->connectors_active not set\n");
4891
4892 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4893 WARN(!encoder_enabled, "encoder not enabled\n");
4894 if (WARN_ON(!encoder->base.crtc))
4895 return;
4896
4897 crtc = encoder->base.crtc;
4898
4899 WARN(!crtc->enabled, "crtc not enabled\n");
4900 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4901 WARN(pipe != to_intel_crtc(crtc)->pipe,
4902 "encoder active on the wrong pipe\n");
4903 }
4904}
4905
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004906/* Even simpler default implementation, if there's really no special case to
4907 * consider. */
4908void intel_connector_dpms(struct drm_connector *connector, int mode)
4909{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004910 /* All the simple cases only support two dpms states. */
4911 if (mode != DRM_MODE_DPMS_ON)
4912 mode = DRM_MODE_DPMS_OFF;
4913
4914 if (mode == connector->dpms)
4915 return;
4916
4917 connector->dpms = mode;
4918
4919 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004920 if (connector->encoder)
4921 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004922
Daniel Vetterb9805142012-08-31 17:37:33 +02004923 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004924}
4925
Daniel Vetterf0947c32012-07-02 13:10:34 +02004926/* Simple connector->get_hw_state implementation for encoders that support only
4927 * one connector and no cloning and hence the encoder state determines the state
4928 * of the connector. */
4929bool intel_connector_get_hw_state(struct intel_connector *connector)
4930{
Daniel Vetter24929352012-07-02 20:28:59 +02004931 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004932 struct intel_encoder *encoder = connector->encoder;
4933
4934 return encoder->get_hw_state(encoder, &pipe);
4935}
4936
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004937static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4938 struct intel_crtc_config *pipe_config)
4939{
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941 struct intel_crtc *pipe_B_crtc =
4942 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4943
4944 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4945 pipe_name(pipe), pipe_config->fdi_lanes);
4946 if (pipe_config->fdi_lanes > 4) {
4947 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4948 pipe_name(pipe), pipe_config->fdi_lanes);
4949 return false;
4950 }
4951
Paulo Zanonibafb6552013-11-02 21:07:44 -07004952 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004953 if (pipe_config->fdi_lanes > 2) {
4954 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4955 pipe_config->fdi_lanes);
4956 return false;
4957 } else {
4958 return true;
4959 }
4960 }
4961
4962 if (INTEL_INFO(dev)->num_pipes == 2)
4963 return true;
4964
4965 /* Ivybridge 3 pipe is really complicated */
4966 switch (pipe) {
4967 case PIPE_A:
4968 return true;
4969 case PIPE_B:
4970 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4971 pipe_config->fdi_lanes > 2) {
4972 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4973 pipe_name(pipe), pipe_config->fdi_lanes);
4974 return false;
4975 }
4976 return true;
4977 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004978 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004979 pipe_B_crtc->config.fdi_lanes <= 2) {
4980 if (pipe_config->fdi_lanes > 2) {
4981 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4982 pipe_name(pipe), pipe_config->fdi_lanes);
4983 return false;
4984 }
4985 } else {
4986 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4987 return false;
4988 }
4989 return true;
4990 default:
4991 BUG();
4992 }
4993}
4994
Daniel Vettere29c22c2013-02-21 00:00:16 +01004995#define RETRY 1
4996static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4997 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004998{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004999 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005000 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005001 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005002 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005003
Daniel Vettere29c22c2013-02-21 00:00:16 +01005004retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005005 /* FDI is a binary signal running at ~2.7GHz, encoding
5006 * each output octet as 10 bits. The actual frequency
5007 * is stored as a divider into a 100MHz clock, and the
5008 * mode pixel clock is stored in units of 1KHz.
5009 * Hence the bw of each lane in terms of the mode signal
5010 * is:
5011 */
5012 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5013
Damien Lespiau241bfc32013-09-25 16:45:37 +01005014 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005015
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005016 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005017 pipe_config->pipe_bpp);
5018
5019 pipe_config->fdi_lanes = lane;
5020
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005021 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005022 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005023
Daniel Vettere29c22c2013-02-21 00:00:16 +01005024 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5025 intel_crtc->pipe, pipe_config);
5026 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5027 pipe_config->pipe_bpp -= 2*3;
5028 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5029 pipe_config->pipe_bpp);
5030 needs_recompute = true;
5031 pipe_config->bw_constrained = true;
5032
5033 goto retry;
5034 }
5035
5036 if (needs_recompute)
5037 return RETRY;
5038
5039 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005040}
5041
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005042static void hsw_compute_ips_config(struct intel_crtc *crtc,
5043 struct intel_crtc_config *pipe_config)
5044{
Jani Nikulad330a952014-01-21 11:24:25 +02005045 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005046 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005047 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005048}
5049
Daniel Vettera43f6e02013-06-07 23:10:32 +02005050static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005051 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005052{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005053 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005054 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005055
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005056 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005057 if (INTEL_INFO(dev)->gen < 4) {
5058 struct drm_i915_private *dev_priv = dev->dev_private;
5059 int clock_limit =
5060 dev_priv->display.get_display_clock_speed(dev);
5061
5062 /*
5063 * Enable pixel doubling when the dot clock
5064 * is > 90% of the (display) core speed.
5065 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005066 * GDG double wide on either pipe,
5067 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005068 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005069 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005070 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005071 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005072 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005073 }
5074
Damien Lespiau241bfc32013-09-25 16:45:37 +01005075 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005076 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005077 }
Chris Wilson89749352010-09-12 18:25:19 +01005078
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005079 /*
5080 * Pipe horizontal size must be even in:
5081 * - DVO ganged mode
5082 * - LVDS dual channel mode
5083 * - Double wide pipe
5084 */
5085 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5086 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5087 pipe_config->pipe_src_w &= ~1;
5088
Damien Lespiau8693a822013-05-03 18:48:11 +01005089 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5090 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005091 */
5092 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5093 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005094 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005095
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005096 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005097 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005098 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005099 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5100 * for lvds. */
5101 pipe_config->pipe_bpp = 8*3;
5102 }
5103
Damien Lespiauf5adf942013-06-24 18:29:34 +01005104 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005105 hsw_compute_ips_config(crtc, pipe_config);
5106
5107 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5108 * clock survives for now. */
5109 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5110 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005111
Daniel Vetter877d48d2013-04-19 11:24:43 +02005112 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005113 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005114
Daniel Vettere29c22c2013-02-21 00:00:16 +01005115 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005116}
5117
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005118static int valleyview_get_display_clock_speed(struct drm_device *dev)
5119{
5120 return 400000; /* FIXME */
5121}
5122
Jesse Barnese70236a2009-09-21 10:42:27 -07005123static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005124{
Jesse Barnese70236a2009-09-21 10:42:27 -07005125 return 400000;
5126}
Jesse Barnes79e53942008-11-07 14:24:08 -08005127
Jesse Barnese70236a2009-09-21 10:42:27 -07005128static int i915_get_display_clock_speed(struct drm_device *dev)
5129{
5130 return 333000;
5131}
Jesse Barnes79e53942008-11-07 14:24:08 -08005132
Jesse Barnese70236a2009-09-21 10:42:27 -07005133static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5134{
5135 return 200000;
5136}
Jesse Barnes79e53942008-11-07 14:24:08 -08005137
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005138static int pnv_get_display_clock_speed(struct drm_device *dev)
5139{
5140 u16 gcfgc = 0;
5141
5142 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5143
5144 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5145 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5146 return 267000;
5147 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5148 return 333000;
5149 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5150 return 444000;
5151 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5152 return 200000;
5153 default:
5154 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5155 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5156 return 133000;
5157 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5158 return 167000;
5159 }
5160}
5161
Jesse Barnese70236a2009-09-21 10:42:27 -07005162static int i915gm_get_display_clock_speed(struct drm_device *dev)
5163{
5164 u16 gcfgc = 0;
5165
5166 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5167
5168 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005169 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005170 else {
5171 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5172 case GC_DISPLAY_CLOCK_333_MHZ:
5173 return 333000;
5174 default:
5175 case GC_DISPLAY_CLOCK_190_200_MHZ:
5176 return 190000;
5177 }
5178 }
5179}
Jesse Barnes79e53942008-11-07 14:24:08 -08005180
Jesse Barnese70236a2009-09-21 10:42:27 -07005181static int i865_get_display_clock_speed(struct drm_device *dev)
5182{
5183 return 266000;
5184}
5185
5186static int i855_get_display_clock_speed(struct drm_device *dev)
5187{
5188 u16 hpllcc = 0;
5189 /* Assume that the hardware is in the high speed state. This
5190 * should be the default.
5191 */
5192 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5193 case GC_CLOCK_133_200:
5194 case GC_CLOCK_100_200:
5195 return 200000;
5196 case GC_CLOCK_166_250:
5197 return 250000;
5198 case GC_CLOCK_100_133:
5199 return 133000;
5200 }
5201
5202 /* Shouldn't happen */
5203 return 0;
5204}
5205
5206static int i830_get_display_clock_speed(struct drm_device *dev)
5207{
5208 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005209}
5210
Zhenyu Wang2c072452009-06-05 15:38:42 +08005211static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005212intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005213{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005214 while (*num > DATA_LINK_M_N_MASK ||
5215 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005216 *num >>= 1;
5217 *den >>= 1;
5218 }
5219}
5220
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005221static void compute_m_n(unsigned int m, unsigned int n,
5222 uint32_t *ret_m, uint32_t *ret_n)
5223{
5224 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5225 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5226 intel_reduce_m_n_ratio(ret_m, ret_n);
5227}
5228
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005229void
5230intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5231 int pixel_clock, int link_clock,
5232 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005233{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005234 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005235
5236 compute_m_n(bits_per_pixel * pixel_clock,
5237 link_clock * nlanes * 8,
5238 &m_n->gmch_m, &m_n->gmch_n);
5239
5240 compute_m_n(pixel_clock, link_clock,
5241 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005242}
5243
Chris Wilsona7615032011-01-12 17:04:08 +00005244static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5245{
Jani Nikulad330a952014-01-21 11:24:25 +02005246 if (i915.panel_use_ssc >= 0)
5247 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005248 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005249 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005250}
5251
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005252static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5253{
5254 struct drm_device *dev = crtc->dev;
5255 struct drm_i915_private *dev_priv = dev->dev_private;
5256 int refclk;
5257
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005258 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005259 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005260 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005261 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005262 refclk = dev_priv->vbt.lvds_ssc_freq;
5263 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005264 } else if (!IS_GEN2(dev)) {
5265 refclk = 96000;
5266 } else {
5267 refclk = 48000;
5268 }
5269
5270 return refclk;
5271}
5272
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005273static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005274{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005275 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005276}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005277
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005278static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5279{
5280 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005281}
5282
Daniel Vetterf47709a2013-03-28 10:42:02 +01005283static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005284 intel_clock_t *reduced_clock)
5285{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005286 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005287 u32 fp, fp2 = 0;
5288
5289 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005290 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005291 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005292 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005293 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005294 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005295 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005296 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005297 }
5298
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005299 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005300
Daniel Vetterf47709a2013-03-28 10:42:02 +01005301 crtc->lowfreq_avail = false;
5302 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005303 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005304 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005305 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005306 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005307 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005308 }
5309}
5310
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005311static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5312 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005313{
5314 u32 reg_val;
5315
5316 /*
5317 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5318 * and set it to a reasonable value instead.
5319 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005320 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005321 reg_val &= 0xffffff00;
5322 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005324
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005325 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005326 reg_val &= 0x8cffffff;
5327 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005328 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005329
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005330 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005331 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005333
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005334 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005335 reg_val &= 0x00ffffff;
5336 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005337 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005338}
5339
Daniel Vetterb5518422013-05-03 11:49:48 +02005340static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5341 struct intel_link_m_n *m_n)
5342{
5343 struct drm_device *dev = crtc->base.dev;
5344 struct drm_i915_private *dev_priv = dev->dev_private;
5345 int pipe = crtc->pipe;
5346
Daniel Vettere3b95f12013-05-03 11:49:49 +02005347 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5348 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5349 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5350 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005351}
5352
5353static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5354 struct intel_link_m_n *m_n)
5355{
5356 struct drm_device *dev = crtc->base.dev;
5357 struct drm_i915_private *dev_priv = dev->dev_private;
5358 int pipe = crtc->pipe;
5359 enum transcoder transcoder = crtc->config.cpu_transcoder;
5360
5361 if (INTEL_INFO(dev)->gen >= 5) {
5362 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5363 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5364 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5365 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5366 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005367 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5368 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5369 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5370 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005371 }
5372}
5373
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005374static void intel_dp_set_m_n(struct intel_crtc *crtc)
5375{
5376 if (crtc->config.has_pch_encoder)
5377 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5378 else
5379 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5380}
5381
Daniel Vetterf47709a2013-03-28 10:42:02 +01005382static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005383{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005384 u32 dpll, dpll_md;
5385
5386 /*
5387 * Enable DPIO clock input. We should never disable the reference
5388 * clock for pipe B, since VGA hotplug / manual detection depends
5389 * on it.
5390 */
5391 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5392 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5393 /* We should never disable this, set it here for state tracking */
5394 if (crtc->pipe == PIPE_B)
5395 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5396 dpll |= DPLL_VCO_ENABLE;
5397 crtc->config.dpll_hw_state.dpll = dpll;
5398
5399 dpll_md = (crtc->config.pixel_multiplier - 1)
5400 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5401 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5402}
5403
5404static void vlv_prepare_pll(struct intel_crtc *crtc)
5405{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005406 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005407 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005408 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005409 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005410 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005411 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005412
Daniel Vetter09153002012-12-12 14:06:44 +01005413 mutex_lock(&dev_priv->dpio_lock);
5414
Daniel Vetterf47709a2013-03-28 10:42:02 +01005415 bestn = crtc->config.dpll.n;
5416 bestm1 = crtc->config.dpll.m1;
5417 bestm2 = crtc->config.dpll.m2;
5418 bestp1 = crtc->config.dpll.p1;
5419 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005420
Jesse Barnes89b667f2013-04-18 14:51:36 -07005421 /* See eDP HDMI DPIO driver vbios notes doc */
5422
5423 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005424 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005425 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005426
5427 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005428 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005429
5430 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005431 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005432 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005433 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005434
5435 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005436 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005437
5438 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005439 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5440 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5441 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005442 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005443
5444 /*
5445 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5446 * but we don't support that).
5447 * Note: don't use the DAC post divider as it seems unstable.
5448 */
5449 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005450 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005451
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005452 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005453 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005454
Jesse Barnes89b667f2013-04-18 14:51:36 -07005455 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005456 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005457 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005458 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005459 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005460 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005461 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005462 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005463 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005464
Jesse Barnes89b667f2013-04-18 14:51:36 -07005465 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5466 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5467 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005468 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005469 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005470 0x0df40000);
5471 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005472 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005473 0x0df70000);
5474 } else { /* HDMI or VGA */
5475 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005476 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005477 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005478 0x0df70000);
5479 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005480 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005481 0x0df40000);
5482 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005483
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005484 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005485 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5486 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5487 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5488 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005489 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005490
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005491 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005492 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005493}
5494
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005495static void chv_update_pll(struct intel_crtc *crtc)
5496{
5497 struct drm_device *dev = crtc->base.dev;
5498 struct drm_i915_private *dev_priv = dev->dev_private;
5499 int pipe = crtc->pipe;
5500 int dpll_reg = DPLL(crtc->pipe);
5501 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5502 u32 val, loopfilter, intcoeff;
5503 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5504 int refclk;
5505
5506 mutex_lock(&dev_priv->dpio_lock);
5507
5508 bestn = crtc->config.dpll.n;
5509 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5510 bestm1 = crtc->config.dpll.m1;
5511 bestm2 = crtc->config.dpll.m2 >> 22;
5512 bestp1 = crtc->config.dpll.p1;
5513 bestp2 = crtc->config.dpll.p2;
5514
5515 /*
5516 * Enable Refclk and SSC
5517 */
5518 val = I915_READ(dpll_reg);
5519 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5520 I915_WRITE(dpll_reg, val);
5521
5522 /* Propagate soft reset to data lane reset */
5523 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5524 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5525 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5526
5527 /* Disable 10bit clock to display controller */
5528 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5529 val &= ~DPIO_DCLKP_EN;
5530 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5531
5532 /* p1 and p2 divider */
5533 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5534 5 << DPIO_CHV_S1_DIV_SHIFT |
5535 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5536 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5537 1 << DPIO_CHV_K_DIV_SHIFT);
5538
5539 /* Feedback post-divider - m2 */
5540 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5541
5542 /* Feedback refclk divider - n and m1 */
5543 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5544 DPIO_CHV_M1_DIV_BY_2 |
5545 1 << DPIO_CHV_N_DIV_SHIFT);
5546
5547 /* M2 fraction division */
5548 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5549
5550 /* M2 fraction division enable */
5551 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5552 DPIO_CHV_FRAC_DIV_EN |
5553 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5554
5555 /* Loop filter */
5556 refclk = i9xx_get_refclk(&crtc->base, 0);
5557 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5558 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5559 if (refclk == 100000)
5560 intcoeff = 11;
5561 else if (refclk == 38400)
5562 intcoeff = 10;
5563 else
5564 intcoeff = 9;
5565 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5566 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5567
5568 /* AFC Recal */
5569 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5570 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5571 DPIO_AFC_RECAL);
5572
5573 mutex_unlock(&dev_priv->dpio_lock);
5574}
5575
Daniel Vetterf47709a2013-03-28 10:42:02 +01005576static void i9xx_update_pll(struct intel_crtc *crtc,
5577 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005578 int num_connectors)
5579{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005580 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005581 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005582 u32 dpll;
5583 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005584 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005585
Daniel Vetterf47709a2013-03-28 10:42:02 +01005586 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305587
Daniel Vetterf47709a2013-03-28 10:42:02 +01005588 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5589 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005590
5591 dpll = DPLL_VGA_MODE_DIS;
5592
Daniel Vetterf47709a2013-03-28 10:42:02 +01005593 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005594 dpll |= DPLLB_MODE_LVDS;
5595 else
5596 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005597
Daniel Vetteref1b4602013-06-01 17:17:04 +02005598 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005599 dpll |= (crtc->config.pixel_multiplier - 1)
5600 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005601 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005602
5603 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005604 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005605
Daniel Vetterf47709a2013-03-28 10:42:02 +01005606 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005607 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005608
5609 /* compute bitmask from p1 value */
5610 if (IS_PINEVIEW(dev))
5611 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5612 else {
5613 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5614 if (IS_G4X(dev) && reduced_clock)
5615 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5616 }
5617 switch (clock->p2) {
5618 case 5:
5619 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5620 break;
5621 case 7:
5622 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5623 break;
5624 case 10:
5625 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5626 break;
5627 case 14:
5628 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5629 break;
5630 }
5631 if (INTEL_INFO(dev)->gen >= 4)
5632 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5633
Daniel Vetter09ede542013-04-30 14:01:45 +02005634 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005635 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005636 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005637 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5638 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5639 else
5640 dpll |= PLL_REF_INPUT_DREFCLK;
5641
5642 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005643 crtc->config.dpll_hw_state.dpll = dpll;
5644
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005645 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005646 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5647 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005648 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005649 }
5650}
5651
Daniel Vetterf47709a2013-03-28 10:42:02 +01005652static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005653 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005654 int num_connectors)
5655{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005656 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005657 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005658 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005659 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005660
Daniel Vetterf47709a2013-03-28 10:42:02 +01005661 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305662
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005663 dpll = DPLL_VGA_MODE_DIS;
5664
Daniel Vetterf47709a2013-03-28 10:42:02 +01005665 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005666 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5667 } else {
5668 if (clock->p1 == 2)
5669 dpll |= PLL_P1_DIVIDE_BY_TWO;
5670 else
5671 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5672 if (clock->p2 == 4)
5673 dpll |= PLL_P2_DIVIDE_BY_4;
5674 }
5675
Daniel Vetter4a33e482013-07-06 12:52:05 +02005676 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5677 dpll |= DPLL_DVO_2X_MODE;
5678
Daniel Vetterf47709a2013-03-28 10:42:02 +01005679 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005680 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5681 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5682 else
5683 dpll |= PLL_REF_INPUT_DREFCLK;
5684
5685 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005686 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005687}
5688
Daniel Vetter8a654f32013-06-01 17:16:22 +02005689static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005690{
5691 struct drm_device *dev = intel_crtc->base.dev;
5692 struct drm_i915_private *dev_priv = dev->dev_private;
5693 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005694 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005695 struct drm_display_mode *adjusted_mode =
5696 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005697 uint32_t crtc_vtotal, crtc_vblank_end;
5698 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005699
5700 /* We need to be careful not to changed the adjusted mode, for otherwise
5701 * the hw state checker will get angry at the mismatch. */
5702 crtc_vtotal = adjusted_mode->crtc_vtotal;
5703 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005704
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005705 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005706 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005707 crtc_vtotal -= 1;
5708 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005709
5710 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5711 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5712 else
5713 vsyncshift = adjusted_mode->crtc_hsync_start -
5714 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005715 if (vsyncshift < 0)
5716 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005717 }
5718
5719 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005720 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005721
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005722 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005723 (adjusted_mode->crtc_hdisplay - 1) |
5724 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005725 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005726 (adjusted_mode->crtc_hblank_start - 1) |
5727 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005728 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005729 (adjusted_mode->crtc_hsync_start - 1) |
5730 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5731
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005732 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005733 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005734 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005735 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005736 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005737 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005738 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005739 (adjusted_mode->crtc_vsync_start - 1) |
5740 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5741
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005742 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5743 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5744 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5745 * bits. */
5746 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5747 (pipe == PIPE_B || pipe == PIPE_C))
5748 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5749
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005750 /* pipesrc controls the size that is scaled from, which should
5751 * always be the user's requested size.
5752 */
5753 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005754 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5755 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005756}
5757
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005758static void intel_get_pipe_timings(struct intel_crtc *crtc,
5759 struct intel_crtc_config *pipe_config)
5760{
5761 struct drm_device *dev = crtc->base.dev;
5762 struct drm_i915_private *dev_priv = dev->dev_private;
5763 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5764 uint32_t tmp;
5765
5766 tmp = I915_READ(HTOTAL(cpu_transcoder));
5767 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5768 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5769 tmp = I915_READ(HBLANK(cpu_transcoder));
5770 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5771 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5772 tmp = I915_READ(HSYNC(cpu_transcoder));
5773 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5774 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5775
5776 tmp = I915_READ(VTOTAL(cpu_transcoder));
5777 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5778 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5779 tmp = I915_READ(VBLANK(cpu_transcoder));
5780 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5781 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5782 tmp = I915_READ(VSYNC(cpu_transcoder));
5783 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5784 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5785
5786 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5787 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5788 pipe_config->adjusted_mode.crtc_vtotal += 1;
5789 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5790 }
5791
5792 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005793 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5794 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5795
5796 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5797 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005798}
5799
Daniel Vetterf6a83282014-02-11 15:28:57 -08005800void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5801 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005802{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005803 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5804 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5805 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5806 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005807
Daniel Vetterf6a83282014-02-11 15:28:57 -08005808 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5809 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5810 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5811 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005812
Daniel Vetterf6a83282014-02-11 15:28:57 -08005813 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005814
Daniel Vetterf6a83282014-02-11 15:28:57 -08005815 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5816 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005817}
5818
Daniel Vetter84b046f2013-02-19 18:48:54 +01005819static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5820{
5821 struct drm_device *dev = intel_crtc->base.dev;
5822 struct drm_i915_private *dev_priv = dev->dev_private;
5823 uint32_t pipeconf;
5824
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005825 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005826
Daniel Vetter67c72a12013-09-24 11:46:14 +02005827 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5828 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5829 pipeconf |= PIPECONF_ENABLE;
5830
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005831 if (intel_crtc->config.double_wide)
5832 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005833
Daniel Vetterff9ce462013-04-24 14:57:17 +02005834 /* only g4x and later have fancy bpc/dither controls */
5835 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005836 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5837 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5838 pipeconf |= PIPECONF_DITHER_EN |
5839 PIPECONF_DITHER_TYPE_SP;
5840
5841 switch (intel_crtc->config.pipe_bpp) {
5842 case 18:
5843 pipeconf |= PIPECONF_6BPC;
5844 break;
5845 case 24:
5846 pipeconf |= PIPECONF_8BPC;
5847 break;
5848 case 30:
5849 pipeconf |= PIPECONF_10BPC;
5850 break;
5851 default:
5852 /* Case prevented by intel_choose_pipe_bpp_dither. */
5853 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005854 }
5855 }
5856
5857 if (HAS_PIPE_CXSR(dev)) {
5858 if (intel_crtc->lowfreq_avail) {
5859 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5860 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5861 } else {
5862 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005863 }
5864 }
5865
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005866 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5867 if (INTEL_INFO(dev)->gen < 4 ||
5868 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5869 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5870 else
5871 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5872 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005873 pipeconf |= PIPECONF_PROGRESSIVE;
5874
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005875 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5876 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005877
Daniel Vetter84b046f2013-02-19 18:48:54 +01005878 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5879 POSTING_READ(PIPECONF(intel_crtc->pipe));
5880}
5881
Eric Anholtf564048e2011-03-30 13:01:02 -07005882static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005883 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005884 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005885{
5886 struct drm_device *dev = crtc->dev;
5887 struct drm_i915_private *dev_priv = dev->dev_private;
5888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07005889 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005890 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02005891 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005892 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005893 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005894 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08005895
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005896 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005897 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005898 case INTEL_OUTPUT_LVDS:
5899 is_lvds = true;
5900 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005901 case INTEL_OUTPUT_DSI:
5902 is_dsi = true;
5903 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005904 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005905
Eric Anholtc751ce42010-03-25 11:48:48 -07005906 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005907 }
5908
Jani Nikulaf2335332013-09-13 11:03:09 +03005909 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005910 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005911
Jani Nikulaf2335332013-09-13 11:03:09 +03005912 if (!intel_crtc->config.clock_set) {
5913 refclk = i9xx_get_refclk(crtc, num_connectors);
5914
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005915 /*
5916 * Returns a set of divisors for the desired target clock with
5917 * the given refclk, or FALSE. The returned values represent
5918 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5919 * 2) / p1 / p2.
5920 */
5921 limit = intel_limit(crtc, refclk);
5922 ok = dev_priv->display.find_dpll(limit, crtc,
5923 intel_crtc->config.port_clock,
5924 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005925 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005926 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5927 return -EINVAL;
5928 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005929
Jani Nikulaf2335332013-09-13 11:03:09 +03005930 if (is_lvds && dev_priv->lvds_downclock_avail) {
5931 /*
5932 * Ensure we match the reduced clock's P to the target
5933 * clock. If the clocks don't match, we can't switch
5934 * the display clock by using the FP0/FP1. In such case
5935 * we will disable the LVDS downclock feature.
5936 */
5937 has_reduced_clock =
5938 dev_priv->display.find_dpll(limit, crtc,
5939 dev_priv->lvds_downclock,
5940 refclk, &clock,
5941 &reduced_clock);
5942 }
5943 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005944 intel_crtc->config.dpll.n = clock.n;
5945 intel_crtc->config.dpll.m1 = clock.m1;
5946 intel_crtc->config.dpll.m2 = clock.m2;
5947 intel_crtc->config.dpll.p1 = clock.p1;
5948 intel_crtc->config.dpll.p2 = clock.p2;
5949 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005950
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005951 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005952 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305953 has_reduced_clock ? &reduced_clock : NULL,
5954 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005955 } else if (IS_CHERRYVIEW(dev)) {
5956 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005957 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005958 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005959 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005960 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005961 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02005962 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005963 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005964
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02005965 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005966}
5967
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005968static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5969 struct intel_crtc_config *pipe_config)
5970{
5971 struct drm_device *dev = crtc->base.dev;
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 uint32_t tmp;
5974
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005975 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5976 return;
5977
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005978 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005979 if (!(tmp & PFIT_ENABLE))
5980 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005981
Daniel Vetter06922822013-07-11 13:35:40 +02005982 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005983 if (INTEL_INFO(dev)->gen < 4) {
5984 if (crtc->pipe != PIPE_B)
5985 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005986 } else {
5987 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5988 return;
5989 }
5990
Daniel Vetter06922822013-07-11 13:35:40 +02005991 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005992 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5993 if (INTEL_INFO(dev)->gen < 5)
5994 pipe_config->gmch_pfit.lvds_border_bits =
5995 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5996}
5997
Jesse Barnesacbec812013-09-20 11:29:32 -07005998static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5999 struct intel_crtc_config *pipe_config)
6000{
6001 struct drm_device *dev = crtc->base.dev;
6002 struct drm_i915_private *dev_priv = dev->dev_private;
6003 int pipe = pipe_config->cpu_transcoder;
6004 intel_clock_t clock;
6005 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006006 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006007
6008 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006009 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006010 mutex_unlock(&dev_priv->dpio_lock);
6011
6012 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6013 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6014 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6015 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6016 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6017
Ville Syrjäläf6466282013-10-14 14:50:31 +03006018 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006019
Ville Syrjäläf6466282013-10-14 14:50:31 +03006020 /* clock.dot is the fast clock */
6021 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006022}
6023
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006024static void i9xx_get_plane_config(struct intel_crtc *crtc,
6025 struct intel_plane_config *plane_config)
6026{
6027 struct drm_device *dev = crtc->base.dev;
6028 struct drm_i915_private *dev_priv = dev->dev_private;
6029 u32 val, base, offset;
6030 int pipe = crtc->pipe, plane = crtc->plane;
6031 int fourcc, pixel_format;
6032 int aligned_height;
6033
Dave Airlie66e514c2014-04-03 07:51:54 +10006034 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6035 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006036 DRM_DEBUG_KMS("failed to alloc fb\n");
6037 return;
6038 }
6039
6040 val = I915_READ(DSPCNTR(plane));
6041
6042 if (INTEL_INFO(dev)->gen >= 4)
6043 if (val & DISPPLANE_TILED)
6044 plane_config->tiled = true;
6045
6046 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6047 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006048 crtc->base.primary->fb->pixel_format = fourcc;
6049 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006050 drm_format_plane_cpp(fourcc, 0) * 8;
6051
6052 if (INTEL_INFO(dev)->gen >= 4) {
6053 if (plane_config->tiled)
6054 offset = I915_READ(DSPTILEOFF(plane));
6055 else
6056 offset = I915_READ(DSPLINOFF(plane));
6057 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6058 } else {
6059 base = I915_READ(DSPADDR(plane));
6060 }
6061 plane_config->base = base;
6062
6063 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006064 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6065 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006066
6067 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006068 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006069
Dave Airlie66e514c2014-04-03 07:51:54 +10006070 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006071 plane_config->tiled);
6072
Dave Airlie66e514c2014-04-03 07:51:54 +10006073 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006074 aligned_height, PAGE_SIZE);
6075
6076 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006077 pipe, plane, crtc->base.primary->fb->width,
6078 crtc->base.primary->fb->height,
6079 crtc->base.primary->fb->bits_per_pixel, base,
6080 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006081 plane_config->size);
6082
6083}
6084
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006085static void chv_crtc_clock_get(struct intel_crtc *crtc,
6086 struct intel_crtc_config *pipe_config)
6087{
6088 struct drm_device *dev = crtc->base.dev;
6089 struct drm_i915_private *dev_priv = dev->dev_private;
6090 int pipe = pipe_config->cpu_transcoder;
6091 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6092 intel_clock_t clock;
6093 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6094 int refclk = 100000;
6095
6096 mutex_lock(&dev_priv->dpio_lock);
6097 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6098 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6099 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6100 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6101 mutex_unlock(&dev_priv->dpio_lock);
6102
6103 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6104 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6105 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6106 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6107 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6108
6109 chv_clock(refclk, &clock);
6110
6111 /* clock.dot is the fast clock */
6112 pipe_config->port_clock = clock.dot / 5;
6113}
6114
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006115static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6116 struct intel_crtc_config *pipe_config)
6117{
6118 struct drm_device *dev = crtc->base.dev;
6119 struct drm_i915_private *dev_priv = dev->dev_private;
6120 uint32_t tmp;
6121
Imre Deakb5482bd2014-03-05 16:20:55 +02006122 if (!intel_display_power_enabled(dev_priv,
6123 POWER_DOMAIN_PIPE(crtc->pipe)))
6124 return false;
6125
Daniel Vettere143a212013-07-04 12:01:15 +02006126 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006127 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006128
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006129 tmp = I915_READ(PIPECONF(crtc->pipe));
6130 if (!(tmp & PIPECONF_ENABLE))
6131 return false;
6132
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006133 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6134 switch (tmp & PIPECONF_BPC_MASK) {
6135 case PIPECONF_6BPC:
6136 pipe_config->pipe_bpp = 18;
6137 break;
6138 case PIPECONF_8BPC:
6139 pipe_config->pipe_bpp = 24;
6140 break;
6141 case PIPECONF_10BPC:
6142 pipe_config->pipe_bpp = 30;
6143 break;
6144 default:
6145 break;
6146 }
6147 }
6148
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006149 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6150 pipe_config->limited_color_range = true;
6151
Ville Syrjälä282740f2013-09-04 18:30:03 +03006152 if (INTEL_INFO(dev)->gen < 4)
6153 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6154
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006155 intel_get_pipe_timings(crtc, pipe_config);
6156
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006157 i9xx_get_pfit_config(crtc, pipe_config);
6158
Daniel Vetter6c49f242013-06-06 12:45:25 +02006159 if (INTEL_INFO(dev)->gen >= 4) {
6160 tmp = I915_READ(DPLL_MD(crtc->pipe));
6161 pipe_config->pixel_multiplier =
6162 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6163 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006164 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006165 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6166 tmp = I915_READ(DPLL(crtc->pipe));
6167 pipe_config->pixel_multiplier =
6168 ((tmp & SDVO_MULTIPLIER_MASK)
6169 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6170 } else {
6171 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6172 * port and will be fixed up in the encoder->get_config
6173 * function. */
6174 pipe_config->pixel_multiplier = 1;
6175 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006176 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6177 if (!IS_VALLEYVIEW(dev)) {
6178 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6179 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006180 } else {
6181 /* Mask out read-only status bits. */
6182 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6183 DPLL_PORTC_READY_MASK |
6184 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006185 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006186
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006187 if (IS_CHERRYVIEW(dev))
6188 chv_crtc_clock_get(crtc, pipe_config);
6189 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006190 vlv_crtc_clock_get(crtc, pipe_config);
6191 else
6192 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006193
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006194 return true;
6195}
6196
Paulo Zanonidde86e22012-12-01 12:04:25 -02006197static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006198{
6199 struct drm_i915_private *dev_priv = dev->dev_private;
6200 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006201 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006202 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006203 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006204 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006205 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006206 bool has_ck505 = false;
6207 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006208
6209 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006210 list_for_each_entry(encoder, &mode_config->encoder_list,
6211 base.head) {
6212 switch (encoder->type) {
6213 case INTEL_OUTPUT_LVDS:
6214 has_panel = true;
6215 has_lvds = true;
6216 break;
6217 case INTEL_OUTPUT_EDP:
6218 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006219 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006220 has_cpu_edp = true;
6221 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006222 }
6223 }
6224
Keith Packard99eb6a02011-09-26 14:29:12 -07006225 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006226 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006227 can_ssc = has_ck505;
6228 } else {
6229 has_ck505 = false;
6230 can_ssc = true;
6231 }
6232
Imre Deak2de69052013-05-08 13:14:04 +03006233 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6234 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006235
6236 /* Ironlake: try to setup display ref clock before DPLL
6237 * enabling. This is only under driver's control after
6238 * PCH B stepping, previous chipset stepping should be
6239 * ignoring this setting.
6240 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006241 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006242
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006243 /* As we must carefully and slowly disable/enable each source in turn,
6244 * compute the final state we want first and check if we need to
6245 * make any changes at all.
6246 */
6247 final = val;
6248 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006249 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006250 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006251 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006252 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6253
6254 final &= ~DREF_SSC_SOURCE_MASK;
6255 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6256 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006257
Keith Packard199e5d72011-09-22 12:01:57 -07006258 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006259 final |= DREF_SSC_SOURCE_ENABLE;
6260
6261 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6262 final |= DREF_SSC1_ENABLE;
6263
6264 if (has_cpu_edp) {
6265 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6266 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6267 else
6268 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6269 } else
6270 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6271 } else {
6272 final |= DREF_SSC_SOURCE_DISABLE;
6273 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6274 }
6275
6276 if (final == val)
6277 return;
6278
6279 /* Always enable nonspread source */
6280 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6281
6282 if (has_ck505)
6283 val |= DREF_NONSPREAD_CK505_ENABLE;
6284 else
6285 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6286
6287 if (has_panel) {
6288 val &= ~DREF_SSC_SOURCE_MASK;
6289 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006290
Keith Packard199e5d72011-09-22 12:01:57 -07006291 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006292 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006293 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006294 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006295 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006296 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006297
6298 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006299 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006300 POSTING_READ(PCH_DREF_CONTROL);
6301 udelay(200);
6302
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006303 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006304
6305 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006306 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006307 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006308 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006309 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006310 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006311 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006312 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006313 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006314
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006315 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006316 POSTING_READ(PCH_DREF_CONTROL);
6317 udelay(200);
6318 } else {
6319 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6320
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006321 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006322
6323 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006324 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006325
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006326 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006327 POSTING_READ(PCH_DREF_CONTROL);
6328 udelay(200);
6329
6330 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006331 val &= ~DREF_SSC_SOURCE_MASK;
6332 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006333
6334 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006335 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006336
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006337 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006338 POSTING_READ(PCH_DREF_CONTROL);
6339 udelay(200);
6340 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006341
6342 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006343}
6344
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006345static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006346{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006347 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006348
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006349 tmp = I915_READ(SOUTH_CHICKEN2);
6350 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6351 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006352
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006353 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6354 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6355 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006356
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006357 tmp = I915_READ(SOUTH_CHICKEN2);
6358 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6359 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006360
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006361 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6362 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6363 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006364}
6365
6366/* WaMPhyProgramming:hsw */
6367static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6368{
6369 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006370
6371 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6372 tmp &= ~(0xFF << 24);
6373 tmp |= (0x12 << 24);
6374 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6375
Paulo Zanonidde86e22012-12-01 12:04:25 -02006376 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6377 tmp |= (1 << 11);
6378 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6379
6380 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6381 tmp |= (1 << 11);
6382 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6383
Paulo Zanonidde86e22012-12-01 12:04:25 -02006384 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6385 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6386 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6387
6388 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6389 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6390 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6391
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006392 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6393 tmp &= ~(7 << 13);
6394 tmp |= (5 << 13);
6395 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006396
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006397 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6398 tmp &= ~(7 << 13);
6399 tmp |= (5 << 13);
6400 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006401
6402 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6403 tmp &= ~0xFF;
6404 tmp |= 0x1C;
6405 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6406
6407 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6408 tmp &= ~0xFF;
6409 tmp |= 0x1C;
6410 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6411
6412 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6413 tmp &= ~(0xFF << 16);
6414 tmp |= (0x1C << 16);
6415 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6416
6417 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6418 tmp &= ~(0xFF << 16);
6419 tmp |= (0x1C << 16);
6420 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6421
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006422 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6423 tmp |= (1 << 27);
6424 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006425
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006426 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6427 tmp |= (1 << 27);
6428 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006429
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006430 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6431 tmp &= ~(0xF << 28);
6432 tmp |= (4 << 28);
6433 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006434
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006435 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6436 tmp &= ~(0xF << 28);
6437 tmp |= (4 << 28);
6438 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006439}
6440
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006441/* Implements 3 different sequences from BSpec chapter "Display iCLK
6442 * Programming" based on the parameters passed:
6443 * - Sequence to enable CLKOUT_DP
6444 * - Sequence to enable CLKOUT_DP without spread
6445 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6446 */
6447static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6448 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006449{
6450 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006451 uint32_t reg, tmp;
6452
6453 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6454 with_spread = true;
6455 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6456 with_fdi, "LP PCH doesn't have FDI\n"))
6457 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006458
6459 mutex_lock(&dev_priv->dpio_lock);
6460
6461 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6462 tmp &= ~SBI_SSCCTL_DISABLE;
6463 tmp |= SBI_SSCCTL_PATHALT;
6464 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6465
6466 udelay(24);
6467
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006468 if (with_spread) {
6469 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6470 tmp &= ~SBI_SSCCTL_PATHALT;
6471 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006472
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006473 if (with_fdi) {
6474 lpt_reset_fdi_mphy(dev_priv);
6475 lpt_program_fdi_mphy(dev_priv);
6476 }
6477 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006478
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006479 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6480 SBI_GEN0 : SBI_DBUFF0;
6481 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6482 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6483 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006484
6485 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006486}
6487
Paulo Zanoni47701c32013-07-23 11:19:25 -03006488/* Sequence to disable CLKOUT_DP */
6489static void lpt_disable_clkout_dp(struct drm_device *dev)
6490{
6491 struct drm_i915_private *dev_priv = dev->dev_private;
6492 uint32_t reg, tmp;
6493
6494 mutex_lock(&dev_priv->dpio_lock);
6495
6496 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6497 SBI_GEN0 : SBI_DBUFF0;
6498 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6499 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6500 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6501
6502 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6503 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6504 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6505 tmp |= SBI_SSCCTL_PATHALT;
6506 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6507 udelay(32);
6508 }
6509 tmp |= SBI_SSCCTL_DISABLE;
6510 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6511 }
6512
6513 mutex_unlock(&dev_priv->dpio_lock);
6514}
6515
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006516static void lpt_init_pch_refclk(struct drm_device *dev)
6517{
6518 struct drm_mode_config *mode_config = &dev->mode_config;
6519 struct intel_encoder *encoder;
6520 bool has_vga = false;
6521
6522 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6523 switch (encoder->type) {
6524 case INTEL_OUTPUT_ANALOG:
6525 has_vga = true;
6526 break;
6527 }
6528 }
6529
Paulo Zanoni47701c32013-07-23 11:19:25 -03006530 if (has_vga)
6531 lpt_enable_clkout_dp(dev, true, true);
6532 else
6533 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006534}
6535
Paulo Zanonidde86e22012-12-01 12:04:25 -02006536/*
6537 * Initialize reference clocks when the driver loads
6538 */
6539void intel_init_pch_refclk(struct drm_device *dev)
6540{
6541 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6542 ironlake_init_pch_refclk(dev);
6543 else if (HAS_PCH_LPT(dev))
6544 lpt_init_pch_refclk(dev);
6545}
6546
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006547static int ironlake_get_refclk(struct drm_crtc *crtc)
6548{
6549 struct drm_device *dev = crtc->dev;
6550 struct drm_i915_private *dev_priv = dev->dev_private;
6551 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006552 int num_connectors = 0;
6553 bool is_lvds = false;
6554
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006555 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006556 switch (encoder->type) {
6557 case INTEL_OUTPUT_LVDS:
6558 is_lvds = true;
6559 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006560 }
6561 num_connectors++;
6562 }
6563
6564 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006565 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006566 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006567 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006568 }
6569
6570 return 120000;
6571}
6572
Daniel Vetter6ff93602013-04-19 11:24:36 +02006573static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006574{
6575 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6577 int pipe = intel_crtc->pipe;
6578 uint32_t val;
6579
Daniel Vetter78114072013-06-13 00:54:57 +02006580 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006581
Daniel Vetter965e0c42013-03-27 00:44:57 +01006582 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006583 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006584 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006585 break;
6586 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006587 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006588 break;
6589 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006590 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006591 break;
6592 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006593 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006594 break;
6595 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006596 /* Case prevented by intel_choose_pipe_bpp_dither. */
6597 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006598 }
6599
Daniel Vetterd8b32242013-04-25 17:54:44 +02006600 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006601 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6602
Daniel Vetter6ff93602013-04-19 11:24:36 +02006603 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006604 val |= PIPECONF_INTERLACED_ILK;
6605 else
6606 val |= PIPECONF_PROGRESSIVE;
6607
Daniel Vetter50f3b012013-03-27 00:44:56 +01006608 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006609 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006610
Paulo Zanonic8203562012-09-12 10:06:29 -03006611 I915_WRITE(PIPECONF(pipe), val);
6612 POSTING_READ(PIPECONF(pipe));
6613}
6614
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006615/*
6616 * Set up the pipe CSC unit.
6617 *
6618 * Currently only full range RGB to limited range RGB conversion
6619 * is supported, but eventually this should handle various
6620 * RGB<->YCbCr scenarios as well.
6621 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006622static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006623{
6624 struct drm_device *dev = crtc->dev;
6625 struct drm_i915_private *dev_priv = dev->dev_private;
6626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6627 int pipe = intel_crtc->pipe;
6628 uint16_t coeff = 0x7800; /* 1.0 */
6629
6630 /*
6631 * TODO: Check what kind of values actually come out of the pipe
6632 * with these coeff/postoff values and adjust to get the best
6633 * accuracy. Perhaps we even need to take the bpc value into
6634 * consideration.
6635 */
6636
Daniel Vetter50f3b012013-03-27 00:44:56 +01006637 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006638 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6639
6640 /*
6641 * GY/GU and RY/RU should be the other way around according
6642 * to BSpec, but reality doesn't agree. Just set them up in
6643 * a way that results in the correct picture.
6644 */
6645 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6646 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6647
6648 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6649 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6650
6651 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6652 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6653
6654 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6655 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6656 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6657
6658 if (INTEL_INFO(dev)->gen > 6) {
6659 uint16_t postoff = 0;
6660
Daniel Vetter50f3b012013-03-27 00:44:56 +01006661 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006662 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006663
6664 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6665 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6666 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6667
6668 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6669 } else {
6670 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6671
Daniel Vetter50f3b012013-03-27 00:44:56 +01006672 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006673 mode |= CSC_BLACK_SCREEN_OFFSET;
6674
6675 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6676 }
6677}
6678
Daniel Vetter6ff93602013-04-19 11:24:36 +02006679static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006680{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006681 struct drm_device *dev = crtc->dev;
6682 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006684 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006685 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006686 uint32_t val;
6687
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006688 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006689
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006690 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006691 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6692
Daniel Vetter6ff93602013-04-19 11:24:36 +02006693 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006694 val |= PIPECONF_INTERLACED_ILK;
6695 else
6696 val |= PIPECONF_PROGRESSIVE;
6697
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006698 I915_WRITE(PIPECONF(cpu_transcoder), val);
6699 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006700
6701 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6702 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006703
6704 if (IS_BROADWELL(dev)) {
6705 val = 0;
6706
6707 switch (intel_crtc->config.pipe_bpp) {
6708 case 18:
6709 val |= PIPEMISC_DITHER_6_BPC;
6710 break;
6711 case 24:
6712 val |= PIPEMISC_DITHER_8_BPC;
6713 break;
6714 case 30:
6715 val |= PIPEMISC_DITHER_10_BPC;
6716 break;
6717 case 36:
6718 val |= PIPEMISC_DITHER_12_BPC;
6719 break;
6720 default:
6721 /* Case prevented by pipe_config_set_bpp. */
6722 BUG();
6723 }
6724
6725 if (intel_crtc->config.dither)
6726 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6727
6728 I915_WRITE(PIPEMISC(pipe), val);
6729 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006730}
6731
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006732static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006733 intel_clock_t *clock,
6734 bool *has_reduced_clock,
6735 intel_clock_t *reduced_clock)
6736{
6737 struct drm_device *dev = crtc->dev;
6738 struct drm_i915_private *dev_priv = dev->dev_private;
6739 struct intel_encoder *intel_encoder;
6740 int refclk;
6741 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006742 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006743
6744 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6745 switch (intel_encoder->type) {
6746 case INTEL_OUTPUT_LVDS:
6747 is_lvds = true;
6748 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006749 }
6750 }
6751
6752 refclk = ironlake_get_refclk(crtc);
6753
6754 /*
6755 * Returns a set of divisors for the desired target clock with the given
6756 * refclk, or FALSE. The returned values represent the clock equation:
6757 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6758 */
6759 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006760 ret = dev_priv->display.find_dpll(limit, crtc,
6761 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006762 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006763 if (!ret)
6764 return false;
6765
6766 if (is_lvds && dev_priv->lvds_downclock_avail) {
6767 /*
6768 * Ensure we match the reduced clock's P to the target clock.
6769 * If the clocks don't match, we can't switch the display clock
6770 * by using the FP0/FP1. In such case we will disable the LVDS
6771 * downclock feature.
6772 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006773 *has_reduced_clock =
6774 dev_priv->display.find_dpll(limit, crtc,
6775 dev_priv->lvds_downclock,
6776 refclk, clock,
6777 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006778 }
6779
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006780 return true;
6781}
6782
Paulo Zanonid4b19312012-11-29 11:29:32 -02006783int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6784{
6785 /*
6786 * Account for spread spectrum to avoid
6787 * oversubscribing the link. Max center spread
6788 * is 2.5%; use 5% for safety's sake.
6789 */
6790 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006791 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006792}
6793
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006794static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006795{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006796 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006797}
6798
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006799static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006800 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006801 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006802{
6803 struct drm_crtc *crtc = &intel_crtc->base;
6804 struct drm_device *dev = crtc->dev;
6805 struct drm_i915_private *dev_priv = dev->dev_private;
6806 struct intel_encoder *intel_encoder;
6807 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006808 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006809 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006810
6811 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6812 switch (intel_encoder->type) {
6813 case INTEL_OUTPUT_LVDS:
6814 is_lvds = true;
6815 break;
6816 case INTEL_OUTPUT_SDVO:
6817 case INTEL_OUTPUT_HDMI:
6818 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006819 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006820 }
6821
6822 num_connectors++;
6823 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006824
Chris Wilsonc1858122010-12-03 21:35:48 +00006825 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006826 factor = 21;
6827 if (is_lvds) {
6828 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006829 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006830 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006831 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006832 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006833 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006834
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006835 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006836 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006837
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006838 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6839 *fp2 |= FP_CB_TUNE;
6840
Chris Wilson5eddb702010-09-11 13:48:45 +01006841 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006842
Eric Anholta07d6782011-03-30 13:01:08 -07006843 if (is_lvds)
6844 dpll |= DPLLB_MODE_LVDS;
6845 else
6846 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006847
Daniel Vetteref1b4602013-06-01 17:17:04 +02006848 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6849 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006850
6851 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006852 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006853 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006854 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006855
Eric Anholta07d6782011-03-30 13:01:08 -07006856 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006857 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006858 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006859 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006860
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006861 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006862 case 5:
6863 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6864 break;
6865 case 7:
6866 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6867 break;
6868 case 10:
6869 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6870 break;
6871 case 14:
6872 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6873 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006874 }
6875
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006876 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006877 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006878 else
6879 dpll |= PLL_REF_INPUT_DREFCLK;
6880
Daniel Vetter959e16d2013-06-05 13:34:21 +02006881 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006882}
6883
Jesse Barnes79e53942008-11-07 14:24:08 -08006884static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006885 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006886 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006887{
6888 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006890 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006891 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006892 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006893 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006894 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006895 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006896 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08006897
6898 for_each_encoder_on_crtc(dev, crtc, encoder) {
6899 switch (encoder->type) {
6900 case INTEL_OUTPUT_LVDS:
6901 is_lvds = true;
6902 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006903 }
6904
6905 num_connectors++;
6906 }
6907
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006908 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6909 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6910
Daniel Vetterff9a6752013-06-01 17:16:21 +02006911 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006912 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006913 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006914 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6915 return -EINVAL;
6916 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006917 /* Compat-code for transition, will disappear. */
6918 if (!intel_crtc->config.clock_set) {
6919 intel_crtc->config.dpll.n = clock.n;
6920 intel_crtc->config.dpll.m1 = clock.m1;
6921 intel_crtc->config.dpll.m2 = clock.m2;
6922 intel_crtc->config.dpll.p1 = clock.p1;
6923 intel_crtc->config.dpll.p2 = clock.p2;
6924 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006925
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006926 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006927 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006928 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006929 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006930 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006931
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006932 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006933 &fp, &reduced_clock,
6934 has_reduced_clock ? &fp2 : NULL);
6935
Daniel Vetter959e16d2013-06-05 13:34:21 +02006936 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006937 intel_crtc->config.dpll_hw_state.fp0 = fp;
6938 if (has_reduced_clock)
6939 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6940 else
6941 intel_crtc->config.dpll_hw_state.fp1 = fp;
6942
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006943 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006944 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006945 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02006946 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006947 return -EINVAL;
6948 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006949 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006950 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006951
Jani Nikulad330a952014-01-21 11:24:25 +02006952 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006953 intel_crtc->lowfreq_avail = true;
6954 else
6955 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006956
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006957 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006958}
6959
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006960static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6961 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006962{
6963 struct drm_device *dev = crtc->base.dev;
6964 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006965 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006966
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006967 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6968 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6969 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6970 & ~TU_SIZE_MASK;
6971 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6972 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6973 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6974}
6975
6976static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6977 enum transcoder transcoder,
6978 struct intel_link_m_n *m_n)
6979{
6980 struct drm_device *dev = crtc->base.dev;
6981 struct drm_i915_private *dev_priv = dev->dev_private;
6982 enum pipe pipe = crtc->pipe;
6983
6984 if (INTEL_INFO(dev)->gen >= 5) {
6985 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6986 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6987 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6988 & ~TU_SIZE_MASK;
6989 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6990 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6991 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6992 } else {
6993 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6994 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6995 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6996 & ~TU_SIZE_MASK;
6997 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6998 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6999 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7000 }
7001}
7002
7003void intel_dp_get_m_n(struct intel_crtc *crtc,
7004 struct intel_crtc_config *pipe_config)
7005{
7006 if (crtc->config.has_pch_encoder)
7007 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7008 else
7009 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7010 &pipe_config->dp_m_n);
7011}
7012
Daniel Vetter72419202013-04-04 13:28:53 +02007013static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7014 struct intel_crtc_config *pipe_config)
7015{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007016 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7017 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007018}
7019
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007020static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7021 struct intel_crtc_config *pipe_config)
7022{
7023 struct drm_device *dev = crtc->base.dev;
7024 struct drm_i915_private *dev_priv = dev->dev_private;
7025 uint32_t tmp;
7026
7027 tmp = I915_READ(PF_CTL(crtc->pipe));
7028
7029 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007030 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007031 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7032 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007033
7034 /* We currently do not free assignements of panel fitters on
7035 * ivb/hsw (since we don't use the higher upscaling modes which
7036 * differentiates them) so just WARN about this case for now. */
7037 if (IS_GEN7(dev)) {
7038 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7039 PF_PIPE_SEL_IVB(crtc->pipe));
7040 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007041 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007042}
7043
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007044static void ironlake_get_plane_config(struct intel_crtc *crtc,
7045 struct intel_plane_config *plane_config)
7046{
7047 struct drm_device *dev = crtc->base.dev;
7048 struct drm_i915_private *dev_priv = dev->dev_private;
7049 u32 val, base, offset;
7050 int pipe = crtc->pipe, plane = crtc->plane;
7051 int fourcc, pixel_format;
7052 int aligned_height;
7053
Dave Airlie66e514c2014-04-03 07:51:54 +10007054 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7055 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007056 DRM_DEBUG_KMS("failed to alloc fb\n");
7057 return;
7058 }
7059
7060 val = I915_READ(DSPCNTR(plane));
7061
7062 if (INTEL_INFO(dev)->gen >= 4)
7063 if (val & DISPPLANE_TILED)
7064 plane_config->tiled = true;
7065
7066 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7067 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007068 crtc->base.primary->fb->pixel_format = fourcc;
7069 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007070 drm_format_plane_cpp(fourcc, 0) * 8;
7071
7072 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7073 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7074 offset = I915_READ(DSPOFFSET(plane));
7075 } else {
7076 if (plane_config->tiled)
7077 offset = I915_READ(DSPTILEOFF(plane));
7078 else
7079 offset = I915_READ(DSPLINOFF(plane));
7080 }
7081 plane_config->base = base;
7082
7083 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007084 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7085 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007086
7087 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007088 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007089
Dave Airlie66e514c2014-04-03 07:51:54 +10007090 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007091 plane_config->tiled);
7092
Dave Airlie66e514c2014-04-03 07:51:54 +10007093 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007094 aligned_height, PAGE_SIZE);
7095
7096 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007097 pipe, plane, crtc->base.primary->fb->width,
7098 crtc->base.primary->fb->height,
7099 crtc->base.primary->fb->bits_per_pixel, base,
7100 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007101 plane_config->size);
7102}
7103
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007104static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7105 struct intel_crtc_config *pipe_config)
7106{
7107 struct drm_device *dev = crtc->base.dev;
7108 struct drm_i915_private *dev_priv = dev->dev_private;
7109 uint32_t tmp;
7110
Daniel Vettere143a212013-07-04 12:01:15 +02007111 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007112 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007113
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007114 tmp = I915_READ(PIPECONF(crtc->pipe));
7115 if (!(tmp & PIPECONF_ENABLE))
7116 return false;
7117
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007118 switch (tmp & PIPECONF_BPC_MASK) {
7119 case PIPECONF_6BPC:
7120 pipe_config->pipe_bpp = 18;
7121 break;
7122 case PIPECONF_8BPC:
7123 pipe_config->pipe_bpp = 24;
7124 break;
7125 case PIPECONF_10BPC:
7126 pipe_config->pipe_bpp = 30;
7127 break;
7128 case PIPECONF_12BPC:
7129 pipe_config->pipe_bpp = 36;
7130 break;
7131 default:
7132 break;
7133 }
7134
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007135 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7136 pipe_config->limited_color_range = true;
7137
Daniel Vetterab9412b2013-05-03 11:49:46 +02007138 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007139 struct intel_shared_dpll *pll;
7140
Daniel Vetter88adfff2013-03-28 10:42:01 +01007141 pipe_config->has_pch_encoder = true;
7142
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007143 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7144 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7145 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007146
7147 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007148
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007149 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007150 pipe_config->shared_dpll =
7151 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007152 } else {
7153 tmp = I915_READ(PCH_DPLL_SEL);
7154 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7155 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7156 else
7157 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7158 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007159
7160 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7161
7162 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7163 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007164
7165 tmp = pipe_config->dpll_hw_state.dpll;
7166 pipe_config->pixel_multiplier =
7167 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7168 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007169
7170 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007171 } else {
7172 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007173 }
7174
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007175 intel_get_pipe_timings(crtc, pipe_config);
7176
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007177 ironlake_get_pfit_config(crtc, pipe_config);
7178
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007179 return true;
7180}
7181
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007182static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7183{
7184 struct drm_device *dev = dev_priv->dev;
7185 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7186 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007187
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007188 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007189 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007190 pipe_name(crtc->pipe));
7191
7192 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7193 WARN(plls->spll_refcount, "SPLL enabled\n");
7194 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7195 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7196 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7197 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7198 "CPU PWM1 enabled\n");
7199 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7200 "CPU PWM2 enabled\n");
7201 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7202 "PCH PWM1 enabled\n");
7203 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7204 "Utility pin enabled\n");
7205 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7206
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007207 /*
7208 * In theory we can still leave IRQs enabled, as long as only the HPD
7209 * interrupts remain enabled. We used to check for that, but since it's
7210 * gen-specific and since we only disable LCPLL after we fully disable
7211 * the interrupts, the check below should be enough.
7212 */
7213 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007214}
7215
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007216static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7217{
7218 struct drm_device *dev = dev_priv->dev;
7219
7220 if (IS_HASWELL(dev)) {
7221 mutex_lock(&dev_priv->rps.hw_lock);
7222 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7223 val))
7224 DRM_ERROR("Failed to disable D_COMP\n");
7225 mutex_unlock(&dev_priv->rps.hw_lock);
7226 } else {
7227 I915_WRITE(D_COMP, val);
7228 }
7229 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007230}
7231
7232/*
7233 * This function implements pieces of two sequences from BSpec:
7234 * - Sequence for display software to disable LCPLL
7235 * - Sequence for display software to allow package C8+
7236 * The steps implemented here are just the steps that actually touch the LCPLL
7237 * register. Callers should take care of disabling all the display engine
7238 * functions, doing the mode unset, fixing interrupts, etc.
7239 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007240static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7241 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007242{
7243 uint32_t val;
7244
7245 assert_can_disable_lcpll(dev_priv);
7246
7247 val = I915_READ(LCPLL_CTL);
7248
7249 if (switch_to_fclk) {
7250 val |= LCPLL_CD_SOURCE_FCLK;
7251 I915_WRITE(LCPLL_CTL, val);
7252
7253 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7254 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7255 DRM_ERROR("Switching to FCLK failed\n");
7256
7257 val = I915_READ(LCPLL_CTL);
7258 }
7259
7260 val |= LCPLL_PLL_DISABLE;
7261 I915_WRITE(LCPLL_CTL, val);
7262 POSTING_READ(LCPLL_CTL);
7263
7264 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7265 DRM_ERROR("LCPLL still locked\n");
7266
7267 val = I915_READ(D_COMP);
7268 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007269 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007270 ndelay(100);
7271
7272 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7273 DRM_ERROR("D_COMP RCOMP still in progress\n");
7274
7275 if (allow_power_down) {
7276 val = I915_READ(LCPLL_CTL);
7277 val |= LCPLL_POWER_DOWN_ALLOW;
7278 I915_WRITE(LCPLL_CTL, val);
7279 POSTING_READ(LCPLL_CTL);
7280 }
7281}
7282
7283/*
7284 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7285 * source.
7286 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007287static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007288{
7289 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007290 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007291
7292 val = I915_READ(LCPLL_CTL);
7293
7294 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7295 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7296 return;
7297
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007298 /*
7299 * Make sure we're not on PC8 state before disabling PC8, otherwise
7300 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7301 *
7302 * The other problem is that hsw_restore_lcpll() is called as part of
7303 * the runtime PM resume sequence, so we can't just call
7304 * gen6_gt_force_wake_get() because that function calls
7305 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7306 * while we are on the resume sequence. So to solve this problem we have
7307 * to call special forcewake code that doesn't touch runtime PM and
7308 * doesn't enable the forcewake delayed work.
7309 */
7310 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7311 if (dev_priv->uncore.forcewake_count++ == 0)
7312 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7313 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007314
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007315 if (val & LCPLL_POWER_DOWN_ALLOW) {
7316 val &= ~LCPLL_POWER_DOWN_ALLOW;
7317 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007318 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007319 }
7320
7321 val = I915_READ(D_COMP);
7322 val |= D_COMP_COMP_FORCE;
7323 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007324 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007325
7326 val = I915_READ(LCPLL_CTL);
7327 val &= ~LCPLL_PLL_DISABLE;
7328 I915_WRITE(LCPLL_CTL, val);
7329
7330 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7331 DRM_ERROR("LCPLL not locked yet\n");
7332
7333 if (val & LCPLL_CD_SOURCE_FCLK) {
7334 val = I915_READ(LCPLL_CTL);
7335 val &= ~LCPLL_CD_SOURCE_FCLK;
7336 I915_WRITE(LCPLL_CTL, val);
7337
7338 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7339 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7340 DRM_ERROR("Switching back to LCPLL failed\n");
7341 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007342
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007343 /* See the big comment above. */
7344 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7345 if (--dev_priv->uncore.forcewake_count == 0)
7346 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7347 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007348}
7349
Paulo Zanoni765dab62014-03-07 20:08:18 -03007350/*
7351 * Package states C8 and deeper are really deep PC states that can only be
7352 * reached when all the devices on the system allow it, so even if the graphics
7353 * device allows PC8+, it doesn't mean the system will actually get to these
7354 * states. Our driver only allows PC8+ when going into runtime PM.
7355 *
7356 * The requirements for PC8+ are that all the outputs are disabled, the power
7357 * well is disabled and most interrupts are disabled, and these are also
7358 * requirements for runtime PM. When these conditions are met, we manually do
7359 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7360 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7361 * hang the machine.
7362 *
7363 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7364 * the state of some registers, so when we come back from PC8+ we need to
7365 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7366 * need to take care of the registers kept by RC6. Notice that this happens even
7367 * if we don't put the device in PCI D3 state (which is what currently happens
7368 * because of the runtime PM support).
7369 *
7370 * For more, read "Display Sequences for Package C8" on the hardware
7371 * documentation.
7372 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007373void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007374{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007375 struct drm_device *dev = dev_priv->dev;
7376 uint32_t val;
7377
Paulo Zanonic67a4702013-08-19 13:18:09 -03007378 DRM_DEBUG_KMS("Enabling package C8+\n");
7379
Paulo Zanonic67a4702013-08-19 13:18:09 -03007380 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7381 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7382 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7383 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7384 }
7385
7386 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007387 hsw_disable_lcpll(dev_priv, true, true);
7388}
7389
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007390void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007391{
7392 struct drm_device *dev = dev_priv->dev;
7393 uint32_t val;
7394
Paulo Zanonic67a4702013-08-19 13:18:09 -03007395 DRM_DEBUG_KMS("Disabling package C8+\n");
7396
7397 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007398 lpt_init_pch_refclk(dev);
7399
7400 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7401 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7402 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7403 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7404 }
7405
7406 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007407}
7408
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007409static void snb_modeset_global_resources(struct drm_device *dev)
7410{
7411 modeset_update_crtc_power_domains(dev);
7412}
7413
Imre Deak4f074122013-10-16 17:25:51 +03007414static void haswell_modeset_global_resources(struct drm_device *dev)
7415{
Paulo Zanonida723562013-12-19 11:54:51 -02007416 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007417}
7418
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007419static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007420 int x, int y,
7421 struct drm_framebuffer *fb)
7422{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007424
Paulo Zanoni566b7342013-11-25 15:27:08 -02007425 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007426 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007427 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007428
Daniel Vetter644cef32014-04-24 23:55:07 +02007429 intel_crtc->lowfreq_avail = false;
7430
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007431 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007432}
7433
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007434static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7435 struct intel_crtc_config *pipe_config)
7436{
7437 struct drm_device *dev = crtc->base.dev;
7438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007439 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007440 uint32_t tmp;
7441
Imre Deakb5482bd2014-03-05 16:20:55 +02007442 if (!intel_display_power_enabled(dev_priv,
7443 POWER_DOMAIN_PIPE(crtc->pipe)))
7444 return false;
7445
Daniel Vettere143a212013-07-04 12:01:15 +02007446 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007447 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7448
Daniel Vettereccb1402013-05-22 00:50:22 +02007449 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7450 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7451 enum pipe trans_edp_pipe;
7452 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7453 default:
7454 WARN(1, "unknown pipe linked to edp transcoder\n");
7455 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7456 case TRANS_DDI_EDP_INPUT_A_ON:
7457 trans_edp_pipe = PIPE_A;
7458 break;
7459 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7460 trans_edp_pipe = PIPE_B;
7461 break;
7462 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7463 trans_edp_pipe = PIPE_C;
7464 break;
7465 }
7466
7467 if (trans_edp_pipe == crtc->pipe)
7468 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7469 }
7470
Imre Deakda7e29b2014-02-18 00:02:02 +02007471 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007472 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007473 return false;
7474
Daniel Vettereccb1402013-05-22 00:50:22 +02007475 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007476 if (!(tmp & PIPECONF_ENABLE))
7477 return false;
7478
Daniel Vetter88adfff2013-03-28 10:42:01 +01007479 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007480 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007481 * DDI E. So just check whether this pipe is wired to DDI E and whether
7482 * the PCH transcoder is on.
7483 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007484 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007485 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007486 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007487 pipe_config->has_pch_encoder = true;
7488
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007489 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7490 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7491 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007492
7493 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007494 }
7495
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007496 intel_get_pipe_timings(crtc, pipe_config);
7497
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007498 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007499 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007500 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007501
Jesse Barnese59150d2014-01-07 13:30:45 -08007502 if (IS_HASWELL(dev))
7503 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7504 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007505
Daniel Vetter6c49f242013-06-06 12:45:25 +02007506 pipe_config->pixel_multiplier = 1;
7507
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007508 return true;
7509}
7510
Jani Nikula1a915102013-10-16 12:34:48 +03007511static struct {
7512 int clock;
7513 u32 config;
7514} hdmi_audio_clock[] = {
7515 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7516 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7517 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7518 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7519 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7520 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7521 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7522 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7523 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7524 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7525};
7526
7527/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7528static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7529{
7530 int i;
7531
7532 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7533 if (mode->clock == hdmi_audio_clock[i].clock)
7534 break;
7535 }
7536
7537 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7538 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7539 i = 1;
7540 }
7541
7542 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7543 hdmi_audio_clock[i].clock,
7544 hdmi_audio_clock[i].config);
7545
7546 return hdmi_audio_clock[i].config;
7547}
7548
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007549static bool intel_eld_uptodate(struct drm_connector *connector,
7550 int reg_eldv, uint32_t bits_eldv,
7551 int reg_elda, uint32_t bits_elda,
7552 int reg_edid)
7553{
7554 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7555 uint8_t *eld = connector->eld;
7556 uint32_t i;
7557
7558 i = I915_READ(reg_eldv);
7559 i &= bits_eldv;
7560
7561 if (!eld[0])
7562 return !i;
7563
7564 if (!i)
7565 return false;
7566
7567 i = I915_READ(reg_elda);
7568 i &= ~bits_elda;
7569 I915_WRITE(reg_elda, i);
7570
7571 for (i = 0; i < eld[2]; i++)
7572 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7573 return false;
7574
7575 return true;
7576}
7577
Wu Fengguange0dac652011-09-05 14:25:34 +08007578static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007579 struct drm_crtc *crtc,
7580 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007581{
7582 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7583 uint8_t *eld = connector->eld;
7584 uint32_t eldv;
7585 uint32_t len;
7586 uint32_t i;
7587
7588 i = I915_READ(G4X_AUD_VID_DID);
7589
7590 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7591 eldv = G4X_ELDV_DEVCL_DEVBLC;
7592 else
7593 eldv = G4X_ELDV_DEVCTG;
7594
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007595 if (intel_eld_uptodate(connector,
7596 G4X_AUD_CNTL_ST, eldv,
7597 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7598 G4X_HDMIW_HDMIEDID))
7599 return;
7600
Wu Fengguange0dac652011-09-05 14:25:34 +08007601 i = I915_READ(G4X_AUD_CNTL_ST);
7602 i &= ~(eldv | G4X_ELD_ADDR);
7603 len = (i >> 9) & 0x1f; /* ELD buffer size */
7604 I915_WRITE(G4X_AUD_CNTL_ST, i);
7605
7606 if (!eld[0])
7607 return;
7608
7609 len = min_t(uint8_t, eld[2], len);
7610 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7611 for (i = 0; i < len; i++)
7612 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7613
7614 i = I915_READ(G4X_AUD_CNTL_ST);
7615 i |= eldv;
7616 I915_WRITE(G4X_AUD_CNTL_ST, i);
7617}
7618
Wang Xingchao83358c852012-08-16 22:43:37 +08007619static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007620 struct drm_crtc *crtc,
7621 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007622{
7623 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7624 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007625 uint32_t eldv;
7626 uint32_t i;
7627 int len;
7628 int pipe = to_intel_crtc(crtc)->pipe;
7629 int tmp;
7630
7631 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7632 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7633 int aud_config = HSW_AUD_CFG(pipe);
7634 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7635
Wang Xingchao83358c852012-08-16 22:43:37 +08007636 /* Audio output enable */
7637 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7638 tmp = I915_READ(aud_cntrl_st2);
7639 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7640 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007641 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007642
Daniel Vetterc7905792014-04-16 16:56:09 +02007643 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007644
7645 /* Set ELD valid state */
7646 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007647 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007648 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7649 I915_WRITE(aud_cntrl_st2, tmp);
7650 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007651 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007652
7653 /* Enable HDMI mode */
7654 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007655 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007656 /* clear N_programing_enable and N_value_index */
7657 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7658 I915_WRITE(aud_config, tmp);
7659
7660 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7661
7662 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7663
7664 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7665 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7666 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7667 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007668 } else {
7669 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7670 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007671
7672 if (intel_eld_uptodate(connector,
7673 aud_cntrl_st2, eldv,
7674 aud_cntl_st, IBX_ELD_ADDRESS,
7675 hdmiw_hdmiedid))
7676 return;
7677
7678 i = I915_READ(aud_cntrl_st2);
7679 i &= ~eldv;
7680 I915_WRITE(aud_cntrl_st2, i);
7681
7682 if (!eld[0])
7683 return;
7684
7685 i = I915_READ(aud_cntl_st);
7686 i &= ~IBX_ELD_ADDRESS;
7687 I915_WRITE(aud_cntl_st, i);
7688 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7689 DRM_DEBUG_DRIVER("port num:%d\n", i);
7690
7691 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7692 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7693 for (i = 0; i < len; i++)
7694 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7695
7696 i = I915_READ(aud_cntrl_st2);
7697 i |= eldv;
7698 I915_WRITE(aud_cntrl_st2, i);
7699
7700}
7701
Wu Fengguange0dac652011-09-05 14:25:34 +08007702static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007703 struct drm_crtc *crtc,
7704 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007705{
7706 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7707 uint8_t *eld = connector->eld;
7708 uint32_t eldv;
7709 uint32_t i;
7710 int len;
7711 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007712 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007713 int aud_cntl_st;
7714 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007715 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007716
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007717 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007718 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7719 aud_config = IBX_AUD_CFG(pipe);
7720 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007721 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007722 } else if (IS_VALLEYVIEW(connector->dev)) {
7723 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7724 aud_config = VLV_AUD_CFG(pipe);
7725 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7726 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007727 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007728 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7729 aud_config = CPT_AUD_CFG(pipe);
7730 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007731 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007732 }
7733
Wang Xingchao9b138a82012-08-09 16:52:18 +08007734 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007735
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007736 if (IS_VALLEYVIEW(connector->dev)) {
7737 struct intel_encoder *intel_encoder;
7738 struct intel_digital_port *intel_dig_port;
7739
7740 intel_encoder = intel_attached_encoder(connector);
7741 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7742 i = intel_dig_port->port;
7743 } else {
7744 i = I915_READ(aud_cntl_st);
7745 i = (i >> 29) & DIP_PORT_SEL_MASK;
7746 /* DIP_Port_Select, 0x1 = PortB */
7747 }
7748
Wu Fengguange0dac652011-09-05 14:25:34 +08007749 if (!i) {
7750 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7751 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007752 eldv = IBX_ELD_VALIDB;
7753 eldv |= IBX_ELD_VALIDB << 4;
7754 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007755 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007756 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007757 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007758 }
7759
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007760 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7761 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7762 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007763 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007764 } else {
7765 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7766 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007767
7768 if (intel_eld_uptodate(connector,
7769 aud_cntrl_st2, eldv,
7770 aud_cntl_st, IBX_ELD_ADDRESS,
7771 hdmiw_hdmiedid))
7772 return;
7773
Wu Fengguange0dac652011-09-05 14:25:34 +08007774 i = I915_READ(aud_cntrl_st2);
7775 i &= ~eldv;
7776 I915_WRITE(aud_cntrl_st2, i);
7777
7778 if (!eld[0])
7779 return;
7780
Wu Fengguange0dac652011-09-05 14:25:34 +08007781 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007782 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007783 I915_WRITE(aud_cntl_st, i);
7784
7785 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7786 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7787 for (i = 0; i < len; i++)
7788 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7789
7790 i = I915_READ(aud_cntrl_st2);
7791 i |= eldv;
7792 I915_WRITE(aud_cntrl_st2, i);
7793}
7794
7795void intel_write_eld(struct drm_encoder *encoder,
7796 struct drm_display_mode *mode)
7797{
7798 struct drm_crtc *crtc = encoder->crtc;
7799 struct drm_connector *connector;
7800 struct drm_device *dev = encoder->dev;
7801 struct drm_i915_private *dev_priv = dev->dev_private;
7802
7803 connector = drm_select_eld(encoder, mode);
7804 if (!connector)
7805 return;
7806
7807 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7808 connector->base.id,
7809 drm_get_connector_name(connector),
7810 connector->encoder->base.id,
7811 drm_get_encoder_name(connector->encoder));
7812
7813 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7814
7815 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007816 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007817}
7818
Chris Wilson560b85b2010-08-07 11:01:38 +01007819static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7820{
7821 struct drm_device *dev = crtc->dev;
7822 struct drm_i915_private *dev_priv = dev->dev_private;
7823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7824 bool visible = base != 0;
7825 u32 cntl;
7826
7827 if (intel_crtc->cursor_visible == visible)
7828 return;
7829
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007830 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007831 if (visible) {
7832 /* On these chipsets we can only modify the base whilst
7833 * the cursor is disabled.
7834 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007835 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007836
7837 cntl &= ~(CURSOR_FORMAT_MASK);
7838 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7839 cntl |= CURSOR_ENABLE |
7840 CURSOR_GAMMA_ENABLE |
7841 CURSOR_FORMAT_ARGB;
7842 } else
7843 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007844 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007845
7846 intel_crtc->cursor_visible = visible;
7847}
7848
7849static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7850{
7851 struct drm_device *dev = crtc->dev;
7852 struct drm_i915_private *dev_priv = dev->dev_private;
7853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7854 int pipe = intel_crtc->pipe;
7855 bool visible = base != 0;
7856
7857 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307858 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007859 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007860 if (base) {
7861 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307862 cntl |= MCURSOR_GAMMA_ENABLE;
7863
7864 switch (width) {
7865 case 64:
7866 cntl |= CURSOR_MODE_64_ARGB_AX;
7867 break;
7868 case 128:
7869 cntl |= CURSOR_MODE_128_ARGB_AX;
7870 break;
7871 case 256:
7872 cntl |= CURSOR_MODE_256_ARGB_AX;
7873 break;
7874 default:
7875 WARN_ON(1);
7876 return;
7877 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007878 cntl |= pipe << 28; /* Connect to correct pipe */
7879 } else {
7880 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7881 cntl |= CURSOR_MODE_DISABLE;
7882 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007883 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007884
7885 intel_crtc->cursor_visible = visible;
7886 }
7887 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007888 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007889 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007890 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007891}
7892
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007893static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7894{
7895 struct drm_device *dev = crtc->dev;
7896 struct drm_i915_private *dev_priv = dev->dev_private;
7897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7898 int pipe = intel_crtc->pipe;
7899 bool visible = base != 0;
7900
7901 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307902 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007903 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7904 if (base) {
7905 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307906 cntl |= MCURSOR_GAMMA_ENABLE;
7907 switch (width) {
7908 case 64:
7909 cntl |= CURSOR_MODE_64_ARGB_AX;
7910 break;
7911 case 128:
7912 cntl |= CURSOR_MODE_128_ARGB_AX;
7913 break;
7914 case 256:
7915 cntl |= CURSOR_MODE_256_ARGB_AX;
7916 break;
7917 default:
7918 WARN_ON(1);
7919 return;
7920 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007921 } else {
7922 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7923 cntl |= CURSOR_MODE_DISABLE;
7924 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007925 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007926 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007927 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7928 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007929 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7930
7931 intel_crtc->cursor_visible = visible;
7932 }
7933 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007934 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007935 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007936 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007937}
7938
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007939/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007940static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7941 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007942{
7943 struct drm_device *dev = crtc->dev;
7944 struct drm_i915_private *dev_priv = dev->dev_private;
7945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7946 int pipe = intel_crtc->pipe;
7947 int x = intel_crtc->cursor_x;
7948 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007949 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007950 bool visible;
7951
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007952 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007953 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007954
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007955 if (x >= intel_crtc->config.pipe_src_w)
7956 base = 0;
7957
7958 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007959 base = 0;
7960
7961 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007962 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007963 base = 0;
7964
7965 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7966 x = -x;
7967 }
7968 pos |= x << CURSOR_X_SHIFT;
7969
7970 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007971 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007972 base = 0;
7973
7974 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7975 y = -y;
7976 }
7977 pos |= y << CURSOR_Y_SHIFT;
7978
7979 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007980 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007981 return;
7982
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007983 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007984 I915_WRITE(CURPOS_IVB(pipe), pos);
7985 ivb_update_cursor(crtc, base);
7986 } else {
7987 I915_WRITE(CURPOS(pipe), pos);
7988 if (IS_845G(dev) || IS_I865G(dev))
7989 i845_update_cursor(crtc, base);
7990 else
7991 i9xx_update_cursor(crtc, base);
7992 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007993}
7994
Jesse Barnes79e53942008-11-07 14:24:08 -08007995static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007996 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007997 uint32_t handle,
7998 uint32_t width, uint32_t height)
7999{
8000 struct drm_device *dev = crtc->dev;
8001 struct drm_i915_private *dev_priv = dev->dev_private;
8002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00008003 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00008004 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008005 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008006 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008007
Jesse Barnes79e53942008-11-07 14:24:08 -08008008 /* if we want to turn off the cursor ignore width and height */
8009 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008010 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008011 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008012 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008013 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008014 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008015 }
8016
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308017 /* Check for which cursor types we support */
8018 if (!((width == 64 && height == 64) ||
8019 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8020 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8021 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008022 return -EINVAL;
8023 }
8024
Chris Wilson05394f32010-11-08 19:18:58 +00008025 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00008026 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08008027 return -ENOENT;
8028
Chris Wilson05394f32010-11-08 19:18:58 +00008029 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008030 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008031 ret = -ENOMEM;
8032 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008033 }
8034
Dave Airlie71acb5e2008-12-30 20:31:46 +10008035 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008036 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008037 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008038 unsigned alignment;
8039
Chris Wilsond9e86c02010-11-10 16:40:20 +00008040 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008041 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008042 ret = -EINVAL;
8043 goto fail_locked;
8044 }
8045
Chris Wilson693db182013-03-05 14:52:39 +00008046 /* Note that the w/a also requires 2 PTE of padding following
8047 * the bo. We currently fill all unused PTE with the shadow
8048 * page and so we should always have valid PTE following the
8049 * cursor preventing the VT-d warning.
8050 */
8051 alignment = 0;
8052 if (need_vtd_wa(dev))
8053 alignment = 64*1024;
8054
8055 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008056 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008057 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008058 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008059 }
8060
Chris Wilsond9e86c02010-11-10 16:40:20 +00008061 ret = i915_gem_object_put_fence(obj);
8062 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008063 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008064 goto fail_unpin;
8065 }
8066
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008067 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008068 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008069 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008070 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008071 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8072 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008073 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008074 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008075 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008076 }
Chris Wilson05394f32010-11-08 19:18:58 +00008077 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008078 }
8079
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008080 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008081 I915_WRITE(CURSIZE, (height << 12) | width);
8082
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008083 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008084 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008085 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008086 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008087 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8088 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008089 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008090 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008091 }
Jesse Barnes80824002009-09-10 15:28:06 -07008092
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008093 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008094
Chris Wilson64f962e2014-03-26 12:38:15 +00008095 old_width = intel_crtc->cursor_width;
8096
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008097 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008098 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008099 intel_crtc->cursor_width = width;
8100 intel_crtc->cursor_height = height;
8101
Chris Wilson64f962e2014-03-26 12:38:15 +00008102 if (intel_crtc->active) {
8103 if (old_width != width)
8104 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008105 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008106 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008107
Jesse Barnes79e53942008-11-07 14:24:08 -08008108 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008109fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008110 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008111fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008112 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008113fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008114 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008115 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008116}
8117
8118static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8119{
Jesse Barnes79e53942008-11-07 14:24:08 -08008120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008121
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008122 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8123 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008124
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008125 if (intel_crtc->active)
8126 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008127
8128 return 0;
8129}
8130
Jesse Barnes79e53942008-11-07 14:24:08 -08008131static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008132 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008133{
James Simmons72034252010-08-03 01:33:19 +01008134 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008136
James Simmons72034252010-08-03 01:33:19 +01008137 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008138 intel_crtc->lut_r[i] = red[i] >> 8;
8139 intel_crtc->lut_g[i] = green[i] >> 8;
8140 intel_crtc->lut_b[i] = blue[i] >> 8;
8141 }
8142
8143 intel_crtc_load_lut(crtc);
8144}
8145
Jesse Barnes79e53942008-11-07 14:24:08 -08008146/* VESA 640x480x72Hz mode to set on the pipe */
8147static struct drm_display_mode load_detect_mode = {
8148 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8149 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8150};
8151
Daniel Vettera8bb6812014-02-10 18:00:39 +01008152struct drm_framebuffer *
8153__intel_framebuffer_create(struct drm_device *dev,
8154 struct drm_mode_fb_cmd2 *mode_cmd,
8155 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008156{
8157 struct intel_framebuffer *intel_fb;
8158 int ret;
8159
8160 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8161 if (!intel_fb) {
8162 drm_gem_object_unreference_unlocked(&obj->base);
8163 return ERR_PTR(-ENOMEM);
8164 }
8165
8166 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008167 if (ret)
8168 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008169
8170 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008171err:
8172 drm_gem_object_unreference_unlocked(&obj->base);
8173 kfree(intel_fb);
8174
8175 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008176}
8177
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008178static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008179intel_framebuffer_create(struct drm_device *dev,
8180 struct drm_mode_fb_cmd2 *mode_cmd,
8181 struct drm_i915_gem_object *obj)
8182{
8183 struct drm_framebuffer *fb;
8184 int ret;
8185
8186 ret = i915_mutex_lock_interruptible(dev);
8187 if (ret)
8188 return ERR_PTR(ret);
8189 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8190 mutex_unlock(&dev->struct_mutex);
8191
8192 return fb;
8193}
8194
Chris Wilsond2dff872011-04-19 08:36:26 +01008195static u32
8196intel_framebuffer_pitch_for_width(int width, int bpp)
8197{
8198 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8199 return ALIGN(pitch, 64);
8200}
8201
8202static u32
8203intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8204{
8205 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8206 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8207}
8208
8209static struct drm_framebuffer *
8210intel_framebuffer_create_for_mode(struct drm_device *dev,
8211 struct drm_display_mode *mode,
8212 int depth, int bpp)
8213{
8214 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008215 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008216
8217 obj = i915_gem_alloc_object(dev,
8218 intel_framebuffer_size_for_mode(mode, bpp));
8219 if (obj == NULL)
8220 return ERR_PTR(-ENOMEM);
8221
8222 mode_cmd.width = mode->hdisplay;
8223 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008224 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8225 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008226 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008227
8228 return intel_framebuffer_create(dev, &mode_cmd, obj);
8229}
8230
8231static struct drm_framebuffer *
8232mode_fits_in_fbdev(struct drm_device *dev,
8233 struct drm_display_mode *mode)
8234{
Daniel Vetter4520f532013-10-09 09:18:51 +02008235#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008236 struct drm_i915_private *dev_priv = dev->dev_private;
8237 struct drm_i915_gem_object *obj;
8238 struct drm_framebuffer *fb;
8239
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008240 if (!dev_priv->fbdev)
8241 return NULL;
8242
8243 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008244 return NULL;
8245
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008246 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008247 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008248
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008249 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008250 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8251 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008252 return NULL;
8253
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008254 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008255 return NULL;
8256
8257 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008258#else
8259 return NULL;
8260#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008261}
8262
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008263bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008264 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008265 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008266{
8267 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008268 struct intel_encoder *intel_encoder =
8269 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008270 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008271 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008272 struct drm_crtc *crtc = NULL;
8273 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008274 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008275 int i = -1;
8276
Chris Wilsond2dff872011-04-19 08:36:26 +01008277 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8278 connector->base.id, drm_get_connector_name(connector),
8279 encoder->base.id, drm_get_encoder_name(encoder));
8280
Jesse Barnes79e53942008-11-07 14:24:08 -08008281 /*
8282 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008283 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008284 * - if the connector already has an assigned crtc, use it (but make
8285 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008286 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008287 * - try to find the first unused crtc that can drive this connector,
8288 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008289 */
8290
8291 /* See if we already have a CRTC for this connector */
8292 if (encoder->crtc) {
8293 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008294
Daniel Vetter7b240562012-12-12 00:35:33 +01008295 mutex_lock(&crtc->mutex);
8296
Daniel Vetter24218aa2012-08-12 19:27:11 +02008297 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008298 old->load_detect_temp = false;
8299
8300 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008301 if (connector->dpms != DRM_MODE_DPMS_ON)
8302 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008303
Chris Wilson71731882011-04-19 23:10:58 +01008304 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008305 }
8306
8307 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008308 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008309 i++;
8310 if (!(encoder->possible_crtcs & (1 << i)))
8311 continue;
8312 if (!possible_crtc->enabled) {
8313 crtc = possible_crtc;
8314 break;
8315 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008316 }
8317
8318 /*
8319 * If we didn't find an unused CRTC, don't use any.
8320 */
8321 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008322 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8323 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008324 }
8325
Daniel Vetter7b240562012-12-12 00:35:33 +01008326 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008327 intel_encoder->new_crtc = to_intel_crtc(crtc);
8328 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008329
8330 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008331 intel_crtc->new_enabled = true;
8332 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008333 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008334 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008335 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008336
Chris Wilson64927112011-04-20 07:25:26 +01008337 if (!mode)
8338 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008339
Chris Wilsond2dff872011-04-19 08:36:26 +01008340 /* We need a framebuffer large enough to accommodate all accesses
8341 * that the plane may generate whilst we perform load detection.
8342 * We can not rely on the fbcon either being present (we get called
8343 * during its initialisation to detect all boot displays, or it may
8344 * not even exist) or that it is large enough to satisfy the
8345 * requested mode.
8346 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008347 fb = mode_fits_in_fbdev(dev, mode);
8348 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008349 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008350 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8351 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008352 } else
8353 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008354 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008355 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008356 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008357 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008358
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008359 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008360 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008361 if (old->release_fb)
8362 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008363 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008364 }
Chris Wilson71731882011-04-19 23:10:58 +01008365
Jesse Barnes79e53942008-11-07 14:24:08 -08008366 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008367 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008368 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008369
8370 fail:
8371 intel_crtc->new_enabled = crtc->enabled;
8372 if (intel_crtc->new_enabled)
8373 intel_crtc->new_config = &intel_crtc->config;
8374 else
8375 intel_crtc->new_config = NULL;
8376 mutex_unlock(&crtc->mutex);
8377 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008378}
8379
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008380void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008381 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008382{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008383 struct intel_encoder *intel_encoder =
8384 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008385 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008386 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008388
Chris Wilsond2dff872011-04-19 08:36:26 +01008389 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8390 connector->base.id, drm_get_connector_name(connector),
8391 encoder->base.id, drm_get_encoder_name(encoder));
8392
Chris Wilson8261b192011-04-19 23:18:09 +01008393 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008394 to_intel_connector(connector)->new_encoder = NULL;
8395 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008396 intel_crtc->new_enabled = false;
8397 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008398 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008399
Daniel Vetter36206362012-12-10 20:42:17 +01008400 if (old->release_fb) {
8401 drm_framebuffer_unregister_private(old->release_fb);
8402 drm_framebuffer_unreference(old->release_fb);
8403 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008404
Daniel Vetter67c96402013-01-23 16:25:09 +00008405 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008406 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008407 }
8408
Eric Anholtc751ce42010-03-25 11:48:48 -07008409 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008410 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8411 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008412
8413 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008414}
8415
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008416static int i9xx_pll_refclk(struct drm_device *dev,
8417 const struct intel_crtc_config *pipe_config)
8418{
8419 struct drm_i915_private *dev_priv = dev->dev_private;
8420 u32 dpll = pipe_config->dpll_hw_state.dpll;
8421
8422 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008423 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008424 else if (HAS_PCH_SPLIT(dev))
8425 return 120000;
8426 else if (!IS_GEN2(dev))
8427 return 96000;
8428 else
8429 return 48000;
8430}
8431
Jesse Barnes79e53942008-11-07 14:24:08 -08008432/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008433static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8434 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008435{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008436 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008437 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008438 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008439 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008440 u32 fp;
8441 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008442 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008443
8444 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008445 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008446 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008447 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008448
8449 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008450 if (IS_PINEVIEW(dev)) {
8451 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8452 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008453 } else {
8454 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8455 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8456 }
8457
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008458 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008459 if (IS_PINEVIEW(dev))
8460 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8461 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008462 else
8463 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008464 DPLL_FPA01_P1_POST_DIV_SHIFT);
8465
8466 switch (dpll & DPLL_MODE_MASK) {
8467 case DPLLB_MODE_DAC_SERIAL:
8468 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8469 5 : 10;
8470 break;
8471 case DPLLB_MODE_LVDS:
8472 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8473 7 : 14;
8474 break;
8475 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008476 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008477 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008478 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008479 }
8480
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008481 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008482 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008483 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008484 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008485 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008486 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008487 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008488
8489 if (is_lvds) {
8490 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8491 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008492
8493 if (lvds & LVDS_CLKB_POWER_UP)
8494 clock.p2 = 7;
8495 else
8496 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008497 } else {
8498 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8499 clock.p1 = 2;
8500 else {
8501 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8502 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8503 }
8504 if (dpll & PLL_P2_DIVIDE_BY_4)
8505 clock.p2 = 4;
8506 else
8507 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008509
8510 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008511 }
8512
Ville Syrjälä18442d02013-09-13 16:00:08 +03008513 /*
8514 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008515 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008516 * encoder's get_config() function.
8517 */
8518 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008519}
8520
Ville Syrjälä6878da02013-09-13 15:59:11 +03008521int intel_dotclock_calculate(int link_freq,
8522 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008523{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008524 /*
8525 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008526 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008527 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008528 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008529 *
8530 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008531 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008532 */
8533
Ville Syrjälä6878da02013-09-13 15:59:11 +03008534 if (!m_n->link_n)
8535 return 0;
8536
8537 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8538}
8539
Ville Syrjälä18442d02013-09-13 16:00:08 +03008540static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8541 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008542{
8543 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008544
8545 /* read out port_clock from the DPLL */
8546 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008547
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008548 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008549 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008550 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008551 * agree once we know their relationship in the encoder's
8552 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008553 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008554 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008555 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8556 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008557}
8558
8559/** Returns the currently programmed mode of the given pipe. */
8560struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8561 struct drm_crtc *crtc)
8562{
Jesse Barnes548f2452011-02-17 10:40:53 -08008563 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008565 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008566 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008567 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008568 int htot = I915_READ(HTOTAL(cpu_transcoder));
8569 int hsync = I915_READ(HSYNC(cpu_transcoder));
8570 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8571 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008572 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008573
8574 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8575 if (!mode)
8576 return NULL;
8577
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008578 /*
8579 * Construct a pipe_config sufficient for getting the clock info
8580 * back out of crtc_clock_get.
8581 *
8582 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8583 * to use a real value here instead.
8584 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008585 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008586 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008587 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8588 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8589 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008590 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8591
Ville Syrjälä773ae032013-09-23 17:48:20 +03008592 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008593 mode->hdisplay = (htot & 0xffff) + 1;
8594 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8595 mode->hsync_start = (hsync & 0xffff) + 1;
8596 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8597 mode->vdisplay = (vtot & 0xffff) + 1;
8598 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8599 mode->vsync_start = (vsync & 0xffff) + 1;
8600 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8601
8602 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008603
8604 return mode;
8605}
8606
Daniel Vetter3dec0092010-08-20 21:40:52 +02008607static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008608{
8609 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8612 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008613 int dpll_reg = DPLL(pipe);
8614 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008615
Eric Anholtbad720f2009-10-22 16:11:14 -07008616 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008617 return;
8618
8619 if (!dev_priv->lvds_downclock_avail)
8620 return;
8621
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008622 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008623 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008624 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008625
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008626 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008627
8628 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8629 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008630 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008631
Jesse Barnes652c3932009-08-17 13:31:43 -07008632 dpll = I915_READ(dpll_reg);
8633 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008634 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008635 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008636}
8637
8638static void intel_decrease_pllclock(struct drm_crtc *crtc)
8639{
8640 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008641 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008643
Eric Anholtbad720f2009-10-22 16:11:14 -07008644 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008645 return;
8646
8647 if (!dev_priv->lvds_downclock_avail)
8648 return;
8649
8650 /*
8651 * Since this is called by a timer, we should never get here in
8652 * the manual case.
8653 */
8654 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008655 int pipe = intel_crtc->pipe;
8656 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008657 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008658
Zhao Yakui44d98a62009-10-09 11:39:40 +08008659 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008660
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008661 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008662
Chris Wilson074b5e12012-05-02 12:07:06 +01008663 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008664 dpll |= DISPLAY_RATE_SELECT_FPA1;
8665 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008666 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008667 dpll = I915_READ(dpll_reg);
8668 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008669 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008670 }
8671
8672}
8673
Chris Wilsonf047e392012-07-21 12:31:41 +01008674void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008675{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008676 struct drm_i915_private *dev_priv = dev->dev_private;
8677
Chris Wilsonf62a0072014-02-21 17:55:39 +00008678 if (dev_priv->mm.busy)
8679 return;
8680
Paulo Zanoni43694d62014-03-07 20:08:08 -03008681 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008682 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008683 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008684}
8685
8686void intel_mark_idle(struct drm_device *dev)
8687{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008689 struct drm_crtc *crtc;
8690
Chris Wilsonf62a0072014-02-21 17:55:39 +00008691 if (!dev_priv->mm.busy)
8692 return;
8693
8694 dev_priv->mm.busy = false;
8695
Jani Nikulad330a952014-01-21 11:24:25 +02008696 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008697 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008698
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008699 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008700 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008701 continue;
8702
8703 intel_decrease_pllclock(crtc);
8704 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008705
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008706 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008707 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008708
8709out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008710 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008711}
8712
Chris Wilsonc65355b2013-06-06 16:53:41 -03008713void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8714 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008715{
8716 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008717 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008718
Jani Nikulad330a952014-01-21 11:24:25 +02008719 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008720 return;
8721
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008722 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008723 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008724 continue;
8725
Matt Roperf4510a22014-04-01 15:22:40 -07008726 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008727 continue;
8728
8729 intel_increase_pllclock(crtc);
8730 if (ring && intel_fbc_enabled(dev))
8731 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008732 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008733}
8734
Jesse Barnes79e53942008-11-07 14:24:08 -08008735static void intel_crtc_destroy(struct drm_crtc *crtc)
8736{
8737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008738 struct drm_device *dev = crtc->dev;
8739 struct intel_unpin_work *work;
8740 unsigned long flags;
8741
8742 spin_lock_irqsave(&dev->event_lock, flags);
8743 work = intel_crtc->unpin_work;
8744 intel_crtc->unpin_work = NULL;
8745 spin_unlock_irqrestore(&dev->event_lock, flags);
8746
8747 if (work) {
8748 cancel_work_sync(&work->work);
8749 kfree(work);
8750 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008751
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008752 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8753
Jesse Barnes79e53942008-11-07 14:24:08 -08008754 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008755
Jesse Barnes79e53942008-11-07 14:24:08 -08008756 kfree(intel_crtc);
8757}
8758
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008759static void intel_unpin_work_fn(struct work_struct *__work)
8760{
8761 struct intel_unpin_work *work =
8762 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008763 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008764
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008765 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008766 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008767 drm_gem_object_unreference(&work->pending_flip_obj->base);
8768 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008769
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008770 intel_update_fbc(dev);
8771 mutex_unlock(&dev->struct_mutex);
8772
8773 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8774 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8775
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008776 kfree(work);
8777}
8778
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008779static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008780 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008781{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008782 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8784 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008785 unsigned long flags;
8786
8787 /* Ignore early vblank irqs */
8788 if (intel_crtc == NULL)
8789 return;
8790
8791 spin_lock_irqsave(&dev->event_lock, flags);
8792 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008793
8794 /* Ensure we don't miss a work->pending update ... */
8795 smp_rmb();
8796
8797 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008798 spin_unlock_irqrestore(&dev->event_lock, flags);
8799 return;
8800 }
8801
Chris Wilsone7d841c2012-12-03 11:36:30 +00008802 /* and that the unpin work is consistent wrt ->pending. */
8803 smp_rmb();
8804
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008805 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008806
Rob Clark45a066e2012-10-08 14:50:40 -05008807 if (work->event)
8808 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008809
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008810 drm_vblank_put(dev, intel_crtc->pipe);
8811
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008812 spin_unlock_irqrestore(&dev->event_lock, flags);
8813
Daniel Vetter2c10d572012-12-20 21:24:07 +01008814 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008815
8816 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008817
8818 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008819}
8820
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008821void intel_finish_page_flip(struct drm_device *dev, int pipe)
8822{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008823 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008824 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8825
Mario Kleiner49b14a52010-12-09 07:00:07 +01008826 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008827}
8828
8829void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8830{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008831 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008832 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8833
Mario Kleiner49b14a52010-12-09 07:00:07 +01008834 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008835}
8836
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008837void intel_prepare_page_flip(struct drm_device *dev, int plane)
8838{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008839 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008840 struct intel_crtc *intel_crtc =
8841 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8842 unsigned long flags;
8843
Chris Wilsone7d841c2012-12-03 11:36:30 +00008844 /* NB: An MMIO update of the plane base pointer will also
8845 * generate a page-flip completion irq, i.e. every modeset
8846 * is also accompanied by a spurious intel_prepare_page_flip().
8847 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008848 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008849 if (intel_crtc->unpin_work)
8850 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008851 spin_unlock_irqrestore(&dev->event_lock, flags);
8852}
8853
Robin Schroereba905b2014-05-18 02:24:50 +02008854static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00008855{
8856 /* Ensure that the work item is consistent when activating it ... */
8857 smp_wmb();
8858 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8859 /* and that it is marked active as soon as the irq could fire. */
8860 smp_wmb();
8861}
8862
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008863static int intel_gen2_queue_flip(struct drm_device *dev,
8864 struct drm_crtc *crtc,
8865 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008866 struct drm_i915_gem_object *obj,
8867 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008868{
8869 struct drm_i915_private *dev_priv = dev->dev_private;
8870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008871 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008872 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008873 int ret;
8874
Daniel Vetter6d90c952012-04-26 23:28:05 +02008875 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008876 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008877 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008878
Daniel Vetter6d90c952012-04-26 23:28:05 +02008879 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008880 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008881 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008882
8883 /* Can't queue multiple flips, so wait for the previous
8884 * one to finish before executing the next.
8885 */
8886 if (intel_crtc->plane)
8887 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8888 else
8889 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008890 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8891 intel_ring_emit(ring, MI_NOOP);
8892 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8893 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8894 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008895 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008896 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008897
8898 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008899 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008900 return 0;
8901
8902err_unpin:
8903 intel_unpin_fb_obj(obj);
8904err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008905 return ret;
8906}
8907
8908static int intel_gen3_queue_flip(struct drm_device *dev,
8909 struct drm_crtc *crtc,
8910 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008911 struct drm_i915_gem_object *obj,
8912 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008913{
8914 struct drm_i915_private *dev_priv = dev->dev_private;
8915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008916 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008917 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008918 int ret;
8919
Daniel Vetter6d90c952012-04-26 23:28:05 +02008920 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008921 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008922 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008923
Daniel Vetter6d90c952012-04-26 23:28:05 +02008924 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008925 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008926 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008927
8928 if (intel_crtc->plane)
8929 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8930 else
8931 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008932 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8933 intel_ring_emit(ring, MI_NOOP);
8934 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8935 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8936 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008937 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008938 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008939
Chris Wilsone7d841c2012-12-03 11:36:30 +00008940 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008941 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008942 return 0;
8943
8944err_unpin:
8945 intel_unpin_fb_obj(obj);
8946err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008947 return ret;
8948}
8949
8950static int intel_gen4_queue_flip(struct drm_device *dev,
8951 struct drm_crtc *crtc,
8952 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008953 struct drm_i915_gem_object *obj,
8954 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008955{
8956 struct drm_i915_private *dev_priv = dev->dev_private;
8957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8958 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008959 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008960 int ret;
8961
Daniel Vetter6d90c952012-04-26 23:28:05 +02008962 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008963 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008964 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008965
Daniel Vetter6d90c952012-04-26 23:28:05 +02008966 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008967 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008968 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008969
8970 /* i965+ uses the linear or tiled offsets from the
8971 * Display Registers (which do not change across a page-flip)
8972 * so we need only reprogram the base address.
8973 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008974 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8975 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8976 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008977 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008978 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008979 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008980
8981 /* XXX Enabling the panel-fitter across page-flip is so far
8982 * untested on non-native modes, so ignore it for now.
8983 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8984 */
8985 pf = 0;
8986 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008987 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008988
8989 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008990 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008991 return 0;
8992
8993err_unpin:
8994 intel_unpin_fb_obj(obj);
8995err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008996 return ret;
8997}
8998
8999static int intel_gen6_queue_flip(struct drm_device *dev,
9000 struct drm_crtc *crtc,
9001 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009002 struct drm_i915_gem_object *obj,
9003 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009004{
9005 struct drm_i915_private *dev_priv = dev->dev_private;
9006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009007 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009008 uint32_t pf, pipesrc;
9009 int ret;
9010
Daniel Vetter6d90c952012-04-26 23:28:05 +02009011 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009012 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009013 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009014
Daniel Vetter6d90c952012-04-26 23:28:05 +02009015 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009016 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009017 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009018
Daniel Vetter6d90c952012-04-26 23:28:05 +02009019 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9020 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9021 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009022 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009023
Chris Wilson99d9acd2012-04-17 20:37:00 +01009024 /* Contrary to the suggestions in the documentation,
9025 * "Enable Panel Fitter" does not seem to be required when page
9026 * flipping with a non-native mode, and worse causes a normal
9027 * modeset to fail.
9028 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9029 */
9030 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009031 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009032 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009033
9034 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009035 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009036 return 0;
9037
9038err_unpin:
9039 intel_unpin_fb_obj(obj);
9040err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009041 return ret;
9042}
9043
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009044static int intel_gen7_queue_flip(struct drm_device *dev,
9045 struct drm_crtc *crtc,
9046 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009047 struct drm_i915_gem_object *obj,
9048 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009049{
9050 struct drm_i915_private *dev_priv = dev->dev_private;
9051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009052 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009053 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009054 int len, ret;
9055
9056 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009057 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009058 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009059
9060 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9061 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009062 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009063
Robin Schroereba905b2014-05-18 02:24:50 +02009064 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009065 case PLANE_A:
9066 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9067 break;
9068 case PLANE_B:
9069 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9070 break;
9071 case PLANE_C:
9072 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9073 break;
9074 default:
9075 WARN_ONCE(1, "unknown plane in flip command\n");
9076 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009077 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009078 }
9079
Chris Wilsonffe74d72013-08-26 20:58:12 +01009080 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009081 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009082 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009083 /*
9084 * On Gen 8, SRM is now taking an extra dword to accommodate
9085 * 48bits addresses, and we need a NOOP for the batch size to
9086 * stay even.
9087 */
9088 if (IS_GEN8(dev))
9089 len += 2;
9090 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009091
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009092 /*
9093 * BSpec MI_DISPLAY_FLIP for IVB:
9094 * "The full packet must be contained within the same cache line."
9095 *
9096 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9097 * cacheline, if we ever start emitting more commands before
9098 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9099 * then do the cacheline alignment, and finally emit the
9100 * MI_DISPLAY_FLIP.
9101 */
9102 ret = intel_ring_cacheline_align(ring);
9103 if (ret)
9104 goto err_unpin;
9105
Chris Wilsonffe74d72013-08-26 20:58:12 +01009106 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009107 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009108 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009109
Chris Wilsonffe74d72013-08-26 20:58:12 +01009110 /* Unmask the flip-done completion message. Note that the bspec says that
9111 * we should do this for both the BCS and RCS, and that we must not unmask
9112 * more than one flip event at any time (or ensure that one flip message
9113 * can be sent by waiting for flip-done prior to queueing new flips).
9114 * Experimentation says that BCS works despite DERRMR masking all
9115 * flip-done completion events and that unmasking all planes at once
9116 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9117 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9118 */
9119 if (ring->id == RCS) {
9120 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9121 intel_ring_emit(ring, DERRMR);
9122 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9123 DERRMR_PIPEB_PRI_FLIP_DONE |
9124 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009125 if (IS_GEN8(dev))
9126 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9127 MI_SRM_LRM_GLOBAL_GTT);
9128 else
9129 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9130 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009131 intel_ring_emit(ring, DERRMR);
9132 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009133 if (IS_GEN8(dev)) {
9134 intel_ring_emit(ring, 0);
9135 intel_ring_emit(ring, MI_NOOP);
9136 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009137 }
9138
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009139 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009140 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009141 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009142 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009143
9144 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009145 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009146 return 0;
9147
9148err_unpin:
9149 intel_unpin_fb_obj(obj);
9150err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009151 return ret;
9152}
9153
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009154static int intel_default_queue_flip(struct drm_device *dev,
9155 struct drm_crtc *crtc,
9156 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009157 struct drm_i915_gem_object *obj,
9158 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009159{
9160 return -ENODEV;
9161}
9162
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009163static int intel_crtc_page_flip(struct drm_crtc *crtc,
9164 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009165 struct drm_pending_vblank_event *event,
9166 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009167{
9168 struct drm_device *dev = crtc->dev;
9169 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009170 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009171 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9173 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009174 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009175 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009176
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009177 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009178 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009179 return -EINVAL;
9180
9181 /*
9182 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9183 * Note that pitch changes could also affect these register.
9184 */
9185 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009186 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9187 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009188 return -EINVAL;
9189
Chris Wilsonf900db42014-02-20 09:26:13 +00009190 if (i915_terminally_wedged(&dev_priv->gpu_error))
9191 goto out_hang;
9192
Daniel Vetterb14c5672013-09-19 12:18:32 +02009193 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009194 if (work == NULL)
9195 return -ENOMEM;
9196
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009197 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009198 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009199 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009200 INIT_WORK(&work->work, intel_unpin_work_fn);
9201
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009202 ret = drm_vblank_get(dev, intel_crtc->pipe);
9203 if (ret)
9204 goto free_work;
9205
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009206 /* We borrow the event spin lock for protecting unpin_work */
9207 spin_lock_irqsave(&dev->event_lock, flags);
9208 if (intel_crtc->unpin_work) {
9209 spin_unlock_irqrestore(&dev->event_lock, flags);
9210 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009211 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009212
9213 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009214 return -EBUSY;
9215 }
9216 intel_crtc->unpin_work = work;
9217 spin_unlock_irqrestore(&dev->event_lock, flags);
9218
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009219 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9220 flush_workqueue(dev_priv->wq);
9221
Chris Wilson79158102012-05-23 11:13:58 +01009222 ret = i915_mutex_lock_interruptible(dev);
9223 if (ret)
9224 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009225
Jesse Barnes75dfca82010-02-10 15:09:44 -08009226 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009227 drm_gem_object_reference(&work->old_fb_obj->base);
9228 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009229
Matt Roperf4510a22014-04-01 15:22:40 -07009230 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009231
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009232 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009233
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009234 work->enable_stall_check = true;
9235
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009236 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009237 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009238
Keith Packarded8d1972013-07-22 18:49:58 -07009239 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009240 if (ret)
9241 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009242
Chris Wilson7782de32011-07-08 12:22:41 +01009243 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009244 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009245 mutex_unlock(&dev->struct_mutex);
9246
Jesse Barnese5510fa2010-07-01 16:48:37 -07009247 trace_i915_flip_request(intel_crtc->plane, obj);
9248
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009249 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009250
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009251cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009252 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009253 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009254 drm_gem_object_unreference(&work->old_fb_obj->base);
9255 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009256 mutex_unlock(&dev->struct_mutex);
9257
Chris Wilson79158102012-05-23 11:13:58 +01009258cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009259 spin_lock_irqsave(&dev->event_lock, flags);
9260 intel_crtc->unpin_work = NULL;
9261 spin_unlock_irqrestore(&dev->event_lock, flags);
9262
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009263 drm_vblank_put(dev, intel_crtc->pipe);
9264free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009265 kfree(work);
9266
Chris Wilsonf900db42014-02-20 09:26:13 +00009267 if (ret == -EIO) {
9268out_hang:
9269 intel_crtc_wait_for_pending_flips(crtc);
9270 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9271 if (ret == 0 && event)
9272 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9273 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009274 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009275}
9276
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009277static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009278 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9279 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009280};
9281
Daniel Vetter9a935852012-07-05 22:34:27 +02009282/**
9283 * intel_modeset_update_staged_output_state
9284 *
9285 * Updates the staged output configuration state, e.g. after we've read out the
9286 * current hw state.
9287 */
9288static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9289{
Ville Syrjälä76688512014-01-10 11:28:06 +02009290 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009291 struct intel_encoder *encoder;
9292 struct intel_connector *connector;
9293
9294 list_for_each_entry(connector, &dev->mode_config.connector_list,
9295 base.head) {
9296 connector->new_encoder =
9297 to_intel_encoder(connector->base.encoder);
9298 }
9299
9300 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9301 base.head) {
9302 encoder->new_crtc =
9303 to_intel_crtc(encoder->base.crtc);
9304 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009305
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009306 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009307 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009308
9309 if (crtc->new_enabled)
9310 crtc->new_config = &crtc->config;
9311 else
9312 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009313 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009314}
9315
9316/**
9317 * intel_modeset_commit_output_state
9318 *
9319 * This function copies the stage display pipe configuration to the real one.
9320 */
9321static void intel_modeset_commit_output_state(struct drm_device *dev)
9322{
Ville Syrjälä76688512014-01-10 11:28:06 +02009323 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009324 struct intel_encoder *encoder;
9325 struct intel_connector *connector;
9326
9327 list_for_each_entry(connector, &dev->mode_config.connector_list,
9328 base.head) {
9329 connector->base.encoder = &connector->new_encoder->base;
9330 }
9331
9332 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9333 base.head) {
9334 encoder->base.crtc = &encoder->new_crtc->base;
9335 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009336
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009337 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009338 crtc->base.enabled = crtc->new_enabled;
9339 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009340}
9341
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009342static void
Robin Schroereba905b2014-05-18 02:24:50 +02009343connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009344 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009345{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009346 int bpp = pipe_config->pipe_bpp;
9347
9348 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9349 connector->base.base.id,
9350 drm_get_connector_name(&connector->base));
9351
9352 /* Don't use an invalid EDID bpc value */
9353 if (connector->base.display_info.bpc &&
9354 connector->base.display_info.bpc * 3 < bpp) {
9355 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9356 bpp, connector->base.display_info.bpc*3);
9357 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9358 }
9359
9360 /* Clamp bpp to 8 on screens without EDID 1.4 */
9361 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9362 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9363 bpp);
9364 pipe_config->pipe_bpp = 24;
9365 }
9366}
9367
9368static int
9369compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9370 struct drm_framebuffer *fb,
9371 struct intel_crtc_config *pipe_config)
9372{
9373 struct drm_device *dev = crtc->base.dev;
9374 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009375 int bpp;
9376
Daniel Vetterd42264b2013-03-28 16:38:08 +01009377 switch (fb->pixel_format) {
9378 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009379 bpp = 8*3; /* since we go through a colormap */
9380 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009381 case DRM_FORMAT_XRGB1555:
9382 case DRM_FORMAT_ARGB1555:
9383 /* checked in intel_framebuffer_init already */
9384 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9385 return -EINVAL;
9386 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009387 bpp = 6*3; /* min is 18bpp */
9388 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009389 case DRM_FORMAT_XBGR8888:
9390 case DRM_FORMAT_ABGR8888:
9391 /* checked in intel_framebuffer_init already */
9392 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9393 return -EINVAL;
9394 case DRM_FORMAT_XRGB8888:
9395 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009396 bpp = 8*3;
9397 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009398 case DRM_FORMAT_XRGB2101010:
9399 case DRM_FORMAT_ARGB2101010:
9400 case DRM_FORMAT_XBGR2101010:
9401 case DRM_FORMAT_ABGR2101010:
9402 /* checked in intel_framebuffer_init already */
9403 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009404 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009405 bpp = 10*3;
9406 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009407 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009408 default:
9409 DRM_DEBUG_KMS("unsupported depth\n");
9410 return -EINVAL;
9411 }
9412
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009413 pipe_config->pipe_bpp = bpp;
9414
9415 /* Clamp display bpp to EDID value */
9416 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009417 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009418 if (!connector->new_encoder ||
9419 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009420 continue;
9421
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009422 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009423 }
9424
9425 return bpp;
9426}
9427
Daniel Vetter644db712013-09-19 14:53:58 +02009428static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9429{
9430 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9431 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009432 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009433 mode->crtc_hdisplay, mode->crtc_hsync_start,
9434 mode->crtc_hsync_end, mode->crtc_htotal,
9435 mode->crtc_vdisplay, mode->crtc_vsync_start,
9436 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9437}
9438
Daniel Vetterc0b03412013-05-28 12:05:54 +02009439static void intel_dump_pipe_config(struct intel_crtc *crtc,
9440 struct intel_crtc_config *pipe_config,
9441 const char *context)
9442{
9443 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9444 context, pipe_name(crtc->pipe));
9445
9446 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9447 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9448 pipe_config->pipe_bpp, pipe_config->dither);
9449 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9450 pipe_config->has_pch_encoder,
9451 pipe_config->fdi_lanes,
9452 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9453 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9454 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009455 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9456 pipe_config->has_dp_encoder,
9457 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9458 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9459 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009460 DRM_DEBUG_KMS("requested mode:\n");
9461 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9462 DRM_DEBUG_KMS("adjusted mode:\n");
9463 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009464 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009465 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009466 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9467 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009468 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9469 pipe_config->gmch_pfit.control,
9470 pipe_config->gmch_pfit.pgm_ratios,
9471 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009472 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009473 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009474 pipe_config->pch_pfit.size,
9475 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009476 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009477 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009478}
9479
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009480static bool encoders_cloneable(const struct intel_encoder *a,
9481 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009482{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009483 /* masks could be asymmetric, so check both ways */
9484 return a == b || (a->cloneable & (1 << b->type) &&
9485 b->cloneable & (1 << a->type));
9486}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009487
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009488static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9489 struct intel_encoder *encoder)
9490{
9491 struct drm_device *dev = crtc->base.dev;
9492 struct intel_encoder *source_encoder;
9493
9494 list_for_each_entry(source_encoder,
9495 &dev->mode_config.encoder_list, base.head) {
9496 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009497 continue;
9498
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009499 if (!encoders_cloneable(encoder, source_encoder))
9500 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009501 }
9502
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009503 return true;
9504}
9505
9506static bool check_encoder_cloning(struct intel_crtc *crtc)
9507{
9508 struct drm_device *dev = crtc->base.dev;
9509 struct intel_encoder *encoder;
9510
9511 list_for_each_entry(encoder,
9512 &dev->mode_config.encoder_list, base.head) {
9513 if (encoder->new_crtc != crtc)
9514 continue;
9515
9516 if (!check_single_encoder_cloning(crtc, encoder))
9517 return false;
9518 }
9519
9520 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009521}
9522
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009523static struct intel_crtc_config *
9524intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009525 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009526 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009527{
9528 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009529 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009530 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009531 int plane_bpp, ret = -EINVAL;
9532 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009533
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009534 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009535 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9536 return ERR_PTR(-EINVAL);
9537 }
9538
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009539 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9540 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009541 return ERR_PTR(-ENOMEM);
9542
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009543 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9544 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009545
Daniel Vettere143a212013-07-04 12:01:15 +02009546 pipe_config->cpu_transcoder =
9547 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009548 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009549
Imre Deak2960bc92013-07-30 13:36:32 +03009550 /*
9551 * Sanitize sync polarity flags based on requested ones. If neither
9552 * positive or negative polarity is requested, treat this as meaning
9553 * negative polarity.
9554 */
9555 if (!(pipe_config->adjusted_mode.flags &
9556 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9557 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9558
9559 if (!(pipe_config->adjusted_mode.flags &
9560 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9561 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9562
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009563 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9564 * plane pixel format and any sink constraints into account. Returns the
9565 * source plane bpp so that dithering can be selected on mismatches
9566 * after encoders and crtc also have had their say. */
9567 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9568 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009569 if (plane_bpp < 0)
9570 goto fail;
9571
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009572 /*
9573 * Determine the real pipe dimensions. Note that stereo modes can
9574 * increase the actual pipe size due to the frame doubling and
9575 * insertion of additional space for blanks between the frame. This
9576 * is stored in the crtc timings. We use the requested mode to do this
9577 * computation to clearly distinguish it from the adjusted mode, which
9578 * can be changed by the connectors in the below retry loop.
9579 */
9580 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9581 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9582 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9583
Daniel Vettere29c22c2013-02-21 00:00:16 +01009584encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009585 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009586 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009587 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009588
Daniel Vetter135c81b2013-07-21 21:37:09 +02009589 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009590 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009591
Daniel Vetter7758a112012-07-08 19:40:39 +02009592 /* Pass our mode to the connectors and the CRTC to give them a chance to
9593 * adjust it according to limitations or connector properties, and also
9594 * a chance to reject the mode entirely.
9595 */
9596 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9597 base.head) {
9598
9599 if (&encoder->new_crtc->base != crtc)
9600 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009601
Daniel Vetterefea6e82013-07-21 21:36:59 +02009602 if (!(encoder->compute_config(encoder, pipe_config))) {
9603 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009604 goto fail;
9605 }
9606 }
9607
Daniel Vetterff9a6752013-06-01 17:16:21 +02009608 /* Set default port clock if not overwritten by the encoder. Needs to be
9609 * done afterwards in case the encoder adjusts the mode. */
9610 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009611 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9612 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009613
Daniel Vettera43f6e02013-06-07 23:10:32 +02009614 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009615 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009616 DRM_DEBUG_KMS("CRTC fixup failed\n");
9617 goto fail;
9618 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009619
9620 if (ret == RETRY) {
9621 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9622 ret = -EINVAL;
9623 goto fail;
9624 }
9625
9626 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9627 retry = false;
9628 goto encoder_retry;
9629 }
9630
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009631 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9632 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9633 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9634
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009635 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009636fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009637 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009638 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009639}
9640
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009641/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9642 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9643static void
9644intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9645 unsigned *prepare_pipes, unsigned *disable_pipes)
9646{
9647 struct intel_crtc *intel_crtc;
9648 struct drm_device *dev = crtc->dev;
9649 struct intel_encoder *encoder;
9650 struct intel_connector *connector;
9651 struct drm_crtc *tmp_crtc;
9652
9653 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9654
9655 /* Check which crtcs have changed outputs connected to them, these need
9656 * to be part of the prepare_pipes mask. We don't (yet) support global
9657 * modeset across multiple crtcs, so modeset_pipes will only have one
9658 * bit set at most. */
9659 list_for_each_entry(connector, &dev->mode_config.connector_list,
9660 base.head) {
9661 if (connector->base.encoder == &connector->new_encoder->base)
9662 continue;
9663
9664 if (connector->base.encoder) {
9665 tmp_crtc = connector->base.encoder->crtc;
9666
9667 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9668 }
9669
9670 if (connector->new_encoder)
9671 *prepare_pipes |=
9672 1 << connector->new_encoder->new_crtc->pipe;
9673 }
9674
9675 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9676 base.head) {
9677 if (encoder->base.crtc == &encoder->new_crtc->base)
9678 continue;
9679
9680 if (encoder->base.crtc) {
9681 tmp_crtc = encoder->base.crtc;
9682
9683 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9684 }
9685
9686 if (encoder->new_crtc)
9687 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9688 }
9689
Ville Syrjälä76688512014-01-10 11:28:06 +02009690 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009691 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009692 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009693 continue;
9694
Ville Syrjälä76688512014-01-10 11:28:06 +02009695 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009696 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009697 else
9698 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009699 }
9700
9701
9702 /* set_mode is also used to update properties on life display pipes. */
9703 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009704 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009705 *prepare_pipes |= 1 << intel_crtc->pipe;
9706
Daniel Vetterb6c51642013-04-12 18:48:43 +02009707 /*
9708 * For simplicity do a full modeset on any pipe where the output routing
9709 * changed. We could be more clever, but that would require us to be
9710 * more careful with calling the relevant encoder->mode_set functions.
9711 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009712 if (*prepare_pipes)
9713 *modeset_pipes = *prepare_pipes;
9714
9715 /* ... and mask these out. */
9716 *modeset_pipes &= ~(*disable_pipes);
9717 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009718
9719 /*
9720 * HACK: We don't (yet) fully support global modesets. intel_set_config
9721 * obies this rule, but the modeset restore mode of
9722 * intel_modeset_setup_hw_state does not.
9723 */
9724 *modeset_pipes &= 1 << intel_crtc->pipe;
9725 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009726
9727 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9728 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009729}
9730
Daniel Vetterea9d7582012-07-10 10:42:52 +02009731static bool intel_crtc_in_use(struct drm_crtc *crtc)
9732{
9733 struct drm_encoder *encoder;
9734 struct drm_device *dev = crtc->dev;
9735
9736 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9737 if (encoder->crtc == crtc)
9738 return true;
9739
9740 return false;
9741}
9742
9743static void
9744intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9745{
9746 struct intel_encoder *intel_encoder;
9747 struct intel_crtc *intel_crtc;
9748 struct drm_connector *connector;
9749
9750 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9751 base.head) {
9752 if (!intel_encoder->base.crtc)
9753 continue;
9754
9755 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9756
9757 if (prepare_pipes & (1 << intel_crtc->pipe))
9758 intel_encoder->connectors_active = false;
9759 }
9760
9761 intel_modeset_commit_output_state(dev);
9762
Ville Syrjälä76688512014-01-10 11:28:06 +02009763 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009764 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009765 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009766 WARN_ON(intel_crtc->new_config &&
9767 intel_crtc->new_config != &intel_crtc->config);
9768 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009769 }
9770
9771 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9772 if (!connector->encoder || !connector->encoder->crtc)
9773 continue;
9774
9775 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9776
9777 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009778 struct drm_property *dpms_property =
9779 dev->mode_config.dpms_property;
9780
Daniel Vetterea9d7582012-07-10 10:42:52 +02009781 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009782 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009783 dpms_property,
9784 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009785
9786 intel_encoder = to_intel_encoder(connector->encoder);
9787 intel_encoder->connectors_active = true;
9788 }
9789 }
9790
9791}
9792
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009793static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009794{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009795 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009796
9797 if (clock1 == clock2)
9798 return true;
9799
9800 if (!clock1 || !clock2)
9801 return false;
9802
9803 diff = abs(clock1 - clock2);
9804
9805 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9806 return true;
9807
9808 return false;
9809}
9810
Daniel Vetter25c5b262012-07-08 22:08:04 +02009811#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9812 list_for_each_entry((intel_crtc), \
9813 &(dev)->mode_config.crtc_list, \
9814 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009815 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009816
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009817static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009818intel_pipe_config_compare(struct drm_device *dev,
9819 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009820 struct intel_crtc_config *pipe_config)
9821{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009822#define PIPE_CONF_CHECK_X(name) \
9823 if (current_config->name != pipe_config->name) { \
9824 DRM_ERROR("mismatch in " #name " " \
9825 "(expected 0x%08x, found 0x%08x)\n", \
9826 current_config->name, \
9827 pipe_config->name); \
9828 return false; \
9829 }
9830
Daniel Vetter08a24032013-04-19 11:25:34 +02009831#define PIPE_CONF_CHECK_I(name) \
9832 if (current_config->name != pipe_config->name) { \
9833 DRM_ERROR("mismatch in " #name " " \
9834 "(expected %i, found %i)\n", \
9835 current_config->name, \
9836 pipe_config->name); \
9837 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009838 }
9839
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009840#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9841 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009842 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009843 "(expected %i, found %i)\n", \
9844 current_config->name & (mask), \
9845 pipe_config->name & (mask)); \
9846 return false; \
9847 }
9848
Ville Syrjälä5e550652013-09-06 23:29:07 +03009849#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9850 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9851 DRM_ERROR("mismatch in " #name " " \
9852 "(expected %i, found %i)\n", \
9853 current_config->name, \
9854 pipe_config->name); \
9855 return false; \
9856 }
9857
Daniel Vetterbb760062013-06-06 14:55:52 +02009858#define PIPE_CONF_QUIRK(quirk) \
9859 ((current_config->quirks | pipe_config->quirks) & (quirk))
9860
Daniel Vettereccb1402013-05-22 00:50:22 +02009861 PIPE_CONF_CHECK_I(cpu_transcoder);
9862
Daniel Vetter08a24032013-04-19 11:25:34 +02009863 PIPE_CONF_CHECK_I(has_pch_encoder);
9864 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009865 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9866 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9867 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9868 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9869 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009870
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009871 PIPE_CONF_CHECK_I(has_dp_encoder);
9872 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9873 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9874 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9875 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9876 PIPE_CONF_CHECK_I(dp_m_n.tu);
9877
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009878 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9879 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9880 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9881 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9882 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9883 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9884
9885 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9886 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9887 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9888 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9889 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9890 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9891
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009892 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +02009893 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009894 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9895 IS_VALLEYVIEW(dev))
9896 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009897
Daniel Vetter9ed109a2014-04-24 23:54:52 +02009898 PIPE_CONF_CHECK_I(has_audio);
9899
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009900 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9901 DRM_MODE_FLAG_INTERLACE);
9902
Daniel Vetterbb760062013-06-06 14:55:52 +02009903 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9904 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9905 DRM_MODE_FLAG_PHSYNC);
9906 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9907 DRM_MODE_FLAG_NHSYNC);
9908 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9909 DRM_MODE_FLAG_PVSYNC);
9910 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9911 DRM_MODE_FLAG_NVSYNC);
9912 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009913
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009914 PIPE_CONF_CHECK_I(pipe_src_w);
9915 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009916
Daniel Vetter99535992014-04-13 12:00:33 +02009917 /*
9918 * FIXME: BIOS likes to set up a cloned config with lvds+external
9919 * screen. Since we don't yet re-compute the pipe config when moving
9920 * just the lvds port away to another pipe the sw tracking won't match.
9921 *
9922 * Proper atomic modesets with recomputed global state will fix this.
9923 * Until then just don't check gmch state for inherited modes.
9924 */
9925 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9926 PIPE_CONF_CHECK_I(gmch_pfit.control);
9927 /* pfit ratios are autocomputed by the hw on gen4+ */
9928 if (INTEL_INFO(dev)->gen < 4)
9929 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9930 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9931 }
9932
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009933 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9934 if (current_config->pch_pfit.enabled) {
9935 PIPE_CONF_CHECK_I(pch_pfit.pos);
9936 PIPE_CONF_CHECK_I(pch_pfit.size);
9937 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009938
Jesse Barnese59150d2014-01-07 13:30:45 -08009939 /* BDW+ don't expose a synchronous way to read the state */
9940 if (IS_HASWELL(dev))
9941 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009942
Ville Syrjälä282740f2013-09-04 18:30:03 +03009943 PIPE_CONF_CHECK_I(double_wide);
9944
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009945 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009946 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009947 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009948 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9949 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009950
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009951 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9952 PIPE_CONF_CHECK_I(pipe_bpp);
9953
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009954 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9955 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009956
Daniel Vetter66e985c2013-06-05 13:34:20 +02009957#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009958#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009959#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009960#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009961#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009962
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009963 return true;
9964}
9965
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009966static void
9967check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009968{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009969 struct intel_connector *connector;
9970
9971 list_for_each_entry(connector, &dev->mode_config.connector_list,
9972 base.head) {
9973 /* This also checks the encoder/connector hw state with the
9974 * ->get_hw_state callbacks. */
9975 intel_connector_check_state(connector);
9976
9977 WARN(&connector->new_encoder->base != connector->base.encoder,
9978 "connector's staged encoder doesn't match current encoder\n");
9979 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009980}
9981
9982static void
9983check_encoder_state(struct drm_device *dev)
9984{
9985 struct intel_encoder *encoder;
9986 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009987
9988 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9989 base.head) {
9990 bool enabled = false;
9991 bool active = false;
9992 enum pipe pipe, tracked_pipe;
9993
9994 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9995 encoder->base.base.id,
9996 drm_get_encoder_name(&encoder->base));
9997
9998 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9999 "encoder's stage crtc doesn't match current crtc\n");
10000 WARN(encoder->connectors_active && !encoder->base.crtc,
10001 "encoder's active_connectors set, but no crtc\n");
10002
10003 list_for_each_entry(connector, &dev->mode_config.connector_list,
10004 base.head) {
10005 if (connector->base.encoder != &encoder->base)
10006 continue;
10007 enabled = true;
10008 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10009 active = true;
10010 }
10011 WARN(!!encoder->base.crtc != enabled,
10012 "encoder's enabled state mismatch "
10013 "(expected %i, found %i)\n",
10014 !!encoder->base.crtc, enabled);
10015 WARN(active && !encoder->base.crtc,
10016 "active encoder with no crtc\n");
10017
10018 WARN(encoder->connectors_active != active,
10019 "encoder's computed active state doesn't match tracked active state "
10020 "(expected %i, found %i)\n", active, encoder->connectors_active);
10021
10022 active = encoder->get_hw_state(encoder, &pipe);
10023 WARN(active != encoder->connectors_active,
10024 "encoder's hw state doesn't match sw tracking "
10025 "(expected %i, found %i)\n",
10026 encoder->connectors_active, active);
10027
10028 if (!encoder->base.crtc)
10029 continue;
10030
10031 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10032 WARN(active && pipe != tracked_pipe,
10033 "active encoder's pipe doesn't match"
10034 "(expected %i, found %i)\n",
10035 tracked_pipe, pipe);
10036
10037 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010038}
10039
10040static void
10041check_crtc_state(struct drm_device *dev)
10042{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010043 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010044 struct intel_crtc *crtc;
10045 struct intel_encoder *encoder;
10046 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010047
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010048 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010049 bool enabled = false;
10050 bool active = false;
10051
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010052 memset(&pipe_config, 0, sizeof(pipe_config));
10053
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010054 DRM_DEBUG_KMS("[CRTC:%d]\n",
10055 crtc->base.base.id);
10056
10057 WARN(crtc->active && !crtc->base.enabled,
10058 "active crtc, but not enabled in sw tracking\n");
10059
10060 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10061 base.head) {
10062 if (encoder->base.crtc != &crtc->base)
10063 continue;
10064 enabled = true;
10065 if (encoder->connectors_active)
10066 active = true;
10067 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010068
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010069 WARN(active != crtc->active,
10070 "crtc's computed active state doesn't match tracked active state "
10071 "(expected %i, found %i)\n", active, crtc->active);
10072 WARN(enabled != crtc->base.enabled,
10073 "crtc's computed enabled state doesn't match tracked enabled state "
10074 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10075
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010076 active = dev_priv->display.get_pipe_config(crtc,
10077 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010078
10079 /* hw state is inconsistent with the pipe A quirk */
10080 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10081 active = crtc->active;
10082
Daniel Vetter6c49f242013-06-06 12:45:25 +020010083 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10084 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010085 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010086 if (encoder->base.crtc != &crtc->base)
10087 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010088 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010089 encoder->get_config(encoder, &pipe_config);
10090 }
10091
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010092 WARN(crtc->active != active,
10093 "crtc active state doesn't match with hw state "
10094 "(expected %i, found %i)\n", crtc->active, active);
10095
Daniel Vetterc0b03412013-05-28 12:05:54 +020010096 if (active &&
10097 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10098 WARN(1, "pipe state doesn't match!\n");
10099 intel_dump_pipe_config(crtc, &pipe_config,
10100 "[hw state]");
10101 intel_dump_pipe_config(crtc, &crtc->config,
10102 "[sw state]");
10103 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010104 }
10105}
10106
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010107static void
10108check_shared_dpll_state(struct drm_device *dev)
10109{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010110 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010111 struct intel_crtc *crtc;
10112 struct intel_dpll_hw_state dpll_hw_state;
10113 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010114
10115 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10116 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10117 int enabled_crtcs = 0, active_crtcs = 0;
10118 bool active;
10119
10120 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10121
10122 DRM_DEBUG_KMS("%s\n", pll->name);
10123
10124 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10125
10126 WARN(pll->active > pll->refcount,
10127 "more active pll users than references: %i vs %i\n",
10128 pll->active, pll->refcount);
10129 WARN(pll->active && !pll->on,
10130 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010131 WARN(pll->on && !pll->active,
10132 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010133 WARN(pll->on != active,
10134 "pll on state mismatch (expected %i, found %i)\n",
10135 pll->on, active);
10136
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010137 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010138 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10139 enabled_crtcs++;
10140 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10141 active_crtcs++;
10142 }
10143 WARN(pll->active != active_crtcs,
10144 "pll active crtcs mismatch (expected %i, found %i)\n",
10145 pll->active, active_crtcs);
10146 WARN(pll->refcount != enabled_crtcs,
10147 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10148 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010149
10150 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10151 sizeof(dpll_hw_state)),
10152 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010153 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010154}
10155
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010156void
10157intel_modeset_check_state(struct drm_device *dev)
10158{
10159 check_connector_state(dev);
10160 check_encoder_state(dev);
10161 check_crtc_state(dev);
10162 check_shared_dpll_state(dev);
10163}
10164
Ville Syrjälä18442d02013-09-13 16:00:08 +030010165void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10166 int dotclock)
10167{
10168 /*
10169 * FDI already provided one idea for the dotclock.
10170 * Yell if the encoder disagrees.
10171 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010172 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010173 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010174 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010175}
10176
Daniel Vetterf30da182013-04-11 20:22:50 +020010177static int __intel_set_mode(struct drm_crtc *crtc,
10178 struct drm_display_mode *mode,
10179 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010180{
10181 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010182 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010183 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010184 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010185 struct intel_crtc *intel_crtc;
10186 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010187 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010188
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010189 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010190 if (!saved_mode)
10191 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010192
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010193 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010194 &prepare_pipes, &disable_pipes);
10195
Tim Gardner3ac18232012-12-07 07:54:26 -070010196 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010197
Daniel Vetter25c5b262012-07-08 22:08:04 +020010198 /* Hack: Because we don't (yet) support global modeset on multiple
10199 * crtcs, we don't keep track of the new mode for more than one crtc.
10200 * Hence simply check whether any bit is set in modeset_pipes in all the
10201 * pieces of code that are not yet converted to deal with mutliple crtcs
10202 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010203 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010204 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010205 if (IS_ERR(pipe_config)) {
10206 ret = PTR_ERR(pipe_config);
10207 pipe_config = NULL;
10208
Tim Gardner3ac18232012-12-07 07:54:26 -070010209 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010210 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010211 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10212 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010213 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010214 }
10215
Jesse Barnes30a970c2013-11-04 13:48:12 -080010216 /*
10217 * See if the config requires any additional preparation, e.g.
10218 * to adjust global state with pipes off. We need to do this
10219 * here so we can get the modeset_pipe updated config for the new
10220 * mode set on this crtc. For other crtcs we need to use the
10221 * adjusted_mode bits in the crtc directly.
10222 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010223 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010224 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010225
Ville Syrjäläc164f832013-11-05 22:34:12 +020010226 /* may have added more to prepare_pipes than we should */
10227 prepare_pipes &= ~disable_pipes;
10228 }
10229
Daniel Vetter460da9162013-03-27 00:44:51 +010010230 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10231 intel_crtc_disable(&intel_crtc->base);
10232
Daniel Vetterea9d7582012-07-10 10:42:52 +020010233 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10234 if (intel_crtc->base.enabled)
10235 dev_priv->display.crtc_disable(&intel_crtc->base);
10236 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010237
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010238 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10239 * to set it here already despite that we pass it down the callchain.
10240 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010241 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010242 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010243 /* mode_set/enable/disable functions rely on a correct pipe
10244 * config. */
10245 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010246 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010247
10248 /*
10249 * Calculate and store various constants which
10250 * are later needed by vblank and swap-completion
10251 * timestamping. They are derived from true hwmode.
10252 */
10253 drm_calc_timestamping_constants(crtc,
10254 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010255 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010256
Daniel Vetterea9d7582012-07-10 10:42:52 +020010257 /* Only after disabling all output pipelines that will be changed can we
10258 * update the the output configuration. */
10259 intel_modeset_update_state(dev, prepare_pipes);
10260
Daniel Vetter47fab732012-10-26 10:58:18 +020010261 if (dev_priv->display.modeset_global_resources)
10262 dev_priv->display.modeset_global_resources(dev);
10263
Daniel Vettera6778b32012-07-02 09:56:42 +020010264 /* Set up the DPLL and any encoders state that needs to adjust or depend
10265 * on the DPLL.
10266 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010267 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010268 struct drm_framebuffer *old_fb;
10269
10270 mutex_lock(&dev->struct_mutex);
10271 ret = intel_pin_and_fence_fb_obj(dev,
10272 to_intel_framebuffer(fb)->obj,
10273 NULL);
10274 if (ret != 0) {
10275 DRM_ERROR("pin & fence failed\n");
10276 mutex_unlock(&dev->struct_mutex);
10277 goto done;
10278 }
10279 old_fb = crtc->primary->fb;
10280 if (old_fb)
10281 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
10282 mutex_unlock(&dev->struct_mutex);
10283
10284 crtc->primary->fb = fb;
10285 crtc->x = x;
10286 crtc->y = y;
10287
Daniel Vetter4271b752014-04-24 23:55:00 +020010288 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10289 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010290 if (ret)
10291 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010292 }
10293
10294 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010295 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10296 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010297
Daniel Vettera6778b32012-07-02 09:56:42 +020010298 /* FIXME: add subpixel order */
10299done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010300 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010301 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010302
Tim Gardner3ac18232012-12-07 07:54:26 -070010303out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010304 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010305 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010306 return ret;
10307}
10308
Damien Lespiaue7457a92013-08-08 22:28:59 +010010309static int intel_set_mode(struct drm_crtc *crtc,
10310 struct drm_display_mode *mode,
10311 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010312{
10313 int ret;
10314
10315 ret = __intel_set_mode(crtc, mode, x, y, fb);
10316
10317 if (ret == 0)
10318 intel_modeset_check_state(crtc->dev);
10319
10320 return ret;
10321}
10322
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010323void intel_crtc_restore_mode(struct drm_crtc *crtc)
10324{
Matt Roperf4510a22014-04-01 15:22:40 -070010325 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010326}
10327
Daniel Vetter25c5b262012-07-08 22:08:04 +020010328#undef for_each_intel_crtc_masked
10329
Daniel Vetterd9e55602012-07-04 22:16:09 +020010330static void intel_set_config_free(struct intel_set_config *config)
10331{
10332 if (!config)
10333 return;
10334
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010335 kfree(config->save_connector_encoders);
10336 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010337 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010338 kfree(config);
10339}
10340
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010341static int intel_set_config_save_state(struct drm_device *dev,
10342 struct intel_set_config *config)
10343{
Ville Syrjälä76688512014-01-10 11:28:06 +020010344 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010345 struct drm_encoder *encoder;
10346 struct drm_connector *connector;
10347 int count;
10348
Ville Syrjälä76688512014-01-10 11:28:06 +020010349 config->save_crtc_enabled =
10350 kcalloc(dev->mode_config.num_crtc,
10351 sizeof(bool), GFP_KERNEL);
10352 if (!config->save_crtc_enabled)
10353 return -ENOMEM;
10354
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010355 config->save_encoder_crtcs =
10356 kcalloc(dev->mode_config.num_encoder,
10357 sizeof(struct drm_crtc *), GFP_KERNEL);
10358 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010359 return -ENOMEM;
10360
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010361 config->save_connector_encoders =
10362 kcalloc(dev->mode_config.num_connector,
10363 sizeof(struct drm_encoder *), GFP_KERNEL);
10364 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010365 return -ENOMEM;
10366
10367 /* Copy data. Note that driver private data is not affected.
10368 * Should anything bad happen only the expected state is
10369 * restored, not the drivers personal bookkeeping.
10370 */
10371 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010372 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010373 config->save_crtc_enabled[count++] = crtc->enabled;
10374 }
10375
10376 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010377 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010378 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010379 }
10380
10381 count = 0;
10382 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010383 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010384 }
10385
10386 return 0;
10387}
10388
10389static void intel_set_config_restore_state(struct drm_device *dev,
10390 struct intel_set_config *config)
10391{
Ville Syrjälä76688512014-01-10 11:28:06 +020010392 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010393 struct intel_encoder *encoder;
10394 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010395 int count;
10396
10397 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010398 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010399 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010400
10401 if (crtc->new_enabled)
10402 crtc->new_config = &crtc->config;
10403 else
10404 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010405 }
10406
10407 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010408 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10409 encoder->new_crtc =
10410 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010411 }
10412
10413 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010414 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10415 connector->new_encoder =
10416 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010417 }
10418}
10419
Imre Deake3de42b2013-05-03 19:44:07 +020010420static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010421is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010422{
10423 int i;
10424
Chris Wilson2e57f472013-07-17 12:14:40 +010010425 if (set->num_connectors == 0)
10426 return false;
10427
10428 if (WARN_ON(set->connectors == NULL))
10429 return false;
10430
10431 for (i = 0; i < set->num_connectors; i++)
10432 if (set->connectors[i]->encoder &&
10433 set->connectors[i]->encoder->crtc == set->crtc &&
10434 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010435 return true;
10436
10437 return false;
10438}
10439
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010440static void
10441intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10442 struct intel_set_config *config)
10443{
10444
10445 /* We should be able to check here if the fb has the same properties
10446 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010447 if (is_crtc_connector_off(set)) {
10448 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010449 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010450 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010451 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010452 struct intel_crtc *intel_crtc =
10453 to_intel_crtc(set->crtc);
10454
Jani Nikulad330a952014-01-21 11:24:25 +020010455 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010456 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10457 config->fb_changed = true;
10458 } else {
10459 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10460 config->mode_changed = true;
10461 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010462 } else if (set->fb == NULL) {
10463 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010464 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010465 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010466 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010467 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010468 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010469 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010470 }
10471
Daniel Vetter835c5872012-07-10 18:11:08 +020010472 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010473 config->fb_changed = true;
10474
10475 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10476 DRM_DEBUG_KMS("modes are different, full mode set\n");
10477 drm_mode_debug_printmodeline(&set->crtc->mode);
10478 drm_mode_debug_printmodeline(set->mode);
10479 config->mode_changed = true;
10480 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010481
10482 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10483 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010484}
10485
Daniel Vetter2e431052012-07-04 22:42:15 +020010486static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010487intel_modeset_stage_output_state(struct drm_device *dev,
10488 struct drm_mode_set *set,
10489 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010490{
Daniel Vetter9a935852012-07-05 22:34:27 +020010491 struct intel_connector *connector;
10492 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010493 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010494 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010495
Damien Lespiau9abdda72013-02-13 13:29:23 +000010496 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010497 * of connectors. For paranoia, double-check this. */
10498 WARN_ON(!set->fb && (set->num_connectors != 0));
10499 WARN_ON(set->fb && (set->num_connectors == 0));
10500
Daniel Vetter9a935852012-07-05 22:34:27 +020010501 list_for_each_entry(connector, &dev->mode_config.connector_list,
10502 base.head) {
10503 /* Otherwise traverse passed in connector list and get encoders
10504 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010505 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010506 if (set->connectors[ro] == &connector->base) {
10507 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010508 break;
10509 }
10510 }
10511
Daniel Vetter9a935852012-07-05 22:34:27 +020010512 /* If we disable the crtc, disable all its connectors. Also, if
10513 * the connector is on the changing crtc but not on the new
10514 * connector list, disable it. */
10515 if ((!set->fb || ro == set->num_connectors) &&
10516 connector->base.encoder &&
10517 connector->base.encoder->crtc == set->crtc) {
10518 connector->new_encoder = NULL;
10519
10520 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10521 connector->base.base.id,
10522 drm_get_connector_name(&connector->base));
10523 }
10524
10525
10526 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010527 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010528 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010529 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010530 }
10531 /* connector->new_encoder is now updated for all connectors. */
10532
10533 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010534 list_for_each_entry(connector, &dev->mode_config.connector_list,
10535 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010536 struct drm_crtc *new_crtc;
10537
Daniel Vetter9a935852012-07-05 22:34:27 +020010538 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010539 continue;
10540
Daniel Vetter9a935852012-07-05 22:34:27 +020010541 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010542
10543 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010544 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010545 new_crtc = set->crtc;
10546 }
10547
10548 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010549 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10550 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010551 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010552 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010553 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10554
10555 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10556 connector->base.base.id,
10557 drm_get_connector_name(&connector->base),
10558 new_crtc->base.id);
10559 }
10560
10561 /* Check for any encoders that needs to be disabled. */
10562 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10563 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010564 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010565 list_for_each_entry(connector,
10566 &dev->mode_config.connector_list,
10567 base.head) {
10568 if (connector->new_encoder == encoder) {
10569 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010570 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010571 }
10572 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010573
10574 if (num_connectors == 0)
10575 encoder->new_crtc = NULL;
10576 else if (num_connectors > 1)
10577 return -EINVAL;
10578
Daniel Vetter9a935852012-07-05 22:34:27 +020010579 /* Only now check for crtc changes so we don't miss encoders
10580 * that will be disabled. */
10581 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010582 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010583 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010584 }
10585 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010586 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010587
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010588 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010589 crtc->new_enabled = false;
10590
10591 list_for_each_entry(encoder,
10592 &dev->mode_config.encoder_list,
10593 base.head) {
10594 if (encoder->new_crtc == crtc) {
10595 crtc->new_enabled = true;
10596 break;
10597 }
10598 }
10599
10600 if (crtc->new_enabled != crtc->base.enabled) {
10601 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10602 crtc->new_enabled ? "en" : "dis");
10603 config->mode_changed = true;
10604 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010605
10606 if (crtc->new_enabled)
10607 crtc->new_config = &crtc->config;
10608 else
10609 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010610 }
10611
Daniel Vetter2e431052012-07-04 22:42:15 +020010612 return 0;
10613}
10614
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010615static void disable_crtc_nofb(struct intel_crtc *crtc)
10616{
10617 struct drm_device *dev = crtc->base.dev;
10618 struct intel_encoder *encoder;
10619 struct intel_connector *connector;
10620
10621 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10622 pipe_name(crtc->pipe));
10623
10624 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10625 if (connector->new_encoder &&
10626 connector->new_encoder->new_crtc == crtc)
10627 connector->new_encoder = NULL;
10628 }
10629
10630 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10631 if (encoder->new_crtc == crtc)
10632 encoder->new_crtc = NULL;
10633 }
10634
10635 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010636 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010637}
10638
Daniel Vetter2e431052012-07-04 22:42:15 +020010639static int intel_crtc_set_config(struct drm_mode_set *set)
10640{
10641 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010642 struct drm_mode_set save_set;
10643 struct intel_set_config *config;
10644 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010645
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010646 BUG_ON(!set);
10647 BUG_ON(!set->crtc);
10648 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010649
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010650 /* Enforce sane interface api - has been abused by the fb helper. */
10651 BUG_ON(!set->mode && set->fb);
10652 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010653
Daniel Vetter2e431052012-07-04 22:42:15 +020010654 if (set->fb) {
10655 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10656 set->crtc->base.id, set->fb->base.id,
10657 (int)set->num_connectors, set->x, set->y);
10658 } else {
10659 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010660 }
10661
10662 dev = set->crtc->dev;
10663
10664 ret = -ENOMEM;
10665 config = kzalloc(sizeof(*config), GFP_KERNEL);
10666 if (!config)
10667 goto out_config;
10668
10669 ret = intel_set_config_save_state(dev, config);
10670 if (ret)
10671 goto out_config;
10672
10673 save_set.crtc = set->crtc;
10674 save_set.mode = &set->crtc->mode;
10675 save_set.x = set->crtc->x;
10676 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010677 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010678
10679 /* Compute whether we need a full modeset, only an fb base update or no
10680 * change at all. In the future we might also check whether only the
10681 * mode changed, e.g. for LVDS where we only change the panel fitter in
10682 * such cases. */
10683 intel_set_config_compute_mode_changes(set, config);
10684
Daniel Vetter9a935852012-07-05 22:34:27 +020010685 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010686 if (ret)
10687 goto fail;
10688
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010689 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010690 ret = intel_set_mode(set->crtc, set->mode,
10691 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010692 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010693 intel_crtc_wait_for_pending_flips(set->crtc);
10694
Daniel Vetter4f660f42012-07-02 09:47:37 +020010695 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010696 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010697 /*
10698 * In the fastboot case this may be our only check of the
10699 * state after boot. It would be better to only do it on
10700 * the first update, but we don't have a nice way of doing that
10701 * (and really, set_config isn't used much for high freq page
10702 * flipping, so increasing its cost here shouldn't be a big
10703 * deal).
10704 */
Jani Nikulad330a952014-01-21 11:24:25 +020010705 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010706 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010707 }
10708
Chris Wilson2d05eae2013-05-03 17:36:25 +010010709 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010710 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10711 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010712fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010713 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010714
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010715 /*
10716 * HACK: if the pipe was on, but we didn't have a framebuffer,
10717 * force the pipe off to avoid oopsing in the modeset code
10718 * due to fb==NULL. This should only happen during boot since
10719 * we don't yet reconstruct the FB from the hardware state.
10720 */
10721 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10722 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10723
Chris Wilson2d05eae2013-05-03 17:36:25 +010010724 /* Try to restore the config */
10725 if (config->mode_changed &&
10726 intel_set_mode(save_set.crtc, save_set.mode,
10727 save_set.x, save_set.y, save_set.fb))
10728 DRM_ERROR("failed to restore config after modeset failure\n");
10729 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010730
Daniel Vetterd9e55602012-07-04 22:16:09 +020010731out_config:
10732 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010733 return ret;
10734}
10735
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010736static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010737 .cursor_set = intel_crtc_cursor_set,
10738 .cursor_move = intel_crtc_cursor_move,
10739 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010740 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010741 .destroy = intel_crtc_destroy,
10742 .page_flip = intel_crtc_page_flip,
10743};
10744
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010745static void intel_cpu_pll_init(struct drm_device *dev)
10746{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010747 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010748 intel_ddi_pll_init(dev);
10749}
10750
Daniel Vetter53589012013-06-05 13:34:16 +020010751static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10752 struct intel_shared_dpll *pll,
10753 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010754{
Daniel Vetter53589012013-06-05 13:34:16 +020010755 uint32_t val;
10756
10757 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010758 hw_state->dpll = val;
10759 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10760 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010761
10762 return val & DPLL_VCO_ENABLE;
10763}
10764
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010765static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10766 struct intel_shared_dpll *pll)
10767{
10768 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10769 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10770}
10771
Daniel Vettere7b903d2013-06-05 13:34:14 +020010772static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10773 struct intel_shared_dpll *pll)
10774{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010775 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010776 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010777
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010778 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10779
10780 /* Wait for the clocks to stabilize. */
10781 POSTING_READ(PCH_DPLL(pll->id));
10782 udelay(150);
10783
10784 /* The pixel multiplier can only be updated once the
10785 * DPLL is enabled and the clocks are stable.
10786 *
10787 * So write it again.
10788 */
10789 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10790 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010791 udelay(200);
10792}
10793
10794static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10795 struct intel_shared_dpll *pll)
10796{
10797 struct drm_device *dev = dev_priv->dev;
10798 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010799
10800 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010801 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020010802 if (intel_crtc_to_shared_dpll(crtc) == pll)
10803 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10804 }
10805
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010806 I915_WRITE(PCH_DPLL(pll->id), 0);
10807 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010808 udelay(200);
10809}
10810
Daniel Vetter46edb022013-06-05 13:34:12 +020010811static char *ibx_pch_dpll_names[] = {
10812 "PCH DPLL A",
10813 "PCH DPLL B",
10814};
10815
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010816static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010817{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010818 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010819 int i;
10820
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010821 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010822
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010823 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010824 dev_priv->shared_dplls[i].id = i;
10825 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010826 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010827 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10828 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010829 dev_priv->shared_dplls[i].get_hw_state =
10830 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010831 }
10832}
10833
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010834static void intel_shared_dpll_init(struct drm_device *dev)
10835{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010837
10838 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10839 ibx_pch_dpll_init(dev);
10840 else
10841 dev_priv->num_shared_dpll = 0;
10842
10843 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010844}
10845
Hannes Ederb358d0a2008-12-18 21:18:47 +010010846static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010847{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010848 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010849 struct intel_crtc *intel_crtc;
10850 int i;
10851
Daniel Vetter955382f2013-09-19 14:05:45 +020010852 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010853 if (intel_crtc == NULL)
10854 return;
10855
10856 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10857
10858 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010859 for (i = 0; i < 256; i++) {
10860 intel_crtc->lut_r[i] = i;
10861 intel_crtc->lut_g[i] = i;
10862 intel_crtc->lut_b[i] = i;
10863 }
10864
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010865 /*
10866 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10867 * is hooked to plane B. Hence we want plane A feeding pipe B.
10868 */
Jesse Barnes80824002009-09-10 15:28:06 -070010869 intel_crtc->pipe = pipe;
10870 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010871 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010872 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010873 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010874 }
10875
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010876 init_waitqueue_head(&intel_crtc->vbl_wait);
10877
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010878 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10879 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10880 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10881 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10882
Jesse Barnes79e53942008-11-07 14:24:08 -080010883 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010884}
10885
Jesse Barnes752aa882013-10-31 18:55:49 +020010886enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10887{
10888 struct drm_encoder *encoder = connector->base.encoder;
10889
10890 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10891
10892 if (!encoder)
10893 return INVALID_PIPE;
10894
10895 return to_intel_crtc(encoder->crtc)->pipe;
10896}
10897
Carl Worth08d7b3d2009-04-29 14:43:54 -070010898int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010899 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010900{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010901 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010902 struct drm_mode_object *drmmode_obj;
10903 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010904
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010905 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10906 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010907
Daniel Vetterc05422d2009-08-11 16:05:30 +020010908 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10909 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010910
Daniel Vetterc05422d2009-08-11 16:05:30 +020010911 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010912 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010913 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010914 }
10915
Daniel Vetterc05422d2009-08-11 16:05:30 +020010916 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10917 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010918
Daniel Vetterc05422d2009-08-11 16:05:30 +020010919 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010920}
10921
Daniel Vetter66a92782012-07-12 20:08:18 +020010922static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010923{
Daniel Vetter66a92782012-07-12 20:08:18 +020010924 struct drm_device *dev = encoder->base.dev;
10925 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010926 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010927 int entry = 0;
10928
Daniel Vetter66a92782012-07-12 20:08:18 +020010929 list_for_each_entry(source_encoder,
10930 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010931 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010932 index_mask |= (1 << entry);
10933
Jesse Barnes79e53942008-11-07 14:24:08 -080010934 entry++;
10935 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010936
Jesse Barnes79e53942008-11-07 14:24:08 -080010937 return index_mask;
10938}
10939
Chris Wilson4d302442010-12-14 19:21:29 +000010940static bool has_edp_a(struct drm_device *dev)
10941{
10942 struct drm_i915_private *dev_priv = dev->dev_private;
10943
10944 if (!IS_MOBILE(dev))
10945 return false;
10946
10947 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10948 return false;
10949
Damien Lespiaue3589902014-02-07 19:12:50 +000010950 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010951 return false;
10952
10953 return true;
10954}
10955
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010956const char *intel_output_name(int output)
10957{
10958 static const char *names[] = {
10959 [INTEL_OUTPUT_UNUSED] = "Unused",
10960 [INTEL_OUTPUT_ANALOG] = "Analog",
10961 [INTEL_OUTPUT_DVO] = "DVO",
10962 [INTEL_OUTPUT_SDVO] = "SDVO",
10963 [INTEL_OUTPUT_LVDS] = "LVDS",
10964 [INTEL_OUTPUT_TVOUT] = "TV",
10965 [INTEL_OUTPUT_HDMI] = "HDMI",
10966 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10967 [INTEL_OUTPUT_EDP] = "eDP",
10968 [INTEL_OUTPUT_DSI] = "DSI",
10969 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10970 };
10971
10972 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10973 return "Invalid";
10974
10975 return names[output];
10976}
10977
Jesse Barnes79e53942008-11-07 14:24:08 -080010978static void intel_setup_outputs(struct drm_device *dev)
10979{
Eric Anholt725e30a2009-01-22 13:01:02 -080010980 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010981 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010982 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010983
Daniel Vetterc9093352013-06-06 22:22:47 +020010984 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010985
Ville Syrjälä7895a812014-04-09 13:28:23 +030010986 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010987 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010988
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010989 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010990 int found;
10991
10992 /* Haswell uses DDI functions to detect digital outputs */
10993 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10994 /* DDI A only supports eDP */
10995 if (found)
10996 intel_ddi_init(dev, PORT_A);
10997
10998 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10999 * register */
11000 found = I915_READ(SFUSE_STRAP);
11001
11002 if (found & SFUSE_STRAP_DDIB_DETECTED)
11003 intel_ddi_init(dev, PORT_B);
11004 if (found & SFUSE_STRAP_DDIC_DETECTED)
11005 intel_ddi_init(dev, PORT_C);
11006 if (found & SFUSE_STRAP_DDID_DETECTED)
11007 intel_ddi_init(dev, PORT_D);
11008 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011009 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011010 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011011
11012 if (has_edp_a(dev))
11013 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011014
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011015 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011016 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011017 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011018 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011019 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011020 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011021 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011022 }
11023
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011024 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011025 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011026
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011027 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011028 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011029
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011030 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011031 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011032
Daniel Vetter270b3042012-10-27 15:52:05 +020011033 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011034 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011035 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011036 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11037 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11038 PORT_B);
11039 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11040 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11041 }
11042
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011043 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11044 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11045 PORT_C);
11046 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011047 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011048 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011049
Jani Nikula3cfca972013-08-27 15:12:26 +030011050 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011051 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011052 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011053
Paulo Zanonie2debe92013-02-18 19:00:27 -030011054 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011055 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011056 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011057 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11058 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011059 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011060 }
Ma Ling27185ae2009-08-24 13:50:23 +080011061
Imre Deake7281ea2013-05-08 13:14:08 +030011062 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011063 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011064 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011065
11066 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011067
Paulo Zanonie2debe92013-02-18 19:00:27 -030011068 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011069 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011070 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011071 }
Ma Ling27185ae2009-08-24 13:50:23 +080011072
Paulo Zanonie2debe92013-02-18 19:00:27 -030011073 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011074
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011075 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11076 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011077 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011078 }
Imre Deake7281ea2013-05-08 13:14:08 +030011079 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011080 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011081 }
Ma Ling27185ae2009-08-24 13:50:23 +080011082
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011083 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011084 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011085 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011086 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011087 intel_dvo_init(dev);
11088
Zhenyu Wang103a1962009-11-27 11:44:36 +080011089 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011090 intel_tv_init(dev);
11091
Chris Wilson4ef69c72010-09-09 15:14:28 +010011092 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11093 encoder->base.possible_crtcs = encoder->crtc_mask;
11094 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011095 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011096 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011097
Paulo Zanonidde86e22012-12-01 12:04:25 -020011098 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011099
11100 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011101}
11102
11103static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11104{
11105 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011106
Daniel Vetteref2d6332014-02-10 18:00:38 +010011107 drm_framebuffer_cleanup(fb);
11108 WARN_ON(!intel_fb->obj->framebuffer_references--);
11109 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011110 kfree(intel_fb);
11111}
11112
11113static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011114 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011115 unsigned int *handle)
11116{
11117 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011118 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011119
Chris Wilson05394f32010-11-08 19:18:58 +000011120 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011121}
11122
11123static const struct drm_framebuffer_funcs intel_fb_funcs = {
11124 .destroy = intel_user_framebuffer_destroy,
11125 .create_handle = intel_user_framebuffer_create_handle,
11126};
11127
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011128static int intel_framebuffer_init(struct drm_device *dev,
11129 struct intel_framebuffer *intel_fb,
11130 struct drm_mode_fb_cmd2 *mode_cmd,
11131 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011132{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011133 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011134 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011135 int ret;
11136
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011137 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11138
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011139 if (obj->tiling_mode == I915_TILING_Y) {
11140 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011141 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011142 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011143
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011144 if (mode_cmd->pitches[0] & 63) {
11145 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11146 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011147 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011148 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011149
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011150 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11151 pitch_limit = 32*1024;
11152 } else if (INTEL_INFO(dev)->gen >= 4) {
11153 if (obj->tiling_mode)
11154 pitch_limit = 16*1024;
11155 else
11156 pitch_limit = 32*1024;
11157 } else if (INTEL_INFO(dev)->gen >= 3) {
11158 if (obj->tiling_mode)
11159 pitch_limit = 8*1024;
11160 else
11161 pitch_limit = 16*1024;
11162 } else
11163 /* XXX DSPC is limited to 4k tiled */
11164 pitch_limit = 8*1024;
11165
11166 if (mode_cmd->pitches[0] > pitch_limit) {
11167 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11168 obj->tiling_mode ? "tiled" : "linear",
11169 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011170 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011171 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011172
11173 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011174 mode_cmd->pitches[0] != obj->stride) {
11175 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11176 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011177 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011178 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011179
Ville Syrjälä57779d02012-10-31 17:50:14 +020011180 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011181 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011182 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011183 case DRM_FORMAT_RGB565:
11184 case DRM_FORMAT_XRGB8888:
11185 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011186 break;
11187 case DRM_FORMAT_XRGB1555:
11188 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011189 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011190 DRM_DEBUG("unsupported pixel format: %s\n",
11191 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011192 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011193 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011194 break;
11195 case DRM_FORMAT_XBGR8888:
11196 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011197 case DRM_FORMAT_XRGB2101010:
11198 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011199 case DRM_FORMAT_XBGR2101010:
11200 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011201 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011202 DRM_DEBUG("unsupported pixel format: %s\n",
11203 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011204 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011205 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011206 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011207 case DRM_FORMAT_YUYV:
11208 case DRM_FORMAT_UYVY:
11209 case DRM_FORMAT_YVYU:
11210 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011211 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011212 DRM_DEBUG("unsupported pixel format: %s\n",
11213 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011214 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011215 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011216 break;
11217 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011218 DRM_DEBUG("unsupported pixel format: %s\n",
11219 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011220 return -EINVAL;
11221 }
11222
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011223 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11224 if (mode_cmd->offsets[0] != 0)
11225 return -EINVAL;
11226
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011227 aligned_height = intel_align_height(dev, mode_cmd->height,
11228 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011229 /* FIXME drm helper for size checks (especially planar formats)? */
11230 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11231 return -EINVAL;
11232
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011233 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11234 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011235 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011236
Jesse Barnes79e53942008-11-07 14:24:08 -080011237 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11238 if (ret) {
11239 DRM_ERROR("framebuffer init failed %d\n", ret);
11240 return ret;
11241 }
11242
Jesse Barnes79e53942008-11-07 14:24:08 -080011243 return 0;
11244}
11245
Jesse Barnes79e53942008-11-07 14:24:08 -080011246static struct drm_framebuffer *
11247intel_user_framebuffer_create(struct drm_device *dev,
11248 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011249 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011250{
Chris Wilson05394f32010-11-08 19:18:58 +000011251 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011252
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011253 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11254 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011255 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011256 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011257
Chris Wilsond2dff872011-04-19 08:36:26 +010011258 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011259}
11260
Daniel Vetter4520f532013-10-09 09:18:51 +020011261#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011262static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011263{
11264}
11265#endif
11266
Jesse Barnes79e53942008-11-07 14:24:08 -080011267static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011268 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011269 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011270};
11271
Jesse Barnese70236a2009-09-21 10:42:27 -070011272/* Set up chip specific display functions */
11273static void intel_init_display(struct drm_device *dev)
11274{
11275 struct drm_i915_private *dev_priv = dev->dev_private;
11276
Daniel Vetteree9300b2013-06-03 22:40:22 +020011277 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11278 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011279 else if (IS_CHERRYVIEW(dev))
11280 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011281 else if (IS_VALLEYVIEW(dev))
11282 dev_priv->display.find_dpll = vlv_find_best_dpll;
11283 else if (IS_PINEVIEW(dev))
11284 dev_priv->display.find_dpll = pnv_find_best_dpll;
11285 else
11286 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11287
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011288 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011289 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011290 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011291 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011292 dev_priv->display.crtc_enable = haswell_crtc_enable;
11293 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011294 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011295 dev_priv->display.update_primary_plane =
11296 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011297 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011298 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011299 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011300 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011301 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11302 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011303 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011304 dev_priv->display.update_primary_plane =
11305 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011306 } else if (IS_VALLEYVIEW(dev)) {
11307 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011308 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011309 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11310 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11311 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11312 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011313 dev_priv->display.update_primary_plane =
11314 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011315 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011316 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011317 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011318 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011319 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11320 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011321 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011322 dev_priv->display.update_primary_plane =
11323 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011324 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011325
Jesse Barnese70236a2009-09-21 10:42:27 -070011326 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011327 if (IS_VALLEYVIEW(dev))
11328 dev_priv->display.get_display_clock_speed =
11329 valleyview_get_display_clock_speed;
11330 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011331 dev_priv->display.get_display_clock_speed =
11332 i945_get_display_clock_speed;
11333 else if (IS_I915G(dev))
11334 dev_priv->display.get_display_clock_speed =
11335 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011336 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011337 dev_priv->display.get_display_clock_speed =
11338 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011339 else if (IS_PINEVIEW(dev))
11340 dev_priv->display.get_display_clock_speed =
11341 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011342 else if (IS_I915GM(dev))
11343 dev_priv->display.get_display_clock_speed =
11344 i915gm_get_display_clock_speed;
11345 else if (IS_I865G(dev))
11346 dev_priv->display.get_display_clock_speed =
11347 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011348 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011349 dev_priv->display.get_display_clock_speed =
11350 i855_get_display_clock_speed;
11351 else /* 852, 830 */
11352 dev_priv->display.get_display_clock_speed =
11353 i830_get_display_clock_speed;
11354
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011355 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011356 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011357 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011358 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011359 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011360 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011361 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011362 dev_priv->display.modeset_global_resources =
11363 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011364 } else if (IS_IVYBRIDGE(dev)) {
11365 /* FIXME: detect B0+ stepping and use auto training */
11366 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011367 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011368 dev_priv->display.modeset_global_resources =
11369 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011370 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011371 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011372 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011373 dev_priv->display.modeset_global_resources =
11374 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011375 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011376 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011377 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011378 } else if (IS_VALLEYVIEW(dev)) {
11379 dev_priv->display.modeset_global_resources =
11380 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011381 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011382 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011383
11384 /* Default just returns -ENODEV to indicate unsupported */
11385 dev_priv->display.queue_flip = intel_default_queue_flip;
11386
11387 switch (INTEL_INFO(dev)->gen) {
11388 case 2:
11389 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11390 break;
11391
11392 case 3:
11393 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11394 break;
11395
11396 case 4:
11397 case 5:
11398 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11399 break;
11400
11401 case 6:
11402 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11403 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011404 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011405 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011406 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11407 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011408 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011409
11410 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011411}
11412
Jesse Barnesb690e962010-07-19 13:53:12 -070011413/*
11414 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11415 * resume, or other times. This quirk makes sure that's the case for
11416 * affected systems.
11417 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011418static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011419{
11420 struct drm_i915_private *dev_priv = dev->dev_private;
11421
11422 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011423 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011424}
11425
Keith Packard435793d2011-07-12 14:56:22 -070011426/*
11427 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11428 */
11429static void quirk_ssc_force_disable(struct drm_device *dev)
11430{
11431 struct drm_i915_private *dev_priv = dev->dev_private;
11432 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011433 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011434}
11435
Carsten Emde4dca20e2012-03-15 15:56:26 +010011436/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011437 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11438 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011439 */
11440static void quirk_invert_brightness(struct drm_device *dev)
11441{
11442 struct drm_i915_private *dev_priv = dev->dev_private;
11443 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011444 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011445}
11446
11447struct intel_quirk {
11448 int device;
11449 int subsystem_vendor;
11450 int subsystem_device;
11451 void (*hook)(struct drm_device *dev);
11452};
11453
Egbert Eich5f85f1762012-10-14 15:46:38 +020011454/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11455struct intel_dmi_quirk {
11456 void (*hook)(struct drm_device *dev);
11457 const struct dmi_system_id (*dmi_id_list)[];
11458};
11459
11460static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11461{
11462 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11463 return 1;
11464}
11465
11466static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11467 {
11468 .dmi_id_list = &(const struct dmi_system_id[]) {
11469 {
11470 .callback = intel_dmi_reverse_brightness,
11471 .ident = "NCR Corporation",
11472 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11473 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11474 },
11475 },
11476 { } /* terminating entry */
11477 },
11478 .hook = quirk_invert_brightness,
11479 },
11480};
11481
Ben Widawskyc43b5632012-04-16 14:07:40 -070011482static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011483 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011484 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011485
Jesse Barnesb690e962010-07-19 13:53:12 -070011486 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11487 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11488
Jesse Barnesb690e962010-07-19 13:53:12 -070011489 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11490 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11491
Chris Wilsona4945f92013-10-08 11:16:59 +010011492 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011493 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011494
11495 /* Lenovo U160 cannot use SSC on LVDS */
11496 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011497
11498 /* Sony Vaio Y cannot use SSC on LVDS */
11499 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011500
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011501 /* Acer Aspire 5734Z must invert backlight brightness */
11502 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11503
11504 /* Acer/eMachines G725 */
11505 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11506
11507 /* Acer/eMachines e725 */
11508 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11509
11510 /* Acer/Packard Bell NCL20 */
11511 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11512
11513 /* Acer Aspire 4736Z */
11514 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011515
11516 /* Acer Aspire 5336 */
11517 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011518};
11519
11520static void intel_init_quirks(struct drm_device *dev)
11521{
11522 struct pci_dev *d = dev->pdev;
11523 int i;
11524
11525 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11526 struct intel_quirk *q = &intel_quirks[i];
11527
11528 if (d->device == q->device &&
11529 (d->subsystem_vendor == q->subsystem_vendor ||
11530 q->subsystem_vendor == PCI_ANY_ID) &&
11531 (d->subsystem_device == q->subsystem_device ||
11532 q->subsystem_device == PCI_ANY_ID))
11533 q->hook(dev);
11534 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011535 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11536 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11537 intel_dmi_quirks[i].hook(dev);
11538 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011539}
11540
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011541/* Disable the VGA plane that we never use */
11542static void i915_disable_vga(struct drm_device *dev)
11543{
11544 struct drm_i915_private *dev_priv = dev->dev_private;
11545 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011546 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011547
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011548 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011549 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011550 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011551 sr1 = inb(VGA_SR_DATA);
11552 outb(sr1 | 1<<5, VGA_SR_DATA);
11553 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11554 udelay(300);
11555
11556 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11557 POSTING_READ(vga_reg);
11558}
11559
Daniel Vetterf8175862012-04-10 15:50:11 +020011560void intel_modeset_init_hw(struct drm_device *dev)
11561{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011562 intel_prepare_ddi(dev);
11563
Daniel Vetterf8175862012-04-10 15:50:11 +020011564 intel_init_clock_gating(dev);
11565
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011566 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011567
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011568 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011569}
11570
Imre Deak7d708ee2013-04-17 14:04:50 +030011571void intel_modeset_suspend_hw(struct drm_device *dev)
11572{
11573 intel_suspend_hw(dev);
11574}
11575
Jesse Barnes79e53942008-11-07 14:24:08 -080011576void intel_modeset_init(struct drm_device *dev)
11577{
Jesse Barnes652c3932009-08-17 13:31:43 -070011578 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011579 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011580 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011581 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011582
11583 drm_mode_config_init(dev);
11584
11585 dev->mode_config.min_width = 0;
11586 dev->mode_config.min_height = 0;
11587
Dave Airlie019d96c2011-09-29 16:20:42 +010011588 dev->mode_config.preferred_depth = 24;
11589 dev->mode_config.prefer_shadow = 1;
11590
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011591 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011592
Jesse Barnesb690e962010-07-19 13:53:12 -070011593 intel_init_quirks(dev);
11594
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011595 intel_init_pm(dev);
11596
Ben Widawskye3c74752013-04-05 13:12:39 -070011597 if (INTEL_INFO(dev)->num_pipes == 0)
11598 return;
11599
Jesse Barnese70236a2009-09-21 10:42:27 -070011600 intel_init_display(dev);
11601
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011602 if (IS_GEN2(dev)) {
11603 dev->mode_config.max_width = 2048;
11604 dev->mode_config.max_height = 2048;
11605 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011606 dev->mode_config.max_width = 4096;
11607 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011608 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011609 dev->mode_config.max_width = 8192;
11610 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011611 }
Damien Lespiau068be562014-03-28 14:17:49 +000011612
11613 if (IS_GEN2(dev)) {
11614 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11615 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11616 } else {
11617 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11618 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11619 }
11620
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011621 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011622
Zhao Yakui28c97732009-10-09 11:39:41 +080011623 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011624 INTEL_INFO(dev)->num_pipes,
11625 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011626
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011627 for_each_pipe(pipe) {
11628 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011629 for_each_sprite(pipe, sprite) {
11630 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011631 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011632 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011633 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011634 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011635 }
11636
Jesse Barnesf42bb702013-12-16 16:34:23 -080011637 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011638 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011639
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011640 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011641 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011642
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011643 /* Just disable it once at startup */
11644 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011645 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011646
11647 /* Just in case the BIOS is doing something questionable. */
11648 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011649
Jesse Barnes8b687df2014-02-21 13:13:39 -080011650 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011651 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011652 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011653
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011654 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080011655 if (!crtc->active)
11656 continue;
11657
Jesse Barnes46f297f2014-03-07 08:57:48 -080011658 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011659 * Note that reserving the BIOS fb up front prevents us
11660 * from stuffing other stolen allocations like the ring
11661 * on top. This prevents some ugliness at boot time, and
11662 * can even allow for smooth boot transitions if the BIOS
11663 * fb is large enough for the active pipe configuration.
11664 */
11665 if (dev_priv->display.get_plane_config) {
11666 dev_priv->display.get_plane_config(crtc,
11667 &crtc->plane_config);
11668 /*
11669 * If the fb is shared between multiple heads, we'll
11670 * just get the first one.
11671 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011672 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011673 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011674 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011675}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011676
Daniel Vetter24929352012-07-02 20:28:59 +020011677static void
11678intel_connector_break_all_links(struct intel_connector *connector)
11679{
11680 connector->base.dpms = DRM_MODE_DPMS_OFF;
11681 connector->base.encoder = NULL;
11682 connector->encoder->connectors_active = false;
11683 connector->encoder->base.crtc = NULL;
11684}
11685
Daniel Vetter7fad7982012-07-04 17:51:47 +020011686static void intel_enable_pipe_a(struct drm_device *dev)
11687{
11688 struct intel_connector *connector;
11689 struct drm_connector *crt = NULL;
11690 struct intel_load_detect_pipe load_detect_temp;
11691
11692 /* We can't just switch on the pipe A, we need to set things up with a
11693 * proper mode and output configuration. As a gross hack, enable pipe A
11694 * by enabling the load detect pipe once. */
11695 list_for_each_entry(connector,
11696 &dev->mode_config.connector_list,
11697 base.head) {
11698 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11699 crt = &connector->base;
11700 break;
11701 }
11702 }
11703
11704 if (!crt)
11705 return;
11706
11707 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11708 intel_release_load_detect_pipe(crt, &load_detect_temp);
11709
11710
11711}
11712
Daniel Vetterfa555832012-10-10 23:14:00 +020011713static bool
11714intel_check_plane_mapping(struct intel_crtc *crtc)
11715{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011716 struct drm_device *dev = crtc->base.dev;
11717 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011718 u32 reg, val;
11719
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011720 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011721 return true;
11722
11723 reg = DSPCNTR(!crtc->plane);
11724 val = I915_READ(reg);
11725
11726 if ((val & DISPLAY_PLANE_ENABLE) &&
11727 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11728 return false;
11729
11730 return true;
11731}
11732
Daniel Vetter24929352012-07-02 20:28:59 +020011733static void intel_sanitize_crtc(struct intel_crtc *crtc)
11734{
11735 struct drm_device *dev = crtc->base.dev;
11736 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011737 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011738
Daniel Vetter24929352012-07-02 20:28:59 +020011739 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011740 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011741 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11742
11743 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011744 * disable the crtc (and hence change the state) if it is wrong. Note
11745 * that gen4+ has a fixed plane -> pipe mapping. */
11746 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011747 struct intel_connector *connector;
11748 bool plane;
11749
Daniel Vetter24929352012-07-02 20:28:59 +020011750 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11751 crtc->base.base.id);
11752
11753 /* Pipe has the wrong plane attached and the plane is active.
11754 * Temporarily change the plane mapping and disable everything
11755 * ... */
11756 plane = crtc->plane;
11757 crtc->plane = !plane;
11758 dev_priv->display.crtc_disable(&crtc->base);
11759 crtc->plane = plane;
11760
11761 /* ... and break all links. */
11762 list_for_each_entry(connector, &dev->mode_config.connector_list,
11763 base.head) {
11764 if (connector->encoder->base.crtc != &crtc->base)
11765 continue;
11766
11767 intel_connector_break_all_links(connector);
11768 }
11769
11770 WARN_ON(crtc->active);
11771 crtc->base.enabled = false;
11772 }
Daniel Vetter24929352012-07-02 20:28:59 +020011773
Daniel Vetter7fad7982012-07-04 17:51:47 +020011774 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11775 crtc->pipe == PIPE_A && !crtc->active) {
11776 /* BIOS forgot to enable pipe A, this mostly happens after
11777 * resume. Force-enable the pipe to fix this, the update_dpms
11778 * call below we restore the pipe to the right state, but leave
11779 * the required bits on. */
11780 intel_enable_pipe_a(dev);
11781 }
11782
Daniel Vetter24929352012-07-02 20:28:59 +020011783 /* Adjust the state of the output pipe according to whether we
11784 * have active connectors/encoders. */
11785 intel_crtc_update_dpms(&crtc->base);
11786
11787 if (crtc->active != crtc->base.enabled) {
11788 struct intel_encoder *encoder;
11789
11790 /* This can happen either due to bugs in the get_hw_state
11791 * functions or because the pipe is force-enabled due to the
11792 * pipe A quirk. */
11793 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11794 crtc->base.base.id,
11795 crtc->base.enabled ? "enabled" : "disabled",
11796 crtc->active ? "enabled" : "disabled");
11797
11798 crtc->base.enabled = crtc->active;
11799
11800 /* Because we only establish the connector -> encoder ->
11801 * crtc links if something is active, this means the
11802 * crtc is now deactivated. Break the links. connector
11803 * -> encoder links are only establish when things are
11804 * actually up, hence no need to break them. */
11805 WARN_ON(crtc->active);
11806
11807 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11808 WARN_ON(encoder->connectors_active);
11809 encoder->base.crtc = NULL;
11810 }
11811 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011812 if (crtc->active) {
11813 /*
11814 * We start out with underrun reporting disabled to avoid races.
11815 * For correct bookkeeping mark this on active crtcs.
11816 *
11817 * No protection against concurrent access is required - at
11818 * worst a fifo underrun happens which also sets this to false.
11819 */
11820 crtc->cpu_fifo_underrun_disabled = true;
11821 crtc->pch_fifo_underrun_disabled = true;
11822 }
Daniel Vetter24929352012-07-02 20:28:59 +020011823}
11824
11825static void intel_sanitize_encoder(struct intel_encoder *encoder)
11826{
11827 struct intel_connector *connector;
11828 struct drm_device *dev = encoder->base.dev;
11829
11830 /* We need to check both for a crtc link (meaning that the
11831 * encoder is active and trying to read from a pipe) and the
11832 * pipe itself being active. */
11833 bool has_active_crtc = encoder->base.crtc &&
11834 to_intel_crtc(encoder->base.crtc)->active;
11835
11836 if (encoder->connectors_active && !has_active_crtc) {
11837 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11838 encoder->base.base.id,
11839 drm_get_encoder_name(&encoder->base));
11840
11841 /* Connector is active, but has no active pipe. This is
11842 * fallout from our resume register restoring. Disable
11843 * the encoder manually again. */
11844 if (encoder->base.crtc) {
11845 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11846 encoder->base.base.id,
11847 drm_get_encoder_name(&encoder->base));
11848 encoder->disable(encoder);
11849 }
11850
11851 /* Inconsistent output/port/pipe state happens presumably due to
11852 * a bug in one of the get_hw_state functions. Or someplace else
11853 * in our code, like the register restore mess on resume. Clamp
11854 * things to off as a safer default. */
11855 list_for_each_entry(connector,
11856 &dev->mode_config.connector_list,
11857 base.head) {
11858 if (connector->encoder != encoder)
11859 continue;
11860
11861 intel_connector_break_all_links(connector);
11862 }
11863 }
11864 /* Enabled encoders without active connectors will be fixed in
11865 * the crtc fixup. */
11866}
11867
Imre Deak04098752014-02-18 00:02:16 +020011868void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011869{
11870 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011871 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011872
Imre Deak04098752014-02-18 00:02:16 +020011873 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11874 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11875 i915_disable_vga(dev);
11876 }
11877}
11878
11879void i915_redisable_vga(struct drm_device *dev)
11880{
11881 struct drm_i915_private *dev_priv = dev->dev_private;
11882
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011883 /* This function can be called both from intel_modeset_setup_hw_state or
11884 * at a very early point in our resume sequence, where the power well
11885 * structures are not yet restored. Since this function is at a very
11886 * paranoid "someone might have enabled VGA while we were not looking"
11887 * level, just check if the power well is enabled instead of trying to
11888 * follow the "don't touch the power well if we don't need it" policy
11889 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011890 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011891 return;
11892
Imre Deak04098752014-02-18 00:02:16 +020011893 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011894}
11895
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011896static bool primary_get_hw_state(struct intel_crtc *crtc)
11897{
11898 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11899
11900 if (!crtc->active)
11901 return false;
11902
11903 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11904}
11905
Daniel Vetter30e984d2013-06-05 13:34:17 +020011906static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011907{
11908 struct drm_i915_private *dev_priv = dev->dev_private;
11909 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011910 struct intel_crtc *crtc;
11911 struct intel_encoder *encoder;
11912 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011913 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011914
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011915 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011916 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011917
Daniel Vetter99535992014-04-13 12:00:33 +020011918 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11919
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011920 crtc->active = dev_priv->display.get_pipe_config(crtc,
11921 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011922
11923 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011924 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011925
11926 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11927 crtc->base.base.id,
11928 crtc->active ? "enabled" : "disabled");
11929 }
11930
Daniel Vetter53589012013-06-05 13:34:16 +020011931 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011932 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011933 intel_ddi_setup_hw_pll_state(dev);
11934
Daniel Vetter53589012013-06-05 13:34:16 +020011935 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11936 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11937
11938 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11939 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011940 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020011941 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11942 pll->active++;
11943 }
11944 pll->refcount = pll->active;
11945
Daniel Vetter35c95372013-07-17 06:55:04 +020011946 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11947 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011948 }
11949
Daniel Vetter24929352012-07-02 20:28:59 +020011950 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11951 base.head) {
11952 pipe = 0;
11953
11954 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011955 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11956 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011957 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011958 } else {
11959 encoder->base.crtc = NULL;
11960 }
11961
11962 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011963 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011964 encoder->base.base.id,
11965 drm_get_encoder_name(&encoder->base),
11966 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011967 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011968 }
11969
11970 list_for_each_entry(connector, &dev->mode_config.connector_list,
11971 base.head) {
11972 if (connector->get_hw_state(connector)) {
11973 connector->base.dpms = DRM_MODE_DPMS_ON;
11974 connector->encoder->connectors_active = true;
11975 connector->base.encoder = &connector->encoder->base;
11976 } else {
11977 connector->base.dpms = DRM_MODE_DPMS_OFF;
11978 connector->base.encoder = NULL;
11979 }
11980 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11981 connector->base.base.id,
11982 drm_get_connector_name(&connector->base),
11983 connector->base.encoder ? "enabled" : "disabled");
11984 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011985}
11986
11987/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11988 * and i915 state tracking structures. */
11989void intel_modeset_setup_hw_state(struct drm_device *dev,
11990 bool force_restore)
11991{
11992 struct drm_i915_private *dev_priv = dev->dev_private;
11993 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011994 struct intel_crtc *crtc;
11995 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011996 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011997
11998 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011999
Jesse Barnesbabea612013-06-26 18:57:38 +030012000 /*
12001 * Now that we have the config, copy it to each CRTC struct
12002 * Note that this could go away if we move to using crtc_config
12003 * checking everywhere.
12004 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012005 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012006 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012007 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012008 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12009 crtc->base.base.id);
12010 drm_mode_debug_printmodeline(&crtc->base.mode);
12011 }
12012 }
12013
Daniel Vetter24929352012-07-02 20:28:59 +020012014 /* HW state is read out, now we need to sanitize this mess. */
12015 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12016 base.head) {
12017 intel_sanitize_encoder(encoder);
12018 }
12019
12020 for_each_pipe(pipe) {
12021 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12022 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012023 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012024 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012025
Daniel Vetter35c95372013-07-17 06:55:04 +020012026 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12027 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12028
12029 if (!pll->on || pll->active)
12030 continue;
12031
12032 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12033
12034 pll->disable(dev_priv, pll);
12035 pll->on = false;
12036 }
12037
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012038 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012039 ilk_wm_get_hw_state(dev);
12040
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012041 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012042 i915_redisable_vga(dev);
12043
Daniel Vetterf30da182013-04-11 20:22:50 +020012044 /*
12045 * We need to use raw interfaces for restoring state to avoid
12046 * checking (bogus) intermediate states.
12047 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012048 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012049 struct drm_crtc *crtc =
12050 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012051
12052 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012053 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012054 }
12055 } else {
12056 intel_modeset_update_staged_output_state(dev);
12057 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012058
12059 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012060}
12061
12062void intel_modeset_gem_init(struct drm_device *dev)
12063{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012064 struct drm_crtc *c;
12065 struct intel_framebuffer *fb;
12066
Imre Deakae484342014-03-31 15:10:44 +030012067 mutex_lock(&dev->struct_mutex);
12068 intel_init_gt_powersave(dev);
12069 mutex_unlock(&dev->struct_mutex);
12070
Chris Wilson1833b132012-05-09 11:56:28 +010012071 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012072
12073 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012074
12075 /*
12076 * Make sure any fbs we allocated at startup are properly
12077 * pinned & fenced. When we do the allocation it's too early
12078 * for this.
12079 */
12080 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012081 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012082 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012083 continue;
12084
Dave Airlie66e514c2014-04-03 07:51:54 +100012085 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012086 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12087 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12088 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012089 drm_framebuffer_unreference(c->primary->fb);
12090 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012091 }
12092 }
12093 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012094}
12095
Imre Deak4932e2c2014-02-11 17:12:48 +020012096void intel_connector_unregister(struct intel_connector *intel_connector)
12097{
12098 struct drm_connector *connector = &intel_connector->base;
12099
12100 intel_panel_destroy_backlight(connector);
12101 drm_sysfs_connector_remove(connector);
12102}
12103
Jesse Barnes79e53942008-11-07 14:24:08 -080012104void intel_modeset_cleanup(struct drm_device *dev)
12105{
Jesse Barnes652c3932009-08-17 13:31:43 -070012106 struct drm_i915_private *dev_priv = dev->dev_private;
12107 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012108 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012109
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012110 /*
12111 * Interrupts and polling as the first thing to avoid creating havoc.
12112 * Too much stuff here (turning of rps, connectors, ...) would
12113 * experience fancy races otherwise.
12114 */
12115 drm_irq_uninstall(dev);
12116 cancel_work_sync(&dev_priv->hotplug_work);
12117 /*
12118 * Due to the hpd irq storm handling the hotplug work can re-arm the
12119 * poll handlers. Hence disable polling after hpd handling is shut down.
12120 */
Keith Packardf87ea762010-10-03 19:36:26 -070012121 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012122
Jesse Barnes652c3932009-08-17 13:31:43 -070012123 mutex_lock(&dev->struct_mutex);
12124
Jesse Barnes723bfd72010-10-07 16:01:13 -070012125 intel_unregister_dsm_handler();
12126
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012127 for_each_crtc(dev, crtc) {
Jesse Barnes652c3932009-08-17 13:31:43 -070012128 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012129 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012130 continue;
12131
Daniel Vetter3dec0092010-08-20 21:40:52 +020012132 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012133 }
12134
Chris Wilson973d04f2011-07-08 12:22:37 +010012135 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012136
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012137 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012138
Daniel Vetter930ebb42012-06-29 23:32:16 +020012139 ironlake_teardown_rc6(dev);
12140
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012141 mutex_unlock(&dev->struct_mutex);
12142
Chris Wilson1630fe72011-07-08 12:22:42 +010012143 /* flush any delayed tasks or pending work */
12144 flush_scheduled_work();
12145
Jani Nikuladb31af12013-11-08 16:48:53 +020012146 /* destroy the backlight and sysfs files before encoders/connectors */
12147 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012148 struct intel_connector *intel_connector;
12149
12150 intel_connector = to_intel_connector(connector);
12151 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020012152 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012153
Jesse Barnes79e53942008-11-07 14:24:08 -080012154 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012155
12156 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012157
12158 mutex_lock(&dev->struct_mutex);
12159 intel_cleanup_gt_powersave(dev);
12160 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012161}
12162
Dave Airlie28d52042009-09-21 14:33:58 +100012163/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012164 * Return which encoder is currently attached for connector.
12165 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012166struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012167{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012168 return &intel_attached_encoder(connector)->base;
12169}
Jesse Barnes79e53942008-11-07 14:24:08 -080012170
Chris Wilsondf0e9242010-09-09 16:20:55 +010012171void intel_connector_attach_encoder(struct intel_connector *connector,
12172 struct intel_encoder *encoder)
12173{
12174 connector->encoder = encoder;
12175 drm_mode_connector_attach_encoder(&connector->base,
12176 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012177}
Dave Airlie28d52042009-09-21 14:33:58 +100012178
12179/*
12180 * set vga decode state - true == enable VGA decode
12181 */
12182int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12183{
12184 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012185 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012186 u16 gmch_ctrl;
12187
Chris Wilson75fa0412014-02-07 18:37:02 -020012188 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12189 DRM_ERROR("failed to read control word\n");
12190 return -EIO;
12191 }
12192
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012193 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12194 return 0;
12195
Dave Airlie28d52042009-09-21 14:33:58 +100012196 if (state)
12197 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12198 else
12199 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012200
12201 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12202 DRM_ERROR("failed to write control word\n");
12203 return -EIO;
12204 }
12205
Dave Airlie28d52042009-09-21 14:33:58 +100012206 return 0;
12207}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012208
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012209struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012210
12211 u32 power_well_driver;
12212
Chris Wilson63b66e52013-08-08 15:12:06 +020012213 int num_transcoders;
12214
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012215 struct intel_cursor_error_state {
12216 u32 control;
12217 u32 position;
12218 u32 base;
12219 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012220 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012221
12222 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012223 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012224 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030012225 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012226 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012227
12228 struct intel_plane_error_state {
12229 u32 control;
12230 u32 stride;
12231 u32 size;
12232 u32 pos;
12233 u32 addr;
12234 u32 surface;
12235 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012236 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012237
12238 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012239 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012240 enum transcoder cpu_transcoder;
12241
12242 u32 conf;
12243
12244 u32 htotal;
12245 u32 hblank;
12246 u32 hsync;
12247 u32 vtotal;
12248 u32 vblank;
12249 u32 vsync;
12250 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012251};
12252
12253struct intel_display_error_state *
12254intel_display_capture_error_state(struct drm_device *dev)
12255{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012256 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012257 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012258 int transcoders[] = {
12259 TRANSCODER_A,
12260 TRANSCODER_B,
12261 TRANSCODER_C,
12262 TRANSCODER_EDP,
12263 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012264 int i;
12265
Chris Wilson63b66e52013-08-08 15:12:06 +020012266 if (INTEL_INFO(dev)->num_pipes == 0)
12267 return NULL;
12268
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012269 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012270 if (error == NULL)
12271 return NULL;
12272
Imre Deak190be112013-11-25 17:15:31 +020012273 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012274 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12275
Damien Lespiau52331302012-08-15 19:23:25 +010012276 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012277 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012278 intel_display_power_enabled_sw(dev_priv,
12279 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012280 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012281 continue;
12282
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012283 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12284 error->cursor[i].control = I915_READ(CURCNTR(i));
12285 error->cursor[i].position = I915_READ(CURPOS(i));
12286 error->cursor[i].base = I915_READ(CURBASE(i));
12287 } else {
12288 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12289 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12290 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12291 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012292
12293 error->plane[i].control = I915_READ(DSPCNTR(i));
12294 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012295 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012296 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012297 error->plane[i].pos = I915_READ(DSPPOS(i));
12298 }
Paulo Zanonica291362013-03-06 20:03:14 -030012299 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12300 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012301 if (INTEL_INFO(dev)->gen >= 4) {
12302 error->plane[i].surface = I915_READ(DSPSURF(i));
12303 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12304 }
12305
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012306 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012307
12308 if (!HAS_PCH_SPLIT(dev))
12309 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012310 }
12311
12312 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12313 if (HAS_DDI(dev_priv->dev))
12314 error->num_transcoders++; /* Account for eDP. */
12315
12316 for (i = 0; i < error->num_transcoders; i++) {
12317 enum transcoder cpu_transcoder = transcoders[i];
12318
Imre Deakddf9c532013-11-27 22:02:02 +020012319 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012320 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012321 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012322 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012323 continue;
12324
Chris Wilson63b66e52013-08-08 15:12:06 +020012325 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12326
12327 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12328 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12329 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12330 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12331 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12332 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12333 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012334 }
12335
12336 return error;
12337}
12338
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012339#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12340
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012341void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012342intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012343 struct drm_device *dev,
12344 struct intel_display_error_state *error)
12345{
12346 int i;
12347
Chris Wilson63b66e52013-08-08 15:12:06 +020012348 if (!error)
12349 return;
12350
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012351 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012352 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012353 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012354 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012355 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012356 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012357 err_printf(m, " Power: %s\n",
12358 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012359 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012360 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012361
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012362 err_printf(m, "Plane [%d]:\n", i);
12363 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12364 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012365 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012366 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12367 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012368 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012369 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012370 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012371 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012372 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12373 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012374 }
12375
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012376 err_printf(m, "Cursor [%d]:\n", i);
12377 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12378 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12379 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012380 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012381
12382 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012383 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012384 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012385 err_printf(m, " Power: %s\n",
12386 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012387 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12388 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12389 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12390 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12391 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12392 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12393 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12394 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012395}