blob: 22d38c95db5a232ecd232e8c6de2e9cbc718d04a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010061
Jesse Barnes79e53942008-11-07 14:24:08 -080062typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075};
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Daniel Vetterd2acd212012-10-20 20:57:43 +020077int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
Chris Wilson021357a2010-09-07 20:54:59 +010087static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
Chris Wilson8b99e682010-10-13 09:59:17 +010090 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010095}
96
Daniel Vetter5d536e22013-07-06 12:52:06 +020097static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020099 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200100 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700108};
109
Daniel Vetter5d536e22013-07-06 12:52:06 +0200110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200112 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200113 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
Keith Packarde4b36692009-06-05 19:22:17 -0700123static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200125 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200126 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800202 },
Keith Packarde4b36692009-06-05 19:22:17 -0700203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800216 },
Keith Packarde4b36692009-06-05 19:22:17 -0700217};
218
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500219static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
233
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500234static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Eric Anholt273e27c2011-03-30 13:01:10 -0700247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800252static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800265static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400300 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400313 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800316};
317
Ville Syrjälädc730512013-09-24 21:26:30 +0300318static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700327 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300330 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300358}
359
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
Chris Wilson1b894b52010-12-14 20:04:54 +0000375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800377{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800378 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800379 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100382 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000383 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000388 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200393 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800395
396 return limit;
397}
398
Ma Ling044c7c42009-03-18 20:13:23 +0800399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100405 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 else
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700436 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300437 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700445 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700447 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200448 else
449 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 }
451 return limit;
452}
453
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456{
Shaohua Li21778322009-02-23 15:19:16 +0800457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800463}
464
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200470static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800471{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200472 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
Chris Wilson1b894b52010-12-14 20:04:54 +0000497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400527 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800528
529 return true;
530}
531
Ma Lingd4906092009-03-18 20:13:27 +0800532static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800536{
537 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 int err = target;
540
Daniel Vettera210b022012-11-26 17:22:08 +0100541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100547 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800559
Zhao Yakui42158662009-11-20 11:24:18 +0800560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200564 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 int this_err;
571
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200572 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
Ma Lingd4906092009-03-18 20:13:27 +0800593static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200597{
598 struct drm_device *dev = crtc->dev;
599 intel_clock_t clock;
600 int err = target;
601
602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
603 /*
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
607 */
608 if (intel_is_dual_link_lvds(dev))
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
619 memset(best_clock, 0, sizeof(*best_clock));
620
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
629 int this_err;
630
631 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
634 continue;
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
Ma Lingd4906092009-03-18 20:13:27 +0800652static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800656{
657 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800658 intel_clock_t clock;
659 int max_n;
660 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100666 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200679 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200681 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200690 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800693 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000694
695 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800706 return found;
707}
Ma Lingd4906092009-03-18 20:13:27 +0800708
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700713{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300714 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300715 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300716 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300719 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700720
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700724
725 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700731 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300733 unsigned int ppm, diff;
734
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300737
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300738 vlv_clock(refclk, &clock);
739
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300742 continue;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300748 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300749 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300750 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300752
Ville Syrjäläc6861222013-09-24 21:26:21 +0300753 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300754 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300755 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300756 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700757 }
758 }
759 }
760 }
761 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300763 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700764}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100825 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300826 * as Haswell has gained clock readout/fastboot support.
827 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000828 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300829 * properly reconstruct framebuffers.
830 */
Matt Roperf4510a22014-04-01 15:22:40 -0700831 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300833}
834
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
Daniel Vetter3b117c82013-04-17 20:15:07 +0200841 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200842}
843
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700852 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300853}
854
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800864{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700867
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300870 return;
871 }
872
Chris Wilson300387c2010-09-05 20:25:43 +0100873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700889 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
Keith Packardab7ad7f2010-10-03 00:33:06 -0700915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100930 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200939 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940
Keith Packardab7ad7f2010-10-03 00:33:06 -0700941 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200944 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700945 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200948 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700949 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800950}
951
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
Damien Lespiauc36346e2012-12-13 16:09:03 +0000964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
Jesse Barnesb24e7172011-01-04 15:09:30 -0800997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001017
Jani Nikula23538ef2013-08-27 15:12:22 +03001018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
Daniel Vetter55607e82013-06-16 21:42:39 +02001036struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001038{
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001042 return NULL;
1043
Daniel Vettera43f6e02013-06-07 23:10:32 +02001044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001051{
Jesse Barnes040484a2011-01-03 12:14:26 -08001052 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001053 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
Chris Wilson92b27b02012-05-20 18:10:50 +01001060 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001061 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001062 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001063
Daniel Vetter53589012013-06-05 13:34:16 +02001064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001065 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001068}
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001082 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 return;
1122
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001125 return;
1126
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
Daniel Vetter55607e82013-06-16 21:42:39 +02001132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001134{
1135 int reg;
1136 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001137 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001145}
1146
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001153 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174}
1175
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
Paulo Zanonid9d82082014-02-27 16:30:56 -03001182 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Daniel Vetter8e636782012-01-22 01:36:48 +01001205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
Imre Deakda7e29b2014-02-18 00:02:02 +02001209 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001220 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221}
1222
Chris Wilson931872f2012-01-16 23:01:13 +00001223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225{
1226 int reg;
1227 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001228 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236}
1237
Chris Wilson931872f2012-01-16 23:01:13 +00001238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001244 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
Ville Syrjälä653e1022013-06-04 13:49:05 +03001249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001253 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001257 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001258
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001260 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 }
1269}
1270
Jesse Barnes19332d72013-03-28 09:55:38 -07001271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001275 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001276 u32 val;
1277
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001282 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001284 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
1294 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001295 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1297 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001298 }
1299}
1300
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001302{
1303 u32 val;
1304 bool enabled;
1305
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001307
Jesse Barnes92f25842011-01-04 15:09:34 -08001308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
Daniel Vetterab9412b2013-05-03 11:49:46 +02001314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001327}
1328
Keith Packard4e634382011-08-06 10:39:45 -07001329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001340 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001343 } else {
1344 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345 return false;
1346 }
1347 return true;
1348}
1349
Keith Packard1519b992011-08-06 10:35:34 -07001350static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe, u32 val)
1352{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001353 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001354 return false;
1355
1356 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001357 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001358 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001359 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001362 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001363 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001364 return false;
1365 }
1366 return true;
1367}
1368
1369static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 val)
1371{
1372 if ((val & LVDS_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
1385static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
1388 if ((val & ADPA_DAC_ENABLE) == 0)
1389 return false;
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
1391 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392 return false;
1393 } else {
1394 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395 return false;
1396 }
1397 return true;
1398}
1399
Jesse Barnes291906f2011-02-02 12:28:03 -08001400static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001401 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001404 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Daniel Vetter75c5da22012-09-10 21:58:29 +02001408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, int reg)
1415{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001416 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001417 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001419 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001420
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001421 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001423 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
1429 int reg;
1430 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
Keith Packardf0575e92011-07-25 22:12:43 -07001432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001435
1436 reg = PCH_ADPA;
1437 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001438 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
1442 reg = PCH_LVDS;
1443 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001444 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001447
Paulo Zanonie2debe92013-02-18 19:00:27 -03001448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001453static void intel_init_dpio(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (!IS_VALLEYVIEW(dev))
1458 return;
1459
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001460 /*
1461 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462 * CHV x1 PHY (DP/HDMI D)
1463 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464 */
1465 if (IS_CHERRYVIEW(dev)) {
1466 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468 } else {
1469 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001471}
1472
1473static void intel_reset_dpio(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477 if (!IS_VALLEYVIEW(dev))
1478 return;
1479
Imre Deake5cbfbf2014-01-09 17:08:16 +02001480 /*
1481 * Enable the CRI clock source so we can get at the display and the
1482 * reference clock for VGA hotplug / manual detection.
1483 */
Imre Deak404faab2014-01-09 17:08:15 +02001484 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001485 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001486 DPLL_INTEGRATED_CRI_CLK_VLV);
1487
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001488 if (IS_CHERRYVIEW(dev)) {
1489 enum dpio_phy phy;
1490 u32 val;
1491
1492 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493 /* Poll for phypwrgood signal */
1494 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495 PHY_POWERGOOD(phy), 1))
1496 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498 /*
1499 * Deassert common lane reset for PHY.
1500 *
1501 * This should only be done on init and resume from S3
1502 * with both PLLs disabled, or we risk losing DPIO and
1503 * PLL synchronization.
1504 */
1505 val = I915_READ(DISPLAY_PHY_CONTROL);
1506 I915_WRITE(DISPLAY_PHY_CONTROL,
1507 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508 }
1509
1510 } else {
1511 /*
1512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515 * b. The other bits such as sfr settings / modesel may all
1516 * be set to 0.
1517 *
1518 * This should only be done on init and resume from S3 with
1519 * both PLLs disabled, or we risk losing DPIO and PLL
1520 * synchronization.
1521 */
1522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001524}
1525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001527{
Daniel Vetter426115c2013-07-11 22:13:42 +02001528 struct drm_device *dev = crtc->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int reg = DPLL(crtc->pipe);
1531 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001534
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001535 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538 /* PLL is protected by panel, make sure we can write it */
1539 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541
Daniel Vetter426115c2013-07-11 22:13:42 +02001542 I915_WRITE(reg, dpll);
1543 POSTING_READ(reg);
1544 udelay(150);
1545
1546 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
1552 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001556 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001557 POSTING_READ(reg);
1558 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001559 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562}
1563
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001564static void chv_enable_pll(struct intel_crtc *crtc)
1565{
1566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int pipe = crtc->pipe;
1569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570 int dpll = DPLL(crtc->pipe);
1571 u32 tmp;
1572
1573 assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577 mutex_lock(&dev_priv->dpio_lock);
1578
1579 /* Enable back the 10bit clock to display controller */
1580 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581 tmp |= DPIO_DCLKP_EN;
1582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
1590 tmp = I915_READ(dpll);
1591 tmp |= DPLL_VCO_ENABLE;
1592 I915_WRITE(dpll, tmp);
1593
1594 /* Check PLL is locked */
1595 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598 /* Deassert soft data lane reset*/
1599 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
1616 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
1619 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640
1641 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001654 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673}
1674
Jesse Barnesf6071162013-10-01 10:41:38 -07001675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
Imre Deake5cbfbf2014-01-09 17:08:16 +02001682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001686 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 int dpll = DPLL(pipe);
1696 u32 val;
1697
1698 /* Set PLL en = 0 */
1699 val = I915_READ(dpll);
1700 val &= ~DPLL_VCO_ENABLE;
1701 I915_WRITE(dpll, val);
1702
Jesse Barnesf6071162013-10-01 10:41:38 -07001703}
1704
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001705void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001707{
1708 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001709 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001711 switch (dport->port) {
1712 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001714 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001715 break;
1716 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001718 dpll_reg = DPLL(0);
1719 break;
1720 case PORT_D:
1721 port_mask = DPLL_PORTD_READY_MASK;
1722 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723 break;
1724 default:
1725 BUG();
1726 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001729 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001730 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731}
1732
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001733/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001734 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001735 * @dev_priv: i915 private structure
1736 * @pipe: pipe PLL to enable
1737 *
1738 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739 * drives the transcoder clock.
1740 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001741static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001742{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001745 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001746
Chris Wilson48da64a2012-05-13 20:16:12 +01001747 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001748 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001749 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001750 return;
1751
1752 if (WARN_ON(pll->refcount == 0))
1753 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001754
Daniel Vetter46edb022013-06-05 13:34:12 +02001755 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001757 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001758
Daniel Vettercdbd2312013-06-05 13:34:03 +02001759 if (pll->active++) {
1760 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001761 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001762 return;
1763 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001764 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001765
Daniel Vetter46edb022013-06-05 13:34:12 +02001766 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001767 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001768 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001769}
1770
Daniel Vettere2b78262013-06-07 23:10:03 +02001771static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001772{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001775 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001776
Jesse Barnes92f25842011-01-04 15:09:34 -08001777 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001778 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001779 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001780 return;
1781
Chris Wilson48da64a2012-05-13 20:16:12 +01001782 if (WARN_ON(pll->refcount == 0))
1783 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001784
Daniel Vetter46edb022013-06-05 13:34:12 +02001785 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001787 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788
Chris Wilson48da64a2012-05-13 20:16:12 +01001789 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001790 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001791 return;
1792 }
1793
Daniel Vettere9d69442013-06-05 13:34:15 +02001794 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001795 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001796 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001798
Daniel Vetter46edb022013-06-05 13:34:12 +02001799 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001800 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001801 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001802}
1803
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001804static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001806{
Daniel Vetter23670b322012-11-01 09:15:30 +01001807 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001808 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001810 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001811
1812 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001813 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001816 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001817 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001818
1819 /* FDI must be feeding us bits for PCH ports */
1820 assert_fdi_tx_enabled(dev_priv, pipe);
1821 assert_fdi_rx_enabled(dev_priv, pipe);
1822
Daniel Vetter23670b322012-11-01 09:15:30 +01001823 if (HAS_PCH_CPT(dev)) {
1824 /* Workaround: Set the timing override bit before enabling the
1825 * pch transcoder. */
1826 reg = TRANS_CHICKEN2(pipe);
1827 val = I915_READ(reg);
1828 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001830 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Daniel Vetterab9412b2013-05-03 11:49:46 +02001832 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001833 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001834 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001835
1836 if (HAS_PCH_IBX(dev_priv->dev)) {
1837 /*
1838 * make the BPC in transcoder be consistent with
1839 * that in pipeconf reg.
1840 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001841 val &= ~PIPECONF_BPC_MASK;
1842 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001843 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001844
1845 val &= ~TRANS_INTERLACE_MASK;
1846 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 if (HAS_PCH_IBX(dev_priv->dev) &&
1848 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849 val |= TRANS_LEGACY_INTERLACED_ILK;
1850 else
1851 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001852 else
1853 val |= TRANS_PROGRESSIVE;
1854
Jesse Barnes040484a2011-01-03 12:14:26 -08001855 I915_WRITE(reg, val | TRANS_ENABLE);
1856 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001857 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001858}
1859
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001860static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001864
1865 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001866 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001869 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001870 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001871
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001872 /* Workaround: set timing override bit. */
1873 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001875 I915_WRITE(_TRANSA_CHICKEN2, val);
1876
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001877 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001878 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001880 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001882 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883 else
1884 val |= TRANS_PROGRESSIVE;
1885
Daniel Vetterab9412b2013-05-03 11:49:46 +02001886 I915_WRITE(LPT_TRANSCONF, val);
1887 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889}
1890
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001891static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001893{
Daniel Vetter23670b322012-11-01 09:15:30 +01001894 struct drm_device *dev = dev_priv->dev;
1895 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001896
1897 /* FDI relies on the transcoder */
1898 assert_fdi_tx_disabled(dev_priv, pipe);
1899 assert_fdi_rx_disabled(dev_priv, pipe);
1900
Jesse Barnes291906f2011-02-02 12:28:03 -08001901 /* Ports must be off as well */
1902 assert_pch_ports_disabled(dev_priv, pipe);
1903
Daniel Vetterab9412b2013-05-03 11:49:46 +02001904 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001905 val = I915_READ(reg);
1906 val &= ~TRANS_ENABLE;
1907 I915_WRITE(reg, val);
1908 /* wait for PCH transcoder off, transcoder state */
1909 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001910 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001911
1912 if (!HAS_PCH_IBX(dev)) {
1913 /* Workaround: Clear the timing override chicken bit again. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
1918 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001921static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923 u32 val;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001927 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001929 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001930 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001931
1932 /* Workaround: clear timing override bit. */
1933 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001934 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001945static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946{
Paulo Zanoni03722642014-01-17 13:51:09 -02001947 struct drm_device *dev = crtc->base.dev;
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001952 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 int reg;
1954 u32 val;
1955
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001956 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001957 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001958 assert_sprites_disabled(dev_priv, pipe);
1959
Paulo Zanoni681e5812012-12-06 11:12:38 -02001960 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001961 pch_transcoder = TRANSCODER_A;
1962 else
1963 pch_transcoder = pipe;
1964
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 /*
1966 * A pipe without a PLL won't actually be able to drive bits from
1967 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1968 * need the check.
1969 */
1970 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001971 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001972 assert_dsi_pll_enabled(dev_priv);
1973 else
1974 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001976 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001977 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001978 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001979 assert_fdi_tx_pll_enabled(dev_priv,
1980 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001981 }
1982 /* FIXME: assert CPU port conditions for SNB+ */
1983 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001985 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001987 if (val & PIPECONF_ENABLE) {
1988 WARN_ON(!(pipe == PIPE_A &&
1989 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001990 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001991 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001992
1993 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001994 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995}
1996
1997/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001998 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 * @dev_priv: i915 private structure
2000 * @pipe: pipe to disable
2001 *
2002 * Disable @pipe, making sure that various hardware specific requirements
2003 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004 *
2005 * @pipe should be %PIPE_A or %PIPE_B.
2006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
2009static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010 enum pipe pipe)
2011{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002012 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
2017 /*
2018 * Make sure planes won't keep trying to pump pixels to us,
2019 * or we might hang the display.
2020 */
2021 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002022 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002023 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024
2025 /* Don't disable pipe A or pipe A PLLs if needed */
2026 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027 return;
2028
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002029 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002031 if ((val & PIPECONF_ENABLE) == 0)
2032 return;
2033
2034 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036}
2037
Keith Packardd74362c2011-07-28 14:47:14 -07002038/*
2039 * Plane regs are double buffered, going from enabled->disabled needs a
2040 * trigger in order to latch. The display address reg provides this.
2041 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002042void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002044{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002045 struct drm_device *dev = dev_priv->dev;
2046 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002047
2048 I915_WRITE(reg, I915_READ(reg));
2049 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002050}
2051
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002053 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 * @dev_priv: i915 private structure
2055 * @plane: plane to enable
2056 * @pipe: pipe being fed
2057 *
2058 * Enable @plane on @pipe, making sure that @pipe is running first.
2059 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002060static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002062{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069 assert_pipe_enabled(dev_priv, pipe);
2070
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002071 if (intel_crtc->primary_enabled)
2072 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002073
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002074 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002075
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 reg = DSPCNTR(plane);
2077 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002078 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002079
2080 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002081 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082 intel_wait_for_vblank(dev_priv->dev, pipe);
2083}
2084
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002086 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 * @dev_priv: i915 private structure
2088 * @plane: plane to disable
2089 * @pipe: pipe consuming the data
2090 *
2091 * Disable @plane; should be an independent operation.
2092 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002093static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002096 struct intel_crtc *intel_crtc =
2097 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 int reg;
2099 u32 val;
2100
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002101 if (!intel_crtc->primary_enabled)
2102 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002103
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002104 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002105
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 reg = DSPCNTR(plane);
2107 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002108 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002109
2110 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002111 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 intel_wait_for_vblank(dev_priv->dev, pipe);
2113}
2114
Chris Wilson693db182013-03-05 14:52:39 +00002115static bool need_vtd_wa(struct drm_device *dev)
2116{
2117#ifdef CONFIG_INTEL_IOMMU
2118 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119 return true;
2120#endif
2121 return false;
2122}
2123
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125{
2126 int tile_height;
2127
2128 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129 return ALIGN(height, tile_height);
2130}
2131
Chris Wilson127bd2a2010-07-23 23:32:05 +01002132int
Chris Wilson48b956c2010-09-14 12:50:34 +01002133intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002135 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136{
Chris Wilsonce453d82011-02-21 14:43:56 +00002137 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138 u32 alignment;
2139 int ret;
2140
Chris Wilson05394f32010-11-08 19:18:58 +00002141 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002142 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002143 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002145 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002146 alignment = 4 * 1024;
2147 else
2148 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149 break;
2150 case I915_TILING_X:
2151 /* pin() will align the object as required by fence */
2152 alignment = 0;
2153 break;
2154 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002155 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002156 return -EINVAL;
2157 default:
2158 BUG();
2159 }
2160
Chris Wilson693db182013-03-05 14:52:39 +00002161 /* Note that the w/a also requires 64 PTE of padding following the
2162 * bo. We currently fill all unused PTE with the shadow page and so
2163 * we should always have valid PTE following the scanout preventing
2164 * the VT-d warning.
2165 */
2166 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167 alignment = 256 * 1024;
2168
Chris Wilsonce453d82011-02-21 14:43:56 +00002169 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002170 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002171 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002172 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173
2174 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175 * fence, whereas 965+ only requires a fence if using
2176 * framebuffer compression. For simplicity, we always install
2177 * a fence as the cost is not that onerous.
2178 */
Chris Wilson06d98132012-04-17 15:31:24 +01002179 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002180 if (ret)
2181 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002182
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002183 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184
Chris Wilsonce453d82011-02-21 14:43:56 +00002185 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002187
2188err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002189 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002190err_interruptible:
2191 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002192 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193}
2194
Chris Wilson1690e1e2011-12-14 13:57:08 +01002195void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196{
2197 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002198 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002199}
2200
Daniel Vetterc2c75132012-07-05 12:17:30 +02002201/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002203unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204 unsigned int tiling_mode,
2205 unsigned int cpp,
2206 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002207{
Chris Wilsonbc752862013-02-21 20:04:31 +00002208 if (tiling_mode != I915_TILING_NONE) {
2209 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002210
Chris Wilsonbc752862013-02-21 20:04:31 +00002211 tile_rows = *y / 8;
2212 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002213
Chris Wilsonbc752862013-02-21 20:04:31 +00002214 tiles = *x / (512/cpp);
2215 *x %= 512/cpp;
2216
2217 return tile_rows * pitch * 8 + tiles * 4096;
2218 } else {
2219 unsigned int offset;
2220
2221 offset = *y * pitch + *x * cpp;
2222 *y = 0;
2223 *x = (offset & 4095) / cpp;
2224 return offset & -4096;
2225 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226}
2227
Jesse Barnes46f297f2014-03-07 08:57:48 -08002228int intel_format_to_fourcc(int format)
2229{
2230 switch (format) {
2231 case DISPPLANE_8BPP:
2232 return DRM_FORMAT_C8;
2233 case DISPPLANE_BGRX555:
2234 return DRM_FORMAT_XRGB1555;
2235 case DISPPLANE_BGRX565:
2236 return DRM_FORMAT_RGB565;
2237 default:
2238 case DISPPLANE_BGRX888:
2239 return DRM_FORMAT_XRGB8888;
2240 case DISPPLANE_RGBX888:
2241 return DRM_FORMAT_XBGR8888;
2242 case DISPPLANE_BGRX101010:
2243 return DRM_FORMAT_XRGB2101010;
2244 case DISPPLANE_RGBX101010:
2245 return DRM_FORMAT_XBGR2101010;
2246 }
2247}
2248
Jesse Barnes484b41d2014-03-07 08:57:55 -08002249static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002250 struct intel_plane_config *plane_config)
2251{
2252 struct drm_device *dev = crtc->base.dev;
2253 struct drm_i915_gem_object *obj = NULL;
2254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255 u32 base = plane_config->base;
2256
Chris Wilsonff2652e2014-03-10 08:07:02 +00002257 if (plane_config->size == 0)
2258 return false;
2259
Jesse Barnes46f297f2014-03-07 08:57:48 -08002260 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261 plane_config->size);
2262 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002263 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002264
2265 if (plane_config->tiled) {
2266 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002267 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002268 }
2269
Dave Airlie66e514c2014-04-03 07:51:54 +10002270 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271 mode_cmd.width = crtc->base.primary->fb->width;
2272 mode_cmd.height = crtc->base.primary->fb->height;
2273 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002274
2275 mutex_lock(&dev->struct_mutex);
2276
Dave Airlie66e514c2014-04-03 07:51:54 +10002277 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002278 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002279 DRM_DEBUG_KMS("intel fb init failed\n");
2280 goto out_unref_obj;
2281 }
2282
2283 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002284
2285 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002287
2288out_unref_obj:
2289 drm_gem_object_unreference(&obj->base);
2290 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002291 return false;
2292}
2293
2294static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295 struct intel_plane_config *plane_config)
2296{
2297 struct drm_device *dev = intel_crtc->base.dev;
2298 struct drm_crtc *c;
2299 struct intel_crtc *i;
2300 struct intel_framebuffer *fb;
2301
Dave Airlie66e514c2014-04-03 07:51:54 +10002302 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002303 return;
2304
2305 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306 return;
2307
Dave Airlie66e514c2014-04-03 07:51:54 +10002308 kfree(intel_crtc->base.primary->fb);
2309 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002310
2311 /*
2312 * Failed to alloc the obj, check to see if we should share
2313 * an fb with another CRTC instead
2314 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002315 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002316 i = to_intel_crtc(c);
2317
2318 if (c == &intel_crtc->base)
2319 continue;
2320
Dave Airlie66e514c2014-04-03 07:51:54 +10002321 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002322 continue;
2323
Dave Airlie66e514c2014-04-03 07:51:54 +10002324 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002326 drm_framebuffer_reference(c->primary->fb);
2327 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002328 break;
2329 }
2330 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331}
2332
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002333static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2334 struct drm_framebuffer *fb,
2335 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002336{
2337 struct drm_device *dev = crtc->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002341 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002342 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002343 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002344 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002346
Jesse Barnes81255562010-08-02 12:07:50 -07002347 intel_fb = to_intel_framebuffer(fb);
2348 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = DSPCNTR(plane);
2351 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002352 /* Mask out pixel format bits in case we change it */
2353 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002354 switch (fb->pixel_format) {
2355 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002356 dspcntr |= DISPPLANE_8BPP;
2357 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002358 case DRM_FORMAT_XRGB1555:
2359 case DRM_FORMAT_ARGB1555:
2360 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002361 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002362 case DRM_FORMAT_RGB565:
2363 dspcntr |= DISPPLANE_BGRX565;
2364 break;
2365 case DRM_FORMAT_XRGB8888:
2366 case DRM_FORMAT_ARGB8888:
2367 dspcntr |= DISPPLANE_BGRX888;
2368 break;
2369 case DRM_FORMAT_XBGR8888:
2370 case DRM_FORMAT_ABGR8888:
2371 dspcntr |= DISPPLANE_RGBX888;
2372 break;
2373 case DRM_FORMAT_XRGB2101010:
2374 case DRM_FORMAT_ARGB2101010:
2375 dspcntr |= DISPPLANE_BGRX101010;
2376 break;
2377 case DRM_FORMAT_XBGR2101010:
2378 case DRM_FORMAT_ABGR2101010:
2379 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002380 break;
2381 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002382 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002383 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002384
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002385 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002386 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002387 dspcntr |= DISPPLANE_TILED;
2388 else
2389 dspcntr &= ~DISPPLANE_TILED;
2390 }
2391
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002392 if (IS_G4X(dev))
2393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002396
Daniel Vettere506a0c2012-07-05 12:17:29 +02002397 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002398
Daniel Vetterc2c75132012-07-05 12:17:30 +02002399 if (INTEL_INFO(dev)->gen >= 4) {
2400 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002401 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402 fb->bits_per_pixel / 8,
2403 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404 linear_offset -= intel_crtc->dspaddr_offset;
2405 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002406 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002407 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002408
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002409 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002412 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002413 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002414 I915_WRITE(DSPSURF(plane),
2415 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002419 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002421}
2422
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002423static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2424 struct drm_framebuffer *fb,
2425 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002426{
2427 struct drm_device *dev = crtc->dev;
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2430 struct intel_framebuffer *intel_fb;
2431 struct drm_i915_gem_object *obj;
2432 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002433 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002434 u32 dspcntr;
2435 u32 reg;
2436
Jesse Barnes17638cd2011-06-24 12:19:23 -07002437 intel_fb = to_intel_framebuffer(fb);
2438 obj = intel_fb->obj;
2439
2440 reg = DSPCNTR(plane);
2441 dspcntr = I915_READ(reg);
2442 /* Mask out pixel format bits in case we change it */
2443 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002444 switch (fb->pixel_format) {
2445 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002446 dspcntr |= DISPPLANE_8BPP;
2447 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002448 case DRM_FORMAT_RGB565:
2449 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002450 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002451 case DRM_FORMAT_XRGB8888:
2452 case DRM_FORMAT_ARGB8888:
2453 dspcntr |= DISPPLANE_BGRX888;
2454 break;
2455 case DRM_FORMAT_XBGR8888:
2456 case DRM_FORMAT_ABGR8888:
2457 dspcntr |= DISPPLANE_RGBX888;
2458 break;
2459 case DRM_FORMAT_XRGB2101010:
2460 case DRM_FORMAT_ARGB2101010:
2461 dspcntr |= DISPPLANE_BGRX101010;
2462 break;
2463 case DRM_FORMAT_XBGR2101010:
2464 case DRM_FORMAT_ABGR2101010:
2465 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002466 break;
2467 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002468 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002469 }
2470
2471 if (obj->tiling_mode != I915_TILING_NONE)
2472 dspcntr |= DISPPLANE_TILED;
2473 else
2474 dspcntr &= ~DISPPLANE_TILED;
2475
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002476 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002477 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2478 else
2479 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002480
2481 I915_WRITE(reg, dspcntr);
2482
Daniel Vettere506a0c2012-07-05 12:17:29 +02002483 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002484 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002485 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2486 fb->bits_per_pixel / 8,
2487 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002488 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002489
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002490 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2491 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2492 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002493 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002494 I915_WRITE(DSPSURF(plane),
2495 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002496 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002497 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2498 } else {
2499 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2500 I915_WRITE(DSPLINOFF(plane), linear_offset);
2501 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002502 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002503}
2504
2505/* Assume fb object is pinned & idle & fenced and just update base pointers */
2506static int
2507intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2508 int x, int y, enum mode_set_atomic state)
2509{
2510 struct drm_device *dev = crtc->dev;
2511 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002512
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002513 if (dev_priv->display.disable_fbc)
2514 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002515 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002516
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002517 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2518
2519 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002520}
2521
Ville Syrjälä96a02912013-02-18 19:08:49 +02002522void intel_display_handle_reset(struct drm_device *dev)
2523{
2524 struct drm_i915_private *dev_priv = dev->dev_private;
2525 struct drm_crtc *crtc;
2526
2527 /*
2528 * Flips in the rings have been nuked by the reset,
2529 * so complete all pending flips so that user space
2530 * will get its events and not get stuck.
2531 *
2532 * Also update the base address of all primary
2533 * planes to the the last fb to make sure we're
2534 * showing the correct fb after a reset.
2535 *
2536 * Need to make two loops over the crtcs so that we
2537 * don't try to grab a crtc mutex before the
2538 * pending_flip_queue really got woken up.
2539 */
2540
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002541 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2543 enum plane plane = intel_crtc->plane;
2544
2545 intel_prepare_page_flip(dev, plane);
2546 intel_finish_page_flip_plane(dev, plane);
2547 }
2548
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002549 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2551
2552 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002553 /*
2554 * FIXME: Once we have proper support for primary planes (and
2555 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002556 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002557 */
Matt Roperf4510a22014-04-01 15:22:40 -07002558 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002559 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002560 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002561 crtc->x,
2562 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002563 mutex_unlock(&crtc->mutex);
2564 }
2565}
2566
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002567static int
Chris Wilson14667a42012-04-03 17:58:35 +01002568intel_finish_fb(struct drm_framebuffer *old_fb)
2569{
2570 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2571 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2572 bool was_interruptible = dev_priv->mm.interruptible;
2573 int ret;
2574
Chris Wilson14667a42012-04-03 17:58:35 +01002575 /* Big Hammer, we also need to ensure that any pending
2576 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2577 * current scanout is retired before unpinning the old
2578 * framebuffer.
2579 *
2580 * This should only fail upon a hung GPU, in which case we
2581 * can safely continue.
2582 */
2583 dev_priv->mm.interruptible = false;
2584 ret = i915_gem_object_finish_gpu(obj);
2585 dev_priv->mm.interruptible = was_interruptible;
2586
2587 return ret;
2588}
2589
Chris Wilson7d5e3792014-03-04 13:15:08 +00002590static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2591{
2592 struct drm_device *dev = crtc->dev;
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2595 unsigned long flags;
2596 bool pending;
2597
2598 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2599 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2600 return false;
2601
2602 spin_lock_irqsave(&dev->event_lock, flags);
2603 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2604 spin_unlock_irqrestore(&dev->event_lock, flags);
2605
2606 return pending;
2607}
2608
Chris Wilson14667a42012-04-03 17:58:35 +01002609static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002610intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002611 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002612{
2613 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002616 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002617 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002618
Chris Wilson7d5e3792014-03-04 13:15:08 +00002619 if (intel_crtc_has_pending_flip(crtc)) {
2620 DRM_ERROR("pipe is still busy with an old pageflip\n");
2621 return -EBUSY;
2622 }
2623
Jesse Barnes79e53942008-11-07 14:24:08 -08002624 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002625 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002626 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002627 return 0;
2628 }
2629
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002630 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002631 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2632 plane_name(intel_crtc->plane),
2633 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002634 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002635 }
2636
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002637 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002638 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002639 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002640 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002641 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002642 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002643 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002644 return ret;
2645 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002646
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002647 /*
2648 * Update pipe size and adjust fitter if needed: the reason for this is
2649 * that in compute_mode_changes we check the native mode (not the pfit
2650 * mode) to see if we can flip rather than do a full mode set. In the
2651 * fastboot case, we'll flip, but if we don't update the pipesrc and
2652 * pfit state, we'll end up with a big fb scanned out into the wrong
2653 * sized surface.
2654 *
2655 * To fix this properly, we need to hoist the checks up into
2656 * compute_mode_changes (or above), check the actual pfit state and
2657 * whether the platform allows pfit disable with pipe active, and only
2658 * then update the pipesrc and pfit state, even on the flip path.
2659 */
Jani Nikulad330a952014-01-21 11:24:25 +02002660 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002661 const struct drm_display_mode *adjusted_mode =
2662 &intel_crtc->config.adjusted_mode;
2663
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002664 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002665 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2666 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002667 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002668 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2669 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2670 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2671 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2672 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2673 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002674 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2675 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002676 }
2677
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002678 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002679
Matt Roperf4510a22014-04-01 15:22:40 -07002680 old_fb = crtc->primary->fb;
2681 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002682 crtc->x = x;
2683 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002684
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002685 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002686 if (intel_crtc->active && old_fb != fb)
2687 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002688 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002689 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002690 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002691 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002692
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002693 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002694 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002695 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002696 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002697
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002698 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002699}
2700
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002701static void intel_fdi_normal_train(struct drm_crtc *crtc)
2702{
2703 struct drm_device *dev = crtc->dev;
2704 struct drm_i915_private *dev_priv = dev->dev_private;
2705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2706 int pipe = intel_crtc->pipe;
2707 u32 reg, temp;
2708
2709 /* enable normal train */
2710 reg = FDI_TX_CTL(pipe);
2711 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002712 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002715 } else {
2716 temp &= ~FDI_LINK_TRAIN_NONE;
2717 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002718 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002719 I915_WRITE(reg, temp);
2720
2721 reg = FDI_RX_CTL(pipe);
2722 temp = I915_READ(reg);
2723 if (HAS_PCH_CPT(dev)) {
2724 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2725 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2726 } else {
2727 temp &= ~FDI_LINK_TRAIN_NONE;
2728 temp |= FDI_LINK_TRAIN_NONE;
2729 }
2730 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2731
2732 /* wait one idle pattern time */
2733 POSTING_READ(reg);
2734 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002735
2736 /* IVB wants error correction enabled */
2737 if (IS_IVYBRIDGE(dev))
2738 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2739 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002740}
2741
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002742static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002743{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002744 return crtc->base.enabled && crtc->active &&
2745 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002746}
2747
Daniel Vetter01a415f2012-10-27 15:58:40 +02002748static void ivb_modeset_global_resources(struct drm_device *dev)
2749{
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 struct intel_crtc *pipe_B_crtc =
2752 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2753 struct intel_crtc *pipe_C_crtc =
2754 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2755 uint32_t temp;
2756
Daniel Vetter1e833f42013-02-19 22:31:57 +01002757 /*
2758 * When everything is off disable fdi C so that we could enable fdi B
2759 * with all lanes. Note that we don't care about enabled pipes without
2760 * an enabled pch encoder.
2761 */
2762 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2763 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002764 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2765 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2766
2767 temp = I915_READ(SOUTH_CHICKEN1);
2768 temp &= ~FDI_BC_BIFURCATION_SELECT;
2769 DRM_DEBUG_KMS("disabling fdi C rx\n");
2770 I915_WRITE(SOUTH_CHICKEN1, temp);
2771 }
2772}
2773
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002774/* The FDI link training functions for ILK/Ibexpeak. */
2775static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2780 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002781 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002782
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002783 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002784 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002785
Adam Jacksone1a44742010-06-25 15:32:14 -04002786 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2787 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002788 reg = FDI_RX_IMR(pipe);
2789 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002790 temp &= ~FDI_RX_SYMBOL_LOCK;
2791 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 I915_WRITE(reg, temp);
2793 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002794 udelay(150);
2795
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002796 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_TX_CTL(pipe);
2798 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002799 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2800 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002801 temp &= ~FDI_LINK_TRAIN_NONE;
2802 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002803 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002804
Chris Wilson5eddb702010-09-11 13:48:45 +01002805 reg = FDI_RX_CTL(pipe);
2806 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002807 temp &= ~FDI_LINK_TRAIN_NONE;
2808 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002809 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2810
2811 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002812 udelay(150);
2813
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002814 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2816 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2817 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002818
Chris Wilson5eddb702010-09-11 13:48:45 +01002819 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002820 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002821 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2823
2824 if ((temp & FDI_RX_BIT_LOCK)) {
2825 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002827 break;
2828 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002829 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002830 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002831 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002832
2833 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 reg = FDI_TX_CTL(pipe);
2835 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 temp &= ~FDI_LINK_TRAIN_NONE;
2837 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002838 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002839
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 reg = FDI_RX_CTL(pipe);
2841 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002842 temp &= ~FDI_LINK_TRAIN_NONE;
2843 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002844 I915_WRITE(reg, temp);
2845
2846 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002847 udelay(150);
2848
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002850 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002851 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002852 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2853
2854 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002855 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 DRM_DEBUG_KMS("FDI train 2 done.\n");
2857 break;
2858 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002859 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002860 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002862
2863 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002864
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865}
2866
Akshay Joshi0206e352011-08-16 15:34:10 -04002867static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2869 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2870 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2871 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2872};
2873
2874/* The FDI link training functions for SNB/Cougarpoint. */
2875static void gen6_fdi_link_train(struct drm_crtc *crtc)
2876{
2877 struct drm_device *dev = crtc->dev;
2878 struct drm_i915_private *dev_priv = dev->dev_private;
2879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2880 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002881 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002882
Adam Jacksone1a44742010-06-25 15:32:14 -04002883 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2884 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 reg = FDI_RX_IMR(pipe);
2886 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002887 temp &= ~FDI_RX_SYMBOL_LOCK;
2888 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 I915_WRITE(reg, temp);
2890
2891 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002892 udelay(150);
2893
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002894 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002895 reg = FDI_TX_CTL(pipe);
2896 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002897 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2898 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002899 temp &= ~FDI_LINK_TRAIN_NONE;
2900 temp |= FDI_LINK_TRAIN_PATTERN_1;
2901 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2902 /* SNB-B */
2903 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002905
Daniel Vetterd74cf322012-10-26 10:58:13 +02002906 I915_WRITE(FDI_RX_MISC(pipe),
2907 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2908
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002911 if (HAS_PCH_CPT(dev)) {
2912 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914 } else {
2915 temp &= ~FDI_LINK_TRAIN_NONE;
2916 temp |= FDI_LINK_TRAIN_PATTERN_1;
2917 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2919
2920 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002921 udelay(150);
2922
Akshay Joshi0206e352011-08-16 15:34:10 -04002923 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 reg = FDI_TX_CTL(pipe);
2925 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002926 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2927 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002928 I915_WRITE(reg, temp);
2929
2930 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002931 udelay(500);
2932
Sean Paulfa37d392012-03-02 12:53:39 -05002933 for (retry = 0; retry < 5; retry++) {
2934 reg = FDI_RX_IIR(pipe);
2935 temp = I915_READ(reg);
2936 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2937 if (temp & FDI_RX_BIT_LOCK) {
2938 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2939 DRM_DEBUG_KMS("FDI train 1 done.\n");
2940 break;
2941 }
2942 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002943 }
Sean Paulfa37d392012-03-02 12:53:39 -05002944 if (retry < 5)
2945 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002946 }
2947 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002949
2950 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002951 reg = FDI_TX_CTL(pipe);
2952 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002953 temp &= ~FDI_LINK_TRAIN_NONE;
2954 temp |= FDI_LINK_TRAIN_PATTERN_2;
2955 if (IS_GEN6(dev)) {
2956 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2957 /* SNB-B */
2958 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2959 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002961
Chris Wilson5eddb702010-09-11 13:48:45 +01002962 reg = FDI_RX_CTL(pipe);
2963 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002964 if (HAS_PCH_CPT(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2966 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2967 } else {
2968 temp &= ~FDI_LINK_TRAIN_NONE;
2969 temp |= FDI_LINK_TRAIN_PATTERN_2;
2970 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 udelay(150);
2975
Akshay Joshi0206e352011-08-16 15:34:10 -04002976 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 reg = FDI_TX_CTL(pipe);
2978 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2980 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 I915_WRITE(reg, temp);
2982
2983 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002984 udelay(500);
2985
Sean Paulfa37d392012-03-02 12:53:39 -05002986 for (retry = 0; retry < 5; retry++) {
2987 reg = FDI_RX_IIR(pipe);
2988 temp = I915_READ(reg);
2989 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2990 if (temp & FDI_RX_SYMBOL_LOCK) {
2991 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2992 DRM_DEBUG_KMS("FDI train 2 done.\n");
2993 break;
2994 }
2995 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002996 }
Sean Paulfa37d392012-03-02 12:53:39 -05002997 if (retry < 5)
2998 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002999 }
3000 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003001 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002
3003 DRM_DEBUG_KMS("FDI train done.\n");
3004}
3005
Jesse Barnes357555c2011-04-28 15:09:55 -07003006/* Manual link training for Ivy Bridge A0 parts */
3007static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3008{
3009 struct drm_device *dev = crtc->dev;
3010 struct drm_i915_private *dev_priv = dev->dev_private;
3011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3012 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003013 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003014
3015 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3016 for train result */
3017 reg = FDI_RX_IMR(pipe);
3018 temp = I915_READ(reg);
3019 temp &= ~FDI_RX_SYMBOL_LOCK;
3020 temp &= ~FDI_RX_BIT_LOCK;
3021 I915_WRITE(reg, temp);
3022
3023 POSTING_READ(reg);
3024 udelay(150);
3025
Daniel Vetter01a415f2012-10-27 15:58:40 +02003026 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3027 I915_READ(FDI_RX_IIR(pipe)));
3028
Jesse Barnes139ccd32013-08-19 11:04:55 -07003029 /* Try each vswing and preemphasis setting twice before moving on */
3030 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3031 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003032 reg = FDI_TX_CTL(pipe);
3033 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003034 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3035 temp &= ~FDI_TX_ENABLE;
3036 I915_WRITE(reg, temp);
3037
3038 reg = FDI_RX_CTL(pipe);
3039 temp = I915_READ(reg);
3040 temp &= ~FDI_LINK_TRAIN_AUTO;
3041 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3042 temp &= ~FDI_RX_ENABLE;
3043 I915_WRITE(reg, temp);
3044
3045 /* enable CPU FDI TX and PCH FDI RX */
3046 reg = FDI_TX_CTL(pipe);
3047 temp = I915_READ(reg);
3048 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3049 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3050 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003051 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003052 temp |= snb_b_fdi_train_param[j/2];
3053 temp |= FDI_COMPOSITE_SYNC;
3054 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3055
3056 I915_WRITE(FDI_RX_MISC(pipe),
3057 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3058
3059 reg = FDI_RX_CTL(pipe);
3060 temp = I915_READ(reg);
3061 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3064
3065 POSTING_READ(reg);
3066 udelay(1); /* should be 0.5us */
3067
3068 for (i = 0; i < 4; i++) {
3069 reg = FDI_RX_IIR(pipe);
3070 temp = I915_READ(reg);
3071 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3072
3073 if (temp & FDI_RX_BIT_LOCK ||
3074 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3075 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3076 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3077 i);
3078 break;
3079 }
3080 udelay(1); /* should be 0.5us */
3081 }
3082 if (i == 4) {
3083 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3084 continue;
3085 }
3086
3087 /* Train 2 */
3088 reg = FDI_TX_CTL(pipe);
3089 temp = I915_READ(reg);
3090 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3091 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3092 I915_WRITE(reg, temp);
3093
3094 reg = FDI_RX_CTL(pipe);
3095 temp = I915_READ(reg);
3096 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3097 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003098 I915_WRITE(reg, temp);
3099
3100 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003101 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003102
Jesse Barnes139ccd32013-08-19 11:04:55 -07003103 for (i = 0; i < 4; i++) {
3104 reg = FDI_RX_IIR(pipe);
3105 temp = I915_READ(reg);
3106 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003107
Jesse Barnes139ccd32013-08-19 11:04:55 -07003108 if (temp & FDI_RX_SYMBOL_LOCK ||
3109 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3110 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3111 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3112 i);
3113 goto train_done;
3114 }
3115 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003116 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003117 if (i == 4)
3118 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003119 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003120
Jesse Barnes139ccd32013-08-19 11:04:55 -07003121train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003122 DRM_DEBUG_KMS("FDI train done.\n");
3123}
3124
Daniel Vetter88cefb62012-08-12 19:27:14 +02003125static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003126{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003127 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003128 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003129 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003131
Jesse Barnesc64e3112010-09-10 11:27:03 -07003132
Jesse Barnes0e23b992010-09-10 11:10:00 -07003133 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003134 reg = FDI_RX_CTL(pipe);
3135 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003136 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3137 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003138 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3140
3141 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003142 udelay(200);
3143
3144 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 temp = I915_READ(reg);
3146 I915_WRITE(reg, temp | FDI_PCDCLK);
3147
3148 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003149 udelay(200);
3150
Paulo Zanoni20749732012-11-23 15:30:38 -02003151 /* Enable CPU FDI TX PLL, always on for Ironlake */
3152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
3154 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3155 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003156
Paulo Zanoni20749732012-11-23 15:30:38 -02003157 POSTING_READ(reg);
3158 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003159 }
3160}
3161
Daniel Vetter88cefb62012-08-12 19:27:14 +02003162static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3163{
3164 struct drm_device *dev = intel_crtc->base.dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 int pipe = intel_crtc->pipe;
3167 u32 reg, temp;
3168
3169 /* Switch from PCDclk to Rawclk */
3170 reg = FDI_RX_CTL(pipe);
3171 temp = I915_READ(reg);
3172 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3173
3174 /* Disable CPU FDI TX PLL */
3175 reg = FDI_TX_CTL(pipe);
3176 temp = I915_READ(reg);
3177 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3178
3179 POSTING_READ(reg);
3180 udelay(100);
3181
3182 reg = FDI_RX_CTL(pipe);
3183 temp = I915_READ(reg);
3184 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3185
3186 /* Wait for the clocks to turn off. */
3187 POSTING_READ(reg);
3188 udelay(100);
3189}
3190
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003191static void ironlake_fdi_disable(struct drm_crtc *crtc)
3192{
3193 struct drm_device *dev = crtc->dev;
3194 struct drm_i915_private *dev_priv = dev->dev_private;
3195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3196 int pipe = intel_crtc->pipe;
3197 u32 reg, temp;
3198
3199 /* disable CPU FDI tx and PCH FDI rx */
3200 reg = FDI_TX_CTL(pipe);
3201 temp = I915_READ(reg);
3202 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3203 POSTING_READ(reg);
3204
3205 reg = FDI_RX_CTL(pipe);
3206 temp = I915_READ(reg);
3207 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003208 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003209 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3210
3211 POSTING_READ(reg);
3212 udelay(100);
3213
3214 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003215 if (HAS_PCH_IBX(dev)) {
3216 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003217 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003218
3219 /* still set train pattern 1 */
3220 reg = FDI_TX_CTL(pipe);
3221 temp = I915_READ(reg);
3222 temp &= ~FDI_LINK_TRAIN_NONE;
3223 temp |= FDI_LINK_TRAIN_PATTERN_1;
3224 I915_WRITE(reg, temp);
3225
3226 reg = FDI_RX_CTL(pipe);
3227 temp = I915_READ(reg);
3228 if (HAS_PCH_CPT(dev)) {
3229 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3230 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3231 } else {
3232 temp &= ~FDI_LINK_TRAIN_NONE;
3233 temp |= FDI_LINK_TRAIN_PATTERN_1;
3234 }
3235 /* BPC in FDI rx is consistent with that in PIPECONF */
3236 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003237 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003238 I915_WRITE(reg, temp);
3239
3240 POSTING_READ(reg);
3241 udelay(100);
3242}
3243
Chris Wilson5dce5b932014-01-20 10:17:36 +00003244bool intel_has_pending_fb_unpin(struct drm_device *dev)
3245{
3246 struct intel_crtc *crtc;
3247
3248 /* Note that we don't need to be called with mode_config.lock here
3249 * as our list of CRTC objects is static for the lifetime of the
3250 * device and so cannot disappear as we iterate. Similarly, we can
3251 * happily treat the predicates as racy, atomic checks as userspace
3252 * cannot claim and pin a new fb without at least acquring the
3253 * struct_mutex and so serialising with us.
3254 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003255 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003256 if (atomic_read(&crtc->unpin_work_count) == 0)
3257 continue;
3258
3259 if (crtc->unpin_work)
3260 intel_wait_for_vblank(dev, crtc->pipe);
3261
3262 return true;
3263 }
3264
3265 return false;
3266}
3267
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003268static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3269{
Chris Wilson0f911282012-04-17 10:05:38 +01003270 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003271 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003272
Matt Roperf4510a22014-04-01 15:22:40 -07003273 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003274 return;
3275
Daniel Vetter2c10d572012-12-20 21:24:07 +01003276 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3277
Chris Wilson5bb61642012-09-27 21:25:58 +01003278 wait_event(dev_priv->pending_flip_queue,
3279 !intel_crtc_has_pending_flip(crtc));
3280
Chris Wilson0f911282012-04-17 10:05:38 +01003281 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003282 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003283 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003284}
3285
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003286/* Program iCLKIP clock to the desired frequency */
3287static void lpt_program_iclkip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003291 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003292 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3293 u32 temp;
3294
Daniel Vetter09153002012-12-12 14:06:44 +01003295 mutex_lock(&dev_priv->dpio_lock);
3296
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003297 /* It is necessary to ungate the pixclk gate prior to programming
3298 * the divisors, and gate it back when it is done.
3299 */
3300 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3301
3302 /* Disable SSCCTL */
3303 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003304 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3305 SBI_SSCCTL_DISABLE,
3306 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003307
3308 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003309 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003310 auxdiv = 1;
3311 divsel = 0x41;
3312 phaseinc = 0x20;
3313 } else {
3314 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003315 * but the adjusted_mode->crtc_clock in in KHz. To get the
3316 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003317 * convert the virtual clock precision to KHz here for higher
3318 * precision.
3319 */
3320 u32 iclk_virtual_root_freq = 172800 * 1000;
3321 u32 iclk_pi_range = 64;
3322 u32 desired_divisor, msb_divisor_value, pi_value;
3323
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003324 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003325 msb_divisor_value = desired_divisor / iclk_pi_range;
3326 pi_value = desired_divisor % iclk_pi_range;
3327
3328 auxdiv = 0;
3329 divsel = msb_divisor_value - 2;
3330 phaseinc = pi_value;
3331 }
3332
3333 /* This should not happen with any sane values */
3334 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3335 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3336 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3337 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3338
3339 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003340 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003341 auxdiv,
3342 divsel,
3343 phasedir,
3344 phaseinc);
3345
3346 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003347 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003348 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3349 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3350 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3351 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3352 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3353 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003354 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003355
3356 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003357 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003358 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3359 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003360 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003361
3362 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003364 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003365 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003366
3367 /* Wait for initialization time */
3368 udelay(24);
3369
3370 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003371
3372 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003373}
3374
Daniel Vetter275f01b22013-05-03 11:49:47 +02003375static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3376 enum pipe pch_transcoder)
3377{
3378 struct drm_device *dev = crtc->base.dev;
3379 struct drm_i915_private *dev_priv = dev->dev_private;
3380 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3381
3382 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3383 I915_READ(HTOTAL(cpu_transcoder)));
3384 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3385 I915_READ(HBLANK(cpu_transcoder)));
3386 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3387 I915_READ(HSYNC(cpu_transcoder)));
3388
3389 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3390 I915_READ(VTOTAL(cpu_transcoder)));
3391 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3392 I915_READ(VBLANK(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3394 I915_READ(VSYNC(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3396 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3397}
3398
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003399static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3400{
3401 struct drm_i915_private *dev_priv = dev->dev_private;
3402 uint32_t temp;
3403
3404 temp = I915_READ(SOUTH_CHICKEN1);
3405 if (temp & FDI_BC_BIFURCATION_SELECT)
3406 return;
3407
3408 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3409 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3410
3411 temp |= FDI_BC_BIFURCATION_SELECT;
3412 DRM_DEBUG_KMS("enabling fdi C rx\n");
3413 I915_WRITE(SOUTH_CHICKEN1, temp);
3414 POSTING_READ(SOUTH_CHICKEN1);
3415}
3416
3417static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3418{
3419 struct drm_device *dev = intel_crtc->base.dev;
3420 struct drm_i915_private *dev_priv = dev->dev_private;
3421
3422 switch (intel_crtc->pipe) {
3423 case PIPE_A:
3424 break;
3425 case PIPE_B:
3426 if (intel_crtc->config.fdi_lanes > 2)
3427 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3428 else
3429 cpt_enable_fdi_bc_bifurcation(dev);
3430
3431 break;
3432 case PIPE_C:
3433 cpt_enable_fdi_bc_bifurcation(dev);
3434
3435 break;
3436 default:
3437 BUG();
3438 }
3439}
3440
Jesse Barnesf67a5592011-01-05 10:31:48 -08003441/*
3442 * Enable PCH resources required for PCH ports:
3443 * - PCH PLLs
3444 * - FDI training & RX/TX
3445 * - update transcoder timings
3446 * - DP transcoding bits
3447 * - transcoder
3448 */
3449static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003450{
3451 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003455 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003456
Daniel Vetterab9412b2013-05-03 11:49:46 +02003457 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003458
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003459 if (IS_IVYBRIDGE(dev))
3460 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3461
Daniel Vettercd986ab2012-10-26 10:58:12 +02003462 /* Write the TU size bits before fdi link training, so that error
3463 * detection works. */
3464 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3465 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3466
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003467 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003468 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003469
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003470 /* We need to program the right clock selection before writing the pixel
3471 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003472 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003473 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003474
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003475 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003476 temp |= TRANS_DPLL_ENABLE(pipe);
3477 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003478 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003479 temp |= sel;
3480 else
3481 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003482 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003483 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003484
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003485 /* XXX: pch pll's can be enabled any time before we enable the PCH
3486 * transcoder, and we actually should do this to not upset any PCH
3487 * transcoder that already use the clock when we share it.
3488 *
3489 * Note that enable_shared_dpll tries to do the right thing, but
3490 * get_shared_dpll unconditionally resets the pll - we need that to have
3491 * the right LVDS enable sequence. */
3492 ironlake_enable_shared_dpll(intel_crtc);
3493
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003494 /* set transcoder timing, panel must allow it */
3495 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003496 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003497
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003498 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003499
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003500 /* For PCH DP, enable TRANS_DP_CTL */
3501 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003502 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3503 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003504 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = TRANS_DP_CTL(pipe);
3506 temp = I915_READ(reg);
3507 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003508 TRANS_DP_SYNC_MASK |
3509 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 temp |= (TRANS_DP_OUTPUT_ENABLE |
3511 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003512 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003513
3514 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003516 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003518
3519 switch (intel_trans_dp_port_sel(crtc)) {
3520 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003522 break;
3523 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 break;
3526 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003528 break;
3529 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003530 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 }
3532
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 }
3535
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003536 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003537}
3538
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003539static void lpt_pch_enable(struct drm_crtc *crtc)
3540{
3541 struct drm_device *dev = crtc->dev;
3542 struct drm_i915_private *dev_priv = dev->dev_private;
3543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003544 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003545
Daniel Vetterab9412b2013-05-03 11:49:46 +02003546 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003547
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003548 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003549
Paulo Zanoni0540e482012-10-31 18:12:40 -02003550 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003551 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003552
Paulo Zanoni937bb612012-10-31 18:12:47 -02003553 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003554}
3555
Daniel Vettere2b78262013-06-07 23:10:03 +02003556static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003557{
Daniel Vettere2b78262013-06-07 23:10:03 +02003558 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003559
3560 if (pll == NULL)
3561 return;
3562
3563 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003564 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003565 return;
3566 }
3567
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003568 if (--pll->refcount == 0) {
3569 WARN_ON(pll->on);
3570 WARN_ON(pll->active);
3571 }
3572
Daniel Vettera43f6e02013-06-07 23:10:32 +02003573 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003574}
3575
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003576static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003577{
Daniel Vettere2b78262013-06-07 23:10:03 +02003578 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3579 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3580 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003581
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003582 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003583 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3584 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003585 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003586 }
3587
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003588 if (HAS_PCH_IBX(dev_priv->dev)) {
3589 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003590 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003591 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003592
Daniel Vetter46edb022013-06-05 13:34:12 +02003593 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3594 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003595
3596 goto found;
3597 }
3598
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003599 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3600 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003601
3602 /* Only want to check enabled timings first */
3603 if (pll->refcount == 0)
3604 continue;
3605
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003606 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3607 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003608 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003609 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003610 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003611
3612 goto found;
3613 }
3614 }
3615
3616 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003617 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3618 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003619 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003620 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3621 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003622 goto found;
3623 }
3624 }
3625
3626 return NULL;
3627
3628found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003629 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003630 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3631 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003632
Daniel Vettercdbd2312013-06-05 13:34:03 +02003633 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003634 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3635 sizeof(pll->hw_state));
3636
Daniel Vetter46edb022013-06-05 13:34:12 +02003637 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003638 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003639 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003640
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003641 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003642 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003643 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003644
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645 return pll;
3646}
3647
Daniel Vettera1520312013-05-03 11:49:50 +02003648static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003649{
3650 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003651 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003652 u32 temp;
3653
3654 temp = I915_READ(dslreg);
3655 udelay(500);
3656 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003657 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003658 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003659 }
3660}
3661
Jesse Barnesb074cec2013-04-25 12:55:02 -07003662static void ironlake_pfit_enable(struct intel_crtc *crtc)
3663{
3664 struct drm_device *dev = crtc->base.dev;
3665 struct drm_i915_private *dev_priv = dev->dev_private;
3666 int pipe = crtc->pipe;
3667
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003668 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003669 /* Force use of hard-coded filter coefficients
3670 * as some pre-programmed values are broken,
3671 * e.g. x201.
3672 */
3673 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3674 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3675 PF_PIPE_SEL_IVB(pipe));
3676 else
3677 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3678 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3679 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003680 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003681}
3682
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003683static void intel_enable_planes(struct drm_crtc *crtc)
3684{
3685 struct drm_device *dev = crtc->dev;
3686 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003687 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003688 struct intel_plane *intel_plane;
3689
Matt Roperaf2b6532014-04-01 15:22:32 -07003690 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3691 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003692 if (intel_plane->pipe == pipe)
3693 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003694 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003695}
3696
3697static void intel_disable_planes(struct drm_crtc *crtc)
3698{
3699 struct drm_device *dev = crtc->dev;
3700 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003701 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003702 struct intel_plane *intel_plane;
3703
Matt Roperaf2b6532014-04-01 15:22:32 -07003704 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3705 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003706 if (intel_plane->pipe == pipe)
3707 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003708 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003709}
3710
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003711void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003712{
3713 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3714
3715 if (!crtc->config.ips_enabled)
3716 return;
3717
3718 /* We can only enable IPS after we enable a plane and wait for a vblank.
3719 * We guarantee that the plane is enabled by calling intel_enable_ips
3720 * only after intel_enable_plane. And intel_enable_plane already waits
3721 * for a vblank, so all we need to do here is to enable the IPS bit. */
3722 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003723 if (IS_BROADWELL(crtc->base.dev)) {
3724 mutex_lock(&dev_priv->rps.hw_lock);
3725 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3726 mutex_unlock(&dev_priv->rps.hw_lock);
3727 /* Quoting Art Runyan: "its not safe to expect any particular
3728 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003729 * mailbox." Moreover, the mailbox may return a bogus state,
3730 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003731 */
3732 } else {
3733 I915_WRITE(IPS_CTL, IPS_ENABLE);
3734 /* The bit only becomes 1 in the next vblank, so this wait here
3735 * is essentially intel_wait_for_vblank. If we don't have this
3736 * and don't wait for vblanks until the end of crtc_enable, then
3737 * the HW state readout code will complain that the expected
3738 * IPS_CTL value is not the one we read. */
3739 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3740 DRM_ERROR("Timed out waiting for IPS enable\n");
3741 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003742}
3743
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003744void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003745{
3746 struct drm_device *dev = crtc->base.dev;
3747 struct drm_i915_private *dev_priv = dev->dev_private;
3748
3749 if (!crtc->config.ips_enabled)
3750 return;
3751
3752 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003753 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003754 mutex_lock(&dev_priv->rps.hw_lock);
3755 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3756 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003757 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3758 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3759 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003760 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003761 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003762 POSTING_READ(IPS_CTL);
3763 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003764
3765 /* We need to wait for a vblank before we can disable the plane. */
3766 intel_wait_for_vblank(dev, crtc->pipe);
3767}
3768
3769/** Loads the palette/gamma unit for the CRTC with the prepared values */
3770static void intel_crtc_load_lut(struct drm_crtc *crtc)
3771{
3772 struct drm_device *dev = crtc->dev;
3773 struct drm_i915_private *dev_priv = dev->dev_private;
3774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3775 enum pipe pipe = intel_crtc->pipe;
3776 int palreg = PALETTE(pipe);
3777 int i;
3778 bool reenable_ips = false;
3779
3780 /* The clocks have to be on to load the palette. */
3781 if (!crtc->enabled || !intel_crtc->active)
3782 return;
3783
3784 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3785 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3786 assert_dsi_pll_enabled(dev_priv);
3787 else
3788 assert_pll_enabled(dev_priv, pipe);
3789 }
3790
3791 /* use legacy palette for Ironlake */
3792 if (HAS_PCH_SPLIT(dev))
3793 palreg = LGC_PALETTE(pipe);
3794
3795 /* Workaround : Do not read or write the pipe palette/gamma data while
3796 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3797 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003798 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003799 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3800 GAMMA_MODE_MODE_SPLIT)) {
3801 hsw_disable_ips(intel_crtc);
3802 reenable_ips = true;
3803 }
3804
3805 for (i = 0; i < 256; i++) {
3806 I915_WRITE(palreg + 4 * i,
3807 (intel_crtc->lut_r[i] << 16) |
3808 (intel_crtc->lut_g[i] << 8) |
3809 intel_crtc->lut_b[i]);
3810 }
3811
3812 if (reenable_ips)
3813 hsw_enable_ips(intel_crtc);
3814}
3815
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003816static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3817{
3818 if (!enable && intel_crtc->overlay) {
3819 struct drm_device *dev = intel_crtc->base.dev;
3820 struct drm_i915_private *dev_priv = dev->dev_private;
3821
3822 mutex_lock(&dev->struct_mutex);
3823 dev_priv->mm.interruptible = false;
3824 (void) intel_overlay_switch_off(intel_crtc->overlay);
3825 dev_priv->mm.interruptible = true;
3826 mutex_unlock(&dev->struct_mutex);
3827 }
3828
3829 /* Let userspace switch the overlay on again. In most cases userspace
3830 * has to recompute where to put it anyway.
3831 */
3832}
3833
3834/**
3835 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3836 * cursor plane briefly if not already running after enabling the display
3837 * plane.
3838 * This workaround avoids occasional blank screens when self refresh is
3839 * enabled.
3840 */
3841static void
3842g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3843{
3844 u32 cntl = I915_READ(CURCNTR(pipe));
3845
3846 if ((cntl & CURSOR_MODE) == 0) {
3847 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3848
3849 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3850 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3851 intel_wait_for_vblank(dev_priv->dev, pipe);
3852 I915_WRITE(CURCNTR(pipe), cntl);
3853 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3854 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3855 }
3856}
3857
3858static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003859{
3860 struct drm_device *dev = crtc->dev;
3861 struct drm_i915_private *dev_priv = dev->dev_private;
3862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 int pipe = intel_crtc->pipe;
3864 int plane = intel_crtc->plane;
3865
3866 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3867 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003868 /* The fixup needs to happen before cursor is enabled */
3869 if (IS_G4X(dev))
3870 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003871 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003872 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003873
3874 hsw_enable_ips(intel_crtc);
3875
3876 mutex_lock(&dev->struct_mutex);
3877 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02003878 intel_edp_psr_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003879 mutex_unlock(&dev->struct_mutex);
3880}
3881
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003882static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003883{
3884 struct drm_device *dev = crtc->dev;
3885 struct drm_i915_private *dev_priv = dev->dev_private;
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3887 int pipe = intel_crtc->pipe;
3888 int plane = intel_crtc->plane;
3889
3890 intel_crtc_wait_for_pending_flips(crtc);
3891 drm_vblank_off(dev, pipe);
3892
3893 if (dev_priv->fbc.plane == plane)
3894 intel_disable_fbc(dev);
3895
3896 hsw_disable_ips(intel_crtc);
3897
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003898 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003899 intel_crtc_update_cursor(crtc, false);
3900 intel_disable_planes(crtc);
3901 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3902}
3903
Jesse Barnesf67a5592011-01-05 10:31:48 -08003904static void ironlake_crtc_enable(struct drm_crtc *crtc)
3905{
3906 struct drm_device *dev = crtc->dev;
3907 struct drm_i915_private *dev_priv = dev->dev_private;
3908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003909 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003910 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003911
Daniel Vetter08a48462012-07-02 11:43:47 +02003912 WARN_ON(!crtc->enabled);
3913
Jesse Barnesf67a5592011-01-05 10:31:48 -08003914 if (intel_crtc->active)
3915 return;
3916
3917 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003918
3919 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3920 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3921
Daniel Vetterf6736a12013-06-05 13:34:30 +02003922 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003923 if (encoder->pre_enable)
3924 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003925
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003926 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003927 /* Note: FDI PLL enabling _must_ be done before we enable the
3928 * cpu pipes, hence this is separate from all the other fdi/pch
3929 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003930 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003931 } else {
3932 assert_fdi_tx_disabled(dev_priv, pipe);
3933 assert_fdi_rx_disabled(dev_priv, pipe);
3934 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003935
Jesse Barnesb074cec2013-04-25 12:55:02 -07003936 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003937
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003938 /*
3939 * On ILK+ LUT must be loaded before the pipe is running but with
3940 * clocks enabled
3941 */
3942 intel_crtc_load_lut(crtc);
3943
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003944 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003945 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003946
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003947 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003948 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003949
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003950 for_each_encoder_on_crtc(dev, crtc, encoder)
3951 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003952
3953 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003954 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003955
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003956 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003957
Daniel Vetter6ce94102012-10-04 19:20:03 +02003958 /*
3959 * There seems to be a race in PCH platform hw (at least on some
3960 * outputs) where an enabled pipe still completes any pageflip right
3961 * away (as if the pipe is off) instead of waiting for vblank. As soon
3962 * as the first vblank happend, everything works as expected. Hence just
3963 * wait for one vblank before returning to avoid strange things
3964 * happening.
3965 */
3966 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003967}
3968
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003969/* IPS only exists on ULT machines and is tied to pipe A. */
3970static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3971{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003972 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003973}
3974
Paulo Zanonie4916942013-09-20 16:21:19 -03003975/*
3976 * This implements the workaround described in the "notes" section of the mode
3977 * set sequence documentation. When going from no pipes or single pipe to
3978 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3979 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3980 */
3981static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3982{
3983 struct drm_device *dev = crtc->base.dev;
3984 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3985
3986 /* We want to get the other_active_crtc only if there's only 1 other
3987 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003988 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03003989 if (!crtc_it->active || crtc_it == crtc)
3990 continue;
3991
3992 if (other_active_crtc)
3993 return;
3994
3995 other_active_crtc = crtc_it;
3996 }
3997 if (!other_active_crtc)
3998 return;
3999
4000 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4001 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4002}
4003
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004004static void haswell_crtc_enable(struct drm_crtc *crtc)
4005{
4006 struct drm_device *dev = crtc->dev;
4007 struct drm_i915_private *dev_priv = dev->dev_private;
4008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4009 struct intel_encoder *encoder;
4010 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004011
4012 WARN_ON(!crtc->enabled);
4013
4014 if (intel_crtc->active)
4015 return;
4016
4017 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004018
4019 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4020 if (intel_crtc->config.has_pch_encoder)
4021 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4022
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004023 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004024 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004025
4026 for_each_encoder_on_crtc(dev, crtc, encoder)
4027 if (encoder->pre_enable)
4028 encoder->pre_enable(encoder);
4029
Paulo Zanoni1f544382012-10-24 11:32:00 -02004030 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004031
Jesse Barnesb074cec2013-04-25 12:55:02 -07004032 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004033
4034 /*
4035 * On ILK+ LUT must be loaded before the pipe is running but with
4036 * clocks enabled
4037 */
4038 intel_crtc_load_lut(crtc);
4039
Paulo Zanoni1f544382012-10-24 11:32:00 -02004040 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004041 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004042
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004043 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004044 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004045
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004046 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004047 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004048
Jani Nikula8807e552013-08-30 19:40:32 +03004049 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004050 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004051 intel_opregion_notify_encoder(encoder, true);
4052 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004053
Paulo Zanonie4916942013-09-20 16:21:19 -03004054 /* If we change the relative order between pipe/planes enabling, we need
4055 * to change the workaround. */
4056 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004057 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004058}
4059
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004060static void ironlake_pfit_disable(struct intel_crtc *crtc)
4061{
4062 struct drm_device *dev = crtc->base.dev;
4063 struct drm_i915_private *dev_priv = dev->dev_private;
4064 int pipe = crtc->pipe;
4065
4066 /* To avoid upsetting the power well on haswell only disable the pfit if
4067 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004068 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004069 I915_WRITE(PF_CTL(pipe), 0);
4070 I915_WRITE(PF_WIN_POS(pipe), 0);
4071 I915_WRITE(PF_WIN_SZ(pipe), 0);
4072 }
4073}
4074
Jesse Barnes6be4a602010-09-10 10:26:01 -07004075static void ironlake_crtc_disable(struct drm_crtc *crtc)
4076{
4077 struct drm_device *dev = crtc->dev;
4078 struct drm_i915_private *dev_priv = dev->dev_private;
4079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004080 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004081 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004082 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004083
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004084 if (!intel_crtc->active)
4085 return;
4086
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004087 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004088
Daniel Vetterea9d7582012-07-10 10:42:52 +02004089 for_each_encoder_on_crtc(dev, crtc, encoder)
4090 encoder->disable(encoder);
4091
Daniel Vetterd925c592013-06-05 13:34:04 +02004092 if (intel_crtc->config.has_pch_encoder)
4093 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4094
Jesse Barnesb24e7172011-01-04 15:09:30 -08004095 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004096
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004097 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004098
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004099 for_each_encoder_on_crtc(dev, crtc, encoder)
4100 if (encoder->post_disable)
4101 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004102
Daniel Vetterd925c592013-06-05 13:34:04 +02004103 if (intel_crtc->config.has_pch_encoder) {
4104 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004105
Daniel Vetterd925c592013-06-05 13:34:04 +02004106 ironlake_disable_pch_transcoder(dev_priv, pipe);
4107 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004108
Daniel Vetterd925c592013-06-05 13:34:04 +02004109 if (HAS_PCH_CPT(dev)) {
4110 /* disable TRANS_DP_CTL */
4111 reg = TRANS_DP_CTL(pipe);
4112 temp = I915_READ(reg);
4113 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4114 TRANS_DP_PORT_SEL_MASK);
4115 temp |= TRANS_DP_PORT_SEL_NONE;
4116 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004117
Daniel Vetterd925c592013-06-05 13:34:04 +02004118 /* disable DPLL_SEL */
4119 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004120 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004121 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004122 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004123
4124 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004125 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004126
4127 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004128 }
4129
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004130 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004131 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004132
4133 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004134 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004135 intel_edp_psr_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004136 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004137}
4138
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004139static void haswell_crtc_disable(struct drm_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4144 struct intel_encoder *encoder;
4145 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004146 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004147
4148 if (!intel_crtc->active)
4149 return;
4150
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004151 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004152
Jani Nikula8807e552013-08-30 19:40:32 +03004153 for_each_encoder_on_crtc(dev, crtc, encoder) {
4154 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004155 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004156 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004157
Paulo Zanoni86642812013-04-12 17:57:57 -03004158 if (intel_crtc->config.has_pch_encoder)
4159 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004160 intel_disable_pipe(dev_priv, pipe);
4161
Paulo Zanoniad80a812012-10-24 16:06:19 -02004162 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004163
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004164 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004165
Paulo Zanoni1f544382012-10-24 11:32:00 -02004166 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004167
4168 for_each_encoder_on_crtc(dev, crtc, encoder)
4169 if (encoder->post_disable)
4170 encoder->post_disable(encoder);
4171
Daniel Vetter88adfff2013-03-28 10:42:01 +01004172 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004173 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004174 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004175 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004176 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004177
4178 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004179 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004180
4181 mutex_lock(&dev->struct_mutex);
4182 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004183 intel_edp_psr_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004184 mutex_unlock(&dev->struct_mutex);
4185}
4186
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004187static void ironlake_crtc_off(struct drm_crtc *crtc)
4188{
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004190 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004191}
4192
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004193static void haswell_crtc_off(struct drm_crtc *crtc)
4194{
4195 intel_ddi_put_crtc_pll(crtc);
4196}
4197
Jesse Barnes2dd24552013-04-25 12:55:01 -07004198static void i9xx_pfit_enable(struct intel_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->base.dev;
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 struct intel_crtc_config *pipe_config = &crtc->config;
4203
Daniel Vetter328d8e82013-05-08 10:36:31 +02004204 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004205 return;
4206
Daniel Vetterc0b03412013-05-28 12:05:54 +02004207 /*
4208 * The panel fitter should only be adjusted whilst the pipe is disabled,
4209 * according to register description and PRM.
4210 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004211 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4212 assert_pipe_disabled(dev_priv, crtc->pipe);
4213
Jesse Barnesb074cec2013-04-25 12:55:02 -07004214 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4215 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004216
4217 /* Border color in case we don't scale up to the full screen. Black by
4218 * default, change to something else for debugging. */
4219 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004220}
4221
Imre Deak77d22dc2014-03-05 16:20:52 +02004222#define for_each_power_domain(domain, mask) \
4223 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4224 if ((1 << (domain)) & (mask))
4225
Imre Deak319be8a2014-03-04 19:22:57 +02004226enum intel_display_power_domain
4227intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004228{
Imre Deak319be8a2014-03-04 19:22:57 +02004229 struct drm_device *dev = intel_encoder->base.dev;
4230 struct intel_digital_port *intel_dig_port;
4231
4232 switch (intel_encoder->type) {
4233 case INTEL_OUTPUT_UNKNOWN:
4234 /* Only DDI platforms should ever use this output type */
4235 WARN_ON_ONCE(!HAS_DDI(dev));
4236 case INTEL_OUTPUT_DISPLAYPORT:
4237 case INTEL_OUTPUT_HDMI:
4238 case INTEL_OUTPUT_EDP:
4239 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4240 switch (intel_dig_port->port) {
4241 case PORT_A:
4242 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4243 case PORT_B:
4244 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4245 case PORT_C:
4246 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4247 case PORT_D:
4248 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4249 default:
4250 WARN_ON_ONCE(1);
4251 return POWER_DOMAIN_PORT_OTHER;
4252 }
4253 case INTEL_OUTPUT_ANALOG:
4254 return POWER_DOMAIN_PORT_CRT;
4255 case INTEL_OUTPUT_DSI:
4256 return POWER_DOMAIN_PORT_DSI;
4257 default:
4258 return POWER_DOMAIN_PORT_OTHER;
4259 }
4260}
4261
4262static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4263{
4264 struct drm_device *dev = crtc->dev;
4265 struct intel_encoder *intel_encoder;
4266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4267 enum pipe pipe = intel_crtc->pipe;
4268 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004269 unsigned long mask;
4270 enum transcoder transcoder;
4271
4272 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4273
4274 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4275 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4276 if (pfit_enabled)
4277 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4278
Imre Deak319be8a2014-03-04 19:22:57 +02004279 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4280 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4281
Imre Deak77d22dc2014-03-05 16:20:52 +02004282 return mask;
4283}
4284
4285void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4286 bool enable)
4287{
4288 if (dev_priv->power_domains.init_power_on == enable)
4289 return;
4290
4291 if (enable)
4292 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4293 else
4294 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4295
4296 dev_priv->power_domains.init_power_on = enable;
4297}
4298
4299static void modeset_update_crtc_power_domains(struct drm_device *dev)
4300{
4301 struct drm_i915_private *dev_priv = dev->dev_private;
4302 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4303 struct intel_crtc *crtc;
4304
4305 /*
4306 * First get all needed power domains, then put all unneeded, to avoid
4307 * any unnecessary toggling of the power wells.
4308 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004309 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004310 enum intel_display_power_domain domain;
4311
4312 if (!crtc->base.enabled)
4313 continue;
4314
Imre Deak319be8a2014-03-04 19:22:57 +02004315 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004316
4317 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4318 intel_display_power_get(dev_priv, domain);
4319 }
4320
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004321 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004322 enum intel_display_power_domain domain;
4323
4324 for_each_power_domain(domain, crtc->enabled_power_domains)
4325 intel_display_power_put(dev_priv, domain);
4326
4327 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4328 }
4329
4330 intel_display_set_init_power(dev_priv, false);
4331}
4332
Jesse Barnes586f49d2013-11-04 16:06:59 -08004333int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004334{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004335 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004336
Jesse Barnes586f49d2013-11-04 16:06:59 -08004337 /* Obtain SKU information */
4338 mutex_lock(&dev_priv->dpio_lock);
4339 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4340 CCK_FUSE_HPLL_FREQ_MASK;
4341 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004342
Jesse Barnes586f49d2013-11-04 16:06:59 -08004343 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004344}
4345
4346/* Adjust CDclk dividers to allow high res or save power if possible */
4347static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4348{
4349 struct drm_i915_private *dev_priv = dev->dev_private;
4350 u32 val, cmd;
4351
Imre Deakd60c4472014-03-27 17:45:10 +02004352 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4353 dev_priv->vlv_cdclk_freq = cdclk;
4354
Jesse Barnes30a970c2013-11-04 13:48:12 -08004355 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4356 cmd = 2;
4357 else if (cdclk == 266)
4358 cmd = 1;
4359 else
4360 cmd = 0;
4361
4362 mutex_lock(&dev_priv->rps.hw_lock);
4363 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4364 val &= ~DSPFREQGUAR_MASK;
4365 val |= (cmd << DSPFREQGUAR_SHIFT);
4366 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4367 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4368 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4369 50)) {
4370 DRM_ERROR("timed out waiting for CDclk change\n");
4371 }
4372 mutex_unlock(&dev_priv->rps.hw_lock);
4373
4374 if (cdclk == 400) {
4375 u32 divider, vco;
4376
4377 vco = valleyview_get_vco(dev_priv);
4378 divider = ((vco << 1) / cdclk) - 1;
4379
4380 mutex_lock(&dev_priv->dpio_lock);
4381 /* adjust cdclk divider */
4382 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4383 val &= ~0xf;
4384 val |= divider;
4385 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4386 mutex_unlock(&dev_priv->dpio_lock);
4387 }
4388
4389 mutex_lock(&dev_priv->dpio_lock);
4390 /* adjust self-refresh exit latency value */
4391 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4392 val &= ~0x7f;
4393
4394 /*
4395 * For high bandwidth configs, we set a higher latency in the bunit
4396 * so that the core display fetch happens in time to avoid underruns.
4397 */
4398 if (cdclk == 400)
4399 val |= 4500 / 250; /* 4.5 usec */
4400 else
4401 val |= 3000 / 250; /* 3.0 usec */
4402 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4403 mutex_unlock(&dev_priv->dpio_lock);
4404
4405 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4406 intel_i2c_reset(dev);
4407}
4408
Imre Deakd60c4472014-03-27 17:45:10 +02004409int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004410{
4411 int cur_cdclk, vco;
4412 int divider;
4413
4414 vco = valleyview_get_vco(dev_priv);
4415
4416 mutex_lock(&dev_priv->dpio_lock);
4417 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4418 mutex_unlock(&dev_priv->dpio_lock);
4419
4420 divider &= 0xf;
4421
4422 cur_cdclk = (vco << 1) / (divider + 1);
4423
4424 return cur_cdclk;
4425}
4426
4427static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4428 int max_pixclk)
4429{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004430 /*
4431 * Really only a few cases to deal with, as only 4 CDclks are supported:
4432 * 200MHz
4433 * 267MHz
4434 * 320MHz
4435 * 400MHz
4436 * So we check to see whether we're above 90% of the lower bin and
4437 * adjust if needed.
4438 */
4439 if (max_pixclk > 288000) {
4440 return 400;
4441 } else if (max_pixclk > 240000) {
4442 return 320;
4443 } else
4444 return 266;
4445 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4446}
4447
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004448/* compute the max pixel clock for new configuration */
4449static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004450{
4451 struct drm_device *dev = dev_priv->dev;
4452 struct intel_crtc *intel_crtc;
4453 int max_pixclk = 0;
4454
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004455 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004456 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004457 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004458 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004459 }
4460
4461 return max_pixclk;
4462}
4463
4464static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004465 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004466{
4467 struct drm_i915_private *dev_priv = dev->dev_private;
4468 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004469 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004470
Imre Deakd60c4472014-03-27 17:45:10 +02004471 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4472 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004473 return;
4474
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004475 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004476 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477 if (intel_crtc->base.enabled)
4478 *prepare_pipes |= (1 << intel_crtc->pipe);
4479}
4480
4481static void valleyview_modeset_global_resources(struct drm_device *dev)
4482{
4483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004484 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004485 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4486
Imre Deakd60c4472014-03-27 17:45:10 +02004487 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004488 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004489 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004490}
4491
Jesse Barnes89b667f2013-04-18 14:51:36 -07004492static void valleyview_crtc_enable(struct drm_crtc *crtc)
4493{
4494 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4496 struct intel_encoder *encoder;
4497 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004498 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004499
4500 WARN_ON(!crtc->enabled);
4501
4502 if (intel_crtc->active)
4503 return;
4504
4505 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004506
Jesse Barnes89b667f2013-04-18 14:51:36 -07004507 for_each_encoder_on_crtc(dev, crtc, encoder)
4508 if (encoder->pre_pll_enable)
4509 encoder->pre_pll_enable(encoder);
4510
Jani Nikula23538ef2013-08-27 15:12:22 +03004511 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4512
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004513 if (!is_dsi) {
4514 if (IS_CHERRYVIEW(dev))
4515 chv_enable_pll(intel_crtc);
4516 else
4517 vlv_enable_pll(intel_crtc);
4518 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004519
4520 for_each_encoder_on_crtc(dev, crtc, encoder)
4521 if (encoder->pre_enable)
4522 encoder->pre_enable(encoder);
4523
Jesse Barnes2dd24552013-04-25 12:55:01 -07004524 i9xx_pfit_enable(intel_crtc);
4525
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004526 intel_crtc_load_lut(crtc);
4527
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004528 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004529 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004530 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004531
Jani Nikula50049452013-07-30 12:20:32 +03004532 for_each_encoder_on_crtc(dev, crtc, encoder)
4533 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004534
4535 intel_crtc_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004536}
4537
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004538static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004539{
4540 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004542 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004543 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004544
Daniel Vetter08a48462012-07-02 11:43:47 +02004545 WARN_ON(!crtc->enabled);
4546
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004547 if (intel_crtc->active)
4548 return;
4549
4550 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004551
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004552 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004553 if (encoder->pre_enable)
4554 encoder->pre_enable(encoder);
4555
Daniel Vetterf6736a12013-06-05 13:34:30 +02004556 i9xx_enable_pll(intel_crtc);
4557
Jesse Barnes2dd24552013-04-25 12:55:01 -07004558 i9xx_pfit_enable(intel_crtc);
4559
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004560 intel_crtc_load_lut(crtc);
4561
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004562 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004563 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004564 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004565
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004566 for_each_encoder_on_crtc(dev, crtc, encoder)
4567 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004568
4569 intel_crtc_enable_planes(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004570}
4571
Daniel Vetter87476d62013-04-11 16:29:06 +02004572static void i9xx_pfit_disable(struct intel_crtc *crtc)
4573{
4574 struct drm_device *dev = crtc->base.dev;
4575 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004576
4577 if (!crtc->config.gmch_pfit.control)
4578 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004579
4580 assert_pipe_disabled(dev_priv, crtc->pipe);
4581
Daniel Vetter328d8e82013-05-08 10:36:31 +02004582 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4583 I915_READ(PFIT_CONTROL));
4584 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004585}
4586
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004587static void i9xx_crtc_disable(struct drm_crtc *crtc)
4588{
4589 struct drm_device *dev = crtc->dev;
4590 struct drm_i915_private *dev_priv = dev->dev_private;
4591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004592 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004593 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004594
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004595 if (!intel_crtc->active)
4596 return;
4597
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004598 intel_crtc_disable_planes(crtc);
4599
Daniel Vetterea9d7582012-07-10 10:42:52 +02004600 for_each_encoder_on_crtc(dev, crtc, encoder)
4601 encoder->disable(encoder);
4602
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004603 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004604 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004605
Daniel Vetter87476d62013-04-11 16:29:06 +02004606 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004607
Jesse Barnes89b667f2013-04-18 14:51:36 -07004608 for_each_encoder_on_crtc(dev, crtc, encoder)
4609 if (encoder->post_disable)
4610 encoder->post_disable(encoder);
4611
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004612 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4613 if (IS_CHERRYVIEW(dev))
4614 chv_disable_pll(dev_priv, pipe);
4615 else if (IS_VALLEYVIEW(dev))
4616 vlv_disable_pll(dev_priv, pipe);
4617 else
4618 i9xx_disable_pll(dev_priv, pipe);
4619 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004620
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004621 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004622 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004623
Daniel Vetterefa96242014-04-24 23:55:02 +02004624 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004625 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004626 intel_edp_psr_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004627 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004628}
4629
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004630static void i9xx_crtc_off(struct drm_crtc *crtc)
4631{
4632}
4633
Daniel Vetter976f8a22012-07-08 22:34:21 +02004634static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4635 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004636{
4637 struct drm_device *dev = crtc->dev;
4638 struct drm_i915_master_private *master_priv;
4639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4640 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004641
4642 if (!dev->primary->master)
4643 return;
4644
4645 master_priv = dev->primary->master->driver_priv;
4646 if (!master_priv->sarea_priv)
4647 return;
4648
Jesse Barnes79e53942008-11-07 14:24:08 -08004649 switch (pipe) {
4650 case 0:
4651 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4652 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4653 break;
4654 case 1:
4655 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4656 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4657 break;
4658 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004659 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004660 break;
4661 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004662}
4663
Daniel Vetter976f8a22012-07-08 22:34:21 +02004664/**
4665 * Sets the power management mode of the pipe and plane.
4666 */
4667void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004668{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004669 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004670 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004671 struct intel_encoder *intel_encoder;
4672 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004673
Daniel Vetter976f8a22012-07-08 22:34:21 +02004674 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4675 enable |= intel_encoder->connectors_active;
4676
4677 if (enable)
4678 dev_priv->display.crtc_enable(crtc);
4679 else
4680 dev_priv->display.crtc_disable(crtc);
4681
4682 intel_crtc_update_sarea(crtc, enable);
4683}
4684
Daniel Vetter976f8a22012-07-08 22:34:21 +02004685static void intel_crtc_disable(struct drm_crtc *crtc)
4686{
4687 struct drm_device *dev = crtc->dev;
4688 struct drm_connector *connector;
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690
4691 /* crtc should still be enabled when we disable it. */
4692 WARN_ON(!crtc->enabled);
4693
4694 dev_priv->display.crtc_disable(crtc);
4695 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004696 dev_priv->display.off(crtc);
4697
Chris Wilson931872f2012-01-16 23:01:13 +00004698 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004699 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004700 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004701
Matt Roperf4510a22014-04-01 15:22:40 -07004702 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004703 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004704 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004705 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004706 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004707 }
4708
4709 /* Update computed state. */
4710 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4711 if (!connector->encoder || !connector->encoder->crtc)
4712 continue;
4713
4714 if (connector->encoder->crtc != crtc)
4715 continue;
4716
4717 connector->dpms = DRM_MODE_DPMS_OFF;
4718 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004719 }
4720}
4721
Chris Wilsonea5b2132010-08-04 13:50:23 +01004722void intel_encoder_destroy(struct drm_encoder *encoder)
4723{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004724 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004725
Chris Wilsonea5b2132010-08-04 13:50:23 +01004726 drm_encoder_cleanup(encoder);
4727 kfree(intel_encoder);
4728}
4729
Damien Lespiau92373292013-08-08 22:28:57 +01004730/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004731 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4732 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004733static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004734{
4735 if (mode == DRM_MODE_DPMS_ON) {
4736 encoder->connectors_active = true;
4737
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004738 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004739 } else {
4740 encoder->connectors_active = false;
4741
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004742 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004743 }
4744}
4745
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004746/* Cross check the actual hw state with our own modeset state tracking (and it's
4747 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004748static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004749{
4750 if (connector->get_hw_state(connector)) {
4751 struct intel_encoder *encoder = connector->encoder;
4752 struct drm_crtc *crtc;
4753 bool encoder_enabled;
4754 enum pipe pipe;
4755
4756 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4757 connector->base.base.id,
4758 drm_get_connector_name(&connector->base));
4759
4760 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4761 "wrong connector dpms state\n");
4762 WARN(connector->base.encoder != &encoder->base,
4763 "active connector not linked to encoder\n");
4764 WARN(!encoder->connectors_active,
4765 "encoder->connectors_active not set\n");
4766
4767 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4768 WARN(!encoder_enabled, "encoder not enabled\n");
4769 if (WARN_ON(!encoder->base.crtc))
4770 return;
4771
4772 crtc = encoder->base.crtc;
4773
4774 WARN(!crtc->enabled, "crtc not enabled\n");
4775 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4776 WARN(pipe != to_intel_crtc(crtc)->pipe,
4777 "encoder active on the wrong pipe\n");
4778 }
4779}
4780
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004781/* Even simpler default implementation, if there's really no special case to
4782 * consider. */
4783void intel_connector_dpms(struct drm_connector *connector, int mode)
4784{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004785 /* All the simple cases only support two dpms states. */
4786 if (mode != DRM_MODE_DPMS_ON)
4787 mode = DRM_MODE_DPMS_OFF;
4788
4789 if (mode == connector->dpms)
4790 return;
4791
4792 connector->dpms = mode;
4793
4794 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004795 if (connector->encoder)
4796 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004797
Daniel Vetterb9805142012-08-31 17:37:33 +02004798 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004799}
4800
Daniel Vetterf0947c32012-07-02 13:10:34 +02004801/* Simple connector->get_hw_state implementation for encoders that support only
4802 * one connector and no cloning and hence the encoder state determines the state
4803 * of the connector. */
4804bool intel_connector_get_hw_state(struct intel_connector *connector)
4805{
Daniel Vetter24929352012-07-02 20:28:59 +02004806 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004807 struct intel_encoder *encoder = connector->encoder;
4808
4809 return encoder->get_hw_state(encoder, &pipe);
4810}
4811
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004812static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4813 struct intel_crtc_config *pipe_config)
4814{
4815 struct drm_i915_private *dev_priv = dev->dev_private;
4816 struct intel_crtc *pipe_B_crtc =
4817 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4818
4819 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4820 pipe_name(pipe), pipe_config->fdi_lanes);
4821 if (pipe_config->fdi_lanes > 4) {
4822 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4823 pipe_name(pipe), pipe_config->fdi_lanes);
4824 return false;
4825 }
4826
Paulo Zanonibafb6552013-11-02 21:07:44 -07004827 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004828 if (pipe_config->fdi_lanes > 2) {
4829 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4830 pipe_config->fdi_lanes);
4831 return false;
4832 } else {
4833 return true;
4834 }
4835 }
4836
4837 if (INTEL_INFO(dev)->num_pipes == 2)
4838 return true;
4839
4840 /* Ivybridge 3 pipe is really complicated */
4841 switch (pipe) {
4842 case PIPE_A:
4843 return true;
4844 case PIPE_B:
4845 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4846 pipe_config->fdi_lanes > 2) {
4847 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4848 pipe_name(pipe), pipe_config->fdi_lanes);
4849 return false;
4850 }
4851 return true;
4852 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004853 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004854 pipe_B_crtc->config.fdi_lanes <= 2) {
4855 if (pipe_config->fdi_lanes > 2) {
4856 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4857 pipe_name(pipe), pipe_config->fdi_lanes);
4858 return false;
4859 }
4860 } else {
4861 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4862 return false;
4863 }
4864 return true;
4865 default:
4866 BUG();
4867 }
4868}
4869
Daniel Vettere29c22c2013-02-21 00:00:16 +01004870#define RETRY 1
4871static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4872 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004873{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004874 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004875 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004876 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004877 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004878
Daniel Vettere29c22c2013-02-21 00:00:16 +01004879retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004880 /* FDI is a binary signal running at ~2.7GHz, encoding
4881 * each output octet as 10 bits. The actual frequency
4882 * is stored as a divider into a 100MHz clock, and the
4883 * mode pixel clock is stored in units of 1KHz.
4884 * Hence the bw of each lane in terms of the mode signal
4885 * is:
4886 */
4887 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4888
Damien Lespiau241bfc32013-09-25 16:45:37 +01004889 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004890
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004891 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004892 pipe_config->pipe_bpp);
4893
4894 pipe_config->fdi_lanes = lane;
4895
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004896 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004897 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004898
Daniel Vettere29c22c2013-02-21 00:00:16 +01004899 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4900 intel_crtc->pipe, pipe_config);
4901 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4902 pipe_config->pipe_bpp -= 2*3;
4903 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4904 pipe_config->pipe_bpp);
4905 needs_recompute = true;
4906 pipe_config->bw_constrained = true;
4907
4908 goto retry;
4909 }
4910
4911 if (needs_recompute)
4912 return RETRY;
4913
4914 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004915}
4916
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004917static void hsw_compute_ips_config(struct intel_crtc *crtc,
4918 struct intel_crtc_config *pipe_config)
4919{
Jani Nikulad330a952014-01-21 11:24:25 +02004920 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004921 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004922 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004923}
4924
Daniel Vettera43f6e02013-06-07 23:10:32 +02004925static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004926 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004927{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004928 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004929 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004930
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004931 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004932 if (INTEL_INFO(dev)->gen < 4) {
4933 struct drm_i915_private *dev_priv = dev->dev_private;
4934 int clock_limit =
4935 dev_priv->display.get_display_clock_speed(dev);
4936
4937 /*
4938 * Enable pixel doubling when the dot clock
4939 * is > 90% of the (display) core speed.
4940 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004941 * GDG double wide on either pipe,
4942 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004943 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004944 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004945 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004946 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004947 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004948 }
4949
Damien Lespiau241bfc32013-09-25 16:45:37 +01004950 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004951 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004952 }
Chris Wilson89749352010-09-12 18:25:19 +01004953
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004954 /*
4955 * Pipe horizontal size must be even in:
4956 * - DVO ganged mode
4957 * - LVDS dual channel mode
4958 * - Double wide pipe
4959 */
4960 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4961 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4962 pipe_config->pipe_src_w &= ~1;
4963
Damien Lespiau8693a822013-05-03 18:48:11 +01004964 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4965 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004966 */
4967 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4968 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004969 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004970
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004971 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004972 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004973 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004974 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4975 * for lvds. */
4976 pipe_config->pipe_bpp = 8*3;
4977 }
4978
Damien Lespiauf5adf942013-06-24 18:29:34 +01004979 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004980 hsw_compute_ips_config(crtc, pipe_config);
4981
4982 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4983 * clock survives for now. */
4984 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4985 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004986
Daniel Vetter877d48d2013-04-19 11:24:43 +02004987 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004988 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004989
Daniel Vettere29c22c2013-02-21 00:00:16 +01004990 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004991}
4992
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004993static int valleyview_get_display_clock_speed(struct drm_device *dev)
4994{
4995 return 400000; /* FIXME */
4996}
4997
Jesse Barnese70236a2009-09-21 10:42:27 -07004998static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004999{
Jesse Barnese70236a2009-09-21 10:42:27 -07005000 return 400000;
5001}
Jesse Barnes79e53942008-11-07 14:24:08 -08005002
Jesse Barnese70236a2009-09-21 10:42:27 -07005003static int i915_get_display_clock_speed(struct drm_device *dev)
5004{
5005 return 333000;
5006}
Jesse Barnes79e53942008-11-07 14:24:08 -08005007
Jesse Barnese70236a2009-09-21 10:42:27 -07005008static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5009{
5010 return 200000;
5011}
Jesse Barnes79e53942008-11-07 14:24:08 -08005012
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005013static int pnv_get_display_clock_speed(struct drm_device *dev)
5014{
5015 u16 gcfgc = 0;
5016
5017 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5018
5019 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5020 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5021 return 267000;
5022 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5023 return 333000;
5024 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5025 return 444000;
5026 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5027 return 200000;
5028 default:
5029 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5030 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5031 return 133000;
5032 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5033 return 167000;
5034 }
5035}
5036
Jesse Barnese70236a2009-09-21 10:42:27 -07005037static int i915gm_get_display_clock_speed(struct drm_device *dev)
5038{
5039 u16 gcfgc = 0;
5040
5041 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5042
5043 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005044 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005045 else {
5046 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5047 case GC_DISPLAY_CLOCK_333_MHZ:
5048 return 333000;
5049 default:
5050 case GC_DISPLAY_CLOCK_190_200_MHZ:
5051 return 190000;
5052 }
5053 }
5054}
Jesse Barnes79e53942008-11-07 14:24:08 -08005055
Jesse Barnese70236a2009-09-21 10:42:27 -07005056static int i865_get_display_clock_speed(struct drm_device *dev)
5057{
5058 return 266000;
5059}
5060
5061static int i855_get_display_clock_speed(struct drm_device *dev)
5062{
5063 u16 hpllcc = 0;
5064 /* Assume that the hardware is in the high speed state. This
5065 * should be the default.
5066 */
5067 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5068 case GC_CLOCK_133_200:
5069 case GC_CLOCK_100_200:
5070 return 200000;
5071 case GC_CLOCK_166_250:
5072 return 250000;
5073 case GC_CLOCK_100_133:
5074 return 133000;
5075 }
5076
5077 /* Shouldn't happen */
5078 return 0;
5079}
5080
5081static int i830_get_display_clock_speed(struct drm_device *dev)
5082{
5083 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005084}
5085
Zhenyu Wang2c072452009-06-05 15:38:42 +08005086static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005087intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005088{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005089 while (*num > DATA_LINK_M_N_MASK ||
5090 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005091 *num >>= 1;
5092 *den >>= 1;
5093 }
5094}
5095
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005096static void compute_m_n(unsigned int m, unsigned int n,
5097 uint32_t *ret_m, uint32_t *ret_n)
5098{
5099 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5100 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5101 intel_reduce_m_n_ratio(ret_m, ret_n);
5102}
5103
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005104void
5105intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5106 int pixel_clock, int link_clock,
5107 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005108{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005109 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005110
5111 compute_m_n(bits_per_pixel * pixel_clock,
5112 link_clock * nlanes * 8,
5113 &m_n->gmch_m, &m_n->gmch_n);
5114
5115 compute_m_n(pixel_clock, link_clock,
5116 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005117}
5118
Chris Wilsona7615032011-01-12 17:04:08 +00005119static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5120{
Jani Nikulad330a952014-01-21 11:24:25 +02005121 if (i915.panel_use_ssc >= 0)
5122 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005123 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005124 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005125}
5126
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005127static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5128{
5129 struct drm_device *dev = crtc->dev;
5130 struct drm_i915_private *dev_priv = dev->dev_private;
5131 int refclk;
5132
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005133 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005134 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005135 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005136 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005137 refclk = dev_priv->vbt.lvds_ssc_freq;
5138 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005139 } else if (!IS_GEN2(dev)) {
5140 refclk = 96000;
5141 } else {
5142 refclk = 48000;
5143 }
5144
5145 return refclk;
5146}
5147
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005148static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005149{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005150 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005151}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005152
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005153static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5154{
5155 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005156}
5157
Daniel Vetterf47709a2013-03-28 10:42:02 +01005158static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005159 intel_clock_t *reduced_clock)
5160{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005161 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005162 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005163 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005164 u32 fp, fp2 = 0;
5165
5166 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005167 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005168 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005169 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005170 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005171 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005172 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005173 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005174 }
5175
5176 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005177 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005178
Daniel Vetterf47709a2013-03-28 10:42:02 +01005179 crtc->lowfreq_avail = false;
5180 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005181 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005182 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005183 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005184 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005185 } else {
5186 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005187 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005188 }
5189}
5190
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005191static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5192 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005193{
5194 u32 reg_val;
5195
5196 /*
5197 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5198 * and set it to a reasonable value instead.
5199 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005200 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005201 reg_val &= 0xffffff00;
5202 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005203 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005204
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005205 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005206 reg_val &= 0x8cffffff;
5207 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005208 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005209
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005210 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005211 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005214 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005215 reg_val &= 0x00ffffff;
5216 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005217 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005218}
5219
Daniel Vetterb5518422013-05-03 11:49:48 +02005220static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5221 struct intel_link_m_n *m_n)
5222{
5223 struct drm_device *dev = crtc->base.dev;
5224 struct drm_i915_private *dev_priv = dev->dev_private;
5225 int pipe = crtc->pipe;
5226
Daniel Vettere3b95f12013-05-03 11:49:49 +02005227 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5228 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5229 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5230 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005231}
5232
5233static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5234 struct intel_link_m_n *m_n)
5235{
5236 struct drm_device *dev = crtc->base.dev;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238 int pipe = crtc->pipe;
5239 enum transcoder transcoder = crtc->config.cpu_transcoder;
5240
5241 if (INTEL_INFO(dev)->gen >= 5) {
5242 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5243 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5244 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5245 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5246 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005247 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5248 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5249 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5250 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005251 }
5252}
5253
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005254static void intel_dp_set_m_n(struct intel_crtc *crtc)
5255{
5256 if (crtc->config.has_pch_encoder)
5257 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5258 else
5259 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5260}
5261
Daniel Vetterf47709a2013-03-28 10:42:02 +01005262static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005263{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005264 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005265 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005266 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005267 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005268 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005269 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005270
Daniel Vetter09153002012-12-12 14:06:44 +01005271 mutex_lock(&dev_priv->dpio_lock);
5272
Daniel Vetterf47709a2013-03-28 10:42:02 +01005273 bestn = crtc->config.dpll.n;
5274 bestm1 = crtc->config.dpll.m1;
5275 bestm2 = crtc->config.dpll.m2;
5276 bestp1 = crtc->config.dpll.p1;
5277 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005278
Jesse Barnes89b667f2013-04-18 14:51:36 -07005279 /* See eDP HDMI DPIO driver vbios notes doc */
5280
5281 /* PLL B needs special handling */
5282 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005283 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005284
5285 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005287
5288 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005289 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005290 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005292
5293 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005294 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005295
5296 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005297 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5298 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5299 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005300 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005301
5302 /*
5303 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5304 * but we don't support that).
5305 * Note: don't use the DAC post divider as it seems unstable.
5306 */
5307 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005309
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005310 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005312
Jesse Barnes89b667f2013-04-18 14:51:36 -07005313 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005314 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005315 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005316 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005318 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005319 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005321 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005322
Jesse Barnes89b667f2013-04-18 14:51:36 -07005323 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5324 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5325 /* Use SSC source */
5326 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005328 0x0df40000);
5329 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005331 0x0df70000);
5332 } else { /* HDMI or VGA */
5333 /* Use bend source */
5334 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005336 0x0df70000);
5337 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005339 0x0df40000);
5340 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005341
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005342 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005343 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5344 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5345 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5346 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005347 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005348
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005350
Imre Deake5cbfbf2014-01-09 17:08:16 +02005351 /*
5352 * Enable DPIO clock input. We should never disable the reference
5353 * clock for pipe B, since VGA hotplug / manual detection depends
5354 * on it.
5355 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005356 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5357 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005358 /* We should never disable this, set it here for state tracking */
5359 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005360 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005361 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005362 crtc->config.dpll_hw_state.dpll = dpll;
5363
Daniel Vetteref1b4602013-06-01 17:17:04 +02005364 dpll_md = (crtc->config.pixel_multiplier - 1)
5365 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005366 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5367
Daniel Vetter09153002012-12-12 14:06:44 +01005368 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005369}
5370
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005371static void chv_update_pll(struct intel_crtc *crtc)
5372{
5373 struct drm_device *dev = crtc->base.dev;
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375 int pipe = crtc->pipe;
5376 int dpll_reg = DPLL(crtc->pipe);
5377 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5378 u32 val, loopfilter, intcoeff;
5379 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5380 int refclk;
5381
5382 mutex_lock(&dev_priv->dpio_lock);
5383
5384 bestn = crtc->config.dpll.n;
5385 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5386 bestm1 = crtc->config.dpll.m1;
5387 bestm2 = crtc->config.dpll.m2 >> 22;
5388 bestp1 = crtc->config.dpll.p1;
5389 bestp2 = crtc->config.dpll.p2;
5390
5391 /*
5392 * Enable Refclk and SSC
5393 */
5394 val = I915_READ(dpll_reg);
5395 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5396 I915_WRITE(dpll_reg, val);
5397
5398 /* Propagate soft reset to data lane reset */
5399 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5400 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5401 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5402
5403 /* Disable 10bit clock to display controller */
5404 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5405 val &= ~DPIO_DCLKP_EN;
5406 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5407
5408 /* p1 and p2 divider */
5409 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5410 5 << DPIO_CHV_S1_DIV_SHIFT |
5411 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5412 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5413 1 << DPIO_CHV_K_DIV_SHIFT);
5414
5415 /* Feedback post-divider - m2 */
5416 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5417
5418 /* Feedback refclk divider - n and m1 */
5419 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5420 DPIO_CHV_M1_DIV_BY_2 |
5421 1 << DPIO_CHV_N_DIV_SHIFT);
5422
5423 /* M2 fraction division */
5424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5425
5426 /* M2 fraction division enable */
5427 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5428 DPIO_CHV_FRAC_DIV_EN |
5429 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5430
5431 /* Loop filter */
5432 refclk = i9xx_get_refclk(&crtc->base, 0);
5433 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5434 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5435 if (refclk == 100000)
5436 intcoeff = 11;
5437 else if (refclk == 38400)
5438 intcoeff = 10;
5439 else
5440 intcoeff = 9;
5441 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5442 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5443
5444 /* AFC Recal */
5445 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5446 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5447 DPIO_AFC_RECAL);
5448
5449 mutex_unlock(&dev_priv->dpio_lock);
5450}
5451
Daniel Vetterf47709a2013-03-28 10:42:02 +01005452static void i9xx_update_pll(struct intel_crtc *crtc,
5453 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005454 int num_connectors)
5455{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005456 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005457 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005458 u32 dpll;
5459 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005460 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005461
Daniel Vetterf47709a2013-03-28 10:42:02 +01005462 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305463
Daniel Vetterf47709a2013-03-28 10:42:02 +01005464 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5465 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005466
5467 dpll = DPLL_VGA_MODE_DIS;
5468
Daniel Vetterf47709a2013-03-28 10:42:02 +01005469 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005470 dpll |= DPLLB_MODE_LVDS;
5471 else
5472 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005473
Daniel Vetteref1b4602013-06-01 17:17:04 +02005474 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005475 dpll |= (crtc->config.pixel_multiplier - 1)
5476 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005477 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005478
5479 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005480 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005481
Daniel Vetterf47709a2013-03-28 10:42:02 +01005482 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005483 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005484
5485 /* compute bitmask from p1 value */
5486 if (IS_PINEVIEW(dev))
5487 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5488 else {
5489 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5490 if (IS_G4X(dev) && reduced_clock)
5491 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5492 }
5493 switch (clock->p2) {
5494 case 5:
5495 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5496 break;
5497 case 7:
5498 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5499 break;
5500 case 10:
5501 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5502 break;
5503 case 14:
5504 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5505 break;
5506 }
5507 if (INTEL_INFO(dev)->gen >= 4)
5508 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5509
Daniel Vetter09ede542013-04-30 14:01:45 +02005510 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005511 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005512 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005513 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5514 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5515 else
5516 dpll |= PLL_REF_INPUT_DREFCLK;
5517
5518 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005519 crtc->config.dpll_hw_state.dpll = dpll;
5520
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005521 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005522 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5523 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005524 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005525 }
5526}
5527
Daniel Vetterf47709a2013-03-28 10:42:02 +01005528static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005529 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005530 int num_connectors)
5531{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005532 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005534 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005535 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005536
Daniel Vetterf47709a2013-03-28 10:42:02 +01005537 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305538
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005539 dpll = DPLL_VGA_MODE_DIS;
5540
Daniel Vetterf47709a2013-03-28 10:42:02 +01005541 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5543 } else {
5544 if (clock->p1 == 2)
5545 dpll |= PLL_P1_DIVIDE_BY_TWO;
5546 else
5547 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5548 if (clock->p2 == 4)
5549 dpll |= PLL_P2_DIVIDE_BY_4;
5550 }
5551
Daniel Vetter4a33e482013-07-06 12:52:05 +02005552 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5553 dpll |= DPLL_DVO_2X_MODE;
5554
Daniel Vetterf47709a2013-03-28 10:42:02 +01005555 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005556 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5557 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5558 else
5559 dpll |= PLL_REF_INPUT_DREFCLK;
5560
5561 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005562 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005563}
5564
Daniel Vetter8a654f32013-06-01 17:16:22 +02005565static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005566{
5567 struct drm_device *dev = intel_crtc->base.dev;
5568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005570 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005571 struct drm_display_mode *adjusted_mode =
5572 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005573 uint32_t crtc_vtotal, crtc_vblank_end;
5574 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005575
5576 /* We need to be careful not to changed the adjusted mode, for otherwise
5577 * the hw state checker will get angry at the mismatch. */
5578 crtc_vtotal = adjusted_mode->crtc_vtotal;
5579 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005580
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005581 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005582 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005583 crtc_vtotal -= 1;
5584 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005585
5586 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5587 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5588 else
5589 vsyncshift = adjusted_mode->crtc_hsync_start -
5590 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005591 if (vsyncshift < 0)
5592 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005593 }
5594
5595 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005596 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005597
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005598 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005599 (adjusted_mode->crtc_hdisplay - 1) |
5600 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005601 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005602 (adjusted_mode->crtc_hblank_start - 1) |
5603 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005604 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005605 (adjusted_mode->crtc_hsync_start - 1) |
5606 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5607
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005608 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005609 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005610 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005611 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005612 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005613 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005614 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005615 (adjusted_mode->crtc_vsync_start - 1) |
5616 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5617
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005618 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5619 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5620 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5621 * bits. */
5622 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5623 (pipe == PIPE_B || pipe == PIPE_C))
5624 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5625
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005626 /* pipesrc controls the size that is scaled from, which should
5627 * always be the user's requested size.
5628 */
5629 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005630 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5631 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005632}
5633
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005634static void intel_get_pipe_timings(struct intel_crtc *crtc,
5635 struct intel_crtc_config *pipe_config)
5636{
5637 struct drm_device *dev = crtc->base.dev;
5638 struct drm_i915_private *dev_priv = dev->dev_private;
5639 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5640 uint32_t tmp;
5641
5642 tmp = I915_READ(HTOTAL(cpu_transcoder));
5643 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5644 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5645 tmp = I915_READ(HBLANK(cpu_transcoder));
5646 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5647 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5648 tmp = I915_READ(HSYNC(cpu_transcoder));
5649 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5650 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5651
5652 tmp = I915_READ(VTOTAL(cpu_transcoder));
5653 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5654 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5655 tmp = I915_READ(VBLANK(cpu_transcoder));
5656 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5657 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5658 tmp = I915_READ(VSYNC(cpu_transcoder));
5659 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5660 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5661
5662 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5663 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5664 pipe_config->adjusted_mode.crtc_vtotal += 1;
5665 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5666 }
5667
5668 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005669 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5670 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5671
5672 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5673 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005674}
5675
Daniel Vetterf6a83282014-02-11 15:28:57 -08005676void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5677 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005678{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005679 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5680 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5681 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5682 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005683
Daniel Vetterf6a83282014-02-11 15:28:57 -08005684 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5685 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5686 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5687 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005688
Daniel Vetterf6a83282014-02-11 15:28:57 -08005689 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005690
Daniel Vetterf6a83282014-02-11 15:28:57 -08005691 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5692 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005693}
5694
Daniel Vetter84b046f2013-02-19 18:48:54 +01005695static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5696{
5697 struct drm_device *dev = intel_crtc->base.dev;
5698 struct drm_i915_private *dev_priv = dev->dev_private;
5699 uint32_t pipeconf;
5700
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005701 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005702
Daniel Vetter67c72a12013-09-24 11:46:14 +02005703 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5704 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5705 pipeconf |= PIPECONF_ENABLE;
5706
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005707 if (intel_crtc->config.double_wide)
5708 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005709
Daniel Vetterff9ce462013-04-24 14:57:17 +02005710 /* only g4x and later have fancy bpc/dither controls */
5711 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005712 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5713 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5714 pipeconf |= PIPECONF_DITHER_EN |
5715 PIPECONF_DITHER_TYPE_SP;
5716
5717 switch (intel_crtc->config.pipe_bpp) {
5718 case 18:
5719 pipeconf |= PIPECONF_6BPC;
5720 break;
5721 case 24:
5722 pipeconf |= PIPECONF_8BPC;
5723 break;
5724 case 30:
5725 pipeconf |= PIPECONF_10BPC;
5726 break;
5727 default:
5728 /* Case prevented by intel_choose_pipe_bpp_dither. */
5729 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005730 }
5731 }
5732
5733 if (HAS_PIPE_CXSR(dev)) {
5734 if (intel_crtc->lowfreq_avail) {
5735 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5736 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5737 } else {
5738 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005739 }
5740 }
5741
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005742 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5743 if (INTEL_INFO(dev)->gen < 4 ||
5744 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5745 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5746 else
5747 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5748 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005749 pipeconf |= PIPECONF_PROGRESSIVE;
5750
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005751 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5752 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005753
Daniel Vetter84b046f2013-02-19 18:48:54 +01005754 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5755 POSTING_READ(PIPECONF(intel_crtc->pipe));
5756}
5757
Eric Anholtf564048e2011-03-30 13:01:02 -07005758static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005759 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005760 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005761{
5762 struct drm_device *dev = crtc->dev;
5763 struct drm_i915_private *dev_priv = dev->dev_private;
5764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5765 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005766 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005767 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005768 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005769 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005770 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005771 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005772 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005773 const intel_limit_t *limit;
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02005774 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005775 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005776
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005777 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005778 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005779 case INTEL_OUTPUT_LVDS:
5780 is_lvds = true;
5781 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005782 case INTEL_OUTPUT_DSI:
5783 is_dsi = true;
5784 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005785 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005786
Eric Anholtc751ce42010-03-25 11:48:48 -07005787 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005788 }
5789
Jani Nikulaf2335332013-09-13 11:03:09 +03005790 if (is_dsi)
5791 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005792
Jani Nikulaf2335332013-09-13 11:03:09 +03005793 if (!intel_crtc->config.clock_set) {
5794 refclk = i9xx_get_refclk(crtc, num_connectors);
5795
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005796 /*
5797 * Returns a set of divisors for the desired target clock with
5798 * the given refclk, or FALSE. The returned values represent
5799 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5800 * 2) / p1 / p2.
5801 */
5802 limit = intel_limit(crtc, refclk);
5803 ok = dev_priv->display.find_dpll(limit, crtc,
5804 intel_crtc->config.port_clock,
5805 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005806 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005807 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5808 return -EINVAL;
5809 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005810
Jani Nikulaf2335332013-09-13 11:03:09 +03005811 if (is_lvds && dev_priv->lvds_downclock_avail) {
5812 /*
5813 * Ensure we match the reduced clock's P to the target
5814 * clock. If the clocks don't match, we can't switch
5815 * the display clock by using the FP0/FP1. In such case
5816 * we will disable the LVDS downclock feature.
5817 */
5818 has_reduced_clock =
5819 dev_priv->display.find_dpll(limit, crtc,
5820 dev_priv->lvds_downclock,
5821 refclk, &clock,
5822 &reduced_clock);
5823 }
5824 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005825 intel_crtc->config.dpll.n = clock.n;
5826 intel_crtc->config.dpll.m1 = clock.m1;
5827 intel_crtc->config.dpll.m2 = clock.m2;
5828 intel_crtc->config.dpll.p1 = clock.p1;
5829 intel_crtc->config.dpll.p2 = clock.p2;
5830 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005831
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005832 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005833 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305834 has_reduced_clock ? &reduced_clock : NULL,
5835 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005836 } else if (IS_CHERRYVIEW(dev)) {
5837 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005838 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005839 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005840 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005841 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005842 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005843 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005844 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005845
Jani Nikulaf2335332013-09-13 11:03:09 +03005846skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005847 /* Set up the display plane register */
5848 dspcntr = DISPPLANE_GAMMA_ENABLE;
5849
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005850 if (!IS_VALLEYVIEW(dev)) {
5851 if (pipe == 0)
5852 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5853 else
5854 dspcntr |= DISPPLANE_SEL_PIPE_B;
5855 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005856
Ville Syrjälä2070f002014-03-31 18:21:25 +03005857 if (intel_crtc->config.has_dp_encoder)
5858 intel_dp_set_m_n(intel_crtc);
5859
Daniel Vetter8a654f32013-06-01 17:16:22 +02005860 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005861
5862 /* pipesrc and dspsize control the size that is scaled from,
5863 * which should always be the user's requested size.
5864 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005865 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005866 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5867 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005868 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005869
Daniel Vetter84b046f2013-02-19 18:48:54 +01005870 i9xx_set_pipeconf(intel_crtc);
5871
Eric Anholtf564048e2011-03-30 13:01:02 -07005872 I915_WRITE(DSPCNTR(plane), dspcntr);
5873 POSTING_READ(DSPCNTR(plane));
5874
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02005875 mutex_lock(&dev->struct_mutex);
5876 ret = intel_pin_and_fence_fb_obj(dev,
5877 to_intel_framebuffer(fb)->obj,
5878 NULL);
5879 if (ret != 0) {
5880 DRM_ERROR("pin & fence failed\n");
5881 mutex_unlock(&dev->struct_mutex);
5882 return ret;
5883 }
5884 old_fb = crtc->primary->fb;
5885 if (old_fb)
5886 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
5887 mutex_unlock(&dev->struct_mutex);
Eric Anholtf564048e2011-03-30 13:01:02 -07005888
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02005889 dev_priv->display.update_primary_plane(crtc, fb, x, y);
5890
5891 crtc->primary->fb = fb;
5892 crtc->x = x;
5893 crtc->y = y;
5894
5895 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005896}
5897
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005898static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5899 struct intel_crtc_config *pipe_config)
5900{
5901 struct drm_device *dev = crtc->base.dev;
5902 struct drm_i915_private *dev_priv = dev->dev_private;
5903 uint32_t tmp;
5904
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005905 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5906 return;
5907
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005908 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005909 if (!(tmp & PFIT_ENABLE))
5910 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005911
Daniel Vetter06922822013-07-11 13:35:40 +02005912 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005913 if (INTEL_INFO(dev)->gen < 4) {
5914 if (crtc->pipe != PIPE_B)
5915 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005916 } else {
5917 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5918 return;
5919 }
5920
Daniel Vetter06922822013-07-11 13:35:40 +02005921 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005922 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5923 if (INTEL_INFO(dev)->gen < 5)
5924 pipe_config->gmch_pfit.lvds_border_bits =
5925 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5926}
5927
Jesse Barnesacbec812013-09-20 11:29:32 -07005928static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5929 struct intel_crtc_config *pipe_config)
5930{
5931 struct drm_device *dev = crtc->base.dev;
5932 struct drm_i915_private *dev_priv = dev->dev_private;
5933 int pipe = pipe_config->cpu_transcoder;
5934 intel_clock_t clock;
5935 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005936 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005937
5938 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005939 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005940 mutex_unlock(&dev_priv->dpio_lock);
5941
5942 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5943 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5944 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5945 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5946 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5947
Ville Syrjäläf6466282013-10-14 14:50:31 +03005948 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005949
Ville Syrjäläf6466282013-10-14 14:50:31 +03005950 /* clock.dot is the fast clock */
5951 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005952}
5953
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005954static void i9xx_get_plane_config(struct intel_crtc *crtc,
5955 struct intel_plane_config *plane_config)
5956{
5957 struct drm_device *dev = crtc->base.dev;
5958 struct drm_i915_private *dev_priv = dev->dev_private;
5959 u32 val, base, offset;
5960 int pipe = crtc->pipe, plane = crtc->plane;
5961 int fourcc, pixel_format;
5962 int aligned_height;
5963
Dave Airlie66e514c2014-04-03 07:51:54 +10005964 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5965 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005966 DRM_DEBUG_KMS("failed to alloc fb\n");
5967 return;
5968 }
5969
5970 val = I915_READ(DSPCNTR(plane));
5971
5972 if (INTEL_INFO(dev)->gen >= 4)
5973 if (val & DISPPLANE_TILED)
5974 plane_config->tiled = true;
5975
5976 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5977 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005978 crtc->base.primary->fb->pixel_format = fourcc;
5979 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005980 drm_format_plane_cpp(fourcc, 0) * 8;
5981
5982 if (INTEL_INFO(dev)->gen >= 4) {
5983 if (plane_config->tiled)
5984 offset = I915_READ(DSPTILEOFF(plane));
5985 else
5986 offset = I915_READ(DSPLINOFF(plane));
5987 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5988 } else {
5989 base = I915_READ(DSPADDR(plane));
5990 }
5991 plane_config->base = base;
5992
5993 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005994 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5995 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005996
5997 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005998 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005999
Dave Airlie66e514c2014-04-03 07:51:54 +10006000 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006001 plane_config->tiled);
6002
Dave Airlie66e514c2014-04-03 07:51:54 +10006003 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006004 aligned_height, PAGE_SIZE);
6005
6006 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006007 pipe, plane, crtc->base.primary->fb->width,
6008 crtc->base.primary->fb->height,
6009 crtc->base.primary->fb->bits_per_pixel, base,
6010 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006011 plane_config->size);
6012
6013}
6014
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006015static void chv_crtc_clock_get(struct intel_crtc *crtc,
6016 struct intel_crtc_config *pipe_config)
6017{
6018 struct drm_device *dev = crtc->base.dev;
6019 struct drm_i915_private *dev_priv = dev->dev_private;
6020 int pipe = pipe_config->cpu_transcoder;
6021 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6022 intel_clock_t clock;
6023 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6024 int refclk = 100000;
6025
6026 mutex_lock(&dev_priv->dpio_lock);
6027 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6028 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6029 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6030 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6031 mutex_unlock(&dev_priv->dpio_lock);
6032
6033 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6034 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6035 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6036 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6037 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6038
6039 chv_clock(refclk, &clock);
6040
6041 /* clock.dot is the fast clock */
6042 pipe_config->port_clock = clock.dot / 5;
6043}
6044
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006045static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6046 struct intel_crtc_config *pipe_config)
6047{
6048 struct drm_device *dev = crtc->base.dev;
6049 struct drm_i915_private *dev_priv = dev->dev_private;
6050 uint32_t tmp;
6051
Imre Deakb5482bd2014-03-05 16:20:55 +02006052 if (!intel_display_power_enabled(dev_priv,
6053 POWER_DOMAIN_PIPE(crtc->pipe)))
6054 return false;
6055
Daniel Vettere143a212013-07-04 12:01:15 +02006056 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006057 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006058
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006059 tmp = I915_READ(PIPECONF(crtc->pipe));
6060 if (!(tmp & PIPECONF_ENABLE))
6061 return false;
6062
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006063 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6064 switch (tmp & PIPECONF_BPC_MASK) {
6065 case PIPECONF_6BPC:
6066 pipe_config->pipe_bpp = 18;
6067 break;
6068 case PIPECONF_8BPC:
6069 pipe_config->pipe_bpp = 24;
6070 break;
6071 case PIPECONF_10BPC:
6072 pipe_config->pipe_bpp = 30;
6073 break;
6074 default:
6075 break;
6076 }
6077 }
6078
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006079 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6080 pipe_config->limited_color_range = true;
6081
Ville Syrjälä282740f2013-09-04 18:30:03 +03006082 if (INTEL_INFO(dev)->gen < 4)
6083 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6084
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006085 intel_get_pipe_timings(crtc, pipe_config);
6086
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006087 i9xx_get_pfit_config(crtc, pipe_config);
6088
Daniel Vetter6c49f242013-06-06 12:45:25 +02006089 if (INTEL_INFO(dev)->gen >= 4) {
6090 tmp = I915_READ(DPLL_MD(crtc->pipe));
6091 pipe_config->pixel_multiplier =
6092 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6093 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006094 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006095 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6096 tmp = I915_READ(DPLL(crtc->pipe));
6097 pipe_config->pixel_multiplier =
6098 ((tmp & SDVO_MULTIPLIER_MASK)
6099 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6100 } else {
6101 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6102 * port and will be fixed up in the encoder->get_config
6103 * function. */
6104 pipe_config->pixel_multiplier = 1;
6105 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006106 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6107 if (!IS_VALLEYVIEW(dev)) {
6108 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6109 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006110 } else {
6111 /* Mask out read-only status bits. */
6112 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6113 DPLL_PORTC_READY_MASK |
6114 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006115 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006116
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006117 if (IS_CHERRYVIEW(dev))
6118 chv_crtc_clock_get(crtc, pipe_config);
6119 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006120 vlv_crtc_clock_get(crtc, pipe_config);
6121 else
6122 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006123
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006124 return true;
6125}
6126
Paulo Zanonidde86e22012-12-01 12:04:25 -02006127static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006128{
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006131 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006132 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006133 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006134 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006135 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006136 bool has_ck505 = false;
6137 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006138
6139 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006140 list_for_each_entry(encoder, &mode_config->encoder_list,
6141 base.head) {
6142 switch (encoder->type) {
6143 case INTEL_OUTPUT_LVDS:
6144 has_panel = true;
6145 has_lvds = true;
6146 break;
6147 case INTEL_OUTPUT_EDP:
6148 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006149 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006150 has_cpu_edp = true;
6151 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006152 }
6153 }
6154
Keith Packard99eb6a02011-09-26 14:29:12 -07006155 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006156 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006157 can_ssc = has_ck505;
6158 } else {
6159 has_ck505 = false;
6160 can_ssc = true;
6161 }
6162
Imre Deak2de69052013-05-08 13:14:04 +03006163 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6164 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006165
6166 /* Ironlake: try to setup display ref clock before DPLL
6167 * enabling. This is only under driver's control after
6168 * PCH B stepping, previous chipset stepping should be
6169 * ignoring this setting.
6170 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006171 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006172
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006173 /* As we must carefully and slowly disable/enable each source in turn,
6174 * compute the final state we want first and check if we need to
6175 * make any changes at all.
6176 */
6177 final = val;
6178 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006179 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006180 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006181 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006182 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6183
6184 final &= ~DREF_SSC_SOURCE_MASK;
6185 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6186 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006187
Keith Packard199e5d72011-09-22 12:01:57 -07006188 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006189 final |= DREF_SSC_SOURCE_ENABLE;
6190
6191 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6192 final |= DREF_SSC1_ENABLE;
6193
6194 if (has_cpu_edp) {
6195 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6196 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6197 else
6198 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6199 } else
6200 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6201 } else {
6202 final |= DREF_SSC_SOURCE_DISABLE;
6203 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6204 }
6205
6206 if (final == val)
6207 return;
6208
6209 /* Always enable nonspread source */
6210 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6211
6212 if (has_ck505)
6213 val |= DREF_NONSPREAD_CK505_ENABLE;
6214 else
6215 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6216
6217 if (has_panel) {
6218 val &= ~DREF_SSC_SOURCE_MASK;
6219 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006220
Keith Packard199e5d72011-09-22 12:01:57 -07006221 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006222 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006223 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006224 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006225 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006226 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006227
6228 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006229 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006230 POSTING_READ(PCH_DREF_CONTROL);
6231 udelay(200);
6232
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006233 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006234
6235 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006236 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006237 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006238 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006239 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006240 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07006241 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006242 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006243 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006244 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006245
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006246 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006247 POSTING_READ(PCH_DREF_CONTROL);
6248 udelay(200);
6249 } else {
6250 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006252 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006253
6254 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006255 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006256
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006257 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006258 POSTING_READ(PCH_DREF_CONTROL);
6259 udelay(200);
6260
6261 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006262 val &= ~DREF_SSC_SOURCE_MASK;
6263 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006264
6265 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006266 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006267
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006268 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006269 POSTING_READ(PCH_DREF_CONTROL);
6270 udelay(200);
6271 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006272
6273 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006274}
6275
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006276static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006277{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006278 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006279
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006280 tmp = I915_READ(SOUTH_CHICKEN2);
6281 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6282 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006283
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006284 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6285 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6286 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006287
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006288 tmp = I915_READ(SOUTH_CHICKEN2);
6289 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6290 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006291
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006292 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6293 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6294 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006295}
6296
6297/* WaMPhyProgramming:hsw */
6298static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6299{
6300 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006301
6302 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6303 tmp &= ~(0xFF << 24);
6304 tmp |= (0x12 << 24);
6305 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6306
Paulo Zanonidde86e22012-12-01 12:04:25 -02006307 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6308 tmp |= (1 << 11);
6309 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6310
6311 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6312 tmp |= (1 << 11);
6313 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6314
Paulo Zanonidde86e22012-12-01 12:04:25 -02006315 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6316 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6317 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6318
6319 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6320 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6321 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6322
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006323 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6324 tmp &= ~(7 << 13);
6325 tmp |= (5 << 13);
6326 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006327
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006328 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6329 tmp &= ~(7 << 13);
6330 tmp |= (5 << 13);
6331 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006332
6333 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6334 tmp &= ~0xFF;
6335 tmp |= 0x1C;
6336 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6337
6338 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6339 tmp &= ~0xFF;
6340 tmp |= 0x1C;
6341 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6342
6343 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6344 tmp &= ~(0xFF << 16);
6345 tmp |= (0x1C << 16);
6346 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6347
6348 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6349 tmp &= ~(0xFF << 16);
6350 tmp |= (0x1C << 16);
6351 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6352
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006353 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6354 tmp |= (1 << 27);
6355 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006356
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006357 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6358 tmp |= (1 << 27);
6359 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006360
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006361 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6362 tmp &= ~(0xF << 28);
6363 tmp |= (4 << 28);
6364 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006365
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006366 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6367 tmp &= ~(0xF << 28);
6368 tmp |= (4 << 28);
6369 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006370}
6371
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006372/* Implements 3 different sequences from BSpec chapter "Display iCLK
6373 * Programming" based on the parameters passed:
6374 * - Sequence to enable CLKOUT_DP
6375 * - Sequence to enable CLKOUT_DP without spread
6376 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6377 */
6378static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6379 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006380{
6381 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006382 uint32_t reg, tmp;
6383
6384 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6385 with_spread = true;
6386 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6387 with_fdi, "LP PCH doesn't have FDI\n"))
6388 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006389
6390 mutex_lock(&dev_priv->dpio_lock);
6391
6392 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6393 tmp &= ~SBI_SSCCTL_DISABLE;
6394 tmp |= SBI_SSCCTL_PATHALT;
6395 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6396
6397 udelay(24);
6398
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006399 if (with_spread) {
6400 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6401 tmp &= ~SBI_SSCCTL_PATHALT;
6402 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006403
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006404 if (with_fdi) {
6405 lpt_reset_fdi_mphy(dev_priv);
6406 lpt_program_fdi_mphy(dev_priv);
6407 }
6408 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006409
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006410 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6411 SBI_GEN0 : SBI_DBUFF0;
6412 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6413 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6414 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006415
6416 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006417}
6418
Paulo Zanoni47701c32013-07-23 11:19:25 -03006419/* Sequence to disable CLKOUT_DP */
6420static void lpt_disable_clkout_dp(struct drm_device *dev)
6421{
6422 struct drm_i915_private *dev_priv = dev->dev_private;
6423 uint32_t reg, tmp;
6424
6425 mutex_lock(&dev_priv->dpio_lock);
6426
6427 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6428 SBI_GEN0 : SBI_DBUFF0;
6429 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6430 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6431 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6432
6433 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6434 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6435 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6436 tmp |= SBI_SSCCTL_PATHALT;
6437 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6438 udelay(32);
6439 }
6440 tmp |= SBI_SSCCTL_DISABLE;
6441 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6442 }
6443
6444 mutex_unlock(&dev_priv->dpio_lock);
6445}
6446
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006447static void lpt_init_pch_refclk(struct drm_device *dev)
6448{
6449 struct drm_mode_config *mode_config = &dev->mode_config;
6450 struct intel_encoder *encoder;
6451 bool has_vga = false;
6452
6453 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6454 switch (encoder->type) {
6455 case INTEL_OUTPUT_ANALOG:
6456 has_vga = true;
6457 break;
6458 }
6459 }
6460
Paulo Zanoni47701c32013-07-23 11:19:25 -03006461 if (has_vga)
6462 lpt_enable_clkout_dp(dev, true, true);
6463 else
6464 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006465}
6466
Paulo Zanonidde86e22012-12-01 12:04:25 -02006467/*
6468 * Initialize reference clocks when the driver loads
6469 */
6470void intel_init_pch_refclk(struct drm_device *dev)
6471{
6472 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6473 ironlake_init_pch_refclk(dev);
6474 else if (HAS_PCH_LPT(dev))
6475 lpt_init_pch_refclk(dev);
6476}
6477
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006478static int ironlake_get_refclk(struct drm_crtc *crtc)
6479{
6480 struct drm_device *dev = crtc->dev;
6481 struct drm_i915_private *dev_priv = dev->dev_private;
6482 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006483 int num_connectors = 0;
6484 bool is_lvds = false;
6485
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006486 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006487 switch (encoder->type) {
6488 case INTEL_OUTPUT_LVDS:
6489 is_lvds = true;
6490 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006491 }
6492 num_connectors++;
6493 }
6494
6495 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006496 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006497 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006498 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006499 }
6500
6501 return 120000;
6502}
6503
Daniel Vetter6ff93602013-04-19 11:24:36 +02006504static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006505{
6506 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6508 int pipe = intel_crtc->pipe;
6509 uint32_t val;
6510
Daniel Vetter78114072013-06-13 00:54:57 +02006511 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006512
Daniel Vetter965e0c42013-03-27 00:44:57 +01006513 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006514 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006515 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006516 break;
6517 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006518 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006519 break;
6520 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006521 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006522 break;
6523 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006524 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006525 break;
6526 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006527 /* Case prevented by intel_choose_pipe_bpp_dither. */
6528 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006529 }
6530
Daniel Vetterd8b32242013-04-25 17:54:44 +02006531 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006532 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6533
Daniel Vetter6ff93602013-04-19 11:24:36 +02006534 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006535 val |= PIPECONF_INTERLACED_ILK;
6536 else
6537 val |= PIPECONF_PROGRESSIVE;
6538
Daniel Vetter50f3b012013-03-27 00:44:56 +01006539 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006540 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006541
Paulo Zanonic8203562012-09-12 10:06:29 -03006542 I915_WRITE(PIPECONF(pipe), val);
6543 POSTING_READ(PIPECONF(pipe));
6544}
6545
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006546/*
6547 * Set up the pipe CSC unit.
6548 *
6549 * Currently only full range RGB to limited range RGB conversion
6550 * is supported, but eventually this should handle various
6551 * RGB<->YCbCr scenarios as well.
6552 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006553static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006554{
6555 struct drm_device *dev = crtc->dev;
6556 struct drm_i915_private *dev_priv = dev->dev_private;
6557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6558 int pipe = intel_crtc->pipe;
6559 uint16_t coeff = 0x7800; /* 1.0 */
6560
6561 /*
6562 * TODO: Check what kind of values actually come out of the pipe
6563 * with these coeff/postoff values and adjust to get the best
6564 * accuracy. Perhaps we even need to take the bpc value into
6565 * consideration.
6566 */
6567
Daniel Vetter50f3b012013-03-27 00:44:56 +01006568 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006569 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6570
6571 /*
6572 * GY/GU and RY/RU should be the other way around according
6573 * to BSpec, but reality doesn't agree. Just set them up in
6574 * a way that results in the correct picture.
6575 */
6576 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6577 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6578
6579 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6580 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6581
6582 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6583 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6584
6585 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6586 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6587 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6588
6589 if (INTEL_INFO(dev)->gen > 6) {
6590 uint16_t postoff = 0;
6591
Daniel Vetter50f3b012013-03-27 00:44:56 +01006592 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006593 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006594
6595 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6596 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6597 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6598
6599 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6600 } else {
6601 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6602
Daniel Vetter50f3b012013-03-27 00:44:56 +01006603 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006604 mode |= CSC_BLACK_SCREEN_OFFSET;
6605
6606 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6607 }
6608}
6609
Daniel Vetter6ff93602013-04-19 11:24:36 +02006610static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006611{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006612 struct drm_device *dev = crtc->dev;
6613 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006615 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006616 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006617 uint32_t val;
6618
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006619 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006620
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006621 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006622 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6623
Daniel Vetter6ff93602013-04-19 11:24:36 +02006624 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006625 val |= PIPECONF_INTERLACED_ILK;
6626 else
6627 val |= PIPECONF_PROGRESSIVE;
6628
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006629 I915_WRITE(PIPECONF(cpu_transcoder), val);
6630 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006631
6632 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6633 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006634
6635 if (IS_BROADWELL(dev)) {
6636 val = 0;
6637
6638 switch (intel_crtc->config.pipe_bpp) {
6639 case 18:
6640 val |= PIPEMISC_DITHER_6_BPC;
6641 break;
6642 case 24:
6643 val |= PIPEMISC_DITHER_8_BPC;
6644 break;
6645 case 30:
6646 val |= PIPEMISC_DITHER_10_BPC;
6647 break;
6648 case 36:
6649 val |= PIPEMISC_DITHER_12_BPC;
6650 break;
6651 default:
6652 /* Case prevented by pipe_config_set_bpp. */
6653 BUG();
6654 }
6655
6656 if (intel_crtc->config.dither)
6657 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6658
6659 I915_WRITE(PIPEMISC(pipe), val);
6660 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006661}
6662
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006663static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006664 intel_clock_t *clock,
6665 bool *has_reduced_clock,
6666 intel_clock_t *reduced_clock)
6667{
6668 struct drm_device *dev = crtc->dev;
6669 struct drm_i915_private *dev_priv = dev->dev_private;
6670 struct intel_encoder *intel_encoder;
6671 int refclk;
6672 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006673 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006674
6675 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6676 switch (intel_encoder->type) {
6677 case INTEL_OUTPUT_LVDS:
6678 is_lvds = true;
6679 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006680 }
6681 }
6682
6683 refclk = ironlake_get_refclk(crtc);
6684
6685 /*
6686 * Returns a set of divisors for the desired target clock with the given
6687 * refclk, or FALSE. The returned values represent the clock equation:
6688 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6689 */
6690 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006691 ret = dev_priv->display.find_dpll(limit, crtc,
6692 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006693 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006694 if (!ret)
6695 return false;
6696
6697 if (is_lvds && dev_priv->lvds_downclock_avail) {
6698 /*
6699 * Ensure we match the reduced clock's P to the target clock.
6700 * If the clocks don't match, we can't switch the display clock
6701 * by using the FP0/FP1. In such case we will disable the LVDS
6702 * downclock feature.
6703 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006704 *has_reduced_clock =
6705 dev_priv->display.find_dpll(limit, crtc,
6706 dev_priv->lvds_downclock,
6707 refclk, clock,
6708 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006709 }
6710
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006711 return true;
6712}
6713
Paulo Zanonid4b19312012-11-29 11:29:32 -02006714int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6715{
6716 /*
6717 * Account for spread spectrum to avoid
6718 * oversubscribing the link. Max center spread
6719 * is 2.5%; use 5% for safety's sake.
6720 */
6721 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006722 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006723}
6724
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006725static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006726{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006727 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006728}
6729
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006730static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006731 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006732 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006733{
6734 struct drm_crtc *crtc = &intel_crtc->base;
6735 struct drm_device *dev = crtc->dev;
6736 struct drm_i915_private *dev_priv = dev->dev_private;
6737 struct intel_encoder *intel_encoder;
6738 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006739 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006740 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006741
6742 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6743 switch (intel_encoder->type) {
6744 case INTEL_OUTPUT_LVDS:
6745 is_lvds = true;
6746 break;
6747 case INTEL_OUTPUT_SDVO:
6748 case INTEL_OUTPUT_HDMI:
6749 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006750 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006751 }
6752
6753 num_connectors++;
6754 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006755
Chris Wilsonc1858122010-12-03 21:35:48 +00006756 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006757 factor = 21;
6758 if (is_lvds) {
6759 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006760 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006761 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006762 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006763 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006764 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006765
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006766 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006767 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006768
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006769 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6770 *fp2 |= FP_CB_TUNE;
6771
Chris Wilson5eddb702010-09-11 13:48:45 +01006772 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006773
Eric Anholta07d6782011-03-30 13:01:08 -07006774 if (is_lvds)
6775 dpll |= DPLLB_MODE_LVDS;
6776 else
6777 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006778
Daniel Vetteref1b4602013-06-01 17:17:04 +02006779 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6780 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006781
6782 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006783 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006784 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006785 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006786
Eric Anholta07d6782011-03-30 13:01:08 -07006787 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006788 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006789 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006790 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006791
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006792 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006793 case 5:
6794 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6795 break;
6796 case 7:
6797 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6798 break;
6799 case 10:
6800 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6801 break;
6802 case 14:
6803 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6804 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006805 }
6806
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006807 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006808 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006809 else
6810 dpll |= PLL_REF_INPUT_DREFCLK;
6811
Daniel Vetter959e16d2013-06-05 13:34:21 +02006812 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006813}
6814
Jesse Barnes79e53942008-11-07 14:24:08 -08006815static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006816 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006817 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006818{
6819 struct drm_device *dev = crtc->dev;
6820 struct drm_i915_private *dev_priv = dev->dev_private;
6821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6822 int pipe = intel_crtc->pipe;
6823 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006824 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006825 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006826 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006827 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006828 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006829 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006830 struct intel_shared_dpll *pll;
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006831 struct drm_framebuffer *old_fb;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006832 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006833
6834 for_each_encoder_on_crtc(dev, crtc, encoder) {
6835 switch (encoder->type) {
6836 case INTEL_OUTPUT_LVDS:
6837 is_lvds = true;
6838 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006839 }
6840
6841 num_connectors++;
6842 }
6843
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006844 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6845 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6846
Daniel Vetterff9a6752013-06-01 17:16:21 +02006847 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006848 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006849 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006850 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6851 return -EINVAL;
6852 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006853 /* Compat-code for transition, will disappear. */
6854 if (!intel_crtc->config.clock_set) {
6855 intel_crtc->config.dpll.n = clock.n;
6856 intel_crtc->config.dpll.m1 = clock.m1;
6857 intel_crtc->config.dpll.m2 = clock.m2;
6858 intel_crtc->config.dpll.p1 = clock.p1;
6859 intel_crtc->config.dpll.p2 = clock.p2;
6860 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006861
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006862 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006863 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006864 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006865 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006866 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006867
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006868 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006869 &fp, &reduced_clock,
6870 has_reduced_clock ? &fp2 : NULL);
6871
Daniel Vetter959e16d2013-06-05 13:34:21 +02006872 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006873 intel_crtc->config.dpll_hw_state.fp0 = fp;
6874 if (has_reduced_clock)
6875 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6876 else
6877 intel_crtc->config.dpll_hw_state.fp1 = fp;
6878
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006879 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006880 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006881 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6882 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006883 return -EINVAL;
6884 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006885 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006886 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006887
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006888 if (intel_crtc->config.has_dp_encoder)
6889 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006890
Jani Nikulad330a952014-01-21 11:24:25 +02006891 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006892 intel_crtc->lowfreq_avail = true;
6893 else
6894 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006895
Daniel Vetter8a654f32013-06-01 17:16:22 +02006896 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006897
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006898 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006899 intel_cpu_transcoder_set_m_n(intel_crtc,
6900 &intel_crtc->config.fdi_m_n);
6901 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006902
Daniel Vetter6ff93602013-04-19 11:24:36 +02006903 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006904
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006905 /* Set up the display plane register */
6906 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006907 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006908
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006909 mutex_lock(&dev->struct_mutex);
6910 ret = intel_pin_and_fence_fb_obj(dev,
6911 to_intel_framebuffer(fb)->obj,
6912 NULL);
6913 if (ret != 0) {
6914 DRM_ERROR("pin & fence failed\n");
6915 mutex_unlock(&dev->struct_mutex);
6916 return ret;
6917 }
6918 old_fb = crtc->primary->fb;
6919 if (old_fb)
6920 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
6921 mutex_unlock(&dev->struct_mutex);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006922
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006923 dev_priv->display.update_primary_plane(crtc, fb, x, y);
6924
6925 crtc->primary->fb = fb;
6926 crtc->x = x;
6927 crtc->y = y;
6928
6929 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006930}
6931
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006932static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6933 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006934{
6935 struct drm_device *dev = crtc->base.dev;
6936 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006937 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006938
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006939 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6940 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6941 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6942 & ~TU_SIZE_MASK;
6943 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6944 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6945 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6946}
6947
6948static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6949 enum transcoder transcoder,
6950 struct intel_link_m_n *m_n)
6951{
6952 struct drm_device *dev = crtc->base.dev;
6953 struct drm_i915_private *dev_priv = dev->dev_private;
6954 enum pipe pipe = crtc->pipe;
6955
6956 if (INTEL_INFO(dev)->gen >= 5) {
6957 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6958 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6959 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6960 & ~TU_SIZE_MASK;
6961 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6962 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6963 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6964 } else {
6965 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6966 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6967 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6968 & ~TU_SIZE_MASK;
6969 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6970 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6971 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6972 }
6973}
6974
6975void intel_dp_get_m_n(struct intel_crtc *crtc,
6976 struct intel_crtc_config *pipe_config)
6977{
6978 if (crtc->config.has_pch_encoder)
6979 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6980 else
6981 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6982 &pipe_config->dp_m_n);
6983}
6984
Daniel Vetter72419202013-04-04 13:28:53 +02006985static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6986 struct intel_crtc_config *pipe_config)
6987{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006988 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6989 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006990}
6991
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006992static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6993 struct intel_crtc_config *pipe_config)
6994{
6995 struct drm_device *dev = crtc->base.dev;
6996 struct drm_i915_private *dev_priv = dev->dev_private;
6997 uint32_t tmp;
6998
6999 tmp = I915_READ(PF_CTL(crtc->pipe));
7000
7001 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007002 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007003 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7004 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007005
7006 /* We currently do not free assignements of panel fitters on
7007 * ivb/hsw (since we don't use the higher upscaling modes which
7008 * differentiates them) so just WARN about this case for now. */
7009 if (IS_GEN7(dev)) {
7010 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7011 PF_PIPE_SEL_IVB(crtc->pipe));
7012 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007013 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007014}
7015
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007016static void ironlake_get_plane_config(struct intel_crtc *crtc,
7017 struct intel_plane_config *plane_config)
7018{
7019 struct drm_device *dev = crtc->base.dev;
7020 struct drm_i915_private *dev_priv = dev->dev_private;
7021 u32 val, base, offset;
7022 int pipe = crtc->pipe, plane = crtc->plane;
7023 int fourcc, pixel_format;
7024 int aligned_height;
7025
Dave Airlie66e514c2014-04-03 07:51:54 +10007026 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7027 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007028 DRM_DEBUG_KMS("failed to alloc fb\n");
7029 return;
7030 }
7031
7032 val = I915_READ(DSPCNTR(plane));
7033
7034 if (INTEL_INFO(dev)->gen >= 4)
7035 if (val & DISPPLANE_TILED)
7036 plane_config->tiled = true;
7037
7038 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7039 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007040 crtc->base.primary->fb->pixel_format = fourcc;
7041 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007042 drm_format_plane_cpp(fourcc, 0) * 8;
7043
7044 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7045 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7046 offset = I915_READ(DSPOFFSET(plane));
7047 } else {
7048 if (plane_config->tiled)
7049 offset = I915_READ(DSPTILEOFF(plane));
7050 else
7051 offset = I915_READ(DSPLINOFF(plane));
7052 }
7053 plane_config->base = base;
7054
7055 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007056 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7057 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007058
7059 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007060 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007061
Dave Airlie66e514c2014-04-03 07:51:54 +10007062 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007063 plane_config->tiled);
7064
Dave Airlie66e514c2014-04-03 07:51:54 +10007065 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007066 aligned_height, PAGE_SIZE);
7067
7068 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007069 pipe, plane, crtc->base.primary->fb->width,
7070 crtc->base.primary->fb->height,
7071 crtc->base.primary->fb->bits_per_pixel, base,
7072 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007073 plane_config->size);
7074}
7075
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007076static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7077 struct intel_crtc_config *pipe_config)
7078{
7079 struct drm_device *dev = crtc->base.dev;
7080 struct drm_i915_private *dev_priv = dev->dev_private;
7081 uint32_t tmp;
7082
Daniel Vettere143a212013-07-04 12:01:15 +02007083 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007084 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007085
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007086 tmp = I915_READ(PIPECONF(crtc->pipe));
7087 if (!(tmp & PIPECONF_ENABLE))
7088 return false;
7089
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007090 switch (tmp & PIPECONF_BPC_MASK) {
7091 case PIPECONF_6BPC:
7092 pipe_config->pipe_bpp = 18;
7093 break;
7094 case PIPECONF_8BPC:
7095 pipe_config->pipe_bpp = 24;
7096 break;
7097 case PIPECONF_10BPC:
7098 pipe_config->pipe_bpp = 30;
7099 break;
7100 case PIPECONF_12BPC:
7101 pipe_config->pipe_bpp = 36;
7102 break;
7103 default:
7104 break;
7105 }
7106
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007107 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7108 pipe_config->limited_color_range = true;
7109
Daniel Vetterab9412b2013-05-03 11:49:46 +02007110 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007111 struct intel_shared_dpll *pll;
7112
Daniel Vetter88adfff2013-03-28 10:42:01 +01007113 pipe_config->has_pch_encoder = true;
7114
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007115 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7116 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7117 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007118
7119 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007120
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007121 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007122 pipe_config->shared_dpll =
7123 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007124 } else {
7125 tmp = I915_READ(PCH_DPLL_SEL);
7126 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7127 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7128 else
7129 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7130 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007131
7132 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7133
7134 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7135 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007136
7137 tmp = pipe_config->dpll_hw_state.dpll;
7138 pipe_config->pixel_multiplier =
7139 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7140 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007141
7142 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007143 } else {
7144 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007145 }
7146
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007147 intel_get_pipe_timings(crtc, pipe_config);
7148
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007149 ironlake_get_pfit_config(crtc, pipe_config);
7150
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007151 return true;
7152}
7153
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007154static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7155{
7156 struct drm_device *dev = dev_priv->dev;
7157 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7158 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007159
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007160 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007161 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007162 pipe_name(crtc->pipe));
7163
7164 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7165 WARN(plls->spll_refcount, "SPLL enabled\n");
7166 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7167 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7168 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7169 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7170 "CPU PWM1 enabled\n");
7171 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7172 "CPU PWM2 enabled\n");
7173 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7174 "PCH PWM1 enabled\n");
7175 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7176 "Utility pin enabled\n");
7177 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7178
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007179 /*
7180 * In theory we can still leave IRQs enabled, as long as only the HPD
7181 * interrupts remain enabled. We used to check for that, but since it's
7182 * gen-specific and since we only disable LCPLL after we fully disable
7183 * the interrupts, the check below should be enough.
7184 */
7185 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007186}
7187
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007188static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7189{
7190 struct drm_device *dev = dev_priv->dev;
7191
7192 if (IS_HASWELL(dev)) {
7193 mutex_lock(&dev_priv->rps.hw_lock);
7194 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7195 val))
7196 DRM_ERROR("Failed to disable D_COMP\n");
7197 mutex_unlock(&dev_priv->rps.hw_lock);
7198 } else {
7199 I915_WRITE(D_COMP, val);
7200 }
7201 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007202}
7203
7204/*
7205 * This function implements pieces of two sequences from BSpec:
7206 * - Sequence for display software to disable LCPLL
7207 * - Sequence for display software to allow package C8+
7208 * The steps implemented here are just the steps that actually touch the LCPLL
7209 * register. Callers should take care of disabling all the display engine
7210 * functions, doing the mode unset, fixing interrupts, etc.
7211 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007212static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7213 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007214{
7215 uint32_t val;
7216
7217 assert_can_disable_lcpll(dev_priv);
7218
7219 val = I915_READ(LCPLL_CTL);
7220
7221 if (switch_to_fclk) {
7222 val |= LCPLL_CD_SOURCE_FCLK;
7223 I915_WRITE(LCPLL_CTL, val);
7224
7225 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7226 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7227 DRM_ERROR("Switching to FCLK failed\n");
7228
7229 val = I915_READ(LCPLL_CTL);
7230 }
7231
7232 val |= LCPLL_PLL_DISABLE;
7233 I915_WRITE(LCPLL_CTL, val);
7234 POSTING_READ(LCPLL_CTL);
7235
7236 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7237 DRM_ERROR("LCPLL still locked\n");
7238
7239 val = I915_READ(D_COMP);
7240 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007241 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007242 ndelay(100);
7243
7244 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7245 DRM_ERROR("D_COMP RCOMP still in progress\n");
7246
7247 if (allow_power_down) {
7248 val = I915_READ(LCPLL_CTL);
7249 val |= LCPLL_POWER_DOWN_ALLOW;
7250 I915_WRITE(LCPLL_CTL, val);
7251 POSTING_READ(LCPLL_CTL);
7252 }
7253}
7254
7255/*
7256 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7257 * source.
7258 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007259static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007260{
7261 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007262 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007263
7264 val = I915_READ(LCPLL_CTL);
7265
7266 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7267 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7268 return;
7269
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007270 /*
7271 * Make sure we're not on PC8 state before disabling PC8, otherwise
7272 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7273 *
7274 * The other problem is that hsw_restore_lcpll() is called as part of
7275 * the runtime PM resume sequence, so we can't just call
7276 * gen6_gt_force_wake_get() because that function calls
7277 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7278 * while we are on the resume sequence. So to solve this problem we have
7279 * to call special forcewake code that doesn't touch runtime PM and
7280 * doesn't enable the forcewake delayed work.
7281 */
7282 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7283 if (dev_priv->uncore.forcewake_count++ == 0)
7284 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7285 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007286
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007287 if (val & LCPLL_POWER_DOWN_ALLOW) {
7288 val &= ~LCPLL_POWER_DOWN_ALLOW;
7289 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007290 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007291 }
7292
7293 val = I915_READ(D_COMP);
7294 val |= D_COMP_COMP_FORCE;
7295 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007296 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007297
7298 val = I915_READ(LCPLL_CTL);
7299 val &= ~LCPLL_PLL_DISABLE;
7300 I915_WRITE(LCPLL_CTL, val);
7301
7302 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7303 DRM_ERROR("LCPLL not locked yet\n");
7304
7305 if (val & LCPLL_CD_SOURCE_FCLK) {
7306 val = I915_READ(LCPLL_CTL);
7307 val &= ~LCPLL_CD_SOURCE_FCLK;
7308 I915_WRITE(LCPLL_CTL, val);
7309
7310 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7311 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7312 DRM_ERROR("Switching back to LCPLL failed\n");
7313 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007314
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007315 /* See the big comment above. */
7316 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7317 if (--dev_priv->uncore.forcewake_count == 0)
7318 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7319 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007320}
7321
Paulo Zanoni765dab62014-03-07 20:08:18 -03007322/*
7323 * Package states C8 and deeper are really deep PC states that can only be
7324 * reached when all the devices on the system allow it, so even if the graphics
7325 * device allows PC8+, it doesn't mean the system will actually get to these
7326 * states. Our driver only allows PC8+ when going into runtime PM.
7327 *
7328 * The requirements for PC8+ are that all the outputs are disabled, the power
7329 * well is disabled and most interrupts are disabled, and these are also
7330 * requirements for runtime PM. When these conditions are met, we manually do
7331 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7332 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7333 * hang the machine.
7334 *
7335 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7336 * the state of some registers, so when we come back from PC8+ we need to
7337 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7338 * need to take care of the registers kept by RC6. Notice that this happens even
7339 * if we don't put the device in PCI D3 state (which is what currently happens
7340 * because of the runtime PM support).
7341 *
7342 * For more, read "Display Sequences for Package C8" on the hardware
7343 * documentation.
7344 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007345void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007346{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007347 struct drm_device *dev = dev_priv->dev;
7348 uint32_t val;
7349
Paulo Zanonic67a4702013-08-19 13:18:09 -03007350 DRM_DEBUG_KMS("Enabling package C8+\n");
7351
Paulo Zanonic67a4702013-08-19 13:18:09 -03007352 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7353 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7354 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7355 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7356 }
7357
7358 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007359 hsw_disable_lcpll(dev_priv, true, true);
7360}
7361
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007362void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007363{
7364 struct drm_device *dev = dev_priv->dev;
7365 uint32_t val;
7366
Paulo Zanonic67a4702013-08-19 13:18:09 -03007367 DRM_DEBUG_KMS("Disabling package C8+\n");
7368
7369 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007370 lpt_init_pch_refclk(dev);
7371
7372 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7373 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7374 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7375 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7376 }
7377
7378 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007379}
7380
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007381static void snb_modeset_global_resources(struct drm_device *dev)
7382{
7383 modeset_update_crtc_power_domains(dev);
7384}
7385
Imre Deak4f074122013-10-16 17:25:51 +03007386static void haswell_modeset_global_resources(struct drm_device *dev)
7387{
Paulo Zanonida723562013-12-19 11:54:51 -02007388 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007389}
7390
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007391static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007392 int x, int y,
7393 struct drm_framebuffer *fb)
7394{
7395 struct drm_device *dev = crtc->dev;
7396 struct drm_i915_private *dev_priv = dev->dev_private;
7397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007398 int plane = intel_crtc->plane;
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007399 struct drm_framebuffer *old_fb;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007400 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007401
Paulo Zanoni566b7342013-11-25 15:27:08 -02007402 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007403 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007404 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007405
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007406 if (intel_crtc->config.has_dp_encoder)
7407 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007408
7409 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007410
Daniel Vetter8a654f32013-06-01 17:16:22 +02007411 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007412
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007413 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007414 intel_cpu_transcoder_set_m_n(intel_crtc,
7415 &intel_crtc->config.fdi_m_n);
7416 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007417
Daniel Vetter6ff93602013-04-19 11:24:36 +02007418 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007419
Daniel Vetter50f3b012013-03-27 00:44:56 +01007420 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007421
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007422 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007423 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007424 POSTING_READ(DSPCNTR(plane));
7425
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007426 mutex_lock(&dev->struct_mutex);
7427 ret = intel_pin_and_fence_fb_obj(dev,
7428 to_intel_framebuffer(fb)->obj,
7429 NULL);
7430 if (ret != 0) {
7431 DRM_ERROR("pin & fence failed\n");
7432 mutex_unlock(&dev->struct_mutex);
7433 return ret;
7434 }
7435 old_fb = crtc->primary->fb;
7436 if (old_fb)
7437 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
7438 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007439
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007440 dev_priv->display.update_primary_plane(crtc, fb, x, y);
7441
7442 crtc->primary->fb = fb;
7443 crtc->x = x;
7444 crtc->y = y;
7445
7446 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007447}
7448
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007449static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7450 struct intel_crtc_config *pipe_config)
7451{
7452 struct drm_device *dev = crtc->base.dev;
7453 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007454 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007455 uint32_t tmp;
7456
Imre Deakb5482bd2014-03-05 16:20:55 +02007457 if (!intel_display_power_enabled(dev_priv,
7458 POWER_DOMAIN_PIPE(crtc->pipe)))
7459 return false;
7460
Daniel Vettere143a212013-07-04 12:01:15 +02007461 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007462 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7463
Daniel Vettereccb1402013-05-22 00:50:22 +02007464 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7465 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7466 enum pipe trans_edp_pipe;
7467 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7468 default:
7469 WARN(1, "unknown pipe linked to edp transcoder\n");
7470 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7471 case TRANS_DDI_EDP_INPUT_A_ON:
7472 trans_edp_pipe = PIPE_A;
7473 break;
7474 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7475 trans_edp_pipe = PIPE_B;
7476 break;
7477 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7478 trans_edp_pipe = PIPE_C;
7479 break;
7480 }
7481
7482 if (trans_edp_pipe == crtc->pipe)
7483 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7484 }
7485
Imre Deakda7e29b2014-02-18 00:02:02 +02007486 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007487 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007488 return false;
7489
Daniel Vettereccb1402013-05-22 00:50:22 +02007490 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007491 if (!(tmp & PIPECONF_ENABLE))
7492 return false;
7493
Daniel Vetter88adfff2013-03-28 10:42:01 +01007494 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007495 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007496 * DDI E. So just check whether this pipe is wired to DDI E and whether
7497 * the PCH transcoder is on.
7498 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007499 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007500 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007501 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007502 pipe_config->has_pch_encoder = true;
7503
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007504 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7505 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7506 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007507
7508 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007509 }
7510
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007511 intel_get_pipe_timings(crtc, pipe_config);
7512
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007513 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007514 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007515 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007516
Jesse Barnese59150d2014-01-07 13:30:45 -08007517 if (IS_HASWELL(dev))
7518 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7519 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007520
Daniel Vetter6c49f242013-06-06 12:45:25 +02007521 pipe_config->pixel_multiplier = 1;
7522
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007523 return true;
7524}
7525
Jani Nikula1a915102013-10-16 12:34:48 +03007526static struct {
7527 int clock;
7528 u32 config;
7529} hdmi_audio_clock[] = {
7530 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7531 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7532 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7533 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7534 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7535 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7536 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7537 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7538 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7539 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7540};
7541
7542/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7543static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7544{
7545 int i;
7546
7547 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7548 if (mode->clock == hdmi_audio_clock[i].clock)
7549 break;
7550 }
7551
7552 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7553 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7554 i = 1;
7555 }
7556
7557 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7558 hdmi_audio_clock[i].clock,
7559 hdmi_audio_clock[i].config);
7560
7561 return hdmi_audio_clock[i].config;
7562}
7563
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007564static bool intel_eld_uptodate(struct drm_connector *connector,
7565 int reg_eldv, uint32_t bits_eldv,
7566 int reg_elda, uint32_t bits_elda,
7567 int reg_edid)
7568{
7569 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7570 uint8_t *eld = connector->eld;
7571 uint32_t i;
7572
7573 i = I915_READ(reg_eldv);
7574 i &= bits_eldv;
7575
7576 if (!eld[0])
7577 return !i;
7578
7579 if (!i)
7580 return false;
7581
7582 i = I915_READ(reg_elda);
7583 i &= ~bits_elda;
7584 I915_WRITE(reg_elda, i);
7585
7586 for (i = 0; i < eld[2]; i++)
7587 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7588 return false;
7589
7590 return true;
7591}
7592
Wu Fengguange0dac652011-09-05 14:25:34 +08007593static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007594 struct drm_crtc *crtc,
7595 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007596{
7597 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7598 uint8_t *eld = connector->eld;
7599 uint32_t eldv;
7600 uint32_t len;
7601 uint32_t i;
7602
7603 i = I915_READ(G4X_AUD_VID_DID);
7604
7605 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7606 eldv = G4X_ELDV_DEVCL_DEVBLC;
7607 else
7608 eldv = G4X_ELDV_DEVCTG;
7609
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007610 if (intel_eld_uptodate(connector,
7611 G4X_AUD_CNTL_ST, eldv,
7612 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7613 G4X_HDMIW_HDMIEDID))
7614 return;
7615
Wu Fengguange0dac652011-09-05 14:25:34 +08007616 i = I915_READ(G4X_AUD_CNTL_ST);
7617 i &= ~(eldv | G4X_ELD_ADDR);
7618 len = (i >> 9) & 0x1f; /* ELD buffer size */
7619 I915_WRITE(G4X_AUD_CNTL_ST, i);
7620
7621 if (!eld[0])
7622 return;
7623
7624 len = min_t(uint8_t, eld[2], len);
7625 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7626 for (i = 0; i < len; i++)
7627 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7628
7629 i = I915_READ(G4X_AUD_CNTL_ST);
7630 i |= eldv;
7631 I915_WRITE(G4X_AUD_CNTL_ST, i);
7632}
7633
Wang Xingchao83358c852012-08-16 22:43:37 +08007634static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007635 struct drm_crtc *crtc,
7636 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007637{
7638 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7639 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007640 uint32_t eldv;
7641 uint32_t i;
7642 int len;
7643 int pipe = to_intel_crtc(crtc)->pipe;
7644 int tmp;
7645
7646 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7647 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7648 int aud_config = HSW_AUD_CFG(pipe);
7649 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7650
Wang Xingchao83358c852012-08-16 22:43:37 +08007651 /* Audio output enable */
7652 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7653 tmp = I915_READ(aud_cntrl_st2);
7654 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7655 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007656 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007657
Daniel Vetterc7905792014-04-16 16:56:09 +02007658 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007659
7660 /* Set ELD valid state */
7661 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007662 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007663 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7664 I915_WRITE(aud_cntrl_st2, tmp);
7665 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007666 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007667
7668 /* Enable HDMI mode */
7669 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007670 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007671 /* clear N_programing_enable and N_value_index */
7672 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7673 I915_WRITE(aud_config, tmp);
7674
7675 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7676
7677 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7678
7679 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7680 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7681 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7682 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007683 } else {
7684 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7685 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007686
7687 if (intel_eld_uptodate(connector,
7688 aud_cntrl_st2, eldv,
7689 aud_cntl_st, IBX_ELD_ADDRESS,
7690 hdmiw_hdmiedid))
7691 return;
7692
7693 i = I915_READ(aud_cntrl_st2);
7694 i &= ~eldv;
7695 I915_WRITE(aud_cntrl_st2, i);
7696
7697 if (!eld[0])
7698 return;
7699
7700 i = I915_READ(aud_cntl_st);
7701 i &= ~IBX_ELD_ADDRESS;
7702 I915_WRITE(aud_cntl_st, i);
7703 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7704 DRM_DEBUG_DRIVER("port num:%d\n", i);
7705
7706 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7707 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7708 for (i = 0; i < len; i++)
7709 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7710
7711 i = I915_READ(aud_cntrl_st2);
7712 i |= eldv;
7713 I915_WRITE(aud_cntrl_st2, i);
7714
7715}
7716
Wu Fengguange0dac652011-09-05 14:25:34 +08007717static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007718 struct drm_crtc *crtc,
7719 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007720{
7721 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7722 uint8_t *eld = connector->eld;
7723 uint32_t eldv;
7724 uint32_t i;
7725 int len;
7726 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007727 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007728 int aud_cntl_st;
7729 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007730 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007731
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007732 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007733 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7734 aud_config = IBX_AUD_CFG(pipe);
7735 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007736 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007737 } else if (IS_VALLEYVIEW(connector->dev)) {
7738 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7739 aud_config = VLV_AUD_CFG(pipe);
7740 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7741 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007742 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007743 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7744 aud_config = CPT_AUD_CFG(pipe);
7745 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007746 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007747 }
7748
Wang Xingchao9b138a82012-08-09 16:52:18 +08007749 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007750
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007751 if (IS_VALLEYVIEW(connector->dev)) {
7752 struct intel_encoder *intel_encoder;
7753 struct intel_digital_port *intel_dig_port;
7754
7755 intel_encoder = intel_attached_encoder(connector);
7756 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7757 i = intel_dig_port->port;
7758 } else {
7759 i = I915_READ(aud_cntl_st);
7760 i = (i >> 29) & DIP_PORT_SEL_MASK;
7761 /* DIP_Port_Select, 0x1 = PortB */
7762 }
7763
Wu Fengguange0dac652011-09-05 14:25:34 +08007764 if (!i) {
7765 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7766 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007767 eldv = IBX_ELD_VALIDB;
7768 eldv |= IBX_ELD_VALIDB << 4;
7769 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007770 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007771 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007772 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007773 }
7774
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007775 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7776 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7777 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007778 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007779 } else {
7780 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7781 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007782
7783 if (intel_eld_uptodate(connector,
7784 aud_cntrl_st2, eldv,
7785 aud_cntl_st, IBX_ELD_ADDRESS,
7786 hdmiw_hdmiedid))
7787 return;
7788
Wu Fengguange0dac652011-09-05 14:25:34 +08007789 i = I915_READ(aud_cntrl_st2);
7790 i &= ~eldv;
7791 I915_WRITE(aud_cntrl_st2, i);
7792
7793 if (!eld[0])
7794 return;
7795
Wu Fengguange0dac652011-09-05 14:25:34 +08007796 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007797 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007798 I915_WRITE(aud_cntl_st, i);
7799
7800 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7801 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7802 for (i = 0; i < len; i++)
7803 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7804
7805 i = I915_READ(aud_cntrl_st2);
7806 i |= eldv;
7807 I915_WRITE(aud_cntrl_st2, i);
7808}
7809
7810void intel_write_eld(struct drm_encoder *encoder,
7811 struct drm_display_mode *mode)
7812{
7813 struct drm_crtc *crtc = encoder->crtc;
7814 struct drm_connector *connector;
7815 struct drm_device *dev = encoder->dev;
7816 struct drm_i915_private *dev_priv = dev->dev_private;
7817
7818 connector = drm_select_eld(encoder, mode);
7819 if (!connector)
7820 return;
7821
7822 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7823 connector->base.id,
7824 drm_get_connector_name(connector),
7825 connector->encoder->base.id,
7826 drm_get_encoder_name(connector->encoder));
7827
7828 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7829
7830 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007831 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007832}
7833
Chris Wilson560b85b2010-08-07 11:01:38 +01007834static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7835{
7836 struct drm_device *dev = crtc->dev;
7837 struct drm_i915_private *dev_priv = dev->dev_private;
7838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7839 bool visible = base != 0;
7840 u32 cntl;
7841
7842 if (intel_crtc->cursor_visible == visible)
7843 return;
7844
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007845 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007846 if (visible) {
7847 /* On these chipsets we can only modify the base whilst
7848 * the cursor is disabled.
7849 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007850 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007851
7852 cntl &= ~(CURSOR_FORMAT_MASK);
7853 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7854 cntl |= CURSOR_ENABLE |
7855 CURSOR_GAMMA_ENABLE |
7856 CURSOR_FORMAT_ARGB;
7857 } else
7858 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007859 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007860
7861 intel_crtc->cursor_visible = visible;
7862}
7863
7864static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7865{
7866 struct drm_device *dev = crtc->dev;
7867 struct drm_i915_private *dev_priv = dev->dev_private;
7868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7869 int pipe = intel_crtc->pipe;
7870 bool visible = base != 0;
7871
7872 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307873 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007874 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007875 if (base) {
7876 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307877 cntl |= MCURSOR_GAMMA_ENABLE;
7878
7879 switch (width) {
7880 case 64:
7881 cntl |= CURSOR_MODE_64_ARGB_AX;
7882 break;
7883 case 128:
7884 cntl |= CURSOR_MODE_128_ARGB_AX;
7885 break;
7886 case 256:
7887 cntl |= CURSOR_MODE_256_ARGB_AX;
7888 break;
7889 default:
7890 WARN_ON(1);
7891 return;
7892 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007893 cntl |= pipe << 28; /* Connect to correct pipe */
7894 } else {
7895 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7896 cntl |= CURSOR_MODE_DISABLE;
7897 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007898 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007899
7900 intel_crtc->cursor_visible = visible;
7901 }
7902 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007903 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007904 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007905 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007906}
7907
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007908static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7909{
7910 struct drm_device *dev = crtc->dev;
7911 struct drm_i915_private *dev_priv = dev->dev_private;
7912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7913 int pipe = intel_crtc->pipe;
7914 bool visible = base != 0;
7915
7916 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307917 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007918 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7919 if (base) {
7920 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307921 cntl |= MCURSOR_GAMMA_ENABLE;
7922 switch (width) {
7923 case 64:
7924 cntl |= CURSOR_MODE_64_ARGB_AX;
7925 break;
7926 case 128:
7927 cntl |= CURSOR_MODE_128_ARGB_AX;
7928 break;
7929 case 256:
7930 cntl |= CURSOR_MODE_256_ARGB_AX;
7931 break;
7932 default:
7933 WARN_ON(1);
7934 return;
7935 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007936 } else {
7937 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7938 cntl |= CURSOR_MODE_DISABLE;
7939 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007940 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007941 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007942 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7943 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007944 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7945
7946 intel_crtc->cursor_visible = visible;
7947 }
7948 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007949 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007950 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007951 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007952}
7953
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007954/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007955static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7956 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007957{
7958 struct drm_device *dev = crtc->dev;
7959 struct drm_i915_private *dev_priv = dev->dev_private;
7960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7961 int pipe = intel_crtc->pipe;
7962 int x = intel_crtc->cursor_x;
7963 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007964 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007965 bool visible;
7966
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007967 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007968 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007969
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007970 if (x >= intel_crtc->config.pipe_src_w)
7971 base = 0;
7972
7973 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007974 base = 0;
7975
7976 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007977 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007978 base = 0;
7979
7980 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7981 x = -x;
7982 }
7983 pos |= x << CURSOR_X_SHIFT;
7984
7985 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007986 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007987 base = 0;
7988
7989 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7990 y = -y;
7991 }
7992 pos |= y << CURSOR_Y_SHIFT;
7993
7994 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007995 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007996 return;
7997
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007998 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007999 I915_WRITE(CURPOS_IVB(pipe), pos);
8000 ivb_update_cursor(crtc, base);
8001 } else {
8002 I915_WRITE(CURPOS(pipe), pos);
8003 if (IS_845G(dev) || IS_I865G(dev))
8004 i845_update_cursor(crtc, base);
8005 else
8006 i9xx_update_cursor(crtc, base);
8007 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008008}
8009
Jesse Barnes79e53942008-11-07 14:24:08 -08008010static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00008011 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 uint32_t handle,
8013 uint32_t width, uint32_t height)
8014{
8015 struct drm_device *dev = crtc->dev;
8016 struct drm_i915_private *dev_priv = dev->dev_private;
8017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00008018 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00008019 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008020 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008021 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008022
Jesse Barnes79e53942008-11-07 14:24:08 -08008023 /* if we want to turn off the cursor ignore width and height */
8024 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008025 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008026 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008027 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008028 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008029 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008030 }
8031
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308032 /* Check for which cursor types we support */
8033 if (!((width == 64 && height == 64) ||
8034 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8035 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8036 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008037 return -EINVAL;
8038 }
8039
Chris Wilson05394f32010-11-08 19:18:58 +00008040 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00008041 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08008042 return -ENOENT;
8043
Chris Wilson05394f32010-11-08 19:18:58 +00008044 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008045 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008046 ret = -ENOMEM;
8047 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008048 }
8049
Dave Airlie71acb5e2008-12-30 20:31:46 +10008050 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008051 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008052 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008053 unsigned alignment;
8054
Chris Wilsond9e86c02010-11-10 16:40:20 +00008055 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008056 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008057 ret = -EINVAL;
8058 goto fail_locked;
8059 }
8060
Chris Wilson693db182013-03-05 14:52:39 +00008061 /* Note that the w/a also requires 2 PTE of padding following
8062 * the bo. We currently fill all unused PTE with the shadow
8063 * page and so we should always have valid PTE following the
8064 * cursor preventing the VT-d warning.
8065 */
8066 alignment = 0;
8067 if (need_vtd_wa(dev))
8068 alignment = 64*1024;
8069
8070 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008071 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008072 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008073 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008074 }
8075
Chris Wilsond9e86c02010-11-10 16:40:20 +00008076 ret = i915_gem_object_put_fence(obj);
8077 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008078 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008079 goto fail_unpin;
8080 }
8081
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008082 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008083 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008084 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008085 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008086 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8087 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008088 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008089 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008090 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008091 }
Chris Wilson05394f32010-11-08 19:18:58 +00008092 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008093 }
8094
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008095 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008096 I915_WRITE(CURSIZE, (height << 12) | width);
8097
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008098 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008099 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008100 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008101 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008102 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8103 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008104 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008105 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008106 }
Jesse Barnes80824002009-09-10 15:28:06 -07008107
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008108 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008109
Chris Wilson64f962e2014-03-26 12:38:15 +00008110 old_width = intel_crtc->cursor_width;
8111
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008112 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008113 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008114 intel_crtc->cursor_width = width;
8115 intel_crtc->cursor_height = height;
8116
Chris Wilson64f962e2014-03-26 12:38:15 +00008117 if (intel_crtc->active) {
8118 if (old_width != width)
8119 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008120 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008121 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008122
Jesse Barnes79e53942008-11-07 14:24:08 -08008123 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008124fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008125 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008126fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008127 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008128fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008129 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008130 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008131}
8132
8133static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8134{
Jesse Barnes79e53942008-11-07 14:24:08 -08008135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008136
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008137 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8138 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008139
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008140 if (intel_crtc->active)
8141 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008142
8143 return 0;
8144}
8145
Jesse Barnes79e53942008-11-07 14:24:08 -08008146static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008147 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008148{
James Simmons72034252010-08-03 01:33:19 +01008149 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008151
James Simmons72034252010-08-03 01:33:19 +01008152 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008153 intel_crtc->lut_r[i] = red[i] >> 8;
8154 intel_crtc->lut_g[i] = green[i] >> 8;
8155 intel_crtc->lut_b[i] = blue[i] >> 8;
8156 }
8157
8158 intel_crtc_load_lut(crtc);
8159}
8160
Jesse Barnes79e53942008-11-07 14:24:08 -08008161/* VESA 640x480x72Hz mode to set on the pipe */
8162static struct drm_display_mode load_detect_mode = {
8163 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8164 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8165};
8166
Daniel Vettera8bb6812014-02-10 18:00:39 +01008167struct drm_framebuffer *
8168__intel_framebuffer_create(struct drm_device *dev,
8169 struct drm_mode_fb_cmd2 *mode_cmd,
8170 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008171{
8172 struct intel_framebuffer *intel_fb;
8173 int ret;
8174
8175 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8176 if (!intel_fb) {
8177 drm_gem_object_unreference_unlocked(&obj->base);
8178 return ERR_PTR(-ENOMEM);
8179 }
8180
8181 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008182 if (ret)
8183 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008184
8185 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008186err:
8187 drm_gem_object_unreference_unlocked(&obj->base);
8188 kfree(intel_fb);
8189
8190 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008191}
8192
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008193static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008194intel_framebuffer_create(struct drm_device *dev,
8195 struct drm_mode_fb_cmd2 *mode_cmd,
8196 struct drm_i915_gem_object *obj)
8197{
8198 struct drm_framebuffer *fb;
8199 int ret;
8200
8201 ret = i915_mutex_lock_interruptible(dev);
8202 if (ret)
8203 return ERR_PTR(ret);
8204 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8205 mutex_unlock(&dev->struct_mutex);
8206
8207 return fb;
8208}
8209
Chris Wilsond2dff872011-04-19 08:36:26 +01008210static u32
8211intel_framebuffer_pitch_for_width(int width, int bpp)
8212{
8213 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8214 return ALIGN(pitch, 64);
8215}
8216
8217static u32
8218intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8219{
8220 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8221 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8222}
8223
8224static struct drm_framebuffer *
8225intel_framebuffer_create_for_mode(struct drm_device *dev,
8226 struct drm_display_mode *mode,
8227 int depth, int bpp)
8228{
8229 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008230 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008231
8232 obj = i915_gem_alloc_object(dev,
8233 intel_framebuffer_size_for_mode(mode, bpp));
8234 if (obj == NULL)
8235 return ERR_PTR(-ENOMEM);
8236
8237 mode_cmd.width = mode->hdisplay;
8238 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008239 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8240 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008241 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008242
8243 return intel_framebuffer_create(dev, &mode_cmd, obj);
8244}
8245
8246static struct drm_framebuffer *
8247mode_fits_in_fbdev(struct drm_device *dev,
8248 struct drm_display_mode *mode)
8249{
Daniel Vetter4520f532013-10-09 09:18:51 +02008250#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008251 struct drm_i915_private *dev_priv = dev->dev_private;
8252 struct drm_i915_gem_object *obj;
8253 struct drm_framebuffer *fb;
8254
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008255 if (!dev_priv->fbdev)
8256 return NULL;
8257
8258 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008259 return NULL;
8260
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008261 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008262 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008263
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008264 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008265 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8266 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008267 return NULL;
8268
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008269 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008270 return NULL;
8271
8272 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008273#else
8274 return NULL;
8275#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008276}
8277
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008278bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008279 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008280 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008281{
8282 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008283 struct intel_encoder *intel_encoder =
8284 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008285 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008286 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008287 struct drm_crtc *crtc = NULL;
8288 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008289 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008290 int i = -1;
8291
Chris Wilsond2dff872011-04-19 08:36:26 +01008292 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8293 connector->base.id, drm_get_connector_name(connector),
8294 encoder->base.id, drm_get_encoder_name(encoder));
8295
Jesse Barnes79e53942008-11-07 14:24:08 -08008296 /*
8297 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008298 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008299 * - if the connector already has an assigned crtc, use it (but make
8300 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008301 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008302 * - try to find the first unused crtc that can drive this connector,
8303 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008304 */
8305
8306 /* See if we already have a CRTC for this connector */
8307 if (encoder->crtc) {
8308 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008309
Daniel Vetter7b240562012-12-12 00:35:33 +01008310 mutex_lock(&crtc->mutex);
8311
Daniel Vetter24218aa2012-08-12 19:27:11 +02008312 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008313 old->load_detect_temp = false;
8314
8315 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008316 if (connector->dpms != DRM_MODE_DPMS_ON)
8317 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008318
Chris Wilson71731882011-04-19 23:10:58 +01008319 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008320 }
8321
8322 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008323 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008324 i++;
8325 if (!(encoder->possible_crtcs & (1 << i)))
8326 continue;
8327 if (!possible_crtc->enabled) {
8328 crtc = possible_crtc;
8329 break;
8330 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008331 }
8332
8333 /*
8334 * If we didn't find an unused CRTC, don't use any.
8335 */
8336 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008337 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8338 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008339 }
8340
Daniel Vetter7b240562012-12-12 00:35:33 +01008341 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008342 intel_encoder->new_crtc = to_intel_crtc(crtc);
8343 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008344
8345 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008346 intel_crtc->new_enabled = true;
8347 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008348 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008349 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008350 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008351
Chris Wilson64927112011-04-20 07:25:26 +01008352 if (!mode)
8353 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008354
Chris Wilsond2dff872011-04-19 08:36:26 +01008355 /* We need a framebuffer large enough to accommodate all accesses
8356 * that the plane may generate whilst we perform load detection.
8357 * We can not rely on the fbcon either being present (we get called
8358 * during its initialisation to detect all boot displays, or it may
8359 * not even exist) or that it is large enough to satisfy the
8360 * requested mode.
8361 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008362 fb = mode_fits_in_fbdev(dev, mode);
8363 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008364 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008365 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8366 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008367 } else
8368 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008369 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008370 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008371 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008372 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008373
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008374 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008375 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008376 if (old->release_fb)
8377 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008378 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008379 }
Chris Wilson71731882011-04-19 23:10:58 +01008380
Jesse Barnes79e53942008-11-07 14:24:08 -08008381 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008382 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008383 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008384
8385 fail:
8386 intel_crtc->new_enabled = crtc->enabled;
8387 if (intel_crtc->new_enabled)
8388 intel_crtc->new_config = &intel_crtc->config;
8389 else
8390 intel_crtc->new_config = NULL;
8391 mutex_unlock(&crtc->mutex);
8392 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008393}
8394
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008395void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008396 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008397{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008398 struct intel_encoder *intel_encoder =
8399 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008400 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008401 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008403
Chris Wilsond2dff872011-04-19 08:36:26 +01008404 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8405 connector->base.id, drm_get_connector_name(connector),
8406 encoder->base.id, drm_get_encoder_name(encoder));
8407
Chris Wilson8261b192011-04-19 23:18:09 +01008408 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008409 to_intel_connector(connector)->new_encoder = NULL;
8410 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008411 intel_crtc->new_enabled = false;
8412 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008413 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008414
Daniel Vetter36206362012-12-10 20:42:17 +01008415 if (old->release_fb) {
8416 drm_framebuffer_unregister_private(old->release_fb);
8417 drm_framebuffer_unreference(old->release_fb);
8418 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008419
Daniel Vetter67c96402013-01-23 16:25:09 +00008420 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008421 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008422 }
8423
Eric Anholtc751ce42010-03-25 11:48:48 -07008424 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008425 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8426 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008427
8428 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008429}
8430
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008431static int i9xx_pll_refclk(struct drm_device *dev,
8432 const struct intel_crtc_config *pipe_config)
8433{
8434 struct drm_i915_private *dev_priv = dev->dev_private;
8435 u32 dpll = pipe_config->dpll_hw_state.dpll;
8436
8437 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008438 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008439 else if (HAS_PCH_SPLIT(dev))
8440 return 120000;
8441 else if (!IS_GEN2(dev))
8442 return 96000;
8443 else
8444 return 48000;
8445}
8446
Jesse Barnes79e53942008-11-07 14:24:08 -08008447/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008448static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8449 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008450{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008451 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008452 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008453 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008454 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008455 u32 fp;
8456 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008457 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008458
8459 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008460 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008461 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008462 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008463
8464 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008465 if (IS_PINEVIEW(dev)) {
8466 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8467 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008468 } else {
8469 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8470 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8471 }
8472
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008473 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008474 if (IS_PINEVIEW(dev))
8475 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8476 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008477 else
8478 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008479 DPLL_FPA01_P1_POST_DIV_SHIFT);
8480
8481 switch (dpll & DPLL_MODE_MASK) {
8482 case DPLLB_MODE_DAC_SERIAL:
8483 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8484 5 : 10;
8485 break;
8486 case DPLLB_MODE_LVDS:
8487 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8488 7 : 14;
8489 break;
8490 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008491 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008493 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008494 }
8495
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008496 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008497 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008498 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008499 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008500 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008501 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008502 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008503
8504 if (is_lvds) {
8505 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8506 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008507
8508 if (lvds & LVDS_CLKB_POWER_UP)
8509 clock.p2 = 7;
8510 else
8511 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008512 } else {
8513 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8514 clock.p1 = 2;
8515 else {
8516 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8517 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8518 }
8519 if (dpll & PLL_P2_DIVIDE_BY_4)
8520 clock.p2 = 4;
8521 else
8522 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008523 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008524
8525 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008526 }
8527
Ville Syrjälä18442d02013-09-13 16:00:08 +03008528 /*
8529 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008530 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008531 * encoder's get_config() function.
8532 */
8533 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008534}
8535
Ville Syrjälä6878da02013-09-13 15:59:11 +03008536int intel_dotclock_calculate(int link_freq,
8537 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008538{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008539 /*
8540 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008541 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008542 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008543 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008544 *
8545 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008546 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008547 */
8548
Ville Syrjälä6878da02013-09-13 15:59:11 +03008549 if (!m_n->link_n)
8550 return 0;
8551
8552 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8553}
8554
Ville Syrjälä18442d02013-09-13 16:00:08 +03008555static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8556 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008557{
8558 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008559
8560 /* read out port_clock from the DPLL */
8561 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008562
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008563 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008564 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008565 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008566 * agree once we know their relationship in the encoder's
8567 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008568 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008569 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008570 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8571 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008572}
8573
8574/** Returns the currently programmed mode of the given pipe. */
8575struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8576 struct drm_crtc *crtc)
8577{
Jesse Barnes548f2452011-02-17 10:40:53 -08008578 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008580 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008581 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008582 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008583 int htot = I915_READ(HTOTAL(cpu_transcoder));
8584 int hsync = I915_READ(HSYNC(cpu_transcoder));
8585 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8586 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008587 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008588
8589 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8590 if (!mode)
8591 return NULL;
8592
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008593 /*
8594 * Construct a pipe_config sufficient for getting the clock info
8595 * back out of crtc_clock_get.
8596 *
8597 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8598 * to use a real value here instead.
8599 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008600 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008601 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008602 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8603 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8604 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008605 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8606
Ville Syrjälä773ae032013-09-23 17:48:20 +03008607 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008608 mode->hdisplay = (htot & 0xffff) + 1;
8609 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8610 mode->hsync_start = (hsync & 0xffff) + 1;
8611 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8612 mode->vdisplay = (vtot & 0xffff) + 1;
8613 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8614 mode->vsync_start = (vsync & 0xffff) + 1;
8615 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8616
8617 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008618
8619 return mode;
8620}
8621
Daniel Vetter3dec0092010-08-20 21:40:52 +02008622static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008623{
8624 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008625 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8627 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008628 int dpll_reg = DPLL(pipe);
8629 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008630
Eric Anholtbad720f2009-10-22 16:11:14 -07008631 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008632 return;
8633
8634 if (!dev_priv->lvds_downclock_avail)
8635 return;
8636
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008637 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008638 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008639 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008640
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008641 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008642
8643 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8644 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008645 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008646
Jesse Barnes652c3932009-08-17 13:31:43 -07008647 dpll = I915_READ(dpll_reg);
8648 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008649 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008650 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008651}
8652
8653static void intel_decrease_pllclock(struct drm_crtc *crtc)
8654{
8655 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008656 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008658
Eric Anholtbad720f2009-10-22 16:11:14 -07008659 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008660 return;
8661
8662 if (!dev_priv->lvds_downclock_avail)
8663 return;
8664
8665 /*
8666 * Since this is called by a timer, we should never get here in
8667 * the manual case.
8668 */
8669 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008670 int pipe = intel_crtc->pipe;
8671 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008672 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008673
Zhao Yakui44d98a62009-10-09 11:39:40 +08008674 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008675
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008676 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008677
Chris Wilson074b5e12012-05-02 12:07:06 +01008678 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008679 dpll |= DISPLAY_RATE_SELECT_FPA1;
8680 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008681 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008682 dpll = I915_READ(dpll_reg);
8683 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008684 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008685 }
8686
8687}
8688
Chris Wilsonf047e392012-07-21 12:31:41 +01008689void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008690{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008691 struct drm_i915_private *dev_priv = dev->dev_private;
8692
Chris Wilsonf62a0072014-02-21 17:55:39 +00008693 if (dev_priv->mm.busy)
8694 return;
8695
Paulo Zanoni43694d62014-03-07 20:08:08 -03008696 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008697 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008698 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008699}
8700
8701void intel_mark_idle(struct drm_device *dev)
8702{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008703 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008704 struct drm_crtc *crtc;
8705
Chris Wilsonf62a0072014-02-21 17:55:39 +00008706 if (!dev_priv->mm.busy)
8707 return;
8708
8709 dev_priv->mm.busy = false;
8710
Jani Nikulad330a952014-01-21 11:24:25 +02008711 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008712 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008713
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008714 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008715 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008716 continue;
8717
8718 intel_decrease_pllclock(crtc);
8719 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008720
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008721 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008722 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008723
8724out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008725 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008726}
8727
Chris Wilsonc65355b2013-06-06 16:53:41 -03008728void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8729 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008730{
8731 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008732 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008733
Jani Nikulad330a952014-01-21 11:24:25 +02008734 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008735 return;
8736
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008737 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008738 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008739 continue;
8740
Matt Roperf4510a22014-04-01 15:22:40 -07008741 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008742 continue;
8743
8744 intel_increase_pllclock(crtc);
8745 if (ring && intel_fbc_enabled(dev))
8746 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008747 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008748}
8749
Jesse Barnes79e53942008-11-07 14:24:08 -08008750static void intel_crtc_destroy(struct drm_crtc *crtc)
8751{
8752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008753 struct drm_device *dev = crtc->dev;
8754 struct intel_unpin_work *work;
8755 unsigned long flags;
8756
8757 spin_lock_irqsave(&dev->event_lock, flags);
8758 work = intel_crtc->unpin_work;
8759 intel_crtc->unpin_work = NULL;
8760 spin_unlock_irqrestore(&dev->event_lock, flags);
8761
8762 if (work) {
8763 cancel_work_sync(&work->work);
8764 kfree(work);
8765 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008766
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008767 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8768
Jesse Barnes79e53942008-11-07 14:24:08 -08008769 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008770
Jesse Barnes79e53942008-11-07 14:24:08 -08008771 kfree(intel_crtc);
8772}
8773
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008774static void intel_unpin_work_fn(struct work_struct *__work)
8775{
8776 struct intel_unpin_work *work =
8777 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008778 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008779
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008780 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008781 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008782 drm_gem_object_unreference(&work->pending_flip_obj->base);
8783 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008784
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008785 intel_update_fbc(dev);
8786 mutex_unlock(&dev->struct_mutex);
8787
8788 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8789 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8790
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008791 kfree(work);
8792}
8793
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008794static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008795 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008796{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008797 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8799 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008800 unsigned long flags;
8801
8802 /* Ignore early vblank irqs */
8803 if (intel_crtc == NULL)
8804 return;
8805
8806 spin_lock_irqsave(&dev->event_lock, flags);
8807 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008808
8809 /* Ensure we don't miss a work->pending update ... */
8810 smp_rmb();
8811
8812 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008813 spin_unlock_irqrestore(&dev->event_lock, flags);
8814 return;
8815 }
8816
Chris Wilsone7d841c2012-12-03 11:36:30 +00008817 /* and that the unpin work is consistent wrt ->pending. */
8818 smp_rmb();
8819
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008820 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008821
Rob Clark45a066e2012-10-08 14:50:40 -05008822 if (work->event)
8823 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008824
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008825 drm_vblank_put(dev, intel_crtc->pipe);
8826
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008827 spin_unlock_irqrestore(&dev->event_lock, flags);
8828
Daniel Vetter2c10d572012-12-20 21:24:07 +01008829 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008830
8831 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008832
8833 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008834}
8835
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008836void intel_finish_page_flip(struct drm_device *dev, int pipe)
8837{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008838 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008839 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8840
Mario Kleiner49b14a52010-12-09 07:00:07 +01008841 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008842}
8843
8844void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8845{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008846 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008847 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8848
Mario Kleiner49b14a52010-12-09 07:00:07 +01008849 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008850}
8851
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008852void intel_prepare_page_flip(struct drm_device *dev, int plane)
8853{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008854 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008855 struct intel_crtc *intel_crtc =
8856 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8857 unsigned long flags;
8858
Chris Wilsone7d841c2012-12-03 11:36:30 +00008859 /* NB: An MMIO update of the plane base pointer will also
8860 * generate a page-flip completion irq, i.e. every modeset
8861 * is also accompanied by a spurious intel_prepare_page_flip().
8862 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008863 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008864 if (intel_crtc->unpin_work)
8865 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008866 spin_unlock_irqrestore(&dev->event_lock, flags);
8867}
8868
Chris Wilsone7d841c2012-12-03 11:36:30 +00008869inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8870{
8871 /* Ensure that the work item is consistent when activating it ... */
8872 smp_wmb();
8873 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8874 /* and that it is marked active as soon as the irq could fire. */
8875 smp_wmb();
8876}
8877
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008878static int intel_gen2_queue_flip(struct drm_device *dev,
8879 struct drm_crtc *crtc,
8880 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008881 struct drm_i915_gem_object *obj,
8882 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008883{
8884 struct drm_i915_private *dev_priv = dev->dev_private;
8885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008886 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008887 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008888 int ret;
8889
Daniel Vetter6d90c952012-04-26 23:28:05 +02008890 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008891 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008892 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008893
Daniel Vetter6d90c952012-04-26 23:28:05 +02008894 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008895 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008896 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008897
8898 /* Can't queue multiple flips, so wait for the previous
8899 * one to finish before executing the next.
8900 */
8901 if (intel_crtc->plane)
8902 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8903 else
8904 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008905 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8906 intel_ring_emit(ring, MI_NOOP);
8907 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8908 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8909 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008910 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008911 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008912
8913 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008914 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008915 return 0;
8916
8917err_unpin:
8918 intel_unpin_fb_obj(obj);
8919err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008920 return ret;
8921}
8922
8923static int intel_gen3_queue_flip(struct drm_device *dev,
8924 struct drm_crtc *crtc,
8925 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008926 struct drm_i915_gem_object *obj,
8927 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008928{
8929 struct drm_i915_private *dev_priv = dev->dev_private;
8930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008931 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008932 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008933 int ret;
8934
Daniel Vetter6d90c952012-04-26 23:28:05 +02008935 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008936 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008937 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008938
Daniel Vetter6d90c952012-04-26 23:28:05 +02008939 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008940 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008941 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008942
8943 if (intel_crtc->plane)
8944 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8945 else
8946 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008947 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8948 intel_ring_emit(ring, MI_NOOP);
8949 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8950 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8951 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008952 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008953 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008954
Chris Wilsone7d841c2012-12-03 11:36:30 +00008955 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008956 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008957 return 0;
8958
8959err_unpin:
8960 intel_unpin_fb_obj(obj);
8961err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008962 return ret;
8963}
8964
8965static int intel_gen4_queue_flip(struct drm_device *dev,
8966 struct drm_crtc *crtc,
8967 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008968 struct drm_i915_gem_object *obj,
8969 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008970{
8971 struct drm_i915_private *dev_priv = dev->dev_private;
8972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8973 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008974 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008975 int ret;
8976
Daniel Vetter6d90c952012-04-26 23:28:05 +02008977 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008978 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008979 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008980
Daniel Vetter6d90c952012-04-26 23:28:05 +02008981 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008982 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008983 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008984
8985 /* i965+ uses the linear or tiled offsets from the
8986 * Display Registers (which do not change across a page-flip)
8987 * so we need only reprogram the base address.
8988 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008989 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8990 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8991 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008992 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008993 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008994 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008995
8996 /* XXX Enabling the panel-fitter across page-flip is so far
8997 * untested on non-native modes, so ignore it for now.
8998 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8999 */
9000 pf = 0;
9001 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009002 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009003
9004 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009005 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009006 return 0;
9007
9008err_unpin:
9009 intel_unpin_fb_obj(obj);
9010err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009011 return ret;
9012}
9013
9014static int intel_gen6_queue_flip(struct drm_device *dev,
9015 struct drm_crtc *crtc,
9016 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009017 struct drm_i915_gem_object *obj,
9018 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009019{
9020 struct drm_i915_private *dev_priv = dev->dev_private;
9021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009022 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009023 uint32_t pf, pipesrc;
9024 int ret;
9025
Daniel Vetter6d90c952012-04-26 23:28:05 +02009026 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009027 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009028 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009029
Daniel Vetter6d90c952012-04-26 23:28:05 +02009030 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009031 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009032 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009033
Daniel Vetter6d90c952012-04-26 23:28:05 +02009034 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9035 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9036 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009037 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009038
Chris Wilson99d9acd2012-04-17 20:37:00 +01009039 /* Contrary to the suggestions in the documentation,
9040 * "Enable Panel Fitter" does not seem to be required when page
9041 * flipping with a non-native mode, and worse causes a normal
9042 * modeset to fail.
9043 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9044 */
9045 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009046 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009047 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009048
9049 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009050 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009051 return 0;
9052
9053err_unpin:
9054 intel_unpin_fb_obj(obj);
9055err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009056 return ret;
9057}
9058
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009059static int intel_gen7_queue_flip(struct drm_device *dev,
9060 struct drm_crtc *crtc,
9061 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009062 struct drm_i915_gem_object *obj,
9063 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009064{
9065 struct drm_i915_private *dev_priv = dev->dev_private;
9066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009067 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009068 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009069 int len, ret;
9070
9071 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009072 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009073 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009074
9075 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9076 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009077 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009078
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009079 switch(intel_crtc->plane) {
9080 case PLANE_A:
9081 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9082 break;
9083 case PLANE_B:
9084 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9085 break;
9086 case PLANE_C:
9087 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9088 break;
9089 default:
9090 WARN_ONCE(1, "unknown plane in flip command\n");
9091 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009092 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009093 }
9094
Chris Wilsonffe74d72013-08-26 20:58:12 +01009095 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009096 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009097 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009098 /*
9099 * On Gen 8, SRM is now taking an extra dword to accommodate
9100 * 48bits addresses, and we need a NOOP for the batch size to
9101 * stay even.
9102 */
9103 if (IS_GEN8(dev))
9104 len += 2;
9105 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009106
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009107 /*
9108 * BSpec MI_DISPLAY_FLIP for IVB:
9109 * "The full packet must be contained within the same cache line."
9110 *
9111 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9112 * cacheline, if we ever start emitting more commands before
9113 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9114 * then do the cacheline alignment, and finally emit the
9115 * MI_DISPLAY_FLIP.
9116 */
9117 ret = intel_ring_cacheline_align(ring);
9118 if (ret)
9119 goto err_unpin;
9120
Chris Wilsonffe74d72013-08-26 20:58:12 +01009121 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009122 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009123 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009124
Chris Wilsonffe74d72013-08-26 20:58:12 +01009125 /* Unmask the flip-done completion message. Note that the bspec says that
9126 * we should do this for both the BCS and RCS, and that we must not unmask
9127 * more than one flip event at any time (or ensure that one flip message
9128 * can be sent by waiting for flip-done prior to queueing new flips).
9129 * Experimentation says that BCS works despite DERRMR masking all
9130 * flip-done completion events and that unmasking all planes at once
9131 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9132 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9133 */
9134 if (ring->id == RCS) {
9135 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9136 intel_ring_emit(ring, DERRMR);
9137 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9138 DERRMR_PIPEB_PRI_FLIP_DONE |
9139 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009140 if (IS_GEN8(dev))
9141 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9142 MI_SRM_LRM_GLOBAL_GTT);
9143 else
9144 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9145 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009146 intel_ring_emit(ring, DERRMR);
9147 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009148 if (IS_GEN8(dev)) {
9149 intel_ring_emit(ring, 0);
9150 intel_ring_emit(ring, MI_NOOP);
9151 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009152 }
9153
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009154 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009155 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009156 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009157 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009158
9159 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009160 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009161 return 0;
9162
9163err_unpin:
9164 intel_unpin_fb_obj(obj);
9165err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009166 return ret;
9167}
9168
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009169static int intel_default_queue_flip(struct drm_device *dev,
9170 struct drm_crtc *crtc,
9171 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009172 struct drm_i915_gem_object *obj,
9173 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009174{
9175 return -ENODEV;
9176}
9177
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009178static int intel_crtc_page_flip(struct drm_crtc *crtc,
9179 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009180 struct drm_pending_vblank_event *event,
9181 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009182{
9183 struct drm_device *dev = crtc->dev;
9184 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009185 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009186 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9188 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009189 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009190 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009191
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009192 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009193 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009194 return -EINVAL;
9195
9196 /*
9197 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9198 * Note that pitch changes could also affect these register.
9199 */
9200 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009201 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9202 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009203 return -EINVAL;
9204
Chris Wilsonf900db42014-02-20 09:26:13 +00009205 if (i915_terminally_wedged(&dev_priv->gpu_error))
9206 goto out_hang;
9207
Daniel Vetterb14c5672013-09-19 12:18:32 +02009208 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009209 if (work == NULL)
9210 return -ENOMEM;
9211
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009212 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009213 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009214 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009215 INIT_WORK(&work->work, intel_unpin_work_fn);
9216
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009217 ret = drm_vblank_get(dev, intel_crtc->pipe);
9218 if (ret)
9219 goto free_work;
9220
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009221 /* We borrow the event spin lock for protecting unpin_work */
9222 spin_lock_irqsave(&dev->event_lock, flags);
9223 if (intel_crtc->unpin_work) {
9224 spin_unlock_irqrestore(&dev->event_lock, flags);
9225 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009226 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009227
9228 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009229 return -EBUSY;
9230 }
9231 intel_crtc->unpin_work = work;
9232 spin_unlock_irqrestore(&dev->event_lock, flags);
9233
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009234 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9235 flush_workqueue(dev_priv->wq);
9236
Chris Wilson79158102012-05-23 11:13:58 +01009237 ret = i915_mutex_lock_interruptible(dev);
9238 if (ret)
9239 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009240
Jesse Barnes75dfca82010-02-10 15:09:44 -08009241 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009242 drm_gem_object_reference(&work->old_fb_obj->base);
9243 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009244
Matt Roperf4510a22014-04-01 15:22:40 -07009245 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009246
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009247 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009248
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009249 work->enable_stall_check = true;
9250
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009251 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009252 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009253
Keith Packarded8d1972013-07-22 18:49:58 -07009254 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009255 if (ret)
9256 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009257
Chris Wilson7782de32011-07-08 12:22:41 +01009258 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009259 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009260 mutex_unlock(&dev->struct_mutex);
9261
Jesse Barnese5510fa2010-07-01 16:48:37 -07009262 trace_i915_flip_request(intel_crtc->plane, obj);
9263
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009264 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009265
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009266cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009267 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009268 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009269 drm_gem_object_unreference(&work->old_fb_obj->base);
9270 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009271 mutex_unlock(&dev->struct_mutex);
9272
Chris Wilson79158102012-05-23 11:13:58 +01009273cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009274 spin_lock_irqsave(&dev->event_lock, flags);
9275 intel_crtc->unpin_work = NULL;
9276 spin_unlock_irqrestore(&dev->event_lock, flags);
9277
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009278 drm_vblank_put(dev, intel_crtc->pipe);
9279free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009280 kfree(work);
9281
Chris Wilsonf900db42014-02-20 09:26:13 +00009282 if (ret == -EIO) {
9283out_hang:
9284 intel_crtc_wait_for_pending_flips(crtc);
9285 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9286 if (ret == 0 && event)
9287 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9288 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009289 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009290}
9291
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009292static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009293 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9294 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009295};
9296
Daniel Vetter9a935852012-07-05 22:34:27 +02009297/**
9298 * intel_modeset_update_staged_output_state
9299 *
9300 * Updates the staged output configuration state, e.g. after we've read out the
9301 * current hw state.
9302 */
9303static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9304{
Ville Syrjälä76688512014-01-10 11:28:06 +02009305 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009306 struct intel_encoder *encoder;
9307 struct intel_connector *connector;
9308
9309 list_for_each_entry(connector, &dev->mode_config.connector_list,
9310 base.head) {
9311 connector->new_encoder =
9312 to_intel_encoder(connector->base.encoder);
9313 }
9314
9315 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9316 base.head) {
9317 encoder->new_crtc =
9318 to_intel_crtc(encoder->base.crtc);
9319 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009320
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009321 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009322 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009323
9324 if (crtc->new_enabled)
9325 crtc->new_config = &crtc->config;
9326 else
9327 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009328 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009329}
9330
9331/**
9332 * intel_modeset_commit_output_state
9333 *
9334 * This function copies the stage display pipe configuration to the real one.
9335 */
9336static void intel_modeset_commit_output_state(struct drm_device *dev)
9337{
Ville Syrjälä76688512014-01-10 11:28:06 +02009338 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009339 struct intel_encoder *encoder;
9340 struct intel_connector *connector;
9341
9342 list_for_each_entry(connector, &dev->mode_config.connector_list,
9343 base.head) {
9344 connector->base.encoder = &connector->new_encoder->base;
9345 }
9346
9347 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9348 base.head) {
9349 encoder->base.crtc = &encoder->new_crtc->base;
9350 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009351
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009352 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009353 crtc->base.enabled = crtc->new_enabled;
9354 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009355}
9356
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009357static void
9358connected_sink_compute_bpp(struct intel_connector * connector,
9359 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009360{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009361 int bpp = pipe_config->pipe_bpp;
9362
9363 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9364 connector->base.base.id,
9365 drm_get_connector_name(&connector->base));
9366
9367 /* Don't use an invalid EDID bpc value */
9368 if (connector->base.display_info.bpc &&
9369 connector->base.display_info.bpc * 3 < bpp) {
9370 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9371 bpp, connector->base.display_info.bpc*3);
9372 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9373 }
9374
9375 /* Clamp bpp to 8 on screens without EDID 1.4 */
9376 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9377 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9378 bpp);
9379 pipe_config->pipe_bpp = 24;
9380 }
9381}
9382
9383static int
9384compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9385 struct drm_framebuffer *fb,
9386 struct intel_crtc_config *pipe_config)
9387{
9388 struct drm_device *dev = crtc->base.dev;
9389 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009390 int bpp;
9391
Daniel Vetterd42264b2013-03-28 16:38:08 +01009392 switch (fb->pixel_format) {
9393 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009394 bpp = 8*3; /* since we go through a colormap */
9395 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009396 case DRM_FORMAT_XRGB1555:
9397 case DRM_FORMAT_ARGB1555:
9398 /* checked in intel_framebuffer_init already */
9399 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9400 return -EINVAL;
9401 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009402 bpp = 6*3; /* min is 18bpp */
9403 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009404 case DRM_FORMAT_XBGR8888:
9405 case DRM_FORMAT_ABGR8888:
9406 /* checked in intel_framebuffer_init already */
9407 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9408 return -EINVAL;
9409 case DRM_FORMAT_XRGB8888:
9410 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009411 bpp = 8*3;
9412 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009413 case DRM_FORMAT_XRGB2101010:
9414 case DRM_FORMAT_ARGB2101010:
9415 case DRM_FORMAT_XBGR2101010:
9416 case DRM_FORMAT_ABGR2101010:
9417 /* checked in intel_framebuffer_init already */
9418 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009419 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009420 bpp = 10*3;
9421 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009422 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009423 default:
9424 DRM_DEBUG_KMS("unsupported depth\n");
9425 return -EINVAL;
9426 }
9427
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009428 pipe_config->pipe_bpp = bpp;
9429
9430 /* Clamp display bpp to EDID value */
9431 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009432 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009433 if (!connector->new_encoder ||
9434 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009435 continue;
9436
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009437 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009438 }
9439
9440 return bpp;
9441}
9442
Daniel Vetter644db712013-09-19 14:53:58 +02009443static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9444{
9445 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9446 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009447 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009448 mode->crtc_hdisplay, mode->crtc_hsync_start,
9449 mode->crtc_hsync_end, mode->crtc_htotal,
9450 mode->crtc_vdisplay, mode->crtc_vsync_start,
9451 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9452}
9453
Daniel Vetterc0b03412013-05-28 12:05:54 +02009454static void intel_dump_pipe_config(struct intel_crtc *crtc,
9455 struct intel_crtc_config *pipe_config,
9456 const char *context)
9457{
9458 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9459 context, pipe_name(crtc->pipe));
9460
9461 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9462 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9463 pipe_config->pipe_bpp, pipe_config->dither);
9464 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9465 pipe_config->has_pch_encoder,
9466 pipe_config->fdi_lanes,
9467 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9468 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9469 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009470 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9471 pipe_config->has_dp_encoder,
9472 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9473 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9474 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009475 DRM_DEBUG_KMS("requested mode:\n");
9476 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9477 DRM_DEBUG_KMS("adjusted mode:\n");
9478 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009479 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009480 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009481 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9482 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009483 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9484 pipe_config->gmch_pfit.control,
9485 pipe_config->gmch_pfit.pgm_ratios,
9486 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009487 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009488 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009489 pipe_config->pch_pfit.size,
9490 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009491 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009492 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009493}
9494
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009495static bool encoders_cloneable(const struct intel_encoder *a,
9496 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009497{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009498 /* masks could be asymmetric, so check both ways */
9499 return a == b || (a->cloneable & (1 << b->type) &&
9500 b->cloneable & (1 << a->type));
9501}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009502
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009503static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9504 struct intel_encoder *encoder)
9505{
9506 struct drm_device *dev = crtc->base.dev;
9507 struct intel_encoder *source_encoder;
9508
9509 list_for_each_entry(source_encoder,
9510 &dev->mode_config.encoder_list, base.head) {
9511 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009512 continue;
9513
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009514 if (!encoders_cloneable(encoder, source_encoder))
9515 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009516 }
9517
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009518 return true;
9519}
9520
9521static bool check_encoder_cloning(struct intel_crtc *crtc)
9522{
9523 struct drm_device *dev = crtc->base.dev;
9524 struct intel_encoder *encoder;
9525
9526 list_for_each_entry(encoder,
9527 &dev->mode_config.encoder_list, base.head) {
9528 if (encoder->new_crtc != crtc)
9529 continue;
9530
9531 if (!check_single_encoder_cloning(crtc, encoder))
9532 return false;
9533 }
9534
9535 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009536}
9537
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009538static struct intel_crtc_config *
9539intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009540 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009541 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009542{
9543 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009544 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009545 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009546 int plane_bpp, ret = -EINVAL;
9547 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009548
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009549 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009550 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9551 return ERR_PTR(-EINVAL);
9552 }
9553
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009554 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9555 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009556 return ERR_PTR(-ENOMEM);
9557
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009558 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9559 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009560
Daniel Vettere143a212013-07-04 12:01:15 +02009561 pipe_config->cpu_transcoder =
9562 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009563 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009564
Imre Deak2960bc92013-07-30 13:36:32 +03009565 /*
9566 * Sanitize sync polarity flags based on requested ones. If neither
9567 * positive or negative polarity is requested, treat this as meaning
9568 * negative polarity.
9569 */
9570 if (!(pipe_config->adjusted_mode.flags &
9571 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9572 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9573
9574 if (!(pipe_config->adjusted_mode.flags &
9575 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9576 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9577
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009578 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9579 * plane pixel format and any sink constraints into account. Returns the
9580 * source plane bpp so that dithering can be selected on mismatches
9581 * after encoders and crtc also have had their say. */
9582 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9583 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009584 if (plane_bpp < 0)
9585 goto fail;
9586
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009587 /*
9588 * Determine the real pipe dimensions. Note that stereo modes can
9589 * increase the actual pipe size due to the frame doubling and
9590 * insertion of additional space for blanks between the frame. This
9591 * is stored in the crtc timings. We use the requested mode to do this
9592 * computation to clearly distinguish it from the adjusted mode, which
9593 * can be changed by the connectors in the below retry loop.
9594 */
9595 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9596 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9597 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9598
Daniel Vettere29c22c2013-02-21 00:00:16 +01009599encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009600 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009601 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009602 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009603
Daniel Vetter135c81b2013-07-21 21:37:09 +02009604 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009605 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009606
Daniel Vetter7758a112012-07-08 19:40:39 +02009607 /* Pass our mode to the connectors and the CRTC to give them a chance to
9608 * adjust it according to limitations or connector properties, and also
9609 * a chance to reject the mode entirely.
9610 */
9611 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9612 base.head) {
9613
9614 if (&encoder->new_crtc->base != crtc)
9615 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009616
Daniel Vetterefea6e82013-07-21 21:36:59 +02009617 if (!(encoder->compute_config(encoder, pipe_config))) {
9618 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009619 goto fail;
9620 }
9621 }
9622
Daniel Vetterff9a6752013-06-01 17:16:21 +02009623 /* Set default port clock if not overwritten by the encoder. Needs to be
9624 * done afterwards in case the encoder adjusts the mode. */
9625 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009626 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9627 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009628
Daniel Vettera43f6e02013-06-07 23:10:32 +02009629 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009630 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009631 DRM_DEBUG_KMS("CRTC fixup failed\n");
9632 goto fail;
9633 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009634
9635 if (ret == RETRY) {
9636 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9637 ret = -EINVAL;
9638 goto fail;
9639 }
9640
9641 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9642 retry = false;
9643 goto encoder_retry;
9644 }
9645
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009646 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9647 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9648 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9649
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009650 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009651fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009652 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009653 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009654}
9655
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009656/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9657 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9658static void
9659intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9660 unsigned *prepare_pipes, unsigned *disable_pipes)
9661{
9662 struct intel_crtc *intel_crtc;
9663 struct drm_device *dev = crtc->dev;
9664 struct intel_encoder *encoder;
9665 struct intel_connector *connector;
9666 struct drm_crtc *tmp_crtc;
9667
9668 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9669
9670 /* Check which crtcs have changed outputs connected to them, these need
9671 * to be part of the prepare_pipes mask. We don't (yet) support global
9672 * modeset across multiple crtcs, so modeset_pipes will only have one
9673 * bit set at most. */
9674 list_for_each_entry(connector, &dev->mode_config.connector_list,
9675 base.head) {
9676 if (connector->base.encoder == &connector->new_encoder->base)
9677 continue;
9678
9679 if (connector->base.encoder) {
9680 tmp_crtc = connector->base.encoder->crtc;
9681
9682 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9683 }
9684
9685 if (connector->new_encoder)
9686 *prepare_pipes |=
9687 1 << connector->new_encoder->new_crtc->pipe;
9688 }
9689
9690 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9691 base.head) {
9692 if (encoder->base.crtc == &encoder->new_crtc->base)
9693 continue;
9694
9695 if (encoder->base.crtc) {
9696 tmp_crtc = encoder->base.crtc;
9697
9698 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9699 }
9700
9701 if (encoder->new_crtc)
9702 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9703 }
9704
Ville Syrjälä76688512014-01-10 11:28:06 +02009705 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009706 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009707 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009708 continue;
9709
Ville Syrjälä76688512014-01-10 11:28:06 +02009710 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009711 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009712 else
9713 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009714 }
9715
9716
9717 /* set_mode is also used to update properties on life display pipes. */
9718 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009719 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009720 *prepare_pipes |= 1 << intel_crtc->pipe;
9721
Daniel Vetterb6c51642013-04-12 18:48:43 +02009722 /*
9723 * For simplicity do a full modeset on any pipe where the output routing
9724 * changed. We could be more clever, but that would require us to be
9725 * more careful with calling the relevant encoder->mode_set functions.
9726 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009727 if (*prepare_pipes)
9728 *modeset_pipes = *prepare_pipes;
9729
9730 /* ... and mask these out. */
9731 *modeset_pipes &= ~(*disable_pipes);
9732 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009733
9734 /*
9735 * HACK: We don't (yet) fully support global modesets. intel_set_config
9736 * obies this rule, but the modeset restore mode of
9737 * intel_modeset_setup_hw_state does not.
9738 */
9739 *modeset_pipes &= 1 << intel_crtc->pipe;
9740 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009741
9742 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9743 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009744}
9745
Daniel Vetterea9d7582012-07-10 10:42:52 +02009746static bool intel_crtc_in_use(struct drm_crtc *crtc)
9747{
9748 struct drm_encoder *encoder;
9749 struct drm_device *dev = crtc->dev;
9750
9751 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9752 if (encoder->crtc == crtc)
9753 return true;
9754
9755 return false;
9756}
9757
9758static void
9759intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9760{
9761 struct intel_encoder *intel_encoder;
9762 struct intel_crtc *intel_crtc;
9763 struct drm_connector *connector;
9764
9765 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9766 base.head) {
9767 if (!intel_encoder->base.crtc)
9768 continue;
9769
9770 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9771
9772 if (prepare_pipes & (1 << intel_crtc->pipe))
9773 intel_encoder->connectors_active = false;
9774 }
9775
9776 intel_modeset_commit_output_state(dev);
9777
Ville Syrjälä76688512014-01-10 11:28:06 +02009778 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009779 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009780 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009781 WARN_ON(intel_crtc->new_config &&
9782 intel_crtc->new_config != &intel_crtc->config);
9783 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009784 }
9785
9786 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9787 if (!connector->encoder || !connector->encoder->crtc)
9788 continue;
9789
9790 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9791
9792 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009793 struct drm_property *dpms_property =
9794 dev->mode_config.dpms_property;
9795
Daniel Vetterea9d7582012-07-10 10:42:52 +02009796 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009797 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009798 dpms_property,
9799 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009800
9801 intel_encoder = to_intel_encoder(connector->encoder);
9802 intel_encoder->connectors_active = true;
9803 }
9804 }
9805
9806}
9807
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009808static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009809{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009810 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009811
9812 if (clock1 == clock2)
9813 return true;
9814
9815 if (!clock1 || !clock2)
9816 return false;
9817
9818 diff = abs(clock1 - clock2);
9819
9820 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9821 return true;
9822
9823 return false;
9824}
9825
Daniel Vetter25c5b262012-07-08 22:08:04 +02009826#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9827 list_for_each_entry((intel_crtc), \
9828 &(dev)->mode_config.crtc_list, \
9829 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009830 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009831
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009832static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009833intel_pipe_config_compare(struct drm_device *dev,
9834 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009835 struct intel_crtc_config *pipe_config)
9836{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009837#define PIPE_CONF_CHECK_X(name) \
9838 if (current_config->name != pipe_config->name) { \
9839 DRM_ERROR("mismatch in " #name " " \
9840 "(expected 0x%08x, found 0x%08x)\n", \
9841 current_config->name, \
9842 pipe_config->name); \
9843 return false; \
9844 }
9845
Daniel Vetter08a24032013-04-19 11:25:34 +02009846#define PIPE_CONF_CHECK_I(name) \
9847 if (current_config->name != pipe_config->name) { \
9848 DRM_ERROR("mismatch in " #name " " \
9849 "(expected %i, found %i)\n", \
9850 current_config->name, \
9851 pipe_config->name); \
9852 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009853 }
9854
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009855#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9856 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009857 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009858 "(expected %i, found %i)\n", \
9859 current_config->name & (mask), \
9860 pipe_config->name & (mask)); \
9861 return false; \
9862 }
9863
Ville Syrjälä5e550652013-09-06 23:29:07 +03009864#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9865 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9866 DRM_ERROR("mismatch in " #name " " \
9867 "(expected %i, found %i)\n", \
9868 current_config->name, \
9869 pipe_config->name); \
9870 return false; \
9871 }
9872
Daniel Vetterbb760062013-06-06 14:55:52 +02009873#define PIPE_CONF_QUIRK(quirk) \
9874 ((current_config->quirks | pipe_config->quirks) & (quirk))
9875
Daniel Vettereccb1402013-05-22 00:50:22 +02009876 PIPE_CONF_CHECK_I(cpu_transcoder);
9877
Daniel Vetter08a24032013-04-19 11:25:34 +02009878 PIPE_CONF_CHECK_I(has_pch_encoder);
9879 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009880 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9881 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9882 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9883 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9884 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009885
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009886 PIPE_CONF_CHECK_I(has_dp_encoder);
9887 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9888 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9889 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9890 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9891 PIPE_CONF_CHECK_I(dp_m_n.tu);
9892
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009893 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9894 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9895 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9896 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9897 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9898 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9899
9900 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9901 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9902 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9903 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9904 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9905 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9906
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009907 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +02009908 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009909 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9910 IS_VALLEYVIEW(dev))
9911 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009912
Daniel Vetter9ed109a2014-04-24 23:54:52 +02009913 PIPE_CONF_CHECK_I(has_audio);
9914
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009915 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9916 DRM_MODE_FLAG_INTERLACE);
9917
Daniel Vetterbb760062013-06-06 14:55:52 +02009918 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9919 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9920 DRM_MODE_FLAG_PHSYNC);
9921 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9922 DRM_MODE_FLAG_NHSYNC);
9923 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9924 DRM_MODE_FLAG_PVSYNC);
9925 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9926 DRM_MODE_FLAG_NVSYNC);
9927 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009928
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009929 PIPE_CONF_CHECK_I(pipe_src_w);
9930 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009931
Daniel Vetter99535992014-04-13 12:00:33 +02009932 /*
9933 * FIXME: BIOS likes to set up a cloned config with lvds+external
9934 * screen. Since we don't yet re-compute the pipe config when moving
9935 * just the lvds port away to another pipe the sw tracking won't match.
9936 *
9937 * Proper atomic modesets with recomputed global state will fix this.
9938 * Until then just don't check gmch state for inherited modes.
9939 */
9940 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9941 PIPE_CONF_CHECK_I(gmch_pfit.control);
9942 /* pfit ratios are autocomputed by the hw on gen4+ */
9943 if (INTEL_INFO(dev)->gen < 4)
9944 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9945 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9946 }
9947
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009948 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9949 if (current_config->pch_pfit.enabled) {
9950 PIPE_CONF_CHECK_I(pch_pfit.pos);
9951 PIPE_CONF_CHECK_I(pch_pfit.size);
9952 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009953
Jesse Barnese59150d2014-01-07 13:30:45 -08009954 /* BDW+ don't expose a synchronous way to read the state */
9955 if (IS_HASWELL(dev))
9956 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009957
Ville Syrjälä282740f2013-09-04 18:30:03 +03009958 PIPE_CONF_CHECK_I(double_wide);
9959
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009960 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009961 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009962 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009963 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9964 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009965
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009966 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9967 PIPE_CONF_CHECK_I(pipe_bpp);
9968
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009969 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9970 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009971
Daniel Vetter66e985c2013-06-05 13:34:20 +02009972#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009973#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009974#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009975#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009976#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009977
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009978 return true;
9979}
9980
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009981static void
9982check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009983{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009984 struct intel_connector *connector;
9985
9986 list_for_each_entry(connector, &dev->mode_config.connector_list,
9987 base.head) {
9988 /* This also checks the encoder/connector hw state with the
9989 * ->get_hw_state callbacks. */
9990 intel_connector_check_state(connector);
9991
9992 WARN(&connector->new_encoder->base != connector->base.encoder,
9993 "connector's staged encoder doesn't match current encoder\n");
9994 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009995}
9996
9997static void
9998check_encoder_state(struct drm_device *dev)
9999{
10000 struct intel_encoder *encoder;
10001 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010002
10003 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10004 base.head) {
10005 bool enabled = false;
10006 bool active = false;
10007 enum pipe pipe, tracked_pipe;
10008
10009 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10010 encoder->base.base.id,
10011 drm_get_encoder_name(&encoder->base));
10012
10013 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10014 "encoder's stage crtc doesn't match current crtc\n");
10015 WARN(encoder->connectors_active && !encoder->base.crtc,
10016 "encoder's active_connectors set, but no crtc\n");
10017
10018 list_for_each_entry(connector, &dev->mode_config.connector_list,
10019 base.head) {
10020 if (connector->base.encoder != &encoder->base)
10021 continue;
10022 enabled = true;
10023 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10024 active = true;
10025 }
10026 WARN(!!encoder->base.crtc != enabled,
10027 "encoder's enabled state mismatch "
10028 "(expected %i, found %i)\n",
10029 !!encoder->base.crtc, enabled);
10030 WARN(active && !encoder->base.crtc,
10031 "active encoder with no crtc\n");
10032
10033 WARN(encoder->connectors_active != active,
10034 "encoder's computed active state doesn't match tracked active state "
10035 "(expected %i, found %i)\n", active, encoder->connectors_active);
10036
10037 active = encoder->get_hw_state(encoder, &pipe);
10038 WARN(active != encoder->connectors_active,
10039 "encoder's hw state doesn't match sw tracking "
10040 "(expected %i, found %i)\n",
10041 encoder->connectors_active, active);
10042
10043 if (!encoder->base.crtc)
10044 continue;
10045
10046 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10047 WARN(active && pipe != tracked_pipe,
10048 "active encoder's pipe doesn't match"
10049 "(expected %i, found %i)\n",
10050 tracked_pipe, pipe);
10051
10052 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010053}
10054
10055static void
10056check_crtc_state(struct drm_device *dev)
10057{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010058 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010059 struct intel_crtc *crtc;
10060 struct intel_encoder *encoder;
10061 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010062
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010063 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010064 bool enabled = false;
10065 bool active = false;
10066
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010067 memset(&pipe_config, 0, sizeof(pipe_config));
10068
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010069 DRM_DEBUG_KMS("[CRTC:%d]\n",
10070 crtc->base.base.id);
10071
10072 WARN(crtc->active && !crtc->base.enabled,
10073 "active crtc, but not enabled in sw tracking\n");
10074
10075 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10076 base.head) {
10077 if (encoder->base.crtc != &crtc->base)
10078 continue;
10079 enabled = true;
10080 if (encoder->connectors_active)
10081 active = true;
10082 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010083
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010084 WARN(active != crtc->active,
10085 "crtc's computed active state doesn't match tracked active state "
10086 "(expected %i, found %i)\n", active, crtc->active);
10087 WARN(enabled != crtc->base.enabled,
10088 "crtc's computed enabled state doesn't match tracked enabled state "
10089 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10090
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010091 active = dev_priv->display.get_pipe_config(crtc,
10092 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010093
10094 /* hw state is inconsistent with the pipe A quirk */
10095 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10096 active = crtc->active;
10097
Daniel Vetter6c49f242013-06-06 12:45:25 +020010098 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10099 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010100 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010101 if (encoder->base.crtc != &crtc->base)
10102 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010103 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010104 encoder->get_config(encoder, &pipe_config);
10105 }
10106
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010107 WARN(crtc->active != active,
10108 "crtc active state doesn't match with hw state "
10109 "(expected %i, found %i)\n", crtc->active, active);
10110
Daniel Vetterc0b03412013-05-28 12:05:54 +020010111 if (active &&
10112 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10113 WARN(1, "pipe state doesn't match!\n");
10114 intel_dump_pipe_config(crtc, &pipe_config,
10115 "[hw state]");
10116 intel_dump_pipe_config(crtc, &crtc->config,
10117 "[sw state]");
10118 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010119 }
10120}
10121
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010122static void
10123check_shared_dpll_state(struct drm_device *dev)
10124{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010125 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010126 struct intel_crtc *crtc;
10127 struct intel_dpll_hw_state dpll_hw_state;
10128 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010129
10130 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10131 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10132 int enabled_crtcs = 0, active_crtcs = 0;
10133 bool active;
10134
10135 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10136
10137 DRM_DEBUG_KMS("%s\n", pll->name);
10138
10139 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10140
10141 WARN(pll->active > pll->refcount,
10142 "more active pll users than references: %i vs %i\n",
10143 pll->active, pll->refcount);
10144 WARN(pll->active && !pll->on,
10145 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010146 WARN(pll->on && !pll->active,
10147 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010148 WARN(pll->on != active,
10149 "pll on state mismatch (expected %i, found %i)\n",
10150 pll->on, active);
10151
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010152 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010153 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10154 enabled_crtcs++;
10155 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10156 active_crtcs++;
10157 }
10158 WARN(pll->active != active_crtcs,
10159 "pll active crtcs mismatch (expected %i, found %i)\n",
10160 pll->active, active_crtcs);
10161 WARN(pll->refcount != enabled_crtcs,
10162 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10163 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010164
10165 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10166 sizeof(dpll_hw_state)),
10167 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010168 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010169}
10170
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010171void
10172intel_modeset_check_state(struct drm_device *dev)
10173{
10174 check_connector_state(dev);
10175 check_encoder_state(dev);
10176 check_crtc_state(dev);
10177 check_shared_dpll_state(dev);
10178}
10179
Ville Syrjälä18442d02013-09-13 16:00:08 +030010180void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10181 int dotclock)
10182{
10183 /*
10184 * FDI already provided one idea for the dotclock.
10185 * Yell if the encoder disagrees.
10186 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010187 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010188 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010189 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010190}
10191
Daniel Vetterf30da182013-04-11 20:22:50 +020010192static int __intel_set_mode(struct drm_crtc *crtc,
10193 struct drm_display_mode *mode,
10194 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010195{
10196 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010197 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010198 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010199 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010200 struct intel_crtc *intel_crtc;
10201 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010202 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010203
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010204 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010205 if (!saved_mode)
10206 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010207
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010208 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010209 &prepare_pipes, &disable_pipes);
10210
Tim Gardner3ac18232012-12-07 07:54:26 -070010211 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010212
Daniel Vetter25c5b262012-07-08 22:08:04 +020010213 /* Hack: Because we don't (yet) support global modeset on multiple
10214 * crtcs, we don't keep track of the new mode for more than one crtc.
10215 * Hence simply check whether any bit is set in modeset_pipes in all the
10216 * pieces of code that are not yet converted to deal with mutliple crtcs
10217 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010218 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010219 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010220 if (IS_ERR(pipe_config)) {
10221 ret = PTR_ERR(pipe_config);
10222 pipe_config = NULL;
10223
Tim Gardner3ac18232012-12-07 07:54:26 -070010224 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010225 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010226 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10227 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010228 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010229 }
10230
Jesse Barnes30a970c2013-11-04 13:48:12 -080010231 /*
10232 * See if the config requires any additional preparation, e.g.
10233 * to adjust global state with pipes off. We need to do this
10234 * here so we can get the modeset_pipe updated config for the new
10235 * mode set on this crtc. For other crtcs we need to use the
10236 * adjusted_mode bits in the crtc directly.
10237 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010238 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010239 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010240
Ville Syrjäläc164f832013-11-05 22:34:12 +020010241 /* may have added more to prepare_pipes than we should */
10242 prepare_pipes &= ~disable_pipes;
10243 }
10244
Daniel Vetter460da9162013-03-27 00:44:51 +010010245 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10246 intel_crtc_disable(&intel_crtc->base);
10247
Daniel Vetterea9d7582012-07-10 10:42:52 +020010248 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10249 if (intel_crtc->base.enabled)
10250 dev_priv->display.crtc_disable(&intel_crtc->base);
10251 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010252
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010253 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10254 * to set it here already despite that we pass it down the callchain.
10255 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010256 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010257 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010258 /* mode_set/enable/disable functions rely on a correct pipe
10259 * config. */
10260 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010261 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010262
10263 /*
10264 * Calculate and store various constants which
10265 * are later needed by vblank and swap-completion
10266 * timestamping. They are derived from true hwmode.
10267 */
10268 drm_calc_timestamping_constants(crtc,
10269 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010270 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010271
Daniel Vetterea9d7582012-07-10 10:42:52 +020010272 /* Only after disabling all output pipelines that will be changed can we
10273 * update the the output configuration. */
10274 intel_modeset_update_state(dev, prepare_pipes);
10275
Daniel Vetter47fab732012-10-26 10:58:18 +020010276 if (dev_priv->display.modeset_global_resources)
10277 dev_priv->display.modeset_global_resources(dev);
10278
Daniel Vettera6778b32012-07-02 09:56:42 +020010279 /* Set up the DPLL and any encoders state that needs to adjust or depend
10280 * on the DPLL.
10281 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010282 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4271b752014-04-24 23:55:00 +020010283 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10284 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010285 if (ret)
10286 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010287 }
10288
10289 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010290 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10291 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010292
Daniel Vettera6778b32012-07-02 09:56:42 +020010293 /* FIXME: add subpixel order */
10294done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010295 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010296 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010297
Tim Gardner3ac18232012-12-07 07:54:26 -070010298out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010299 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010300 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010301 return ret;
10302}
10303
Damien Lespiaue7457a92013-08-08 22:28:59 +010010304static int intel_set_mode(struct drm_crtc *crtc,
10305 struct drm_display_mode *mode,
10306 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010307{
10308 int ret;
10309
10310 ret = __intel_set_mode(crtc, mode, x, y, fb);
10311
10312 if (ret == 0)
10313 intel_modeset_check_state(crtc->dev);
10314
10315 return ret;
10316}
10317
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010318void intel_crtc_restore_mode(struct drm_crtc *crtc)
10319{
Matt Roperf4510a22014-04-01 15:22:40 -070010320 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010321}
10322
Daniel Vetter25c5b262012-07-08 22:08:04 +020010323#undef for_each_intel_crtc_masked
10324
Daniel Vetterd9e55602012-07-04 22:16:09 +020010325static void intel_set_config_free(struct intel_set_config *config)
10326{
10327 if (!config)
10328 return;
10329
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010330 kfree(config->save_connector_encoders);
10331 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010332 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010333 kfree(config);
10334}
10335
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010336static int intel_set_config_save_state(struct drm_device *dev,
10337 struct intel_set_config *config)
10338{
Ville Syrjälä76688512014-01-10 11:28:06 +020010339 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010340 struct drm_encoder *encoder;
10341 struct drm_connector *connector;
10342 int count;
10343
Ville Syrjälä76688512014-01-10 11:28:06 +020010344 config->save_crtc_enabled =
10345 kcalloc(dev->mode_config.num_crtc,
10346 sizeof(bool), GFP_KERNEL);
10347 if (!config->save_crtc_enabled)
10348 return -ENOMEM;
10349
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010350 config->save_encoder_crtcs =
10351 kcalloc(dev->mode_config.num_encoder,
10352 sizeof(struct drm_crtc *), GFP_KERNEL);
10353 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010354 return -ENOMEM;
10355
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010356 config->save_connector_encoders =
10357 kcalloc(dev->mode_config.num_connector,
10358 sizeof(struct drm_encoder *), GFP_KERNEL);
10359 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010360 return -ENOMEM;
10361
10362 /* Copy data. Note that driver private data is not affected.
10363 * Should anything bad happen only the expected state is
10364 * restored, not the drivers personal bookkeeping.
10365 */
10366 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010367 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010368 config->save_crtc_enabled[count++] = crtc->enabled;
10369 }
10370
10371 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010372 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010373 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010374 }
10375
10376 count = 0;
10377 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010378 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010379 }
10380
10381 return 0;
10382}
10383
10384static void intel_set_config_restore_state(struct drm_device *dev,
10385 struct intel_set_config *config)
10386{
Ville Syrjälä76688512014-01-10 11:28:06 +020010387 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010388 struct intel_encoder *encoder;
10389 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010390 int count;
10391
10392 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010393 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010394 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010395
10396 if (crtc->new_enabled)
10397 crtc->new_config = &crtc->config;
10398 else
10399 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010400 }
10401
10402 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010403 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10404 encoder->new_crtc =
10405 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010406 }
10407
10408 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010409 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10410 connector->new_encoder =
10411 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010412 }
10413}
10414
Imre Deake3de42b2013-05-03 19:44:07 +020010415static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010416is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010417{
10418 int i;
10419
Chris Wilson2e57f472013-07-17 12:14:40 +010010420 if (set->num_connectors == 0)
10421 return false;
10422
10423 if (WARN_ON(set->connectors == NULL))
10424 return false;
10425
10426 for (i = 0; i < set->num_connectors; i++)
10427 if (set->connectors[i]->encoder &&
10428 set->connectors[i]->encoder->crtc == set->crtc &&
10429 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010430 return true;
10431
10432 return false;
10433}
10434
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010435static void
10436intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10437 struct intel_set_config *config)
10438{
10439
10440 /* We should be able to check here if the fb has the same properties
10441 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010442 if (is_crtc_connector_off(set)) {
10443 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010444 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010445 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010446 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010447 struct intel_crtc *intel_crtc =
10448 to_intel_crtc(set->crtc);
10449
Jani Nikulad330a952014-01-21 11:24:25 +020010450 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010451 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10452 config->fb_changed = true;
10453 } else {
10454 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10455 config->mode_changed = true;
10456 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010457 } else if (set->fb == NULL) {
10458 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010459 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010460 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010461 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010462 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010463 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010464 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010465 }
10466
Daniel Vetter835c5872012-07-10 18:11:08 +020010467 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010468 config->fb_changed = true;
10469
10470 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10471 DRM_DEBUG_KMS("modes are different, full mode set\n");
10472 drm_mode_debug_printmodeline(&set->crtc->mode);
10473 drm_mode_debug_printmodeline(set->mode);
10474 config->mode_changed = true;
10475 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010476
10477 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10478 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010479}
10480
Daniel Vetter2e431052012-07-04 22:42:15 +020010481static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010482intel_modeset_stage_output_state(struct drm_device *dev,
10483 struct drm_mode_set *set,
10484 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010485{
Daniel Vetter9a935852012-07-05 22:34:27 +020010486 struct intel_connector *connector;
10487 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010488 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010489 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010490
Damien Lespiau9abdda72013-02-13 13:29:23 +000010491 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010492 * of connectors. For paranoia, double-check this. */
10493 WARN_ON(!set->fb && (set->num_connectors != 0));
10494 WARN_ON(set->fb && (set->num_connectors == 0));
10495
Daniel Vetter9a935852012-07-05 22:34:27 +020010496 list_for_each_entry(connector, &dev->mode_config.connector_list,
10497 base.head) {
10498 /* Otherwise traverse passed in connector list and get encoders
10499 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010500 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010501 if (set->connectors[ro] == &connector->base) {
10502 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010503 break;
10504 }
10505 }
10506
Daniel Vetter9a935852012-07-05 22:34:27 +020010507 /* If we disable the crtc, disable all its connectors. Also, if
10508 * the connector is on the changing crtc but not on the new
10509 * connector list, disable it. */
10510 if ((!set->fb || ro == set->num_connectors) &&
10511 connector->base.encoder &&
10512 connector->base.encoder->crtc == set->crtc) {
10513 connector->new_encoder = NULL;
10514
10515 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10516 connector->base.base.id,
10517 drm_get_connector_name(&connector->base));
10518 }
10519
10520
10521 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010522 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010523 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010524 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010525 }
10526 /* connector->new_encoder is now updated for all connectors. */
10527
10528 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010529 list_for_each_entry(connector, &dev->mode_config.connector_list,
10530 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010531 struct drm_crtc *new_crtc;
10532
Daniel Vetter9a935852012-07-05 22:34:27 +020010533 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010534 continue;
10535
Daniel Vetter9a935852012-07-05 22:34:27 +020010536 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010537
10538 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010539 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010540 new_crtc = set->crtc;
10541 }
10542
10543 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010544 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10545 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010546 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010547 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010548 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10549
10550 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10551 connector->base.base.id,
10552 drm_get_connector_name(&connector->base),
10553 new_crtc->base.id);
10554 }
10555
10556 /* Check for any encoders that needs to be disabled. */
10557 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10558 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010559 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010560 list_for_each_entry(connector,
10561 &dev->mode_config.connector_list,
10562 base.head) {
10563 if (connector->new_encoder == encoder) {
10564 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010565 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010566 }
10567 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010568
10569 if (num_connectors == 0)
10570 encoder->new_crtc = NULL;
10571 else if (num_connectors > 1)
10572 return -EINVAL;
10573
Daniel Vetter9a935852012-07-05 22:34:27 +020010574 /* Only now check for crtc changes so we don't miss encoders
10575 * that will be disabled. */
10576 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010577 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010578 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010579 }
10580 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010581 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010582
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010583 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010584 crtc->new_enabled = false;
10585
10586 list_for_each_entry(encoder,
10587 &dev->mode_config.encoder_list,
10588 base.head) {
10589 if (encoder->new_crtc == crtc) {
10590 crtc->new_enabled = true;
10591 break;
10592 }
10593 }
10594
10595 if (crtc->new_enabled != crtc->base.enabled) {
10596 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10597 crtc->new_enabled ? "en" : "dis");
10598 config->mode_changed = true;
10599 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010600
10601 if (crtc->new_enabled)
10602 crtc->new_config = &crtc->config;
10603 else
10604 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010605 }
10606
Daniel Vetter2e431052012-07-04 22:42:15 +020010607 return 0;
10608}
10609
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010610static void disable_crtc_nofb(struct intel_crtc *crtc)
10611{
10612 struct drm_device *dev = crtc->base.dev;
10613 struct intel_encoder *encoder;
10614 struct intel_connector *connector;
10615
10616 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10617 pipe_name(crtc->pipe));
10618
10619 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10620 if (connector->new_encoder &&
10621 connector->new_encoder->new_crtc == crtc)
10622 connector->new_encoder = NULL;
10623 }
10624
10625 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10626 if (encoder->new_crtc == crtc)
10627 encoder->new_crtc = NULL;
10628 }
10629
10630 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010631 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010632}
10633
Daniel Vetter2e431052012-07-04 22:42:15 +020010634static int intel_crtc_set_config(struct drm_mode_set *set)
10635{
10636 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010637 struct drm_mode_set save_set;
10638 struct intel_set_config *config;
10639 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010640
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010641 BUG_ON(!set);
10642 BUG_ON(!set->crtc);
10643 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010644
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010645 /* Enforce sane interface api - has been abused by the fb helper. */
10646 BUG_ON(!set->mode && set->fb);
10647 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010648
Daniel Vetter2e431052012-07-04 22:42:15 +020010649 if (set->fb) {
10650 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10651 set->crtc->base.id, set->fb->base.id,
10652 (int)set->num_connectors, set->x, set->y);
10653 } else {
10654 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010655 }
10656
10657 dev = set->crtc->dev;
10658
10659 ret = -ENOMEM;
10660 config = kzalloc(sizeof(*config), GFP_KERNEL);
10661 if (!config)
10662 goto out_config;
10663
10664 ret = intel_set_config_save_state(dev, config);
10665 if (ret)
10666 goto out_config;
10667
10668 save_set.crtc = set->crtc;
10669 save_set.mode = &set->crtc->mode;
10670 save_set.x = set->crtc->x;
10671 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010672 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010673
10674 /* Compute whether we need a full modeset, only an fb base update or no
10675 * change at all. In the future we might also check whether only the
10676 * mode changed, e.g. for LVDS where we only change the panel fitter in
10677 * such cases. */
10678 intel_set_config_compute_mode_changes(set, config);
10679
Daniel Vetter9a935852012-07-05 22:34:27 +020010680 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010681 if (ret)
10682 goto fail;
10683
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010684 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010685 ret = intel_set_mode(set->crtc, set->mode,
10686 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010687 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010688 intel_crtc_wait_for_pending_flips(set->crtc);
10689
Daniel Vetter4f660f42012-07-02 09:47:37 +020010690 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010691 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010692 /*
10693 * In the fastboot case this may be our only check of the
10694 * state after boot. It would be better to only do it on
10695 * the first update, but we don't have a nice way of doing that
10696 * (and really, set_config isn't used much for high freq page
10697 * flipping, so increasing its cost here shouldn't be a big
10698 * deal).
10699 */
Jani Nikulad330a952014-01-21 11:24:25 +020010700 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010701 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010702 }
10703
Chris Wilson2d05eae2013-05-03 17:36:25 +010010704 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010705 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10706 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010707fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010708 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010709
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010710 /*
10711 * HACK: if the pipe was on, but we didn't have a framebuffer,
10712 * force the pipe off to avoid oopsing in the modeset code
10713 * due to fb==NULL. This should only happen during boot since
10714 * we don't yet reconstruct the FB from the hardware state.
10715 */
10716 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10717 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10718
Chris Wilson2d05eae2013-05-03 17:36:25 +010010719 /* Try to restore the config */
10720 if (config->mode_changed &&
10721 intel_set_mode(save_set.crtc, save_set.mode,
10722 save_set.x, save_set.y, save_set.fb))
10723 DRM_ERROR("failed to restore config after modeset failure\n");
10724 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010725
Daniel Vetterd9e55602012-07-04 22:16:09 +020010726out_config:
10727 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010728 return ret;
10729}
10730
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010731static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010732 .cursor_set = intel_crtc_cursor_set,
10733 .cursor_move = intel_crtc_cursor_move,
10734 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010735 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010736 .destroy = intel_crtc_destroy,
10737 .page_flip = intel_crtc_page_flip,
10738};
10739
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010740static void intel_cpu_pll_init(struct drm_device *dev)
10741{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010742 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010743 intel_ddi_pll_init(dev);
10744}
10745
Daniel Vetter53589012013-06-05 13:34:16 +020010746static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10747 struct intel_shared_dpll *pll,
10748 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010749{
Daniel Vetter53589012013-06-05 13:34:16 +020010750 uint32_t val;
10751
10752 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010753 hw_state->dpll = val;
10754 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10755 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010756
10757 return val & DPLL_VCO_ENABLE;
10758}
10759
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010760static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10761 struct intel_shared_dpll *pll)
10762{
10763 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10764 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10765}
10766
Daniel Vettere7b903d2013-06-05 13:34:14 +020010767static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10768 struct intel_shared_dpll *pll)
10769{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010770 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010771 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010772
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010773 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10774
10775 /* Wait for the clocks to stabilize. */
10776 POSTING_READ(PCH_DPLL(pll->id));
10777 udelay(150);
10778
10779 /* The pixel multiplier can only be updated once the
10780 * DPLL is enabled and the clocks are stable.
10781 *
10782 * So write it again.
10783 */
10784 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10785 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010786 udelay(200);
10787}
10788
10789static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10790 struct intel_shared_dpll *pll)
10791{
10792 struct drm_device *dev = dev_priv->dev;
10793 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010794
10795 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010796 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020010797 if (intel_crtc_to_shared_dpll(crtc) == pll)
10798 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10799 }
10800
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010801 I915_WRITE(PCH_DPLL(pll->id), 0);
10802 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010803 udelay(200);
10804}
10805
Daniel Vetter46edb022013-06-05 13:34:12 +020010806static char *ibx_pch_dpll_names[] = {
10807 "PCH DPLL A",
10808 "PCH DPLL B",
10809};
10810
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010811static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010812{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010813 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010814 int i;
10815
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010816 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010817
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010818 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010819 dev_priv->shared_dplls[i].id = i;
10820 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010821 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010822 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10823 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010824 dev_priv->shared_dplls[i].get_hw_state =
10825 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010826 }
10827}
10828
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010829static void intel_shared_dpll_init(struct drm_device *dev)
10830{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010831 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010832
10833 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10834 ibx_pch_dpll_init(dev);
10835 else
10836 dev_priv->num_shared_dpll = 0;
10837
10838 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010839}
10840
Hannes Ederb358d0a2008-12-18 21:18:47 +010010841static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010842{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010843 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010844 struct intel_crtc *intel_crtc;
10845 int i;
10846
Daniel Vetter955382f2013-09-19 14:05:45 +020010847 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010848 if (intel_crtc == NULL)
10849 return;
10850
10851 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10852
10853 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010854 for (i = 0; i < 256; i++) {
10855 intel_crtc->lut_r[i] = i;
10856 intel_crtc->lut_g[i] = i;
10857 intel_crtc->lut_b[i] = i;
10858 }
10859
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010860 /*
10861 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10862 * is hooked to plane B. Hence we want plane A feeding pipe B.
10863 */
Jesse Barnes80824002009-09-10 15:28:06 -070010864 intel_crtc->pipe = pipe;
10865 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010866 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010867 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010868 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010869 }
10870
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010871 init_waitqueue_head(&intel_crtc->vbl_wait);
10872
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010873 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10874 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10875 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10876 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10877
Jesse Barnes79e53942008-11-07 14:24:08 -080010878 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010879}
10880
Jesse Barnes752aa882013-10-31 18:55:49 +020010881enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10882{
10883 struct drm_encoder *encoder = connector->base.encoder;
10884
10885 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10886
10887 if (!encoder)
10888 return INVALID_PIPE;
10889
10890 return to_intel_crtc(encoder->crtc)->pipe;
10891}
10892
Carl Worth08d7b3d2009-04-29 14:43:54 -070010893int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010894 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010895{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010896 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010897 struct drm_mode_object *drmmode_obj;
10898 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010899
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010900 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10901 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010902
Daniel Vetterc05422d2009-08-11 16:05:30 +020010903 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10904 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010905
Daniel Vetterc05422d2009-08-11 16:05:30 +020010906 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010907 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010908 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010909 }
10910
Daniel Vetterc05422d2009-08-11 16:05:30 +020010911 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10912 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010913
Daniel Vetterc05422d2009-08-11 16:05:30 +020010914 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010915}
10916
Daniel Vetter66a92782012-07-12 20:08:18 +020010917static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010918{
Daniel Vetter66a92782012-07-12 20:08:18 +020010919 struct drm_device *dev = encoder->base.dev;
10920 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010921 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010922 int entry = 0;
10923
Daniel Vetter66a92782012-07-12 20:08:18 +020010924 list_for_each_entry(source_encoder,
10925 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010926 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010927 index_mask |= (1 << entry);
10928
Jesse Barnes79e53942008-11-07 14:24:08 -080010929 entry++;
10930 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010931
Jesse Barnes79e53942008-11-07 14:24:08 -080010932 return index_mask;
10933}
10934
Chris Wilson4d302442010-12-14 19:21:29 +000010935static bool has_edp_a(struct drm_device *dev)
10936{
10937 struct drm_i915_private *dev_priv = dev->dev_private;
10938
10939 if (!IS_MOBILE(dev))
10940 return false;
10941
10942 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10943 return false;
10944
Damien Lespiaue3589902014-02-07 19:12:50 +000010945 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010946 return false;
10947
10948 return true;
10949}
10950
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010951const char *intel_output_name(int output)
10952{
10953 static const char *names[] = {
10954 [INTEL_OUTPUT_UNUSED] = "Unused",
10955 [INTEL_OUTPUT_ANALOG] = "Analog",
10956 [INTEL_OUTPUT_DVO] = "DVO",
10957 [INTEL_OUTPUT_SDVO] = "SDVO",
10958 [INTEL_OUTPUT_LVDS] = "LVDS",
10959 [INTEL_OUTPUT_TVOUT] = "TV",
10960 [INTEL_OUTPUT_HDMI] = "HDMI",
10961 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10962 [INTEL_OUTPUT_EDP] = "eDP",
10963 [INTEL_OUTPUT_DSI] = "DSI",
10964 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10965 };
10966
10967 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10968 return "Invalid";
10969
10970 return names[output];
10971}
10972
Jesse Barnes79e53942008-11-07 14:24:08 -080010973static void intel_setup_outputs(struct drm_device *dev)
10974{
Eric Anholt725e30a2009-01-22 13:01:02 -080010975 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010976 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010977 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010978
Daniel Vetterc9093352013-06-06 22:22:47 +020010979 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010980
Ville Syrjälä7895a812014-04-09 13:28:23 +030010981 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010982 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010983
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010984 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010985 int found;
10986
10987 /* Haswell uses DDI functions to detect digital outputs */
10988 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10989 /* DDI A only supports eDP */
10990 if (found)
10991 intel_ddi_init(dev, PORT_A);
10992
10993 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10994 * register */
10995 found = I915_READ(SFUSE_STRAP);
10996
10997 if (found & SFUSE_STRAP_DDIB_DETECTED)
10998 intel_ddi_init(dev, PORT_B);
10999 if (found & SFUSE_STRAP_DDIC_DETECTED)
11000 intel_ddi_init(dev, PORT_C);
11001 if (found & SFUSE_STRAP_DDID_DETECTED)
11002 intel_ddi_init(dev, PORT_D);
11003 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011004 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011005 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011006
11007 if (has_edp_a(dev))
11008 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011009
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011010 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011011 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011012 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011013 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011014 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011015 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011016 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011017 }
11018
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011019 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011020 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011021
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011022 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011023 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011024
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011025 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011026 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011027
Daniel Vetter270b3042012-10-27 15:52:05 +020011028 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011029 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011030 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011031 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11032 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11033 PORT_B);
11034 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11035 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11036 }
11037
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011038 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11039 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11040 PORT_C);
11041 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011042 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011043 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011044
Jani Nikula3cfca972013-08-27 15:12:26 +030011045 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011046 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011047 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011048
Paulo Zanonie2debe92013-02-18 19:00:27 -030011049 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011050 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011051 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011052 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11053 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011054 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011055 }
Ma Ling27185ae2009-08-24 13:50:23 +080011056
Imre Deake7281ea2013-05-08 13:14:08 +030011057 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011058 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011059 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011060
11061 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011062
Paulo Zanonie2debe92013-02-18 19:00:27 -030011063 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011064 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011065 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011066 }
Ma Ling27185ae2009-08-24 13:50:23 +080011067
Paulo Zanonie2debe92013-02-18 19:00:27 -030011068 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011069
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011070 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11071 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011072 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011073 }
Imre Deake7281ea2013-05-08 13:14:08 +030011074 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011075 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011076 }
Ma Ling27185ae2009-08-24 13:50:23 +080011077
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011078 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011079 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011080 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011081 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011082 intel_dvo_init(dev);
11083
Zhenyu Wang103a1962009-11-27 11:44:36 +080011084 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011085 intel_tv_init(dev);
11086
Chris Wilson4ef69c72010-09-09 15:14:28 +010011087 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11088 encoder->base.possible_crtcs = encoder->crtc_mask;
11089 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011090 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011091 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011092
Paulo Zanonidde86e22012-12-01 12:04:25 -020011093 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011094
11095 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011096}
11097
11098static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11099{
11100 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011101
Daniel Vetteref2d6332014-02-10 18:00:38 +010011102 drm_framebuffer_cleanup(fb);
11103 WARN_ON(!intel_fb->obj->framebuffer_references--);
11104 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011105 kfree(intel_fb);
11106}
11107
11108static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011109 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011110 unsigned int *handle)
11111{
11112 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011113 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011114
Chris Wilson05394f32010-11-08 19:18:58 +000011115 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011116}
11117
11118static const struct drm_framebuffer_funcs intel_fb_funcs = {
11119 .destroy = intel_user_framebuffer_destroy,
11120 .create_handle = intel_user_framebuffer_create_handle,
11121};
11122
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011123static int intel_framebuffer_init(struct drm_device *dev,
11124 struct intel_framebuffer *intel_fb,
11125 struct drm_mode_fb_cmd2 *mode_cmd,
11126 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011127{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011128 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011129 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011130 int ret;
11131
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011132 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11133
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011134 if (obj->tiling_mode == I915_TILING_Y) {
11135 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011136 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011137 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011138
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011139 if (mode_cmd->pitches[0] & 63) {
11140 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11141 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011142 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011143 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011144
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011145 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11146 pitch_limit = 32*1024;
11147 } else if (INTEL_INFO(dev)->gen >= 4) {
11148 if (obj->tiling_mode)
11149 pitch_limit = 16*1024;
11150 else
11151 pitch_limit = 32*1024;
11152 } else if (INTEL_INFO(dev)->gen >= 3) {
11153 if (obj->tiling_mode)
11154 pitch_limit = 8*1024;
11155 else
11156 pitch_limit = 16*1024;
11157 } else
11158 /* XXX DSPC is limited to 4k tiled */
11159 pitch_limit = 8*1024;
11160
11161 if (mode_cmd->pitches[0] > pitch_limit) {
11162 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11163 obj->tiling_mode ? "tiled" : "linear",
11164 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011165 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011166 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011167
11168 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011169 mode_cmd->pitches[0] != obj->stride) {
11170 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11171 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011172 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011173 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011174
Ville Syrjälä57779d02012-10-31 17:50:14 +020011175 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011176 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011177 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011178 case DRM_FORMAT_RGB565:
11179 case DRM_FORMAT_XRGB8888:
11180 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011181 break;
11182 case DRM_FORMAT_XRGB1555:
11183 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011184 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011185 DRM_DEBUG("unsupported pixel format: %s\n",
11186 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011187 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011188 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011189 break;
11190 case DRM_FORMAT_XBGR8888:
11191 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011192 case DRM_FORMAT_XRGB2101010:
11193 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011194 case DRM_FORMAT_XBGR2101010:
11195 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011196 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011197 DRM_DEBUG("unsupported pixel format: %s\n",
11198 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011199 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011200 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011201 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011202 case DRM_FORMAT_YUYV:
11203 case DRM_FORMAT_UYVY:
11204 case DRM_FORMAT_YVYU:
11205 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011206 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011207 DRM_DEBUG("unsupported pixel format: %s\n",
11208 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011209 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011210 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011211 break;
11212 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011213 DRM_DEBUG("unsupported pixel format: %s\n",
11214 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011215 return -EINVAL;
11216 }
11217
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011218 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11219 if (mode_cmd->offsets[0] != 0)
11220 return -EINVAL;
11221
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011222 aligned_height = intel_align_height(dev, mode_cmd->height,
11223 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011224 /* FIXME drm helper for size checks (especially planar formats)? */
11225 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11226 return -EINVAL;
11227
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011228 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11229 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011230 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011231
Jesse Barnes79e53942008-11-07 14:24:08 -080011232 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11233 if (ret) {
11234 DRM_ERROR("framebuffer init failed %d\n", ret);
11235 return ret;
11236 }
11237
Jesse Barnes79e53942008-11-07 14:24:08 -080011238 return 0;
11239}
11240
Jesse Barnes79e53942008-11-07 14:24:08 -080011241static struct drm_framebuffer *
11242intel_user_framebuffer_create(struct drm_device *dev,
11243 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011244 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011245{
Chris Wilson05394f32010-11-08 19:18:58 +000011246 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011247
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011248 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11249 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011250 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011251 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011252
Chris Wilsond2dff872011-04-19 08:36:26 +010011253 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011254}
11255
Daniel Vetter4520f532013-10-09 09:18:51 +020011256#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011257static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011258{
11259}
11260#endif
11261
Jesse Barnes79e53942008-11-07 14:24:08 -080011262static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011263 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011264 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011265};
11266
Jesse Barnese70236a2009-09-21 10:42:27 -070011267/* Set up chip specific display functions */
11268static void intel_init_display(struct drm_device *dev)
11269{
11270 struct drm_i915_private *dev_priv = dev->dev_private;
11271
Daniel Vetteree9300b2013-06-03 22:40:22 +020011272 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11273 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011274 else if (IS_CHERRYVIEW(dev))
11275 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011276 else if (IS_VALLEYVIEW(dev))
11277 dev_priv->display.find_dpll = vlv_find_best_dpll;
11278 else if (IS_PINEVIEW(dev))
11279 dev_priv->display.find_dpll = pnv_find_best_dpll;
11280 else
11281 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11282
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011283 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011284 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011285 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011286 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011287 dev_priv->display.crtc_enable = haswell_crtc_enable;
11288 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011289 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011290 dev_priv->display.update_primary_plane =
11291 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011292 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011293 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011294 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011295 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011296 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11297 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011298 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011299 dev_priv->display.update_primary_plane =
11300 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011301 } else if (IS_VALLEYVIEW(dev)) {
11302 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011303 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011304 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11305 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11306 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11307 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011308 dev_priv->display.update_primary_plane =
11309 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011310 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011311 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011312 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011313 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011314 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11315 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011316 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011317 dev_priv->display.update_primary_plane =
11318 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011319 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011320
Jesse Barnese70236a2009-09-21 10:42:27 -070011321 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011322 if (IS_VALLEYVIEW(dev))
11323 dev_priv->display.get_display_clock_speed =
11324 valleyview_get_display_clock_speed;
11325 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011326 dev_priv->display.get_display_clock_speed =
11327 i945_get_display_clock_speed;
11328 else if (IS_I915G(dev))
11329 dev_priv->display.get_display_clock_speed =
11330 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011331 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011332 dev_priv->display.get_display_clock_speed =
11333 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011334 else if (IS_PINEVIEW(dev))
11335 dev_priv->display.get_display_clock_speed =
11336 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011337 else if (IS_I915GM(dev))
11338 dev_priv->display.get_display_clock_speed =
11339 i915gm_get_display_clock_speed;
11340 else if (IS_I865G(dev))
11341 dev_priv->display.get_display_clock_speed =
11342 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011343 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011344 dev_priv->display.get_display_clock_speed =
11345 i855_get_display_clock_speed;
11346 else /* 852, 830 */
11347 dev_priv->display.get_display_clock_speed =
11348 i830_get_display_clock_speed;
11349
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011350 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011351 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011352 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011353 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011354 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011355 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011356 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011357 dev_priv->display.modeset_global_resources =
11358 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011359 } else if (IS_IVYBRIDGE(dev)) {
11360 /* FIXME: detect B0+ stepping and use auto training */
11361 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011362 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011363 dev_priv->display.modeset_global_resources =
11364 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011365 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011366 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011367 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011368 dev_priv->display.modeset_global_resources =
11369 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011370 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011371 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011372 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011373 } else if (IS_VALLEYVIEW(dev)) {
11374 dev_priv->display.modeset_global_resources =
11375 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011376 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011377 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011378
11379 /* Default just returns -ENODEV to indicate unsupported */
11380 dev_priv->display.queue_flip = intel_default_queue_flip;
11381
11382 switch (INTEL_INFO(dev)->gen) {
11383 case 2:
11384 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11385 break;
11386
11387 case 3:
11388 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11389 break;
11390
11391 case 4:
11392 case 5:
11393 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11394 break;
11395
11396 case 6:
11397 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11398 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011399 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011400 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011401 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11402 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011403 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011404
11405 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011406}
11407
Jesse Barnesb690e962010-07-19 13:53:12 -070011408/*
11409 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11410 * resume, or other times. This quirk makes sure that's the case for
11411 * affected systems.
11412 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011413static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011414{
11415 struct drm_i915_private *dev_priv = dev->dev_private;
11416
11417 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011418 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011419}
11420
Keith Packard435793d2011-07-12 14:56:22 -070011421/*
11422 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11423 */
11424static void quirk_ssc_force_disable(struct drm_device *dev)
11425{
11426 struct drm_i915_private *dev_priv = dev->dev_private;
11427 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011428 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011429}
11430
Carsten Emde4dca20e2012-03-15 15:56:26 +010011431/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011432 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11433 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011434 */
11435static void quirk_invert_brightness(struct drm_device *dev)
11436{
11437 struct drm_i915_private *dev_priv = dev->dev_private;
11438 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011439 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011440}
11441
11442struct intel_quirk {
11443 int device;
11444 int subsystem_vendor;
11445 int subsystem_device;
11446 void (*hook)(struct drm_device *dev);
11447};
11448
Egbert Eich5f85f1762012-10-14 15:46:38 +020011449/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11450struct intel_dmi_quirk {
11451 void (*hook)(struct drm_device *dev);
11452 const struct dmi_system_id (*dmi_id_list)[];
11453};
11454
11455static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11456{
11457 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11458 return 1;
11459}
11460
11461static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11462 {
11463 .dmi_id_list = &(const struct dmi_system_id[]) {
11464 {
11465 .callback = intel_dmi_reverse_brightness,
11466 .ident = "NCR Corporation",
11467 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11468 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11469 },
11470 },
11471 { } /* terminating entry */
11472 },
11473 .hook = quirk_invert_brightness,
11474 },
11475};
11476
Ben Widawskyc43b5632012-04-16 14:07:40 -070011477static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011478 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011479 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011480
Jesse Barnesb690e962010-07-19 13:53:12 -070011481 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11482 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11483
Jesse Barnesb690e962010-07-19 13:53:12 -070011484 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11485 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11486
Chris Wilsona4945f92013-10-08 11:16:59 +010011487 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011488 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011489
11490 /* Lenovo U160 cannot use SSC on LVDS */
11491 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011492
11493 /* Sony Vaio Y cannot use SSC on LVDS */
11494 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011495
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011496 /* Acer Aspire 5734Z must invert backlight brightness */
11497 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11498
11499 /* Acer/eMachines G725 */
11500 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11501
11502 /* Acer/eMachines e725 */
11503 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11504
11505 /* Acer/Packard Bell NCL20 */
11506 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11507
11508 /* Acer Aspire 4736Z */
11509 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011510
11511 /* Acer Aspire 5336 */
11512 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011513};
11514
11515static void intel_init_quirks(struct drm_device *dev)
11516{
11517 struct pci_dev *d = dev->pdev;
11518 int i;
11519
11520 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11521 struct intel_quirk *q = &intel_quirks[i];
11522
11523 if (d->device == q->device &&
11524 (d->subsystem_vendor == q->subsystem_vendor ||
11525 q->subsystem_vendor == PCI_ANY_ID) &&
11526 (d->subsystem_device == q->subsystem_device ||
11527 q->subsystem_device == PCI_ANY_ID))
11528 q->hook(dev);
11529 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011530 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11531 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11532 intel_dmi_quirks[i].hook(dev);
11533 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011534}
11535
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011536/* Disable the VGA plane that we never use */
11537static void i915_disable_vga(struct drm_device *dev)
11538{
11539 struct drm_i915_private *dev_priv = dev->dev_private;
11540 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011541 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011542
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011543 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011544 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011545 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011546 sr1 = inb(VGA_SR_DATA);
11547 outb(sr1 | 1<<5, VGA_SR_DATA);
11548 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11549 udelay(300);
11550
11551 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11552 POSTING_READ(vga_reg);
11553}
11554
Daniel Vetterf8175862012-04-10 15:50:11 +020011555void intel_modeset_init_hw(struct drm_device *dev)
11556{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011557 intel_prepare_ddi(dev);
11558
Daniel Vetterf8175862012-04-10 15:50:11 +020011559 intel_init_clock_gating(dev);
11560
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011561 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011562
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011563 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011564}
11565
Imre Deak7d708ee2013-04-17 14:04:50 +030011566void intel_modeset_suspend_hw(struct drm_device *dev)
11567{
11568 intel_suspend_hw(dev);
11569}
11570
Jesse Barnes79e53942008-11-07 14:24:08 -080011571void intel_modeset_init(struct drm_device *dev)
11572{
Jesse Barnes652c3932009-08-17 13:31:43 -070011573 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011574 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011575 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011576 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011577
11578 drm_mode_config_init(dev);
11579
11580 dev->mode_config.min_width = 0;
11581 dev->mode_config.min_height = 0;
11582
Dave Airlie019d96c2011-09-29 16:20:42 +010011583 dev->mode_config.preferred_depth = 24;
11584 dev->mode_config.prefer_shadow = 1;
11585
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011586 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011587
Jesse Barnesb690e962010-07-19 13:53:12 -070011588 intel_init_quirks(dev);
11589
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011590 intel_init_pm(dev);
11591
Ben Widawskye3c74752013-04-05 13:12:39 -070011592 if (INTEL_INFO(dev)->num_pipes == 0)
11593 return;
11594
Jesse Barnese70236a2009-09-21 10:42:27 -070011595 intel_init_display(dev);
11596
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011597 if (IS_GEN2(dev)) {
11598 dev->mode_config.max_width = 2048;
11599 dev->mode_config.max_height = 2048;
11600 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011601 dev->mode_config.max_width = 4096;
11602 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011603 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011604 dev->mode_config.max_width = 8192;
11605 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011606 }
Damien Lespiau068be562014-03-28 14:17:49 +000011607
11608 if (IS_GEN2(dev)) {
11609 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11610 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11611 } else {
11612 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11613 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11614 }
11615
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011616 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011617
Zhao Yakui28c97732009-10-09 11:39:41 +080011618 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011619 INTEL_INFO(dev)->num_pipes,
11620 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011621
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011622 for_each_pipe(pipe) {
11623 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011624 for_each_sprite(pipe, sprite) {
11625 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011626 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011627 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011628 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011629 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011630 }
11631
Jesse Barnesf42bb702013-12-16 16:34:23 -080011632 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011633 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011634
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011635 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011636 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011637
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011638 /* Just disable it once at startup */
11639 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011640 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011641
11642 /* Just in case the BIOS is doing something questionable. */
11643 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011644
Jesse Barnes8b687df2014-02-21 13:13:39 -080011645 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011646 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011647 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011648
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011649 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080011650 if (!crtc->active)
11651 continue;
11652
Jesse Barnes46f297f2014-03-07 08:57:48 -080011653 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011654 * Note that reserving the BIOS fb up front prevents us
11655 * from stuffing other stolen allocations like the ring
11656 * on top. This prevents some ugliness at boot time, and
11657 * can even allow for smooth boot transitions if the BIOS
11658 * fb is large enough for the active pipe configuration.
11659 */
11660 if (dev_priv->display.get_plane_config) {
11661 dev_priv->display.get_plane_config(crtc,
11662 &crtc->plane_config);
11663 /*
11664 * If the fb is shared between multiple heads, we'll
11665 * just get the first one.
11666 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011667 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011668 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011669 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011670}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011671
Daniel Vetter24929352012-07-02 20:28:59 +020011672static void
11673intel_connector_break_all_links(struct intel_connector *connector)
11674{
11675 connector->base.dpms = DRM_MODE_DPMS_OFF;
11676 connector->base.encoder = NULL;
11677 connector->encoder->connectors_active = false;
11678 connector->encoder->base.crtc = NULL;
11679}
11680
Daniel Vetter7fad7982012-07-04 17:51:47 +020011681static void intel_enable_pipe_a(struct drm_device *dev)
11682{
11683 struct intel_connector *connector;
11684 struct drm_connector *crt = NULL;
11685 struct intel_load_detect_pipe load_detect_temp;
11686
11687 /* We can't just switch on the pipe A, we need to set things up with a
11688 * proper mode and output configuration. As a gross hack, enable pipe A
11689 * by enabling the load detect pipe once. */
11690 list_for_each_entry(connector,
11691 &dev->mode_config.connector_list,
11692 base.head) {
11693 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11694 crt = &connector->base;
11695 break;
11696 }
11697 }
11698
11699 if (!crt)
11700 return;
11701
11702 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11703 intel_release_load_detect_pipe(crt, &load_detect_temp);
11704
11705
11706}
11707
Daniel Vetterfa555832012-10-10 23:14:00 +020011708static bool
11709intel_check_plane_mapping(struct intel_crtc *crtc)
11710{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011711 struct drm_device *dev = crtc->base.dev;
11712 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011713 u32 reg, val;
11714
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011715 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011716 return true;
11717
11718 reg = DSPCNTR(!crtc->plane);
11719 val = I915_READ(reg);
11720
11721 if ((val & DISPLAY_PLANE_ENABLE) &&
11722 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11723 return false;
11724
11725 return true;
11726}
11727
Daniel Vetter24929352012-07-02 20:28:59 +020011728static void intel_sanitize_crtc(struct intel_crtc *crtc)
11729{
11730 struct drm_device *dev = crtc->base.dev;
11731 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011732 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011733
Daniel Vetter24929352012-07-02 20:28:59 +020011734 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011735 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011736 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11737
11738 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011739 * disable the crtc (and hence change the state) if it is wrong. Note
11740 * that gen4+ has a fixed plane -> pipe mapping. */
11741 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011742 struct intel_connector *connector;
11743 bool plane;
11744
Daniel Vetter24929352012-07-02 20:28:59 +020011745 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11746 crtc->base.base.id);
11747
11748 /* Pipe has the wrong plane attached and the plane is active.
11749 * Temporarily change the plane mapping and disable everything
11750 * ... */
11751 plane = crtc->plane;
11752 crtc->plane = !plane;
11753 dev_priv->display.crtc_disable(&crtc->base);
11754 crtc->plane = plane;
11755
11756 /* ... and break all links. */
11757 list_for_each_entry(connector, &dev->mode_config.connector_list,
11758 base.head) {
11759 if (connector->encoder->base.crtc != &crtc->base)
11760 continue;
11761
11762 intel_connector_break_all_links(connector);
11763 }
11764
11765 WARN_ON(crtc->active);
11766 crtc->base.enabled = false;
11767 }
Daniel Vetter24929352012-07-02 20:28:59 +020011768
Daniel Vetter7fad7982012-07-04 17:51:47 +020011769 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11770 crtc->pipe == PIPE_A && !crtc->active) {
11771 /* BIOS forgot to enable pipe A, this mostly happens after
11772 * resume. Force-enable the pipe to fix this, the update_dpms
11773 * call below we restore the pipe to the right state, but leave
11774 * the required bits on. */
11775 intel_enable_pipe_a(dev);
11776 }
11777
Daniel Vetter24929352012-07-02 20:28:59 +020011778 /* Adjust the state of the output pipe according to whether we
11779 * have active connectors/encoders. */
11780 intel_crtc_update_dpms(&crtc->base);
11781
11782 if (crtc->active != crtc->base.enabled) {
11783 struct intel_encoder *encoder;
11784
11785 /* This can happen either due to bugs in the get_hw_state
11786 * functions or because the pipe is force-enabled due to the
11787 * pipe A quirk. */
11788 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11789 crtc->base.base.id,
11790 crtc->base.enabled ? "enabled" : "disabled",
11791 crtc->active ? "enabled" : "disabled");
11792
11793 crtc->base.enabled = crtc->active;
11794
11795 /* Because we only establish the connector -> encoder ->
11796 * crtc links if something is active, this means the
11797 * crtc is now deactivated. Break the links. connector
11798 * -> encoder links are only establish when things are
11799 * actually up, hence no need to break them. */
11800 WARN_ON(crtc->active);
11801
11802 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11803 WARN_ON(encoder->connectors_active);
11804 encoder->base.crtc = NULL;
11805 }
11806 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011807 if (crtc->active) {
11808 /*
11809 * We start out with underrun reporting disabled to avoid races.
11810 * For correct bookkeeping mark this on active crtcs.
11811 *
11812 * No protection against concurrent access is required - at
11813 * worst a fifo underrun happens which also sets this to false.
11814 */
11815 crtc->cpu_fifo_underrun_disabled = true;
11816 crtc->pch_fifo_underrun_disabled = true;
11817 }
Daniel Vetter24929352012-07-02 20:28:59 +020011818}
11819
11820static void intel_sanitize_encoder(struct intel_encoder *encoder)
11821{
11822 struct intel_connector *connector;
11823 struct drm_device *dev = encoder->base.dev;
11824
11825 /* We need to check both for a crtc link (meaning that the
11826 * encoder is active and trying to read from a pipe) and the
11827 * pipe itself being active. */
11828 bool has_active_crtc = encoder->base.crtc &&
11829 to_intel_crtc(encoder->base.crtc)->active;
11830
11831 if (encoder->connectors_active && !has_active_crtc) {
11832 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11833 encoder->base.base.id,
11834 drm_get_encoder_name(&encoder->base));
11835
11836 /* Connector is active, but has no active pipe. This is
11837 * fallout from our resume register restoring. Disable
11838 * the encoder manually again. */
11839 if (encoder->base.crtc) {
11840 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11841 encoder->base.base.id,
11842 drm_get_encoder_name(&encoder->base));
11843 encoder->disable(encoder);
11844 }
11845
11846 /* Inconsistent output/port/pipe state happens presumably due to
11847 * a bug in one of the get_hw_state functions. Or someplace else
11848 * in our code, like the register restore mess on resume. Clamp
11849 * things to off as a safer default. */
11850 list_for_each_entry(connector,
11851 &dev->mode_config.connector_list,
11852 base.head) {
11853 if (connector->encoder != encoder)
11854 continue;
11855
11856 intel_connector_break_all_links(connector);
11857 }
11858 }
11859 /* Enabled encoders without active connectors will be fixed in
11860 * the crtc fixup. */
11861}
11862
Imre Deak04098752014-02-18 00:02:16 +020011863void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011864{
11865 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011866 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011867
Imre Deak04098752014-02-18 00:02:16 +020011868 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11869 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11870 i915_disable_vga(dev);
11871 }
11872}
11873
11874void i915_redisable_vga(struct drm_device *dev)
11875{
11876 struct drm_i915_private *dev_priv = dev->dev_private;
11877
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011878 /* This function can be called both from intel_modeset_setup_hw_state or
11879 * at a very early point in our resume sequence, where the power well
11880 * structures are not yet restored. Since this function is at a very
11881 * paranoid "someone might have enabled VGA while we were not looking"
11882 * level, just check if the power well is enabled instead of trying to
11883 * follow the "don't touch the power well if we don't need it" policy
11884 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011885 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011886 return;
11887
Imre Deak04098752014-02-18 00:02:16 +020011888 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011889}
11890
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011891static bool primary_get_hw_state(struct intel_crtc *crtc)
11892{
11893 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11894
11895 if (!crtc->active)
11896 return false;
11897
11898 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11899}
11900
Daniel Vetter30e984d2013-06-05 13:34:17 +020011901static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011902{
11903 struct drm_i915_private *dev_priv = dev->dev_private;
11904 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011905 struct intel_crtc *crtc;
11906 struct intel_encoder *encoder;
11907 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011908 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011909
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011910 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011911 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011912
Daniel Vetter99535992014-04-13 12:00:33 +020011913 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11914
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011915 crtc->active = dev_priv->display.get_pipe_config(crtc,
11916 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011917
11918 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011919 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011920
11921 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11922 crtc->base.base.id,
11923 crtc->active ? "enabled" : "disabled");
11924 }
11925
Daniel Vetter53589012013-06-05 13:34:16 +020011926 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011927 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011928 intel_ddi_setup_hw_pll_state(dev);
11929
Daniel Vetter53589012013-06-05 13:34:16 +020011930 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11931 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11932
11933 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11934 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011935 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020011936 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11937 pll->active++;
11938 }
11939 pll->refcount = pll->active;
11940
Daniel Vetter35c95372013-07-17 06:55:04 +020011941 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11942 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011943 }
11944
Daniel Vetter24929352012-07-02 20:28:59 +020011945 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11946 base.head) {
11947 pipe = 0;
11948
11949 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011950 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11951 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011952 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011953 } else {
11954 encoder->base.crtc = NULL;
11955 }
11956
11957 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011958 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011959 encoder->base.base.id,
11960 drm_get_encoder_name(&encoder->base),
11961 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011962 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011963 }
11964
11965 list_for_each_entry(connector, &dev->mode_config.connector_list,
11966 base.head) {
11967 if (connector->get_hw_state(connector)) {
11968 connector->base.dpms = DRM_MODE_DPMS_ON;
11969 connector->encoder->connectors_active = true;
11970 connector->base.encoder = &connector->encoder->base;
11971 } else {
11972 connector->base.dpms = DRM_MODE_DPMS_OFF;
11973 connector->base.encoder = NULL;
11974 }
11975 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11976 connector->base.base.id,
11977 drm_get_connector_name(&connector->base),
11978 connector->base.encoder ? "enabled" : "disabled");
11979 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011980}
11981
11982/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11983 * and i915 state tracking structures. */
11984void intel_modeset_setup_hw_state(struct drm_device *dev,
11985 bool force_restore)
11986{
11987 struct drm_i915_private *dev_priv = dev->dev_private;
11988 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011989 struct intel_crtc *crtc;
11990 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011991 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011992
11993 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011994
Jesse Barnesbabea612013-06-26 18:57:38 +030011995 /*
11996 * Now that we have the config, copy it to each CRTC struct
11997 * Note that this could go away if we move to using crtc_config
11998 * checking everywhere.
11999 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012000 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012001 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012002 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012003 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12004 crtc->base.base.id);
12005 drm_mode_debug_printmodeline(&crtc->base.mode);
12006 }
12007 }
12008
Daniel Vetter24929352012-07-02 20:28:59 +020012009 /* HW state is read out, now we need to sanitize this mess. */
12010 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12011 base.head) {
12012 intel_sanitize_encoder(encoder);
12013 }
12014
12015 for_each_pipe(pipe) {
12016 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12017 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012018 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012019 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012020
Daniel Vetter35c95372013-07-17 06:55:04 +020012021 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12022 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12023
12024 if (!pll->on || pll->active)
12025 continue;
12026
12027 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12028
12029 pll->disable(dev_priv, pll);
12030 pll->on = false;
12031 }
12032
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012033 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012034 ilk_wm_get_hw_state(dev);
12035
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012036 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012037 i915_redisable_vga(dev);
12038
Daniel Vetterf30da182013-04-11 20:22:50 +020012039 /*
12040 * We need to use raw interfaces for restoring state to avoid
12041 * checking (bogus) intermediate states.
12042 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012043 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012044 struct drm_crtc *crtc =
12045 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012046
12047 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012048 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012049 }
12050 } else {
12051 intel_modeset_update_staged_output_state(dev);
12052 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012053
12054 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012055}
12056
12057void intel_modeset_gem_init(struct drm_device *dev)
12058{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012059 struct drm_crtc *c;
12060 struct intel_framebuffer *fb;
12061
Imre Deakae484342014-03-31 15:10:44 +030012062 mutex_lock(&dev->struct_mutex);
12063 intel_init_gt_powersave(dev);
12064 mutex_unlock(&dev->struct_mutex);
12065
Chris Wilson1833b132012-05-09 11:56:28 +010012066 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012067
12068 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012069
12070 /*
12071 * Make sure any fbs we allocated at startup are properly
12072 * pinned & fenced. When we do the allocation it's too early
12073 * for this.
12074 */
12075 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012076 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012077 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012078 continue;
12079
Dave Airlie66e514c2014-04-03 07:51:54 +100012080 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012081 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12082 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12083 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012084 drm_framebuffer_unreference(c->primary->fb);
12085 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012086 }
12087 }
12088 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012089}
12090
Imre Deak4932e2c2014-02-11 17:12:48 +020012091void intel_connector_unregister(struct intel_connector *intel_connector)
12092{
12093 struct drm_connector *connector = &intel_connector->base;
12094
12095 intel_panel_destroy_backlight(connector);
12096 drm_sysfs_connector_remove(connector);
12097}
12098
Jesse Barnes79e53942008-11-07 14:24:08 -080012099void intel_modeset_cleanup(struct drm_device *dev)
12100{
Jesse Barnes652c3932009-08-17 13:31:43 -070012101 struct drm_i915_private *dev_priv = dev->dev_private;
12102 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012103 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012104
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012105 /*
12106 * Interrupts and polling as the first thing to avoid creating havoc.
12107 * Too much stuff here (turning of rps, connectors, ...) would
12108 * experience fancy races otherwise.
12109 */
12110 drm_irq_uninstall(dev);
12111 cancel_work_sync(&dev_priv->hotplug_work);
12112 /*
12113 * Due to the hpd irq storm handling the hotplug work can re-arm the
12114 * poll handlers. Hence disable polling after hpd handling is shut down.
12115 */
Keith Packardf87ea762010-10-03 19:36:26 -070012116 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012117
Jesse Barnes652c3932009-08-17 13:31:43 -070012118 mutex_lock(&dev->struct_mutex);
12119
Jesse Barnes723bfd72010-10-07 16:01:13 -070012120 intel_unregister_dsm_handler();
12121
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012122 for_each_crtc(dev, crtc) {
Jesse Barnes652c3932009-08-17 13:31:43 -070012123 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012124 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012125 continue;
12126
Daniel Vetter3dec0092010-08-20 21:40:52 +020012127 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012128 }
12129
Chris Wilson973d04f2011-07-08 12:22:37 +010012130 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012131
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012132 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012133
Daniel Vetter930ebb42012-06-29 23:32:16 +020012134 ironlake_teardown_rc6(dev);
12135
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012136 mutex_unlock(&dev->struct_mutex);
12137
Chris Wilson1630fe72011-07-08 12:22:42 +010012138 /* flush any delayed tasks or pending work */
12139 flush_scheduled_work();
12140
Jani Nikuladb31af12013-11-08 16:48:53 +020012141 /* destroy the backlight and sysfs files before encoders/connectors */
12142 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012143 struct intel_connector *intel_connector;
12144
12145 intel_connector = to_intel_connector(connector);
12146 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020012147 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012148
Jesse Barnes79e53942008-11-07 14:24:08 -080012149 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012150
12151 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012152
12153 mutex_lock(&dev->struct_mutex);
12154 intel_cleanup_gt_powersave(dev);
12155 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012156}
12157
Dave Airlie28d52042009-09-21 14:33:58 +100012158/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012159 * Return which encoder is currently attached for connector.
12160 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012161struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012162{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012163 return &intel_attached_encoder(connector)->base;
12164}
Jesse Barnes79e53942008-11-07 14:24:08 -080012165
Chris Wilsondf0e9242010-09-09 16:20:55 +010012166void intel_connector_attach_encoder(struct intel_connector *connector,
12167 struct intel_encoder *encoder)
12168{
12169 connector->encoder = encoder;
12170 drm_mode_connector_attach_encoder(&connector->base,
12171 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012172}
Dave Airlie28d52042009-09-21 14:33:58 +100012173
12174/*
12175 * set vga decode state - true == enable VGA decode
12176 */
12177int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12178{
12179 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012180 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012181 u16 gmch_ctrl;
12182
Chris Wilson75fa0412014-02-07 18:37:02 -020012183 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12184 DRM_ERROR("failed to read control word\n");
12185 return -EIO;
12186 }
12187
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012188 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12189 return 0;
12190
Dave Airlie28d52042009-09-21 14:33:58 +100012191 if (state)
12192 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12193 else
12194 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012195
12196 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12197 DRM_ERROR("failed to write control word\n");
12198 return -EIO;
12199 }
12200
Dave Airlie28d52042009-09-21 14:33:58 +100012201 return 0;
12202}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012203
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012204struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012205
12206 u32 power_well_driver;
12207
Chris Wilson63b66e52013-08-08 15:12:06 +020012208 int num_transcoders;
12209
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012210 struct intel_cursor_error_state {
12211 u32 control;
12212 u32 position;
12213 u32 base;
12214 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012215 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012216
12217 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012218 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012219 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030012220 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012221 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012222
12223 struct intel_plane_error_state {
12224 u32 control;
12225 u32 stride;
12226 u32 size;
12227 u32 pos;
12228 u32 addr;
12229 u32 surface;
12230 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012231 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012232
12233 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012234 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012235 enum transcoder cpu_transcoder;
12236
12237 u32 conf;
12238
12239 u32 htotal;
12240 u32 hblank;
12241 u32 hsync;
12242 u32 vtotal;
12243 u32 vblank;
12244 u32 vsync;
12245 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012246};
12247
12248struct intel_display_error_state *
12249intel_display_capture_error_state(struct drm_device *dev)
12250{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012251 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012252 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012253 int transcoders[] = {
12254 TRANSCODER_A,
12255 TRANSCODER_B,
12256 TRANSCODER_C,
12257 TRANSCODER_EDP,
12258 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012259 int i;
12260
Chris Wilson63b66e52013-08-08 15:12:06 +020012261 if (INTEL_INFO(dev)->num_pipes == 0)
12262 return NULL;
12263
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012264 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012265 if (error == NULL)
12266 return NULL;
12267
Imre Deak190be112013-11-25 17:15:31 +020012268 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012269 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12270
Damien Lespiau52331302012-08-15 19:23:25 +010012271 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012272 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012273 intel_display_power_enabled_sw(dev_priv,
12274 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012275 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012276 continue;
12277
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012278 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12279 error->cursor[i].control = I915_READ(CURCNTR(i));
12280 error->cursor[i].position = I915_READ(CURPOS(i));
12281 error->cursor[i].base = I915_READ(CURBASE(i));
12282 } else {
12283 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12284 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12285 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12286 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012287
12288 error->plane[i].control = I915_READ(DSPCNTR(i));
12289 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012290 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012291 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012292 error->plane[i].pos = I915_READ(DSPPOS(i));
12293 }
Paulo Zanonica291362013-03-06 20:03:14 -030012294 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12295 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012296 if (INTEL_INFO(dev)->gen >= 4) {
12297 error->plane[i].surface = I915_READ(DSPSURF(i));
12298 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12299 }
12300
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012301 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012302
12303 if (!HAS_PCH_SPLIT(dev))
12304 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012305 }
12306
12307 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12308 if (HAS_DDI(dev_priv->dev))
12309 error->num_transcoders++; /* Account for eDP. */
12310
12311 for (i = 0; i < error->num_transcoders; i++) {
12312 enum transcoder cpu_transcoder = transcoders[i];
12313
Imre Deakddf9c532013-11-27 22:02:02 +020012314 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012315 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012316 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012317 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012318 continue;
12319
Chris Wilson63b66e52013-08-08 15:12:06 +020012320 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12321
12322 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12323 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12324 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12325 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12326 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12327 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12328 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012329 }
12330
12331 return error;
12332}
12333
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012334#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12335
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012336void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012337intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012338 struct drm_device *dev,
12339 struct intel_display_error_state *error)
12340{
12341 int i;
12342
Chris Wilson63b66e52013-08-08 15:12:06 +020012343 if (!error)
12344 return;
12345
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012346 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012347 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012348 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012349 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012350 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012351 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012352 err_printf(m, " Power: %s\n",
12353 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012354 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012355 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012356
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012357 err_printf(m, "Plane [%d]:\n", i);
12358 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12359 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012360 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012361 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12362 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012363 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012364 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012365 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012366 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012367 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12368 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012369 }
12370
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012371 err_printf(m, "Cursor [%d]:\n", i);
12372 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12373 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12374 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012375 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012376
12377 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012378 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012379 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012380 err_printf(m, " Power: %s\n",
12381 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012382 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12383 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12384 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12385 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12386 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12387 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12388 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12389 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012390}